wasmtime 9.0.4 → 10.0.1

Sign up to get free protection for your applications and to get access to all the features.
Files changed (1933) hide show
  1. checksums.yaml +4 -4
  2. data/Cargo.lock +184 -101
  3. data/ext/Cargo.toml +6 -6
  4. data/ext/build.rs +2 -2
  5. data/ext/cargo-vendor/cranelift-bforest-0.97.1/.cargo-checksum.json +1 -0
  6. data/ext/cargo-vendor/cranelift-bforest-0.97.1/Cargo.toml +31 -0
  7. data/ext/cargo-vendor/cranelift-codegen-0.97.1/.cargo-checksum.json +1 -0
  8. data/ext/cargo-vendor/cranelift-codegen-0.97.1/Cargo.toml +158 -0
  9. data/ext/cargo-vendor/cranelift-codegen-0.97.1/benches/x64-evex-encoding.rs +52 -0
  10. data/ext/cargo-vendor/cranelift-codegen-0.97.1/src/ir/trapcode.rs +144 -0
  11. data/ext/cargo-vendor/cranelift-codegen-0.97.1/src/isa/aarch64/abi.rs +1294 -0
  12. data/ext/cargo-vendor/cranelift-codegen-0.97.1/src/isa/aarch64/inst/emit.rs +3684 -0
  13. data/ext/cargo-vendor/cranelift-codegen-0.97.1/src/isa/aarch64/inst/emit_tests.rs +7895 -0
  14. data/ext/cargo-vendor/cranelift-codegen-0.97.1/src/isa/aarch64/inst/imms.rs +1210 -0
  15. data/ext/cargo-vendor/cranelift-codegen-0.97.1/src/isa/aarch64/inst/mod.rs +2966 -0
  16. data/ext/cargo-vendor/cranelift-codegen-0.97.1/src/isa/aarch64/inst.isle +4037 -0
  17. data/ext/cargo-vendor/cranelift-codegen-0.97.1/src/isa/aarch64/lower/isle.rs +816 -0
  18. data/ext/cargo-vendor/cranelift-codegen-0.97.1/src/isa/aarch64/lower.isle +2906 -0
  19. data/ext/cargo-vendor/cranelift-codegen-0.97.1/src/isa/aarch64/mod.rs +238 -0
  20. data/ext/cargo-vendor/cranelift-codegen-0.97.1/src/isa/mod.rs +424 -0
  21. data/ext/cargo-vendor/cranelift-codegen-0.97.1/src/isa/riscv64/abi.rs +825 -0
  22. data/ext/cargo-vendor/cranelift-codegen-0.97.1/src/isa/riscv64/inst/args.rs +1812 -0
  23. data/ext/cargo-vendor/cranelift-codegen-0.97.1/src/isa/riscv64/inst/emit.rs +3008 -0
  24. data/ext/cargo-vendor/cranelift-codegen-0.97.1/src/isa/riscv64/inst/emit_tests.rs +2338 -0
  25. data/ext/cargo-vendor/cranelift-codegen-0.97.1/src/isa/riscv64/inst/encode.rs +262 -0
  26. data/ext/cargo-vendor/cranelift-codegen-0.97.1/src/isa/riscv64/inst/imms.rs +250 -0
  27. data/ext/cargo-vendor/cranelift-codegen-0.97.1/src/isa/riscv64/inst/mod.rs +1963 -0
  28. data/ext/cargo-vendor/cranelift-codegen-0.97.1/src/isa/riscv64/inst/regs.rs +223 -0
  29. data/ext/cargo-vendor/cranelift-codegen-0.97.1/src/isa/riscv64/inst/unwind/systemv.rs +174 -0
  30. data/ext/cargo-vendor/cranelift-codegen-0.97.1/src/isa/riscv64/inst/vector.rs +669 -0
  31. data/ext/cargo-vendor/cranelift-codegen-0.97.1/src/isa/riscv64/inst.isle +2915 -0
  32. data/ext/cargo-vendor/cranelift-codegen-0.97.1/src/isa/riscv64/inst_vector.isle +760 -0
  33. data/ext/cargo-vendor/cranelift-codegen-0.97.1/src/isa/riscv64/lower/isle.rs +553 -0
  34. data/ext/cargo-vendor/cranelift-codegen-0.97.1/src/isa/riscv64/lower.isle +1409 -0
  35. data/ext/cargo-vendor/cranelift-codegen-0.97.1/src/isa/riscv64/mod.rs +216 -0
  36. data/ext/cargo-vendor/cranelift-codegen-0.97.1/src/isa/s390x/abi.rs +957 -0
  37. data/ext/cargo-vendor/cranelift-codegen-0.97.1/src/isa/s390x/inst/emit.rs +3707 -0
  38. data/ext/cargo-vendor/cranelift-codegen-0.97.1/src/isa/s390x/inst/emit_tests.rs +13409 -0
  39. data/ext/cargo-vendor/cranelift-codegen-0.97.1/src/isa/s390x/inst/mod.rs +3426 -0
  40. data/ext/cargo-vendor/cranelift-codegen-0.97.1/src/isa/s390x/inst.isle +5046 -0
  41. data/ext/cargo-vendor/cranelift-codegen-0.97.1/src/isa/s390x/lower.isle +3991 -0
  42. data/ext/cargo-vendor/cranelift-codegen-0.97.1/src/isa/s390x/mod.rs +213 -0
  43. data/ext/cargo-vendor/cranelift-codegen-0.97.1/src/isa/x64/abi.rs +985 -0
  44. data/ext/cargo-vendor/cranelift-codegen-0.97.1/src/isa/x64/encoding/evex.rs +749 -0
  45. data/ext/cargo-vendor/cranelift-codegen-0.97.1/src/isa/x64/encoding/rex.rs +588 -0
  46. data/ext/cargo-vendor/cranelift-codegen-0.97.1/src/isa/x64/encoding/vex.rs +492 -0
  47. data/ext/cargo-vendor/cranelift-codegen-0.97.1/src/isa/x64/inst/args.rs +2193 -0
  48. data/ext/cargo-vendor/cranelift-codegen-0.97.1/src/isa/x64/inst/emit.rs +4090 -0
  49. data/ext/cargo-vendor/cranelift-codegen-0.97.1/src/isa/x64/inst/emit_tests.rs +5674 -0
  50. data/ext/cargo-vendor/cranelift-codegen-0.97.1/src/isa/x64/inst/mod.rs +2667 -0
  51. data/ext/cargo-vendor/cranelift-codegen-0.97.1/src/isa/x64/inst.isle +5104 -0
  52. data/ext/cargo-vendor/cranelift-codegen-0.97.1/src/isa/x64/lower/isle.rs +1148 -0
  53. data/ext/cargo-vendor/cranelift-codegen-0.97.1/src/isa/x64/lower.isle +4481 -0
  54. data/ext/cargo-vendor/cranelift-codegen-0.97.1/src/isa/x64/lower.rs +328 -0
  55. data/ext/cargo-vendor/cranelift-codegen-0.97.1/src/isa/x64/mod.rs +251 -0
  56. data/ext/cargo-vendor/cranelift-codegen-0.97.1/src/isle_prelude.rs +862 -0
  57. data/ext/cargo-vendor/cranelift-codegen-0.97.1/src/machinst/abi.rs +2455 -0
  58. data/ext/cargo-vendor/cranelift-codegen-0.97.1/src/machinst/buffer.rs +2277 -0
  59. data/ext/cargo-vendor/cranelift-codegen-0.97.1/src/machinst/compile.rs +92 -0
  60. data/ext/cargo-vendor/cranelift-codegen-0.97.1/src/machinst/isle.rs +827 -0
  61. data/ext/cargo-vendor/cranelift-codegen-0.97.1/src/machinst/lower.rs +1388 -0
  62. data/ext/cargo-vendor/cranelift-codegen-0.97.1/src/machinst/mod.rs +549 -0
  63. data/ext/cargo-vendor/cranelift-codegen-0.97.1/src/machinst/reg.rs +537 -0
  64. data/ext/cargo-vendor/cranelift-codegen-0.97.1/src/machinst/vcode.rs +1580 -0
  65. data/ext/cargo-vendor/cranelift-codegen-0.97.1/src/prelude.isle +578 -0
  66. data/ext/cargo-vendor/cranelift-codegen-0.97.1/src/prelude_lower.isle +1012 -0
  67. data/ext/cargo-vendor/cranelift-codegen-0.97.1/src/settings.rs +600 -0
  68. data/ext/cargo-vendor/cranelift-codegen-0.97.1/src/verifier/mod.rs +1884 -0
  69. data/ext/cargo-vendor/cranelift-codegen-meta-0.97.1/.cargo-checksum.json +1 -0
  70. data/ext/cargo-vendor/cranelift-codegen-meta-0.97.1/Cargo.toml +23 -0
  71. data/ext/cargo-vendor/cranelift-codegen-meta-0.97.1/src/isa/x86.rs +444 -0
  72. data/ext/cargo-vendor/cranelift-codegen-meta-0.97.1/src/shared/settings.rs +348 -0
  73. data/ext/cargo-vendor/cranelift-codegen-shared-0.97.1/.cargo-checksum.json +1 -0
  74. data/ext/cargo-vendor/cranelift-codegen-shared-0.97.1/Cargo.toml +22 -0
  75. data/ext/cargo-vendor/cranelift-control-0.97.1/.cargo-checksum.json +1 -0
  76. data/ext/cargo-vendor/cranelift-control-0.97.1/Cargo.toml +30 -0
  77. data/ext/cargo-vendor/cranelift-control-0.97.1/src/chaos.rs +125 -0
  78. data/ext/cargo-vendor/cranelift-control-0.97.1/src/lib.rs +45 -0
  79. data/ext/cargo-vendor/cranelift-control-0.97.1/src/zero_sized.rs +53 -0
  80. data/ext/cargo-vendor/cranelift-entity-0.97.1/.cargo-checksum.json +1 -0
  81. data/ext/cargo-vendor/cranelift-entity-0.97.1/Cargo.toml +35 -0
  82. data/ext/cargo-vendor/cranelift-entity-0.97.1/src/list.rs +955 -0
  83. data/ext/cargo-vendor/cranelift-frontend-0.97.1/.cargo-checksum.json +1 -0
  84. data/ext/cargo-vendor/cranelift-frontend-0.97.1/Cargo.toml +53 -0
  85. data/ext/cargo-vendor/cranelift-isle-0.97.1/.cargo-checksum.json +1 -0
  86. data/ext/cargo-vendor/cranelift-isle-0.97.1/Cargo.toml +37 -0
  87. data/ext/cargo-vendor/cranelift-native-0.97.1/.cargo-checksum.json +1 -0
  88. data/ext/cargo-vendor/cranelift-native-0.97.1/Cargo.toml +38 -0
  89. data/ext/cargo-vendor/cranelift-native-0.97.1/src/lib.rs +215 -0
  90. data/ext/cargo-vendor/cranelift-wasm-0.97.1/.cargo-checksum.json +1 -0
  91. data/ext/cargo-vendor/cranelift-wasm-0.97.1/Cargo.toml +85 -0
  92. data/ext/cargo-vendor/cranelift-wasm-0.97.1/src/code_translator.rs +3538 -0
  93. data/ext/cargo-vendor/cranelift-wasm-0.97.1/src/environ/dummy.rs +924 -0
  94. data/ext/cargo-vendor/cranelift-wasm-0.97.1/src/environ/spec.rs +834 -0
  95. data/ext/cargo-vendor/cranelift-wasm-0.97.1/src/func_translator.rs +440 -0
  96. data/ext/cargo-vendor/cranelift-wasm-0.97.1/src/sections_translator.rs +417 -0
  97. data/ext/cargo-vendor/cranelift-wasm-0.97.1/src/translation_utils.rs +99 -0
  98. data/ext/cargo-vendor/encoding_rs-0.8.32/.cargo-checksum.json +1 -0
  99. data/ext/cargo-vendor/encoding_rs-0.8.32/CONTRIBUTING.md +48 -0
  100. data/ext/cargo-vendor/encoding_rs-0.8.32/COPYRIGHT +17 -0
  101. data/ext/cargo-vendor/encoding_rs-0.8.32/Cargo.toml +84 -0
  102. data/ext/cargo-vendor/encoding_rs-0.8.32/Ideas.md +106 -0
  103. data/ext/cargo-vendor/encoding_rs-0.8.32/LICENSE-APACHE +202 -0
  104. data/ext/cargo-vendor/encoding_rs-0.8.32/LICENSE-MIT +25 -0
  105. data/ext/cargo-vendor/encoding_rs-0.8.32/LICENSE-WHATWG +26 -0
  106. data/ext/cargo-vendor/encoding_rs-0.8.32/README.md +827 -0
  107. data/ext/cargo-vendor/encoding_rs-0.8.32/ci/miri.sh +14 -0
  108. data/ext/cargo-vendor/encoding_rs-0.8.32/doc/Big5.txt +16 -0
  109. data/ext/cargo-vendor/encoding_rs-0.8.32/doc/EUC-JP.txt +12 -0
  110. data/ext/cargo-vendor/encoding_rs-0.8.32/doc/EUC-KR.txt +10 -0
  111. data/ext/cargo-vendor/encoding_rs-0.8.32/doc/GBK.txt +16 -0
  112. data/ext/cargo-vendor/encoding_rs-0.8.32/doc/IBM866.txt +8 -0
  113. data/ext/cargo-vendor/encoding_rs-0.8.32/doc/ISO-2022-JP.txt +10 -0
  114. data/ext/cargo-vendor/encoding_rs-0.8.32/doc/ISO-8859-10.txt +8 -0
  115. data/ext/cargo-vendor/encoding_rs-0.8.32/doc/ISO-8859-13.txt +8 -0
  116. data/ext/cargo-vendor/encoding_rs-0.8.32/doc/ISO-8859-14.txt +8 -0
  117. data/ext/cargo-vendor/encoding_rs-0.8.32/doc/ISO-8859-15.txt +7 -0
  118. data/ext/cargo-vendor/encoding_rs-0.8.32/doc/ISO-8859-16.txt +8 -0
  119. data/ext/cargo-vendor/encoding_rs-0.8.32/doc/ISO-8859-2.txt +6 -0
  120. data/ext/cargo-vendor/encoding_rs-0.8.32/doc/ISO-8859-3.txt +6 -0
  121. data/ext/cargo-vendor/encoding_rs-0.8.32/doc/ISO-8859-4.txt +6 -0
  122. data/ext/cargo-vendor/encoding_rs-0.8.32/doc/ISO-8859-5.txt +6 -0
  123. data/ext/cargo-vendor/encoding_rs-0.8.32/doc/ISO-8859-6.txt +7 -0
  124. data/ext/cargo-vendor/encoding_rs-0.8.32/doc/ISO-8859-7.txt +11 -0
  125. data/ext/cargo-vendor/encoding_rs-0.8.32/doc/ISO-8859-8-I.txt +9 -0
  126. data/ext/cargo-vendor/encoding_rs-0.8.32/doc/ISO-8859-8.txt +9 -0
  127. data/ext/cargo-vendor/encoding_rs-0.8.32/doc/KOI8-R.txt +6 -0
  128. data/ext/cargo-vendor/encoding_rs-0.8.32/doc/KOI8-U.txt +6 -0
  129. data/ext/cargo-vendor/encoding_rs-0.8.32/doc/Shift_JIS.txt +8 -0
  130. data/ext/cargo-vendor/encoding_rs-0.8.32/doc/UTF-16BE.txt +8 -0
  131. data/ext/cargo-vendor/encoding_rs-0.8.32/doc/UTF-16LE.txt +8 -0
  132. data/ext/cargo-vendor/encoding_rs-0.8.32/doc/UTF-8.txt +5 -0
  133. data/ext/cargo-vendor/encoding_rs-0.8.32/doc/gb18030.txt +9 -0
  134. data/ext/cargo-vendor/encoding_rs-0.8.32/doc/macintosh.txt +7 -0
  135. data/ext/cargo-vendor/encoding_rs-0.8.32/doc/replacement.txt +10 -0
  136. data/ext/cargo-vendor/encoding_rs-0.8.32/doc/windows-1250.txt +6 -0
  137. data/ext/cargo-vendor/encoding_rs-0.8.32/doc/windows-1251.txt +6 -0
  138. data/ext/cargo-vendor/encoding_rs-0.8.32/doc/windows-1252.txt +7 -0
  139. data/ext/cargo-vendor/encoding_rs-0.8.32/doc/windows-1253.txt +8 -0
  140. data/ext/cargo-vendor/encoding_rs-0.8.32/doc/windows-1254.txt +7 -0
  141. data/ext/cargo-vendor/encoding_rs-0.8.32/doc/windows-1255.txt +8 -0
  142. data/ext/cargo-vendor/encoding_rs-0.8.32/doc/windows-1256.txt +6 -0
  143. data/ext/cargo-vendor/encoding_rs-0.8.32/doc/windows-1257.txt +7 -0
  144. data/ext/cargo-vendor/encoding_rs-0.8.32/doc/windows-1258.txt +11 -0
  145. data/ext/cargo-vendor/encoding_rs-0.8.32/doc/windows-874.txt +7 -0
  146. data/ext/cargo-vendor/encoding_rs-0.8.32/doc/x-mac-cyrillic.txt +6 -0
  147. data/ext/cargo-vendor/encoding_rs-0.8.32/doc/x-user-defined.txt +6 -0
  148. data/ext/cargo-vendor/encoding_rs-0.8.32/generate-encoding-data.py +2008 -0
  149. data/ext/cargo-vendor/encoding_rs-0.8.32/rustfmt.toml +1 -0
  150. data/ext/cargo-vendor/encoding_rs-0.8.32/src/ascii.rs +1546 -0
  151. data/ext/cargo-vendor/encoding_rs-0.8.32/src/big5.rs +427 -0
  152. data/ext/cargo-vendor/encoding_rs-0.8.32/src/data.rs +114378 -0
  153. data/ext/cargo-vendor/encoding_rs-0.8.32/src/euc_jp.rs +469 -0
  154. data/ext/cargo-vendor/encoding_rs-0.8.32/src/euc_kr.rs +442 -0
  155. data/ext/cargo-vendor/encoding_rs-0.8.32/src/gb18030.rs +767 -0
  156. data/ext/cargo-vendor/encoding_rs-0.8.32/src/handles.rs +1969 -0
  157. data/ext/cargo-vendor/encoding_rs-0.8.32/src/iso_2022_jp.rs +1068 -0
  158. data/ext/cargo-vendor/encoding_rs-0.8.32/src/lib.rs +6133 -0
  159. data/ext/cargo-vendor/encoding_rs-0.8.32/src/macros.rs +1622 -0
  160. data/ext/cargo-vendor/encoding_rs-0.8.32/src/mem.rs +3354 -0
  161. data/ext/cargo-vendor/encoding_rs-0.8.32/src/replacement.rs +104 -0
  162. data/ext/cargo-vendor/encoding_rs-0.8.32/src/shift_jis.rs +426 -0
  163. data/ext/cargo-vendor/encoding_rs-0.8.32/src/simd_funcs.rs +453 -0
  164. data/ext/cargo-vendor/encoding_rs-0.8.32/src/single_byte.rs +714 -0
  165. data/ext/cargo-vendor/encoding_rs-0.8.32/src/test_data/big5_in.txt +19787 -0
  166. data/ext/cargo-vendor/encoding_rs-0.8.32/src/test_data/big5_in_ref.txt +19787 -0
  167. data/ext/cargo-vendor/encoding_rs-0.8.32/src/test_data/big5_out.txt +14601 -0
  168. data/ext/cargo-vendor/encoding_rs-0.8.32/src/test_data/big5_out_ref.txt +14601 -0
  169. data/ext/cargo-vendor/encoding_rs-0.8.32/src/test_data/euc_kr_in.txt +23945 -0
  170. data/ext/cargo-vendor/encoding_rs-0.8.32/src/test_data/euc_kr_in_ref.txt +23945 -0
  171. data/ext/cargo-vendor/encoding_rs-0.8.32/src/test_data/euc_kr_out.txt +17053 -0
  172. data/ext/cargo-vendor/encoding_rs-0.8.32/src/test_data/euc_kr_out_ref.txt +17053 -0
  173. data/ext/cargo-vendor/encoding_rs-0.8.32/src/test_data/gb18030_in.txt +23945 -0
  174. data/ext/cargo-vendor/encoding_rs-0.8.32/src/test_data/gb18030_in_ref.txt +23945 -0
  175. data/ext/cargo-vendor/encoding_rs-0.8.32/src/test_data/gb18030_out.txt +23944 -0
  176. data/ext/cargo-vendor/encoding_rs-0.8.32/src/test_data/gb18030_out_ref.txt +23944 -0
  177. data/ext/cargo-vendor/encoding_rs-0.8.32/src/test_data/iso_2022_jp_in.txt +8841 -0
  178. data/ext/cargo-vendor/encoding_rs-0.8.32/src/test_data/iso_2022_jp_in_ref.txt +8841 -0
  179. data/ext/cargo-vendor/encoding_rs-0.8.32/src/test_data/iso_2022_jp_out.txt +7404 -0
  180. data/ext/cargo-vendor/encoding_rs-0.8.32/src/test_data/iso_2022_jp_out_ref.txt +7404 -0
  181. data/ext/cargo-vendor/encoding_rs-0.8.32/src/test_data/jis0208_in.txt +8841 -0
  182. data/ext/cargo-vendor/encoding_rs-0.8.32/src/test_data/jis0208_in_ref.txt +8841 -0
  183. data/ext/cargo-vendor/encoding_rs-0.8.32/src/test_data/jis0208_out.txt +7341 -0
  184. data/ext/cargo-vendor/encoding_rs-0.8.32/src/test_data/jis0208_out_ref.txt +7341 -0
  185. data/ext/cargo-vendor/encoding_rs-0.8.32/src/test_data/jis0212_in.txt +8841 -0
  186. data/ext/cargo-vendor/encoding_rs-0.8.32/src/test_data/jis0212_in_ref.txt +8841 -0
  187. data/ext/cargo-vendor/encoding_rs-0.8.32/src/test_data/shift_jis_in.txt +11285 -0
  188. data/ext/cargo-vendor/encoding_rs-0.8.32/src/test_data/shift_jis_in_ref.txt +11285 -0
  189. data/ext/cargo-vendor/encoding_rs-0.8.32/src/test_data/shift_jis_out.txt +7355 -0
  190. data/ext/cargo-vendor/encoding_rs-0.8.32/src/test_data/shift_jis_out_ref.txt +7355 -0
  191. data/ext/cargo-vendor/encoding_rs-0.8.32/src/test_labels_names.rs +242 -0
  192. data/ext/cargo-vendor/encoding_rs-0.8.32/src/testing.rs +262 -0
  193. data/ext/cargo-vendor/encoding_rs-0.8.32/src/utf_16.rs +472 -0
  194. data/ext/cargo-vendor/encoding_rs-0.8.32/src/utf_8.rs +1629 -0
  195. data/ext/cargo-vendor/encoding_rs-0.8.32/src/variant.rs +400 -0
  196. data/ext/cargo-vendor/encoding_rs-0.8.32/src/x_user_defined.rs +249 -0
  197. data/ext/cargo-vendor/equivalent-1.0.1/.cargo-checksum.json +1 -0
  198. data/ext/cargo-vendor/equivalent-1.0.1/Cargo.toml +27 -0
  199. data/ext/cargo-vendor/equivalent-1.0.1/LICENSE-APACHE +201 -0
  200. data/ext/cargo-vendor/equivalent-1.0.1/LICENSE-MIT +25 -0
  201. data/ext/cargo-vendor/equivalent-1.0.1/README.md +25 -0
  202. data/ext/cargo-vendor/equivalent-1.0.1/src/lib.rs +113 -0
  203. data/ext/cargo-vendor/file-per-thread-logger-0.2.0/.cargo-checksum.json +1 -0
  204. data/ext/cargo-vendor/file-per-thread-logger-0.2.0/Cargo.toml +36 -0
  205. data/ext/cargo-vendor/file-per-thread-logger-0.2.0/run-tests.sh +12 -0
  206. data/ext/cargo-vendor/file-per-thread-logger-0.2.0/src/lib.rs +200 -0
  207. data/ext/cargo-vendor/file-per-thread-logger-0.2.0/tests/test.rs +323 -0
  208. data/ext/cargo-vendor/hashbrown-0.14.0/.cargo-checksum.json +1 -0
  209. data/ext/cargo-vendor/hashbrown-0.14.0/CHANGELOG.md +475 -0
  210. data/ext/cargo-vendor/hashbrown-0.14.0/Cargo.toml +131 -0
  211. data/ext/cargo-vendor/hashbrown-0.14.0/LICENSE-APACHE +201 -0
  212. data/ext/cargo-vendor/hashbrown-0.14.0/LICENSE-MIT +25 -0
  213. data/ext/cargo-vendor/hashbrown-0.14.0/README.md +125 -0
  214. data/ext/cargo-vendor/hashbrown-0.14.0/benches/bench.rs +331 -0
  215. data/ext/cargo-vendor/hashbrown-0.14.0/benches/insert_unique_unchecked.rs +32 -0
  216. data/ext/cargo-vendor/hashbrown-0.14.0/clippy.toml +1 -0
  217. data/ext/cargo-vendor/hashbrown-0.14.0/src/external_trait_impls/mod.rs +6 -0
  218. data/ext/cargo-vendor/hashbrown-0.14.0/src/external_trait_impls/rayon/helpers.rs +27 -0
  219. data/ext/cargo-vendor/hashbrown-0.14.0/src/external_trait_impls/rayon/map.rs +731 -0
  220. data/ext/cargo-vendor/hashbrown-0.14.0/src/external_trait_impls/rayon/mod.rs +4 -0
  221. data/ext/cargo-vendor/hashbrown-0.14.0/src/external_trait_impls/rayon/raw.rs +231 -0
  222. data/ext/cargo-vendor/hashbrown-0.14.0/src/external_trait_impls/rayon/set.rs +659 -0
  223. data/ext/cargo-vendor/hashbrown-0.14.0/src/external_trait_impls/rkyv/hash_map.rs +125 -0
  224. data/ext/cargo-vendor/hashbrown-0.14.0/src/external_trait_impls/rkyv/hash_set.rs +123 -0
  225. data/ext/cargo-vendor/hashbrown-0.14.0/src/external_trait_impls/rkyv/mod.rs +2 -0
  226. data/ext/cargo-vendor/hashbrown-0.14.0/src/external_trait_impls/serde.rs +201 -0
  227. data/ext/cargo-vendor/hashbrown-0.14.0/src/lib.rs +165 -0
  228. data/ext/cargo-vendor/hashbrown-0.14.0/src/macros.rs +70 -0
  229. data/ext/cargo-vendor/hashbrown-0.14.0/src/map.rs +8506 -0
  230. data/ext/cargo-vendor/hashbrown-0.14.0/src/raw/alloc.rs +86 -0
  231. data/ext/cargo-vendor/hashbrown-0.14.0/src/raw/bitmask.rs +133 -0
  232. data/ext/cargo-vendor/hashbrown-0.14.0/src/raw/generic.rs +157 -0
  233. data/ext/cargo-vendor/hashbrown-0.14.0/src/raw/mod.rs +3378 -0
  234. data/ext/cargo-vendor/hashbrown-0.14.0/src/raw/neon.rs +124 -0
  235. data/ext/cargo-vendor/hashbrown-0.14.0/src/raw/sse2.rs +149 -0
  236. data/ext/cargo-vendor/hashbrown-0.14.0/src/rustc_entry.rs +630 -0
  237. data/ext/cargo-vendor/hashbrown-0.14.0/src/scopeguard.rs +72 -0
  238. data/ext/cargo-vendor/hashbrown-0.14.0/src/set.rs +2903 -0
  239. data/ext/cargo-vendor/hashbrown-0.14.0/tests/equivalent_trait.rs +53 -0
  240. data/ext/cargo-vendor/hashbrown-0.14.0/tests/hasher.rs +65 -0
  241. data/ext/cargo-vendor/hashbrown-0.14.0/tests/raw.rs +11 -0
  242. data/ext/cargo-vendor/hashbrown-0.14.0/tests/rayon.rs +535 -0
  243. data/ext/cargo-vendor/hashbrown-0.14.0/tests/serde.rs +65 -0
  244. data/ext/cargo-vendor/hashbrown-0.14.0/tests/set.rs +34 -0
  245. data/ext/cargo-vendor/indexmap-2.0.0/.cargo-checksum.json +1 -0
  246. data/ext/cargo-vendor/indexmap-2.0.0/Cargo.toml +112 -0
  247. data/ext/cargo-vendor/indexmap-2.0.0/LICENSE-APACHE +201 -0
  248. data/ext/cargo-vendor/indexmap-2.0.0/LICENSE-MIT +25 -0
  249. data/ext/cargo-vendor/indexmap-2.0.0/README.md +55 -0
  250. data/ext/cargo-vendor/indexmap-2.0.0/RELEASES.md +424 -0
  251. data/ext/cargo-vendor/indexmap-2.0.0/benches/bench.rs +763 -0
  252. data/ext/cargo-vendor/indexmap-2.0.0/benches/faststring.rs +185 -0
  253. data/ext/cargo-vendor/indexmap-2.0.0/src/arbitrary.rs +77 -0
  254. data/ext/cargo-vendor/indexmap-2.0.0/src/lib.rs +278 -0
  255. data/ext/cargo-vendor/indexmap-2.0.0/src/macros.rs +178 -0
  256. data/ext/cargo-vendor/indexmap-2.0.0/src/map/core/raw.rs +217 -0
  257. data/ext/cargo-vendor/indexmap-2.0.0/src/map/core.rs +742 -0
  258. data/ext/cargo-vendor/indexmap-2.0.0/src/map/iter.rs +541 -0
  259. data/ext/cargo-vendor/indexmap-2.0.0/src/map/serde_seq.rs +138 -0
  260. data/ext/cargo-vendor/indexmap-2.0.0/src/map/slice.rs +471 -0
  261. data/ext/cargo-vendor/indexmap-2.0.0/src/map/tests.rs +449 -0
  262. data/ext/cargo-vendor/indexmap-2.0.0/src/map.rs +1223 -0
  263. data/ext/cargo-vendor/indexmap-2.0.0/src/mutable_keys.rs +91 -0
  264. data/ext/cargo-vendor/indexmap-2.0.0/src/rayon/map.rs +679 -0
  265. data/ext/cargo-vendor/indexmap-2.0.0/src/rayon/mod.rs +27 -0
  266. data/ext/cargo-vendor/indexmap-2.0.0/src/rayon/set.rs +774 -0
  267. data/ext/cargo-vendor/indexmap-2.0.0/src/rustc.rs +158 -0
  268. data/ext/cargo-vendor/indexmap-2.0.0/src/serde.rs +151 -0
  269. data/ext/cargo-vendor/indexmap-2.0.0/src/set/iter.rs +543 -0
  270. data/ext/cargo-vendor/indexmap-2.0.0/src/set/slice.rs +278 -0
  271. data/ext/cargo-vendor/indexmap-2.0.0/src/set/tests.rs +545 -0
  272. data/ext/cargo-vendor/indexmap-2.0.0/src/set.rs +1011 -0
  273. data/ext/cargo-vendor/indexmap-2.0.0/src/util.rs +53 -0
  274. data/ext/cargo-vendor/indexmap-2.0.0/tests/equivalent_trait.rs +53 -0
  275. data/ext/cargo-vendor/indexmap-2.0.0/tests/macros_full_path.rs +19 -0
  276. data/ext/cargo-vendor/indexmap-2.0.0/tests/quick.rs +579 -0
  277. data/ext/cargo-vendor/indexmap-2.0.0/tests/tests.rs +28 -0
  278. data/ext/cargo-vendor/regalloc2-0.9.2/.cargo-checksum.json +1 -0
  279. data/ext/cargo-vendor/regalloc2-0.9.2/Cargo.toml +72 -0
  280. data/ext/cargo-vendor/regalloc2-0.9.2/deny.toml +28 -0
  281. data/ext/cargo-vendor/regalloc2-0.9.2/src/checker.rs +1089 -0
  282. data/ext/cargo-vendor/regalloc2-0.9.2/src/fuzzing/func.rs +702 -0
  283. data/ext/cargo-vendor/regalloc2-0.9.2/src/index.rs +268 -0
  284. data/ext/cargo-vendor/regalloc2-0.9.2/src/ion/data_structures.rs +857 -0
  285. data/ext/cargo-vendor/regalloc2-0.9.2/src/ion/liveranges.rs +961 -0
  286. data/ext/cargo-vendor/regalloc2-0.9.2/src/ion/merge.rs +368 -0
  287. data/ext/cargo-vendor/regalloc2-0.9.2/src/ion/mod.rs +150 -0
  288. data/ext/cargo-vendor/regalloc2-0.9.2/src/ion/moves.rs +1017 -0
  289. data/ext/cargo-vendor/regalloc2-0.9.2/src/ion/process.rs +1307 -0
  290. data/ext/cargo-vendor/regalloc2-0.9.2/src/ion/requirement.rs +174 -0
  291. data/ext/cargo-vendor/regalloc2-0.9.2/src/ion/spill.rs +165 -0
  292. data/ext/cargo-vendor/regalloc2-0.9.2/src/ion/stackmap.rs +79 -0
  293. data/ext/cargo-vendor/regalloc2-0.9.2/src/lib.rs +1526 -0
  294. data/ext/cargo-vendor/regalloc2-0.9.2/src/moves.rs +439 -0
  295. data/ext/cargo-vendor/regalloc2-0.9.2/src/serialize.rs +311 -0
  296. data/ext/cargo-vendor/semver-1.0.18/.cargo-checksum.json +1 -0
  297. data/ext/cargo-vendor/semver-1.0.18/Cargo.toml +47 -0
  298. data/ext/cargo-vendor/semver-1.0.18/LICENSE-APACHE +176 -0
  299. data/ext/cargo-vendor/semver-1.0.18/LICENSE-MIT +23 -0
  300. data/ext/cargo-vendor/semver-1.0.18/README.md +84 -0
  301. data/ext/cargo-vendor/semver-1.0.18/benches/parse.rs +24 -0
  302. data/ext/cargo-vendor/semver-1.0.18/build.rs +75 -0
  303. data/ext/cargo-vendor/semver-1.0.18/src/backport.rs +23 -0
  304. data/ext/cargo-vendor/semver-1.0.18/src/display.rs +165 -0
  305. data/ext/cargo-vendor/semver-1.0.18/src/error.rs +126 -0
  306. data/ext/cargo-vendor/semver-1.0.18/src/eval.rs +181 -0
  307. data/ext/cargo-vendor/semver-1.0.18/src/identifier.rs +422 -0
  308. data/ext/cargo-vendor/semver-1.0.18/src/impls.rs +156 -0
  309. data/ext/cargo-vendor/semver-1.0.18/src/lib.rs +533 -0
  310. data/ext/cargo-vendor/semver-1.0.18/src/parse.rs +409 -0
  311. data/ext/cargo-vendor/semver-1.0.18/src/serde.rs +109 -0
  312. data/ext/cargo-vendor/semver-1.0.18/tests/node/mod.rs +43 -0
  313. data/ext/cargo-vendor/semver-1.0.18/tests/test_autotrait.rs +14 -0
  314. data/ext/cargo-vendor/semver-1.0.18/tests/test_identifier.rs +45 -0
  315. data/ext/cargo-vendor/semver-1.0.18/tests/test_version.rs +238 -0
  316. data/ext/cargo-vendor/semver-1.0.18/tests/test_version_req.rs +443 -0
  317. data/ext/cargo-vendor/semver-1.0.18/tests/util/mod.rs +39 -0
  318. data/ext/cargo-vendor/sptr-0.3.2/.cargo-checksum.json +1 -0
  319. data/ext/cargo-vendor/sptr-0.3.2/Cargo.toml +28 -0
  320. data/ext/cargo-vendor/sptr-0.3.2/README.md +73 -0
  321. data/ext/cargo-vendor/sptr-0.3.2/src/func.rs +83 -0
  322. data/ext/cargo-vendor/sptr-0.3.2/src/int.rs +364 -0
  323. data/ext/cargo-vendor/sptr-0.3.2/src/lib.rs +756 -0
  324. data/ext/cargo-vendor/wasi-cap-std-sync-10.0.1/.cargo-checksum.json +1 -0
  325. data/ext/cargo-vendor/wasi-cap-std-sync-10.0.1/Cargo.toml +90 -0
  326. data/ext/cargo-vendor/wasi-cap-std-sync-10.0.1/src/dir.rs +464 -0
  327. data/ext/cargo-vendor/wasi-cap-std-sync-10.0.1/src/lib.rs +141 -0
  328. data/ext/cargo-vendor/wasi-common-10.0.1/.cargo-checksum.json +1 -0
  329. data/ext/cargo-vendor/wasi-common-10.0.1/Cargo.toml +87 -0
  330. data/ext/cargo-vendor/wasi-common-10.0.1/src/ctx.rs +128 -0
  331. data/ext/cargo-vendor/wasi-common-10.0.1/src/file.rs +262 -0
  332. data/ext/cargo-vendor/wasi-common-10.0.1/src/snapshots/preview_1.rs +1490 -0
  333. data/ext/cargo-vendor/wasm-encoder-0.29.0/.cargo-checksum.json +1 -0
  334. data/ext/cargo-vendor/wasm-encoder-0.29.0/Cargo.toml +33 -0
  335. data/ext/cargo-vendor/wasm-encoder-0.29.0/README.md +80 -0
  336. data/ext/cargo-vendor/wasm-encoder-0.29.0/src/component/aliases.rs +160 -0
  337. data/ext/cargo-vendor/wasm-encoder-0.29.0/src/component/canonicals.rs +159 -0
  338. data/ext/cargo-vendor/wasm-encoder-0.29.0/src/component/components.rs +29 -0
  339. data/ext/cargo-vendor/wasm-encoder-0.29.0/src/component/exports.rs +127 -0
  340. data/ext/cargo-vendor/wasm-encoder-0.29.0/src/component/imports.rs +200 -0
  341. data/ext/cargo-vendor/wasm-encoder-0.29.0/src/component/instances.rs +200 -0
  342. data/ext/cargo-vendor/wasm-encoder-0.29.0/src/component/modules.rs +29 -0
  343. data/ext/cargo-vendor/wasm-encoder-0.29.0/src/component/names.rs +149 -0
  344. data/ext/cargo-vendor/wasm-encoder-0.29.0/src/component/start.rs +52 -0
  345. data/ext/cargo-vendor/wasm-encoder-0.29.0/src/component/types.rs +759 -0
  346. data/ext/cargo-vendor/wasm-encoder-0.29.0/src/component.rs +160 -0
  347. data/ext/cargo-vendor/wasm-encoder-0.29.0/src/core/code.rs +2913 -0
  348. data/ext/cargo-vendor/wasm-encoder-0.29.0/src/core/custom.rs +55 -0
  349. data/ext/cargo-vendor/wasm-encoder-0.29.0/src/core/data.rs +185 -0
  350. data/ext/cargo-vendor/wasm-encoder-0.29.0/src/core/dump.rs +627 -0
  351. data/ext/cargo-vendor/wasm-encoder-0.29.0/src/core/elements.rs +224 -0
  352. data/ext/cargo-vendor/wasm-encoder-0.29.0/src/core/exports.rs +85 -0
  353. data/ext/cargo-vendor/wasm-encoder-0.29.0/src/core/functions.rs +63 -0
  354. data/ext/cargo-vendor/wasm-encoder-0.29.0/src/core/globals.rs +90 -0
  355. data/ext/cargo-vendor/wasm-encoder-0.29.0/src/core/imports.rs +142 -0
  356. data/ext/cargo-vendor/wasm-encoder-0.29.0/src/core/linking.rs +263 -0
  357. data/ext/cargo-vendor/wasm-encoder-0.29.0/src/core/memories.rs +99 -0
  358. data/ext/cargo-vendor/wasm-encoder-0.29.0/src/core/names.rs +265 -0
  359. data/ext/cargo-vendor/wasm-encoder-0.29.0/src/core/producers.rs +180 -0
  360. data/ext/cargo-vendor/wasm-encoder-0.29.0/src/core/start.rs +39 -0
  361. data/ext/cargo-vendor/wasm-encoder-0.29.0/src/core/tables.rs +104 -0
  362. data/ext/cargo-vendor/wasm-encoder-0.29.0/src/core/tags.rs +85 -0
  363. data/ext/cargo-vendor/wasm-encoder-0.29.0/src/core/types.rs +246 -0
  364. data/ext/cargo-vendor/wasm-encoder-0.29.0/src/core.rs +168 -0
  365. data/ext/cargo-vendor/wasm-encoder-0.29.0/src/lib.rs +215 -0
  366. data/ext/cargo-vendor/wasm-encoder-0.29.0/src/raw.rs +30 -0
  367. data/ext/cargo-vendor/wasmparser-0.107.0/.cargo-checksum.json +1 -0
  368. data/ext/cargo-vendor/wasmparser-0.107.0/Cargo.lock +621 -0
  369. data/ext/cargo-vendor/wasmparser-0.107.0/Cargo.toml +54 -0
  370. data/ext/cargo-vendor/wasmparser-0.107.0/benches/benchmark.rs +351 -0
  371. data/ext/cargo-vendor/wasmparser-0.107.0/src/binary_reader.rs +1706 -0
  372. data/ext/cargo-vendor/wasmparser-0.107.0/src/lib.rs +723 -0
  373. data/ext/cargo-vendor/wasmparser-0.107.0/src/parser.rs +1535 -0
  374. data/ext/cargo-vendor/wasmparser-0.107.0/src/readers/component/canonicals.rs +119 -0
  375. data/ext/cargo-vendor/wasmparser-0.107.0/src/readers/component/exports.rs +117 -0
  376. data/ext/cargo-vendor/wasmparser-0.107.0/src/readers/component/imports.rs +137 -0
  377. data/ext/cargo-vendor/wasmparser-0.107.0/src/readers/component/instances.rs +163 -0
  378. data/ext/cargo-vendor/wasmparser-0.107.0/src/readers/component/types.rs +548 -0
  379. data/ext/cargo-vendor/wasmparser-0.107.0/src/readers/core/coredumps.rs +243 -0
  380. data/ext/cargo-vendor/wasmparser-0.107.0/src/readers/core/producers.rs +83 -0
  381. data/ext/cargo-vendor/wasmparser-0.107.0/src/readers/core/types.rs +874 -0
  382. data/ext/cargo-vendor/wasmparser-0.107.0/src/readers/core.rs +35 -0
  383. data/ext/cargo-vendor/wasmparser-0.107.0/src/validator/component.rs +3082 -0
  384. data/ext/cargo-vendor/wasmparser-0.107.0/src/validator/core.rs +1334 -0
  385. data/ext/cargo-vendor/wasmparser-0.107.0/src/validator/names.rs +606 -0
  386. data/ext/cargo-vendor/wasmparser-0.107.0/src/validator/operators.rs +3463 -0
  387. data/ext/cargo-vendor/wasmparser-0.107.0/src/validator/types.rs +3070 -0
  388. data/ext/cargo-vendor/wasmparser-0.107.0/src/validator.rs +1589 -0
  389. data/ext/cargo-vendor/wasmparser-0.111.0/.cargo-checksum.json +1 -0
  390. data/ext/cargo-vendor/wasmparser-0.111.0/Cargo.lock +644 -0
  391. data/ext/cargo-vendor/wasmparser-0.111.0/Cargo.toml +54 -0
  392. data/ext/cargo-vendor/wasmparser-0.111.0/README.md +36 -0
  393. data/ext/cargo-vendor/wasmparser-0.111.0/benches/benchmark.rs +349 -0
  394. data/ext/cargo-vendor/wasmparser-0.111.0/examples/simple.rs +37 -0
  395. data/ext/cargo-vendor/wasmparser-0.111.0/src/binary_reader.rs +1706 -0
  396. data/ext/cargo-vendor/wasmparser-0.111.0/src/lib.rs +726 -0
  397. data/ext/cargo-vendor/wasmparser-0.111.0/src/limits.rs +59 -0
  398. data/ext/cargo-vendor/wasmparser-0.111.0/src/parser.rs +1612 -0
  399. data/ext/cargo-vendor/wasmparser-0.111.0/src/readers/component/aliases.rs +119 -0
  400. data/ext/cargo-vendor/wasmparser-0.111.0/src/readers/component/canonicals.rs +120 -0
  401. data/ext/cargo-vendor/wasmparser-0.111.0/src/readers/component/exports.rs +117 -0
  402. data/ext/cargo-vendor/wasmparser-0.111.0/src/readers/component/imports.rs +137 -0
  403. data/ext/cargo-vendor/wasmparser-0.111.0/src/readers/component/instances.rs +163 -0
  404. data/ext/cargo-vendor/wasmparser-0.111.0/src/readers/component/names.rs +102 -0
  405. data/ext/cargo-vendor/wasmparser-0.111.0/src/readers/component/start.rs +30 -0
  406. data/ext/cargo-vendor/wasmparser-0.111.0/src/readers/component/types.rs +548 -0
  407. data/ext/cargo-vendor/wasmparser-0.111.0/src/readers/component.rs +17 -0
  408. data/ext/cargo-vendor/wasmparser-0.111.0/src/readers/core/code.rs +146 -0
  409. data/ext/cargo-vendor/wasmparser-0.111.0/src/readers/core/coredumps.rs +243 -0
  410. data/ext/cargo-vendor/wasmparser-0.111.0/src/readers/core/custom.rs +63 -0
  411. data/ext/cargo-vendor/wasmparser-0.111.0/src/readers/core/data.rs +96 -0
  412. data/ext/cargo-vendor/wasmparser-0.111.0/src/readers/core/dylink0.rs +132 -0
  413. data/ext/cargo-vendor/wasmparser-0.111.0/src/readers/core/elements.rs +152 -0
  414. data/ext/cargo-vendor/wasmparser-0.111.0/src/readers/core/exports.rs +65 -0
  415. data/ext/cargo-vendor/wasmparser-0.111.0/src/readers/core/functions.rs +17 -0
  416. data/ext/cargo-vendor/wasmparser-0.111.0/src/readers/core/globals.rs +49 -0
  417. data/ext/cargo-vendor/wasmparser-0.111.0/src/readers/core/imports.rs +76 -0
  418. data/ext/cargo-vendor/wasmparser-0.111.0/src/readers/core/init.rs +51 -0
  419. data/ext/cargo-vendor/wasmparser-0.111.0/src/readers/core/memories.rs +56 -0
  420. data/ext/cargo-vendor/wasmparser-0.111.0/src/readers/core/names.rs +153 -0
  421. data/ext/cargo-vendor/wasmparser-0.111.0/src/readers/core/operators.rs +354 -0
  422. data/ext/cargo-vendor/wasmparser-0.111.0/src/readers/core/producers.rs +83 -0
  423. data/ext/cargo-vendor/wasmparser-0.111.0/src/readers/core/tables.rs +87 -0
  424. data/ext/cargo-vendor/wasmparser-0.111.0/src/readers/core/tags.rs +32 -0
  425. data/ext/cargo-vendor/wasmparser-0.111.0/src/readers/core/types.rs +1141 -0
  426. data/ext/cargo-vendor/wasmparser-0.111.0/src/readers/core.rs +37 -0
  427. data/ext/cargo-vendor/wasmparser-0.111.0/src/readers.rs +316 -0
  428. data/ext/cargo-vendor/wasmparser-0.111.0/src/resources.rs +398 -0
  429. data/ext/cargo-vendor/wasmparser-0.111.0/src/validator/component.rs +3148 -0
  430. data/ext/cargo-vendor/wasmparser-0.111.0/src/validator/core.rs +1314 -0
  431. data/ext/cargo-vendor/wasmparser-0.111.0/src/validator/func.rs +348 -0
  432. data/ext/cargo-vendor/wasmparser-0.111.0/src/validator/names.rs +606 -0
  433. data/ext/cargo-vendor/wasmparser-0.111.0/src/validator/operators.rs +3466 -0
  434. data/ext/cargo-vendor/wasmparser-0.111.0/src/validator/types.rs +3283 -0
  435. data/ext/cargo-vendor/wasmparser-0.111.0/src/validator.rs +1568 -0
  436. data/ext/cargo-vendor/wasmparser-0.111.0/tests/big-module.rs +33 -0
  437. data/ext/cargo-vendor/wasmprinter-0.2.63/.cargo-checksum.json +1 -0
  438. data/ext/cargo-vendor/wasmprinter-0.2.63/Cargo.toml +39 -0
  439. data/ext/cargo-vendor/wasmprinter-0.2.63/README.md +47 -0
  440. data/ext/cargo-vendor/wasmprinter-0.2.63/src/lib.rs +2962 -0
  441. data/ext/cargo-vendor/wasmprinter-0.2.63/src/operator.rs +873 -0
  442. data/ext/cargo-vendor/wasmprinter-0.2.63/tests/all.rs +278 -0
  443. data/ext/cargo-vendor/wasmtime-10.0.1/.cargo-checksum.json +1 -0
  444. data/ext/cargo-vendor/wasmtime-10.0.1/Cargo.toml +183 -0
  445. data/ext/cargo-vendor/wasmtime-10.0.1/src/compiler.rs +710 -0
  446. data/ext/cargo-vendor/wasmtime-10.0.1/src/component/component.rs +382 -0
  447. data/ext/cargo-vendor/wasmtime-10.0.1/src/component/instance.rs +727 -0
  448. data/ext/cargo-vendor/wasmtime-10.0.1/src/component/matching.rs +112 -0
  449. data/ext/cargo-vendor/wasmtime-10.0.1/src/component/mod.rs +313 -0
  450. data/ext/cargo-vendor/wasmtime-10.0.1/src/config.rs +2066 -0
  451. data/ext/cargo-vendor/wasmtime-10.0.1/src/engine/serialization.rs +622 -0
  452. data/ext/cargo-vendor/wasmtime-10.0.1/src/engine.rs +757 -0
  453. data/ext/cargo-vendor/wasmtime-10.0.1/src/externals.rs +763 -0
  454. data/ext/cargo-vendor/wasmtime-10.0.1/src/func/typed.rs +638 -0
  455. data/ext/cargo-vendor/wasmtime-10.0.1/src/func.rs +2355 -0
  456. data/ext/cargo-vendor/wasmtime-10.0.1/src/instance.rs +905 -0
  457. data/ext/cargo-vendor/wasmtime-10.0.1/src/lib.rs +486 -0
  458. data/ext/cargo-vendor/wasmtime-10.0.1/src/linker.rs +1479 -0
  459. data/ext/cargo-vendor/wasmtime-10.0.1/src/memory.rs +950 -0
  460. data/ext/cargo-vendor/wasmtime-10.0.1/src/module.rs +1274 -0
  461. data/ext/cargo-vendor/wasmtime-10.0.1/src/ref.rs +109 -0
  462. data/ext/cargo-vendor/wasmtime-10.0.1/src/store/context.rs +243 -0
  463. data/ext/cargo-vendor/wasmtime-10.0.1/src/store/func_refs.rs +85 -0
  464. data/ext/cargo-vendor/wasmtime-10.0.1/src/store.rs +2166 -0
  465. data/ext/cargo-vendor/wasmtime-10.0.1/src/trampoline/func.rs +133 -0
  466. data/ext/cargo-vendor/wasmtime-10.0.1/src/trampoline/global.rs +67 -0
  467. data/ext/cargo-vendor/wasmtime-10.0.1/src/types/matching.rs +312 -0
  468. data/ext/cargo-vendor/wasmtime-10.0.1/src/types.rs +572 -0
  469. data/ext/cargo-vendor/wasmtime-10.0.1/src/values.rs +290 -0
  470. data/ext/cargo-vendor/wasmtime-asm-macros-10.0.1/.cargo-checksum.json +1 -0
  471. data/ext/cargo-vendor/wasmtime-asm-macros-10.0.1/Cargo.toml +22 -0
  472. data/ext/cargo-vendor/wasmtime-cache-10.0.1/.cargo-checksum.json +1 -0
  473. data/ext/cargo-vendor/wasmtime-cache-10.0.1/Cargo.toml +73 -0
  474. data/ext/cargo-vendor/wasmtime-component-macro-10.0.1/.cargo-checksum.json +1 -0
  475. data/ext/cargo-vendor/wasmtime-component-macro-10.0.1/Cargo.toml +58 -0
  476. data/ext/cargo-vendor/wasmtime-component-macro-10.0.1/src/bindgen.rs +316 -0
  477. data/ext/cargo-vendor/wasmtime-component-macro-10.0.1/tests/codegen/char.wit +13 -0
  478. data/ext/cargo-vendor/wasmtime-component-macro-10.0.1/tests/codegen/conventions.wit +39 -0
  479. data/ext/cargo-vendor/wasmtime-component-macro-10.0.1/tests/codegen/direct-import.wit +5 -0
  480. data/ext/cargo-vendor/wasmtime-component-macro-10.0.1/tests/codegen/empty.wit +2 -0
  481. data/ext/cargo-vendor/wasmtime-component-macro-10.0.1/tests/codegen/flags.wit +55 -0
  482. data/ext/cargo-vendor/wasmtime-component-macro-10.0.1/tests/codegen/floats.wit +13 -0
  483. data/ext/cargo-vendor/wasmtime-component-macro-10.0.1/tests/codegen/function-new.wit +4 -0
  484. data/ext/cargo-vendor/wasmtime-component-macro-10.0.1/tests/codegen/integers.wit +40 -0
  485. data/ext/cargo-vendor/wasmtime-component-macro-10.0.1/tests/codegen/lists.wit +85 -0
  486. data/ext/cargo-vendor/wasmtime-component-macro-10.0.1/tests/codegen/many-arguments.wit +52 -0
  487. data/ext/cargo-vendor/wasmtime-component-macro-10.0.1/tests/codegen/multi-return.wit +14 -0
  488. data/ext/cargo-vendor/wasmtime-component-macro-10.0.1/tests/codegen/records.wit +61 -0
  489. data/ext/cargo-vendor/wasmtime-component-macro-10.0.1/tests/codegen/rename.wit +16 -0
  490. data/ext/cargo-vendor/wasmtime-component-macro-10.0.1/tests/codegen/share-types.wit +21 -0
  491. data/ext/cargo-vendor/wasmtime-component-macro-10.0.1/tests/codegen/simple-functions.wit +17 -0
  492. data/ext/cargo-vendor/wasmtime-component-macro-10.0.1/tests/codegen/simple-lists.wit +13 -0
  493. data/ext/cargo-vendor/wasmtime-component-macro-10.0.1/tests/codegen/simple-wasi.wit +23 -0
  494. data/ext/cargo-vendor/wasmtime-component-macro-10.0.1/tests/codegen/small-anonymous.wit +15 -0
  495. data/ext/cargo-vendor/wasmtime-component-macro-10.0.1/tests/codegen/smoke-default.wit +5 -0
  496. data/ext/cargo-vendor/wasmtime-component-macro-10.0.1/tests/codegen/smoke-export.wit +7 -0
  497. data/ext/cargo-vendor/wasmtime-component-macro-10.0.1/tests/codegen/smoke.wit +7 -0
  498. data/ext/cargo-vendor/wasmtime-component-macro-10.0.1/tests/codegen/strings.wit +12 -0
  499. data/ext/cargo-vendor/wasmtime-component-macro-10.0.1/tests/codegen/unions.wit +66 -0
  500. data/ext/cargo-vendor/wasmtime-component-macro-10.0.1/tests/codegen/use-paths.wit +29 -0
  501. data/ext/cargo-vendor/wasmtime-component-macro-10.0.1/tests/codegen/variants.wit +147 -0
  502. data/ext/cargo-vendor/wasmtime-component-macro-10.0.1/tests/codegen/worlds-with-types.wit +16 -0
  503. data/ext/cargo-vendor/wasmtime-component-macro-10.0.1/tests/codegen.rs +24 -0
  504. data/ext/cargo-vendor/wasmtime-component-util-10.0.1/.cargo-checksum.json +1 -0
  505. data/ext/cargo-vendor/wasmtime-component-util-10.0.1/Cargo.toml +25 -0
  506. data/ext/cargo-vendor/wasmtime-cranelift-10.0.1/.cargo-checksum.json +1 -0
  507. data/ext/cargo-vendor/wasmtime-cranelift-10.0.1/Cargo.toml +90 -0
  508. data/ext/cargo-vendor/wasmtime-cranelift-10.0.1/src/compiler.rs +1200 -0
  509. data/ext/cargo-vendor/wasmtime-cranelift-10.0.1/src/debug/transform/simulate.rs +410 -0
  510. data/ext/cargo-vendor/wasmtime-cranelift-10.0.1/src/func_environ.rs +2206 -0
  511. data/ext/cargo-vendor/wasmtime-cranelift-10.0.1/src/lib.rs +178 -0
  512. data/ext/cargo-vendor/wasmtime-cranelift-shared-10.0.1/.cargo-checksum.json +1 -0
  513. data/ext/cargo-vendor/wasmtime-cranelift-shared-10.0.1/Cargo.toml +57 -0
  514. data/ext/cargo-vendor/wasmtime-cranelift-shared-10.0.1/src/lib.rs +120 -0
  515. data/ext/cargo-vendor/wasmtime-environ-10.0.1/.cargo-checksum.json +1 -0
  516. data/ext/cargo-vendor/wasmtime-environ-10.0.1/Cargo.lock +681 -0
  517. data/ext/cargo-vendor/wasmtime-environ-10.0.1/Cargo.toml +116 -0
  518. data/ext/cargo-vendor/wasmtime-environ-10.0.1/src/component/compiler.rs +84 -0
  519. data/ext/cargo-vendor/wasmtime-environ-10.0.1/src/component/translate/inline.rs +1067 -0
  520. data/ext/cargo-vendor/wasmtime-environ-10.0.1/src/component/translate.rs +1070 -0
  521. data/ext/cargo-vendor/wasmtime-environ-10.0.1/src/component/types.rs +1916 -0
  522. data/ext/cargo-vendor/wasmtime-environ-10.0.1/src/fact.rs +623 -0
  523. data/ext/cargo-vendor/wasmtime-environ-10.0.1/src/module.rs +1083 -0
  524. data/ext/cargo-vendor/wasmtime-environ-10.0.1/src/module_environ.rs +884 -0
  525. data/ext/cargo-vendor/wasmtime-environ-10.0.1/src/trap_encoding.rs +238 -0
  526. data/ext/cargo-vendor/wasmtime-fiber-10.0.1/.cargo-checksum.json +1 -0
  527. data/ext/cargo-vendor/wasmtime-fiber-10.0.1/Cargo.toml +46 -0
  528. data/ext/cargo-vendor/wasmtime-fiber-10.0.1/src/lib.rs +305 -0
  529. data/ext/cargo-vendor/wasmtime-fiber-10.0.1/src/unix.rs +212 -0
  530. data/ext/cargo-vendor/wasmtime-fiber-10.0.1/src/windows.rs +161 -0
  531. data/ext/cargo-vendor/wasmtime-jit-10.0.1/.cargo-checksum.json +1 -0
  532. data/ext/cargo-vendor/wasmtime-jit-10.0.1/Cargo.toml +104 -0
  533. data/ext/cargo-vendor/wasmtime-jit-10.0.1/src/instantiate.rs +760 -0
  534. data/ext/cargo-vendor/wasmtime-jit-10.0.1/src/lib.rs +38 -0
  535. data/ext/cargo-vendor/wasmtime-jit-10.0.1/src/profiling/jitdump.rs +66 -0
  536. data/ext/cargo-vendor/wasmtime-jit-10.0.1/src/profiling/perfmap.rs +47 -0
  537. data/ext/cargo-vendor/wasmtime-jit-10.0.1/src/profiling/vtune.rs +80 -0
  538. data/ext/cargo-vendor/wasmtime-jit-10.0.1/src/profiling.rs +108 -0
  539. data/ext/cargo-vendor/wasmtime-jit-debug-10.0.1/.cargo-checksum.json +1 -0
  540. data/ext/cargo-vendor/wasmtime-jit-debug-10.0.1/Cargo.toml +55 -0
  541. data/ext/cargo-vendor/wasmtime-jit-icache-coherence-10.0.1/.cargo-checksum.json +1 -0
  542. data/ext/cargo-vendor/wasmtime-jit-icache-coherence-10.0.1/Cargo.toml +37 -0
  543. data/ext/cargo-vendor/wasmtime-runtime-10.0.1/.cargo-checksum.json +1 -0
  544. data/ext/cargo-vendor/wasmtime-runtime-10.0.1/Cargo.toml +110 -0
  545. data/ext/cargo-vendor/wasmtime-runtime-10.0.1/src/component.rs +701 -0
  546. data/ext/cargo-vendor/wasmtime-runtime-10.0.1/src/cow.rs +1060 -0
  547. data/ext/cargo-vendor/wasmtime-runtime-10.0.1/src/debug_builtins.rs +58 -0
  548. data/ext/cargo-vendor/wasmtime-runtime-10.0.1/src/externref.rs +1073 -0
  549. data/ext/cargo-vendor/wasmtime-runtime-10.0.1/src/instance/allocator/pooling.rs +1368 -0
  550. data/ext/cargo-vendor/wasmtime-runtime-10.0.1/src/instance/allocator.rs +531 -0
  551. data/ext/cargo-vendor/wasmtime-runtime-10.0.1/src/instance.rs +1345 -0
  552. data/ext/cargo-vendor/wasmtime-runtime-10.0.1/src/lib.rs +285 -0
  553. data/ext/cargo-vendor/wasmtime-runtime-10.0.1/src/libcalls.rs +578 -0
  554. data/ext/cargo-vendor/wasmtime-runtime-10.0.1/src/memory.rs +958 -0
  555. data/ext/cargo-vendor/wasmtime-runtime-10.0.1/src/mmap/miri.rs +94 -0
  556. data/ext/cargo-vendor/wasmtime-runtime-10.0.1/src/mmap/unix.rs +148 -0
  557. data/ext/cargo-vendor/wasmtime-runtime-10.0.1/src/mmap/windows.rs +208 -0
  558. data/ext/cargo-vendor/wasmtime-runtime-10.0.1/src/send_sync_ptr.rs +69 -0
  559. data/ext/cargo-vendor/wasmtime-runtime-10.0.1/src/table.rs +595 -0
  560. data/ext/cargo-vendor/wasmtime-runtime-10.0.1/src/traphandlers/unix.rs +387 -0
  561. data/ext/cargo-vendor/wasmtime-runtime-10.0.1/src/traphandlers.rs +749 -0
  562. data/ext/cargo-vendor/wasmtime-runtime-10.0.1/src/vmcontext/vm_host_func_context.rs +137 -0
  563. data/ext/cargo-vendor/wasmtime-runtime-10.0.1/src/vmcontext.rs +1221 -0
  564. data/ext/cargo-vendor/wasmtime-types-10.0.1/.cargo-checksum.json +1 -0
  565. data/ext/cargo-vendor/wasmtime-types-10.0.1/Cargo.toml +34 -0
  566. data/ext/cargo-vendor/wasmtime-types-10.0.1/src/lib.rs +462 -0
  567. data/ext/cargo-vendor/wasmtime-wasi-10.0.1/.cargo-checksum.json +1 -0
  568. data/ext/cargo-vendor/wasmtime-wasi-10.0.1/Cargo.toml +153 -0
  569. data/ext/cargo-vendor/wasmtime-wasi-10.0.1/src/lib.rs +131 -0
  570. data/ext/cargo-vendor/wasmtime-wasi-10.0.1/src/preview2/clocks/host.rs +73 -0
  571. data/ext/cargo-vendor/wasmtime-wasi-10.0.1/src/preview2/clocks.rs +17 -0
  572. data/ext/cargo-vendor/wasmtime-wasi-10.0.1/src/preview2/ctx.rs +206 -0
  573. data/ext/cargo-vendor/wasmtime-wasi-10.0.1/src/preview2/error.rs +16 -0
  574. data/ext/cargo-vendor/wasmtime-wasi-10.0.1/src/preview2/filesystem.rs +269 -0
  575. data/ext/cargo-vendor/wasmtime-wasi-10.0.1/src/preview2/mod.rs +44 -0
  576. data/ext/cargo-vendor/wasmtime-wasi-10.0.1/src/preview2/pipe.rs +233 -0
  577. data/ext/cargo-vendor/wasmtime-wasi-10.0.1/src/preview2/preview1/mod.rs +1860 -0
  578. data/ext/cargo-vendor/wasmtime-wasi-10.0.1/src/preview2/preview2/clocks.rs +80 -0
  579. data/ext/cargo-vendor/wasmtime-wasi-10.0.1/src/preview2/preview2/env.rs +48 -0
  580. data/ext/cargo-vendor/wasmtime-wasi-10.0.1/src/preview2/preview2/exit.rs +12 -0
  581. data/ext/cargo-vendor/wasmtime-wasi-10.0.1/src/preview2/preview2/filesystem.rs +1020 -0
  582. data/ext/cargo-vendor/wasmtime-wasi-10.0.1/src/preview2/preview2/io.rs +215 -0
  583. data/ext/cargo-vendor/wasmtime-wasi-10.0.1/src/preview2/preview2/mod.rs +7 -0
  584. data/ext/cargo-vendor/wasmtime-wasi-10.0.1/src/preview2/preview2/poll.rs +84 -0
  585. data/ext/cargo-vendor/wasmtime-wasi-10.0.1/src/preview2/preview2/random.rs +41 -0
  586. data/ext/cargo-vendor/wasmtime-wasi-10.0.1/src/preview2/random.rs +58 -0
  587. data/ext/cargo-vendor/wasmtime-wasi-10.0.1/src/preview2/sched/subscription.rs +104 -0
  588. data/ext/cargo-vendor/wasmtime-wasi-10.0.1/src/preview2/sched/sync.rs +156 -0
  589. data/ext/cargo-vendor/wasmtime-wasi-10.0.1/src/preview2/sched.rs +105 -0
  590. data/ext/cargo-vendor/wasmtime-wasi-10.0.1/src/preview2/stdio.rs +176 -0
  591. data/ext/cargo-vendor/wasmtime-wasi-10.0.1/src/preview2/stream.rs +210 -0
  592. data/ext/cargo-vendor/wasmtime-wasi-10.0.1/src/preview2/table.rs +107 -0
  593. data/ext/cargo-vendor/wasmtime-wasi-10.0.1/src/preview2/wasi/command.rs +43 -0
  594. data/ext/cargo-vendor/wasmtime-wasi-10.0.1/src/preview2/wasi/mod.rs +30 -0
  595. data/ext/cargo-vendor/wasmtime-wasi-10.0.1/wit/deps/clocks/monotonic-clock.wit +34 -0
  596. data/ext/cargo-vendor/wasmtime-wasi-10.0.1/wit/deps/clocks/timezone.wit +63 -0
  597. data/ext/cargo-vendor/wasmtime-wasi-10.0.1/wit/deps/clocks/wall-clock.wit +43 -0
  598. data/ext/cargo-vendor/wasmtime-wasi-10.0.1/wit/deps/filesystem/filesystem.wit +782 -0
  599. data/ext/cargo-vendor/wasmtime-wasi-10.0.1/wit/deps/http/incoming-handler.wit +24 -0
  600. data/ext/cargo-vendor/wasmtime-wasi-10.0.1/wit/deps/http/outgoing-handler.wit +18 -0
  601. data/ext/cargo-vendor/wasmtime-wasi-10.0.1/wit/deps/http/types.wit +159 -0
  602. data/ext/cargo-vendor/wasmtime-wasi-10.0.1/wit/deps/io/streams.wit +215 -0
  603. data/ext/cargo-vendor/wasmtime-wasi-10.0.1/wit/deps/logging/handler.wit +34 -0
  604. data/ext/cargo-vendor/wasmtime-wasi-10.0.1/wit/deps/poll/poll.wit +41 -0
  605. data/ext/cargo-vendor/wasmtime-wasi-10.0.1/wit/deps/preview/command-extended.wit +36 -0
  606. data/ext/cargo-vendor/wasmtime-wasi-10.0.1/wit/deps/preview/command.wit +26 -0
  607. data/ext/cargo-vendor/wasmtime-wasi-10.0.1/wit/deps/preview/proxy.wit +9 -0
  608. data/ext/cargo-vendor/wasmtime-wasi-10.0.1/wit/deps/preview/reactor.wit +24 -0
  609. data/ext/cargo-vendor/wasmtime-wasi-10.0.1/wit/deps/random/insecure-seed.wit +24 -0
  610. data/ext/cargo-vendor/wasmtime-wasi-10.0.1/wit/deps/random/insecure.wit +21 -0
  611. data/ext/cargo-vendor/wasmtime-wasi-10.0.1/wit/deps/random/random.wit +25 -0
  612. data/ext/cargo-vendor/wasmtime-wasi-10.0.1/wit/deps/sockets/instance-network.wit +9 -0
  613. data/ext/cargo-vendor/wasmtime-wasi-10.0.1/wit/deps/sockets/ip-name-lookup.wit +69 -0
  614. data/ext/cargo-vendor/wasmtime-wasi-10.0.1/wit/deps/sockets/network.wit +187 -0
  615. data/ext/cargo-vendor/wasmtime-wasi-10.0.1/wit/deps/sockets/tcp-create-socket.wit +27 -0
  616. data/ext/cargo-vendor/wasmtime-wasi-10.0.1/wit/deps/sockets/tcp.wit +255 -0
  617. data/ext/cargo-vendor/wasmtime-wasi-10.0.1/wit/deps/sockets/udp-create-socket.wit +27 -0
  618. data/ext/cargo-vendor/wasmtime-wasi-10.0.1/wit/deps/sockets/udp.wit +211 -0
  619. data/ext/cargo-vendor/wasmtime-wasi-10.0.1/wit/deps/wasi-cli-base/environment.wit +16 -0
  620. data/ext/cargo-vendor/wasmtime-wasi-10.0.1/wit/deps/wasi-cli-base/exit.wit +4 -0
  621. data/ext/cargo-vendor/wasmtime-wasi-10.0.1/wit/deps/wasi-cli-base/preopens.wit +7 -0
  622. data/ext/cargo-vendor/wasmtime-wasi-10.0.1/wit/deps/wasi-cli-base/stdio.wit +17 -0
  623. data/ext/cargo-vendor/wasmtime-wasi-10.0.1/wit/main.wit +1 -0
  624. data/ext/cargo-vendor/wasmtime-wasi-10.0.1/wit/test.wit +19 -0
  625. data/ext/cargo-vendor/wasmtime-wasi-10.0.1/witx/typenames.witx +750 -0
  626. data/ext/cargo-vendor/wasmtime-wasi-10.0.1/witx/wasi_snapshot_preview1.witx +521 -0
  627. data/ext/cargo-vendor/wasmtime-winch-10.0.1/.cargo-checksum.json +1 -0
  628. data/ext/cargo-vendor/wasmtime-winch-10.0.1/Cargo.toml +63 -0
  629. data/ext/cargo-vendor/wasmtime-winch-10.0.1/src/compiler.rs +220 -0
  630. data/ext/cargo-vendor/wasmtime-wit-bindgen-10.0.1/.cargo-checksum.json +1 -0
  631. data/ext/cargo-vendor/wasmtime-wit-bindgen-10.0.1/Cargo.toml +29 -0
  632. data/ext/cargo-vendor/wasmtime-wit-bindgen-10.0.1/src/lib.rs +1631 -0
  633. data/ext/cargo-vendor/wasmtime-wit-bindgen-10.0.1/src/types.rs +179 -0
  634. data/ext/cargo-vendor/wiggle-10.0.1/.cargo-checksum.json +1 -0
  635. data/ext/cargo-vendor/wiggle-10.0.1/Cargo.toml +106 -0
  636. data/ext/cargo-vendor/wiggle-10.0.1/LICENSE +220 -0
  637. data/ext/cargo-vendor/wiggle-10.0.1/README.md +18 -0
  638. data/ext/cargo-vendor/wiggle-generate-10.0.1/.cargo-checksum.json +1 -0
  639. data/ext/cargo-vendor/wiggle-generate-10.0.1/Cargo.toml +58 -0
  640. data/ext/cargo-vendor/wiggle-generate-10.0.1/LICENSE +220 -0
  641. data/ext/cargo-vendor/wiggle-macro-10.0.1/.cargo-checksum.json +1 -0
  642. data/ext/cargo-vendor/wiggle-macro-10.0.1/Cargo.toml +55 -0
  643. data/ext/cargo-vendor/wiggle-macro-10.0.1/LICENSE +220 -0
  644. data/ext/cargo-vendor/wiggle-macro-10.0.1/src/lib.rs +210 -0
  645. data/ext/cargo-vendor/winch-codegen-0.8.1/.cargo-checksum.json +1 -0
  646. data/ext/cargo-vendor/winch-codegen-0.8.1/Cargo.toml +62 -0
  647. data/ext/cargo-vendor/winch-codegen-0.8.1/src/abi/local.rs +70 -0
  648. data/ext/cargo-vendor/winch-codegen-0.8.1/src/abi/mod.rs +237 -0
  649. data/ext/cargo-vendor/winch-codegen-0.8.1/src/codegen/call.rs +225 -0
  650. data/ext/cargo-vendor/winch-codegen-0.8.1/src/codegen/context.rs +270 -0
  651. data/ext/cargo-vendor/winch-codegen-0.8.1/src/codegen/env.rs +52 -0
  652. data/ext/cargo-vendor/winch-codegen-0.8.1/src/codegen/mod.rs +214 -0
  653. data/ext/cargo-vendor/winch-codegen-0.8.1/src/frame/mod.rs +172 -0
  654. data/ext/cargo-vendor/winch-codegen-0.8.1/src/isa/aarch64/abi.rs +243 -0
  655. data/ext/cargo-vendor/winch-codegen-0.8.1/src/isa/aarch64/asm.rs +300 -0
  656. data/ext/cargo-vendor/winch-codegen-0.8.1/src/isa/aarch64/masm.rs +230 -0
  657. data/ext/cargo-vendor/winch-codegen-0.8.1/src/isa/aarch64/mod.rs +127 -0
  658. data/ext/cargo-vendor/winch-codegen-0.8.1/src/isa/aarch64/regs.rs +166 -0
  659. data/ext/cargo-vendor/winch-codegen-0.8.1/src/isa/mod.rs +215 -0
  660. data/ext/cargo-vendor/winch-codegen-0.8.1/src/isa/x64/abi.rs +369 -0
  661. data/ext/cargo-vendor/winch-codegen-0.8.1/src/isa/x64/address.rs +17 -0
  662. data/ext/cargo-vendor/winch-codegen-0.8.1/src/isa/x64/asm.rs +576 -0
  663. data/ext/cargo-vendor/winch-codegen-0.8.1/src/isa/x64/masm.rs +288 -0
  664. data/ext/cargo-vendor/winch-codegen-0.8.1/src/isa/x64/mod.rs +149 -0
  665. data/ext/cargo-vendor/winch-codegen-0.8.1/src/isa/x64/regs.rs +192 -0
  666. data/ext/cargo-vendor/winch-codegen-0.8.1/src/lib.rs +21 -0
  667. data/ext/cargo-vendor/winch-codegen-0.8.1/src/masm.rs +255 -0
  668. data/ext/cargo-vendor/winch-codegen-0.8.1/src/regalloc.rs +70 -0
  669. data/ext/cargo-vendor/winch-codegen-0.8.1/src/stack.rs +235 -0
  670. data/ext/cargo-vendor/winch-codegen-0.8.1/src/trampoline.rs +494 -0
  671. data/ext/cargo-vendor/winch-codegen-0.8.1/src/visitor.rs +353 -0
  672. data/ext/cargo-vendor/wit-parser-0.8.0/.cargo-checksum.json +1 -0
  673. data/ext/cargo-vendor/wit-parser-0.8.0/Cargo.toml +62 -0
  674. data/ext/cargo-vendor/wit-parser-0.8.0/src/ast/lex.rs +679 -0
  675. data/ext/cargo-vendor/wit-parser-0.8.0/src/ast/resolve.rs +1122 -0
  676. data/ext/cargo-vendor/wit-parser-0.8.0/src/ast.rs +1207 -0
  677. data/ext/cargo-vendor/wit-parser-0.8.0/src/lib.rs +622 -0
  678. data/ext/cargo-vendor/wit-parser-0.8.0/src/live.rs +111 -0
  679. data/ext/cargo-vendor/wit-parser-0.8.0/src/resolve.rs +1307 -0
  680. data/ext/cargo-vendor/wit-parser-0.8.0/tests/all.rs +168 -0
  681. data/ext/cargo-vendor/wit-parser-0.8.0/tests/ui/comments.wit +25 -0
  682. data/ext/cargo-vendor/wit-parser-0.8.0/tests/ui/diamond1/deps/dep1/types.wit +2 -0
  683. data/ext/cargo-vendor/wit-parser-0.8.0/tests/ui/diamond1/deps/dep2/types.wit +2 -0
  684. data/ext/cargo-vendor/wit-parser-0.8.0/tests/ui/diamond1/join.wit +6 -0
  685. data/ext/cargo-vendor/wit-parser-0.8.0/tests/ui/disambiguate-diamond/shared1.wit +3 -0
  686. data/ext/cargo-vendor/wit-parser-0.8.0/tests/ui/disambiguate-diamond/shared2.wit +3 -0
  687. data/ext/cargo-vendor/wit-parser-0.8.0/tests/ui/disambiguate-diamond/world.wit +13 -0
  688. data/ext/cargo-vendor/wit-parser-0.8.0/tests/ui/embedded.wit.md +34 -0
  689. data/ext/cargo-vendor/wit-parser-0.8.0/tests/ui/empty.wit +1 -0
  690. data/ext/cargo-vendor/wit-parser-0.8.0/tests/ui/foreign-deps/deps/another-pkg/other-doc.wit +3 -0
  691. data/ext/cargo-vendor/wit-parser-0.8.0/tests/ui/foreign-deps/deps/corp/saas.wit +4 -0
  692. data/ext/cargo-vendor/wit-parser-0.8.0/tests/ui/foreign-deps/deps/different-pkg/the-doc.wit +2 -0
  693. data/ext/cargo-vendor/wit-parser-0.8.0/tests/ui/foreign-deps/deps/foreign-pkg/the-doc.wit +5 -0
  694. data/ext/cargo-vendor/wit-parser-0.8.0/tests/ui/foreign-deps/deps/some-pkg/some-doc.wit +13 -0
  695. data/ext/cargo-vendor/wit-parser-0.8.0/tests/ui/foreign-deps/deps/wasi/clocks.wit +5 -0
  696. data/ext/cargo-vendor/wit-parser-0.8.0/tests/ui/foreign-deps/deps/wasi/filesystem.wit +7 -0
  697. data/ext/cargo-vendor/wit-parser-0.8.0/tests/ui/foreign-deps/root.wit +44 -0
  698. data/ext/cargo-vendor/wit-parser-0.8.0/tests/ui/functions.wit +14 -0
  699. data/ext/cargo-vendor/wit-parser-0.8.0/tests/ui/many-names/a.wit +2 -0
  700. data/ext/cargo-vendor/wit-parser-0.8.0/tests/ui/many-names/b.wit +5 -0
  701. data/ext/cargo-vendor/wit-parser-0.8.0/tests/ui/multi-file/bar.wit +21 -0
  702. data/ext/cargo-vendor/wit-parser-0.8.0/tests/ui/multi-file/cycle-a.wit +7 -0
  703. data/ext/cargo-vendor/wit-parser-0.8.0/tests/ui/multi-file/cycle-b.wit +3 -0
  704. data/ext/cargo-vendor/wit-parser-0.8.0/tests/ui/multi-file/foo.wit +31 -0
  705. data/ext/cargo-vendor/wit-parser-0.8.0/tests/ui/package-syntax1.wit +1 -0
  706. data/ext/cargo-vendor/wit-parser-0.8.0/tests/ui/package-syntax3.wit +1 -0
  707. data/ext/cargo-vendor/wit-parser-0.8.0/tests/ui/package-syntax4.wit +1 -0
  708. data/ext/cargo-vendor/wit-parser-0.8.0/tests/ui/parse-fail/alias-no-type.wit.result +1 -0
  709. data/ext/cargo-vendor/wit-parser-0.8.0/tests/ui/parse-fail/bad-function.wit +7 -0
  710. data/ext/cargo-vendor/wit-parser-0.8.0/tests/ui/parse-fail/bad-function.wit.result +5 -0
  711. data/ext/cargo-vendor/wit-parser-0.8.0/tests/ui/parse-fail/bad-function2.wit +7 -0
  712. data/ext/cargo-vendor/wit-parser-0.8.0/tests/ui/parse-fail/bad-function2.wit.result +5 -0
  713. data/ext/cargo-vendor/wit-parser-0.8.0/tests/ui/parse-fail/bad-pkg1/root.wit +5 -0
  714. data/ext/cargo-vendor/wit-parser-0.8.0/tests/ui/parse-fail/bad-pkg1.wit.result +8 -0
  715. data/ext/cargo-vendor/wit-parser-0.8.0/tests/ui/parse-fail/bad-pkg2/deps/bar/empty.wit +1 -0
  716. data/ext/cargo-vendor/wit-parser-0.8.0/tests/ui/parse-fail/bad-pkg2/root.wit +5 -0
  717. data/ext/cargo-vendor/wit-parser-0.8.0/tests/ui/parse-fail/bad-pkg2.wit.result +5 -0
  718. data/ext/cargo-vendor/wit-parser-0.8.0/tests/ui/parse-fail/bad-pkg3/deps/bar/baz.wit +2 -0
  719. data/ext/cargo-vendor/wit-parser-0.8.0/tests/ui/parse-fail/bad-pkg3/root.wit +5 -0
  720. data/ext/cargo-vendor/wit-parser-0.8.0/tests/ui/parse-fail/bad-pkg3.wit.result +5 -0
  721. data/ext/cargo-vendor/wit-parser-0.8.0/tests/ui/parse-fail/bad-pkg4/deps/bar/baz.wit +4 -0
  722. data/ext/cargo-vendor/wit-parser-0.8.0/tests/ui/parse-fail/bad-pkg4/root.wit +4 -0
  723. data/ext/cargo-vendor/wit-parser-0.8.0/tests/ui/parse-fail/bad-pkg4.wit.result +5 -0
  724. data/ext/cargo-vendor/wit-parser-0.8.0/tests/ui/parse-fail/bad-pkg5/deps/bar/baz.wit +3 -0
  725. data/ext/cargo-vendor/wit-parser-0.8.0/tests/ui/parse-fail/bad-pkg5/root.wit +4 -0
  726. data/ext/cargo-vendor/wit-parser-0.8.0/tests/ui/parse-fail/bad-pkg5.wit.result +5 -0
  727. data/ext/cargo-vendor/wit-parser-0.8.0/tests/ui/parse-fail/bad-pkg6/deps/bar/baz.wit +4 -0
  728. data/ext/cargo-vendor/wit-parser-0.8.0/tests/ui/parse-fail/bad-pkg6/root.wit +4 -0
  729. data/ext/cargo-vendor/wit-parser-0.8.0/tests/ui/parse-fail/bad-pkg6.wit.result +5 -0
  730. data/ext/cargo-vendor/wit-parser-0.8.0/tests/ui/parse-fail/bad-world-type1.wit +5 -0
  731. data/ext/cargo-vendor/wit-parser-0.8.0/tests/ui/parse-fail/bad-world-type1.wit.result +5 -0
  732. data/ext/cargo-vendor/wit-parser-0.8.0/tests/ui/parse-fail/conflicting-package/a.wit +1 -0
  733. data/ext/cargo-vendor/wit-parser-0.8.0/tests/ui/parse-fail/conflicting-package/b.wit +1 -0
  734. data/ext/cargo-vendor/wit-parser-0.8.0/tests/ui/parse-fail/conflicting-package.wit.result +8 -0
  735. data/ext/cargo-vendor/wit-parser-0.8.0/tests/ui/parse-fail/cycle.wit +6 -0
  736. data/ext/cargo-vendor/wit-parser-0.8.0/tests/ui/parse-fail/cycle.wit.result +5 -0
  737. data/ext/cargo-vendor/wit-parser-0.8.0/tests/ui/parse-fail/cycle2.wit +7 -0
  738. data/ext/cargo-vendor/wit-parser-0.8.0/tests/ui/parse-fail/cycle2.wit.result +5 -0
  739. data/ext/cargo-vendor/wit-parser-0.8.0/tests/ui/parse-fail/cycle3.wit +7 -0
  740. data/ext/cargo-vendor/wit-parser-0.8.0/tests/ui/parse-fail/cycle3.wit.result +5 -0
  741. data/ext/cargo-vendor/wit-parser-0.8.0/tests/ui/parse-fail/cycle4.wit +7 -0
  742. data/ext/cargo-vendor/wit-parser-0.8.0/tests/ui/parse-fail/cycle4.wit.result +5 -0
  743. data/ext/cargo-vendor/wit-parser-0.8.0/tests/ui/parse-fail/cycle5.wit +7 -0
  744. data/ext/cargo-vendor/wit-parser-0.8.0/tests/ui/parse-fail/cycle5.wit.result +5 -0
  745. data/ext/cargo-vendor/wit-parser-0.8.0/tests/ui/parse-fail/duplicate-functions.wit +8 -0
  746. data/ext/cargo-vendor/wit-parser-0.8.0/tests/ui/parse-fail/duplicate-functions.wit.result +5 -0
  747. data/ext/cargo-vendor/wit-parser-0.8.0/tests/ui/parse-fail/duplicate-interface.wit +6 -0
  748. data/ext/cargo-vendor/wit-parser-0.8.0/tests/ui/parse-fail/duplicate-interface.wit.result +5 -0
  749. data/ext/cargo-vendor/wit-parser-0.8.0/tests/ui/parse-fail/duplicate-interface2/foo.wit +3 -0
  750. data/ext/cargo-vendor/wit-parser-0.8.0/tests/ui/parse-fail/duplicate-interface2/foo2.wit +3 -0
  751. data/ext/cargo-vendor/wit-parser-0.8.0/tests/ui/parse-fail/duplicate-interface2.wit.result +8 -0
  752. data/ext/cargo-vendor/wit-parser-0.8.0/tests/ui/parse-fail/duplicate-type.wit +7 -0
  753. data/ext/cargo-vendor/wit-parser-0.8.0/tests/ui/parse-fail/duplicate-type.wit.result +5 -0
  754. data/ext/cargo-vendor/wit-parser-0.8.0/tests/ui/parse-fail/empty-enum.wit +6 -0
  755. data/ext/cargo-vendor/wit-parser-0.8.0/tests/ui/parse-fail/empty-enum.wit.result +5 -0
  756. data/ext/cargo-vendor/wit-parser-0.8.0/tests/ui/parse-fail/empty-union.wit +6 -0
  757. data/ext/cargo-vendor/wit-parser-0.8.0/tests/ui/parse-fail/empty-union.wit.result +5 -0
  758. data/ext/cargo-vendor/wit-parser-0.8.0/tests/ui/parse-fail/empty-variant1.wit +6 -0
  759. data/ext/cargo-vendor/wit-parser-0.8.0/tests/ui/parse-fail/empty-variant1.wit.result +5 -0
  760. data/ext/cargo-vendor/wit-parser-0.8.0/tests/ui/parse-fail/export-twice.wit +8 -0
  761. data/ext/cargo-vendor/wit-parser-0.8.0/tests/ui/parse-fail/export-twice.wit.result +5 -0
  762. data/ext/cargo-vendor/wit-parser-0.8.0/tests/ui/parse-fail/import-export-overlap1.wit +5 -0
  763. data/ext/cargo-vendor/wit-parser-0.8.0/tests/ui/parse-fail/import-export-overlap1.wit.result +5 -0
  764. data/ext/cargo-vendor/wit-parser-0.8.0/tests/ui/parse-fail/import-export-overlap2.wit +5 -0
  765. data/ext/cargo-vendor/wit-parser-0.8.0/tests/ui/parse-fail/import-export-overlap2.wit.result +5 -0
  766. data/ext/cargo-vendor/wit-parser-0.8.0/tests/ui/parse-fail/import-twice.wit +8 -0
  767. data/ext/cargo-vendor/wit-parser-0.8.0/tests/ui/parse-fail/import-twice.wit.result +5 -0
  768. data/ext/cargo-vendor/wit-parser-0.8.0/tests/ui/parse-fail/invalid-md.wit.result +5 -0
  769. data/ext/cargo-vendor/wit-parser-0.8.0/tests/ui/parse-fail/invalid-type-reference.wit +10 -0
  770. data/ext/cargo-vendor/wit-parser-0.8.0/tests/ui/parse-fail/invalid-type-reference.wit.result +5 -0
  771. data/ext/cargo-vendor/wit-parser-0.8.0/tests/ui/parse-fail/invalid-type-reference2.wit +6 -0
  772. data/ext/cargo-vendor/wit-parser-0.8.0/tests/ui/parse-fail/invalid-type-reference2.wit.result +5 -0
  773. data/ext/cargo-vendor/wit-parser-0.8.0/tests/ui/parse-fail/missing-package.wit.result +1 -0
  774. data/ext/cargo-vendor/wit-parser-0.8.0/tests/ui/parse-fail/no-access-to-sibling-use/bar.wit +1 -0
  775. data/ext/cargo-vendor/wit-parser-0.8.0/tests/ui/parse-fail/no-access-to-sibling-use/foo.wit +5 -0
  776. data/ext/cargo-vendor/wit-parser-0.8.0/tests/ui/parse-fail/no-access-to-sibling-use.wit.result +8 -0
  777. data/ext/cargo-vendor/wit-parser-0.8.0/tests/ui/parse-fail/pkg-cycle/deps/a1/root.wit +4 -0
  778. data/ext/cargo-vendor/wit-parser-0.8.0/tests/ui/parse-fail/pkg-cycle/root.wit +4 -0
  779. data/ext/cargo-vendor/wit-parser-0.8.0/tests/ui/parse-fail/pkg-cycle.wit.result +5 -0
  780. data/ext/cargo-vendor/wit-parser-0.8.0/tests/ui/parse-fail/pkg-cycle2/deps/a1/root.wit +4 -0
  781. data/ext/cargo-vendor/wit-parser-0.8.0/tests/ui/parse-fail/pkg-cycle2/deps/a2/root.wit +4 -0
  782. data/ext/cargo-vendor/wit-parser-0.8.0/tests/ui/parse-fail/pkg-cycle2/root.wit +4 -0
  783. data/ext/cargo-vendor/wit-parser-0.8.0/tests/ui/parse-fail/pkg-cycle2.wit.result +5 -0
  784. data/ext/cargo-vendor/wit-parser-0.8.0/tests/ui/parse-fail/undefined-typed.wit +6 -0
  785. data/ext/cargo-vendor/wit-parser-0.8.0/tests/ui/parse-fail/undefined-typed.wit.result +5 -0
  786. data/ext/cargo-vendor/wit-parser-0.8.0/tests/ui/parse-fail/unknown-interface.wit +7 -0
  787. data/ext/cargo-vendor/wit-parser-0.8.0/tests/ui/parse-fail/unknown-interface.wit.result +5 -0
  788. data/ext/cargo-vendor/wit-parser-0.8.0/tests/ui/parse-fail/unresolved-interface1.wit +7 -0
  789. data/ext/cargo-vendor/wit-parser-0.8.0/tests/ui/parse-fail/unresolved-interface1.wit.result +5 -0
  790. data/ext/cargo-vendor/wit-parser-0.8.0/tests/ui/parse-fail/unresolved-interface2.wit +8 -0
  791. data/ext/cargo-vendor/wit-parser-0.8.0/tests/ui/parse-fail/unresolved-interface2.wit.result +5 -0
  792. data/ext/cargo-vendor/wit-parser-0.8.0/tests/ui/parse-fail/unresolved-interface3.wit +5 -0
  793. data/ext/cargo-vendor/wit-parser-0.8.0/tests/ui/parse-fail/unresolved-interface3.wit.result +5 -0
  794. data/ext/cargo-vendor/wit-parser-0.8.0/tests/ui/parse-fail/unresolved-interface4.wit +7 -0
  795. data/ext/cargo-vendor/wit-parser-0.8.0/tests/ui/parse-fail/unresolved-interface4.wit.result +5 -0
  796. data/ext/cargo-vendor/wit-parser-0.8.0/tests/ui/parse-fail/unresolved-use1.wit +7 -0
  797. data/ext/cargo-vendor/wit-parser-0.8.0/tests/ui/parse-fail/unresolved-use1.wit.result +5 -0
  798. data/ext/cargo-vendor/wit-parser-0.8.0/tests/ui/parse-fail/unresolved-use10/bar.wit +5 -0
  799. data/ext/cargo-vendor/wit-parser-0.8.0/tests/ui/parse-fail/unresolved-use10.wit.result +8 -0
  800. data/ext/cargo-vendor/wit-parser-0.8.0/tests/ui/parse-fail/unresolved-use2.wit +10 -0
  801. data/ext/cargo-vendor/wit-parser-0.8.0/tests/ui/parse-fail/unresolved-use2.wit.result +5 -0
  802. data/ext/cargo-vendor/wit-parser-0.8.0/tests/ui/parse-fail/unresolved-use3.wit +11 -0
  803. data/ext/cargo-vendor/wit-parser-0.8.0/tests/ui/parse-fail/unresolved-use3.wit.result +5 -0
  804. data/ext/cargo-vendor/wit-parser-0.8.0/tests/ui/parse-fail/unresolved-use7.wit +10 -0
  805. data/ext/cargo-vendor/wit-parser-0.8.0/tests/ui/parse-fail/unresolved-use7.wit.result +5 -0
  806. data/ext/cargo-vendor/wit-parser-0.8.0/tests/ui/parse-fail/unresolved-use8.wit +9 -0
  807. data/ext/cargo-vendor/wit-parser-0.8.0/tests/ui/parse-fail/unresolved-use8.wit.result +5 -0
  808. data/ext/cargo-vendor/wit-parser-0.8.0/tests/ui/parse-fail/unresolved-use9.wit +9 -0
  809. data/ext/cargo-vendor/wit-parser-0.8.0/tests/ui/parse-fail/unresolved-use9.wit.result +5 -0
  810. data/ext/cargo-vendor/wit-parser-0.8.0/tests/ui/parse-fail/use-conflict.wit +11 -0
  811. data/ext/cargo-vendor/wit-parser-0.8.0/tests/ui/parse-fail/use-conflict.wit.result +5 -0
  812. data/ext/cargo-vendor/wit-parser-0.8.0/tests/ui/parse-fail/use-conflict2.wit +13 -0
  813. data/ext/cargo-vendor/wit-parser-0.8.0/tests/ui/parse-fail/use-conflict2.wit.result +5 -0
  814. data/ext/cargo-vendor/wit-parser-0.8.0/tests/ui/parse-fail/use-conflict3.wit +13 -0
  815. data/ext/cargo-vendor/wit-parser-0.8.0/tests/ui/parse-fail/use-conflict3.wit.result +5 -0
  816. data/ext/cargo-vendor/wit-parser-0.8.0/tests/ui/parse-fail/use-cycle1.wit +7 -0
  817. data/ext/cargo-vendor/wit-parser-0.8.0/tests/ui/parse-fail/use-cycle1.wit.result +5 -0
  818. data/ext/cargo-vendor/wit-parser-0.8.0/tests/ui/parse-fail/use-cycle4.wit +14 -0
  819. data/ext/cargo-vendor/wit-parser-0.8.0/tests/ui/parse-fail/use-cycle4.wit.result +5 -0
  820. data/ext/cargo-vendor/wit-parser-0.8.0/tests/ui/parse-fail/use-shadow1.wit +7 -0
  821. data/ext/cargo-vendor/wit-parser-0.8.0/tests/ui/parse-fail/use-shadow1.wit.result +5 -0
  822. data/ext/cargo-vendor/wit-parser-0.8.0/tests/ui/parse-fail/world-interface-clash.wit +3 -0
  823. data/ext/cargo-vendor/wit-parser-0.8.0/tests/ui/parse-fail/world-interface-clash.wit.result +5 -0
  824. data/ext/cargo-vendor/wit-parser-0.8.0/tests/ui/parse-fail/world-same-fields2.wit +8 -0
  825. data/ext/cargo-vendor/wit-parser-0.8.0/tests/ui/parse-fail/world-same-fields2.wit.result +5 -0
  826. data/ext/cargo-vendor/wit-parser-0.8.0/tests/ui/parse-fail/world-same-fields3.wit +8 -0
  827. data/ext/cargo-vendor/wit-parser-0.8.0/tests/ui/parse-fail/world-same-fields3.wit.result +5 -0
  828. data/ext/cargo-vendor/wit-parser-0.8.0/tests/ui/parse-fail/world-top-level-func.wit +5 -0
  829. data/ext/cargo-vendor/wit-parser-0.8.0/tests/ui/parse-fail/world-top-level-func.wit.result +5 -0
  830. data/ext/cargo-vendor/wit-parser-0.8.0/tests/ui/parse-fail/world-top-level-func2.wit +4 -0
  831. data/ext/cargo-vendor/wit-parser-0.8.0/tests/ui/parse-fail/world-top-level-func2.wit.result +5 -0
  832. data/ext/cargo-vendor/wit-parser-0.8.0/tests/ui/shared-types.wit +10 -0
  833. data/ext/cargo-vendor/wit-parser-0.8.0/tests/ui/type-then-eof.wit +5 -0
  834. data/ext/cargo-vendor/wit-parser-0.8.0/tests/ui/types.wit +61 -0
  835. data/ext/cargo-vendor/wit-parser-0.8.0/tests/ui/use-chain.wit +11 -0
  836. data/ext/cargo-vendor/wit-parser-0.8.0/tests/ui/use.wit +34 -0
  837. data/ext/cargo-vendor/wit-parser-0.8.0/tests/ui/versions/deps/a1/foo.wit +5 -0
  838. data/ext/cargo-vendor/wit-parser-0.8.0/tests/ui/versions/deps/a2/foo.wit +5 -0
  839. data/ext/cargo-vendor/wit-parser-0.8.0/tests/ui/versions/foo.wit +7 -0
  840. data/ext/cargo-vendor/wit-parser-0.8.0/tests/ui/wasi.wit +178 -0
  841. data/ext/cargo-vendor/wit-parser-0.8.0/tests/ui/world-diamond.wit +22 -0
  842. data/ext/cargo-vendor/wit-parser-0.8.0/tests/ui/world-iface-no-collide.wit +11 -0
  843. data/ext/cargo-vendor/wit-parser-0.8.0/tests/ui/world-implicit-import1.wit +12 -0
  844. data/ext/cargo-vendor/wit-parser-0.8.0/tests/ui/world-implicit-import2.wit +11 -0
  845. data/ext/cargo-vendor/wit-parser-0.8.0/tests/ui/world-implicit-import3.wit +11 -0
  846. data/ext/cargo-vendor/wit-parser-0.8.0/tests/ui/world-same-fields4.wit +13 -0
  847. data/ext/cargo-vendor/wit-parser-0.8.0/tests/ui/world-top-level-funcs.wit +9 -0
  848. data/ext/cargo-vendor/wit-parser-0.8.0/tests/ui/worlds-same-fields5.wit +17 -0
  849. data/ext/cargo-vendor/wit-parser-0.8.0/tests/ui/worlds-with-types.wit +34 -0
  850. data/ext/cargo-vendor/wit-parser-0.8.0/tests/ui/worlds.wit +37 -0
  851. data/ext/src/ruby_api/global.rs +3 -3
  852. data/ext/src/ruby_api/memory/unsafe_slice.rs +9 -3
  853. data/ext/src/ruby_api/params.rs +14 -12
  854. data/ext/src/ruby_api/table.rs +1 -1
  855. data/lib/wasmtime/version.rb +1 -1
  856. metadata +1418 -1079
  857. data/ext/cargo-vendor/cranelift-bforest-0.96.4/.cargo-checksum.json +0 -1
  858. data/ext/cargo-vendor/cranelift-bforest-0.96.4/Cargo.toml +0 -31
  859. data/ext/cargo-vendor/cranelift-codegen-0.96.4/.cargo-checksum.json +0 -1
  860. data/ext/cargo-vendor/cranelift-codegen-0.96.4/Cargo.toml +0 -159
  861. data/ext/cargo-vendor/cranelift-codegen-0.96.4/benches/x64-evex-encoding.rs +0 -53
  862. data/ext/cargo-vendor/cranelift-codegen-0.96.4/src/ir/trapcode.rs +0 -138
  863. data/ext/cargo-vendor/cranelift-codegen-0.96.4/src/isa/aarch64/abi.rs +0 -1281
  864. data/ext/cargo-vendor/cranelift-codegen-0.96.4/src/isa/aarch64/inst/emit.rs +0 -3658
  865. data/ext/cargo-vendor/cranelift-codegen-0.96.4/src/isa/aarch64/inst/emit_tests.rs +0 -7868
  866. data/ext/cargo-vendor/cranelift-codegen-0.96.4/src/isa/aarch64/inst/imms.rs +0 -1215
  867. data/ext/cargo-vendor/cranelift-codegen-0.96.4/src/isa/aarch64/inst/mod.rs +0 -2945
  868. data/ext/cargo-vendor/cranelift-codegen-0.96.4/src/isa/aarch64/inst.isle +0 -4035
  869. data/ext/cargo-vendor/cranelift-codegen-0.96.4/src/isa/aarch64/lower/isle.rs +0 -813
  870. data/ext/cargo-vendor/cranelift-codegen-0.96.4/src/isa/aarch64/lower.isle +0 -2906
  871. data/ext/cargo-vendor/cranelift-codegen-0.96.4/src/isa/aarch64/mod.rs +0 -240
  872. data/ext/cargo-vendor/cranelift-codegen-0.96.4/src/isa/mod.rs +0 -420
  873. data/ext/cargo-vendor/cranelift-codegen-0.96.4/src/isa/riscv64/abi.rs +0 -726
  874. data/ext/cargo-vendor/cranelift-codegen-0.96.4/src/isa/riscv64/inst/args.rs +0 -1822
  875. data/ext/cargo-vendor/cranelift-codegen-0.96.4/src/isa/riscv64/inst/emit.rs +0 -2914
  876. data/ext/cargo-vendor/cranelift-codegen-0.96.4/src/isa/riscv64/inst/emit_tests.rs +0 -2317
  877. data/ext/cargo-vendor/cranelift-codegen-0.96.4/src/isa/riscv64/inst/encode.rs +0 -188
  878. data/ext/cargo-vendor/cranelift-codegen-0.96.4/src/isa/riscv64/inst/imms.rs +0 -244
  879. data/ext/cargo-vendor/cranelift-codegen-0.96.4/src/isa/riscv64/inst/mod.rs +0 -1823
  880. data/ext/cargo-vendor/cranelift-codegen-0.96.4/src/isa/riscv64/inst/regs.rs +0 -231
  881. data/ext/cargo-vendor/cranelift-codegen-0.96.4/src/isa/riscv64/inst/unwind/systemv.rs +0 -177
  882. data/ext/cargo-vendor/cranelift-codegen-0.96.4/src/isa/riscv64/inst/vector.rs +0 -354
  883. data/ext/cargo-vendor/cranelift-codegen-0.96.4/src/isa/riscv64/inst.isle +0 -2746
  884. data/ext/cargo-vendor/cranelift-codegen-0.96.4/src/isa/riscv64/inst_vector.isle +0 -224
  885. data/ext/cargo-vendor/cranelift-codegen-0.96.4/src/isa/riscv64/lower/isle.rs +0 -544
  886. data/ext/cargo-vendor/cranelift-codegen-0.96.4/src/isa/riscv64/lower.isle +0 -1012
  887. data/ext/cargo-vendor/cranelift-codegen-0.96.4/src/isa/riscv64/mod.rs +0 -219
  888. data/ext/cargo-vendor/cranelift-codegen-0.96.4/src/isa/s390x/abi.rs +0 -947
  889. data/ext/cargo-vendor/cranelift-codegen-0.96.4/src/isa/s390x/inst/emit.rs +0 -3697
  890. data/ext/cargo-vendor/cranelift-codegen-0.96.4/src/isa/s390x/inst/emit_tests.rs +0 -13397
  891. data/ext/cargo-vendor/cranelift-codegen-0.96.4/src/isa/s390x/inst/mod.rs +0 -3409
  892. data/ext/cargo-vendor/cranelift-codegen-0.96.4/src/isa/s390x/inst.isle +0 -5045
  893. data/ext/cargo-vendor/cranelift-codegen-0.96.4/src/isa/s390x/lower.isle +0 -3991
  894. data/ext/cargo-vendor/cranelift-codegen-0.96.4/src/isa/s390x/mod.rs +0 -215
  895. data/ext/cargo-vendor/cranelift-codegen-0.96.4/src/isa/x64/abi.rs +0 -978
  896. data/ext/cargo-vendor/cranelift-codegen-0.96.4/src/isa/x64/encoding/evex.rs +0 -403
  897. data/ext/cargo-vendor/cranelift-codegen-0.96.4/src/isa/x64/encoding/rex.rs +0 -565
  898. data/ext/cargo-vendor/cranelift-codegen-0.96.4/src/isa/x64/encoding/vex.rs +0 -498
  899. data/ext/cargo-vendor/cranelift-codegen-0.96.4/src/isa/x64/inst/args.rs +0 -2168
  900. data/ext/cargo-vendor/cranelift-codegen-0.96.4/src/isa/x64/inst/emit.rs +0 -3938
  901. data/ext/cargo-vendor/cranelift-codegen-0.96.4/src/isa/x64/inst/emit_tests.rs +0 -5669
  902. data/ext/cargo-vendor/cranelift-codegen-0.96.4/src/isa/x64/inst/mod.rs +0 -2763
  903. data/ext/cargo-vendor/cranelift-codegen-0.96.4/src/isa/x64/inst.isle +0 -5186
  904. data/ext/cargo-vendor/cranelift-codegen-0.96.4/src/isa/x64/lower/isle.rs +0 -1158
  905. data/ext/cargo-vendor/cranelift-codegen-0.96.4/src/isa/x64/lower.isle +0 -4262
  906. data/ext/cargo-vendor/cranelift-codegen-0.96.4/src/isa/x64/lower.rs +0 -328
  907. data/ext/cargo-vendor/cranelift-codegen-0.96.4/src/isa/x64/mod.rs +0 -250
  908. data/ext/cargo-vendor/cranelift-codegen-0.96.4/src/isle_prelude.rs +0 -818
  909. data/ext/cargo-vendor/cranelift-codegen-0.96.4/src/machinst/abi.rs +0 -2410
  910. data/ext/cargo-vendor/cranelift-codegen-0.96.4/src/machinst/buffer.rs +0 -2219
  911. data/ext/cargo-vendor/cranelift-codegen-0.96.4/src/machinst/compile.rs +0 -92
  912. data/ext/cargo-vendor/cranelift-codegen-0.96.4/src/machinst/isle.rs +0 -827
  913. data/ext/cargo-vendor/cranelift-codegen-0.96.4/src/machinst/lower.rs +0 -1366
  914. data/ext/cargo-vendor/cranelift-codegen-0.96.4/src/machinst/mod.rs +0 -538
  915. data/ext/cargo-vendor/cranelift-codegen-0.96.4/src/machinst/reg.rs +0 -532
  916. data/ext/cargo-vendor/cranelift-codegen-0.96.4/src/machinst/vcode.rs +0 -1571
  917. data/ext/cargo-vendor/cranelift-codegen-0.96.4/src/prelude.isle +0 -552
  918. data/ext/cargo-vendor/cranelift-codegen-0.96.4/src/prelude_lower.isle +0 -1012
  919. data/ext/cargo-vendor/cranelift-codegen-0.96.4/src/settings.rs +0 -599
  920. data/ext/cargo-vendor/cranelift-codegen-0.96.4/src/verifier/mod.rs +0 -1881
  921. data/ext/cargo-vendor/cranelift-codegen-meta-0.96.4/.cargo-checksum.json +0 -1
  922. data/ext/cargo-vendor/cranelift-codegen-meta-0.96.4/Cargo.toml +0 -23
  923. data/ext/cargo-vendor/cranelift-codegen-meta-0.96.4/src/isa/x86.rs +0 -445
  924. data/ext/cargo-vendor/cranelift-codegen-meta-0.96.4/src/shared/settings.rs +0 -331
  925. data/ext/cargo-vendor/cranelift-codegen-shared-0.96.4/.cargo-checksum.json +0 -1
  926. data/ext/cargo-vendor/cranelift-codegen-shared-0.96.4/Cargo.toml +0 -22
  927. data/ext/cargo-vendor/cranelift-control-0.96.4/.cargo-checksum.json +0 -1
  928. data/ext/cargo-vendor/cranelift-control-0.96.4/Cargo.toml +0 -30
  929. data/ext/cargo-vendor/cranelift-control-0.96.4/src/chaos.rs +0 -78
  930. data/ext/cargo-vendor/cranelift-control-0.96.4/src/lib.rs +0 -30
  931. data/ext/cargo-vendor/cranelift-control-0.96.4/src/zero_sized.rs +0 -42
  932. data/ext/cargo-vendor/cranelift-entity-0.96.4/.cargo-checksum.json +0 -1
  933. data/ext/cargo-vendor/cranelift-entity-0.96.4/Cargo.toml +0 -35
  934. data/ext/cargo-vendor/cranelift-entity-0.96.4/src/list.rs +0 -868
  935. data/ext/cargo-vendor/cranelift-frontend-0.96.4/.cargo-checksum.json +0 -1
  936. data/ext/cargo-vendor/cranelift-frontend-0.96.4/Cargo.toml +0 -53
  937. data/ext/cargo-vendor/cranelift-isle-0.96.4/.cargo-checksum.json +0 -1
  938. data/ext/cargo-vendor/cranelift-isle-0.96.4/Cargo.toml +0 -37
  939. data/ext/cargo-vendor/cranelift-native-0.96.4/.cargo-checksum.json +0 -1
  940. data/ext/cargo-vendor/cranelift-native-0.96.4/Cargo.toml +0 -38
  941. data/ext/cargo-vendor/cranelift-native-0.96.4/src/lib.rs +0 -216
  942. data/ext/cargo-vendor/cranelift-wasm-0.96.4/.cargo-checksum.json +0 -1
  943. data/ext/cargo-vendor/cranelift-wasm-0.96.4/Cargo.toml +0 -85
  944. data/ext/cargo-vendor/cranelift-wasm-0.96.4/src/code_translator.rs +0 -3479
  945. data/ext/cargo-vendor/cranelift-wasm-0.96.4/src/environ/dummy.rs +0 -901
  946. data/ext/cargo-vendor/cranelift-wasm-0.96.4/src/environ/spec.rs +0 -807
  947. data/ext/cargo-vendor/cranelift-wasm-0.96.4/src/func_translator.rs +0 -419
  948. data/ext/cargo-vendor/cranelift-wasm-0.96.4/src/sections_translator.rs +0 -429
  949. data/ext/cargo-vendor/cranelift-wasm-0.96.4/src/translation_utils.rs +0 -108
  950. data/ext/cargo-vendor/file-per-thread-logger-0.1.6/.cargo-checksum.json +0 -1
  951. data/ext/cargo-vendor/file-per-thread-logger-0.1.6/Cargo.toml +0 -36
  952. data/ext/cargo-vendor/file-per-thread-logger-0.1.6/run-tests.sh +0 -11
  953. data/ext/cargo-vendor/file-per-thread-logger-0.1.6/src/lib.rs +0 -162
  954. data/ext/cargo-vendor/file-per-thread-logger-0.1.6/tests/test.rs +0 -267
  955. data/ext/cargo-vendor/regalloc2-0.8.1/.cargo-checksum.json +0 -1
  956. data/ext/cargo-vendor/regalloc2-0.8.1/Cargo.toml +0 -72
  957. data/ext/cargo-vendor/regalloc2-0.8.1/deny.toml +0 -28
  958. data/ext/cargo-vendor/regalloc2-0.8.1/src/checker.rs +0 -1089
  959. data/ext/cargo-vendor/regalloc2-0.8.1/src/fuzzing/func.rs +0 -673
  960. data/ext/cargo-vendor/regalloc2-0.8.1/src/index.rs +0 -188
  961. data/ext/cargo-vendor/regalloc2-0.8.1/src/ion/data_structures.rs +0 -688
  962. data/ext/cargo-vendor/regalloc2-0.8.1/src/ion/liveranges.rs +0 -1012
  963. data/ext/cargo-vendor/regalloc2-0.8.1/src/ion/merge.rs +0 -394
  964. data/ext/cargo-vendor/regalloc2-0.8.1/src/ion/mod.rs +0 -152
  965. data/ext/cargo-vendor/regalloc2-0.8.1/src/ion/moves.rs +0 -985
  966. data/ext/cargo-vendor/regalloc2-0.8.1/src/ion/process.rs +0 -1322
  967. data/ext/cargo-vendor/regalloc2-0.8.1/src/ion/requirement.rs +0 -174
  968. data/ext/cargo-vendor/regalloc2-0.8.1/src/ion/spill.rs +0 -198
  969. data/ext/cargo-vendor/regalloc2-0.8.1/src/ion/stackmap.rs +0 -74
  970. data/ext/cargo-vendor/regalloc2-0.8.1/src/lib.rs +0 -1523
  971. data/ext/cargo-vendor/regalloc2-0.8.1/src/moves.rs +0 -438
  972. data/ext/cargo-vendor/wasi-cap-std-sync-9.0.4/.cargo-checksum.json +0 -1
  973. data/ext/cargo-vendor/wasi-cap-std-sync-9.0.4/Cargo.toml +0 -89
  974. data/ext/cargo-vendor/wasi-cap-std-sync-9.0.4/src/dir.rs +0 -465
  975. data/ext/cargo-vendor/wasi-cap-std-sync-9.0.4/src/lib.rs +0 -140
  976. data/ext/cargo-vendor/wasi-common-9.0.4/.cargo-checksum.json +0 -1
  977. data/ext/cargo-vendor/wasi-common-9.0.4/Cargo.toml +0 -86
  978. data/ext/cargo-vendor/wasi-common-9.0.4/src/ctx.rs +0 -127
  979. data/ext/cargo-vendor/wasi-common-9.0.4/src/file.rs +0 -260
  980. data/ext/cargo-vendor/wasi-common-9.0.4/src/snapshots/preview_1.rs +0 -1490
  981. data/ext/cargo-vendor/wasmparser-0.103.0/.cargo-checksum.json +0 -1
  982. data/ext/cargo-vendor/wasmparser-0.103.0/Cargo.lock +0 -692
  983. data/ext/cargo-vendor/wasmparser-0.103.0/Cargo.toml +0 -54
  984. data/ext/cargo-vendor/wasmparser-0.103.0/benches/benchmark.rs +0 -350
  985. data/ext/cargo-vendor/wasmparser-0.103.0/src/binary_reader.rs +0 -1682
  986. data/ext/cargo-vendor/wasmparser-0.103.0/src/lib.rs +0 -712
  987. data/ext/cargo-vendor/wasmparser-0.103.0/src/parser.rs +0 -1496
  988. data/ext/cargo-vendor/wasmparser-0.103.0/src/readers/component/canonicals.rs +0 -95
  989. data/ext/cargo-vendor/wasmparser-0.103.0/src/readers/component/exports.rs +0 -105
  990. data/ext/cargo-vendor/wasmparser-0.103.0/src/readers/component/imports.rs +0 -109
  991. data/ext/cargo-vendor/wasmparser-0.103.0/src/readers/component/instances.rs +0 -164
  992. data/ext/cargo-vendor/wasmparser-0.103.0/src/readers/component/types.rs +0 -508
  993. data/ext/cargo-vendor/wasmparser-0.103.0/src/readers/core/producers.rs +0 -78
  994. data/ext/cargo-vendor/wasmparser-0.103.0/src/readers/core/types.rs +0 -511
  995. data/ext/cargo-vendor/wasmparser-0.103.0/src/readers/core.rs +0 -33
  996. data/ext/cargo-vendor/wasmparser-0.103.0/src/validator/component.rs +0 -2097
  997. data/ext/cargo-vendor/wasmparser-0.103.0/src/validator/core.rs +0 -1278
  998. data/ext/cargo-vendor/wasmparser-0.103.0/src/validator/operators.rs +0 -3456
  999. data/ext/cargo-vendor/wasmparser-0.103.0/src/validator/types.rs +0 -2159
  1000. data/ext/cargo-vendor/wasmparser-0.103.0/src/validator.rs +0 -1514
  1001. data/ext/cargo-vendor/wasmtime-9.0.4/.cargo-checksum.json +0 -1
  1002. data/ext/cargo-vendor/wasmtime-9.0.4/Cargo.toml +0 -183
  1003. data/ext/cargo-vendor/wasmtime-9.0.4/build.rs +0 -20
  1004. data/ext/cargo-vendor/wasmtime-9.0.4/src/component/component.rs +0 -519
  1005. data/ext/cargo-vendor/wasmtime-9.0.4/src/component/instance.rs +0 -728
  1006. data/ext/cargo-vendor/wasmtime-9.0.4/src/component/matching.rs +0 -112
  1007. data/ext/cargo-vendor/wasmtime-9.0.4/src/component/mod.rs +0 -313
  1008. data/ext/cargo-vendor/wasmtime-9.0.4/src/config.rs +0 -2036
  1009. data/ext/cargo-vendor/wasmtime-9.0.4/src/engine/serialization.rs +0 -613
  1010. data/ext/cargo-vendor/wasmtime-9.0.4/src/engine.rs +0 -729
  1011. data/ext/cargo-vendor/wasmtime-9.0.4/src/externals.rs +0 -762
  1012. data/ext/cargo-vendor/wasmtime-9.0.4/src/func/typed.rs +0 -638
  1013. data/ext/cargo-vendor/wasmtime-9.0.4/src/func.rs +0 -2385
  1014. data/ext/cargo-vendor/wasmtime-9.0.4/src/instance.rs +0 -905
  1015. data/ext/cargo-vendor/wasmtime-9.0.4/src/lib.rs +0 -481
  1016. data/ext/cargo-vendor/wasmtime-9.0.4/src/linker.rs +0 -1479
  1017. data/ext/cargo-vendor/wasmtime-9.0.4/src/memory.rs +0 -948
  1018. data/ext/cargo-vendor/wasmtime-9.0.4/src/module.rs +0 -1542
  1019. data/ext/cargo-vendor/wasmtime-9.0.4/src/ref.rs +0 -108
  1020. data/ext/cargo-vendor/wasmtime-9.0.4/src/store/context.rs +0 -243
  1021. data/ext/cargo-vendor/wasmtime-9.0.4/src/store/func_refs.rs +0 -110
  1022. data/ext/cargo-vendor/wasmtime-9.0.4/src/store.rs +0 -2059
  1023. data/ext/cargo-vendor/wasmtime-9.0.4/src/trampoline/func.rs +0 -171
  1024. data/ext/cargo-vendor/wasmtime-9.0.4/src/trampoline/global.rs +0 -71
  1025. data/ext/cargo-vendor/wasmtime-9.0.4/src/types/matching.rs +0 -254
  1026. data/ext/cargo-vendor/wasmtime-9.0.4/src/types.rs +0 -551
  1027. data/ext/cargo-vendor/wasmtime-9.0.4/src/values.rs +0 -290
  1028. data/ext/cargo-vendor/wasmtime-asm-macros-9.0.4/.cargo-checksum.json +0 -1
  1029. data/ext/cargo-vendor/wasmtime-asm-macros-9.0.4/Cargo.toml +0 -22
  1030. data/ext/cargo-vendor/wasmtime-cache-9.0.4/.cargo-checksum.json +0 -1
  1031. data/ext/cargo-vendor/wasmtime-cache-9.0.4/Cargo.toml +0 -73
  1032. data/ext/cargo-vendor/wasmtime-component-macro-9.0.4/.cargo-checksum.json +0 -1
  1033. data/ext/cargo-vendor/wasmtime-component-macro-9.0.4/Cargo.toml +0 -58
  1034. data/ext/cargo-vendor/wasmtime-component-macro-9.0.4/src/bindgen.rs +0 -316
  1035. data/ext/cargo-vendor/wasmtime-component-macro-9.0.4/tests/codegen/char.wit +0 -11
  1036. data/ext/cargo-vendor/wasmtime-component-macro-9.0.4/tests/codegen/conventions.wit +0 -38
  1037. data/ext/cargo-vendor/wasmtime-component-macro-9.0.4/tests/codegen/direct-import.wit +0 -3
  1038. data/ext/cargo-vendor/wasmtime-component-macro-9.0.4/tests/codegen/empty.wit +0 -1
  1039. data/ext/cargo-vendor/wasmtime-component-macro-9.0.4/tests/codegen/flags.wit +0 -53
  1040. data/ext/cargo-vendor/wasmtime-component-macro-9.0.4/tests/codegen/floats.wit +0 -11
  1041. data/ext/cargo-vendor/wasmtime-component-macro-9.0.4/tests/codegen/function-new.wit +0 -3
  1042. data/ext/cargo-vendor/wasmtime-component-macro-9.0.4/tests/codegen/integers.wit +0 -38
  1043. data/ext/cargo-vendor/wasmtime-component-macro-9.0.4/tests/codegen/lists.wit +0 -83
  1044. data/ext/cargo-vendor/wasmtime-component-macro-9.0.4/tests/codegen/many-arguments.wit +0 -50
  1045. data/ext/cargo-vendor/wasmtime-component-macro-9.0.4/tests/codegen/multi-return.wit +0 -12
  1046. data/ext/cargo-vendor/wasmtime-component-macro-9.0.4/tests/codegen/records.wit +0 -59
  1047. data/ext/cargo-vendor/wasmtime-component-macro-9.0.4/tests/codegen/rename.wit +0 -14
  1048. data/ext/cargo-vendor/wasmtime-component-macro-9.0.4/tests/codegen/share-types.wit +0 -19
  1049. data/ext/cargo-vendor/wasmtime-component-macro-9.0.4/tests/codegen/simple-functions.wit +0 -15
  1050. data/ext/cargo-vendor/wasmtime-component-macro-9.0.4/tests/codegen/simple-lists.wit +0 -11
  1051. data/ext/cargo-vendor/wasmtime-component-macro-9.0.4/tests/codegen/simple-wasi.wit +0 -21
  1052. data/ext/cargo-vendor/wasmtime-component-macro-9.0.4/tests/codegen/small-anonymous.wit +0 -13
  1053. data/ext/cargo-vendor/wasmtime-component-macro-9.0.4/tests/codegen/smoke-default.wit +0 -3
  1054. data/ext/cargo-vendor/wasmtime-component-macro-9.0.4/tests/codegen/smoke-export.wit +0 -5
  1055. data/ext/cargo-vendor/wasmtime-component-macro-9.0.4/tests/codegen/smoke.wit +0 -5
  1056. data/ext/cargo-vendor/wasmtime-component-macro-9.0.4/tests/codegen/strings.wit +0 -10
  1057. data/ext/cargo-vendor/wasmtime-component-macro-9.0.4/tests/codegen/unions.wit +0 -64
  1058. data/ext/cargo-vendor/wasmtime-component-macro-9.0.4/tests/codegen/use-paths.wit +0 -27
  1059. data/ext/cargo-vendor/wasmtime-component-macro-9.0.4/tests/codegen/variants.wit +0 -145
  1060. data/ext/cargo-vendor/wasmtime-component-macro-9.0.4/tests/codegen/worlds-with-types.wit +0 -14
  1061. data/ext/cargo-vendor/wasmtime-component-macro-9.0.4/tests/codegen.rs +0 -30
  1062. data/ext/cargo-vendor/wasmtime-component-util-9.0.4/.cargo-checksum.json +0 -1
  1063. data/ext/cargo-vendor/wasmtime-component-util-9.0.4/Cargo.toml +0 -25
  1064. data/ext/cargo-vendor/wasmtime-cranelift-9.0.4/.cargo-checksum.json +0 -1
  1065. data/ext/cargo-vendor/wasmtime-cranelift-9.0.4/Cargo.toml +0 -90
  1066. data/ext/cargo-vendor/wasmtime-cranelift-9.0.4/src/compiler.rs +0 -1200
  1067. data/ext/cargo-vendor/wasmtime-cranelift-9.0.4/src/debug/transform/simulate.rs +0 -411
  1068. data/ext/cargo-vendor/wasmtime-cranelift-9.0.4/src/func_environ.rs +0 -2162
  1069. data/ext/cargo-vendor/wasmtime-cranelift-9.0.4/src/lib.rs +0 -177
  1070. data/ext/cargo-vendor/wasmtime-cranelift-shared-9.0.4/.cargo-checksum.json +0 -1
  1071. data/ext/cargo-vendor/wasmtime-cranelift-shared-9.0.4/Cargo.toml +0 -57
  1072. data/ext/cargo-vendor/wasmtime-cranelift-shared-9.0.4/src/lib.rs +0 -119
  1073. data/ext/cargo-vendor/wasmtime-environ-9.0.4/.cargo-checksum.json +0 -1
  1074. data/ext/cargo-vendor/wasmtime-environ-9.0.4/Cargo.lock +0 -735
  1075. data/ext/cargo-vendor/wasmtime-environ-9.0.4/Cargo.toml +0 -116
  1076. data/ext/cargo-vendor/wasmtime-environ-9.0.4/src/component/compiler.rs +0 -84
  1077. data/ext/cargo-vendor/wasmtime-environ-9.0.4/src/component/translate/inline.rs +0 -1064
  1078. data/ext/cargo-vendor/wasmtime-environ-9.0.4/src/component/translate.rs +0 -1066
  1079. data/ext/cargo-vendor/wasmtime-environ-9.0.4/src/component/types.rs +0 -1903
  1080. data/ext/cargo-vendor/wasmtime-environ-9.0.4/src/fact.rs +0 -622
  1081. data/ext/cargo-vendor/wasmtime-environ-9.0.4/src/module.rs +0 -1043
  1082. data/ext/cargo-vendor/wasmtime-environ-9.0.4/src/module_environ.rs +0 -841
  1083. data/ext/cargo-vendor/wasmtime-environ-9.0.4/src/trap_encoding.rs +0 -234
  1084. data/ext/cargo-vendor/wasmtime-fiber-9.0.4/.cargo-checksum.json +0 -1
  1085. data/ext/cargo-vendor/wasmtime-fiber-9.0.4/Cargo.toml +0 -46
  1086. data/ext/cargo-vendor/wasmtime-fiber-9.0.4/src/lib.rs +0 -293
  1087. data/ext/cargo-vendor/wasmtime-fiber-9.0.4/src/unix.rs +0 -199
  1088. data/ext/cargo-vendor/wasmtime-fiber-9.0.4/src/windows.rs +0 -156
  1089. data/ext/cargo-vendor/wasmtime-jit-9.0.4/.cargo-checksum.json +0 -1
  1090. data/ext/cargo-vendor/wasmtime-jit-9.0.4/Cargo.toml +0 -100
  1091. data/ext/cargo-vendor/wasmtime-jit-9.0.4/src/instantiate.rs +0 -786
  1092. data/ext/cargo-vendor/wasmtime-jit-9.0.4/src/lib.rs +0 -39
  1093. data/ext/cargo-vendor/wasmtime-jit-9.0.4/src/profiling/jitdump_disabled.rs +0 -32
  1094. data/ext/cargo-vendor/wasmtime-jit-9.0.4/src/profiling/jitdump_linux.rs +0 -444
  1095. data/ext/cargo-vendor/wasmtime-jit-9.0.4/src/profiling/perfmap_disabled.rs +0 -28
  1096. data/ext/cargo-vendor/wasmtime-jit-9.0.4/src/profiling/perfmap_linux.rs +0 -104
  1097. data/ext/cargo-vendor/wasmtime-jit-9.0.4/src/profiling/vtune.rs +0 -147
  1098. data/ext/cargo-vendor/wasmtime-jit-9.0.4/src/profiling/vtune_disabled.rs +0 -32
  1099. data/ext/cargo-vendor/wasmtime-jit-9.0.4/src/profiling.rs +0 -74
  1100. data/ext/cargo-vendor/wasmtime-jit-debug-9.0.4/.cargo-checksum.json +0 -1
  1101. data/ext/cargo-vendor/wasmtime-jit-debug-9.0.4/Cargo.toml +0 -55
  1102. data/ext/cargo-vendor/wasmtime-jit-icache-coherence-9.0.4/.cargo-checksum.json +0 -1
  1103. data/ext/cargo-vendor/wasmtime-jit-icache-coherence-9.0.4/Cargo.toml +0 -37
  1104. data/ext/cargo-vendor/wasmtime-runtime-9.0.4/.cargo-checksum.json +0 -1
  1105. data/ext/cargo-vendor/wasmtime-runtime-9.0.4/Cargo.toml +0 -107
  1106. data/ext/cargo-vendor/wasmtime-runtime-9.0.4/src/component.rs +0 -724
  1107. data/ext/cargo-vendor/wasmtime-runtime-9.0.4/src/cow.rs +0 -1063
  1108. data/ext/cargo-vendor/wasmtime-runtime-9.0.4/src/debug_builtins.rs +0 -56
  1109. data/ext/cargo-vendor/wasmtime-runtime-9.0.4/src/externref.rs +0 -1078
  1110. data/ext/cargo-vendor/wasmtime-runtime-9.0.4/src/instance/allocator/pooling.rs +0 -1371
  1111. data/ext/cargo-vendor/wasmtime-runtime-9.0.4/src/instance/allocator.rs +0 -528
  1112. data/ext/cargo-vendor/wasmtime-runtime-9.0.4/src/instance.rs +0 -1267
  1113. data/ext/cargo-vendor/wasmtime-runtime-9.0.4/src/lib.rs +0 -286
  1114. data/ext/cargo-vendor/wasmtime-runtime-9.0.4/src/libcalls.rs +0 -597
  1115. data/ext/cargo-vendor/wasmtime-runtime-9.0.4/src/memory.rs +0 -945
  1116. data/ext/cargo-vendor/wasmtime-runtime-9.0.4/src/mmap/miri.rs +0 -93
  1117. data/ext/cargo-vendor/wasmtime-runtime-9.0.4/src/mmap/unix.rs +0 -147
  1118. data/ext/cargo-vendor/wasmtime-runtime-9.0.4/src/mmap/windows.rs +0 -207
  1119. data/ext/cargo-vendor/wasmtime-runtime-9.0.4/src/table.rs +0 -573
  1120. data/ext/cargo-vendor/wasmtime-runtime-9.0.4/src/traphandlers/unix.rs +0 -387
  1121. data/ext/cargo-vendor/wasmtime-runtime-9.0.4/src/traphandlers.rs +0 -664
  1122. data/ext/cargo-vendor/wasmtime-runtime-9.0.4/src/vmcontext/vm_host_func_context.rs +0 -147
  1123. data/ext/cargo-vendor/wasmtime-runtime-9.0.4/src/vmcontext.rs +0 -1244
  1124. data/ext/cargo-vendor/wasmtime-types-9.0.4/.cargo-checksum.json +0 -1
  1125. data/ext/cargo-vendor/wasmtime-types-9.0.4/Cargo.toml +0 -34
  1126. data/ext/cargo-vendor/wasmtime-types-9.0.4/src/lib.rs +0 -413
  1127. data/ext/cargo-vendor/wasmtime-wasi-9.0.4/.cargo-checksum.json +0 -1
  1128. data/ext/cargo-vendor/wasmtime-wasi-9.0.4/Cargo.toml +0 -67
  1129. data/ext/cargo-vendor/wasmtime-wasi-9.0.4/src/lib.rs +0 -128
  1130. data/ext/cargo-vendor/wasmtime-winch-9.0.4/.cargo-checksum.json +0 -1
  1131. data/ext/cargo-vendor/wasmtime-winch-9.0.4/Cargo.toml +0 -66
  1132. data/ext/cargo-vendor/wasmtime-winch-9.0.4/src/compiler.rs +0 -191
  1133. data/ext/cargo-vendor/wasmtime-wit-bindgen-9.0.4/.cargo-checksum.json +0 -1
  1134. data/ext/cargo-vendor/wasmtime-wit-bindgen-9.0.4/Cargo.toml +0 -29
  1135. data/ext/cargo-vendor/wasmtime-wit-bindgen-9.0.4/src/lib.rs +0 -1488
  1136. data/ext/cargo-vendor/wasmtime-wit-bindgen-9.0.4/src/types.rs +0 -178
  1137. data/ext/cargo-vendor/wiggle-9.0.4/.cargo-checksum.json +0 -1
  1138. data/ext/cargo-vendor/wiggle-9.0.4/Cargo.toml +0 -106
  1139. data/ext/cargo-vendor/wiggle-9.0.4/README.md +0 -18
  1140. data/ext/cargo-vendor/wiggle-generate-9.0.4/.cargo-checksum.json +0 -1
  1141. data/ext/cargo-vendor/wiggle-generate-9.0.4/Cargo.toml +0 -58
  1142. data/ext/cargo-vendor/wiggle-macro-9.0.4/.cargo-checksum.json +0 -1
  1143. data/ext/cargo-vendor/wiggle-macro-9.0.4/Cargo.toml +0 -55
  1144. data/ext/cargo-vendor/wiggle-macro-9.0.4/src/lib.rs +0 -210
  1145. data/ext/cargo-vendor/winch-codegen-0.7.4/.cargo-checksum.json +0 -1
  1146. data/ext/cargo-vendor/winch-codegen-0.7.4/Cargo.toml +0 -59
  1147. data/ext/cargo-vendor/winch-codegen-0.7.4/src/abi/local.rs +0 -69
  1148. data/ext/cargo-vendor/winch-codegen-0.7.4/src/abi/mod.rs +0 -223
  1149. data/ext/cargo-vendor/winch-codegen-0.7.4/src/codegen/call.rs +0 -215
  1150. data/ext/cargo-vendor/winch-codegen-0.7.4/src/codegen/context.rs +0 -259
  1151. data/ext/cargo-vendor/winch-codegen-0.7.4/src/codegen/env.rs +0 -19
  1152. data/ext/cargo-vendor/winch-codegen-0.7.4/src/codegen/mod.rs +0 -183
  1153. data/ext/cargo-vendor/winch-codegen-0.7.4/src/frame/mod.rs +0 -166
  1154. data/ext/cargo-vendor/winch-codegen-0.7.4/src/isa/aarch64/abi.rs +0 -221
  1155. data/ext/cargo-vendor/winch-codegen-0.7.4/src/isa/aarch64/asm.rs +0 -244
  1156. data/ext/cargo-vendor/winch-codegen-0.7.4/src/isa/aarch64/masm.rs +0 -221
  1157. data/ext/cargo-vendor/winch-codegen-0.7.4/src/isa/aarch64/mod.rs +0 -122
  1158. data/ext/cargo-vendor/winch-codegen-0.7.4/src/isa/aarch64/regs.rs +0 -160
  1159. data/ext/cargo-vendor/winch-codegen-0.7.4/src/isa/mod.rs +0 -202
  1160. data/ext/cargo-vendor/winch-codegen-0.7.4/src/isa/x64/abi.rs +0 -337
  1161. data/ext/cargo-vendor/winch-codegen-0.7.4/src/isa/x64/address.rs +0 -17
  1162. data/ext/cargo-vendor/winch-codegen-0.7.4/src/isa/x64/asm.rs +0 -499
  1163. data/ext/cargo-vendor/winch-codegen-0.7.4/src/isa/x64/masm.rs +0 -267
  1164. data/ext/cargo-vendor/winch-codegen-0.7.4/src/isa/x64/mod.rs +0 -135
  1165. data/ext/cargo-vendor/winch-codegen-0.7.4/src/isa/x64/regs.rs +0 -178
  1166. data/ext/cargo-vendor/winch-codegen-0.7.4/src/lib.rs +0 -20
  1167. data/ext/cargo-vendor/winch-codegen-0.7.4/src/masm.rs +0 -213
  1168. data/ext/cargo-vendor/winch-codegen-0.7.4/src/regalloc.rs +0 -61
  1169. data/ext/cargo-vendor/winch-codegen-0.7.4/src/stack.rs +0 -230
  1170. data/ext/cargo-vendor/winch-codegen-0.7.4/src/trampoline.rs +0 -206
  1171. data/ext/cargo-vendor/winch-codegen-0.7.4/src/visitor.rs +0 -215
  1172. data/ext/cargo-vendor/winch-environ-0.7.4/.cargo-checksum.json +0 -1
  1173. data/ext/cargo-vendor/winch-environ-0.7.4/Cargo.toml +0 -28
  1174. data/ext/cargo-vendor/winch-environ-0.7.4/src/lib.rs +0 -41
  1175. data/ext/cargo-vendor/wit-parser-0.7.1/.cargo-checksum.json +0 -1
  1176. data/ext/cargo-vendor/wit-parser-0.7.1/Cargo.toml +0 -59
  1177. data/ext/cargo-vendor/wit-parser-0.7.1/src/ast/lex.rs +0 -662
  1178. data/ext/cargo-vendor/wit-parser-0.7.1/src/ast/resolve.rs +0 -1072
  1179. data/ext/cargo-vendor/wit-parser-0.7.1/src/ast.rs +0 -1099
  1180. data/ext/cargo-vendor/wit-parser-0.7.1/src/lib.rs +0 -617
  1181. data/ext/cargo-vendor/wit-parser-0.7.1/src/live.rs +0 -123
  1182. data/ext/cargo-vendor/wit-parser-0.7.1/src/resolve.rs +0 -1478
  1183. data/ext/cargo-vendor/wit-parser-0.7.1/tests/all.rs +0 -168
  1184. data/ext/cargo-vendor/wit-parser-0.7.1/tests/ui/comments.wit +0 -23
  1185. data/ext/cargo-vendor/wit-parser-0.7.1/tests/ui/disambiguate-diamond/shared1.wit +0 -3
  1186. data/ext/cargo-vendor/wit-parser-0.7.1/tests/ui/disambiguate-diamond/shared2.wit +0 -3
  1187. data/ext/cargo-vendor/wit-parser-0.7.1/tests/ui/disambiguate-diamond/world.wit +0 -11
  1188. data/ext/cargo-vendor/wit-parser-0.7.1/tests/ui/embedded.wit.md +0 -32
  1189. data/ext/cargo-vendor/wit-parser-0.7.1/tests/ui/foreign-deps/deps/another-pkg/other-doc.wit +0 -1
  1190. data/ext/cargo-vendor/wit-parser-0.7.1/tests/ui/foreign-deps/deps/corp/saas.wit +0 -2
  1191. data/ext/cargo-vendor/wit-parser-0.7.1/tests/ui/foreign-deps/deps/different-pkg/the-doc.wit +0 -1
  1192. data/ext/cargo-vendor/wit-parser-0.7.1/tests/ui/foreign-deps/deps/foreign-pkg/the-doc.wit +0 -3
  1193. data/ext/cargo-vendor/wit-parser-0.7.1/tests/ui/foreign-deps/deps/some-pkg/some-doc.wit +0 -11
  1194. data/ext/cargo-vendor/wit-parser-0.7.1/tests/ui/foreign-deps/deps/wasi/clocks.wit +0 -3
  1195. data/ext/cargo-vendor/wit-parser-0.7.1/tests/ui/foreign-deps/deps/wasi/filesystem.wit +0 -5
  1196. data/ext/cargo-vendor/wit-parser-0.7.1/tests/ui/foreign-deps/root.wit +0 -31
  1197. data/ext/cargo-vendor/wit-parser-0.7.1/tests/ui/functions.wit +0 -12
  1198. data/ext/cargo-vendor/wit-parser-0.7.1/tests/ui/multi-file/bar.wit +0 -19
  1199. data/ext/cargo-vendor/wit-parser-0.7.1/tests/ui/multi-file/foo.wit +0 -15
  1200. data/ext/cargo-vendor/wit-parser-0.7.1/tests/ui/parse-fail/alias-no-type.wit.result +0 -5
  1201. data/ext/cargo-vendor/wit-parser-0.7.1/tests/ui/parse-fail/bad-diamond/a.wit +0 -9
  1202. data/ext/cargo-vendor/wit-parser-0.7.1/tests/ui/parse-fail/bad-diamond/b.wit +0 -9
  1203. data/ext/cargo-vendor/wit-parser-0.7.1/tests/ui/parse-fail/bad-diamond/join.wit +0 -4
  1204. data/ext/cargo-vendor/wit-parser-0.7.1/tests/ui/parse-fail/bad-diamond.wit.result +0 -8
  1205. data/ext/cargo-vendor/wit-parser-0.7.1/tests/ui/parse-fail/bad-function.wit +0 -5
  1206. data/ext/cargo-vendor/wit-parser-0.7.1/tests/ui/parse-fail/bad-function.wit.result +0 -5
  1207. data/ext/cargo-vendor/wit-parser-0.7.1/tests/ui/parse-fail/bad-function2.wit +0 -5
  1208. data/ext/cargo-vendor/wit-parser-0.7.1/tests/ui/parse-fail/bad-function2.wit.result +0 -5
  1209. data/ext/cargo-vendor/wit-parser-0.7.1/tests/ui/parse-fail/bad-pkg1/root.wit +0 -3
  1210. data/ext/cargo-vendor/wit-parser-0.7.1/tests/ui/parse-fail/bad-pkg1.wit.result +0 -5
  1211. data/ext/cargo-vendor/wit-parser-0.7.1/tests/ui/parse-fail/bad-pkg2/root.wit +0 -3
  1212. data/ext/cargo-vendor/wit-parser-0.7.1/tests/ui/parse-fail/bad-pkg2.wit.result +0 -5
  1213. data/ext/cargo-vendor/wit-parser-0.7.1/tests/ui/parse-fail/bad-pkg3/deps/bar/baz.wit +0 -0
  1214. data/ext/cargo-vendor/wit-parser-0.7.1/tests/ui/parse-fail/bad-pkg3/root.wit +0 -3
  1215. data/ext/cargo-vendor/wit-parser-0.7.1/tests/ui/parse-fail/bad-pkg3.wit.result +0 -5
  1216. data/ext/cargo-vendor/wit-parser-0.7.1/tests/ui/parse-fail/bad-pkg4/deps/bar/baz.wit +0 -3
  1217. data/ext/cargo-vendor/wit-parser-0.7.1/tests/ui/parse-fail/bad-pkg4/root.wit +0 -3
  1218. data/ext/cargo-vendor/wit-parser-0.7.1/tests/ui/parse-fail/bad-pkg4.wit.result +0 -5
  1219. data/ext/cargo-vendor/wit-parser-0.7.1/tests/ui/parse-fail/bad-pkg5/deps/bar/baz.wit +0 -2
  1220. data/ext/cargo-vendor/wit-parser-0.7.1/tests/ui/parse-fail/bad-pkg5/root.wit +0 -3
  1221. data/ext/cargo-vendor/wit-parser-0.7.1/tests/ui/parse-fail/bad-pkg5.wit.result +0 -5
  1222. data/ext/cargo-vendor/wit-parser-0.7.1/tests/ui/parse-fail/bad-pkg6/deps/bar/baz.wit +0 -0
  1223. data/ext/cargo-vendor/wit-parser-0.7.1/tests/ui/parse-fail/bad-pkg6/root.wit +0 -3
  1224. data/ext/cargo-vendor/wit-parser-0.7.1/tests/ui/parse-fail/bad-pkg6.wit.result +0 -5
  1225. data/ext/cargo-vendor/wit-parser-0.7.1/tests/ui/parse-fail/bad-world-type1.wit +0 -4
  1226. data/ext/cargo-vendor/wit-parser-0.7.1/tests/ui/parse-fail/bad-world-type1.wit.result +0 -5
  1227. data/ext/cargo-vendor/wit-parser-0.7.1/tests/ui/parse-fail/bad-world-type2.wit +0 -9
  1228. data/ext/cargo-vendor/wit-parser-0.7.1/tests/ui/parse-fail/bad-world-type2.wit.result +0 -5
  1229. data/ext/cargo-vendor/wit-parser-0.7.1/tests/ui/parse-fail/cycle.wit +0 -5
  1230. data/ext/cargo-vendor/wit-parser-0.7.1/tests/ui/parse-fail/cycle.wit.result +0 -5
  1231. data/ext/cargo-vendor/wit-parser-0.7.1/tests/ui/parse-fail/cycle2.wit +0 -6
  1232. data/ext/cargo-vendor/wit-parser-0.7.1/tests/ui/parse-fail/cycle2.wit.result +0 -5
  1233. data/ext/cargo-vendor/wit-parser-0.7.1/tests/ui/parse-fail/cycle3.wit +0 -6
  1234. data/ext/cargo-vendor/wit-parser-0.7.1/tests/ui/parse-fail/cycle3.wit.result +0 -5
  1235. data/ext/cargo-vendor/wit-parser-0.7.1/tests/ui/parse-fail/cycle4.wit +0 -6
  1236. data/ext/cargo-vendor/wit-parser-0.7.1/tests/ui/parse-fail/cycle4.wit.result +0 -5
  1237. data/ext/cargo-vendor/wit-parser-0.7.1/tests/ui/parse-fail/cycle5.wit +0 -6
  1238. data/ext/cargo-vendor/wit-parser-0.7.1/tests/ui/parse-fail/cycle5.wit.result +0 -5
  1239. data/ext/cargo-vendor/wit-parser-0.7.1/tests/ui/parse-fail/default-interface1.wit +0 -3
  1240. data/ext/cargo-vendor/wit-parser-0.7.1/tests/ui/parse-fail/default-interface1.wit.result +0 -5
  1241. data/ext/cargo-vendor/wit-parser-0.7.1/tests/ui/parse-fail/default-world1.wit +0 -3
  1242. data/ext/cargo-vendor/wit-parser-0.7.1/tests/ui/parse-fail/default-world1.wit.result +0 -5
  1243. data/ext/cargo-vendor/wit-parser-0.7.1/tests/ui/parse-fail/duplicate-functions.wit +0 -6
  1244. data/ext/cargo-vendor/wit-parser-0.7.1/tests/ui/parse-fail/duplicate-functions.wit.result +0 -5
  1245. data/ext/cargo-vendor/wit-parser-0.7.1/tests/ui/parse-fail/duplicate-interface.wit +0 -4
  1246. data/ext/cargo-vendor/wit-parser-0.7.1/tests/ui/parse-fail/duplicate-interface.wit.result +0 -5
  1247. data/ext/cargo-vendor/wit-parser-0.7.1/tests/ui/parse-fail/duplicate-type.wit +0 -6
  1248. data/ext/cargo-vendor/wit-parser-0.7.1/tests/ui/parse-fail/duplicate-type.wit.result +0 -5
  1249. data/ext/cargo-vendor/wit-parser-0.7.1/tests/ui/parse-fail/empty-enum.wit +0 -5
  1250. data/ext/cargo-vendor/wit-parser-0.7.1/tests/ui/parse-fail/empty-enum.wit.result +0 -5
  1251. data/ext/cargo-vendor/wit-parser-0.7.1/tests/ui/parse-fail/empty-union.wit +0 -5
  1252. data/ext/cargo-vendor/wit-parser-0.7.1/tests/ui/parse-fail/empty-union.wit.result +0 -5
  1253. data/ext/cargo-vendor/wit-parser-0.7.1/tests/ui/parse-fail/empty-variant1.wit +0 -5
  1254. data/ext/cargo-vendor/wit-parser-0.7.1/tests/ui/parse-fail/empty-variant1.wit.result +0 -5
  1255. data/ext/cargo-vendor/wit-parser-0.7.1/tests/ui/parse-fail/import-export-overlap1.wit +0 -4
  1256. data/ext/cargo-vendor/wit-parser-0.7.1/tests/ui/parse-fail/import-export-overlap1.wit.result +0 -5
  1257. data/ext/cargo-vendor/wit-parser-0.7.1/tests/ui/parse-fail/import-export-overlap2.wit +0 -4
  1258. data/ext/cargo-vendor/wit-parser-0.7.1/tests/ui/parse-fail/import-export-overlap2.wit.result +0 -5
  1259. data/ext/cargo-vendor/wit-parser-0.7.1/tests/ui/parse-fail/import-export-overlap3.wit +0 -11
  1260. data/ext/cargo-vendor/wit-parser-0.7.1/tests/ui/parse-fail/import-export-overlap3.wit.result +0 -6
  1261. data/ext/cargo-vendor/wit-parser-0.7.1/tests/ui/parse-fail/invalid-md.wit.result +0 -5
  1262. data/ext/cargo-vendor/wit-parser-0.7.1/tests/ui/parse-fail/invalid-type-reference.wit +0 -8
  1263. data/ext/cargo-vendor/wit-parser-0.7.1/tests/ui/parse-fail/invalid-type-reference.wit.result +0 -5
  1264. data/ext/cargo-vendor/wit-parser-0.7.1/tests/ui/parse-fail/invalid-type-reference2.wit +0 -4
  1265. data/ext/cargo-vendor/wit-parser-0.7.1/tests/ui/parse-fail/invalid-type-reference2.wit.result +0 -5
  1266. data/ext/cargo-vendor/wit-parser-0.7.1/tests/ui/parse-fail/invalid@filename.wit +0 -0
  1267. data/ext/cargo-vendor/wit-parser-0.7.1/tests/ui/parse-fail/invalid@filename.wit.result +0 -4
  1268. data/ext/cargo-vendor/wit-parser-0.7.1/tests/ui/parse-fail/pkg-cycle/deps/a1/root.wit +0 -3
  1269. data/ext/cargo-vendor/wit-parser-0.7.1/tests/ui/parse-fail/pkg-cycle/root.wit +0 -3
  1270. data/ext/cargo-vendor/wit-parser-0.7.1/tests/ui/parse-fail/pkg-cycle.wit.result +0 -5
  1271. data/ext/cargo-vendor/wit-parser-0.7.1/tests/ui/parse-fail/pkg-cycle2/deps/a1/root.wit +0 -3
  1272. data/ext/cargo-vendor/wit-parser-0.7.1/tests/ui/parse-fail/pkg-cycle2/deps/a2/root.wit +0 -3
  1273. data/ext/cargo-vendor/wit-parser-0.7.1/tests/ui/parse-fail/pkg-cycle2/root.wit +0 -3
  1274. data/ext/cargo-vendor/wit-parser-0.7.1/tests/ui/parse-fail/pkg-cycle2.wit.result +0 -5
  1275. data/ext/cargo-vendor/wit-parser-0.7.1/tests/ui/parse-fail/undefined-typed.wit +0 -5
  1276. data/ext/cargo-vendor/wit-parser-0.7.1/tests/ui/parse-fail/undefined-typed.wit.result +0 -5
  1277. data/ext/cargo-vendor/wit-parser-0.7.1/tests/ui/parse-fail/unknown-interface.wit +0 -5
  1278. data/ext/cargo-vendor/wit-parser-0.7.1/tests/ui/parse-fail/unknown-interface.wit.result +0 -5
  1279. data/ext/cargo-vendor/wit-parser-0.7.1/tests/ui/parse-fail/unresolved-interface1.wit +0 -5
  1280. data/ext/cargo-vendor/wit-parser-0.7.1/tests/ui/parse-fail/unresolved-interface1.wit.result +0 -5
  1281. data/ext/cargo-vendor/wit-parser-0.7.1/tests/ui/parse-fail/unresolved-interface2.wit +0 -6
  1282. data/ext/cargo-vendor/wit-parser-0.7.1/tests/ui/parse-fail/unresolved-interface2.wit.result +0 -5
  1283. data/ext/cargo-vendor/wit-parser-0.7.1/tests/ui/parse-fail/unresolved-interface3.wit +0 -5
  1284. data/ext/cargo-vendor/wit-parser-0.7.1/tests/ui/parse-fail/unresolved-interface3.wit.result +0 -5
  1285. data/ext/cargo-vendor/wit-parser-0.7.1/tests/ui/parse-fail/unresolved-interface4.wit +0 -5
  1286. data/ext/cargo-vendor/wit-parser-0.7.1/tests/ui/parse-fail/unresolved-interface4.wit.result +0 -5
  1287. data/ext/cargo-vendor/wit-parser-0.7.1/tests/ui/parse-fail/unresolved-interface5.wit +0 -5
  1288. data/ext/cargo-vendor/wit-parser-0.7.1/tests/ui/parse-fail/unresolved-interface5.wit.result +0 -5
  1289. data/ext/cargo-vendor/wit-parser-0.7.1/tests/ui/parse-fail/unresolved-use1.wit +0 -5
  1290. data/ext/cargo-vendor/wit-parser-0.7.1/tests/ui/parse-fail/unresolved-use1.wit.result +0 -5
  1291. data/ext/cargo-vendor/wit-parser-0.7.1/tests/ui/parse-fail/unresolved-use10/bar.wit +0 -3
  1292. data/ext/cargo-vendor/wit-parser-0.7.1/tests/ui/parse-fail/unresolved-use10.wit.result +0 -8
  1293. data/ext/cargo-vendor/wit-parser-0.7.1/tests/ui/parse-fail/unresolved-use11/bar.wit +0 -3
  1294. data/ext/cargo-vendor/wit-parser-0.7.1/tests/ui/parse-fail/unresolved-use11/foo.wit +0 -2
  1295. data/ext/cargo-vendor/wit-parser-0.7.1/tests/ui/parse-fail/unresolved-use11.wit.result +0 -8
  1296. data/ext/cargo-vendor/wit-parser-0.7.1/tests/ui/parse-fail/unresolved-use2.wit +0 -8
  1297. data/ext/cargo-vendor/wit-parser-0.7.1/tests/ui/parse-fail/unresolved-use2.wit.result +0 -5
  1298. data/ext/cargo-vendor/wit-parser-0.7.1/tests/ui/parse-fail/unresolved-use3.wit +0 -9
  1299. data/ext/cargo-vendor/wit-parser-0.7.1/tests/ui/parse-fail/unresolved-use3.wit.result +0 -5
  1300. data/ext/cargo-vendor/wit-parser-0.7.1/tests/ui/parse-fail/unresolved-use4.wit +0 -5
  1301. data/ext/cargo-vendor/wit-parser-0.7.1/tests/ui/parse-fail/unresolved-use4.wit.result +0 -5
  1302. data/ext/cargo-vendor/wit-parser-0.7.1/tests/ui/parse-fail/unresolved-use5.wit +0 -6
  1303. data/ext/cargo-vendor/wit-parser-0.7.1/tests/ui/parse-fail/unresolved-use5.wit.result +0 -5
  1304. data/ext/cargo-vendor/wit-parser-0.7.1/tests/ui/parse-fail/unresolved-use6.wit +0 -5
  1305. data/ext/cargo-vendor/wit-parser-0.7.1/tests/ui/parse-fail/unresolved-use6.wit.result +0 -5
  1306. data/ext/cargo-vendor/wit-parser-0.7.1/tests/ui/parse-fail/unresolved-use7.wit +0 -8
  1307. data/ext/cargo-vendor/wit-parser-0.7.1/tests/ui/parse-fail/unresolved-use7.wit.result +0 -5
  1308. data/ext/cargo-vendor/wit-parser-0.7.1/tests/ui/parse-fail/unresolved-use8.wit +0 -7
  1309. data/ext/cargo-vendor/wit-parser-0.7.1/tests/ui/parse-fail/unresolved-use8.wit.result +0 -5
  1310. data/ext/cargo-vendor/wit-parser-0.7.1/tests/ui/parse-fail/unresolved-use9.wit +0 -7
  1311. data/ext/cargo-vendor/wit-parser-0.7.1/tests/ui/parse-fail/unresolved-use9.wit.result +0 -5
  1312. data/ext/cargo-vendor/wit-parser-0.7.1/tests/ui/parse-fail/use-conflict.wit +0 -9
  1313. data/ext/cargo-vendor/wit-parser-0.7.1/tests/ui/parse-fail/use-conflict.wit.result +0 -5
  1314. data/ext/cargo-vendor/wit-parser-0.7.1/tests/ui/parse-fail/use-conflict2.wit +0 -11
  1315. data/ext/cargo-vendor/wit-parser-0.7.1/tests/ui/parse-fail/use-conflict2.wit.result +0 -5
  1316. data/ext/cargo-vendor/wit-parser-0.7.1/tests/ui/parse-fail/use-conflict3.wit +0 -11
  1317. data/ext/cargo-vendor/wit-parser-0.7.1/tests/ui/parse-fail/use-conflict3.wit.result +0 -5
  1318. data/ext/cargo-vendor/wit-parser-0.7.1/tests/ui/parse-fail/use-cycle1.wit +0 -5
  1319. data/ext/cargo-vendor/wit-parser-0.7.1/tests/ui/parse-fail/use-cycle1.wit.result +0 -5
  1320. data/ext/cargo-vendor/wit-parser-0.7.1/tests/ui/parse-fail/use-cycle2.wit +0 -5
  1321. data/ext/cargo-vendor/wit-parser-0.7.1/tests/ui/parse-fail/use-cycle2.wit.result +0 -5
  1322. data/ext/cargo-vendor/wit-parser-0.7.1/tests/ui/parse-fail/use-cycle3.wit +0 -6
  1323. data/ext/cargo-vendor/wit-parser-0.7.1/tests/ui/parse-fail/use-cycle3.wit.result +0 -5
  1324. data/ext/cargo-vendor/wit-parser-0.7.1/tests/ui/parse-fail/use-cycle4.wit +0 -13
  1325. data/ext/cargo-vendor/wit-parser-0.7.1/tests/ui/parse-fail/use-cycle4.wit.result +0 -5
  1326. data/ext/cargo-vendor/wit-parser-0.7.1/tests/ui/parse-fail/use-from-package-world.wit +0 -8
  1327. data/ext/cargo-vendor/wit-parser-0.7.1/tests/ui/parse-fail/use-from-package-world.wit.result +0 -5
  1328. data/ext/cargo-vendor/wit-parser-0.7.1/tests/ui/parse-fail/use-from-package-world2/bar.wit +0 -3
  1329. data/ext/cargo-vendor/wit-parser-0.7.1/tests/ui/parse-fail/use-from-package-world2/foo.wit +0 -2
  1330. data/ext/cargo-vendor/wit-parser-0.7.1/tests/ui/parse-fail/use-from-package-world2.wit.result +0 -8
  1331. data/ext/cargo-vendor/wit-parser-0.7.1/tests/ui/parse-fail/world-implicit-import1.wit +0 -10
  1332. data/ext/cargo-vendor/wit-parser-0.7.1/tests/ui/parse-fail/world-implicit-import1.wit.result +0 -6
  1333. data/ext/cargo-vendor/wit-parser-0.7.1/tests/ui/parse-fail/world-implicit-import2.wit +0 -9
  1334. data/ext/cargo-vendor/wit-parser-0.7.1/tests/ui/parse-fail/world-implicit-import2.wit.result +0 -5
  1335. data/ext/cargo-vendor/wit-parser-0.7.1/tests/ui/parse-fail/world-implicit-import3.wit +0 -9
  1336. data/ext/cargo-vendor/wit-parser-0.7.1/tests/ui/parse-fail/world-implicit-import3.wit.result +0 -5
  1337. data/ext/cargo-vendor/wit-parser-0.7.1/tests/ui/parse-fail/world-interface-clash.wit +0 -2
  1338. data/ext/cargo-vendor/wit-parser-0.7.1/tests/ui/parse-fail/world-interface-clash.wit.result +0 -5
  1339. data/ext/cargo-vendor/wit-parser-0.7.1/tests/ui/parse-fail/world-same-fields.wit +0 -9
  1340. data/ext/cargo-vendor/wit-parser-0.7.1/tests/ui/parse-fail/world-same-fields.wit.result +0 -5
  1341. data/ext/cargo-vendor/wit-parser-0.7.1/tests/ui/parse-fail/world-same-fields2.wit +0 -6
  1342. data/ext/cargo-vendor/wit-parser-0.7.1/tests/ui/parse-fail/world-same-fields2.wit.result +0 -5
  1343. data/ext/cargo-vendor/wit-parser-0.7.1/tests/ui/parse-fail/world-same-fields3.wit +0 -6
  1344. data/ext/cargo-vendor/wit-parser-0.7.1/tests/ui/parse-fail/world-same-fields3.wit.result +0 -5
  1345. data/ext/cargo-vendor/wit-parser-0.7.1/tests/ui/parse-fail/world-same-fields4.wit +0 -11
  1346. data/ext/cargo-vendor/wit-parser-0.7.1/tests/ui/parse-fail/world-same-fields4.wit.result +0 -8
  1347. data/ext/cargo-vendor/wit-parser-0.7.1/tests/ui/parse-fail/world-same-import.wit +0 -6
  1348. data/ext/cargo-vendor/wit-parser-0.7.1/tests/ui/parse-fail/world-same-import.wit.result +0 -5
  1349. data/ext/cargo-vendor/wit-parser-0.7.1/tests/ui/parse-fail/world-top-level-func.wit +0 -4
  1350. data/ext/cargo-vendor/wit-parser-0.7.1/tests/ui/parse-fail/world-top-level-func.wit.result +0 -5
  1351. data/ext/cargo-vendor/wit-parser-0.7.1/tests/ui/parse-fail/world-top-level-func2.wit +0 -3
  1352. data/ext/cargo-vendor/wit-parser-0.7.1/tests/ui/parse-fail/world-top-level-func2.wit.result +0 -5
  1353. data/ext/cargo-vendor/wit-parser-0.7.1/tests/ui/parse-fail/worlds-same-fields5.wit +0 -16
  1354. data/ext/cargo-vendor/wit-parser-0.7.1/tests/ui/parse-fail/worlds-same-fields5.wit.result +0 -9
  1355. data/ext/cargo-vendor/wit-parser-0.7.1/tests/ui/shared-types.wit +0 -8
  1356. data/ext/cargo-vendor/wit-parser-0.7.1/tests/ui/type-then-eof.wit +0 -3
  1357. data/ext/cargo-vendor/wit-parser-0.7.1/tests/ui/types.wit +0 -59
  1358. data/ext/cargo-vendor/wit-parser-0.7.1/tests/ui/use.wit +0 -33
  1359. data/ext/cargo-vendor/wit-parser-0.7.1/tests/ui/wasi.wit +0 -176
  1360. data/ext/cargo-vendor/wit-parser-0.7.1/tests/ui/world-diamond.wit +0 -20
  1361. data/ext/cargo-vendor/wit-parser-0.7.1/tests/ui/world-top-level-funcs.wit +0 -7
  1362. data/ext/cargo-vendor/wit-parser-0.7.1/tests/ui/worlds-with-types.wit +0 -32
  1363. data/ext/cargo-vendor/wit-parser-0.7.1/tests/ui/worlds.wit +0 -40
  1364. /data/ext/cargo-vendor/{cranelift-bforest-0.96.4 → cranelift-bforest-0.97.1}/LICENSE +0 -0
  1365. /data/ext/cargo-vendor/{cranelift-bforest-0.96.4 → cranelift-bforest-0.97.1}/README.md +0 -0
  1366. /data/ext/cargo-vendor/{cranelift-bforest-0.96.4 → cranelift-bforest-0.97.1}/src/lib.rs +0 -0
  1367. /data/ext/cargo-vendor/{cranelift-bforest-0.96.4 → cranelift-bforest-0.97.1}/src/map.rs +0 -0
  1368. /data/ext/cargo-vendor/{cranelift-bforest-0.96.4 → cranelift-bforest-0.97.1}/src/node.rs +0 -0
  1369. /data/ext/cargo-vendor/{cranelift-bforest-0.96.4 → cranelift-bforest-0.97.1}/src/path.rs +0 -0
  1370. /data/ext/cargo-vendor/{cranelift-bforest-0.96.4 → cranelift-bforest-0.97.1}/src/pool.rs +0 -0
  1371. /data/ext/cargo-vendor/{cranelift-bforest-0.96.4 → cranelift-bforest-0.97.1}/src/set.rs +0 -0
  1372. /data/ext/cargo-vendor/{cranelift-codegen-0.96.4 → cranelift-codegen-0.97.1}/LICENSE +0 -0
  1373. /data/ext/cargo-vendor/{cranelift-codegen-0.96.4 → cranelift-codegen-0.97.1}/README.md +0 -0
  1374. /data/ext/cargo-vendor/{cranelift-codegen-0.96.4 → cranelift-codegen-0.97.1}/build.rs +0 -0
  1375. /data/ext/cargo-vendor/{cranelift-codegen-0.96.4 → cranelift-codegen-0.97.1}/src/alias_analysis.rs +0 -0
  1376. /data/ext/cargo-vendor/{cranelift-codegen-0.96.4 → cranelift-codegen-0.97.1}/src/binemit/mod.rs +0 -0
  1377. /data/ext/cargo-vendor/{cranelift-codegen-0.96.4 → cranelift-codegen-0.97.1}/src/binemit/stack_map.rs +0 -0
  1378. /data/ext/cargo-vendor/{cranelift-codegen-0.96.4 → cranelift-codegen-0.97.1}/src/bitset.rs +0 -0
  1379. /data/ext/cargo-vendor/{cranelift-codegen-0.96.4 → cranelift-codegen-0.97.1}/src/cfg_printer.rs +0 -0
  1380. /data/ext/cargo-vendor/{cranelift-codegen-0.96.4 → cranelift-codegen-0.97.1}/src/constant_hash.rs +0 -0
  1381. /data/ext/cargo-vendor/{cranelift-codegen-0.96.4 → cranelift-codegen-0.97.1}/src/context.rs +0 -0
  1382. /data/ext/cargo-vendor/{cranelift-codegen-0.96.4 → cranelift-codegen-0.97.1}/src/ctxhash.rs +0 -0
  1383. /data/ext/cargo-vendor/{cranelift-codegen-0.96.4 → cranelift-codegen-0.97.1}/src/cursor.rs +0 -0
  1384. /data/ext/cargo-vendor/{cranelift-codegen-0.96.4 → cranelift-codegen-0.97.1}/src/data_value.rs +0 -0
  1385. /data/ext/cargo-vendor/{cranelift-codegen-0.96.4 → cranelift-codegen-0.97.1}/src/dbg.rs +0 -0
  1386. /data/ext/cargo-vendor/{cranelift-codegen-0.96.4 → cranelift-codegen-0.97.1}/src/dce.rs +0 -0
  1387. /data/ext/cargo-vendor/{cranelift-codegen-0.96.4 → cranelift-codegen-0.97.1}/src/dominator_tree.rs +0 -0
  1388. /data/ext/cargo-vendor/{cranelift-codegen-0.96.4 → cranelift-codegen-0.97.1}/src/egraph/cost.rs +0 -0
  1389. /data/ext/cargo-vendor/{cranelift-codegen-0.96.4 → cranelift-codegen-0.97.1}/src/egraph/domtree.rs +0 -0
  1390. /data/ext/cargo-vendor/{cranelift-codegen-0.96.4 → cranelift-codegen-0.97.1}/src/egraph/elaborate.rs +0 -0
  1391. /data/ext/cargo-vendor/{cranelift-codegen-0.96.4 → cranelift-codegen-0.97.1}/src/egraph.rs +0 -0
  1392. /data/ext/cargo-vendor/{cranelift-codegen-0.96.4 → cranelift-codegen-0.97.1}/src/flowgraph.rs +0 -0
  1393. /data/ext/cargo-vendor/{cranelift-codegen-0.96.4 → cranelift-codegen-0.97.1}/src/fx.rs +0 -0
  1394. /data/ext/cargo-vendor/{cranelift-codegen-0.96.4 → cranelift-codegen-0.97.1}/src/incremental_cache.rs +0 -0
  1395. /data/ext/cargo-vendor/{cranelift-codegen-0.96.4 → cranelift-codegen-0.97.1}/src/inst_predicates.rs +0 -0
  1396. /data/ext/cargo-vendor/{cranelift-codegen-0.96.4 → cranelift-codegen-0.97.1}/src/ir/atomic_rmw_op.rs +0 -0
  1397. /data/ext/cargo-vendor/{cranelift-codegen-0.96.4 → cranelift-codegen-0.97.1}/src/ir/builder.rs +0 -0
  1398. /data/ext/cargo-vendor/{cranelift-codegen-0.96.4 → cranelift-codegen-0.97.1}/src/ir/condcodes.rs +0 -0
  1399. /data/ext/cargo-vendor/{cranelift-codegen-0.96.4 → cranelift-codegen-0.97.1}/src/ir/constant.rs +0 -0
  1400. /data/ext/cargo-vendor/{cranelift-codegen-0.96.4 → cranelift-codegen-0.97.1}/src/ir/dfg.rs +0 -0
  1401. /data/ext/cargo-vendor/{cranelift-codegen-0.96.4 → cranelift-codegen-0.97.1}/src/ir/dynamic_type.rs +0 -0
  1402. /data/ext/cargo-vendor/{cranelift-codegen-0.96.4 → cranelift-codegen-0.97.1}/src/ir/entities.rs +0 -0
  1403. /data/ext/cargo-vendor/{cranelift-codegen-0.96.4 → cranelift-codegen-0.97.1}/src/ir/extfunc.rs +0 -0
  1404. /data/ext/cargo-vendor/{cranelift-codegen-0.96.4 → cranelift-codegen-0.97.1}/src/ir/extname.rs +0 -0
  1405. /data/ext/cargo-vendor/{cranelift-codegen-0.96.4 → cranelift-codegen-0.97.1}/src/ir/function.rs +0 -0
  1406. /data/ext/cargo-vendor/{cranelift-codegen-0.96.4 → cranelift-codegen-0.97.1}/src/ir/globalvalue.rs +0 -0
  1407. /data/ext/cargo-vendor/{cranelift-codegen-0.96.4 → cranelift-codegen-0.97.1}/src/ir/immediates.rs +0 -0
  1408. /data/ext/cargo-vendor/{cranelift-codegen-0.96.4 → cranelift-codegen-0.97.1}/src/ir/instructions.rs +0 -0
  1409. /data/ext/cargo-vendor/{cranelift-codegen-0.96.4 → cranelift-codegen-0.97.1}/src/ir/jumptable.rs +0 -0
  1410. /data/ext/cargo-vendor/{cranelift-codegen-0.96.4 → cranelift-codegen-0.97.1}/src/ir/known_symbol.rs +0 -0
  1411. /data/ext/cargo-vendor/{cranelift-codegen-0.96.4 → cranelift-codegen-0.97.1}/src/ir/layout.rs +0 -0
  1412. /data/ext/cargo-vendor/{cranelift-codegen-0.96.4 → cranelift-codegen-0.97.1}/src/ir/libcall.rs +0 -0
  1413. /data/ext/cargo-vendor/{cranelift-codegen-0.96.4 → cranelift-codegen-0.97.1}/src/ir/memflags.rs +0 -0
  1414. /data/ext/cargo-vendor/{cranelift-codegen-0.96.4 → cranelift-codegen-0.97.1}/src/ir/mod.rs +0 -0
  1415. /data/ext/cargo-vendor/{cranelift-codegen-0.96.4 → cranelift-codegen-0.97.1}/src/ir/progpoint.rs +0 -0
  1416. /data/ext/cargo-vendor/{cranelift-codegen-0.96.4 → cranelift-codegen-0.97.1}/src/ir/sourceloc.rs +0 -0
  1417. /data/ext/cargo-vendor/{cranelift-codegen-0.96.4 → cranelift-codegen-0.97.1}/src/ir/stackslot.rs +0 -0
  1418. /data/ext/cargo-vendor/{cranelift-codegen-0.96.4 → cranelift-codegen-0.97.1}/src/ir/table.rs +0 -0
  1419. /data/ext/cargo-vendor/{cranelift-codegen-0.96.4 → cranelift-codegen-0.97.1}/src/ir/types.rs +0 -0
  1420. /data/ext/cargo-vendor/{cranelift-codegen-0.96.4 → cranelift-codegen-0.97.1}/src/isa/aarch64/inst/args.rs +0 -0
  1421. /data/ext/cargo-vendor/{cranelift-codegen-0.96.4 → cranelift-codegen-0.97.1}/src/isa/aarch64/inst/regs.rs +0 -0
  1422. /data/ext/cargo-vendor/{cranelift-codegen-0.96.4 → cranelift-codegen-0.97.1}/src/isa/aarch64/inst/unwind/systemv.rs +0 -0
  1423. /data/ext/cargo-vendor/{cranelift-codegen-0.96.4 → cranelift-codegen-0.97.1}/src/isa/aarch64/inst/unwind.rs +0 -0
  1424. /data/ext/cargo-vendor/{cranelift-codegen-0.96.4 → cranelift-codegen-0.97.1}/src/isa/aarch64/inst_neon.isle +0 -0
  1425. /data/ext/cargo-vendor/{cranelift-codegen-0.96.4 → cranelift-codegen-0.97.1}/src/isa/aarch64/lower/isle/generated_code.rs +0 -0
  1426. /data/ext/cargo-vendor/{cranelift-codegen-0.96.4 → cranelift-codegen-0.97.1}/src/isa/aarch64/lower.rs +0 -0
  1427. /data/ext/cargo-vendor/{cranelift-codegen-0.96.4 → cranelift-codegen-0.97.1}/src/isa/aarch64/lower_dynamic_neon.isle +0 -0
  1428. /data/ext/cargo-vendor/{cranelift-codegen-0.96.4 → cranelift-codegen-0.97.1}/src/isa/aarch64/settings.rs +0 -0
  1429. /data/ext/cargo-vendor/{cranelift-codegen-0.96.4 → cranelift-codegen-0.97.1}/src/isa/call_conv.rs +0 -0
  1430. /data/ext/cargo-vendor/{cranelift-codegen-0.96.4 → cranelift-codegen-0.97.1}/src/isa/riscv64/inst/unwind.rs +0 -0
  1431. /data/ext/cargo-vendor/{cranelift-codegen-0.96.4 → cranelift-codegen-0.97.1}/src/isa/riscv64/lower/isle/generated_code.rs +0 -0
  1432. /data/ext/cargo-vendor/{cranelift-codegen-0.96.4 → cranelift-codegen-0.97.1}/src/isa/riscv64/lower.rs +0 -0
  1433. /data/ext/cargo-vendor/{cranelift-codegen-0.96.4 → cranelift-codegen-0.97.1}/src/isa/riscv64/settings.rs +0 -0
  1434. /data/ext/cargo-vendor/{cranelift-codegen-0.96.4 → cranelift-codegen-0.97.1}/src/isa/s390x/inst/args.rs +0 -0
  1435. /data/ext/cargo-vendor/{cranelift-codegen-0.96.4 → cranelift-codegen-0.97.1}/src/isa/s390x/inst/imms.rs +0 -0
  1436. /data/ext/cargo-vendor/{cranelift-codegen-0.96.4 → cranelift-codegen-0.97.1}/src/isa/s390x/inst/regs.rs +0 -0
  1437. /data/ext/cargo-vendor/{cranelift-codegen-0.96.4 → cranelift-codegen-0.97.1}/src/isa/s390x/inst/unwind/systemv.rs +0 -0
  1438. /data/ext/cargo-vendor/{cranelift-codegen-0.96.4 → cranelift-codegen-0.97.1}/src/isa/s390x/inst/unwind.rs +0 -0
  1439. /data/ext/cargo-vendor/{cranelift-codegen-0.96.4 → cranelift-codegen-0.97.1}/src/isa/s390x/lower/isle/generated_code.rs +0 -0
  1440. /data/ext/cargo-vendor/{cranelift-codegen-0.96.4 → cranelift-codegen-0.97.1}/src/isa/s390x/lower/isle.rs +0 -0
  1441. /data/ext/cargo-vendor/{cranelift-codegen-0.96.4 → cranelift-codegen-0.97.1}/src/isa/s390x/lower.rs +0 -0
  1442. /data/ext/cargo-vendor/{cranelift-codegen-0.96.4 → cranelift-codegen-0.97.1}/src/isa/s390x/settings.rs +0 -0
  1443. /data/ext/cargo-vendor/{cranelift-codegen-0.96.4 → cranelift-codegen-0.97.1}/src/isa/unwind/systemv.rs +0 -0
  1444. /data/ext/cargo-vendor/{cranelift-codegen-0.96.4 → cranelift-codegen-0.97.1}/src/isa/unwind/winx64.rs +0 -0
  1445. /data/ext/cargo-vendor/{cranelift-codegen-0.96.4 → cranelift-codegen-0.97.1}/src/isa/unwind.rs +0 -0
  1446. /data/ext/cargo-vendor/{cranelift-codegen-0.96.4 → cranelift-codegen-0.97.1}/src/isa/x64/encoding/mod.rs +0 -0
  1447. /data/ext/cargo-vendor/{cranelift-codegen-0.96.4 → cranelift-codegen-0.97.1}/src/isa/x64/inst/regs.rs +0 -0
  1448. /data/ext/cargo-vendor/{cranelift-codegen-0.96.4 → cranelift-codegen-0.97.1}/src/isa/x64/inst/unwind/systemv.rs +0 -0
  1449. /data/ext/cargo-vendor/{cranelift-codegen-0.96.4 → cranelift-codegen-0.97.1}/src/isa/x64/inst/unwind/winx64.rs +0 -0
  1450. /data/ext/cargo-vendor/{cranelift-codegen-0.96.4 → cranelift-codegen-0.97.1}/src/isa/x64/inst/unwind.rs +0 -0
  1451. /data/ext/cargo-vendor/{cranelift-codegen-0.96.4 → cranelift-codegen-0.97.1}/src/isa/x64/lower/isle/generated_code.rs +0 -0
  1452. /data/ext/cargo-vendor/{cranelift-codegen-0.96.4 → cranelift-codegen-0.97.1}/src/isa/x64/settings.rs +0 -0
  1453. /data/ext/cargo-vendor/{cranelift-codegen-0.96.4 → cranelift-codegen-0.97.1}/src/iterators.rs +0 -0
  1454. /data/ext/cargo-vendor/{cranelift-codegen-0.96.4 → cranelift-codegen-0.97.1}/src/legalizer/globalvalue.rs +0 -0
  1455. /data/ext/cargo-vendor/{cranelift-codegen-0.96.4 → cranelift-codegen-0.97.1}/src/legalizer/mod.rs +0 -0
  1456. /data/ext/cargo-vendor/{cranelift-codegen-0.96.4 → cranelift-codegen-0.97.1}/src/legalizer/table.rs +0 -0
  1457. /data/ext/cargo-vendor/{cranelift-codegen-0.96.4 → cranelift-codegen-0.97.1}/src/lib.rs +0 -0
  1458. /data/ext/cargo-vendor/{cranelift-codegen-0.96.4 → cranelift-codegen-0.97.1}/src/loop_analysis.rs +0 -0
  1459. /data/ext/cargo-vendor/{cranelift-codegen-0.96.4 → cranelift-codegen-0.97.1}/src/machinst/blockorder.rs +0 -0
  1460. /data/ext/cargo-vendor/{cranelift-codegen-0.96.4 → cranelift-codegen-0.97.1}/src/machinst/helpers.rs +0 -0
  1461. /data/ext/cargo-vendor/{cranelift-codegen-0.96.4 → cranelift-codegen-0.97.1}/src/machinst/inst_common.rs +0 -0
  1462. /data/ext/cargo-vendor/{cranelift-codegen-0.96.4 → cranelift-codegen-0.97.1}/src/machinst/valueregs.rs +0 -0
  1463. /data/ext/cargo-vendor/{cranelift-codegen-0.96.4 → cranelift-codegen-0.97.1}/src/nan_canonicalization.rs +0 -0
  1464. /data/ext/cargo-vendor/{cranelift-codegen-0.96.4 → cranelift-codegen-0.97.1}/src/opts/README.md +0 -0
  1465. /data/ext/cargo-vendor/{cranelift-codegen-0.96.4 → cranelift-codegen-0.97.1}/src/opts/arithmetic.isle +0 -0
  1466. /data/ext/cargo-vendor/{cranelift-codegen-0.96.4 → cranelift-codegen-0.97.1}/src/opts/bitops.isle +0 -0
  1467. /data/ext/cargo-vendor/{cranelift-codegen-0.96.4 → cranelift-codegen-0.97.1}/src/opts/cprop.isle +0 -0
  1468. /data/ext/cargo-vendor/{cranelift-codegen-0.96.4 → cranelift-codegen-0.97.1}/src/opts/extends.isle +0 -0
  1469. /data/ext/cargo-vendor/{cranelift-codegen-0.96.4 → cranelift-codegen-0.97.1}/src/opts/generated_code.rs +0 -0
  1470. /data/ext/cargo-vendor/{cranelift-codegen-0.96.4 → cranelift-codegen-0.97.1}/src/opts/icmp.isle +0 -0
  1471. /data/ext/cargo-vendor/{cranelift-codegen-0.96.4 → cranelift-codegen-0.97.1}/src/opts/remat.isle +0 -0
  1472. /data/ext/cargo-vendor/{cranelift-codegen-0.96.4 → cranelift-codegen-0.97.1}/src/opts/selects.isle +0 -0
  1473. /data/ext/cargo-vendor/{cranelift-codegen-0.96.4 → cranelift-codegen-0.97.1}/src/opts/shifts.isle +0 -0
  1474. /data/ext/cargo-vendor/{cranelift-codegen-0.96.4 → cranelift-codegen-0.97.1}/src/opts.rs +0 -0
  1475. /data/ext/cargo-vendor/{cranelift-codegen-0.96.4 → cranelift-codegen-0.97.1}/src/prelude_opt.isle +0 -0
  1476. /data/ext/cargo-vendor/{cranelift-codegen-0.96.4 → cranelift-codegen-0.97.1}/src/print_errors.rs +0 -0
  1477. /data/ext/cargo-vendor/{cranelift-codegen-0.96.4 → cranelift-codegen-0.97.1}/src/remove_constant_phis.rs +0 -0
  1478. /data/ext/cargo-vendor/{cranelift-codegen-0.96.4 → cranelift-codegen-0.97.1}/src/result.rs +0 -0
  1479. /data/ext/cargo-vendor/{cranelift-codegen-0.96.4 → cranelift-codegen-0.97.1}/src/scoped_hash_map.rs +0 -0
  1480. /data/ext/cargo-vendor/{cranelift-codegen-0.96.4 → cranelift-codegen-0.97.1}/src/souper_harvest.rs +0 -0
  1481. /data/ext/cargo-vendor/{cranelift-codegen-0.96.4 → cranelift-codegen-0.97.1}/src/timing.rs +0 -0
  1482. /data/ext/cargo-vendor/{cranelift-codegen-0.96.4 → cranelift-codegen-0.97.1}/src/unionfind.rs +0 -0
  1483. /data/ext/cargo-vendor/{cranelift-codegen-0.96.4 → cranelift-codegen-0.97.1}/src/unreachable_code.rs +0 -0
  1484. /data/ext/cargo-vendor/{cranelift-codegen-0.96.4 → cranelift-codegen-0.97.1}/src/value_label.rs +0 -0
  1485. /data/ext/cargo-vendor/{cranelift-codegen-0.96.4 → cranelift-codegen-0.97.1}/src/write.rs +0 -0
  1486. /data/ext/cargo-vendor/{cranelift-codegen-meta-0.96.4 → cranelift-codegen-meta-0.97.1}/LICENSE +0 -0
  1487. /data/ext/cargo-vendor/{cranelift-codegen-meta-0.96.4 → cranelift-codegen-meta-0.97.1}/README.md +0 -0
  1488. /data/ext/cargo-vendor/{cranelift-codegen-meta-0.96.4 → cranelift-codegen-meta-0.97.1}/src/cdsl/formats.rs +0 -0
  1489. /data/ext/cargo-vendor/{cranelift-codegen-meta-0.96.4 → cranelift-codegen-meta-0.97.1}/src/cdsl/instructions.rs +0 -0
  1490. /data/ext/cargo-vendor/{cranelift-codegen-meta-0.96.4 → cranelift-codegen-meta-0.97.1}/src/cdsl/isa.rs +0 -0
  1491. /data/ext/cargo-vendor/{cranelift-codegen-meta-0.96.4 → cranelift-codegen-meta-0.97.1}/src/cdsl/mod.rs +0 -0
  1492. /data/ext/cargo-vendor/{cranelift-codegen-meta-0.96.4 → cranelift-codegen-meta-0.97.1}/src/cdsl/operands.rs +0 -0
  1493. /data/ext/cargo-vendor/{cranelift-codegen-meta-0.96.4 → cranelift-codegen-meta-0.97.1}/src/cdsl/settings.rs +0 -0
  1494. /data/ext/cargo-vendor/{cranelift-codegen-meta-0.96.4 → cranelift-codegen-meta-0.97.1}/src/cdsl/types.rs +0 -0
  1495. /data/ext/cargo-vendor/{cranelift-codegen-meta-0.96.4 → cranelift-codegen-meta-0.97.1}/src/cdsl/typevar.rs +0 -0
  1496. /data/ext/cargo-vendor/{cranelift-codegen-meta-0.96.4 → cranelift-codegen-meta-0.97.1}/src/constant_hash.rs +0 -0
  1497. /data/ext/cargo-vendor/{cranelift-codegen-meta-0.96.4 → cranelift-codegen-meta-0.97.1}/src/error.rs +0 -0
  1498. /data/ext/cargo-vendor/{cranelift-codegen-meta-0.96.4 → cranelift-codegen-meta-0.97.1}/src/gen_inst.rs +0 -0
  1499. /data/ext/cargo-vendor/{cranelift-codegen-meta-0.96.4 → cranelift-codegen-meta-0.97.1}/src/gen_settings.rs +0 -0
  1500. /data/ext/cargo-vendor/{cranelift-codegen-meta-0.96.4 → cranelift-codegen-meta-0.97.1}/src/gen_types.rs +0 -0
  1501. /data/ext/cargo-vendor/{cranelift-codegen-meta-0.96.4 → cranelift-codegen-meta-0.97.1}/src/isa/arm64.rs +0 -0
  1502. /data/ext/cargo-vendor/{cranelift-codegen-meta-0.96.4 → cranelift-codegen-meta-0.97.1}/src/isa/mod.rs +0 -0
  1503. /data/ext/cargo-vendor/{cranelift-codegen-meta-0.96.4 → cranelift-codegen-meta-0.97.1}/src/isa/riscv64.rs +0 -0
  1504. /data/ext/cargo-vendor/{cranelift-codegen-meta-0.96.4 → cranelift-codegen-meta-0.97.1}/src/isa/s390x.rs +0 -0
  1505. /data/ext/cargo-vendor/{cranelift-codegen-meta-0.96.4 → cranelift-codegen-meta-0.97.1}/src/lib.rs +0 -0
  1506. /data/ext/cargo-vendor/{cranelift-codegen-meta-0.96.4 → cranelift-codegen-meta-0.97.1}/src/shared/entities.rs +0 -0
  1507. /data/ext/cargo-vendor/{cranelift-codegen-meta-0.96.4 → cranelift-codegen-meta-0.97.1}/src/shared/formats.rs +0 -0
  1508. /data/ext/cargo-vendor/{cranelift-codegen-meta-0.96.4 → cranelift-codegen-meta-0.97.1}/src/shared/immediates.rs +0 -0
  1509. /data/ext/cargo-vendor/{cranelift-codegen-meta-0.96.4 → cranelift-codegen-meta-0.97.1}/src/shared/instructions.rs +0 -0
  1510. /data/ext/cargo-vendor/{cranelift-codegen-meta-0.96.4 → cranelift-codegen-meta-0.97.1}/src/shared/mod.rs +0 -0
  1511. /data/ext/cargo-vendor/{cranelift-codegen-meta-0.96.4 → cranelift-codegen-meta-0.97.1}/src/shared/types.rs +0 -0
  1512. /data/ext/cargo-vendor/{cranelift-codegen-meta-0.96.4 → cranelift-codegen-meta-0.97.1}/src/srcgen.rs +0 -0
  1513. /data/ext/cargo-vendor/{cranelift-codegen-meta-0.96.4 → cranelift-codegen-meta-0.97.1}/src/unique_table.rs +0 -0
  1514. /data/ext/cargo-vendor/{cranelift-codegen-shared-0.96.4 → cranelift-codegen-shared-0.97.1}/LICENSE +0 -0
  1515. /data/ext/cargo-vendor/{cranelift-codegen-shared-0.96.4 → cranelift-codegen-shared-0.97.1}/README.md +0 -0
  1516. /data/ext/cargo-vendor/{cranelift-codegen-shared-0.96.4 → cranelift-codegen-shared-0.97.1}/src/constant_hash.rs +0 -0
  1517. /data/ext/cargo-vendor/{cranelift-codegen-shared-0.96.4 → cranelift-codegen-shared-0.97.1}/src/constants.rs +0 -0
  1518. /data/ext/cargo-vendor/{cranelift-codegen-shared-0.96.4 → cranelift-codegen-shared-0.97.1}/src/lib.rs +0 -0
  1519. /data/ext/cargo-vendor/{cranelift-control-0.96.4 → cranelift-control-0.97.1}/LICENSE +0 -0
  1520. /data/ext/cargo-vendor/{cranelift-control-0.96.4 → cranelift-control-0.97.1}/README.md +0 -0
  1521. /data/ext/cargo-vendor/{cranelift-entity-0.96.4 → cranelift-entity-0.97.1}/LICENSE +0 -0
  1522. /data/ext/cargo-vendor/{cranelift-entity-0.96.4 → cranelift-entity-0.97.1}/README.md +0 -0
  1523. /data/ext/cargo-vendor/{cranelift-entity-0.96.4 → cranelift-entity-0.97.1}/src/boxed_slice.rs +0 -0
  1524. /data/ext/cargo-vendor/{cranelift-entity-0.96.4 → cranelift-entity-0.97.1}/src/iter.rs +0 -0
  1525. /data/ext/cargo-vendor/{cranelift-entity-0.96.4 → cranelift-entity-0.97.1}/src/keys.rs +0 -0
  1526. /data/ext/cargo-vendor/{cranelift-entity-0.96.4 → cranelift-entity-0.97.1}/src/lib.rs +0 -0
  1527. /data/ext/cargo-vendor/{cranelift-entity-0.96.4 → cranelift-entity-0.97.1}/src/map.rs +0 -0
  1528. /data/ext/cargo-vendor/{cranelift-entity-0.96.4 → cranelift-entity-0.97.1}/src/packed_option.rs +0 -0
  1529. /data/ext/cargo-vendor/{cranelift-entity-0.96.4 → cranelift-entity-0.97.1}/src/primary.rs +0 -0
  1530. /data/ext/cargo-vendor/{cranelift-entity-0.96.4 → cranelift-entity-0.97.1}/src/set.rs +0 -0
  1531. /data/ext/cargo-vendor/{cranelift-entity-0.96.4 → cranelift-entity-0.97.1}/src/sparse.rs +0 -0
  1532. /data/ext/cargo-vendor/{cranelift-frontend-0.96.4 → cranelift-frontend-0.97.1}/LICENSE +0 -0
  1533. /data/ext/cargo-vendor/{cranelift-frontend-0.96.4 → cranelift-frontend-0.97.1}/README.md +0 -0
  1534. /data/ext/cargo-vendor/{cranelift-frontend-0.96.4 → cranelift-frontend-0.97.1}/src/frontend.rs +0 -0
  1535. /data/ext/cargo-vendor/{cranelift-frontend-0.96.4 → cranelift-frontend-0.97.1}/src/lib.rs +0 -0
  1536. /data/ext/cargo-vendor/{cranelift-frontend-0.96.4 → cranelift-frontend-0.97.1}/src/ssa.rs +0 -0
  1537. /data/ext/cargo-vendor/{cranelift-frontend-0.96.4 → cranelift-frontend-0.97.1}/src/switch.rs +0 -0
  1538. /data/ext/cargo-vendor/{cranelift-frontend-0.96.4 → cranelift-frontend-0.97.1}/src/variable.rs +0 -0
  1539. /data/ext/cargo-vendor/{cranelift-isle-0.96.4 → cranelift-isle-0.97.1}/README.md +0 -0
  1540. /data/ext/cargo-vendor/{cranelift-isle-0.96.4 → cranelift-isle-0.97.1}/build.rs +0 -0
  1541. /data/ext/cargo-vendor/{cranelift-isle-0.96.4 → cranelift-isle-0.97.1}/isle_examples/fail/bad_converters.isle +0 -0
  1542. /data/ext/cargo-vendor/{cranelift-isle-0.96.4 → cranelift-isle-0.97.1}/isle_examples/fail/bound_var_type_mismatch.isle +0 -0
  1543. /data/ext/cargo-vendor/{cranelift-isle-0.96.4 → cranelift-isle-0.97.1}/isle_examples/fail/converter_extractor_constructor.isle +0 -0
  1544. /data/ext/cargo-vendor/{cranelift-isle-0.96.4 → cranelift-isle-0.97.1}/isle_examples/fail/error1.isle +0 -0
  1545. /data/ext/cargo-vendor/{cranelift-isle-0.96.4 → cranelift-isle-0.97.1}/isle_examples/fail/extra_parens.isle +0 -0
  1546. /data/ext/cargo-vendor/{cranelift-isle-0.96.4 → cranelift-isle-0.97.1}/isle_examples/fail/impure_expression.isle +0 -0
  1547. /data/ext/cargo-vendor/{cranelift-isle-0.96.4 → cranelift-isle-0.97.1}/isle_examples/fail/impure_rhs.isle +0 -0
  1548. /data/ext/cargo-vendor/{cranelift-isle-0.96.4 → cranelift-isle-0.97.1}/isle_examples/fail/multi_internal_etor.isle +0 -0
  1549. /data/ext/cargo-vendor/{cranelift-isle-0.96.4 → cranelift-isle-0.97.1}/isle_examples/fail/multi_prio.isle +0 -0
  1550. /data/ext/cargo-vendor/{cranelift-isle-0.96.4 → cranelift-isle-0.97.1}/isle_examples/link/borrows.isle +0 -0
  1551. /data/ext/cargo-vendor/{cranelift-isle-0.96.4 → cranelift-isle-0.97.1}/isle_examples/link/borrows_main.rs +0 -0
  1552. /data/ext/cargo-vendor/{cranelift-isle-0.96.4 → cranelift-isle-0.97.1}/isle_examples/link/iflets.isle +0 -0
  1553. /data/ext/cargo-vendor/{cranelift-isle-0.96.4 → cranelift-isle-0.97.1}/isle_examples/link/iflets_main.rs +0 -0
  1554. /data/ext/cargo-vendor/{cranelift-isle-0.96.4 → cranelift-isle-0.97.1}/isle_examples/link/multi_constructor.isle +0 -0
  1555. /data/ext/cargo-vendor/{cranelift-isle-0.96.4 → cranelift-isle-0.97.1}/isle_examples/link/multi_constructor_main.rs +0 -0
  1556. /data/ext/cargo-vendor/{cranelift-isle-0.96.4 → cranelift-isle-0.97.1}/isle_examples/link/multi_extractor.isle +0 -0
  1557. /data/ext/cargo-vendor/{cranelift-isle-0.96.4 → cranelift-isle-0.97.1}/isle_examples/link/multi_extractor_main.rs +0 -0
  1558. /data/ext/cargo-vendor/{cranelift-isle-0.96.4 → cranelift-isle-0.97.1}/isle_examples/link/test.isle +0 -0
  1559. /data/ext/cargo-vendor/{cranelift-isle-0.96.4 → cranelift-isle-0.97.1}/isle_examples/link/test_main.rs +0 -0
  1560. /data/ext/cargo-vendor/{cranelift-isle-0.96.4 → cranelift-isle-0.97.1}/isle_examples/pass/bound_var.isle +0 -0
  1561. /data/ext/cargo-vendor/{cranelift-isle-0.96.4 → cranelift-isle-0.97.1}/isle_examples/pass/construct_and_extract.isle +0 -0
  1562. /data/ext/cargo-vendor/{cranelift-isle-0.96.4 → cranelift-isle-0.97.1}/isle_examples/pass/conversions.isle +0 -0
  1563. /data/ext/cargo-vendor/{cranelift-isle-0.96.4 → cranelift-isle-0.97.1}/isle_examples/pass/conversions_extern.isle +0 -0
  1564. /data/ext/cargo-vendor/{cranelift-isle-0.96.4 → cranelift-isle-0.97.1}/isle_examples/pass/let.isle +0 -0
  1565. /data/ext/cargo-vendor/{cranelift-isle-0.96.4 → cranelift-isle-0.97.1}/isle_examples/pass/nodebug.isle +0 -0
  1566. /data/ext/cargo-vendor/{cranelift-isle-0.96.4 → cranelift-isle-0.97.1}/isle_examples/pass/prio_trie_bug.isle +0 -0
  1567. /data/ext/cargo-vendor/{cranelift-isle-0.96.4 → cranelift-isle-0.97.1}/isle_examples/pass/test2.isle +0 -0
  1568. /data/ext/cargo-vendor/{cranelift-isle-0.96.4 → cranelift-isle-0.97.1}/isle_examples/pass/test3.isle +0 -0
  1569. /data/ext/cargo-vendor/{cranelift-isle-0.96.4 → cranelift-isle-0.97.1}/isle_examples/pass/test4.isle +0 -0
  1570. /data/ext/cargo-vendor/{cranelift-isle-0.96.4 → cranelift-isle-0.97.1}/isle_examples/pass/tutorial.isle +0 -0
  1571. /data/ext/cargo-vendor/{cranelift-isle-0.96.4 → cranelift-isle-0.97.1}/isle_examples/run/iconst.isle +0 -0
  1572. /data/ext/cargo-vendor/{cranelift-isle-0.96.4 → cranelift-isle-0.97.1}/isle_examples/run/iconst_main.rs +0 -0
  1573. /data/ext/cargo-vendor/{cranelift-isle-0.96.4 → cranelift-isle-0.97.1}/isle_examples/run/let_shadowing.isle +0 -0
  1574. /data/ext/cargo-vendor/{cranelift-isle-0.96.4 → cranelift-isle-0.97.1}/isle_examples/run/let_shadowing_main.rs +0 -0
  1575. /data/ext/cargo-vendor/{cranelift-isle-0.96.4 → cranelift-isle-0.97.1}/src/ast.rs +0 -0
  1576. /data/ext/cargo-vendor/{cranelift-isle-0.96.4 → cranelift-isle-0.97.1}/src/codegen.rs +0 -0
  1577. /data/ext/cargo-vendor/{cranelift-isle-0.96.4 → cranelift-isle-0.97.1}/src/compile.rs +0 -0
  1578. /data/ext/cargo-vendor/{cranelift-isle-0.96.4 → cranelift-isle-0.97.1}/src/error.rs +0 -0
  1579. /data/ext/cargo-vendor/{cranelift-isle-0.96.4 → cranelift-isle-0.97.1}/src/lexer.rs +0 -0
  1580. /data/ext/cargo-vendor/{cranelift-isle-0.96.4 → cranelift-isle-0.97.1}/src/lib.rs +0 -0
  1581. /data/ext/cargo-vendor/{cranelift-isle-0.96.4 → cranelift-isle-0.97.1}/src/log.rs +0 -0
  1582. /data/ext/cargo-vendor/{cranelift-isle-0.96.4 → cranelift-isle-0.97.1}/src/overlap.rs +0 -0
  1583. /data/ext/cargo-vendor/{cranelift-isle-0.96.4 → cranelift-isle-0.97.1}/src/parser.rs +0 -0
  1584. /data/ext/cargo-vendor/{cranelift-isle-0.96.4 → cranelift-isle-0.97.1}/src/sema.rs +0 -0
  1585. /data/ext/cargo-vendor/{cranelift-isle-0.96.4 → cranelift-isle-0.97.1}/src/serialize.rs +0 -0
  1586. /data/ext/cargo-vendor/{cranelift-isle-0.96.4 → cranelift-isle-0.97.1}/src/trie_again.rs +0 -0
  1587. /data/ext/cargo-vendor/{cranelift-isle-0.96.4 → cranelift-isle-0.97.1}/tests/run_tests.rs +0 -0
  1588. /data/ext/cargo-vendor/{cranelift-native-0.96.4 → cranelift-native-0.97.1}/LICENSE +0 -0
  1589. /data/ext/cargo-vendor/{cranelift-native-0.96.4 → cranelift-native-0.97.1}/README.md +0 -0
  1590. /data/ext/cargo-vendor/{cranelift-native-0.96.4 → cranelift-native-0.97.1}/src/riscv.rs +0 -0
  1591. /data/ext/cargo-vendor/{cranelift-wasm-0.96.4 → cranelift-wasm-0.97.1}/LICENSE +0 -0
  1592. /data/ext/cargo-vendor/{cranelift-wasm-0.96.4 → cranelift-wasm-0.97.1}/README.md +0 -0
  1593. /data/ext/cargo-vendor/{cranelift-wasm-0.96.4 → cranelift-wasm-0.97.1}/src/code_translator/bounds_checks.rs +0 -0
  1594. /data/ext/cargo-vendor/{cranelift-wasm-0.96.4 → cranelift-wasm-0.97.1}/src/environ/mod.rs +0 -0
  1595. /data/ext/cargo-vendor/{cranelift-wasm-0.96.4 → cranelift-wasm-0.97.1}/src/heap.rs +0 -0
  1596. /data/ext/cargo-vendor/{cranelift-wasm-0.96.4 → cranelift-wasm-0.97.1}/src/lib.rs +0 -0
  1597. /data/ext/cargo-vendor/{cranelift-wasm-0.96.4 → cranelift-wasm-0.97.1}/src/module_translator.rs +0 -0
  1598. /data/ext/cargo-vendor/{cranelift-wasm-0.96.4 → cranelift-wasm-0.97.1}/src/state.rs +0 -0
  1599. /data/ext/cargo-vendor/{cranelift-wasm-0.96.4 → cranelift-wasm-0.97.1}/tests/wasm_testsuite.rs +0 -0
  1600. /data/ext/cargo-vendor/{cranelift-wasm-0.96.4 → cranelift-wasm-0.97.1}/wasmtests/arith.wat +0 -0
  1601. /data/ext/cargo-vendor/{cranelift-wasm-0.96.4 → cranelift-wasm-0.97.1}/wasmtests/br_table.wat +0 -0
  1602. /data/ext/cargo-vendor/{cranelift-wasm-0.96.4 → cranelift-wasm-0.97.1}/wasmtests/call-simd.wat +0 -0
  1603. /data/ext/cargo-vendor/{cranelift-wasm-0.96.4 → cranelift-wasm-0.97.1}/wasmtests/call.wat +0 -0
  1604. /data/ext/cargo-vendor/{cranelift-wasm-0.96.4 → cranelift-wasm-0.97.1}/wasmtests/embenchen_fannkuch.wat +0 -0
  1605. /data/ext/cargo-vendor/{cranelift-wasm-0.96.4 → cranelift-wasm-0.97.1}/wasmtests/embenchen_fasta.wat +0 -0
  1606. /data/ext/cargo-vendor/{cranelift-wasm-0.96.4 → cranelift-wasm-0.97.1}/wasmtests/embenchen_ifs.wat +0 -0
  1607. /data/ext/cargo-vendor/{cranelift-wasm-0.96.4 → cranelift-wasm-0.97.1}/wasmtests/embenchen_primes.wat +0 -0
  1608. /data/ext/cargo-vendor/{cranelift-wasm-0.96.4 → cranelift-wasm-0.97.1}/wasmtests/fac-multi-value.wat +0 -0
  1609. /data/ext/cargo-vendor/{cranelift-wasm-0.96.4 → cranelift-wasm-0.97.1}/wasmtests/fibonacci.wat +0 -0
  1610. /data/ext/cargo-vendor/{cranelift-wasm-0.96.4 → cranelift-wasm-0.97.1}/wasmtests/globals.wat +0 -0
  1611. /data/ext/cargo-vendor/{cranelift-wasm-0.96.4 → cranelift-wasm-0.97.1}/wasmtests/icall-simd.wat +0 -0
  1612. /data/ext/cargo-vendor/{cranelift-wasm-0.96.4 → cranelift-wasm-0.97.1}/wasmtests/icall.wat +0 -0
  1613. /data/ext/cargo-vendor/{cranelift-wasm-0.96.4 → cranelift-wasm-0.97.1}/wasmtests/if-reachability-translation-0.wat +0 -0
  1614. /data/ext/cargo-vendor/{cranelift-wasm-0.96.4 → cranelift-wasm-0.97.1}/wasmtests/if-reachability-translation-1.wat +0 -0
  1615. /data/ext/cargo-vendor/{cranelift-wasm-0.96.4 → cranelift-wasm-0.97.1}/wasmtests/if-reachability-translation-2.wat +0 -0
  1616. /data/ext/cargo-vendor/{cranelift-wasm-0.96.4 → cranelift-wasm-0.97.1}/wasmtests/if-reachability-translation-3.wat +0 -0
  1617. /data/ext/cargo-vendor/{cranelift-wasm-0.96.4 → cranelift-wasm-0.97.1}/wasmtests/if-reachability-translation-4.wat +0 -0
  1618. /data/ext/cargo-vendor/{cranelift-wasm-0.96.4 → cranelift-wasm-0.97.1}/wasmtests/if-reachability-translation-5.wat +0 -0
  1619. /data/ext/cargo-vendor/{cranelift-wasm-0.96.4 → cranelift-wasm-0.97.1}/wasmtests/if-reachability-translation-6.wat +0 -0
  1620. /data/ext/cargo-vendor/{cranelift-wasm-0.96.4 → cranelift-wasm-0.97.1}/wasmtests/if-unreachable-else-params-2.wat +0 -0
  1621. /data/ext/cargo-vendor/{cranelift-wasm-0.96.4 → cranelift-wasm-0.97.1}/wasmtests/if-unreachable-else-params.wat +0 -0
  1622. /data/ext/cargo-vendor/{cranelift-wasm-0.96.4 → cranelift-wasm-0.97.1}/wasmtests/issue-1306-name-section-with-u32-max-function-index.wasm +0 -0
  1623. /data/ext/cargo-vendor/{cranelift-wasm-0.96.4 → cranelift-wasm-0.97.1}/wasmtests/memory.wat +0 -0
  1624. /data/ext/cargo-vendor/{cranelift-wasm-0.96.4 → cranelift-wasm-0.97.1}/wasmtests/multi-0.wat +0 -0
  1625. /data/ext/cargo-vendor/{cranelift-wasm-0.96.4 → cranelift-wasm-0.97.1}/wasmtests/multi-1.wat +0 -0
  1626. /data/ext/cargo-vendor/{cranelift-wasm-0.96.4 → cranelift-wasm-0.97.1}/wasmtests/multi-10.wat +0 -0
  1627. /data/ext/cargo-vendor/{cranelift-wasm-0.96.4 → cranelift-wasm-0.97.1}/wasmtests/multi-11.wat +0 -0
  1628. /data/ext/cargo-vendor/{cranelift-wasm-0.96.4 → cranelift-wasm-0.97.1}/wasmtests/multi-12.wat +0 -0
  1629. /data/ext/cargo-vendor/{cranelift-wasm-0.96.4 → cranelift-wasm-0.97.1}/wasmtests/multi-13.wat +0 -0
  1630. /data/ext/cargo-vendor/{cranelift-wasm-0.96.4 → cranelift-wasm-0.97.1}/wasmtests/multi-14.wat +0 -0
  1631. /data/ext/cargo-vendor/{cranelift-wasm-0.96.4 → cranelift-wasm-0.97.1}/wasmtests/multi-15.wat +0 -0
  1632. /data/ext/cargo-vendor/{cranelift-wasm-0.96.4 → cranelift-wasm-0.97.1}/wasmtests/multi-16.wat +0 -0
  1633. /data/ext/cargo-vendor/{cranelift-wasm-0.96.4 → cranelift-wasm-0.97.1}/wasmtests/multi-17.wat +0 -0
  1634. /data/ext/cargo-vendor/{cranelift-wasm-0.96.4 → cranelift-wasm-0.97.1}/wasmtests/multi-2.wat +0 -0
  1635. /data/ext/cargo-vendor/{cranelift-wasm-0.96.4 → cranelift-wasm-0.97.1}/wasmtests/multi-3.wat +0 -0
  1636. /data/ext/cargo-vendor/{cranelift-wasm-0.96.4 → cranelift-wasm-0.97.1}/wasmtests/multi-4.wat +0 -0
  1637. /data/ext/cargo-vendor/{cranelift-wasm-0.96.4 → cranelift-wasm-0.97.1}/wasmtests/multi-5.wat +0 -0
  1638. /data/ext/cargo-vendor/{cranelift-wasm-0.96.4 → cranelift-wasm-0.97.1}/wasmtests/multi-6.wat +0 -0
  1639. /data/ext/cargo-vendor/{cranelift-wasm-0.96.4 → cranelift-wasm-0.97.1}/wasmtests/multi-7.wat +0 -0
  1640. /data/ext/cargo-vendor/{cranelift-wasm-0.96.4 → cranelift-wasm-0.97.1}/wasmtests/multi-8.wat +0 -0
  1641. /data/ext/cargo-vendor/{cranelift-wasm-0.96.4 → cranelift-wasm-0.97.1}/wasmtests/multi-9.wat +0 -0
  1642. /data/ext/cargo-vendor/{cranelift-wasm-0.96.4 → cranelift-wasm-0.97.1}/wasmtests/nullref.wat +0 -0
  1643. /data/ext/cargo-vendor/{cranelift-wasm-0.96.4 → cranelift-wasm-0.97.1}/wasmtests/passive-data.wat +0 -0
  1644. /data/ext/cargo-vendor/{cranelift-wasm-0.96.4 → cranelift-wasm-0.97.1}/wasmtests/pr2303.wat +0 -0
  1645. /data/ext/cargo-vendor/{cranelift-wasm-0.96.4 → cranelift-wasm-0.97.1}/wasmtests/pr2559.wat +0 -0
  1646. /data/ext/cargo-vendor/{cranelift-wasm-0.96.4 → cranelift-wasm-0.97.1}/wasmtests/ref-func-0.wat +0 -0
  1647. /data/ext/cargo-vendor/{cranelift-wasm-0.96.4 → cranelift-wasm-0.97.1}/wasmtests/rust_fannkuch.wat +0 -0
  1648. /data/ext/cargo-vendor/{cranelift-wasm-0.96.4 → cranelift-wasm-0.97.1}/wasmtests/select.wat +0 -0
  1649. /data/ext/cargo-vendor/{cranelift-wasm-0.96.4 → cranelift-wasm-0.97.1}/wasmtests/simd-store.wat +0 -0
  1650. /data/ext/cargo-vendor/{cranelift-wasm-0.96.4 → cranelift-wasm-0.97.1}/wasmtests/simd.wat +0 -0
  1651. /data/ext/cargo-vendor/{cranelift-wasm-0.96.4 → cranelift-wasm-0.97.1}/wasmtests/table-copy.wat +0 -0
  1652. /data/ext/cargo-vendor/{cranelift-wasm-0.96.4 → cranelift-wasm-0.97.1}/wasmtests/unreachable_code.wat +0 -0
  1653. /data/ext/cargo-vendor/{file-per-thread-logger-0.1.6 → file-per-thread-logger-0.2.0}/LICENSE +0 -0
  1654. /data/ext/cargo-vendor/{file-per-thread-logger-0.1.6 → file-per-thread-logger-0.2.0}/README.md +0 -0
  1655. /data/ext/cargo-vendor/{regalloc2-0.8.1 → regalloc2-0.9.2}/LICENSE +0 -0
  1656. /data/ext/cargo-vendor/{regalloc2-0.8.1 → regalloc2-0.9.2}/README.md +0 -0
  1657. /data/ext/cargo-vendor/{regalloc2-0.8.1 → regalloc2-0.9.2}/doc/DESIGN.md +0 -0
  1658. /data/ext/cargo-vendor/{regalloc2-0.8.1 → regalloc2-0.9.2}/doc/TODO +0 -0
  1659. /data/ext/cargo-vendor/{regalloc2-0.8.1 → regalloc2-0.9.2}/src/cfg.rs +0 -0
  1660. /data/ext/cargo-vendor/{regalloc2-0.8.1 → regalloc2-0.9.2}/src/domtree.rs +0 -0
  1661. /data/ext/cargo-vendor/{regalloc2-0.8.1 → regalloc2-0.9.2}/src/fuzzing/mod.rs +0 -0
  1662. /data/ext/cargo-vendor/{regalloc2-0.8.1 → regalloc2-0.9.2}/src/indexset.rs +0 -0
  1663. /data/ext/cargo-vendor/{regalloc2-0.8.1 → regalloc2-0.9.2}/src/ion/dump.rs +0 -0
  1664. /data/ext/cargo-vendor/{regalloc2-0.8.1 → regalloc2-0.9.2}/src/ion/redundant_moves.rs +0 -0
  1665. /data/ext/cargo-vendor/{regalloc2-0.8.1 → regalloc2-0.9.2}/src/ion/reg_traversal.rs +0 -0
  1666. /data/ext/cargo-vendor/{regalloc2-0.8.1 → regalloc2-0.9.2}/src/postorder.rs +0 -0
  1667. /data/ext/cargo-vendor/{regalloc2-0.8.1 → regalloc2-0.9.2}/src/ssa.rs +0 -0
  1668. /data/ext/cargo-vendor/{wasi-cap-std-sync-9.0.4 → wasi-cap-std-sync-10.0.1}/LICENSE +0 -0
  1669. /data/ext/cargo-vendor/{wasi-cap-std-sync-9.0.4 → wasi-cap-std-sync-10.0.1}/README.md +0 -0
  1670. /data/ext/cargo-vendor/{wasi-cap-std-sync-9.0.4 → wasi-cap-std-sync-10.0.1}/src/clocks.rs +0 -0
  1671. /data/ext/cargo-vendor/{wasi-cap-std-sync-9.0.4 → wasi-cap-std-sync-10.0.1}/src/file.rs +0 -0
  1672. /data/ext/cargo-vendor/{wasi-cap-std-sync-9.0.4 → wasi-cap-std-sync-10.0.1}/src/net.rs +0 -0
  1673. /data/ext/cargo-vendor/{wasi-cap-std-sync-9.0.4 → wasi-cap-std-sync-10.0.1}/src/sched/unix.rs +0 -0
  1674. /data/ext/cargo-vendor/{wasi-cap-std-sync-9.0.4 → wasi-cap-std-sync-10.0.1}/src/sched/windows.rs +0 -0
  1675. /data/ext/cargo-vendor/{wasi-cap-std-sync-9.0.4 → wasi-cap-std-sync-10.0.1}/src/sched.rs +0 -0
  1676. /data/ext/cargo-vendor/{wasi-cap-std-sync-9.0.4 → wasi-cap-std-sync-10.0.1}/src/stdio.rs +0 -0
  1677. /data/ext/cargo-vendor/{wasi-common-9.0.4 → wasi-common-10.0.1}/LICENSE +0 -0
  1678. /data/ext/cargo-vendor/{wasi-common-9.0.4 → wasi-common-10.0.1}/README.md +0 -0
  1679. /data/ext/cargo-vendor/{wasi-common-9.0.4 → wasi-common-10.0.1}/WASI/README.md +0 -0
  1680. /data/ext/cargo-vendor/{wasi-common-9.0.4 → wasi-common-10.0.1}/WASI/docs/README.md +0 -0
  1681. /data/ext/cargo-vendor/{wasi-common-9.0.4 → wasi-common-10.0.1}/WASI/phases/README.md +0 -0
  1682. /data/ext/cargo-vendor/{wasi-common-9.0.4 → wasi-common-10.0.1}/WASI/phases/ephemeral/docs.md +0 -0
  1683. /data/ext/cargo-vendor/{wasi-common-9.0.4 → wasi-common-10.0.1}/WASI/phases/ephemeral/witx/typenames.witx +0 -0
  1684. /data/ext/cargo-vendor/{wasi-common-9.0.4 → wasi-common-10.0.1}/WASI/phases/ephemeral/witx/wasi_ephemeral_args.witx +0 -0
  1685. /data/ext/cargo-vendor/{wasi-common-9.0.4 → wasi-common-10.0.1}/WASI/phases/ephemeral/witx/wasi_ephemeral_clock.witx +0 -0
  1686. /data/ext/cargo-vendor/{wasi-common-9.0.4 → wasi-common-10.0.1}/WASI/phases/ephemeral/witx/wasi_ephemeral_environ.witx +0 -0
  1687. /data/ext/cargo-vendor/{wasi-common-9.0.4 → wasi-common-10.0.1}/WASI/phases/ephemeral/witx/wasi_ephemeral_fd.witx +0 -0
  1688. /data/ext/cargo-vendor/{wasi-common-9.0.4 → wasi-common-10.0.1}/WASI/phases/ephemeral/witx/wasi_ephemeral_path.witx +0 -0
  1689. /data/ext/cargo-vendor/{wasi-common-9.0.4 → wasi-common-10.0.1}/WASI/phases/ephemeral/witx/wasi_ephemeral_poll.witx +0 -0
  1690. /data/ext/cargo-vendor/{wasi-common-9.0.4 → wasi-common-10.0.1}/WASI/phases/ephemeral/witx/wasi_ephemeral_proc.witx +0 -0
  1691. /data/ext/cargo-vendor/{wasi-common-9.0.4 → wasi-common-10.0.1}/WASI/phases/ephemeral/witx/wasi_ephemeral_random.witx +0 -0
  1692. /data/ext/cargo-vendor/{wasi-common-9.0.4 → wasi-common-10.0.1}/WASI/phases/ephemeral/witx/wasi_ephemeral_sched.witx +0 -0
  1693. /data/ext/cargo-vendor/{wasi-common-9.0.4 → wasi-common-10.0.1}/WASI/phases/ephemeral/witx/wasi_ephemeral_sock.witx +0 -0
  1694. /data/ext/cargo-vendor/{wasi-common-9.0.4 → wasi-common-10.0.1}/WASI/phases/old/snapshot_0/docs.md +0 -0
  1695. /data/ext/cargo-vendor/{wasi-common-9.0.4 → wasi-common-10.0.1}/WASI/phases/old/snapshot_0/witx/typenames.witx +0 -0
  1696. /data/ext/cargo-vendor/{wasi-common-9.0.4 → wasi-common-10.0.1}/WASI/phases/old/snapshot_0/witx/wasi_unstable.witx +0 -0
  1697. /data/ext/cargo-vendor/{wasi-common-9.0.4 → wasi-common-10.0.1}/WASI/phases/snapshot/docs.html +0 -0
  1698. /data/ext/cargo-vendor/{wasi-common-9.0.4 → wasi-common-10.0.1}/WASI/phases/snapshot/docs.md +0 -0
  1699. /data/ext/cargo-vendor/{wasi-common-9.0.4 → wasi-common-10.0.1}/WASI/phases/snapshot/witx/typenames.witx +0 -0
  1700. /data/ext/cargo-vendor/{wasi-common-9.0.4 → wasi-common-10.0.1}/WASI/phases/snapshot/witx/wasi_snapshot_preview1.witx +0 -0
  1701. /data/ext/cargo-vendor/{wasi-common-9.0.4 → wasi-common-10.0.1}/WASI/proposal-template/README.md +0 -0
  1702. /data/ext/cargo-vendor/{wasi-common-9.0.4 → wasi-common-10.0.1}/WASI/proposals/README.md +0 -0
  1703. /data/ext/cargo-vendor/{wasi-common-9.0.4 → wasi-common-10.0.1}/WASI/snapshots/README.md +0 -0
  1704. /data/ext/cargo-vendor/{wasi-common-9.0.4 → wasi-common-10.0.1}/WASI/standard/README.md +0 -0
  1705. /data/ext/cargo-vendor/{wasi-common-9.0.4 → wasi-common-10.0.1}/build.rs +0 -0
  1706. /data/ext/cargo-vendor/{wasi-common-9.0.4 → wasi-common-10.0.1}/src/clocks.rs +0 -0
  1707. /data/ext/cargo-vendor/{wasi-common-9.0.4 → wasi-common-10.0.1}/src/dir.rs +0 -0
  1708. /data/ext/cargo-vendor/{wasi-common-9.0.4 → wasi-common-10.0.1}/src/error.rs +0 -0
  1709. /data/ext/cargo-vendor/{wasi-common-9.0.4 → wasi-common-10.0.1}/src/lib.rs +0 -0
  1710. /data/ext/cargo-vendor/{wasi-common-9.0.4 → wasi-common-10.0.1}/src/pipe.rs +0 -0
  1711. /data/ext/cargo-vendor/{wasi-common-9.0.4 → wasi-common-10.0.1}/src/random.rs +0 -0
  1712. /data/ext/cargo-vendor/{wasi-common-9.0.4 → wasi-common-10.0.1}/src/sched/subscription.rs +0 -0
  1713. /data/ext/cargo-vendor/{wasi-common-9.0.4 → wasi-common-10.0.1}/src/sched.rs +0 -0
  1714. /data/ext/cargo-vendor/{wasi-common-9.0.4 → wasi-common-10.0.1}/src/snapshots/mod.rs +0 -0
  1715. /data/ext/cargo-vendor/{wasi-common-9.0.4 → wasi-common-10.0.1}/src/snapshots/preview_0.rs +0 -0
  1716. /data/ext/cargo-vendor/{wasi-common-9.0.4 → wasi-common-10.0.1}/src/snapshots/preview_1/error.rs +0 -0
  1717. /data/ext/cargo-vendor/{wasi-common-9.0.4 → wasi-common-10.0.1}/src/string_array.rs +0 -0
  1718. /data/ext/cargo-vendor/{wasi-common-9.0.4 → wasi-common-10.0.1}/src/table.rs +0 -0
  1719. /data/ext/cargo-vendor/{wasmparser-0.103.0 → wasm-encoder-0.29.0}/LICENSE +0 -0
  1720. /data/ext/cargo-vendor/{wasmtime-9.0.4 → wasmparser-0.107.0}/LICENSE +0 -0
  1721. /data/ext/cargo-vendor/{wasmparser-0.103.0 → wasmparser-0.107.0}/README.md +0 -0
  1722. /data/ext/cargo-vendor/{wasmparser-0.103.0 → wasmparser-0.107.0}/examples/simple.rs +0 -0
  1723. /data/ext/cargo-vendor/{wasmparser-0.103.0 → wasmparser-0.107.0}/src/limits.rs +0 -0
  1724. /data/ext/cargo-vendor/{wasmparser-0.103.0 → wasmparser-0.107.0}/src/readers/component/aliases.rs +0 -0
  1725. /data/ext/cargo-vendor/{wasmparser-0.103.0 → wasmparser-0.107.0}/src/readers/component/names.rs +0 -0
  1726. /data/ext/cargo-vendor/{wasmparser-0.103.0 → wasmparser-0.107.0}/src/readers/component/start.rs +0 -0
  1727. /data/ext/cargo-vendor/{wasmparser-0.103.0 → wasmparser-0.107.0}/src/readers/component.rs +0 -0
  1728. /data/ext/cargo-vendor/{wasmparser-0.103.0 → wasmparser-0.107.0}/src/readers/core/code.rs +0 -0
  1729. /data/ext/cargo-vendor/{wasmparser-0.103.0 → wasmparser-0.107.0}/src/readers/core/custom.rs +0 -0
  1730. /data/ext/cargo-vendor/{wasmparser-0.103.0 → wasmparser-0.107.0}/src/readers/core/data.rs +0 -0
  1731. /data/ext/cargo-vendor/{wasmparser-0.103.0 → wasmparser-0.107.0}/src/readers/core/elements.rs +0 -0
  1732. /data/ext/cargo-vendor/{wasmparser-0.103.0 → wasmparser-0.107.0}/src/readers/core/exports.rs +0 -0
  1733. /data/ext/cargo-vendor/{wasmparser-0.103.0 → wasmparser-0.107.0}/src/readers/core/functions.rs +0 -0
  1734. /data/ext/cargo-vendor/{wasmparser-0.103.0 → wasmparser-0.107.0}/src/readers/core/globals.rs +0 -0
  1735. /data/ext/cargo-vendor/{wasmparser-0.103.0 → wasmparser-0.107.0}/src/readers/core/imports.rs +0 -0
  1736. /data/ext/cargo-vendor/{wasmparser-0.103.0 → wasmparser-0.107.0}/src/readers/core/init.rs +0 -0
  1737. /data/ext/cargo-vendor/{wasmparser-0.103.0 → wasmparser-0.107.0}/src/readers/core/memories.rs +0 -0
  1738. /data/ext/cargo-vendor/{wasmparser-0.103.0 → wasmparser-0.107.0}/src/readers/core/names.rs +0 -0
  1739. /data/ext/cargo-vendor/{wasmparser-0.103.0 → wasmparser-0.107.0}/src/readers/core/operators.rs +0 -0
  1740. /data/ext/cargo-vendor/{wasmparser-0.103.0 → wasmparser-0.107.0}/src/readers/core/tables.rs +0 -0
  1741. /data/ext/cargo-vendor/{wasmparser-0.103.0 → wasmparser-0.107.0}/src/readers/core/tags.rs +0 -0
  1742. /data/ext/cargo-vendor/{wasmparser-0.103.0 → wasmparser-0.107.0}/src/readers.rs +0 -0
  1743. /data/ext/cargo-vendor/{wasmparser-0.103.0 → wasmparser-0.107.0}/src/resources.rs +0 -0
  1744. /data/ext/cargo-vendor/{wasmparser-0.103.0 → wasmparser-0.107.0}/src/validator/func.rs +0 -0
  1745. /data/ext/cargo-vendor/{wasmparser-0.103.0 → wasmparser-0.107.0}/tests/big-module.rs +0 -0
  1746. /data/ext/cargo-vendor/{wasmtime-cache-9.0.4 → wasmparser-0.111.0}/LICENSE +0 -0
  1747. /data/ext/cargo-vendor/{wasmtime-cranelift-9.0.4 → wasmprinter-0.2.63}/LICENSE +0 -0
  1748. /data/ext/cargo-vendor/{wasmtime-environ-9.0.4 → wasmtime-10.0.1}/LICENSE +0 -0
  1749. /data/ext/cargo-vendor/{wasmtime-9.0.4 → wasmtime-10.0.1}/README.md +0 -0
  1750. /data/ext/cargo-vendor/{wasmtime-9.0.4 → wasmtime-10.0.1}/src/code.rs +0 -0
  1751. /data/ext/cargo-vendor/{wasmtime-9.0.4 → wasmtime-10.0.1}/src/component/func/host.rs +0 -0
  1752. /data/ext/cargo-vendor/{wasmtime-9.0.4 → wasmtime-10.0.1}/src/component/func/options.rs +0 -0
  1753. /data/ext/cargo-vendor/{wasmtime-9.0.4 → wasmtime-10.0.1}/src/component/func/typed.rs +0 -0
  1754. /data/ext/cargo-vendor/{wasmtime-9.0.4 → wasmtime-10.0.1}/src/component/func.rs +0 -0
  1755. /data/ext/cargo-vendor/{wasmtime-9.0.4 → wasmtime-10.0.1}/src/component/linker.rs +0 -0
  1756. /data/ext/cargo-vendor/{wasmtime-9.0.4 → wasmtime-10.0.1}/src/component/storage.rs +0 -0
  1757. /data/ext/cargo-vendor/{wasmtime-9.0.4 → wasmtime-10.0.1}/src/component/store.rs +0 -0
  1758. /data/ext/cargo-vendor/{wasmtime-9.0.4 → wasmtime-10.0.1}/src/component/types.rs +0 -0
  1759. /data/ext/cargo-vendor/{wasmtime-9.0.4 → wasmtime-10.0.1}/src/component/values.rs +0 -0
  1760. /data/ext/cargo-vendor/{wasmtime-9.0.4 → wasmtime-10.0.1}/src/limits.rs +0 -0
  1761. /data/ext/cargo-vendor/{wasmtime-9.0.4 → wasmtime-10.0.1}/src/module/registry.rs +0 -0
  1762. /data/ext/cargo-vendor/{wasmtime-9.0.4 → wasmtime-10.0.1}/src/profiling.rs +0 -0
  1763. /data/ext/cargo-vendor/{wasmtime-9.0.4 → wasmtime-10.0.1}/src/signatures.rs +0 -0
  1764. /data/ext/cargo-vendor/{wasmtime-9.0.4 → wasmtime-10.0.1}/src/store/data.rs +0 -0
  1765. /data/ext/cargo-vendor/{wasmtime-9.0.4 → wasmtime-10.0.1}/src/trampoline/memory.rs +0 -0
  1766. /data/ext/cargo-vendor/{wasmtime-9.0.4 → wasmtime-10.0.1}/src/trampoline/table.rs +0 -0
  1767. /data/ext/cargo-vendor/{wasmtime-9.0.4 → wasmtime-10.0.1}/src/trampoline.rs +0 -0
  1768. /data/ext/cargo-vendor/{wasmtime-9.0.4 → wasmtime-10.0.1}/src/trap.rs +0 -0
  1769. /data/ext/cargo-vendor/{wasmtime-9.0.4 → wasmtime-10.0.1}/src/unix.rs +0 -0
  1770. /data/ext/cargo-vendor/{wasmtime-9.0.4 → wasmtime-10.0.1}/src/windows.rs +0 -0
  1771. /data/ext/cargo-vendor/{wasmtime-asm-macros-9.0.4 → wasmtime-asm-macros-10.0.1}/src/lib.rs +0 -0
  1772. /data/ext/cargo-vendor/{wasmtime-fiber-9.0.4 → wasmtime-cache-10.0.1}/LICENSE +0 -0
  1773. /data/ext/cargo-vendor/{wasmtime-cache-9.0.4 → wasmtime-cache-10.0.1}/build.rs +0 -0
  1774. /data/ext/cargo-vendor/{wasmtime-cache-9.0.4 → wasmtime-cache-10.0.1}/src/config/tests.rs +0 -0
  1775. /data/ext/cargo-vendor/{wasmtime-cache-9.0.4 → wasmtime-cache-10.0.1}/src/config.rs +0 -0
  1776. /data/ext/cargo-vendor/{wasmtime-cache-9.0.4 → wasmtime-cache-10.0.1}/src/lib.rs +0 -0
  1777. /data/ext/cargo-vendor/{wasmtime-cache-9.0.4 → wasmtime-cache-10.0.1}/src/tests.rs +0 -0
  1778. /data/ext/cargo-vendor/{wasmtime-cache-9.0.4 → wasmtime-cache-10.0.1}/src/worker/tests/system_time_stub.rs +0 -0
  1779. /data/ext/cargo-vendor/{wasmtime-cache-9.0.4 → wasmtime-cache-10.0.1}/src/worker/tests.rs +0 -0
  1780. /data/ext/cargo-vendor/{wasmtime-cache-9.0.4 → wasmtime-cache-10.0.1}/src/worker.rs +0 -0
  1781. /data/ext/cargo-vendor/{wasmtime-cache-9.0.4 → wasmtime-cache-10.0.1}/tests/cache_write_default_config.rs +0 -0
  1782. /data/ext/cargo-vendor/{wasmtime-component-macro-9.0.4 → wasmtime-component-macro-10.0.1}/src/component.rs +0 -0
  1783. /data/ext/cargo-vendor/{wasmtime-component-macro-9.0.4 → wasmtime-component-macro-10.0.1}/src/lib.rs +0 -0
  1784. /data/ext/cargo-vendor/{wasmtime-component-util-9.0.4 → wasmtime-component-util-10.0.1}/src/lib.rs +0 -0
  1785. /data/ext/cargo-vendor/{wasmtime-jit-9.0.4 → wasmtime-cranelift-10.0.1}/LICENSE +0 -0
  1786. /data/ext/cargo-vendor/{wasmtime-cranelift-9.0.4 → wasmtime-cranelift-10.0.1}/SECURITY.md +0 -0
  1787. /data/ext/cargo-vendor/{wasmtime-cranelift-9.0.4 → wasmtime-cranelift-10.0.1}/src/builder.rs +0 -0
  1788. /data/ext/cargo-vendor/{wasmtime-cranelift-9.0.4 → wasmtime-cranelift-10.0.1}/src/compiler/component.rs +0 -0
  1789. /data/ext/cargo-vendor/{wasmtime-cranelift-9.0.4 → wasmtime-cranelift-10.0.1}/src/debug/gc.rs +0 -0
  1790. /data/ext/cargo-vendor/{wasmtime-cranelift-9.0.4 → wasmtime-cranelift-10.0.1}/src/debug/transform/address_transform.rs +0 -0
  1791. /data/ext/cargo-vendor/{wasmtime-cranelift-9.0.4 → wasmtime-cranelift-10.0.1}/src/debug/transform/attr.rs +0 -0
  1792. /data/ext/cargo-vendor/{wasmtime-cranelift-9.0.4 → wasmtime-cranelift-10.0.1}/src/debug/transform/expression.rs +0 -0
  1793. /data/ext/cargo-vendor/{wasmtime-cranelift-9.0.4 → wasmtime-cranelift-10.0.1}/src/debug/transform/line_program.rs +0 -0
  1794. /data/ext/cargo-vendor/{wasmtime-cranelift-9.0.4 → wasmtime-cranelift-10.0.1}/src/debug/transform/mod.rs +0 -0
  1795. /data/ext/cargo-vendor/{wasmtime-cranelift-9.0.4 → wasmtime-cranelift-10.0.1}/src/debug/transform/range_info_builder.rs +0 -0
  1796. /data/ext/cargo-vendor/{wasmtime-cranelift-9.0.4 → wasmtime-cranelift-10.0.1}/src/debug/transform/refs.rs +0 -0
  1797. /data/ext/cargo-vendor/{wasmtime-cranelift-9.0.4 → wasmtime-cranelift-10.0.1}/src/debug/transform/unit.rs +0 -0
  1798. /data/ext/cargo-vendor/{wasmtime-cranelift-9.0.4 → wasmtime-cranelift-10.0.1}/src/debug/transform/utils.rs +0 -0
  1799. /data/ext/cargo-vendor/{wasmtime-cranelift-9.0.4 → wasmtime-cranelift-10.0.1}/src/debug/write_debuginfo.rs +0 -0
  1800. /data/ext/cargo-vendor/{wasmtime-cranelift-9.0.4 → wasmtime-cranelift-10.0.1}/src/debug.rs +0 -0
  1801. /data/ext/cargo-vendor/{wasmtime-cranelift-shared-9.0.4 → wasmtime-cranelift-shared-10.0.1}/src/compiled_function.rs +0 -0
  1802. /data/ext/cargo-vendor/{wasmtime-cranelift-shared-9.0.4 → wasmtime-cranelift-shared-10.0.1}/src/isa_builder.rs +0 -0
  1803. /data/ext/cargo-vendor/{wasmtime-cranelift-shared-9.0.4 → wasmtime-cranelift-shared-10.0.1}/src/obj.rs +0 -0
  1804. /data/ext/cargo-vendor/{wasmtime-runtime-9.0.4 → wasmtime-environ-10.0.1}/LICENSE +0 -0
  1805. /data/ext/cargo-vendor/{wasmtime-environ-9.0.4 → wasmtime-environ-10.0.1}/examples/factc.rs +0 -0
  1806. /data/ext/cargo-vendor/{wasmtime-environ-9.0.4 → wasmtime-environ-10.0.1}/src/address_map.rs +0 -0
  1807. /data/ext/cargo-vendor/{wasmtime-environ-9.0.4 → wasmtime-environ-10.0.1}/src/builtin.rs +0 -0
  1808. /data/ext/cargo-vendor/{wasmtime-environ-9.0.4 → wasmtime-environ-10.0.1}/src/compilation.rs +0 -0
  1809. /data/ext/cargo-vendor/{wasmtime-environ-9.0.4 → wasmtime-environ-10.0.1}/src/component/dfg.rs +0 -0
  1810. /data/ext/cargo-vendor/{wasmtime-environ-9.0.4 → wasmtime-environ-10.0.1}/src/component/info.rs +0 -0
  1811. /data/ext/cargo-vendor/{wasmtime-environ-9.0.4 → wasmtime-environ-10.0.1}/src/component/translate/adapt.rs +0 -0
  1812. /data/ext/cargo-vendor/{wasmtime-environ-9.0.4 → wasmtime-environ-10.0.1}/src/component/vmcomponent_offsets.rs +0 -0
  1813. /data/ext/cargo-vendor/{wasmtime-environ-9.0.4 → wasmtime-environ-10.0.1}/src/component.rs +0 -0
  1814. /data/ext/cargo-vendor/{wasmtime-environ-9.0.4 → wasmtime-environ-10.0.1}/src/fact/core_types.rs +0 -0
  1815. /data/ext/cargo-vendor/{wasmtime-environ-9.0.4 → wasmtime-environ-10.0.1}/src/fact/signature.rs +0 -0
  1816. /data/ext/cargo-vendor/{wasmtime-environ-9.0.4 → wasmtime-environ-10.0.1}/src/fact/trampoline.rs +0 -0
  1817. /data/ext/cargo-vendor/{wasmtime-environ-9.0.4 → wasmtime-environ-10.0.1}/src/fact/transcode.rs +0 -0
  1818. /data/ext/cargo-vendor/{wasmtime-environ-9.0.4 → wasmtime-environ-10.0.1}/src/fact/traps.rs +0 -0
  1819. /data/ext/cargo-vendor/{wasmtime-environ-9.0.4 → wasmtime-environ-10.0.1}/src/lib.rs +0 -0
  1820. /data/ext/cargo-vendor/{wasmtime-environ-9.0.4 → wasmtime-environ-10.0.1}/src/module_types.rs +0 -0
  1821. /data/ext/cargo-vendor/{wasmtime-environ-9.0.4 → wasmtime-environ-10.0.1}/src/obj.rs +0 -0
  1822. /data/ext/cargo-vendor/{wasmtime-environ-9.0.4 → wasmtime-environ-10.0.1}/src/ref_bits.rs +0 -0
  1823. /data/ext/cargo-vendor/{wasmtime-environ-9.0.4 → wasmtime-environ-10.0.1}/src/scopevec.rs +0 -0
  1824. /data/ext/cargo-vendor/{wasmtime-environ-9.0.4 → wasmtime-environ-10.0.1}/src/stack_map.rs +0 -0
  1825. /data/ext/cargo-vendor/{wasmtime-environ-9.0.4 → wasmtime-environ-10.0.1}/src/tunables.rs +0 -0
  1826. /data/ext/cargo-vendor/{wasmtime-environ-9.0.4 → wasmtime-environ-10.0.1}/src/vmoffsets.rs +0 -0
  1827. /data/ext/cargo-vendor/{wasmtime-types-9.0.4 → wasmtime-fiber-10.0.1}/LICENSE +0 -0
  1828. /data/ext/cargo-vendor/{wasmtime-fiber-9.0.4 → wasmtime-fiber-10.0.1}/build.rs +0 -0
  1829. /data/ext/cargo-vendor/{wasmtime-fiber-9.0.4 → wasmtime-fiber-10.0.1}/src/unix/aarch64.rs +0 -0
  1830. /data/ext/cargo-vendor/{wasmtime-fiber-9.0.4 → wasmtime-fiber-10.0.1}/src/unix/arm.rs +0 -0
  1831. /data/ext/cargo-vendor/{wasmtime-fiber-9.0.4 → wasmtime-fiber-10.0.1}/src/unix/riscv64.rs +0 -0
  1832. /data/ext/cargo-vendor/{wasmtime-fiber-9.0.4 → wasmtime-fiber-10.0.1}/src/unix/s390x.S +0 -0
  1833. /data/ext/cargo-vendor/{wasmtime-fiber-9.0.4 → wasmtime-fiber-10.0.1}/src/unix/x86.rs +0 -0
  1834. /data/ext/cargo-vendor/{wasmtime-fiber-9.0.4 → wasmtime-fiber-10.0.1}/src/unix/x86_64.rs +0 -0
  1835. /data/ext/cargo-vendor/{wasmtime-fiber-9.0.4 → wasmtime-fiber-10.0.1}/src/windows.c +0 -0
  1836. /data/ext/cargo-vendor/{wasmtime-wasi-9.0.4 → wasmtime-jit-10.0.1}/LICENSE +0 -0
  1837. /data/ext/cargo-vendor/{wasmtime-jit-9.0.4 → wasmtime-jit-10.0.1}/src/code_memory.rs +0 -0
  1838. /data/ext/cargo-vendor/{wasmtime-jit-9.0.4 → wasmtime-jit-10.0.1}/src/debug.rs +0 -0
  1839. /data/ext/cargo-vendor/{wasmtime-jit-9.0.4 → wasmtime-jit-10.0.1}/src/demangling.rs +0 -0
  1840. /data/ext/cargo-vendor/{wasmtime-jit-9.0.4 → wasmtime-jit-10.0.1}/src/unwind/miri.rs +0 -0
  1841. /data/ext/cargo-vendor/{wasmtime-jit-9.0.4 → wasmtime-jit-10.0.1}/src/unwind/systemv.rs +0 -0
  1842. /data/ext/cargo-vendor/{wasmtime-jit-9.0.4 → wasmtime-jit-10.0.1}/src/unwind/winx64.rs +0 -0
  1843. /data/ext/cargo-vendor/{wasmtime-jit-9.0.4 → wasmtime-jit-10.0.1}/src/unwind.rs +0 -0
  1844. /data/ext/cargo-vendor/{wasmtime-jit-debug-9.0.4 → wasmtime-jit-debug-10.0.1}/README.md +0 -0
  1845. /data/ext/cargo-vendor/{wasmtime-jit-debug-9.0.4 → wasmtime-jit-debug-10.0.1}/src/gdb_jit_int.rs +0 -0
  1846. /data/ext/cargo-vendor/{wasmtime-jit-debug-9.0.4 → wasmtime-jit-debug-10.0.1}/src/lib.rs +0 -0
  1847. /data/ext/cargo-vendor/{wasmtime-jit-debug-9.0.4 → wasmtime-jit-debug-10.0.1}/src/perf_jitdump.rs +0 -0
  1848. /data/ext/cargo-vendor/{wasmtime-jit-icache-coherence-9.0.4 → wasmtime-jit-icache-coherence-10.0.1}/src/lib.rs +0 -0
  1849. /data/ext/cargo-vendor/{wasmtime-jit-icache-coherence-9.0.4 → wasmtime-jit-icache-coherence-10.0.1}/src/libc.rs +0 -0
  1850. /data/ext/cargo-vendor/{wasmtime-jit-icache-coherence-9.0.4 → wasmtime-jit-icache-coherence-10.0.1}/src/miri.rs +0 -0
  1851. /data/ext/cargo-vendor/{wasmtime-jit-icache-coherence-9.0.4 → wasmtime-jit-icache-coherence-10.0.1}/src/win.rs +0 -0
  1852. /data/ext/cargo-vendor/{wiggle-9.0.4 → wasmtime-runtime-10.0.1}/LICENSE +0 -0
  1853. /data/ext/cargo-vendor/{wasmtime-runtime-9.0.4 → wasmtime-runtime-10.0.1}/build.rs +0 -0
  1854. /data/ext/cargo-vendor/{wasmtime-runtime-9.0.4 → wasmtime-runtime-10.0.1}/src/component/transcode.rs +0 -0
  1855. /data/ext/cargo-vendor/{wasmtime-runtime-9.0.4 → wasmtime-runtime-10.0.1}/src/export.rs +0 -0
  1856. /data/ext/cargo-vendor/{wasmtime-runtime-9.0.4 → wasmtime-runtime-10.0.1}/src/helpers.c +0 -0
  1857. /data/ext/cargo-vendor/{wasmtime-runtime-9.0.4 → wasmtime-runtime-10.0.1}/src/imports.rs +0 -0
  1858. /data/ext/cargo-vendor/{wasmtime-runtime-9.0.4 → wasmtime-runtime-10.0.1}/src/instance/allocator/pooling/index_allocator.rs +0 -0
  1859. /data/ext/cargo-vendor/{wasmtime-runtime-9.0.4 → wasmtime-runtime-10.0.1}/src/instance/allocator/pooling/unix.rs +0 -0
  1860. /data/ext/cargo-vendor/{wasmtime-runtime-9.0.4 → wasmtime-runtime-10.0.1}/src/instance/allocator/pooling/windows.rs +0 -0
  1861. /data/ext/cargo-vendor/{wasmtime-runtime-9.0.4 → wasmtime-runtime-10.0.1}/src/mmap.rs +0 -0
  1862. /data/ext/cargo-vendor/{wasmtime-runtime-9.0.4 → wasmtime-runtime-10.0.1}/src/mmap_vec.rs +0 -0
  1863. /data/ext/cargo-vendor/{wasmtime-runtime-9.0.4 → wasmtime-runtime-10.0.1}/src/module_id.rs +0 -0
  1864. /data/ext/cargo-vendor/{wasmtime-runtime-9.0.4 → wasmtime-runtime-10.0.1}/src/parking_spot.rs +0 -0
  1865. /data/ext/cargo-vendor/{wasmtime-runtime-9.0.4 → wasmtime-runtime-10.0.1}/src/store_box.rs +0 -0
  1866. /data/ext/cargo-vendor/{wasmtime-runtime-9.0.4 → wasmtime-runtime-10.0.1}/src/trampolines/aarch64.rs +0 -0
  1867. /data/ext/cargo-vendor/{wasmtime-runtime-9.0.4 → wasmtime-runtime-10.0.1}/src/trampolines/riscv64.rs +0 -0
  1868. /data/ext/cargo-vendor/{wasmtime-runtime-9.0.4 → wasmtime-runtime-10.0.1}/src/trampolines/s390x.S +0 -0
  1869. /data/ext/cargo-vendor/{wasmtime-runtime-9.0.4 → wasmtime-runtime-10.0.1}/src/trampolines/s390x.rs +0 -0
  1870. /data/ext/cargo-vendor/{wasmtime-runtime-9.0.4 → wasmtime-runtime-10.0.1}/src/trampolines/x86_64.rs +0 -0
  1871. /data/ext/cargo-vendor/{wasmtime-runtime-9.0.4 → wasmtime-runtime-10.0.1}/src/trampolines.rs +0 -0
  1872. /data/ext/cargo-vendor/{wasmtime-runtime-9.0.4 → wasmtime-runtime-10.0.1}/src/traphandlers/backtrace/aarch64.rs +0 -0
  1873. /data/ext/cargo-vendor/{wasmtime-runtime-9.0.4 → wasmtime-runtime-10.0.1}/src/traphandlers/backtrace/riscv64.rs +0 -0
  1874. /data/ext/cargo-vendor/{wasmtime-runtime-9.0.4 → wasmtime-runtime-10.0.1}/src/traphandlers/backtrace/s390x.rs +0 -0
  1875. /data/ext/cargo-vendor/{wasmtime-runtime-9.0.4 → wasmtime-runtime-10.0.1}/src/traphandlers/backtrace/x86_64.rs +0 -0
  1876. /data/ext/cargo-vendor/{wasmtime-runtime-9.0.4 → wasmtime-runtime-10.0.1}/src/traphandlers/backtrace.rs +0 -0
  1877. /data/ext/cargo-vendor/{wasmtime-runtime-9.0.4 → wasmtime-runtime-10.0.1}/src/traphandlers/macos.rs +0 -0
  1878. /data/ext/cargo-vendor/{wasmtime-runtime-9.0.4 → wasmtime-runtime-10.0.1}/src/traphandlers/windows.rs +0 -0
  1879. /data/ext/cargo-vendor/{wiggle-generate-9.0.4 → wasmtime-types-10.0.1}/LICENSE +0 -0
  1880. /data/ext/cargo-vendor/{wasmtime-types-9.0.4 → wasmtime-types-10.0.1}/src/error.rs +0 -0
  1881. /data/ext/cargo-vendor/{wiggle-macro-9.0.4 → wasmtime-wasi-10.0.1}/LICENSE +0 -0
  1882. /data/ext/cargo-vendor/{wasmtime-wasi-9.0.4 → wasmtime-wasi-10.0.1}/README.md +0 -0
  1883. /data/ext/cargo-vendor/{wasmtime-wasi-9.0.4 → wasmtime-wasi-10.0.1}/build.rs +0 -0
  1884. /data/ext/cargo-vendor/{wasmtime-winch-9.0.4 → wasmtime-winch-10.0.1}/LICENSE +0 -0
  1885. /data/ext/cargo-vendor/{wasmtime-winch-9.0.4 → wasmtime-winch-10.0.1}/src/builder.rs +0 -0
  1886. /data/ext/cargo-vendor/{wasmtime-winch-9.0.4 → wasmtime-winch-10.0.1}/src/lib.rs +0 -0
  1887. /data/ext/cargo-vendor/{wasmtime-wit-bindgen-9.0.4 → wasmtime-wit-bindgen-10.0.1}/src/rust.rs +0 -0
  1888. /data/ext/cargo-vendor/{wasmtime-wit-bindgen-9.0.4 → wasmtime-wit-bindgen-10.0.1}/src/source.rs +0 -0
  1889. /data/ext/cargo-vendor/{wiggle-9.0.4 → wiggle-10.0.1}/src/borrow.rs +0 -0
  1890. /data/ext/cargo-vendor/{wiggle-9.0.4 → wiggle-10.0.1}/src/error.rs +0 -0
  1891. /data/ext/cargo-vendor/{wiggle-9.0.4 → wiggle-10.0.1}/src/guest_type.rs +0 -0
  1892. /data/ext/cargo-vendor/{wiggle-9.0.4 → wiggle-10.0.1}/src/lib.rs +0 -0
  1893. /data/ext/cargo-vendor/{wiggle-9.0.4 → wiggle-10.0.1}/src/region.rs +0 -0
  1894. /data/ext/cargo-vendor/{wiggle-9.0.4 → wiggle-10.0.1}/src/wasmtime.rs +0 -0
  1895. /data/ext/cargo-vendor/{wiggle-generate-9.0.4 → wiggle-generate-10.0.1}/README.md +0 -0
  1896. /data/ext/cargo-vendor/{wiggle-generate-9.0.4 → wiggle-generate-10.0.1}/src/codegen_settings.rs +0 -0
  1897. /data/ext/cargo-vendor/{wiggle-generate-9.0.4 → wiggle-generate-10.0.1}/src/config.rs +0 -0
  1898. /data/ext/cargo-vendor/{wiggle-generate-9.0.4 → wiggle-generate-10.0.1}/src/funcs.rs +0 -0
  1899. /data/ext/cargo-vendor/{wiggle-generate-9.0.4 → wiggle-generate-10.0.1}/src/lib.rs +0 -0
  1900. /data/ext/cargo-vendor/{wiggle-generate-9.0.4 → wiggle-generate-10.0.1}/src/lifetimes.rs +0 -0
  1901. /data/ext/cargo-vendor/{wiggle-generate-9.0.4 → wiggle-generate-10.0.1}/src/module_trait.rs +0 -0
  1902. /data/ext/cargo-vendor/{wiggle-generate-9.0.4 → wiggle-generate-10.0.1}/src/names.rs +0 -0
  1903. /data/ext/cargo-vendor/{wiggle-generate-9.0.4 → wiggle-generate-10.0.1}/src/types/error.rs +0 -0
  1904. /data/ext/cargo-vendor/{wiggle-generate-9.0.4 → wiggle-generate-10.0.1}/src/types/flags.rs +0 -0
  1905. /data/ext/cargo-vendor/{wiggle-generate-9.0.4 → wiggle-generate-10.0.1}/src/types/handle.rs +0 -0
  1906. /data/ext/cargo-vendor/{wiggle-generate-9.0.4 → wiggle-generate-10.0.1}/src/types/mod.rs +0 -0
  1907. /data/ext/cargo-vendor/{wiggle-generate-9.0.4 → wiggle-generate-10.0.1}/src/types/record.rs +0 -0
  1908. /data/ext/cargo-vendor/{wiggle-generate-9.0.4 → wiggle-generate-10.0.1}/src/types/variant.rs +0 -0
  1909. /data/ext/cargo-vendor/{wiggle-generate-9.0.4 → wiggle-generate-10.0.1}/src/wasmtime.rs +0 -0
  1910. /data/ext/cargo-vendor/{winch-codegen-0.7.4 → winch-codegen-0.8.1}/LICENSE +0 -0
  1911. /data/ext/cargo-vendor/{winch-codegen-0.7.4 → winch-codegen-0.8.1}/build.rs +0 -0
  1912. /data/ext/cargo-vendor/{winch-codegen-0.7.4 → winch-codegen-0.8.1}/src/isa/aarch64/address.rs +0 -0
  1913. /data/ext/cargo-vendor/{winch-codegen-0.7.4 → winch-codegen-0.8.1}/src/isa/reg.rs +0 -0
  1914. /data/ext/cargo-vendor/{winch-codegen-0.7.4 → winch-codegen-0.8.1}/src/regset.rs +0 -0
  1915. /data/ext/cargo-vendor/{wit-parser-0.7.1 → wit-parser-0.8.0}/README.md +0 -0
  1916. /data/ext/cargo-vendor/{wit-parser-0.7.1 → wit-parser-0.8.0}/src/abi.rs +0 -0
  1917. /data/ext/cargo-vendor/{wit-parser-0.7.1 → wit-parser-0.8.0}/src/ast/toposort.rs +0 -0
  1918. /data/ext/cargo-vendor/{wit-parser-0.7.1 → wit-parser-0.8.0}/src/sizealign.rs +0 -0
  1919. /data/ext/cargo-vendor/{wit-parser-0.7.1 → wit-parser-0.8.0}/tests/ui/parse-fail/alias-no-type.wit +0 -0
  1920. /data/ext/cargo-vendor/{wit-parser-0.7.1 → wit-parser-0.8.0}/tests/ui/parse-fail/async.wit.result +0 -0
  1921. /data/ext/cargo-vendor/{wit-parser-0.7.1 → wit-parser-0.8.0}/tests/ui/parse-fail/async1.wit.result +0 -0
  1922. /data/ext/cargo-vendor/{wit-parser-0.7.1 → wit-parser-0.8.0}/tests/ui/parse-fail/bad-list.wit +0 -0
  1923. /data/ext/cargo-vendor/{wit-parser-0.7.1 → wit-parser-0.8.0}/tests/ui/parse-fail/bad-list.wit.result +0 -0
  1924. /data/ext/cargo-vendor/{wit-parser-0.7.1 → wit-parser-0.8.0}/tests/ui/parse-fail/dangling-type.wit +0 -0
  1925. /data/ext/cargo-vendor/{wit-parser-0.7.1 → wit-parser-0.8.0}/tests/ui/parse-fail/dangling-type.wit.result +0 -0
  1926. /data/ext/cargo-vendor/{wit-parser-0.7.1 → wit-parser-0.8.0}/tests/ui/parse-fail/invalid-md.md +0 -0
  1927. /data/ext/cargo-vendor/{wit-parser-0.7.1 → wit-parser-0.8.0}/tests/ui/parse-fail/invalid-toplevel.wit +0 -0
  1928. /data/ext/cargo-vendor/{wit-parser-0.7.1 → wit-parser-0.8.0}/tests/ui/parse-fail/invalid-toplevel.wit.result +0 -0
  1929. /data/ext/cargo-vendor/{wit-parser-0.7.1 → wit-parser-0.8.0}/tests/ui/parse-fail/keyword.wit +0 -0
  1930. /data/ext/cargo-vendor/{wit-parser-0.7.1 → wit-parser-0.8.0}/tests/ui/parse-fail/keyword.wit.result +0 -0
  1931. /data/ext/cargo-vendor/{wit-parser-0.7.1/tests/ui/empty.wit → wit-parser-0.8.0/tests/ui/parse-fail/missing-package.wit} +0 -0
  1932. /data/ext/cargo-vendor/{wit-parser-0.7.1 → wit-parser-0.8.0}/tests/ui/parse-fail/unresolved-use10/foo.wit +0 -0
  1933. /data/ext/cargo-vendor/{wit-parser-0.7.1 → wit-parser-0.8.0}/tests/ui/parse-fail/unterminated-string.wit.result +0 -0
@@ -1,4035 +0,0 @@
1
- ;; Instruction formats.
2
- (type MInst
3
- (enum
4
- ;; A no-op of zero size.
5
- (Nop0)
6
-
7
- ;; A no-op that is one instruction large.
8
- (Nop4)
9
-
10
- ;; An ALU operation with two register sources and a register destination.
11
- (AluRRR
12
- (alu_op ALUOp)
13
- (size OperandSize)
14
- (rd WritableReg)
15
- (rn Reg)
16
- (rm Reg))
17
-
18
- ;; An ALU operation with three register sources and a register destination.
19
- (AluRRRR
20
- (alu_op ALUOp3)
21
- (size OperandSize)
22
- (rd WritableReg)
23
- (rn Reg)
24
- (rm Reg)
25
- (ra Reg))
26
-
27
- ;; An ALU operation with a register source and an immediate-12 source, and a register
28
- ;; destination.
29
- (AluRRImm12
30
- (alu_op ALUOp)
31
- (size OperandSize)
32
- (rd WritableReg)
33
- (rn Reg)
34
- (imm12 Imm12))
35
-
36
- ;; An ALU operation with a register source and an immediate-logic source, and a register destination.
37
- (AluRRImmLogic
38
- (alu_op ALUOp)
39
- (size OperandSize)
40
- (rd WritableReg)
41
- (rn Reg)
42
- (imml ImmLogic))
43
-
44
- ;; An ALU operation with a register source and an immediate-shiftamt source, and a register destination.
45
- (AluRRImmShift
46
- (alu_op ALUOp)
47
- (size OperandSize)
48
- (rd WritableReg)
49
- (rn Reg)
50
- (immshift ImmShift))
51
-
52
- ;; An ALU operation with two register sources, one of which can be shifted, and a register
53
- ;; destination.
54
- (AluRRRShift
55
- (alu_op ALUOp)
56
- (size OperandSize)
57
- (rd WritableReg)
58
- (rn Reg)
59
- (rm Reg)
60
- (shiftop ShiftOpAndAmt))
61
-
62
- ;; An ALU operation with two register sources, one of which can be {zero,sign}-extended and
63
- ;; shifted, and a register destination.
64
- (AluRRRExtend
65
- (alu_op ALUOp)
66
- (size OperandSize)
67
- (rd WritableReg)
68
- (rn Reg)
69
- (rm Reg)
70
- (extendop ExtendOp))
71
-
72
- ;; A bit op instruction with a single register source.
73
- (BitRR
74
- (op BitOp)
75
- (size OperandSize)
76
- (rd WritableReg)
77
- (rn Reg))
78
-
79
- ;; An unsigned (zero-extending) 8-bit load.
80
- (ULoad8
81
- (rd WritableReg)
82
- (mem AMode)
83
- (flags MemFlags))
84
-
85
- ;; A signed (sign-extending) 8-bit load.
86
- (SLoad8
87
- (rd WritableReg)
88
- (mem AMode)
89
- (flags MemFlags))
90
-
91
- ;; An unsigned (zero-extending) 16-bit load.
92
- (ULoad16
93
- (rd WritableReg)
94
- (mem AMode)
95
- (flags MemFlags))
96
-
97
- ;; A signed (sign-extending) 16-bit load.
98
- (SLoad16
99
- (rd WritableReg)
100
- (mem AMode)
101
- (flags MemFlags))
102
-
103
- ;; An unsigned (zero-extending) 32-bit load.
104
- (ULoad32
105
- (rd WritableReg)
106
- (mem AMode)
107
- (flags MemFlags))
108
-
109
- ;; A signed (sign-extending) 32-bit load.
110
- (SLoad32
111
- (rd WritableReg)
112
- (mem AMode)
113
- (flags MemFlags))
114
-
115
- ;; A 64-bit load.
116
- (ULoad64
117
- (rd WritableReg)
118
- (mem AMode)
119
- (flags MemFlags))
120
-
121
- ;; An 8-bit store.
122
- (Store8
123
- (rd Reg)
124
- (mem AMode)
125
- (flags MemFlags))
126
-
127
- ;; A 16-bit store.
128
- (Store16
129
- (rd Reg)
130
- (mem AMode)
131
- (flags MemFlags))
132
-
133
- ;; A 32-bit store.
134
- (Store32
135
- (rd Reg)
136
- (mem AMode)
137
- (flags MemFlags))
138
-
139
- ;; A 64-bit store.
140
- (Store64
141
- (rd Reg)
142
- (mem AMode)
143
- (flags MemFlags))
144
-
145
- ;; A store of a pair of registers.
146
- (StoreP64
147
- (rt Reg)
148
- (rt2 Reg)
149
- (mem PairAMode)
150
- (flags MemFlags))
151
-
152
- ;; A load of a pair of registers.
153
- (LoadP64
154
- (rt WritableReg)
155
- (rt2 WritableReg)
156
- (mem PairAMode)
157
- (flags MemFlags))
158
-
159
- ;; A MOV instruction. These are encoded as ORR's (AluRRR form).
160
- ;; The 32-bit version zeroes the top 32 bits of the
161
- ;; destination, which is effectively an alias for an unsigned
162
- ;; 32-to-64-bit extension.
163
- (Mov
164
- (size OperandSize)
165
- (rd WritableReg)
166
- (rm Reg))
167
-
168
- ;; Like `Move` but with a particular `PReg` source (for implementing CLIF
169
- ;; instructions like `get_stack_pointer`).
170
- (MovFromPReg
171
- (rd WritableReg)
172
- (rm PReg))
173
-
174
- ;; Like `Move` but with a particular `PReg` destination (for
175
- ;; implementing CLIF instructions like `set_pinned_reg`).
176
- (MovToPReg
177
- (rd PReg)
178
- (rm Reg))
179
-
180
- ;; A MOV[Z,N] with a 16-bit immediate.
181
- (MovWide
182
- (op MoveWideOp)
183
- (rd WritableReg)
184
- (imm MoveWideConst)
185
- (size OperandSize))
186
-
187
- ;; A MOVK with a 16-bit immediate. Modifies its register; we
188
- ;; model this with a seprate input `rn` and output `rd` virtual
189
- ;; register, with a regalloc constraint to tie them together.
190
- (MovK
191
- (rd WritableReg)
192
- (rn Reg)
193
- (imm MoveWideConst)
194
- (size OperandSize))
195
-
196
-
197
- ;; A sign- or zero-extend operation.
198
- (Extend
199
- (rd WritableReg)
200
- (rn Reg)
201
- (signed bool)
202
- (from_bits u8)
203
- (to_bits u8))
204
-
205
- ;; A conditional-select operation.
206
- (CSel
207
- (rd WritableReg)
208
- (cond Cond)
209
- (rn Reg)
210
- (rm Reg))
211
-
212
- ;; A conditional-select negation operation.
213
- (CSNeg
214
- (rd WritableReg)
215
- (cond Cond)
216
- (rn Reg)
217
- (rm Reg))
218
-
219
- ;; A conditional-set operation.
220
- (CSet
221
- (rd WritableReg)
222
- (cond Cond))
223
-
224
- ;; A conditional-set-mask operation.
225
- (CSetm
226
- (rd WritableReg)
227
- (cond Cond))
228
-
229
- ;; A conditional comparison with a second register.
230
- (CCmp
231
- (size OperandSize)
232
- (rn Reg)
233
- (rm Reg)
234
- (nzcv NZCV)
235
- (cond Cond))
236
-
237
- ;; A conditional comparison with an immediate.
238
- (CCmpImm
239
- (size OperandSize)
240
- (rn Reg)
241
- (imm UImm5)
242
- (nzcv NZCV)
243
- (cond Cond))
244
-
245
- ;; A synthetic insn, which is a load-linked store-conditional loop, that has the overall
246
- ;; effect of atomically modifying a memory location in a particular way. Because we have
247
- ;; no way to explain to the regalloc about earlyclobber registers, this instruction has
248
- ;; completely fixed operand registers, and we rely on the RA's coalescing to remove copies
249
- ;; in the surrounding code to the extent it can. Load- and store-exclusive instructions,
250
- ;; with acquire-release semantics, are used to access memory. The operand conventions are:
251
- ;;
252
- ;; x25 (rd) address
253
- ;; x26 (rd) second operand for `op`
254
- ;; x27 (wr) old value
255
- ;; x24 (wr) scratch reg; value afterwards has no meaning
256
- ;; x28 (wr) scratch reg; value afterwards has no meaning
257
- (AtomicRMWLoop
258
- (ty Type) ;; I8, I16, I32 or I64
259
- (op AtomicRMWLoopOp)
260
- (flags MemFlags)
261
- (addr Reg)
262
- (operand Reg)
263
- (oldval WritableReg)
264
- (scratch1 WritableReg)
265
- (scratch2 WritableReg))
266
-
267
- ;; Similar to AtomicRMWLoop, a compare-and-swap operation implemented using a load-linked
268
- ;; store-conditional loop, with acquire-release semantics.
269
- ;; Note that the operand conventions, although very similar to AtomicRMWLoop, are different:
270
- ;;
271
- ;; x25 (rd) address
272
- ;; x26 (rd) expected value
273
- ;; x28 (rd) replacement value
274
- ;; x27 (wr) old value
275
- ;; x24 (wr) scratch reg; value afterwards has no meaning
276
- (AtomicCASLoop
277
- (ty Type) ;; I8, I16, I32 or I64
278
- (flags MemFlags)
279
- (addr Reg)
280
- (expected Reg)
281
- (replacement Reg)
282
- (oldval WritableReg)
283
- (scratch WritableReg))
284
-
285
- ;; An atomic read-modify-write operation. These instructions require the
286
- ;; Large System Extension (LSE) ISA support (FEAT_LSE). The instructions have
287
- ;; acquire-release semantics.
288
- (AtomicRMW
289
- (op AtomicRMWOp)
290
- (rs Reg)
291
- (rt WritableReg)
292
- (rn Reg)
293
- (ty Type)
294
- (flags MemFlags))
295
-
296
- ;; An atomic compare-and-swap operation. These instructions require the
297
- ;; Large System Extension (LSE) ISA support (FEAT_LSE). The instructions have
298
- ;; acquire-release semantics.
299
- (AtomicCAS
300
- ;; `rd` is really `rs` in the encoded instruction (so `rd` == `rs`); we separate
301
- ;; them here to have separate use and def vregs for regalloc.
302
- (rd WritableReg)
303
- (rs Reg)
304
- (rt Reg)
305
- (rn Reg)
306
- (ty Type)
307
- (flags MemFlags))
308
-
309
- ;; Read `access_ty` bits from address `rt`, either 8, 16, 32 or 64-bits, and put
310
- ;; it in `rn`, optionally zero-extending to fill a word or double word result.
311
- ;; This instruction is sequentially consistent.
312
- (LoadAcquire
313
- (access_ty Type) ;; I8, I16, I32 or I64
314
- (rt WritableReg)
315
- (rn Reg)
316
- (flags MemFlags))
317
-
318
- ;; Write the lowest `ty` bits of `rt` to address `rn`.
319
- ;; This instruction is sequentially consistent.
320
- (StoreRelease
321
- (access_ty Type) ;; I8, I16, I32 or I64
322
- (rt Reg)
323
- (rn Reg)
324
- (flags MemFlags))
325
-
326
- ;; A memory fence. This must provide ordering to ensure that, at a minimum, neither loads
327
- ;; nor stores may move forwards or backwards across the fence. Currently emitted as "dmb
328
- ;; ish". This instruction is sequentially consistent.
329
- (Fence)
330
-
331
- ;; Consumption of speculative data barrier.
332
- (Csdb)
333
-
334
- ;; FPU move. Note that this is distinct from a vector-register
335
- ;; move; moving just 64 bits seems to be significantly faster.
336
- (FpuMove64
337
- (rd WritableReg)
338
- (rn Reg))
339
-
340
- ;; Vector register move.
341
- (FpuMove128
342
- (rd WritableReg)
343
- (rn Reg))
344
-
345
- ;; Move to scalar from a vector element.
346
- (FpuMoveFromVec
347
- (rd WritableReg)
348
- (rn Reg)
349
- (idx u8)
350
- (size VectorSize))
351
-
352
- ;; Zero-extend a SIMD & FP scalar to the full width of a vector register.
353
- ;; 16-bit scalars require half-precision floating-point support (FEAT_FP16).
354
- (FpuExtend
355
- (rd WritableReg)
356
- (rn Reg)
357
- (size ScalarSize))
358
-
359
- ;; 1-op FPU instruction.
360
- (FpuRR
361
- (fpu_op FPUOp1)
362
- (size ScalarSize)
363
- (rd WritableReg)
364
- (rn Reg))
365
-
366
- ;; 2-op FPU instruction.
367
- (FpuRRR
368
- (fpu_op FPUOp2)
369
- (size ScalarSize)
370
- (rd WritableReg)
371
- (rn Reg)
372
- (rm Reg))
373
-
374
- (FpuRRI
375
- (fpu_op FPUOpRI)
376
- (rd WritableReg)
377
- (rn Reg))
378
-
379
- ;; Variant of FpuRRI that modifies its `rd`, and so we name the
380
- ;; input state `ri` (for "input") and constrain the two
381
- ;; together.
382
- (FpuRRIMod
383
- (fpu_op FPUOpRIMod)
384
- (rd WritableReg)
385
- (ri Reg)
386
- (rn Reg))
387
-
388
-
389
- ;; 3-op FPU instruction.
390
- ;; 16-bit scalars require half-precision floating-point support (FEAT_FP16).
391
- (FpuRRRR
392
- (fpu_op FPUOp3)
393
- (size ScalarSize)
394
- (rd WritableReg)
395
- (rn Reg)
396
- (rm Reg)
397
- (ra Reg))
398
-
399
- ;; FPU comparison.
400
- (FpuCmp
401
- (size ScalarSize)
402
- (rn Reg)
403
- (rm Reg))
404
-
405
- ;; Floating-point load, single-precision (32 bit).
406
- (FpuLoad32
407
- (rd WritableReg)
408
- (mem AMode)
409
- (flags MemFlags))
410
-
411
- ;; Floating-point store, single-precision (32 bit).
412
- (FpuStore32
413
- (rd Reg)
414
- (mem AMode)
415
- (flags MemFlags))
416
-
417
- ;; Floating-point load, double-precision (64 bit).
418
- (FpuLoad64
419
- (rd WritableReg)
420
- (mem AMode)
421
- (flags MemFlags))
422
-
423
- ;; Floating-point store, double-precision (64 bit).
424
- (FpuStore64
425
- (rd Reg)
426
- (mem AMode)
427
- (flags MemFlags))
428
-
429
- ;; Floating-point/vector load, 128 bit.
430
- (FpuLoad128
431
- (rd WritableReg)
432
- (mem AMode)
433
- (flags MemFlags))
434
-
435
- ;; Floating-point/vector store, 128 bit.
436
- (FpuStore128
437
- (rd Reg)
438
- (mem AMode)
439
- (flags MemFlags))
440
-
441
- ;; A load of a pair of floating-point registers, double precision (64-bit).
442
- (FpuLoadP64
443
- (rt WritableReg)
444
- (rt2 WritableReg)
445
- (mem PairAMode)
446
- (flags MemFlags))
447
-
448
- ;; A store of a pair of floating-point registers, double precision (64-bit).
449
- (FpuStoreP64
450
- (rt Reg)
451
- (rt2 Reg)
452
- (mem PairAMode)
453
- (flags MemFlags))
454
-
455
- ;; A load of a pair of floating-point registers, 128-bit.
456
- (FpuLoadP128
457
- (rt WritableReg)
458
- (rt2 WritableReg)
459
- (mem PairAMode)
460
- (flags MemFlags))
461
-
462
- ;; A store of a pair of floating-point registers, 128-bit.
463
- (FpuStoreP128
464
- (rt Reg)
465
- (rt2 Reg)
466
- (mem PairAMode)
467
- (flags MemFlags))
468
-
469
- ;; Conversion: FP -> integer.
470
- (FpuToInt
471
- (op FpuToIntOp)
472
- (rd WritableReg)
473
- (rn Reg))
474
-
475
- ;; Conversion: integer -> FP.
476
- (IntToFpu
477
- (op IntToFpuOp)
478
- (rd WritableReg)
479
- (rn Reg))
480
-
481
- ;; FP conditional select, 32 bit.
482
- (FpuCSel32
483
- (rd WritableReg)
484
- (rn Reg)
485
- (rm Reg)
486
- (cond Cond))
487
-
488
- ;; FP conditional select, 64 bit.
489
- (FpuCSel64
490
- (rd WritableReg)
491
- (rn Reg)
492
- (rm Reg)
493
- (cond Cond))
494
-
495
- ;; Round to integer.
496
- (FpuRound
497
- (op FpuRoundMode)
498
- (rd WritableReg)
499
- (rn Reg))
500
-
501
- ;; Move from a GPR to a vector register. The scalar value is parked in the lowest lane
502
- ;; of the destination, and all other lanes are zeroed out. Currently only 32- and 64-bit
503
- ;; transactions are supported.
504
- (MovToFpu
505
- (rd WritableReg)
506
- (rn Reg)
507
- (size ScalarSize))
508
-
509
- ;; Loads a floating-point immediate.
510
- (FpuMoveFPImm
511
- (rd WritableReg)
512
- (imm ASIMDFPModImm)
513
- (size ScalarSize))
514
-
515
- ;; Move to a vector element from a GPR.
516
- (MovToVec
517
- (rd WritableReg)
518
- (ri Reg)
519
- (rn Reg)
520
- (idx u8)
521
- (size VectorSize))
522
-
523
- ;; Unsigned move from a vector element to a GPR.
524
- (MovFromVec
525
- (rd WritableReg)
526
- (rn Reg)
527
- (idx u8)
528
- (size ScalarSize))
529
-
530
- ;; Signed move from a vector element to a GPR.
531
- (MovFromVecSigned
532
- (rd WritableReg)
533
- (rn Reg)
534
- (idx u8)
535
- (size VectorSize)
536
- (scalar_size OperandSize))
537
-
538
- ;; Duplicate general-purpose register to vector.
539
- (VecDup
540
- (rd WritableReg)
541
- (rn Reg)
542
- (size VectorSize))
543
-
544
- ;; Duplicate scalar to vector.
545
- (VecDupFromFpu
546
- (rd WritableReg)
547
- (rn Reg)
548
- (size VectorSize)
549
- (lane u8))
550
-
551
- ;; Duplicate FP immediate to vector.
552
- (VecDupFPImm
553
- (rd WritableReg)
554
- (imm ASIMDFPModImm)
555
- (size VectorSize))
556
-
557
- ;; Duplicate immediate to vector.
558
- (VecDupImm
559
- (rd WritableReg)
560
- (imm ASIMDMovModImm)
561
- (invert bool)
562
- (size VectorSize))
563
-
564
- ;; Vector extend.
565
- (VecExtend
566
- (t VecExtendOp)
567
- (rd WritableReg)
568
- (rn Reg)
569
- (high_half bool)
570
- (lane_size ScalarSize))
571
-
572
- ;; Move vector element to another vector element.
573
- (VecMovElement
574
- (rd WritableReg)
575
- (ri Reg)
576
- (rn Reg)
577
- (dest_idx u8)
578
- (src_idx u8)
579
- (size VectorSize))
580
-
581
- ;; Vector widening operation.
582
- (VecRRLong
583
- (op VecRRLongOp)
584
- (rd WritableReg)
585
- (rn Reg)
586
- (high_half bool))
587
-
588
- ;; Vector narrowing operation -- low half.
589
- (VecRRNarrowLow
590
- (op VecRRNarrowOp)
591
- (rd WritableReg)
592
- (rn Reg)
593
- (lane_size ScalarSize))
594
-
595
- ;; Vector narrowing operation -- high half.
596
- (VecRRNarrowHigh
597
- (op VecRRNarrowOp)
598
- (rd WritableReg)
599
- (ri Reg)
600
- (rn Reg)
601
- (lane_size ScalarSize))
602
-
603
- ;; 1-operand vector instruction that operates on a pair of elements.
604
- (VecRRPair
605
- (op VecPairOp)
606
- (rd WritableReg)
607
- (rn Reg))
608
-
609
- ;; 2-operand vector instruction that produces a result with twice the
610
- ;; lane width and half the number of lanes.
611
- (VecRRRLong
612
- (alu_op VecRRRLongOp)
613
- (rd WritableReg)
614
- (rn Reg)
615
- (rm Reg)
616
- (high_half bool))
617
-
618
- ;; 2-operand vector instruction that produces a result with
619
- ;; twice the lane width and half the number of lanes. Variant
620
- ;; that modifies `rd` (so takes its initial state as `ri`).
621
- (VecRRRLongMod
622
- (alu_op VecRRRLongModOp)
623
- (rd WritableReg)
624
- (ri Reg)
625
- (rn Reg)
626
- (rm Reg)
627
- (high_half bool))
628
-
629
- ;; 1-operand vector instruction that extends elements of the input
630
- ;; register and operates on a pair of elements. The output lane width
631
- ;; is double that of the input.
632
- (VecRRPairLong
633
- (op VecRRPairLongOp)
634
- (rd WritableReg)
635
- (rn Reg))
636
-
637
- ;; A vector ALU op.
638
- (VecRRR
639
- (alu_op VecALUOp)
640
- (rd WritableReg)
641
- (rn Reg)
642
- (rm Reg)
643
- (size VectorSize))
644
-
645
- ;; A vector ALU op modifying a source register.
646
- (VecRRRMod
647
- (alu_op VecALUModOp)
648
- (rd WritableReg)
649
- (ri Reg)
650
- (rn Reg)
651
- (rm Reg)
652
- (size VectorSize))
653
-
654
- ;; A vector ALU op modifying a source register.
655
- (VecFmlaElem
656
- (alu_op VecALUModOp)
657
- (rd WritableReg)
658
- (ri Reg)
659
- (rn Reg)
660
- (rm Reg)
661
- (size VectorSize)
662
- (idx u8))
663
-
664
- ;; Vector two register miscellaneous instruction.
665
- (VecMisc
666
- (op VecMisc2)
667
- (rd WritableReg)
668
- (rn Reg)
669
- (size VectorSize))
670
-
671
- ;; Vector instruction across lanes.
672
- (VecLanes
673
- (op VecLanesOp)
674
- (rd WritableReg)
675
- (rn Reg)
676
- (size VectorSize))
677
-
678
- ;; Vector shift by immediate Shift Left (immediate), Unsigned Shift Right (immediate)
679
- ;; Signed Shift Right (immediate). These are somewhat unusual in that, for right shifts,
680
- ;; the allowed range of `imm` values is 1 to lane-size-in-bits, inclusive. A zero
681
- ;; right-shift cannot be encoded. Left shifts are "normal", though, having valid `imm`
682
- ;; values from 0 to lane-size-in-bits - 1 inclusive.
683
- (VecShiftImm
684
- (op VecShiftImmOp)
685
- (rd WritableReg)
686
- (rn Reg)
687
- (size VectorSize)
688
- (imm u8))
689
-
690
- ;; Destructive vector shift by immediate.
691
- (VecShiftImmMod
692
- (op VecShiftImmModOp)
693
- (rd WritableReg)
694
- (ri Reg)
695
- (rn Reg)
696
- (size VectorSize)
697
- (imm u8))
698
-
699
- ;; Vector extract - create a new vector, being the concatenation of the lowest `imm4` bytes
700
- ;; of `rm` followed by the uppermost `16 - imm4` bytes of `rn`.
701
- (VecExtract
702
- (rd WritableReg)
703
- (rn Reg)
704
- (rm Reg)
705
- (imm4 u8))
706
-
707
- ;; Table vector lookup - single register table. The table
708
- ;; consists of 8-bit elements and is stored in `rn`, while `rm`
709
- ;; contains 8-bit element indices. This variant emits `TBL`,
710
- ;; which sets elements that correspond to out-of-range indices
711
- ;; (greater than 15) to 0.
712
- (VecTbl
713
- (rd WritableReg)
714
- (rn Reg)
715
- (rm Reg))
716
-
717
- ;; Table vector lookup - single register table. The table
718
- ;; consists of 8-bit elements and is stored in `rn`, while `rm`
719
- ;; contains 8-bit element indices. This variant emits `TBX`,
720
- ;; which leaves elements that correspond to out-of-range indices
721
- ;; (greater than 15) unmodified. Hence, it takes an input vreg in
722
- ;; `ri` that is constrained to the same allocation as `rd`.
723
- (VecTblExt
724
- (rd WritableReg)
725
- (ri Reg)
726
- (rn Reg)
727
- (rm Reg))
728
-
729
- ;; Table vector lookup - two register table. The table consists
730
- ;; of 8-bit elements and is stored in `rn` and `rn2`, while
731
- ;; `rm` contains 8-bit element indices. The table registers
732
- ;; `rn` and `rn2` must have consecutive numbers modulo 32, that
733
- ;; is v31 and v0 (in that order) are consecutive registers.
734
- ;; This variant emits `TBL`, which sets out-of-range results to
735
- ;; 0.
736
- (VecTbl2
737
- (rd WritableReg)
738
- (rn Reg)
739
- (rn2 Reg)
740
- (rm Reg))
741
-
742
- ;; Table vector lookup - two register table. The table consists
743
- ;; of 8-bit elements and is stored in `rn` and `rn2`, while
744
- ;; `rm` contains 8-bit element indices. The table registers
745
- ;; `rn` and `rn2` must have consecutive numbers modulo 32, that
746
- ;; is v31 and v0 (in that order) are consecutive registers.
747
- ;; This variant emits `TBX`, which leaves out-of-range results
748
- ;; unmodified, hence takes the initial state of the result
749
- ;; register in vreg `ri`.
750
- (VecTbl2Ext
751
- (rd WritableReg)
752
- (ri Reg)
753
- (rn Reg)
754
- (rn2 Reg)
755
- (rm Reg))
756
-
757
- ;; Load an element and replicate to all lanes of a vector.
758
- (VecLoadReplicate
759
- (rd WritableReg)
760
- (rn Reg)
761
- (size VectorSize)
762
- (flags MemFlags))
763
-
764
- ;; Vector conditional select, 128 bit. A synthetic instruction, which generates a 4-insn
765
- ;; control-flow diamond.
766
- (VecCSel
767
- (rd WritableReg)
768
- (rn Reg)
769
- (rm Reg)
770
- (cond Cond))
771
-
772
- ;; Move to the NZCV flags (actually a `MSR NZCV, Xn` insn).
773
- (MovToNZCV
774
- (rn Reg))
775
-
776
- ;; Move from the NZCV flags (actually a `MRS Xn, NZCV` insn).
777
- (MovFromNZCV
778
- (rd WritableReg))
779
-
780
- ;; A machine call instruction. N.B.: this allows only a +/- 128MB offset (it uses a relocation
781
- ;; of type `Reloc::Arm64Call`); if the destination distance is not `RelocDistance::Near`, the
782
- ;; code should use a `LoadExtName` / `CallInd` sequence instead, allowing an arbitrary 64-bit
783
- ;; target.
784
- (Call
785
- (info BoxCallInfo))
786
-
787
- ;; A machine indirect-call instruction.
788
- (CallInd
789
- (info BoxCallIndInfo))
790
-
791
- ;; A pseudo-instruction that captures register arguments in vregs.
792
- (Args
793
- (args VecArgPair))
794
-
795
- ;; ---- branches (exactly one must appear at end of BB) ----
796
-
797
- ;; A machine return instruction.
798
- (Ret
799
- (rets VecRetPair))
800
-
801
- ;; A machine return instruction with pointer authentication using SP as the
802
- ;; modifier. This instruction requires pointer authentication support
803
- ;; (FEAT_PAuth) unless `is_hint` is true, in which case it is equivalent to
804
- ;; the combination of a no-op and a return instruction on platforms without
805
- ;; the relevant support.
806
- (AuthenticatedRet
807
- (key APIKey)
808
- (is_hint bool)
809
- (rets VecRetPair))
810
-
811
- ;; An unconditional branch.
812
- (Jump
813
- (dest BranchTarget))
814
-
815
- ;; A conditional branch. Contains two targets; at emission time, both are emitted, but
816
- ;; the MachBuffer knows to truncate the trailing branch if fallthrough. We optimize the
817
- ;; choice of taken/not_taken (inverting the branch polarity as needed) based on the
818
- ;; fallthrough at the time of lowering.
819
- (CondBr
820
- (taken BranchTarget)
821
- (not_taken BranchTarget)
822
- (kind CondBrKind))
823
-
824
- ;; A conditional trap: execute a `udf` if the condition is true. This is
825
- ;; one VCode instruction because it uses embedded control flow; it is
826
- ;; logically a single-in, single-out region, but needs to appear as one
827
- ;; unit to the register allocator.
828
- ;;
829
- ;; The `CondBrKind` gives the conditional-branch condition that will
830
- ;; *execute* the embedded `Inst`. (In the emitted code, we use the inverse
831
- ;; of this condition in a branch that skips the trap instruction.)
832
- (TrapIf
833
- (kind CondBrKind)
834
- (trap_code TrapCode))
835
-
836
- ;; An indirect branch through a register, augmented with set of all
837
- ;; possible successors.
838
- (IndirectBr
839
- (rn Reg)
840
- (targets VecMachLabel))
841
-
842
- ;; A "break" instruction, used for e.g. traps and debug breakpoints.
843
- (Brk)
844
-
845
- ;; An instruction guaranteed to always be undefined and to trigger an illegal instruction at
846
- ;; runtime.
847
- (Udf
848
- (trap_code TrapCode))
849
-
850
- ;; Compute the address (using a PC-relative offset) of a memory location, using the `ADR`
851
- ;; instruction. Note that we take a simple offset, not a `MemLabel`, here, because `Adr` is
852
- ;; only used for now in fixed lowering sequences with hardcoded offsets. In the future we may
853
- ;; need full `MemLabel` support.
854
- (Adr
855
- (rd WritableReg)
856
- ;; Offset in range -2^20 .. 2^20.
857
- (off i32))
858
-
859
- ;; Compute the address (using a PC-relative offset) of a 4KB page.
860
- (Adrp
861
- (rd WritableReg)
862
- (off i32))
863
-
864
- ;; Raw 32-bit word, used for inline constants and jump-table entries.
865
- (Word4
866
- (data u32))
867
-
868
- ;; Raw 64-bit word, used for inline constants.
869
- (Word8
870
- (data u64))
871
-
872
- ;; Jump-table sequence, as one compound instruction (see note in lower_inst.rs for rationale).
873
- (JTSequence
874
- (info BoxJTSequenceInfo)
875
- (ridx Reg)
876
- (rtmp1 WritableReg)
877
- (rtmp2 WritableReg))
878
-
879
- ;; Load an inline symbol reference.
880
- (LoadExtName
881
- (rd WritableReg)
882
- (name BoxExternalName)
883
- (offset i64))
884
-
885
- ;; Load address referenced by `mem` into `rd`.
886
- (LoadAddr
887
- (rd WritableReg)
888
- (mem AMode))
889
-
890
- ;; Pointer authentication code for instruction address with modifier in SP;
891
- ;; equivalent to a no-op if Pointer authentication (FEAT_PAuth) is not
892
- ;; supported.
893
- (Pacisp
894
- (key APIKey))
895
-
896
- ;; Strip pointer authentication code from instruction address in LR;
897
- ;; equivalent to a no-op if Pointer authentication (FEAT_PAuth) is not
898
- ;; supported.
899
- (Xpaclri)
900
-
901
- ;; Branch target identification; equivalent to a no-op if Branch Target
902
- ;; Identification (FEAT_BTI) is not supported.
903
- (Bti
904
- (targets BranchTargetType))
905
-
906
- ;; Marker, no-op in generated code: SP "virtual offset" is adjusted. This
907
- ;; controls how AMode::NominalSPOffset args are lowered.
908
- (VirtualSPOffsetAdj
909
- (offset i64))
910
-
911
- ;; Meta-insn, no-op in generated code: emit constant/branch veneer island
912
- ;; at this point (with a guard jump around it) if less than the needed
913
- ;; space is available before the next branch deadline. See the `MachBuffer`
914
- ;; implementation in `machinst/buffer.rs` for the overall algorithm. In
915
- ;; brief, we retain a set of "pending/unresolved label references" from
916
- ;; branches as we scan forward through instructions to emit machine code;
917
- ;; if we notice we're about to go out of range on an unresolved reference,
918
- ;; we stop, emit a bunch of "veneers" (branches in a form that has a longer
919
- ;; range, e.g. a 26-bit-offset unconditional jump), and point the original
920
- ;; label references to those. This is an "island" because it comes in the
921
- ;; middle of the code.
922
- ;;
923
- ;; This meta-instruction is a necessary part of the logic that determines
924
- ;; where to place islands. Ordinarily, we want to place them between basic
925
- ;; blocks, so we compute the worst-case size of each block, and emit the
926
- ;; island before starting a block if we would exceed a deadline before the
927
- ;; end of the block. However, some sequences (such as an inline jumptable)
928
- ;; are variable-length and not accounted for by this logic; so these
929
- ;; lowered sequences include an `EmitIsland` to trigger island generation
930
- ;; where necessary.
931
- (EmitIsland
932
- ;; The needed space before the next deadline.
933
- (needed_space CodeOffset))
934
-
935
- ;; A call to the `ElfTlsGetAddr` libcall. Returns address of TLS symbol in x0.
936
- (ElfTlsGetAddr
937
- (symbol ExternalName)
938
- (rd WritableReg))
939
-
940
- (MachOTlsGetAddr
941
- (symbol ExternalName)
942
- (rd WritableReg))
943
-
944
- ;; An unwind pseudo-instruction.
945
- (Unwind
946
- (inst UnwindInst))
947
-
948
- ;; A dummy use, useful to keep a value alive.
949
- (DummyUse
950
- (reg Reg))
951
-
952
- ;; Emits an inline stack probe loop.
953
- ;;
954
- ;; Note that this is emitted post-regalloc so `start` and `end` can be
955
- ;; temporary registers such as the spilltmp and tmp2 registers. This also
956
- ;; means that the internal codegen can't use these registers.
957
- (StackProbeLoop (start WritableReg)
958
- (end Reg)
959
- (step Imm12))))
960
-
961
- ;; An ALU operation. This can be paired with several instruction formats
962
- ;; below (see `Inst`) in any combination.
963
- (type ALUOp
964
- (enum
965
- (Add)
966
- (Sub)
967
- (Orr)
968
- (OrrNot)
969
- (And)
970
- (AndS)
971
- (AndNot)
972
- ;; XOR (AArch64 calls this "EOR")
973
- (Eor)
974
- ;; XNOR (AArch64 calls this "EOR-NOT")
975
- (EorNot)
976
- ;; Add, setting flags
977
- (AddS)
978
- ;; Sub, setting flags
979
- (SubS)
980
- ;; Signed multiply, high-word result
981
- (SMulH)
982
- ;; Unsigned multiply, high-word result
983
- (UMulH)
984
- (SDiv)
985
- (UDiv)
986
- (RotR)
987
- (Lsr)
988
- (Asr)
989
- (Lsl)
990
- ;; Add with carry
991
- (Adc)
992
- ;; Add with carry, settings flags
993
- (AdcS)
994
- ;; Subtract with carry
995
- (Sbc)
996
- ;; Subtract with carry, settings flags
997
- (SbcS)
998
- ))
999
-
1000
- ;; An ALU operation with three arguments.
1001
- (type ALUOp3
1002
- (enum
1003
- ;; Multiply-add
1004
- (MAdd)
1005
- ;; Multiply-sub
1006
- (MSub)
1007
- ;; Unsigned-Multiply-add
1008
- (UMAddL)
1009
- ;; Signed-Multiply-add
1010
- (SMAddL)
1011
- ))
1012
-
1013
- (type MoveWideOp
1014
- (enum
1015
- (MovZ)
1016
- (MovN)
1017
- ))
1018
-
1019
- (type UImm5 (primitive UImm5))
1020
- (type Imm12 (primitive Imm12))
1021
- (type ImmLogic (primitive ImmLogic))
1022
- (type ImmShift (primitive ImmShift))
1023
- (type ShiftOpAndAmt (primitive ShiftOpAndAmt))
1024
- (type MoveWideConst (primitive MoveWideConst))
1025
- (type NZCV (primitive NZCV))
1026
- (type ASIMDFPModImm (primitive ASIMDFPModImm))
1027
- (type ASIMDMovModImm (primitive ASIMDMovModImm))
1028
-
1029
- (type BoxCallInfo (primitive BoxCallInfo))
1030
- (type BoxCallIndInfo (primitive BoxCallIndInfo))
1031
- (type CondBrKind (primitive CondBrKind))
1032
- (type BranchTarget (primitive BranchTarget))
1033
- (type BoxJTSequenceInfo (primitive BoxJTSequenceInfo))
1034
- (type CodeOffset (primitive CodeOffset))
1035
- (type VecMachLabel extern (enum))
1036
-
1037
- (type ExtendOp extern
1038
- (enum
1039
- (UXTB)
1040
- (UXTH)
1041
- (UXTW)
1042
- (UXTX)
1043
- (SXTB)
1044
- (SXTH)
1045
- (SXTW)
1046
- (SXTX)
1047
- ))
1048
-
1049
- ;; An operation on the bits of a register. This can be paired with several instruction formats
1050
- ;; below (see `Inst`) in any combination.
1051
- (type BitOp
1052
- (enum
1053
- ;; Bit reverse
1054
- (RBit)
1055
- (Clz)
1056
- (Cls)
1057
- ;; Byte reverse
1058
- (Rev16)
1059
- (Rev32)
1060
- (Rev64)
1061
- ))
1062
-
1063
- (type MemLabel extern (enum))
1064
- (type SImm9 extern (enum))
1065
- (type UImm12Scaled extern (enum))
1066
-
1067
- ;; An addressing mode specified for a load/store operation.
1068
- (type AMode
1069
- (enum
1070
- ;;
1071
- ;; Real ARM64 addressing modes:
1072
- ;;
1073
- ;; "post-indexed" mode as per AArch64 docs: postincrement reg after
1074
- ;; address computation.
1075
- ;; Specialized here to SP so we don't have to emit regalloc metadata.
1076
- (SPPostIndexed
1077
- (simm9 SImm9))
1078
-
1079
- ;; "pre-indexed" mode as per AArch64 docs: preincrement reg before
1080
- ;; address computation.
1081
- ;; Specialized here to SP so we don't have to emit regalloc metadata.
1082
- (SPPreIndexed
1083
- (simm9 SImm9))
1084
-
1085
- ;; N.B.: RegReg, RegScaled, and RegScaledExtended all correspond to
1086
- ;; what the ISA calls the "register offset" addressing mode. We split
1087
- ;; out several options here for more ergonomic codegen.
1088
- ;;
1089
- ;; Register plus register offset.
1090
- (RegReg
1091
- (rn Reg)
1092
- (rm Reg))
1093
-
1094
- ;; Register plus register offset, scaled by type's size.
1095
- (RegScaled
1096
- (rn Reg)
1097
- (rm Reg)
1098
- (ty Type))
1099
-
1100
- ;; Register plus register offset, scaled by type's size, with index
1101
- ;; sign- or zero-extended first.
1102
- (RegScaledExtended
1103
- (rn Reg)
1104
- (rm Reg)
1105
- (ty Type)
1106
- (extendop ExtendOp))
1107
-
1108
- ;; Register plus register offset, with index sign- or zero-extended
1109
- ;; first.
1110
- (RegExtended
1111
- (rn Reg)
1112
- (rm Reg)
1113
- (extendop ExtendOp))
1114
-
1115
- ;; Unscaled signed 9-bit immediate offset from reg.
1116
- (Unscaled
1117
- (rn Reg)
1118
- (simm9 SImm9))
1119
-
1120
- ;; Scaled (by size of a type) unsigned 12-bit immediate offset from reg.
1121
- (UnsignedOffset
1122
- (rn Reg)
1123
- (uimm12 UImm12Scaled))
1124
-
1125
- ;; virtual addressing modes that are lowered at emission time:
1126
- ;;
1127
- ;; Reference to a "label": e.g., a symbol.
1128
- (Label
1129
- (label MemLabel))
1130
-
1131
- ;; Arbitrary offset from a register. Converted to generation of large
1132
- ;; offsets with multiple instructions as necessary during code emission.
1133
- (RegOffset
1134
- (rn Reg)
1135
- (off i64)
1136
- (ty Type))
1137
-
1138
- ;; Offset from the stack pointer.
1139
- (SPOffset
1140
- (off i64)
1141
- (ty Type))
1142
-
1143
- ;; Offset from the frame pointer.
1144
- (FPOffset
1145
- (off i64)
1146
- (ty Type))
1147
-
1148
- ;; A reference to a constant which is placed outside of the function's
1149
- ;; body, typically at the end.
1150
- (Const
1151
- (addr VCodeConstant))
1152
-
1153
- ;; Offset from the "nominal stack pointer", which is where the real SP is
1154
- ;; just after stack and spill slots are allocated in the function prologue.
1155
- ;; At emission time, this is converted to `SPOffset` with a fixup added to
1156
- ;; the offset constant. The fixup is a running value that is tracked as
1157
- ;; emission iterates through instructions in linear order, and can be
1158
- ;; adjusted up and down with [Inst::VirtualSPOffsetAdj].
1159
- ;;
1160
- ;; The standard ABI is in charge of handling this (by emitting the
1161
- ;; adjustment meta-instructions). It maintains the invariant that "nominal
1162
- ;; SP" is where the actual SP is after the function prologue and before
1163
- ;; clobber pushes. See the diagram in the documentation for
1164
- ;; [crate::isa::aarch64::abi](the ABI module) for more details.
1165
- (NominalSPOffset
1166
- (off i64)
1167
- (ty Type))))
1168
-
1169
- (type PairAMode extern (enum))
1170
- (type FPUOpRI extern (enum))
1171
- (type FPUOpRIMod extern (enum))
1172
-
1173
- (type OperandSize extern
1174
- (enum Size32
1175
- Size64))
1176
-
1177
- ;; Helper for calculating the `OperandSize` corresponding to a type
1178
- (decl operand_size (Type) OperandSize)
1179
- (rule 1 (operand_size (fits_in_32 _ty)) (OperandSize.Size32))
1180
- (rule (operand_size (fits_in_64 _ty)) (OperandSize.Size64))
1181
-
1182
- (type ScalarSize extern
1183
- (enum Size8
1184
- Size16
1185
- Size32
1186
- Size64
1187
- Size128))
1188
-
1189
- ;; Helper for calculating the `ScalarSize` corresponding to a type
1190
- (decl scalar_size (Type) ScalarSize)
1191
-
1192
- (rule (scalar_size $I8) (ScalarSize.Size8))
1193
- (rule (scalar_size $I16) (ScalarSize.Size16))
1194
- (rule (scalar_size $I32) (ScalarSize.Size32))
1195
- (rule (scalar_size $I64) (ScalarSize.Size64))
1196
- (rule (scalar_size $I128) (ScalarSize.Size128))
1197
-
1198
- (rule (scalar_size $F32) (ScalarSize.Size32))
1199
- (rule (scalar_size $F64) (ScalarSize.Size64))
1200
-
1201
- ;; Helper for calculating the `ScalarSize` lane type from vector type
1202
- (decl lane_size (Type) ScalarSize)
1203
- (rule 1 (lane_size (multi_lane 8 _)) (ScalarSize.Size8))
1204
- (rule 1 (lane_size (multi_lane 16 _)) (ScalarSize.Size16))
1205
- (rule 1 (lane_size (multi_lane 32 _)) (ScalarSize.Size32))
1206
- (rule 1 (lane_size (multi_lane 64 _)) (ScalarSize.Size64))
1207
- (rule (lane_size (dynamic_lane 8 _)) (ScalarSize.Size8))
1208
- (rule (lane_size (dynamic_lane 16 _)) (ScalarSize.Size16))
1209
- (rule (lane_size (dynamic_lane 32 _)) (ScalarSize.Size32))
1210
- (rule (lane_size (dynamic_lane 64 _)) (ScalarSize.Size64))
1211
-
1212
- ;; Helper for extracting the size of a lane from the input `VectorSize`
1213
- (decl pure vector_lane_size (VectorSize) ScalarSize)
1214
- (rule (vector_lane_size (VectorSize.Size8x16)) (ScalarSize.Size8))
1215
- (rule (vector_lane_size (VectorSize.Size8x8)) (ScalarSize.Size8))
1216
- (rule (vector_lane_size (VectorSize.Size16x8)) (ScalarSize.Size16))
1217
- (rule (vector_lane_size (VectorSize.Size16x4)) (ScalarSize.Size16))
1218
- (rule (vector_lane_size (VectorSize.Size32x4)) (ScalarSize.Size32))
1219
- (rule (vector_lane_size (VectorSize.Size32x2)) (ScalarSize.Size32))
1220
- (rule (vector_lane_size (VectorSize.Size64x2)) (ScalarSize.Size64))
1221
-
1222
- (type Cond extern
1223
- (enum
1224
- (Eq)
1225
- (Ne)
1226
- (Hs)
1227
- (Lo)
1228
- (Mi)
1229
- (Pl)
1230
- (Vs)
1231
- (Vc)
1232
- (Hi)
1233
- (Ls)
1234
- (Ge)
1235
- (Lt)
1236
- (Gt)
1237
- (Le)
1238
- (Al)
1239
- (Nv)
1240
- ))
1241
-
1242
- (type VectorSize extern
1243
- (enum
1244
- (Size8x8)
1245
- (Size8x16)
1246
- (Size16x4)
1247
- (Size16x8)
1248
- (Size32x2)
1249
- (Size32x4)
1250
- (Size64x2)
1251
- ))
1252
-
1253
- ;; Helper for calculating the `VectorSize` corresponding to a type
1254
- (decl vector_size (Type) VectorSize)
1255
- (rule 1 (vector_size (multi_lane 8 8)) (VectorSize.Size8x8))
1256
- (rule 1 (vector_size (multi_lane 8 16)) (VectorSize.Size8x16))
1257
- (rule 1 (vector_size (multi_lane 16 4)) (VectorSize.Size16x4))
1258
- (rule 1 (vector_size (multi_lane 16 8)) (VectorSize.Size16x8))
1259
- (rule 1 (vector_size (multi_lane 32 2)) (VectorSize.Size32x2))
1260
- (rule 1 (vector_size (multi_lane 32 4)) (VectorSize.Size32x4))
1261
- (rule 1 (vector_size (multi_lane 64 2)) (VectorSize.Size64x2))
1262
- (rule (vector_size (dynamic_lane 8 8)) (VectorSize.Size8x8))
1263
- (rule (vector_size (dynamic_lane 8 16)) (VectorSize.Size8x16))
1264
- (rule (vector_size (dynamic_lane 16 4)) (VectorSize.Size16x4))
1265
- (rule (vector_size (dynamic_lane 16 8)) (VectorSize.Size16x8))
1266
- (rule (vector_size (dynamic_lane 32 2)) (VectorSize.Size32x2))
1267
- (rule (vector_size (dynamic_lane 32 4)) (VectorSize.Size32x4))
1268
- (rule (vector_size (dynamic_lane 64 2)) (VectorSize.Size64x2))
1269
-
1270
- ;; A floating-point unit (FPU) operation with one arg.
1271
- (type FPUOp1
1272
- (enum
1273
- (Abs)
1274
- (Neg)
1275
- (Sqrt)
1276
- (Cvt32To64)
1277
- (Cvt64To32)
1278
- ))
1279
-
1280
- ;; A floating-point unit (FPU) operation with two args.
1281
- (type FPUOp2
1282
- (enum
1283
- (Add)
1284
- (Sub)
1285
- (Mul)
1286
- (Div)
1287
- (Max)
1288
- (Min)
1289
- ))
1290
-
1291
- ;; A floating-point unit (FPU) operation with three args.
1292
- (type FPUOp3
1293
- (enum
1294
- (MAdd)
1295
- ))
1296
-
1297
- ;; A conversion from an FP to an integer value.
1298
- (type FpuToIntOp
1299
- (enum
1300
- (F32ToU32)
1301
- (F32ToI32)
1302
- (F32ToU64)
1303
- (F32ToI64)
1304
- (F64ToU32)
1305
- (F64ToI32)
1306
- (F64ToU64)
1307
- (F64ToI64)
1308
- ))
1309
-
1310
- ;; A conversion from an integer to an FP value.
1311
- (type IntToFpuOp
1312
- (enum
1313
- (U32ToF32)
1314
- (I32ToF32)
1315
- (U32ToF64)
1316
- (I32ToF64)
1317
- (U64ToF32)
1318
- (I64ToF32)
1319
- (U64ToF64)
1320
- (I64ToF64)
1321
- ))
1322
-
1323
- ;; Modes for FP rounding ops: round down (floor) or up (ceil), or toward zero (trunc), or to
1324
- ;; nearest, and for 32- or 64-bit FP values.
1325
- (type FpuRoundMode
1326
- (enum
1327
- (Minus32)
1328
- (Minus64)
1329
- (Plus32)
1330
- (Plus64)
1331
- (Zero32)
1332
- (Zero64)
1333
- (Nearest32)
1334
- (Nearest64)
1335
- ))
1336
-
1337
- ;; Type of vector element extensions.
1338
- (type VecExtendOp
1339
- (enum
1340
- ;; Signed extension
1341
- (Sxtl)
1342
- ;; Unsigned extension
1343
- (Uxtl)
1344
- ))
1345
-
1346
- ;; A vector ALU operation.
1347
- (type VecALUOp
1348
- (enum
1349
- ;; Signed saturating add
1350
- (Sqadd)
1351
- ;; Unsigned saturating add
1352
- (Uqadd)
1353
- ;; Signed saturating subtract
1354
- (Sqsub)
1355
- ;; Unsigned saturating subtract
1356
- (Uqsub)
1357
- ;; Compare bitwise equal
1358
- (Cmeq)
1359
- ;; Compare signed greater than or equal
1360
- (Cmge)
1361
- ;; Compare signed greater than
1362
- (Cmgt)
1363
- ;; Compare unsigned higher
1364
- (Cmhs)
1365
- ;; Compare unsigned higher or same
1366
- (Cmhi)
1367
- ;; Floating-point compare equal
1368
- (Fcmeq)
1369
- ;; Floating-point compare greater than
1370
- (Fcmgt)
1371
- ;; Floating-point compare greater than or equal
1372
- (Fcmge)
1373
- ;; Bitwise and
1374
- (And)
1375
- ;; Bitwise bit clear
1376
- (Bic)
1377
- ;; Bitwise inclusive or
1378
- (Orr)
1379
- ;; Bitwise exclusive or
1380
- (Eor)
1381
- ;; Unsigned maximum pairwise
1382
- (Umaxp)
1383
- ;; Add
1384
- (Add)
1385
- ;; Subtract
1386
- (Sub)
1387
- ;; Multiply
1388
- (Mul)
1389
- ;; Signed shift left
1390
- (Sshl)
1391
- ;; Unsigned shift left
1392
- (Ushl)
1393
- ;; Unsigned minimum
1394
- (Umin)
1395
- ;; Signed minimum
1396
- (Smin)
1397
- ;; Unsigned maximum
1398
- (Umax)
1399
- ;; Signed maximum
1400
- (Smax)
1401
- ;; Unsigned rounding halving add
1402
- (Urhadd)
1403
- ;; Floating-point add
1404
- (Fadd)
1405
- ;; Floating-point subtract
1406
- (Fsub)
1407
- ;; Floating-point divide
1408
- (Fdiv)
1409
- ;; Floating-point maximum
1410
- (Fmax)
1411
- ;; Floating-point minimum
1412
- (Fmin)
1413
- ;; Floating-point multiply
1414
- (Fmul)
1415
- ;; Add pairwise
1416
- (Addp)
1417
- ;; Zip vectors (primary) [meaning, high halves]
1418
- (Zip1)
1419
- ;; Zip vectors (secondary)
1420
- (Zip2)
1421
- ;; Signed saturating rounding doubling multiply returning high half
1422
- (Sqrdmulh)
1423
- ;; Unzip vectors (primary)
1424
- (Uzp1)
1425
- ;; Unzip vectors (secondary)
1426
- (Uzp2)
1427
- ;; Transpose vectors (primary)
1428
- (Trn1)
1429
- ;; Transpose vectors (secondary)
1430
- (Trn2)
1431
- ))
1432
-
1433
- ;; A Vector ALU operation which modifies a source register.
1434
- (type VecALUModOp
1435
- (enum
1436
- ;; Bitwise select
1437
- (Bsl)
1438
- ;; Floating-point fused multiply-add vectors
1439
- (Fmla)
1440
- ;; Floating-point fused multiply-subtract vectors
1441
- (Fmls)
1442
- ))
1443
-
1444
- ;; A Vector miscellaneous operation with two registers.
1445
- (type VecMisc2
1446
- (enum
1447
- ;; Bitwise NOT
1448
- (Not)
1449
- ;; Negate
1450
- (Neg)
1451
- ;; Absolute value
1452
- (Abs)
1453
- ;; Floating-point absolute value
1454
- (Fabs)
1455
- ;; Floating-point negate
1456
- (Fneg)
1457
- ;; Floating-point square root
1458
- (Fsqrt)
1459
- ;; Reverse elements in 16-bit lanes
1460
- (Rev16)
1461
- ;; Reverse elements in 32-bit lanes
1462
- (Rev32)
1463
- ;; Reverse elements in 64-bit doublewords
1464
- (Rev64)
1465
- ;; Floating-point convert to signed integer, rounding toward zero
1466
- (Fcvtzs)
1467
- ;; Floating-point convert to unsigned integer, rounding toward zero
1468
- (Fcvtzu)
1469
- ;; Signed integer convert to floating-point
1470
- (Scvtf)
1471
- ;; Unsigned integer convert to floating-point
1472
- (Ucvtf)
1473
- ;; Floating point round to integral, rounding towards nearest
1474
- (Frintn)
1475
- ;; Floating point round to integral, rounding towards zero
1476
- (Frintz)
1477
- ;; Floating point round to integral, rounding towards minus infinity
1478
- (Frintm)
1479
- ;; Floating point round to integral, rounding towards plus infinity
1480
- (Frintp)
1481
- ;; Population count per byte
1482
- (Cnt)
1483
- ;; Compare bitwise equal to 0
1484
- (Cmeq0)
1485
- ;; Compare signed greater than or equal to 0
1486
- (Cmge0)
1487
- ;; Compare signed greater than 0
1488
- (Cmgt0)
1489
- ;; Compare signed less than or equal to 0
1490
- (Cmle0)
1491
- ;; Compare signed less than 0
1492
- (Cmlt0)
1493
- ;; Floating point compare equal to 0
1494
- (Fcmeq0)
1495
- ;; Floating point compare greater than or equal to 0
1496
- (Fcmge0)
1497
- ;; Floating point compare greater than 0
1498
- (Fcmgt0)
1499
- ;; Floating point compare less than or equal to 0
1500
- (Fcmle0)
1501
- ;; Floating point compare less than 0
1502
- (Fcmlt0)
1503
- ))
1504
-
1505
- ;; A vector widening operation with one argument.
1506
- (type VecRRLongOp
1507
- (enum
1508
- ;; Floating-point convert to higher precision long, 16-bit elements
1509
- (Fcvtl16)
1510
- ;; Floating-point convert to higher precision long, 32-bit elements
1511
- (Fcvtl32)
1512
- ;; Shift left long (by element size), 8-bit elements
1513
- (Shll8)
1514
- ;; Shift left long (by element size), 16-bit elements
1515
- (Shll16)
1516
- ;; Shift left long (by element size), 32-bit elements
1517
- (Shll32)
1518
- ))
1519
-
1520
- ;; A vector narrowing operation with one argument.
1521
- (type VecRRNarrowOp
1522
- (enum
1523
- ;; Extract narrow.
1524
- (Xtn)
1525
- ;; Signed saturating extract narrow.
1526
- (Sqxtn)
1527
- ;; Signed saturating extract unsigned narrow.
1528
- (Sqxtun)
1529
- ;; Unsigned saturating extract narrow.
1530
- (Uqxtn)
1531
- ;; Floating-point convert to lower precision narrow.
1532
- (Fcvtn)
1533
- ))
1534
-
1535
- (type VecRRRLongOp
1536
- (enum
1537
- ;; Signed multiply long.
1538
- (Smull8)
1539
- (Smull16)
1540
- (Smull32)
1541
- ;; Unsigned multiply long.
1542
- (Umull8)
1543
- (Umull16)
1544
- (Umull32)
1545
- ))
1546
-
1547
- (type VecRRRLongModOp
1548
- (enum
1549
- ;; Unsigned multiply add long
1550
- (Umlal8)
1551
- (Umlal16)
1552
- (Umlal32)
1553
- ))
1554
-
1555
- ;; A vector operation on a pair of elements with one register.
1556
- (type VecPairOp
1557
- (enum
1558
- ;; Add pair of elements
1559
- (Addp)
1560
- ))
1561
-
1562
- ;; 1-operand vector instruction that extends elements of the input register
1563
- ;; and operates on a pair of elements.
1564
- (type VecRRPairLongOp
1565
- (enum
1566
- ;; Sign extend and add pair of elements
1567
- (Saddlp8)
1568
- (Saddlp16)
1569
- ;; Unsigned extend and add pair of elements
1570
- (Uaddlp8)
1571
- (Uaddlp16)
1572
- ))
1573
-
1574
- ;; An operation across the lanes of vectors.
1575
- (type VecLanesOp
1576
- (enum
1577
- ;; Integer addition across a vector
1578
- (Addv)
1579
- ;; Unsigned minimum across a vector
1580
- (Uminv)
1581
- ))
1582
-
1583
- ;; A shift-by-immediate operation on each lane of a vector.
1584
- (type VecShiftImmOp
1585
- (enum
1586
- ;; Unsigned shift left
1587
- (Shl)
1588
- ;; Unsigned shift right
1589
- (Ushr)
1590
- ;; Signed shift right
1591
- (Sshr)
1592
- ))
1593
-
1594
- ;; Destructive shift-by-immediate operation on each lane of a vector.
1595
- (type VecShiftImmModOp
1596
- (enum
1597
- ;; Shift left and insert
1598
- (Sli)
1599
- ))
1600
-
1601
- ;; Atomic read-modify-write operations with acquire-release semantics
1602
- (type AtomicRMWOp
1603
- (enum
1604
- (Add)
1605
- (Clr)
1606
- (Eor)
1607
- (Set)
1608
- (Smax)
1609
- (Smin)
1610
- (Umax)
1611
- (Umin)
1612
- (Swp)
1613
- ))
1614
-
1615
- ;; Atomic read-modify-write operations, with acquire-release semantics,
1616
- ;; implemented with a loop.
1617
- (type AtomicRMWLoopOp
1618
- (enum
1619
- (Add)
1620
- (Sub)
1621
- (And)
1622
- (Nand)
1623
- (Eor)
1624
- (Orr)
1625
- (Smax)
1626
- (Smin)
1627
- (Umax)
1628
- (Umin)
1629
- (Xchg)
1630
- ))
1631
-
1632
- ;; Keys for instruction address PACs
1633
- (type APIKey
1634
- (enum
1635
- (A)
1636
- (B)
1637
- ))
1638
-
1639
- ;; Branch target types
1640
- (type BranchTargetType
1641
- (enum
1642
- (None)
1643
- (C)
1644
- (J)
1645
- (JC)
1646
- ))
1647
-
1648
- ;; Extractors for target features ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;
1649
- (decl pure partial sign_return_address_disabled () Unit)
1650
- (extern constructor sign_return_address_disabled sign_return_address_disabled)
1651
-
1652
- (decl use_lse () Inst)
1653
- (extern extractor use_lse use_lse)
1654
-
1655
- ;; Extractor helpers for various immmediate constants ;;;;;;;;;;;;;;;;;;;;;;;;;;
1656
-
1657
- (decl pure partial move_wide_const_from_u64 (Type u64) MoveWideConst)
1658
- (extern constructor move_wide_const_from_u64 move_wide_const_from_u64)
1659
-
1660
- (decl pure partial move_wide_const_from_inverted_u64 (Type u64) MoveWideConst)
1661
- (extern constructor move_wide_const_from_inverted_u64 move_wide_const_from_inverted_u64)
1662
-
1663
- (decl pure partial imm_logic_from_u64 (Type u64) ImmLogic)
1664
- (extern constructor imm_logic_from_u64 imm_logic_from_u64)
1665
-
1666
- (decl pure partial imm_logic_from_imm64 (Type Imm64) ImmLogic)
1667
- (extern constructor imm_logic_from_imm64 imm_logic_from_imm64)
1668
-
1669
- (decl pure partial imm_shift_from_imm64 (Type Imm64) ImmShift)
1670
- (extern constructor imm_shift_from_imm64 imm_shift_from_imm64)
1671
-
1672
- (decl imm_shift_from_u8 (u8) ImmShift)
1673
- (extern constructor imm_shift_from_u8 imm_shift_from_u8)
1674
-
1675
- (decl imm12_from_u64 (Imm12) u64)
1676
- (extern extractor imm12_from_u64 imm12_from_u64)
1677
-
1678
- (decl u8_into_uimm5 (u8) UImm5)
1679
- (extern constructor u8_into_uimm5 u8_into_uimm5)
1680
-
1681
- (decl u8_into_imm12 (u8) Imm12)
1682
- (extern constructor u8_into_imm12 u8_into_imm12)
1683
-
1684
- (decl u64_into_imm_logic (Type u64) ImmLogic)
1685
- (extern constructor u64_into_imm_logic u64_into_imm_logic)
1686
-
1687
- (decl branch_target (VecMachLabel u8) BranchTarget)
1688
- (extern constructor branch_target branch_target)
1689
-
1690
- (decl targets_jt_size (VecMachLabel) u32)
1691
- (extern constructor targets_jt_size targets_jt_size)
1692
-
1693
- (decl targets_jt_space (VecMachLabel) CodeOffset)
1694
- (extern constructor targets_jt_space targets_jt_space)
1695
-
1696
- (decl targets_jt_info (VecMachLabel) BoxJTSequenceInfo)
1697
- (extern constructor targets_jt_info targets_jt_info)
1698
-
1699
- ;; Calculate the minimum floating-point bound for a conversion to floating
1700
- ;; point from an integer type.
1701
- ;; Accepts whether the output is signed, the size of the input
1702
- ;; floating point type in bits, and the size of the output integer type
1703
- ;; in bits.
1704
- (decl min_fp_value (bool u8 u8) Reg)
1705
- (extern constructor min_fp_value min_fp_value)
1706
-
1707
- ;; Calculate the maximum floating-point bound for a conversion to floating
1708
- ;; point from an integer type.
1709
- ;; Accepts whether the output is signed, the size of the input
1710
- ;; floating point type in bits, and the size of the output integer type
1711
- ;; in bits.
1712
- (decl max_fp_value (bool u8 u8) Reg)
1713
- (extern constructor max_fp_value max_fp_value)
1714
-
1715
- ;; Constructs an FPUOpRI.Ushr* given the size in bits of the value (or lane)
1716
- ;; and the amount to shift by.
1717
- (decl fpu_op_ri_ushr (u8 u8) FPUOpRI)
1718
- (extern constructor fpu_op_ri_ushr fpu_op_ri_ushr)
1719
-
1720
- ;; Constructs an FPUOpRIMod.Sli* given the size in bits of the value (or lane)
1721
- ;; and the amount to shift by.
1722
- (decl fpu_op_ri_sli (u8 u8) FPUOpRIMod)
1723
- (extern constructor fpu_op_ri_sli fpu_op_ri_sli)
1724
-
1725
- (decl pure partial lshr_from_u64 (Type u64) ShiftOpAndAmt)
1726
- (extern constructor lshr_from_u64 lshr_from_u64)
1727
-
1728
- (decl pure partial lshl_from_imm64 (Type Imm64) ShiftOpAndAmt)
1729
- (extern constructor lshl_from_imm64 lshl_from_imm64)
1730
-
1731
- (decl pure partial lshl_from_u64 (Type u64) ShiftOpAndAmt)
1732
- (extern constructor lshl_from_u64 lshl_from_u64)
1733
-
1734
- (decl pure partial ashr_from_u64 (Type u64) ShiftOpAndAmt)
1735
- (extern constructor ashr_from_u64 ashr_from_u64)
1736
-
1737
- (decl integral_ty (Type) Type)
1738
- (extern extractor integral_ty integral_ty)
1739
-
1740
- (decl valid_atomic_transaction (Type) Type)
1741
- (extern extractor valid_atomic_transaction valid_atomic_transaction)
1742
-
1743
- (decl pure partial is_zero_simm9 (SImm9) Unit)
1744
- (extern constructor is_zero_simm9 is_zero_simm9)
1745
-
1746
- (decl pure partial is_zero_uimm12 (UImm12Scaled) Unit)
1747
- (extern constructor is_zero_uimm12 is_zero_uimm12)
1748
-
1749
- ;; Helper to go directly from a `Value`, when it's an `iconst`, to an `Imm12`.
1750
- (decl imm12_from_value (Imm12) Value)
1751
- (extractor
1752
- (imm12_from_value n)
1753
- (iconst (u64_from_imm64 (imm12_from_u64 n))))
1754
-
1755
- ;; Conceptually the same as `imm12_from_value`, but tries negating the constant
1756
- ;; value (first sign-extending to handle narrow widths).
1757
- (decl pure partial imm12_from_negated_value (Value) Imm12)
1758
- (rule
1759
- (imm12_from_negated_value (has_type ty (iconst n)))
1760
- (if-let (imm12_from_u64 imm) (i64_as_u64 (i64_neg (i64_sextend_imm64 ty n))))
1761
- imm)
1762
-
1763
- ;; Helper type to represent a value and an extend operation fused together.
1764
- (type ExtendedValue extern (enum))
1765
- (decl extended_value_from_value (ExtendedValue) Value)
1766
- (extern extractor extended_value_from_value extended_value_from_value)
1767
-
1768
- ;; Constructors used to poke at the fields of an `ExtendedValue`.
1769
- (decl put_extended_in_reg (ExtendedValue) Reg)
1770
- (extern constructor put_extended_in_reg put_extended_in_reg)
1771
- (decl get_extended_op (ExtendedValue) ExtendOp)
1772
- (extern constructor get_extended_op get_extended_op)
1773
-
1774
- (decl nzcv (bool bool bool bool) NZCV)
1775
- (extern constructor nzcv nzcv)
1776
-
1777
- (decl cond_br_zero (Reg) CondBrKind)
1778
- (extern constructor cond_br_zero cond_br_zero)
1779
-
1780
- (decl cond_br_not_zero (Reg) CondBrKind)
1781
- (extern constructor cond_br_not_zero cond_br_not_zero)
1782
-
1783
- (decl cond_br_cond (Cond) CondBrKind)
1784
- (extern constructor cond_br_cond cond_br_cond)
1785
-
1786
- (decl pair_amode (Value u32) PairAMode)
1787
- (extern constructor pair_amode pair_amode)
1788
-
1789
- ;; Instruction creation helpers ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;
1790
-
1791
- ;; Helper for creating the zero register.
1792
- (decl zero_reg () Reg)
1793
- (extern constructor zero_reg zero_reg)
1794
-
1795
- (decl fp_reg () Reg)
1796
- (extern constructor fp_reg fp_reg)
1797
-
1798
- (decl stack_reg () Reg)
1799
- (extern constructor stack_reg stack_reg)
1800
-
1801
- (decl writable_link_reg () WritableReg)
1802
- (extern constructor writable_link_reg writable_link_reg)
1803
-
1804
- (decl writable_zero_reg () WritableReg)
1805
- (extern constructor writable_zero_reg writable_zero_reg)
1806
-
1807
- (decl value_regs_zero () ValueRegs)
1808
- (rule (value_regs_zero)
1809
- (value_regs
1810
- (imm $I64 (ImmExtend.Zero) 0)
1811
- (imm $I64 (ImmExtend.Zero) 0)))
1812
-
1813
-
1814
- ;; Helper for emitting `MInst.Mov` instructions.
1815
- (decl mov (Reg Type) Reg)
1816
- (rule (mov src ty)
1817
- (let ((dst WritableReg (temp_writable_reg $I64))
1818
- (_ Unit (emit (MInst.Mov (operand_size ty) dst src))))
1819
- dst))
1820
-
1821
- ;; Helper for emitting `MInst.MovZ` instructions.
1822
- (decl movz (MoveWideConst OperandSize) Reg)
1823
- (rule (movz imm size)
1824
- (let ((dst WritableReg (temp_writable_reg $I64))
1825
- (_ Unit (emit (MInst.MovWide (MoveWideOp.MovZ) dst imm size))))
1826
- dst))
1827
-
1828
- ;; Helper for emitting `MInst.MovN` instructions.
1829
- (decl movn (MoveWideConst OperandSize) Reg)
1830
- (rule (movn imm size)
1831
- (let ((dst WritableReg (temp_writable_reg $I64))
1832
- (_ Unit (emit (MInst.MovWide (MoveWideOp.MovN) dst imm size))))
1833
- dst))
1834
-
1835
- ;; Helper for emitting `MInst.AluRRImmLogic` instructions.
1836
- (decl alu_rr_imm_logic (ALUOp Type Reg ImmLogic) Reg)
1837
- (rule (alu_rr_imm_logic op ty src imm)
1838
- (let ((dst WritableReg (temp_writable_reg $I64))
1839
- (_ Unit (emit (MInst.AluRRImmLogic op (operand_size ty) dst src imm))))
1840
- dst))
1841
-
1842
- ;; Helper for emitting `MInst.AluRRImmShift` instructions.
1843
- (decl alu_rr_imm_shift (ALUOp Type Reg ImmShift) Reg)
1844
- (rule (alu_rr_imm_shift op ty src imm)
1845
- (let ((dst WritableReg (temp_writable_reg $I64))
1846
- (_ Unit (emit (MInst.AluRRImmShift op (operand_size ty) dst src imm))))
1847
- dst))
1848
-
1849
- ;; Helper for emitting `MInst.AluRRR` instructions.
1850
- (decl alu_rrr (ALUOp Type Reg Reg) Reg)
1851
- (rule (alu_rrr op ty src1 src2)
1852
- (let ((dst WritableReg (temp_writable_reg $I64))
1853
- (_ Unit (emit (MInst.AluRRR op (operand_size ty) dst src1 src2))))
1854
- dst))
1855
-
1856
- ;; Helper for emitting `MInst.VecRRR` instructions.
1857
- (decl vec_rrr (VecALUOp Reg Reg VectorSize) Reg)
1858
- (rule (vec_rrr op src1 src2 size)
1859
- (let ((dst WritableReg (temp_writable_reg $I8X16))
1860
- (_ Unit (emit (MInst.VecRRR op dst src1 src2 size))))
1861
- dst))
1862
-
1863
- ;; Helper for emitting `MInst.FpuRR` instructions.
1864
- (decl fpu_rr (FPUOp1 Reg ScalarSize) Reg)
1865
- (rule (fpu_rr op src size)
1866
- (let ((dst WritableReg (temp_writable_reg $F64))
1867
- (_ Unit (emit (MInst.FpuRR op size dst src))))
1868
- dst))
1869
-
1870
- ;; Helper for emitting `MInst.VecRRRMod` instructions which use three registers,
1871
- ;; one of which is both source and output.
1872
- (decl vec_rrr_mod (VecALUModOp Reg Reg Reg VectorSize) Reg)
1873
- (rule (vec_rrr_mod op src1 src2 src3 size)
1874
- (let ((dst WritableReg (temp_writable_reg $I8X16))
1875
- (_1 Unit (emit (MInst.VecRRRMod op dst src1 src2 src3 size))))
1876
- dst))
1877
-
1878
- ;; Helper for emitting `MInst.VecFmlaElem` instructions which use three registers,
1879
- ;; one of which is both source and output.
1880
- (decl vec_fmla_elem (VecALUModOp Reg Reg Reg VectorSize u8) Reg)
1881
- (rule (vec_fmla_elem op src1 src2 src3 size idx)
1882
- (let ((dst WritableReg (temp_writable_reg $I8X16))
1883
- (_1 Unit (emit (MInst.VecFmlaElem op dst src1 src2 src3 size idx))))
1884
- dst))
1885
-
1886
- (decl fpu_rri (FPUOpRI Reg) Reg)
1887
- (rule (fpu_rri op src)
1888
- (let ((dst WritableReg (temp_writable_reg $F64))
1889
- (_ Unit (emit (MInst.FpuRRI op dst src))))
1890
- dst))
1891
-
1892
- (decl fpu_rri_mod (FPUOpRIMod Reg Reg) Reg)
1893
- (rule (fpu_rri_mod op dst_src src)
1894
- (let ((dst WritableReg (temp_writable_reg $F64))
1895
- (_ Unit (emit (MInst.FpuRRIMod op dst dst_src src))))
1896
- dst))
1897
-
1898
- ;; Helper for emitting `MInst.FpuRRR` instructions.
1899
- (decl fpu_rrr (FPUOp2 Reg Reg ScalarSize) Reg)
1900
- (rule (fpu_rrr op src1 src2 size)
1901
- (let ((dst WritableReg (temp_writable_reg $F64))
1902
- (_ Unit (emit (MInst.FpuRRR op size dst src1 src2))))
1903
- dst))
1904
-
1905
- ;; Helper for emitting `MInst.FpuRRRR` instructions.
1906
- (decl fpu_rrrr (FPUOp3 ScalarSize Reg Reg Reg) Reg)
1907
- (rule (fpu_rrrr size op src1 src2 src3)
1908
- (let ((dst WritableReg (temp_writable_reg $F64))
1909
- (_ Unit (emit (MInst.FpuRRRR size op dst src1 src2 src3))))
1910
- dst))
1911
-
1912
- ;; Helper for emitting `MInst.FpuCmp` instructions.
1913
- (decl fpu_cmp (ScalarSize Reg Reg) ProducesFlags)
1914
- (rule (fpu_cmp size rn rm)
1915
- (ProducesFlags.ProducesFlagsSideEffect
1916
- (MInst.FpuCmp size rn rm)))
1917
-
1918
- ;; Helper for emitting `MInst.VecLanes` instructions.
1919
- (decl vec_lanes (VecLanesOp Reg VectorSize) Reg)
1920
- (rule (vec_lanes op src size)
1921
- (let ((dst WritableReg (temp_writable_reg $I8X16))
1922
- (_ Unit (emit (MInst.VecLanes op dst src size))))
1923
- dst))
1924
-
1925
- ;; Helper for emitting `MInst.VecShiftImm` instructions.
1926
- (decl vec_shift_imm (VecShiftImmOp u8 Reg VectorSize) Reg)
1927
- (rule (vec_shift_imm op imm src size)
1928
- (let ((dst WritableReg (temp_writable_reg $I8X16))
1929
- (_ Unit (emit (MInst.VecShiftImm op dst src size imm))))
1930
- dst))
1931
-
1932
- ;; Helper for emitting `MInst.VecDup` instructions.
1933
- (decl vec_dup (Reg VectorSize) Reg)
1934
- (rule (vec_dup src size)
1935
- (let ((dst WritableReg (temp_writable_reg $I8X16))
1936
- (_ Unit (emit (MInst.VecDup dst src size))))
1937
- dst))
1938
-
1939
- ;; Helper for emitting `MInst.VecDupFromFpu` instructions.
1940
- (decl vec_dup_from_fpu (Reg VectorSize u8) Reg)
1941
- (rule (vec_dup_from_fpu src size lane)
1942
- (let ((dst WritableReg (temp_writable_reg $I8X16))
1943
- (_ Unit (emit (MInst.VecDupFromFpu dst src size lane))))
1944
- dst))
1945
-
1946
- ;; Helper for emitting `MInst.VecDupImm` instructions.
1947
- (decl vec_dup_imm (ASIMDMovModImm bool VectorSize) Reg)
1948
- (rule (vec_dup_imm imm invert size)
1949
- (let ((dst WritableReg (temp_writable_reg $I8X16))
1950
- (_ Unit (emit (MInst.VecDupImm dst imm invert size))))
1951
- dst))
1952
-
1953
- ;; Helper for emitting `MInst.AluRRImm12` instructions.
1954
- (decl alu_rr_imm12 (ALUOp Type Reg Imm12) Reg)
1955
- (rule (alu_rr_imm12 op ty src imm)
1956
- (let ((dst WritableReg (temp_writable_reg $I64))
1957
- (_ Unit (emit (MInst.AluRRImm12 op (operand_size ty) dst src imm))))
1958
- dst))
1959
-
1960
- ;; Helper for emitting `MInst.AluRRRShift` instructions.
1961
- (decl alu_rrr_shift (ALUOp Type Reg Reg ShiftOpAndAmt) Reg)
1962
- (rule (alu_rrr_shift op ty src1 src2 shift)
1963
- (let ((dst WritableReg (temp_writable_reg $I64))
1964
- (_ Unit (emit (MInst.AluRRRShift op (operand_size ty) dst src1 src2 shift))))
1965
- dst))
1966
-
1967
- ;; Helper for emitting `cmp` instructions, setting flags, with a right-shifted
1968
- ;; second operand register.
1969
- (decl cmp_rr_shift (OperandSize Reg Reg u64) ProducesFlags)
1970
- (rule (cmp_rr_shift size src1 src2 shift_amount)
1971
- (if-let shift (lshr_from_u64 $I64 shift_amount))
1972
- (ProducesFlags.ProducesFlagsSideEffect
1973
- (MInst.AluRRRShift (ALUOp.SubS) size (writable_zero_reg)
1974
- src1 src2 shift)))
1975
-
1976
- ;; Helper for emitting `cmp` instructions, setting flags, with an arithmetic right-shifted
1977
- ;; second operand register.
1978
- (decl cmp_rr_shift_asr (OperandSize Reg Reg u64) ProducesFlags)
1979
- (rule (cmp_rr_shift_asr size src1 src2 shift_amount)
1980
- (if-let shift (ashr_from_u64 $I64 shift_amount))
1981
- (ProducesFlags.ProducesFlagsSideEffect
1982
- (MInst.AluRRRShift (ALUOp.SubS) size (writable_zero_reg)
1983
- src1 src2 shift)))
1984
-
1985
- ;; Helper for emitting `MInst.AluRRRExtend` instructions.
1986
- (decl alu_rrr_extend (ALUOp Type Reg Reg ExtendOp) Reg)
1987
- (rule (alu_rrr_extend op ty src1 src2 extend)
1988
- (let ((dst WritableReg (temp_writable_reg $I64))
1989
- (_ Unit (emit (MInst.AluRRRExtend op (operand_size ty) dst src1 src2 extend))))
1990
- dst))
1991
-
1992
- ;; Same as `alu_rrr_extend`, but takes an `ExtendedValue` packed "pair" instead
1993
- ;; of a `Reg` and an `ExtendOp`.
1994
- (decl alu_rr_extend_reg (ALUOp Type Reg ExtendedValue) Reg)
1995
- (rule (alu_rr_extend_reg op ty src1 extended_reg)
1996
- (let ((src2 Reg (put_extended_in_reg extended_reg))
1997
- (extend ExtendOp (get_extended_op extended_reg)))
1998
- (alu_rrr_extend op ty src1 src2 extend)))
1999
-
2000
- ;; Helper for emitting `MInst.AluRRRR` instructions.
2001
- (decl alu_rrrr (ALUOp3 Type Reg Reg Reg) Reg)
2002
- (rule (alu_rrrr op ty src1 src2 src3)
2003
- (let ((dst WritableReg (temp_writable_reg $I64))
2004
- (_ Unit (emit (MInst.AluRRRR op (operand_size ty) dst src1 src2 src3))))
2005
- dst))
2006
-
2007
- ;; Helper for emitting paired `MInst.AluRRR` instructions
2008
- (decl alu_rrr_with_flags_paired (Type Reg Reg ALUOp) ProducesFlags)
2009
- (rule (alu_rrr_with_flags_paired ty src1 src2 alu_op)
2010
- (let ((dst WritableReg (temp_writable_reg $I64)))
2011
- (ProducesFlags.ProducesFlagsReturnsResultWithConsumer
2012
- (MInst.AluRRR alu_op (operand_size ty) dst src1 src2)
2013
- dst)))
2014
-
2015
- ;; Should only be used for AdcS and SbcS
2016
- (decl alu_rrr_with_flags_chained (Type Reg Reg ALUOp) ConsumesAndProducesFlags)
2017
- (rule (alu_rrr_with_flags_chained ty src1 src2 alu_op)
2018
- (let ((dst WritableReg (temp_writable_reg $I64)))
2019
- (ConsumesAndProducesFlags.ReturnsReg
2020
- (MInst.AluRRR alu_op (operand_size ty) dst src1 src2)
2021
- dst)))
2022
-
2023
- ;; Helper for emitting `MInst.BitRR` instructions.
2024
- (decl bit_rr (BitOp Type Reg) Reg)
2025
- (rule (bit_rr op ty src)
2026
- (let ((dst WritableReg (temp_writable_reg $I64))
2027
- (_ Unit (emit (MInst.BitRR op (operand_size ty) dst src))))
2028
- dst))
2029
-
2030
- ;; Helper for emitting `adds` instructions.
2031
- (decl add_with_flags_paired (Type Reg Reg) ProducesFlags)
2032
- (rule (add_with_flags_paired ty src1 src2)
2033
- (let ((dst WritableReg (temp_writable_reg $I64)))
2034
- (ProducesFlags.ProducesFlagsReturnsResultWithConsumer
2035
- (MInst.AluRRR (ALUOp.AddS) (operand_size ty) dst src1 src2)
2036
- dst)))
2037
-
2038
- ;; Helper for emitting `adc` instructions.
2039
- (decl adc_paired (Type Reg Reg) ConsumesFlags)
2040
- (rule (adc_paired ty src1 src2)
2041
- (let ((dst WritableReg (temp_writable_reg $I64)))
2042
- (ConsumesFlags.ConsumesFlagsReturnsResultWithProducer
2043
- (MInst.AluRRR (ALUOp.Adc) (operand_size ty) dst src1 src2)
2044
- dst)))
2045
-
2046
- ;; Helper for emitting `subs` instructions.
2047
- (decl sub_with_flags_paired (Type Reg Reg) ProducesFlags)
2048
- (rule (sub_with_flags_paired ty src1 src2)
2049
- (let ((dst WritableReg (temp_writable_reg $I64)))
2050
- (ProducesFlags.ProducesFlagsReturnsResultWithConsumer
2051
- (MInst.AluRRR (ALUOp.SubS) (operand_size ty) dst src1 src2)
2052
- dst)))
2053
-
2054
- ;; Helper for materializing a boolean value into a register from
2055
- ;; flags.
2056
- (decl materialize_bool_result (Cond) ConsumesFlags)
2057
- (rule (materialize_bool_result cond)
2058
- (let ((dst WritableReg (temp_writable_reg $I64)))
2059
- (ConsumesFlags.ConsumesFlagsReturnsReg
2060
- (MInst.CSet dst cond)
2061
- dst)))
2062
-
2063
- (decl cmn_imm (OperandSize Reg Imm12) ProducesFlags)
2064
- (rule (cmn_imm size src1 src2)
2065
- (ProducesFlags.ProducesFlagsSideEffect
2066
- (MInst.AluRRImm12 (ALUOp.AddS) size (writable_zero_reg)
2067
- src1 src2)))
2068
-
2069
- (decl cmp (OperandSize Reg Reg) ProducesFlags)
2070
- (rule (cmp size src1 src2)
2071
- (ProducesFlags.ProducesFlagsSideEffect
2072
- (MInst.AluRRR (ALUOp.SubS) size (writable_zero_reg)
2073
- src1 src2)))
2074
-
2075
- (decl cmp_imm (OperandSize Reg Imm12) ProducesFlags)
2076
- (rule (cmp_imm size src1 src2)
2077
- (ProducesFlags.ProducesFlagsSideEffect
2078
- (MInst.AluRRImm12 (ALUOp.SubS) size (writable_zero_reg)
2079
- src1 src2)))
2080
-
2081
- (decl cmp64_imm (Reg Imm12) ProducesFlags)
2082
- (rule (cmp64_imm src1 src2)
2083
- (cmp_imm (OperandSize.Size64) src1 src2))
2084
-
2085
- (decl cmp_extend (OperandSize Reg Reg ExtendOp) ProducesFlags)
2086
- (rule (cmp_extend size src1 src2 extend)
2087
- (ProducesFlags.ProducesFlagsSideEffect
2088
- (MInst.AluRRRExtend (ALUOp.SubS) size (writable_zero_reg)
2089
- src1 src2 extend)))
2090
-
2091
- ;; Helper for emitting `sbc` instructions.
2092
- (decl sbc_paired (Type Reg Reg) ConsumesFlags)
2093
- (rule (sbc_paired ty src1 src2)
2094
- (let ((dst WritableReg (temp_writable_reg $I64)))
2095
- (ConsumesFlags.ConsumesFlagsReturnsResultWithProducer
2096
- (MInst.AluRRR (ALUOp.Sbc) (operand_size ty) dst src1 src2)
2097
- dst)))
2098
-
2099
- ;; Helper for emitting `MInst.VecMisc` instructions.
2100
- (decl vec_misc (VecMisc2 Reg VectorSize) Reg)
2101
- (rule (vec_misc op src size)
2102
- (let ((dst WritableReg (temp_writable_reg $I8X16))
2103
- (_ Unit (emit (MInst.VecMisc op dst src size))))
2104
- dst))
2105
-
2106
- ;; Helper for emitting `MInst.VecTbl` instructions.
2107
- (decl vec_tbl (Reg Reg) Reg)
2108
- (rule (vec_tbl rn rm)
2109
- (let ((dst WritableReg (temp_writable_reg $I8X16))
2110
- (_ Unit (emit (MInst.VecTbl dst rn rm))))
2111
- dst))
2112
-
2113
- (decl vec_tbl_ext (Reg Reg Reg) Reg)
2114
- (rule (vec_tbl_ext ri rn rm)
2115
- (let ((dst WritableReg (temp_writable_reg $I8X16))
2116
- (_ Unit (emit (MInst.VecTblExt dst ri rn rm))))
2117
- dst))
2118
-
2119
- ;; Helper for emitting `MInst.VecTbl2` instructions.
2120
- (decl vec_tbl2 (Reg Reg Reg Type) Reg)
2121
- (rule (vec_tbl2 rn rn2 rm ty)
2122
- (let (
2123
- (dst WritableReg (temp_writable_reg $I8X16))
2124
- (_ Unit (emit (MInst.VecTbl2 dst rn rn2 rm)))
2125
- )
2126
- dst))
2127
-
2128
- ;; Helper for emitting `MInst.VecTbl2Ext` instructions.
2129
- (decl vec_tbl2_ext (Reg Reg Reg Reg Type) Reg)
2130
- (rule (vec_tbl2_ext ri rn rn2 rm ty)
2131
- (let (
2132
- (dst WritableReg (temp_writable_reg $I8X16))
2133
- (_ Unit (emit (MInst.VecTbl2Ext dst ri rn rn2 rm)))
2134
- )
2135
- dst))
2136
-
2137
- ;; Helper for emitting `MInst.VecRRRLong` instructions.
2138
- (decl vec_rrr_long (VecRRRLongOp Reg Reg bool) Reg)
2139
- (rule (vec_rrr_long op src1 src2 high_half)
2140
- (let ((dst WritableReg (temp_writable_reg $I8X16))
2141
- (_ Unit (emit (MInst.VecRRRLong op dst src1 src2 high_half))))
2142
- dst))
2143
-
2144
- ;; Helper for emitting `MInst.VecRRPairLong` instructions.
2145
- (decl vec_rr_pair_long (VecRRPairLongOp Reg) Reg)
2146
- (rule (vec_rr_pair_long op src)
2147
- (let ((dst WritableReg (temp_writable_reg $I8X16))
2148
- (_ Unit (emit (MInst.VecRRPairLong op dst src))))
2149
- dst))
2150
-
2151
- ;; Helper for emitting `MInst.VecRRRLongMod` instructions.
2152
- (decl vec_rrrr_long (VecRRRLongModOp Reg Reg Reg bool) Reg)
2153
- (rule (vec_rrrr_long op src1 src2 src3 high_half)
2154
- (let ((dst WritableReg (temp_writable_reg $I8X16))
2155
- (_ Unit (emit (MInst.VecRRRLongMod op dst src1 src2 src3 high_half))))
2156
- dst))
2157
-
2158
- ;; Helper for emitting `MInst.VecRRNarrow` instructions.
2159
- (decl vec_rr_narrow_low (VecRRNarrowOp Reg ScalarSize) Reg)
2160
- (rule (vec_rr_narrow_low op src size)
2161
- (let ((dst WritableReg (temp_writable_reg $I8X16))
2162
- (_ Unit (emit (MInst.VecRRNarrowLow op dst src size))))
2163
- dst))
2164
-
2165
- ;; Helper for emitting `MInst.VecRRNarrow` instructions which update the
2166
- ;; high half of the destination register.
2167
- (decl vec_rr_narrow_high (VecRRNarrowOp Reg Reg ScalarSize) Reg)
2168
- (rule (vec_rr_narrow_high op mod src size)
2169
- (let ((dst WritableReg (temp_writable_reg $I8X16))
2170
- (_ Unit (emit (MInst.VecRRNarrowHigh op dst mod src size))))
2171
- dst))
2172
-
2173
- ;; Helper for emitting `MInst.VecRRLong` instructions.
2174
- (decl vec_rr_long (VecRRLongOp Reg bool) Reg)
2175
- (rule (vec_rr_long op src high_half)
2176
- (let ((dst WritableReg (temp_writable_reg $I8X16))
2177
- (_ Unit (emit (MInst.VecRRLong op dst src high_half))))
2178
- dst))
2179
-
2180
- ;; Helper for emitting `MInst.FpuCSel32` / `MInst.FpuCSel64`
2181
- ;; instructions.
2182
- (decl fpu_csel (Type Cond Reg Reg) ConsumesFlags)
2183
- (rule (fpu_csel $F32 cond if_true if_false)
2184
- (let ((dst WritableReg (temp_writable_reg $F32)))
2185
- (ConsumesFlags.ConsumesFlagsReturnsReg
2186
- (MInst.FpuCSel32 dst if_true if_false cond)
2187
- dst)))
2188
-
2189
- (rule (fpu_csel $F64 cond if_true if_false)
2190
- (let ((dst WritableReg (temp_writable_reg $F64)))
2191
- (ConsumesFlags.ConsumesFlagsReturnsReg
2192
- (MInst.FpuCSel64 dst if_true if_false cond)
2193
- dst)))
2194
-
2195
- ;; Helper for emitting `MInst.VecCSel` instructions.
2196
- (decl vec_csel (Cond Reg Reg) ConsumesFlags)
2197
- (rule (vec_csel cond if_true if_false)
2198
- (let ((dst WritableReg (temp_writable_reg $I8X16)))
2199
- (ConsumesFlags.ConsumesFlagsReturnsReg
2200
- (MInst.VecCSel dst if_true if_false cond)
2201
- dst)))
2202
-
2203
- ;; Helper for emitting `MInst.FpuRound` instructions.
2204
- (decl fpu_round (FpuRoundMode Reg) Reg)
2205
- (rule (fpu_round op rn)
2206
- (let ((dst WritableReg (temp_writable_reg $F64))
2207
- (_ Unit (emit (MInst.FpuRound op dst rn))))
2208
- dst))
2209
-
2210
- ;; Helper for emitting `MInst.FpuMove64` and `MInst.FpuMove128` instructions.
2211
- (decl fpu_move (Type Reg) Reg)
2212
- (rule (fpu_move _ src)
2213
- (let ((dst WritableReg (temp_writable_reg $I8X16))
2214
- (_ Unit (emit (MInst.FpuMove128 dst src))))
2215
- dst))
2216
- (rule 1 (fpu_move (fits_in_64 _) src)
2217
- (let ((dst WritableReg (temp_writable_reg $F64))
2218
- (_ Unit (emit (MInst.FpuMove64 dst src))))
2219
- dst))
2220
-
2221
- ;; Helper for emitting `MInst.MovToFpu` instructions.
2222
- (decl mov_to_fpu (Reg ScalarSize) Reg)
2223
- (rule (mov_to_fpu x size)
2224
- (let ((dst WritableReg (temp_writable_reg $I8X16))
2225
- (_ Unit (emit (MInst.MovToFpu dst x size))))
2226
- dst))
2227
-
2228
- ;; Helper for emitting `MInst.FpuMoveFPImm` instructions.
2229
- (decl fpu_move_fp_imm (ASIMDFPModImm ScalarSize) Reg)
2230
- (rule (fpu_move_fp_imm imm size)
2231
- (let ((dst WritableReg (temp_writable_reg $I8X16))
2232
- (_ Unit (emit (MInst.FpuMoveFPImm dst imm size))))
2233
- dst))
2234
-
2235
- ;; Helper for emitting `MInst.MovToVec` instructions.
2236
- (decl mov_to_vec (Reg Reg u8 VectorSize) Reg)
2237
- (rule (mov_to_vec src1 src2 lane size)
2238
- (let ((dst WritableReg (temp_writable_reg $I8X16))
2239
- (_ Unit (emit (MInst.MovToVec dst src1 src2 lane size))))
2240
- dst))
2241
-
2242
- ;; Helper for emitting `MInst.VecMovElement` instructions.
2243
- (decl mov_vec_elem (Reg Reg u8 u8 VectorSize) Reg)
2244
- (rule (mov_vec_elem src1 src2 dst_idx src_idx size)
2245
- (let ((dst WritableReg (temp_writable_reg $I8X16))
2246
- (_ Unit (emit (MInst.VecMovElement dst src1 src2 dst_idx src_idx size))))
2247
- dst))
2248
-
2249
- ;; Helper for emitting `MInst.MovFromVec` instructions.
2250
- (decl mov_from_vec (Reg u8 ScalarSize) Reg)
2251
- (rule (mov_from_vec rn idx size)
2252
- (let ((dst WritableReg (temp_writable_reg $I64))
2253
- (_ Unit (emit (MInst.MovFromVec dst rn idx size))))
2254
- dst))
2255
-
2256
- ;; Helper for emitting `MInst.MovFromVecSigned` instructions.
2257
- (decl mov_from_vec_signed (Reg u8 VectorSize OperandSize) Reg)
2258
- (rule (mov_from_vec_signed rn idx size scalar_size)
2259
- (let ((dst WritableReg (temp_writable_reg $I64))
2260
- (_ Unit (emit (MInst.MovFromVecSigned dst rn idx size scalar_size))))
2261
- dst))
2262
-
2263
- (decl fpu_move_from_vec (Reg u8 VectorSize) Reg)
2264
- (rule (fpu_move_from_vec rn idx size)
2265
- (let ((dst WritableReg (temp_writable_reg $I8X16))
2266
- (_ Unit (emit (MInst.FpuMoveFromVec dst rn idx size))))
2267
- dst))
2268
-
2269
- ;; Helper for emitting `MInst.Extend` instructions.
2270
- (decl extend (Reg bool u8 u8) Reg)
2271
- (rule (extend rn signed from_bits to_bits)
2272
- (let ((dst WritableReg (temp_writable_reg $I64))
2273
- (_ Unit (emit (MInst.Extend dst rn signed from_bits to_bits))))
2274
- dst))
2275
-
2276
- ;; Helper for emitting `MInst.FpuExtend` instructions.
2277
- (decl fpu_extend (Reg ScalarSize) Reg)
2278
- (rule (fpu_extend src size)
2279
- (let ((dst WritableReg (temp_writable_reg $F32X4))
2280
- (_ Unit (emit (MInst.FpuExtend dst src size))))
2281
- dst))
2282
-
2283
- ;; Helper for emitting `MInst.VecExtend` instructions.
2284
- (decl vec_extend (VecExtendOp Reg bool ScalarSize) Reg)
2285
- (rule (vec_extend op src high_half size)
2286
- (let ((dst WritableReg (temp_writable_reg $I8X16))
2287
- (_ Unit (emit (MInst.VecExtend op dst src high_half size))))
2288
- dst))
2289
-
2290
- ;; Helper for emitting `MInst.VecExtract` instructions.
2291
- (decl vec_extract (Reg Reg u8) Reg)
2292
- (rule (vec_extract src1 src2 idx)
2293
- (let ((dst WritableReg (temp_writable_reg $I8X16))
2294
- (_ Unit (emit (MInst.VecExtract dst src1 src2 idx))))
2295
- dst))
2296
-
2297
- ;; Helper for emitting `MInst.LoadAcquire` instructions.
2298
- (decl load_acquire (Type MemFlags Reg) Reg)
2299
- (rule (load_acquire ty flags addr)
2300
- (let ((dst WritableReg (temp_writable_reg $I64))
2301
- (_ Unit (emit (MInst.LoadAcquire ty dst addr flags))))
2302
- dst))
2303
-
2304
- ;; Helper for emitting `MInst.StoreRelease` instructions.
2305
- (decl store_release (Type MemFlags Reg Reg) SideEffectNoResult)
2306
- (rule (store_release ty flags src addr)
2307
- (SideEffectNoResult.Inst (MInst.StoreRelease ty src addr flags)))
2308
-
2309
- ;; Helper for generating a `tst` instruction.
2310
- ;;
2311
- ;; Produces a `ProducesFlags` rather than a register or emitted instruction
2312
- ;; which must be paired with `with_flags*` helpers.
2313
- (decl tst_imm (Type Reg ImmLogic) ProducesFlags)
2314
- (rule (tst_imm ty reg imm)
2315
- (ProducesFlags.ProducesFlagsSideEffect
2316
- (MInst.AluRRImmLogic (ALUOp.AndS)
2317
- (operand_size ty)
2318
- (writable_zero_reg)
2319
- reg
2320
- imm)))
2321
-
2322
- ;; Helper for generating a `CSel` instruction.
2323
- ;;
2324
- ;; Note that this doesn't actually emit anything, instead it produces a
2325
- ;; `ConsumesFlags` instruction which must be consumed with `with_flags*`
2326
- ;; helpers.
2327
- (decl csel (Cond Reg Reg) ConsumesFlags)
2328
- (rule (csel cond if_true if_false)
2329
- (let ((dst WritableReg (temp_writable_reg $I64)))
2330
- (ConsumesFlags.ConsumesFlagsReturnsReg
2331
- (MInst.CSel dst cond if_true if_false)
2332
- dst)))
2333
-
2334
- ;; Helper for constructing `cset` instructions.
2335
- (decl cset (Cond) ConsumesFlags)
2336
- (rule (cset cond)
2337
- (let ((dst WritableReg (temp_writable_reg $I64)))
2338
- (ConsumesFlags.ConsumesFlagsReturnsReg (MInst.CSet dst cond) dst)))
2339
-
2340
- ;; Helper for constructing `cset` instructions, when the flags producer will
2341
- ;; also return a value.
2342
- (decl cset_paired (Cond) ConsumesFlags)
2343
- (rule (cset_paired cond)
2344
- (let ((dst WritableReg (temp_writable_reg $I64)))
2345
- (ConsumesFlags.ConsumesFlagsReturnsResultWithProducer (MInst.CSet dst cond) dst)))
2346
-
2347
- ;; Helper for constructing `csetm` instructions.
2348
- (decl csetm (Cond) ConsumesFlags)
2349
- (rule (csetm cond)
2350
- (let ((dst WritableReg (temp_writable_reg $I64)))
2351
- (ConsumesFlags.ConsumesFlagsReturnsReg (MInst.CSetm dst cond) dst)))
2352
-
2353
- ;; Helper for generating a `CSNeg` instruction.
2354
- ;;
2355
- ;; Note that this doesn't actually emit anything, instead it produces a
2356
- ;; `ConsumesFlags` instruction which must be consumed with `with_flags*`
2357
- ;; helpers.
2358
- (decl csneg (Cond Reg Reg) ConsumesFlags)
2359
- (rule (csneg cond if_true if_false)
2360
- (let ((dst WritableReg (temp_writable_reg $I64)))
2361
- (ConsumesFlags.ConsumesFlagsReturnsReg
2362
- (MInst.CSNeg dst cond if_true if_false)
2363
- dst)))
2364
-
2365
- ;; Helper for generating `MInst.CCmp` instructions.
2366
- ;; Creates a new `ProducesFlags` from the supplied `ProducesFlags` followed
2367
- ;; immediately by the `MInst.CCmp` instruction.
2368
- (decl ccmp (OperandSize Reg Reg NZCV Cond ProducesFlags) ProducesFlags)
2369
- (rule (ccmp size rn rm nzcv cond inst_input)
2370
- (produces_flags_concat inst_input (ProducesFlags.ProducesFlagsSideEffect (MInst.CCmp size rn rm nzcv cond))))
2371
-
2372
- ;; Helper for generating `MInst.CCmpImm` instructions.
2373
- (decl ccmp_imm (OperandSize Reg UImm5 NZCV Cond) ConsumesFlags)
2374
- (rule 1 (ccmp_imm size rn imm nzcv cond)
2375
- (let ((dst WritableReg (temp_writable_reg $I64)))
2376
- (ConsumesFlags.ConsumesFlagsTwiceReturnsValueRegs
2377
- (MInst.CCmpImm size rn imm nzcv cond)
2378
- (MInst.CSet dst cond)
2379
- (value_reg dst))))
2380
-
2381
- ;; Helpers for generating `add` instructions.
2382
-
2383
- (decl add (Type Reg Reg) Reg)
2384
- (rule (add ty x y) (alu_rrr (ALUOp.Add) ty x y))
2385
-
2386
- (decl add_imm (Type Reg Imm12) Reg)
2387
- (rule (add_imm ty x y) (alu_rr_imm12 (ALUOp.Add) ty x y))
2388
-
2389
- (decl add_extend (Type Reg ExtendedValue) Reg)
2390
- (rule (add_extend ty x y) (alu_rr_extend_reg (ALUOp.Add) ty x y))
2391
-
2392
- (decl add_extend_op (Type Reg Reg ExtendOp) Reg)
2393
- (rule (add_extend_op ty x y extend) (alu_rrr_extend (ALUOp.Add) ty x y extend))
2394
-
2395
- (decl add_shift (Type Reg Reg ShiftOpAndAmt) Reg)
2396
- (rule (add_shift ty x y z) (alu_rrr_shift (ALUOp.Add) ty x y z))
2397
-
2398
- (decl add_vec (Reg Reg VectorSize) Reg)
2399
- (rule (add_vec x y size) (vec_rrr (VecALUOp.Add) x y size))
2400
-
2401
- ;; Helpers for generating `sub` instructions.
2402
-
2403
- (decl sub (Type Reg Reg) Reg)
2404
- (rule (sub ty x y) (alu_rrr (ALUOp.Sub) ty x y))
2405
-
2406
- (decl sub_imm (Type Reg Imm12) Reg)
2407
- (rule (sub_imm ty x y) (alu_rr_imm12 (ALUOp.Sub) ty x y))
2408
-
2409
- (decl sub_extend (Type Reg ExtendedValue) Reg)
2410
- (rule (sub_extend ty x y) (alu_rr_extend_reg (ALUOp.Sub) ty x y))
2411
-
2412
- (decl sub_shift (Type Reg Reg ShiftOpAndAmt) Reg)
2413
- (rule (sub_shift ty x y z) (alu_rrr_shift (ALUOp.Sub) ty x y z))
2414
-
2415
- (decl sub_vec (Reg Reg VectorSize) Reg)
2416
- (rule (sub_vec x y size) (vec_rrr (VecALUOp.Sub) x y size))
2417
-
2418
- (decl sub_i128 (ValueRegs ValueRegs) ValueRegs)
2419
- (rule (sub_i128 x y)
2420
- (let
2421
- ;; Get the high/low registers for `x`.
2422
- ((x_regs ValueRegs x)
2423
- (x_lo Reg (value_regs_get x_regs 0))
2424
- (x_hi Reg (value_regs_get x_regs 1))
2425
-
2426
- ;; Get the high/low registers for `y`.
2427
- (y_regs ValueRegs y)
2428
- (y_lo Reg (value_regs_get y_regs 0))
2429
- (y_hi Reg (value_regs_get y_regs 1)))
2430
- ;; the actual subtraction is `subs` followed by `sbc` which comprises
2431
- ;; the low/high bits of the result
2432
- (with_flags
2433
- (sub_with_flags_paired $I64 x_lo y_lo)
2434
- (sbc_paired $I64 x_hi y_hi))))
2435
-
2436
- ;; Helpers for generating `madd` instructions.
2437
-
2438
- (decl madd (Type Reg Reg Reg) Reg)
2439
- (rule (madd ty x y z) (alu_rrrr (ALUOp3.MAdd) ty x y z))
2440
-
2441
- ;; Helpers for generating `msub` instructions.
2442
-
2443
- (decl msub (Type Reg Reg Reg) Reg)
2444
- (rule (msub ty x y z) (alu_rrrr (ALUOp3.MSub) ty x y z))
2445
-
2446
- ;; Helpers for generating `umaddl` instructions
2447
- (decl umaddl (Reg Reg Reg) Reg)
2448
- (rule (umaddl x y z) (alu_rrrr (ALUOp3.UMAddL) $I32 x y z))
2449
-
2450
- ;; Helpers for generating `smaddl` instructions
2451
- (decl smaddl (Reg Reg Reg) Reg)
2452
- (rule (smaddl x y z) (alu_rrrr (ALUOp3.SMAddL) $I32 x y z))
2453
-
2454
- ;; Helper for generating `uqadd` instructions.
2455
- (decl uqadd (Reg Reg VectorSize) Reg)
2456
- (rule (uqadd x y size) (vec_rrr (VecALUOp.Uqadd) x y size))
2457
-
2458
- ;; Helper for generating `sqadd` instructions.
2459
- (decl sqadd (Reg Reg VectorSize) Reg)
2460
- (rule (sqadd x y size) (vec_rrr (VecALUOp.Sqadd) x y size))
2461
-
2462
- ;; Helper for generating `uqsub` instructions.
2463
- (decl uqsub (Reg Reg VectorSize) Reg)
2464
- (rule (uqsub x y size) (vec_rrr (VecALUOp.Uqsub) x y size))
2465
-
2466
- ;; Helper for generating `sqsub` instructions.
2467
- (decl sqsub (Reg Reg VectorSize) Reg)
2468
- (rule (sqsub x y size) (vec_rrr (VecALUOp.Sqsub) x y size))
2469
-
2470
- ;; Helper for generating `umulh` instructions.
2471
- (decl umulh (Type Reg Reg) Reg)
2472
- (rule (umulh ty x y) (alu_rrr (ALUOp.UMulH) ty x y))
2473
-
2474
- ;; Helper for generating `smulh` instructions.
2475
- (decl smulh (Type Reg Reg) Reg)
2476
- (rule (smulh ty x y) (alu_rrr (ALUOp.SMulH) ty x y))
2477
-
2478
- ;; Helper for generating `mul` instructions.
2479
- (decl mul (Reg Reg VectorSize) Reg)
2480
- (rule (mul x y size) (vec_rrr (VecALUOp.Mul) x y size))
2481
-
2482
- ;; Helper for generating `neg` instructions.
2483
- (decl neg (Reg VectorSize) Reg)
2484
- (rule (neg x size) (vec_misc (VecMisc2.Neg) x size))
2485
-
2486
- ;; Helper for generating `rev16` instructions.
2487
- (decl rev16 (Reg VectorSize) Reg)
2488
- (rule (rev16 x size) (vec_misc (VecMisc2.Rev16) x size))
2489
-
2490
- ;; Helper for generating `rev32` instructions.
2491
- (decl rev32 (Reg VectorSize) Reg)
2492
- (rule (rev32 x size) (vec_misc (VecMisc2.Rev32) x size))
2493
-
2494
- ;; Helper for generating `rev64` instructions.
2495
- (decl rev64 (Reg VectorSize) Reg)
2496
- (rule (rev64 x size) (vec_misc (VecMisc2.Rev64) x size))
2497
-
2498
- ;; Helper for generating `xtn` instructions.
2499
- (decl xtn (Reg ScalarSize) Reg)
2500
- (rule (xtn x size) (vec_rr_narrow_low (VecRRNarrowOp.Xtn) x size))
2501
-
2502
- ;; Helper for generating `fcvtn` instructions.
2503
- (decl fcvtn (Reg ScalarSize) Reg)
2504
- (rule (fcvtn x size) (vec_rr_narrow_low (VecRRNarrowOp.Fcvtn) x size))
2505
-
2506
- ;; Helper for generating `sqxtn` instructions.
2507
- (decl sqxtn (Reg ScalarSize) Reg)
2508
- (rule (sqxtn x size) (vec_rr_narrow_low (VecRRNarrowOp.Sqxtn) x size))
2509
-
2510
- ;; Helper for generating `sqxtn2` instructions.
2511
- (decl sqxtn2 (Reg Reg ScalarSize) Reg)
2512
- (rule (sqxtn2 x y size) (vec_rr_narrow_high (VecRRNarrowOp.Sqxtn) x y size))
2513
-
2514
- ;; Helper for generating `sqxtun` instructions.
2515
- (decl sqxtun (Reg ScalarSize) Reg)
2516
- (rule (sqxtun x size) (vec_rr_narrow_low (VecRRNarrowOp.Sqxtun) x size))
2517
-
2518
- ;; Helper for generating `sqxtun2` instructions.
2519
- (decl sqxtun2 (Reg Reg ScalarSize) Reg)
2520
- (rule (sqxtun2 x y size) (vec_rr_narrow_high (VecRRNarrowOp.Sqxtun) x y size))
2521
-
2522
- ;; Helper for generating `uqxtn` instructions.
2523
- (decl uqxtn (Reg ScalarSize) Reg)
2524
- (rule (uqxtn x size) (vec_rr_narrow_low (VecRRNarrowOp.Uqxtn) x size))
2525
-
2526
- ;; Helper for generating `uqxtn2` instructions.
2527
- (decl uqxtn2 (Reg Reg ScalarSize) Reg)
2528
- (rule (uqxtn2 x y size) (vec_rr_narrow_high (VecRRNarrowOp.Uqxtn) x y size))
2529
-
2530
- ;; Helper for generating `fence` instructions.
2531
- (decl aarch64_fence () SideEffectNoResult)
2532
- (rule (aarch64_fence)
2533
- (SideEffectNoResult.Inst (MInst.Fence)))
2534
-
2535
- ;; Helper for generating `csdb` instructions.
2536
- (decl csdb () SideEffectNoResult)
2537
- (rule (csdb)
2538
- (SideEffectNoResult.Inst (MInst.Csdb)))
2539
-
2540
- ;; Helper for generating `brk` instructions.
2541
- (decl brk () SideEffectNoResult)
2542
- (rule (brk)
2543
- (SideEffectNoResult.Inst (MInst.Brk)))
2544
-
2545
- ;; Helper for generating `addp` instructions.
2546
- (decl addp (Reg Reg VectorSize) Reg)
2547
- (rule (addp x y size) (vec_rrr (VecALUOp.Addp) x y size))
2548
-
2549
- ;; Helper for generating `zip1` instructions.
2550
- (decl zip1 (Reg Reg VectorSize) Reg)
2551
- (rule (zip1 x y size) (vec_rrr (VecALUOp.Zip1) x y size))
2552
-
2553
- ;; Helper for generating vector `abs` instructions.
2554
- (decl vec_abs (Reg VectorSize) Reg)
2555
- (rule (vec_abs x size) (vec_misc (VecMisc2.Abs) x size))
2556
-
2557
- ;; Helper for generating instruction sequences to calculate a scalar absolute
2558
- ;; value.
2559
- (decl abs (OperandSize Reg) Reg)
2560
- (rule (abs size x)
2561
- (value_regs_get (with_flags (cmp_imm size x (u8_into_imm12 0))
2562
- (csneg (Cond.Gt) x x)) 0))
2563
-
2564
- ;; Helper for generating `addv` instructions.
2565
- (decl addv (Reg VectorSize) Reg)
2566
- (rule (addv x size) (vec_lanes (VecLanesOp.Addv) x size))
2567
-
2568
- ;; Helper for generating `shll32` instructions.
2569
- (decl shll32 (Reg bool) Reg)
2570
- (rule (shll32 x high_half) (vec_rr_long (VecRRLongOp.Shll32) x high_half))
2571
-
2572
- ;; Helpers for generating `addlp` instructions.
2573
-
2574
- (decl saddlp8 (Reg) Reg)
2575
- (rule (saddlp8 x) (vec_rr_pair_long (VecRRPairLongOp.Saddlp8) x))
2576
-
2577
- (decl saddlp16 (Reg) Reg)
2578
- (rule (saddlp16 x) (vec_rr_pair_long (VecRRPairLongOp.Saddlp16) x))
2579
-
2580
- (decl uaddlp8 (Reg) Reg)
2581
- (rule (uaddlp8 x) (vec_rr_pair_long (VecRRPairLongOp.Uaddlp8) x))
2582
-
2583
- (decl uaddlp16 (Reg) Reg)
2584
- (rule (uaddlp16 x) (vec_rr_pair_long (VecRRPairLongOp.Uaddlp16) x))
2585
-
2586
- ;; Helper for generating `umlal32` instructions.
2587
- (decl umlal32 (Reg Reg Reg bool) Reg)
2588
- (rule (umlal32 x y z high_half) (vec_rrrr_long (VecRRRLongModOp.Umlal32) x y z high_half))
2589
-
2590
- ;; Helper for generating `smull8` instructions.
2591
- (decl smull8 (Reg Reg bool) Reg)
2592
- (rule (smull8 x y high_half) (vec_rrr_long (VecRRRLongOp.Smull8) x y high_half))
2593
-
2594
- ;; Helper for generating `umull8` instructions.
2595
- (decl umull8 (Reg Reg bool) Reg)
2596
- (rule (umull8 x y high_half) (vec_rrr_long (VecRRRLongOp.Umull8) x y high_half))
2597
-
2598
- ;; Helper for generating `smull16` instructions.
2599
- (decl smull16 (Reg Reg bool) Reg)
2600
- (rule (smull16 x y high_half) (vec_rrr_long (VecRRRLongOp.Smull16) x y high_half))
2601
-
2602
- ;; Helper for generating `umull16` instructions.
2603
- (decl umull16 (Reg Reg bool) Reg)
2604
- (rule (umull16 x y high_half) (vec_rrr_long (VecRRRLongOp.Umull16) x y high_half))
2605
-
2606
- ;; Helper for generating `smull32` instructions.
2607
- (decl smull32 (Reg Reg bool) Reg)
2608
- (rule (smull32 x y high_half) (vec_rrr_long (VecRRRLongOp.Smull32) x y high_half))
2609
-
2610
- ;; Helper for generating `umull32` instructions.
2611
- (decl umull32 (Reg Reg bool) Reg)
2612
- (rule (umull32 x y high_half) (vec_rrr_long (VecRRRLongOp.Umull32) x y high_half))
2613
-
2614
- ;; Helper for generating `asr` instructions.
2615
- (decl asr (Type Reg Reg) Reg)
2616
- (rule (asr ty x y) (alu_rrr (ALUOp.Asr) ty x y))
2617
-
2618
- (decl asr_imm (Type Reg ImmShift) Reg)
2619
- (rule (asr_imm ty x imm) (alu_rr_imm_shift (ALUOp.Asr) ty x imm))
2620
-
2621
- ;; Helper for generating `lsr` instructions.
2622
- (decl lsr (Type Reg Reg) Reg)
2623
- (rule (lsr ty x y) (alu_rrr (ALUOp.Lsr) ty x y))
2624
-
2625
- (decl lsr_imm (Type Reg ImmShift) Reg)
2626
- (rule (lsr_imm ty x imm) (alu_rr_imm_shift (ALUOp.Lsr) ty x imm))
2627
-
2628
- ;; Helper for generating `lsl` instructions.
2629
- (decl lsl (Type Reg Reg) Reg)
2630
- (rule (lsl ty x y) (alu_rrr (ALUOp.Lsl) ty x y))
2631
-
2632
- (decl lsl_imm (Type Reg ImmShift) Reg)
2633
- (rule (lsl_imm ty x imm) (alu_rr_imm_shift (ALUOp.Lsl) ty x imm))
2634
-
2635
- ;; Helper for generating `udiv` instructions.
2636
- (decl a64_udiv (Type Reg Reg) Reg)
2637
- (rule (a64_udiv ty x y) (alu_rrr (ALUOp.UDiv) ty x y))
2638
-
2639
- ;; Helper for generating `sdiv` instructions.
2640
- (decl a64_sdiv (Type Reg Reg) Reg)
2641
- (rule (a64_sdiv ty x y) (alu_rrr (ALUOp.SDiv) ty x y))
2642
-
2643
- ;; Helper for generating `not` instructions.
2644
- (decl not (Reg VectorSize) Reg)
2645
- (rule (not x size) (vec_misc (VecMisc2.Not) x size))
2646
-
2647
- ;; Helpers for generating `orr_not` instructions.
2648
-
2649
- (decl orr_not (Type Reg Reg) Reg)
2650
- (rule (orr_not ty x y) (alu_rrr (ALUOp.OrrNot) ty x y))
2651
-
2652
- (decl orr_not_shift (Type Reg Reg ShiftOpAndAmt) Reg)
2653
- (rule (orr_not_shift ty x y shift) (alu_rrr_shift (ALUOp.OrrNot) ty x y shift))
2654
-
2655
- ;; Helpers for generating `orr` instructions.
2656
-
2657
- (decl orr (Type Reg Reg) Reg)
2658
- (rule (orr ty x y) (alu_rrr (ALUOp.Orr) ty x y))
2659
-
2660
- (decl orr_imm (Type Reg ImmLogic) Reg)
2661
- (rule (orr_imm ty x y) (alu_rr_imm_logic (ALUOp.Orr) ty x y))
2662
-
2663
- (decl orr_shift (Type Reg Reg ShiftOpAndAmt) Reg)
2664
- (rule (orr_shift ty x y shift) (alu_rrr_shift (ALUOp.Orr) ty x y shift))
2665
-
2666
- (decl orr_vec (Reg Reg VectorSize) Reg)
2667
- (rule (orr_vec x y size) (vec_rrr (VecALUOp.Orr) x y size))
2668
-
2669
- ;; Helpers for generating `and` instructions.
2670
-
2671
- (decl and_reg (Type Reg Reg) Reg)
2672
- (rule (and_reg ty x y) (alu_rrr (ALUOp.And) ty x y))
2673
-
2674
- (decl and_imm (Type Reg ImmLogic) Reg)
2675
- (rule (and_imm ty x y) (alu_rr_imm_logic (ALUOp.And) ty x y))
2676
-
2677
- (decl and_vec (Reg Reg VectorSize) Reg)
2678
- (rule (and_vec x y size) (vec_rrr (VecALUOp.And) x y size))
2679
-
2680
- ;; Helpers for generating `eor` instructions.
2681
- (decl eor_vec (Reg Reg VectorSize) Reg)
2682
- (rule (eor_vec x y size) (vec_rrr (VecALUOp.Eor) x y size))
2683
-
2684
- ;; Helpers for generating `bic` instructions.
2685
-
2686
- (decl bic (Type Reg Reg) Reg)
2687
- (rule (bic ty x y) (alu_rrr (ALUOp.AndNot) ty x y))
2688
-
2689
- (decl bic_vec (Reg Reg VectorSize) Reg)
2690
- (rule (bic_vec x y size) (vec_rrr (VecALUOp.Bic) x y size))
2691
-
2692
- ;; Helpers for generating `sshl` instructions.
2693
- (decl sshl (Reg Reg VectorSize) Reg)
2694
- (rule (sshl x y size) (vec_rrr (VecALUOp.Sshl) x y size))
2695
-
2696
- ;; Helpers for generating `ushl` instructions.
2697
- (decl ushl (Reg Reg VectorSize) Reg)
2698
- (rule (ushl x y size) (vec_rrr (VecALUOp.Ushl) x y size))
2699
-
2700
- ;; Helpers for generating `ushl` instructions.
2701
- (decl ushl_vec_imm (Reg u8 VectorSize) Reg)
2702
- (rule (ushl_vec_imm x amt size) (vec_shift_imm (VecShiftImmOp.Shl) amt x size))
2703
-
2704
- ;; Helpers for generating `ushr` instructions.
2705
- (decl ushr_vec_imm (Reg u8 VectorSize) Reg)
2706
- (rule (ushr_vec_imm x amt size) (vec_shift_imm (VecShiftImmOp.Ushr) amt x size))
2707
-
2708
- ;; Helpers for generating `sshr` instructions.
2709
- (decl sshr_vec_imm (Reg u8 VectorSize) Reg)
2710
- (rule (sshr_vec_imm x amt size) (vec_shift_imm (VecShiftImmOp.Sshr) amt x size))
2711
-
2712
- ;; Helpers for generating `rotr` instructions.
2713
-
2714
- (decl a64_rotr (Type Reg Reg) Reg)
2715
- (rule (a64_rotr ty x y) (alu_rrr (ALUOp.RotR) ty x y))
2716
-
2717
- (decl a64_rotr_imm (Type Reg ImmShift) Reg)
2718
- (rule (a64_rotr_imm ty x y) (alu_rr_imm_shift (ALUOp.RotR) ty x y))
2719
-
2720
- ;; Helpers for generating `rbit` instructions.
2721
-
2722
- (decl rbit (Type Reg) Reg)
2723
- (rule (rbit ty x) (bit_rr (BitOp.RBit) ty x))
2724
-
2725
- ;; Helpers for generating `clz` instructions.
2726
-
2727
- (decl a64_clz (Type Reg) Reg)
2728
- (rule (a64_clz ty x) (bit_rr (BitOp.Clz) ty x))
2729
-
2730
- ;; Helpers for generating `cls` instructions.
2731
-
2732
- (decl a64_cls (Type Reg) Reg)
2733
- (rule (a64_cls ty x) (bit_rr (BitOp.Cls) ty x))
2734
-
2735
- ;; Helpers for generating `rev` instructions
2736
-
2737
- (decl a64_rev16 (Type Reg) Reg)
2738
- (rule (a64_rev16 ty x) (bit_rr (BitOp.Rev16) ty x))
2739
-
2740
- (decl a64_rev32 (Type Reg) Reg)
2741
- (rule (a64_rev32 ty x) (bit_rr (BitOp.Rev32) ty x))
2742
-
2743
- (decl a64_rev64 (Type Reg) Reg)
2744
- (rule (a64_rev64 ty x) (bit_rr (BitOp.Rev64) ty x))
2745
-
2746
- ;; Helpers for generating `eon` instructions.
2747
-
2748
- (decl eon (Type Reg Reg) Reg)
2749
- (rule (eon ty x y) (alu_rrr (ALUOp.EorNot) ty x y))
2750
-
2751
- ;; Helpers for generating `cnt` instructions.
2752
-
2753
- (decl vec_cnt (Reg VectorSize) Reg)
2754
- (rule (vec_cnt x size) (vec_misc (VecMisc2.Cnt) x size))
2755
-
2756
- ;; Helpers for generating a `bsl` instruction.
2757
-
2758
- (decl bsl (Type Reg Reg Reg) Reg)
2759
- (rule (bsl ty c x y)
2760
- (vec_rrr_mod (VecALUModOp.Bsl) c x y (vector_size ty)))
2761
-
2762
- ;; Helper for generating a `udf` instruction.
2763
-
2764
- (decl udf (TrapCode) SideEffectNoResult)
2765
- (rule (udf trap_code)
2766
- (SideEffectNoResult.Inst (MInst.Udf trap_code)))
2767
-
2768
- ;; Helpers for generating various load instructions, with varying
2769
- ;; widths and sign/zero-extending properties.
2770
- (decl aarch64_uload8 (AMode MemFlags) Reg)
2771
- (rule (aarch64_uload8 amode flags)
2772
- (let ((dst WritableReg (temp_writable_reg $I64))
2773
- (_ Unit (emit (MInst.ULoad8 dst amode flags))))
2774
- dst))
2775
- (decl aarch64_sload8 (AMode MemFlags) Reg)
2776
- (rule (aarch64_sload8 amode flags)
2777
- (let ((dst WritableReg (temp_writable_reg $I64))
2778
- (_ Unit (emit (MInst.SLoad8 dst amode flags))))
2779
- dst))
2780
- (decl aarch64_uload16 (AMode MemFlags) Reg)
2781
- (rule (aarch64_uload16 amode flags)
2782
- (let ((dst WritableReg (temp_writable_reg $I64))
2783
- (_ Unit (emit (MInst.ULoad16 dst amode flags))))
2784
- dst))
2785
- (decl aarch64_sload16 (AMode MemFlags) Reg)
2786
- (rule (aarch64_sload16 amode flags)
2787
- (let ((dst WritableReg (temp_writable_reg $I64))
2788
- (_ Unit (emit (MInst.SLoad16 dst amode flags))))
2789
- dst))
2790
- (decl aarch64_uload32 (AMode MemFlags) Reg)
2791
- (rule (aarch64_uload32 amode flags)
2792
- (let ((dst WritableReg (temp_writable_reg $I64))
2793
- (_ Unit (emit (MInst.ULoad32 dst amode flags))))
2794
- dst))
2795
- (decl aarch64_sload32 (AMode MemFlags) Reg)
2796
- (rule (aarch64_sload32 amode flags)
2797
- (let ((dst WritableReg (temp_writable_reg $I64))
2798
- (_ Unit (emit (MInst.SLoad32 dst amode flags))))
2799
- dst))
2800
- (decl aarch64_uload64 (AMode MemFlags) Reg)
2801
- (rule (aarch64_uload64 amode flags)
2802
- (let ((dst WritableReg (temp_writable_reg $I64))
2803
- (_ Unit (emit (MInst.ULoad64 dst amode flags))))
2804
- dst))
2805
- (decl aarch64_fpuload32 (AMode MemFlags) Reg)
2806
- (rule (aarch64_fpuload32 amode flags)
2807
- (let ((dst WritableReg (temp_writable_reg $F64))
2808
- (_ Unit (emit (MInst.FpuLoad32 dst amode flags))))
2809
- dst))
2810
- (decl aarch64_fpuload64 (AMode MemFlags) Reg)
2811
- (rule (aarch64_fpuload64 amode flags)
2812
- (let ((dst WritableReg (temp_writable_reg $F64))
2813
- (_ Unit (emit (MInst.FpuLoad64 dst amode flags))))
2814
- dst))
2815
- (decl aarch64_fpuload128 (AMode MemFlags) Reg)
2816
- (rule (aarch64_fpuload128 amode flags)
2817
- (let ((dst WritableReg (temp_writable_reg $F64X2))
2818
- (_ Unit (emit (MInst.FpuLoad128 dst amode flags))))
2819
- dst))
2820
- (decl aarch64_loadp64 (PairAMode MemFlags) ValueRegs)
2821
- (rule (aarch64_loadp64 amode flags)
2822
- (let ((dst1 WritableReg (temp_writable_reg $I64))
2823
- (dst2 WritableReg (temp_writable_reg $I64))
2824
- (_ Unit (emit (MInst.LoadP64 dst1 dst2 amode flags))))
2825
- (value_regs dst1 dst2)))
2826
-
2827
- ;; Helpers for generating various store instructions with varying
2828
- ;; widths.
2829
- (decl aarch64_store8 (AMode MemFlags Reg) SideEffectNoResult)
2830
- (rule (aarch64_store8 amode flags val)
2831
- (SideEffectNoResult.Inst (MInst.Store8 val amode flags)))
2832
- (decl aarch64_store16 (AMode MemFlags Reg) SideEffectNoResult)
2833
- (rule (aarch64_store16 amode flags val)
2834
- (SideEffectNoResult.Inst (MInst.Store16 val amode flags)))
2835
- (decl aarch64_store32 (AMode MemFlags Reg) SideEffectNoResult)
2836
- (rule (aarch64_store32 amode flags val)
2837
- (SideEffectNoResult.Inst (MInst.Store32 val amode flags)))
2838
- (decl aarch64_store64 (AMode MemFlags Reg) SideEffectNoResult)
2839
- (rule (aarch64_store64 amode flags val)
2840
- (SideEffectNoResult.Inst (MInst.Store64 val amode flags)))
2841
- (decl aarch64_fpustore32 (AMode MemFlags Reg) SideEffectNoResult)
2842
- (rule (aarch64_fpustore32 amode flags val)
2843
- (SideEffectNoResult.Inst (MInst.FpuStore32 val amode flags)))
2844
- (decl aarch64_fpustore64 (AMode MemFlags Reg) SideEffectNoResult)
2845
- (rule (aarch64_fpustore64 amode flags val)
2846
- (SideEffectNoResult.Inst (MInst.FpuStore64 val amode flags)))
2847
- (decl aarch64_fpustore128 (AMode MemFlags Reg) SideEffectNoResult)
2848
- (rule (aarch64_fpustore128 amode flags val)
2849
- (SideEffectNoResult.Inst (MInst.FpuStore128 val amode flags)))
2850
- (decl aarch64_storep64 (PairAMode MemFlags Reg Reg) SideEffectNoResult)
2851
- (rule (aarch64_storep64 amode flags val1 val2)
2852
- (SideEffectNoResult.Inst (MInst.StoreP64 val1 val2 amode flags)))
2853
-
2854
- ;; Helper for generating a `trapif` instruction.
2855
-
2856
- (decl trap_if (ProducesFlags TrapCode Cond) InstOutput)
2857
- (rule (trap_if flags trap_code cond)
2858
- (side_effect
2859
- (with_flags_side_effect flags
2860
- (ConsumesFlags.ConsumesFlagsSideEffect
2861
- (MInst.TrapIf (cond_br_cond cond) trap_code)))))
2862
-
2863
- ;; Immediate value helpers ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;
2864
-
2865
- ;; Type of extension performed by an immediate helper
2866
- (type ImmExtend
2867
- (enum
2868
- (Sign)
2869
- (Zero)))
2870
-
2871
- ;; Arguments:
2872
- ;; * Immediate type
2873
- ;; * Way to extend the immediate value to the full width of the destination
2874
- ;; register
2875
- ;; * Immediate value - only the bits that fit within the type are used and
2876
- ;; extended, while the rest are ignored
2877
- ;;
2878
- ;; Note that, unlike the convention in the AArch64 backend, this helper leaves
2879
- ;; all bits in the destination register in a defined state, i.e. smaller types
2880
- ;; such as `I8` are either sign- or zero-extended.
2881
- (decl imm (Type ImmExtend u64) Reg)
2882
-
2883
- ;; Move wide immediate instructions; to simplify, we only match when we
2884
- ;; are zero-extending the value.
2885
- (rule 3 (imm (integral_ty ty) (ImmExtend.Zero) k)
2886
- (if-let n (move_wide_const_from_u64 ty k))
2887
- (movz n (operand_size ty)))
2888
- (rule 2 (imm (integral_ty (ty_32_or_64 ty)) (ImmExtend.Zero) k)
2889
- (if-let n (move_wide_const_from_inverted_u64 ty k))
2890
- (movn n (operand_size ty)))
2891
-
2892
- ;; Weird logical-instruction immediate in ORI using zero register; to simplify,
2893
- ;; we only match when we are zero-extending the value.
2894
- (rule 1 (imm (integral_ty ty) (ImmExtend.Zero) k)
2895
- (if-let n (imm_logic_from_u64 ty k))
2896
- (orr_imm ty (zero_reg) n))
2897
-
2898
- (decl load_constant64_full (Type ImmExtend u64) Reg)
2899
- (extern constructor load_constant64_full load_constant64_full)
2900
-
2901
- ;; Fallback for integral 64-bit constants
2902
- (rule (imm (integral_ty ty) extend n)
2903
- (load_constant64_full ty extend n))
2904
-
2905
- ;; Sign extension helpers ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;
2906
-
2907
- ;; Place a `Value` into a register, sign extending it to 32-bits
2908
- (decl put_in_reg_sext32 (Value) Reg)
2909
- (rule -1 (put_in_reg_sext32 val @ (value_type (fits_in_32 ty)))
2910
- (extend val $true (ty_bits ty) 32))
2911
-
2912
- ;; 32/64-bit passthrough.
2913
- (rule (put_in_reg_sext32 val @ (value_type $I32)) val)
2914
- (rule (put_in_reg_sext32 val @ (value_type $I64)) val)
2915
-
2916
- ;; Place a `Value` into a register, zero extending it to 32-bits
2917
- (decl put_in_reg_zext32 (Value) Reg)
2918
- (rule -1 (put_in_reg_zext32 val @ (value_type (fits_in_32 ty)))
2919
- (extend val $false (ty_bits ty) 32))
2920
-
2921
- ;; 32/64-bit passthrough.
2922
- (rule (put_in_reg_zext32 val @ (value_type $I32)) val)
2923
- (rule (put_in_reg_zext32 val @ (value_type $I64)) val)
2924
-
2925
- ;; Place a `Value` into a register, sign extending it to 64-bits
2926
- (decl put_in_reg_sext64 (Value) Reg)
2927
- (rule 1 (put_in_reg_sext64 val @ (value_type (fits_in_32 ty)))
2928
- (extend val $true (ty_bits ty) 64))
2929
-
2930
- ;; 64-bit passthrough.
2931
- (rule (put_in_reg_sext64 val @ (value_type $I64)) val)
2932
-
2933
- ;; Place a `Value` into a register, zero extending it to 64-bits
2934
- (decl put_in_reg_zext64 (Value) Reg)
2935
- (rule 1 (put_in_reg_zext64 val @ (value_type (fits_in_32 ty)))
2936
- (extend val $false (ty_bits ty) 64))
2937
-
2938
- ;; 64-bit passthrough.
2939
- (rule (put_in_reg_zext64 val @ (value_type $I64)) val)
2940
-
2941
- ;; Misc instruction helpers ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;
2942
-
2943
- (decl trap_if_zero_divisor (Reg) Reg)
2944
- (rule (trap_if_zero_divisor reg)
2945
- (let ((_ Unit (emit (MInst.TrapIf (cond_br_zero reg) (trap_code_division_by_zero)))))
2946
- reg))
2947
-
2948
- (decl size_from_ty (Type) OperandSize)
2949
- (rule 1 (size_from_ty (fits_in_32 _ty)) (OperandSize.Size32))
2950
- (rule (size_from_ty $I64) (OperandSize.Size64))
2951
-
2952
- ;; Check for signed overflow. The only case is min_value / -1.
2953
- ;; The following checks must be done in 32-bit or 64-bit, depending
2954
- ;; on the input type.
2955
- (decl trap_if_div_overflow (Type Reg Reg) Reg)
2956
- (rule (trap_if_div_overflow ty x y)
2957
- (let (
2958
- ;; Check RHS is -1.
2959
- (_ Unit (emit (MInst.AluRRImm12 (ALUOp.AddS) (operand_size ty) (writable_zero_reg) y (u8_into_imm12 1))))
2960
-
2961
- ;; Check LHS is min_value, by subtracting 1 and branching if
2962
- ;; there is overflow.
2963
- (_ Unit (emit (MInst.CCmpImm (size_from_ty ty)
2964
- x
2965
- (u8_into_uimm5 1)
2966
- (nzcv $false $false $false $false)
2967
- (Cond.Eq))))
2968
- (_ Unit (emit (MInst.TrapIf (cond_br_cond (Cond.Vs))
2969
- (trap_code_integer_overflow))))
2970
- )
2971
- x))
2972
-
2973
- ;; Check for unsigned overflow.
2974
- (decl trap_if_overflow (ProducesFlags TrapCode) Reg)
2975
- (rule (trap_if_overflow producer tc)
2976
- (with_flags_reg
2977
- producer
2978
- (ConsumesFlags.ConsumesFlagsSideEffect
2979
- (MInst.TrapIf (cond_br_cond (Cond.Hs)) tc))))
2980
-
2981
- (decl sink_atomic_load (Inst) Reg)
2982
- (rule (sink_atomic_load x @ (atomic_load _ addr))
2983
- (let ((_ Unit (sink_inst x)))
2984
- (put_in_reg addr)))
2985
-
2986
- ;; Helper for generating either an `AluRRR`, `AluRRRShift`, or `AluRRImmLogic`
2987
- ;; instruction depending on the input. Note that this requires that the `ALUOp`
2988
- ;; specified is commutative.
2989
- (decl alu_rs_imm_logic_commutative (ALUOp Type Value Value) Reg)
2990
-
2991
- ;; Base case of operating on registers.
2992
- (rule -1 (alu_rs_imm_logic_commutative op ty x y)
2993
- (alu_rrr op ty x y))
2994
-
2995
- ;; Special cases for when one operand is a constant.
2996
- (rule (alu_rs_imm_logic_commutative op ty x (iconst k))
2997
- (if-let imm (imm_logic_from_imm64 ty k))
2998
- (alu_rr_imm_logic op ty x imm))
2999
- (rule 1 (alu_rs_imm_logic_commutative op ty (iconst k) x)
3000
- (if-let imm (imm_logic_from_imm64 ty k))
3001
- (alu_rr_imm_logic op ty x imm))
3002
-
3003
- ;; Special cases for when one operand is shifted left by a constant.
3004
- (rule (alu_rs_imm_logic_commutative op ty x (ishl y (iconst k)))
3005
- (if-let amt (lshl_from_imm64 ty k))
3006
- (alu_rrr_shift op ty x y amt))
3007
- (rule 1 (alu_rs_imm_logic_commutative op ty (ishl x (iconst k)) y)
3008
- (if-let amt (lshl_from_imm64 ty k))
3009
- (alu_rrr_shift op ty y x amt))
3010
-
3011
- ;; Same as `alu_rs_imm_logic_commutative` above, except that it doesn't require
3012
- ;; that the operation is commutative.
3013
- (decl alu_rs_imm_logic (ALUOp Type Value Value) Reg)
3014
- (rule -1 (alu_rs_imm_logic op ty x y)
3015
- (alu_rrr op ty x y))
3016
- (rule (alu_rs_imm_logic op ty x (iconst k))
3017
- (if-let imm (imm_logic_from_imm64 ty k))
3018
- (alu_rr_imm_logic op ty x imm))
3019
- (rule (alu_rs_imm_logic op ty x (ishl y (iconst k)))
3020
- (if-let amt (lshl_from_imm64 ty k))
3021
- (alu_rrr_shift op ty x y amt))
3022
-
3023
- ;; Helper for generating i128 bitops which simply do the same operation to the
3024
- ;; hi/lo registers.
3025
- ;;
3026
- ;; TODO: Support immlogic here
3027
- (decl i128_alu_bitop (ALUOp Type Value Value) ValueRegs)
3028
- (rule (i128_alu_bitop op ty x y)
3029
- (let (
3030
- (x_regs ValueRegs (put_in_regs x))
3031
- (x_lo Reg (value_regs_get x_regs 0))
3032
- (x_hi Reg (value_regs_get x_regs 1))
3033
- (y_regs ValueRegs (put_in_regs y))
3034
- (y_lo Reg (value_regs_get y_regs 0))
3035
- (y_hi Reg (value_regs_get y_regs 1))
3036
- )
3037
- (value_regs
3038
- (alu_rrr op ty x_lo y_lo)
3039
- (alu_rrr op ty x_hi y_hi))))
3040
-
3041
- ;; Helper for emitting `MInst.VecLoadReplicate` instructions.
3042
- (decl ld1r (Reg VectorSize MemFlags) Reg)
3043
- (rule (ld1r src size flags)
3044
- (let ((dst WritableReg (temp_writable_reg $I8X16))
3045
- (_ Unit (emit (MInst.VecLoadReplicate dst src size flags))))
3046
- dst))
3047
-
3048
- ;; Helper for emitting `MInst.LoadExtName` instructions.
3049
- (decl load_ext_name (BoxExternalName i64) Reg)
3050
- (rule (load_ext_name extname offset)
3051
- (let ((dst WritableReg (temp_writable_reg $I64))
3052
- (_ Unit (emit (MInst.LoadExtName dst extname offset))))
3053
- dst))
3054
-
3055
- ;; Lower the address of a load or a store.
3056
- (decl amode (Type Value u32) AMode)
3057
- ;; TODO: Port lower_address() to ISLE.
3058
- (extern constructor amode amode)
3059
-
3060
- (decl sink_load_into_addr (Type Inst) Reg)
3061
- (rule (sink_load_into_addr ty x @ (load _ addr (offset32 offset)))
3062
- (let ((_ Unit (sink_inst x)))
3063
- (add_imm_to_addr addr offset)))
3064
-
3065
- (decl add_imm_to_addr (Reg u64) Reg)
3066
- (rule 2 (add_imm_to_addr val 0) val)
3067
- (rule 1 (add_imm_to_addr val (imm12_from_u64 imm)) (add_imm $I64 val imm))
3068
- (rule 0 (add_imm_to_addr val offset) (add $I64 val (imm $I64 (ImmExtend.Zero) offset)))
3069
-
3070
- ;; Lower a constant f32.
3071
- ;;
3072
- ;; Note that we must make sure that all bits outside the lowest 32 are set to 0
3073
- ;; because this function is also used to load wider constants (that have zeros
3074
- ;; in their most significant bits).
3075
- (decl constant_f32 (u32) Reg)
3076
- (rule 2 (constant_f32 0)
3077
- (vec_dup_imm (asimd_mov_mod_imm_zero (ScalarSize.Size32))
3078
- $false
3079
- (VectorSize.Size32x2)))
3080
- (rule 1 (constant_f32 n)
3081
- (if-let imm (asimd_fp_mod_imm_from_u64 n (ScalarSize.Size32)))
3082
- (fpu_move_fp_imm imm (ScalarSize.Size32)))
3083
- (rule (constant_f32 n)
3084
- (mov_to_fpu (imm $I32 (ImmExtend.Zero) n) (ScalarSize.Size32)))
3085
-
3086
- ;; Lower a constant f64.
3087
- ;;
3088
- ;; Note that we must make sure that all bits outside the lowest 64 are set to 0
3089
- ;; because this function is also used to load wider constants (that have zeros
3090
- ;; in their most significant bits).
3091
- ;; TODO: Treat as half of a 128 bit vector and consider replicated patterns.
3092
- ;; Scalar MOVI might also be an option.
3093
- (decl constant_f64 (u64) Reg)
3094
- (rule 4 (constant_f64 0)
3095
- (vec_dup_imm (asimd_mov_mod_imm_zero (ScalarSize.Size32))
3096
- $false
3097
- (VectorSize.Size32x2)))
3098
- (rule 3 (constant_f64 n)
3099
- (if-let imm (asimd_fp_mod_imm_from_u64 n (ScalarSize.Size64)))
3100
- (fpu_move_fp_imm imm (ScalarSize.Size64)))
3101
- (rule 2 (constant_f64 (u64_as_u32 n))
3102
- (constant_f32 n))
3103
- (rule 1 (constant_f64 (u64_low32_bits_unset n))
3104
- (mov_to_fpu (imm $I64 (ImmExtend.Zero) n) (ScalarSize.Size64)))
3105
- (rule (constant_f64 n)
3106
- (fpu_load64 (AMode.Const (emit_u64_le_const n)) (mem_flags_trusted)))
3107
-
3108
- ;; Tests whether the low 32 bits in the input are all zero.
3109
- (decl u64_low32_bits_unset (u64) u64)
3110
- (extern extractor u64_low32_bits_unset u64_low32_bits_unset)
3111
-
3112
- ;; Lower a constant f128.
3113
- (decl constant_f128 (u128) Reg)
3114
- (rule 3 (constant_f128 0)
3115
- (vec_dup_imm (asimd_mov_mod_imm_zero (ScalarSize.Size8))
3116
- $false
3117
- (VectorSize.Size8x16)))
3118
-
3119
- ;; If the upper 64-bits are all zero then defer to `constant_f64`.
3120
- (rule 2 (constant_f128 (u128_as_u64 n)) (constant_f64 n))
3121
-
3122
- ;; If the low half of the u128 equals the high half then delegate to the splat
3123
- ;; logic as a splat of a 64-bit value.
3124
- (rule 1 (constant_f128 (u128_replicated_u64 n))
3125
- (splat_const n (VectorSize.Size64x2)))
3126
-
3127
- ;; Base case is to load the constant from memory.
3128
- (rule (constant_f128 n)
3129
- (fpu_load128 (AMode.Const (emit_u128_le_const n)) (mem_flags_trusted)))
3130
-
3131
- ;; Lower a vector splat with a constant parameter.
3132
- ;;
3133
- ;; The 64-bit input here only uses the low bits for the lane size in
3134
- ;; `VectorSize` and all other bits are ignored.
3135
- (decl splat_const (u64 VectorSize) Reg)
3136
-
3137
- ;; If the splat'd constant can itself be reduced in size then attempt to do so
3138
- ;; as it will make it easier to create the immediates in the instructions below.
3139
- (rule 5 (splat_const (u64_replicated_u32 n) (VectorSize.Size64x2))
3140
- (splat_const n (VectorSize.Size32x4)))
3141
- (rule 5 (splat_const (u32_replicated_u16 n) (VectorSize.Size32x4))
3142
- (splat_const n (VectorSize.Size16x8)))
3143
- (rule 5 (splat_const (u32_replicated_u16 n) (VectorSize.Size32x2))
3144
- (splat_const n (VectorSize.Size16x4)))
3145
- (rule 5 (splat_const (u16_replicated_u8 n) (VectorSize.Size16x8))
3146
- (splat_const n (VectorSize.Size8x16)))
3147
- (rule 5 (splat_const (u16_replicated_u8 n) (VectorSize.Size16x4))
3148
- (splat_const n (VectorSize.Size8x8)))
3149
-
3150
- ;; Special cases for `vec_dup_imm` instructions where the input is either
3151
- ;; negated or not.
3152
- (rule 4 (splat_const n size)
3153
- (if-let imm (asimd_mov_mod_imm_from_u64 n (vector_lane_size size)))
3154
- (vec_dup_imm imm $false size))
3155
- (rule 3 (splat_const n size)
3156
- (if-let imm (asimd_mov_mod_imm_from_u64 (u64_not n) (vector_lane_size size)))
3157
- (vec_dup_imm imm $true size))
3158
-
3159
- ;; Special case a 32-bit splat where an immediate can be created by
3160
- ;; concatenating the 32-bit constant into a 64-bit value
3161
- (rule 2 (splat_const n (VectorSize.Size32x4))
3162
- (if-let imm (asimd_mov_mod_imm_from_u64 (u64_or n (u64_shl n 32)) (ScalarSize.Size64)))
3163
- (vec_dup_imm imm $false (VectorSize.Size64x2)))
3164
- (rule 2 (splat_const n (VectorSize.Size32x2))
3165
- (if-let imm (asimd_mov_mod_imm_from_u64 (u64_or n (u64_shl n 32)) (ScalarSize.Size64)))
3166
- (fpu_extend (vec_dup_imm imm $false (VectorSize.Size64x2)) (ScalarSize.Size64)))
3167
-
3168
- (rule 1 (splat_const n size)
3169
- (if-let imm (asimd_fp_mod_imm_from_u64 n (vector_lane_size size)))
3170
- (vec_dup_fp_imm imm size))
3171
-
3172
- ;; The base case for splat is to use `vec_dup` with the immediate loaded into a
3173
- ;; register.
3174
- (rule (splat_const n size)
3175
- (vec_dup (imm $I64 (ImmExtend.Zero) n) size))
3176
-
3177
- ;; Each of these extractors tests whether the upper half of the input equals the
3178
- ;; lower half of the input
3179
- (decl u128_replicated_u64 (u64) u128)
3180
- (extern extractor u128_replicated_u64 u128_replicated_u64)
3181
- (decl u64_replicated_u32 (u64) u64)
3182
- (extern extractor u64_replicated_u32 u64_replicated_u32)
3183
- (decl u32_replicated_u16 (u64) u64)
3184
- (extern extractor u32_replicated_u16 u32_replicated_u16)
3185
- (decl u16_replicated_u8 (u64) u64)
3186
- (extern extractor u16_replicated_u8 u16_replicated_u8)
3187
-
3188
- ;; Lower a FloatCC to a Cond.
3189
- (decl fp_cond_code (FloatCC) Cond)
3190
- ;; TODO: Port lower_fp_condcode() to ISLE.
3191
- (extern constructor fp_cond_code fp_cond_code)
3192
-
3193
- ;; Lower an integer cond code.
3194
- (decl cond_code (IntCC) Cond)
3195
- ;; TODO: Port lower_condcode() to ISLE.
3196
- (extern constructor cond_code cond_code)
3197
-
3198
- ;; Invert a condition code.
3199
- (decl invert_cond (Cond) Cond)
3200
- ;; TODO: Port cond.invert() to ISLE.
3201
- (extern constructor invert_cond invert_cond)
3202
-
3203
- ;; Generate comparison to zero operator from input condition code
3204
- (decl float_cc_cmp_zero_to_vec_misc_op (FloatCC) VecMisc2)
3205
- (extern constructor float_cc_cmp_zero_to_vec_misc_op float_cc_cmp_zero_to_vec_misc_op)
3206
-
3207
- (decl float_cc_cmp_zero_to_vec_misc_op_swap (FloatCC) VecMisc2)
3208
- (extern constructor float_cc_cmp_zero_to_vec_misc_op_swap float_cc_cmp_zero_to_vec_misc_op_swap)
3209
-
3210
- ;; Match valid generic compare to zero cases
3211
- (decl fcmp_zero_cond (FloatCC) FloatCC)
3212
- (extern extractor fcmp_zero_cond fcmp_zero_cond)
3213
-
3214
- ;; Match not equal compare to zero separately as it requires two output instructions
3215
- (decl fcmp_zero_cond_not_eq (FloatCC) FloatCC)
3216
- (extern extractor fcmp_zero_cond_not_eq fcmp_zero_cond_not_eq)
3217
-
3218
- ;; Helper for generating float compare to zero instructions where 2nd argument is zero
3219
- (decl float_cmp_zero (FloatCC Reg VectorSize) Reg)
3220
- (rule (float_cmp_zero cond rn size)
3221
- (vec_misc (float_cc_cmp_zero_to_vec_misc_op cond) rn size))
3222
-
3223
- ;; Helper for generating float compare to zero instructions in case where 1st argument is zero
3224
- (decl float_cmp_zero_swap (FloatCC Reg VectorSize) Reg)
3225
- (rule (float_cmp_zero_swap cond rn size)
3226
- (vec_misc (float_cc_cmp_zero_to_vec_misc_op_swap cond) rn size))
3227
-
3228
- ;; Helper for generating float compare equal to zero instruction
3229
- (decl fcmeq0 (Reg VectorSize) Reg)
3230
- (rule (fcmeq0 rn size)
3231
- (vec_misc (VecMisc2.Fcmeq0) rn size))
3232
-
3233
- ;; Generate comparison to zero operator from input condition code
3234
- (decl int_cc_cmp_zero_to_vec_misc_op (IntCC) VecMisc2)
3235
- (extern constructor int_cc_cmp_zero_to_vec_misc_op int_cc_cmp_zero_to_vec_misc_op)
3236
-
3237
- (decl int_cc_cmp_zero_to_vec_misc_op_swap (IntCC) VecMisc2)
3238
- (extern constructor int_cc_cmp_zero_to_vec_misc_op_swap int_cc_cmp_zero_to_vec_misc_op_swap)
3239
-
3240
- ;; Match valid generic compare to zero cases
3241
- (decl icmp_zero_cond (IntCC) IntCC)
3242
- (extern extractor icmp_zero_cond icmp_zero_cond)
3243
-
3244
- ;; Match not equal compare to zero separately as it requires two output instructions
3245
- (decl icmp_zero_cond_not_eq (IntCC) IntCC)
3246
- (extern extractor icmp_zero_cond_not_eq icmp_zero_cond_not_eq)
3247
-
3248
- ;; Helper for generating int compare to zero instructions where 2nd argument is zero
3249
- (decl int_cmp_zero (IntCC Reg VectorSize) Reg)
3250
- (rule (int_cmp_zero cond rn size)
3251
- (vec_misc (int_cc_cmp_zero_to_vec_misc_op cond) rn size))
3252
-
3253
- ;; Helper for generating int compare to zero instructions in case where 1st argument is zero
3254
- (decl int_cmp_zero_swap (IntCC Reg VectorSize) Reg)
3255
- (rule (int_cmp_zero_swap cond rn size)
3256
- (vec_misc (int_cc_cmp_zero_to_vec_misc_op_swap cond) rn size))
3257
-
3258
- ;; Helper for generating int compare equal to zero instruction
3259
- (decl cmeq0 (Reg VectorSize) Reg)
3260
- (rule (cmeq0 rn size)
3261
- (vec_misc (VecMisc2.Cmeq0) rn size))
3262
-
3263
- ;; Helper for emitting `MInst.AtomicRMW` instructions.
3264
- (decl lse_atomic_rmw (AtomicRMWOp Value Reg Type MemFlags) Reg)
3265
- (rule (lse_atomic_rmw op p r_arg2 ty flags)
3266
- (let (
3267
- (r_addr Reg p)
3268
- (dst WritableReg (temp_writable_reg ty))
3269
- (_ Unit (emit (MInst.AtomicRMW op r_arg2 dst r_addr ty flags)))
3270
- )
3271
- dst))
3272
-
3273
- ;; Helper for emitting `MInst.AtomicCAS` instructions.
3274
- (decl lse_atomic_cas (Reg Reg Reg Type MemFlags) Reg)
3275
- (rule (lse_atomic_cas addr expect replace ty flags)
3276
- (let (
3277
- (dst WritableReg (temp_writable_reg ty))
3278
- (_ Unit (emit (MInst.AtomicCAS dst expect replace addr ty flags)))
3279
- )
3280
- dst))
3281
-
3282
- ;; Helper for emitting `MInst.AtomicRMWLoop` instructions.
3283
- ;; - Make sure that both args are in virtual regs, since in effect
3284
- ;; we have to do a parallel copy to get them safely to the AtomicRMW input
3285
- ;; regs, and that's not guaranteed safe if either is in a real reg.
3286
- ;; - Move the args to the preordained AtomicRMW input regs
3287
- ;; - And finally, copy the preordained AtomicRMW output reg to its destination.
3288
- (decl atomic_rmw_loop (AtomicRMWLoopOp Reg Reg Type MemFlags) Reg)
3289
- (rule (atomic_rmw_loop op addr operand ty flags)
3290
- (let ((dst WritableReg (temp_writable_reg $I64))
3291
- (scratch1 WritableReg (temp_writable_reg $I64))
3292
- (scratch2 WritableReg (temp_writable_reg $I64))
3293
- (_ Unit (emit (MInst.AtomicRMWLoop ty op flags addr operand dst scratch1 scratch2))))
3294
- dst))
3295
-
3296
- ;; Helper for emitting `MInst.AtomicCASLoop` instructions.
3297
- ;; This is very similar to, but not identical to, the AtomicRmw case. Note
3298
- ;; that the AtomicCASLoop sequence does its own masking, so we don't need to worry
3299
- ;; about zero-extending narrow (I8/I16/I32) values here.
3300
- ;; Make sure that all three args are in virtual regs. See corresponding comment
3301
- ;; for `atomic_rmw_loop` above.
3302
- (decl atomic_cas_loop (Reg Reg Reg Type MemFlags) Reg)
3303
- (rule (atomic_cas_loop addr expect replace ty flags)
3304
- (let ((dst WritableReg (temp_writable_reg $I64))
3305
- (scratch WritableReg (temp_writable_reg $I64))
3306
- (_ Unit (emit (MInst.AtomicCASLoop ty flags addr expect replace dst scratch))))
3307
- dst))
3308
-
3309
- ;; Helper for emitting `MInst.MovPReg` instructions.
3310
- (decl mov_from_preg (PReg) Reg)
3311
- (rule (mov_from_preg src)
3312
- (let ((dst WritableReg (temp_writable_reg $I64))
3313
- (_ Unit (emit (MInst.MovFromPReg dst src))))
3314
- dst))
3315
-
3316
- (decl mov_to_preg (PReg Reg) SideEffectNoResult)
3317
- (rule (mov_to_preg dst src)
3318
- (SideEffectNoResult.Inst (MInst.MovToPReg dst src)))
3319
-
3320
- (decl preg_sp () PReg)
3321
- (extern constructor preg_sp preg_sp)
3322
-
3323
- (decl preg_fp () PReg)
3324
- (extern constructor preg_fp preg_fp)
3325
-
3326
- (decl preg_link () PReg)
3327
- (extern constructor preg_link preg_link)
3328
-
3329
- (decl preg_pinned () PReg)
3330
- (extern constructor preg_pinned preg_pinned)
3331
-
3332
- (decl aarch64_sp () Reg)
3333
- (rule (aarch64_sp)
3334
- (mov_from_preg (preg_sp)))
3335
-
3336
- (decl aarch64_fp () Reg)
3337
- (rule (aarch64_fp)
3338
- (mov_from_preg (preg_fp)))
3339
-
3340
- (decl aarch64_link () Reg)
3341
- (rule 1 (aarch64_link)
3342
- (if (preserve_frame_pointers))
3343
- (if (sign_return_address_disabled))
3344
- (let ((dst WritableReg (temp_writable_reg $I64))
3345
- ;; Even though LR is not an allocatable register, whether it
3346
- ;; contains the return address for the current function is
3347
- ;; unknown at this point. For example, this operation may come
3348
- ;; immediately after a call, in which case LR would not have a
3349
- ;; valid value. That's why we must obtain the return address from
3350
- ;; the frame record that corresponds to the current subroutine on
3351
- ;; the stack; the presence of the record is guaranteed by the
3352
- ;; `preserve_frame_pointers` setting.
3353
- (addr AMode (AMode.FPOffset 8 $I64))
3354
- (_ Unit (emit (MInst.ULoad64 dst addr (mem_flags_trusted)))))
3355
- dst))
3356
-
3357
- (rule (aarch64_link)
3358
- (if (preserve_frame_pointers))
3359
- ;; Similarly to the rule above, we must load the return address from the
3360
- ;; the frame record. Furthermore, we can use LR as a scratch register
3361
- ;; because the function will set it to the return address immediately
3362
- ;; before returning.
3363
- (let ((addr AMode (AMode.FPOffset 8 $I64))
3364
- (lr WritableReg (writable_link_reg))
3365
- (_ Unit (emit (MInst.ULoad64 lr addr (mem_flags_trusted))))
3366
- (_ Unit (emit (MInst.Xpaclri))))
3367
- (mov_from_preg (preg_link))))
3368
-
3369
- ;; Helper for getting the maximum shift amount for a type.
3370
-
3371
- (decl max_shift (Type) u8)
3372
- (rule (max_shift $F64) 63)
3373
- (rule (max_shift $F32) 31)
3374
-
3375
- ;; Helper for generating `fcopysign` instruction sequences.
3376
-
3377
- (decl fcopy_sign (Reg Reg Type) Reg)
3378
- (rule 1 (fcopy_sign x y (ty_scalar_float ty))
3379
- (let ((dst WritableReg (temp_writable_reg $F64))
3380
- (tmp Reg (fpu_rri (fpu_op_ri_ushr (ty_bits ty) (max_shift ty)) y))
3381
- (_ Unit (emit (MInst.FpuRRIMod (fpu_op_ri_sli (ty_bits ty) (max_shift ty)) dst x tmp))))
3382
- dst))
3383
- (rule (fcopy_sign x y ty @ (multi_lane _ _))
3384
- (let ((dst WritableReg (temp_writable_reg $I8X16))
3385
- (tmp Reg (ushr_vec_imm y (max_shift (lane_type ty)) (vector_size ty)))
3386
- (_ Unit (emit (MInst.VecShiftImmMod (VecShiftImmModOp.Sli) dst x tmp (vector_size ty) (max_shift (lane_type ty))))))
3387
- dst))
3388
-
3389
- ;; Helpers for generating `MInst.FpuToInt` instructions.
3390
-
3391
- (decl fpu_to_int_nan_check (ScalarSize Reg) Reg)
3392
- (rule (fpu_to_int_nan_check size src)
3393
- (let ((r ValueRegs
3394
- (with_flags (fpu_cmp size src src)
3395
- (ConsumesFlags.ConsumesFlagsReturnsReg
3396
- (MInst.TrapIf (cond_br_cond (Cond.Vs))
3397
- (trap_code_bad_conversion_to_integer))
3398
- src))))
3399
- (value_regs_get r 0)))
3400
-
3401
- ;; Checks that the value is not less than the minimum bound,
3402
- ;; accepting a boolean (whether the type is signed), input type,
3403
- ;; output type, and registers containing the source and minimum bound.
3404
- (decl fpu_to_int_underflow_check (bool Type Type Reg Reg) Reg)
3405
- (rule (fpu_to_int_underflow_check $true $F32 (fits_in_16 out_ty) src min)
3406
- (let ((r ValueRegs
3407
- (with_flags (fpu_cmp (ScalarSize.Size32) src min)
3408
- (ConsumesFlags.ConsumesFlagsReturnsReg
3409
- (MInst.TrapIf (cond_br_cond (Cond.Le))
3410
- (trap_code_integer_overflow))
3411
- src))))
3412
- (value_regs_get r 0)))
3413
- (rule (fpu_to_int_underflow_check $true $F64 (fits_in_32 out_ty) src min)
3414
- (let ((r ValueRegs
3415
- (with_flags (fpu_cmp (ScalarSize.Size64) src min)
3416
- (ConsumesFlags.ConsumesFlagsReturnsReg
3417
- (MInst.TrapIf (cond_br_cond (Cond.Le))
3418
- (trap_code_integer_overflow))
3419
- src))))
3420
- (value_regs_get r 0)))
3421
- (rule -1 (fpu_to_int_underflow_check $true in_ty _out_ty src min)
3422
- (let ((r ValueRegs
3423
- (with_flags (fpu_cmp (scalar_size in_ty) src min)
3424
- (ConsumesFlags.ConsumesFlagsReturnsReg
3425
- (MInst.TrapIf (cond_br_cond (Cond.Lt))
3426
- (trap_code_integer_overflow))
3427
- src))))
3428
- (value_regs_get r 0)))
3429
- (rule (fpu_to_int_underflow_check $false in_ty _out_ty src min)
3430
- (let ((r ValueRegs
3431
- (with_flags (fpu_cmp (scalar_size in_ty) src min)
3432
- (ConsumesFlags.ConsumesFlagsReturnsReg
3433
- (MInst.TrapIf (cond_br_cond (Cond.Le))
3434
- (trap_code_integer_overflow))
3435
- src))))
3436
- (value_regs_get r 0)))
3437
-
3438
- (decl fpu_to_int_overflow_check (ScalarSize Reg Reg) Reg)
3439
- (rule (fpu_to_int_overflow_check size src max)
3440
- (let ((r ValueRegs
3441
- (with_flags (fpu_cmp size src max)
3442
- (ConsumesFlags.ConsumesFlagsReturnsReg
3443
- (MInst.TrapIf (cond_br_cond (Cond.Ge))
3444
- (trap_code_integer_overflow))
3445
- src))))
3446
- (value_regs_get r 0)))
3447
-
3448
- ;; Emits the appropriate instruction sequence to convert a
3449
- ;; floating-point value to an integer, trapping if the value
3450
- ;; is a NaN or does not fit in the target type.
3451
- ;; Accepts the specific conversion op, the source register,
3452
- ;; whether the input is signed, and finally the input and output
3453
- ;; types.
3454
- (decl fpu_to_int_cvt (FpuToIntOp Reg bool Type Type) Reg)
3455
- (rule (fpu_to_int_cvt op src signed in_ty out_ty)
3456
- (let ((size ScalarSize (scalar_size in_ty))
3457
- (in_bits u8 (ty_bits in_ty))
3458
- (out_bits u8 (ty_bits out_ty))
3459
- (src Reg (fpu_to_int_nan_check size src))
3460
- (min Reg (min_fp_value signed in_bits out_bits))
3461
- (src Reg (fpu_to_int_underflow_check signed in_ty out_ty src min))
3462
- (max Reg (max_fp_value signed in_bits out_bits))
3463
- (src Reg (fpu_to_int_overflow_check size src max)))
3464
- (fpu_to_int op src)))
3465
-
3466
- ;; Emits the appropriate instruction sequence to convert a
3467
- ;; floating-point value to an integer, saturating if the value
3468
- ;; does not fit in the target type.
3469
- ;; Accepts the specific conversion op, the source register,
3470
- ;; whether the input is signed, and finally the output type.
3471
- (decl fpu_to_int_cvt_sat (FpuToIntOp Reg bool Type) Reg)
3472
- (rule 1 (fpu_to_int_cvt_sat op src _ $I64)
3473
- (fpu_to_int op src))
3474
- (rule 1 (fpu_to_int_cvt_sat op src _ $I32)
3475
- (fpu_to_int op src))
3476
- (rule (fpu_to_int_cvt_sat op src $false (fits_in_16 out_ty))
3477
- (let ((result Reg (fpu_to_int op src))
3478
- (max Reg (imm out_ty (ImmExtend.Zero) (ty_mask out_ty))))
3479
- (with_flags_reg
3480
- (cmp (OperandSize.Size32) result max)
3481
- (csel (Cond.Hi) max result))))
3482
- (rule (fpu_to_int_cvt_sat op src $true (fits_in_16 out_ty))
3483
- (let ((result Reg (fpu_to_int op src))
3484
- (max Reg (signed_max out_ty))
3485
- (min Reg (signed_min out_ty))
3486
- (result Reg (with_flags_reg
3487
- (cmp (operand_size out_ty) result max)
3488
- (csel (Cond.Gt) max result)))
3489
- (result Reg (with_flags_reg
3490
- (cmp (operand_size out_ty) result min)
3491
- (csel (Cond.Lt) min result))))
3492
- result))
3493
-
3494
- (decl signed_min (Type) Reg)
3495
- (rule (signed_min $I8) (imm $I8 (ImmExtend.Sign) 0x80))
3496
- (rule (signed_min $I16) (imm $I16 (ImmExtend.Sign) 0x8000))
3497
-
3498
- (decl signed_max (Type) Reg)
3499
- (rule (signed_max $I8) (imm $I8 (ImmExtend.Sign) 0x7F))
3500
- (rule (signed_max $I16) (imm $I16 (ImmExtend.Sign) 0x7FFF))
3501
-
3502
- (decl fpu_to_int (FpuToIntOp Reg) Reg)
3503
- (rule (fpu_to_int op src)
3504
- (let ((dst WritableReg (temp_writable_reg $I64))
3505
- (_ Unit (emit (MInst.FpuToInt op dst src))))
3506
- dst))
3507
-
3508
- ;; Helper for generating `MInst.IntToFpu` instructions.
3509
-
3510
- (decl int_to_fpu (IntToFpuOp Reg) Reg)
3511
- (rule (int_to_fpu op src)
3512
- (let ((dst WritableReg (temp_writable_reg $I8X16))
3513
- (_ Unit (emit (MInst.IntToFpu op dst src))))
3514
- dst))
3515
-
3516
- ;;;; Helpers for Emitting Calls ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;
3517
-
3518
- (decl gen_call (SigRef ExternalName RelocDistance ValueSlice) InstOutput)
3519
- (extern constructor gen_call gen_call)
3520
-
3521
- (decl gen_call_indirect (SigRef Value ValueSlice) InstOutput)
3522
- (extern constructor gen_call_indirect gen_call_indirect)
3523
-
3524
- ;; Helpers for pinned register manipulation.
3525
-
3526
- (decl write_pinned_reg (Reg) SideEffectNoResult)
3527
- (rule (write_pinned_reg val)
3528
- (mov_to_preg (preg_pinned) val))
3529
-
3530
- ;; Helpers for stackslot effective address generation.
3531
-
3532
- (decl compute_stack_addr (StackSlot Offset32) Reg)
3533
- (rule (compute_stack_addr stack_slot offset)
3534
- (let ((dst WritableReg (temp_writable_reg $I64))
3535
- (_ Unit (emit (abi_stackslot_addr dst stack_slot offset))))
3536
- dst))
3537
-
3538
- ;; Helper for emitting instruction sequences to perform a vector comparison.
3539
-
3540
- (decl vec_cmp_vc (Reg Reg VectorSize) Reg)
3541
- (rule (vec_cmp_vc rn rm size)
3542
- (let ((dst Reg (vec_rrr (VecALUOp.Fcmeq) rn rn size))
3543
- (tmp Reg (vec_rrr (VecALUOp.Fcmeq) rm rm size))
3544
- (dst Reg (vec_rrr (VecALUOp.And) dst tmp size)))
3545
- dst))
3546
-
3547
- (decl vec_cmp (Reg Reg Type Cond) Reg)
3548
-
3549
- ;; Floating point Vs / Vc
3550
- (rule (vec_cmp rn rm ty (Cond.Vc))
3551
- (if (ty_vector_float ty))
3552
- (vec_cmp_vc rn rm (vector_size ty)))
3553
- (rule (vec_cmp rn rm ty (Cond.Vs))
3554
- (if (ty_vector_float ty))
3555
- (let ((tmp Reg (vec_cmp_vc rn rm (vector_size ty))))
3556
- (vec_misc (VecMisc2.Not) tmp (vector_size ty))))
3557
-
3558
- ;; 'Less than' operations are implemented by swapping the order of
3559
- ;; operands and using the 'greater than' instructions.
3560
- ;; 'Not equal' is implemented with 'equal' and inverting the result.
3561
-
3562
- ;; Floating-point
3563
- (rule (vec_cmp rn rm ty (Cond.Eq))
3564
- (if (ty_vector_float ty))
3565
- (vec_rrr (VecALUOp.Fcmeq) rn rm (vector_size ty)))
3566
- (rule (vec_cmp rn rm ty (Cond.Ne))
3567
- (if (ty_vector_float ty))
3568
- (let ((tmp Reg (vec_rrr (VecALUOp.Fcmeq) rn rm (vector_size ty))))
3569
- (vec_misc (VecMisc2.Not) tmp (vector_size ty))))
3570
- (rule (vec_cmp rn rm ty (Cond.Ge))
3571
- (if (ty_vector_float ty))
3572
- (vec_rrr (VecALUOp.Fcmge) rn rm (vector_size ty)))
3573
- (rule (vec_cmp rn rm ty (Cond.Gt))
3574
- (if (ty_vector_float ty))
3575
- (vec_rrr (VecALUOp.Fcmgt) rn rm (vector_size ty)))
3576
- ;; Floating-point swapped-operands
3577
- (rule (vec_cmp rn rm ty (Cond.Mi))
3578
- (if (ty_vector_float ty))
3579
- (vec_rrr (VecALUOp.Fcmgt) rm rn (vector_size ty)))
3580
- (rule (vec_cmp rn rm ty (Cond.Ls))
3581
- (if (ty_vector_float ty))
3582
- (vec_rrr (VecALUOp.Fcmge) rm rn (vector_size ty)))
3583
-
3584
- ;; Integer
3585
- (rule 1 (vec_cmp rn rm ty (Cond.Eq))
3586
- (if (ty_vector_not_float ty))
3587
- (vec_rrr (VecALUOp.Cmeq) rn rm (vector_size ty)))
3588
- (rule 1 (vec_cmp rn rm ty (Cond.Ne))
3589
- (if (ty_vector_not_float ty))
3590
- (let ((tmp Reg (vec_rrr (VecALUOp.Cmeq) rn rm (vector_size ty))))
3591
- (vec_misc (VecMisc2.Not) tmp (vector_size ty))))
3592
- (rule 1 (vec_cmp rn rm ty (Cond.Ge))
3593
- (if (ty_vector_not_float ty))
3594
- (vec_rrr (VecALUOp.Cmge) rn rm (vector_size ty)))
3595
- (rule 1 (vec_cmp rn rm ty (Cond.Gt))
3596
- (if (ty_vector_not_float ty))
3597
- (vec_rrr (VecALUOp.Cmgt) rn rm (vector_size ty)))
3598
- (rule (vec_cmp rn rm ty (Cond.Hs))
3599
- (if (ty_vector_not_float ty))
3600
- (vec_rrr (VecALUOp.Cmhs) rn rm (vector_size ty)))
3601
- (rule (vec_cmp rn rm ty (Cond.Hi))
3602
- (if (ty_vector_not_float ty))
3603
- (vec_rrr (VecALUOp.Cmhi) rn rm (vector_size ty)))
3604
- ;; Integer swapped-operands
3605
- (rule (vec_cmp rn rm ty (Cond.Le))
3606
- (if (ty_vector_not_float ty))
3607
- (vec_rrr (VecALUOp.Cmge) rm rn (vector_size ty)))
3608
- (rule (vec_cmp rn rm ty (Cond.Lt))
3609
- (if (ty_vector_not_float ty))
3610
- (vec_rrr (VecALUOp.Cmgt) rm rn (vector_size ty)))
3611
- (rule 1 (vec_cmp rn rm ty (Cond.Ls))
3612
- (if (ty_vector_not_float ty))
3613
- (vec_rrr (VecALUOp.Cmhs) rm rn (vector_size ty)))
3614
- (rule (vec_cmp rn rm ty (Cond.Lo))
3615
- (if (ty_vector_not_float ty))
3616
- (vec_rrr (VecALUOp.Cmhi) rm rn (vector_size ty)))
3617
-
3618
- ;; Helper for determining if any value in a vector is true.
3619
- ;; This operation is implemented by using umaxp to create a scalar value, which
3620
- ;; is then compared against zero.
3621
- ;;
3622
- ;; umaxp vn.4s, vm.4s, vm.4s
3623
- ;; mov xm, vn.d[0]
3624
- ;; cmp xm, #0
3625
- (decl vanytrue (Reg Type) ProducesFlags)
3626
- (rule 1 (vanytrue src (ty_vec128 ty))
3627
- (let ((src Reg (vec_rrr (VecALUOp.Umaxp) src src (VectorSize.Size32x4)))
3628
- (src Reg (mov_from_vec src 0 (ScalarSize.Size64))))
3629
- (cmp_imm (OperandSize.Size64) src (u8_into_imm12 0))))
3630
- (rule (vanytrue src ty)
3631
- (if (ty_vec64 ty))
3632
- (let ((src Reg (mov_from_vec src 0 (ScalarSize.Size64))))
3633
- (cmp_imm (OperandSize.Size64) src (u8_into_imm12 0))))
3634
-
3635
- ;;;; TLS Values ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;
3636
-
3637
- ;; Helper for emitting ElfTlsGetAddr.
3638
- (decl elf_tls_get_addr (ExternalName) Reg)
3639
- (rule (elf_tls_get_addr name)
3640
- (let ((dst WritableReg (temp_writable_reg $I64))
3641
- (_ Unit (emit (MInst.ElfTlsGetAddr name dst))))
3642
- dst))
3643
-
3644
- (decl macho_tls_get_addr (ExternalName) Reg)
3645
- (rule (macho_tls_get_addr name)
3646
- (let ((dst WritableReg (temp_writable_reg $I64))
3647
- (_ Unit (emit (MInst.MachOTlsGetAddr name dst))))
3648
- dst))
3649
-
3650
- ;; A tuple of `ProducesFlags` and `IntCC`.
3651
- (type FlagsAndCC (enum (FlagsAndCC (flags ProducesFlags)
3652
- (cc IntCC))))
3653
-
3654
- ;; Helper constructor for `FlagsAndCC`.
3655
- (decl flags_and_cc (ProducesFlags IntCC) FlagsAndCC)
3656
- (rule (flags_and_cc flags cc) (FlagsAndCC.FlagsAndCC flags cc))
3657
-
3658
- ;; Materialize a `FlagsAndCC` into a boolean `ValueRegs`.
3659
- (decl flags_and_cc_to_bool (FlagsAndCC) ValueRegs)
3660
- (rule (flags_and_cc_to_bool (FlagsAndCC.FlagsAndCC flags cc))
3661
- (with_flags flags (materialize_bool_result (cond_code cc))))
3662
-
3663
- ;; Get the `ProducesFlags` out of a `FlagsAndCC`.
3664
- (decl flags_and_cc_flags (FlagsAndCC) ProducesFlags)
3665
- (rule (flags_and_cc_flags (FlagsAndCC.FlagsAndCC flags _cc)) flags)
3666
-
3667
- ;; Get the `IntCC` out of a `FlagsAndCC`.
3668
- (decl flags_and_cc_cc (FlagsAndCC) IntCC)
3669
- (rule (flags_and_cc_cc (FlagsAndCC.FlagsAndCC _flags cc)) cc)
3670
-
3671
- ;; Helpers for lowering `icmp` sequences.
3672
- ;; `lower_icmp` contains shared functionality for lowering `icmp`
3673
- ;; sequences, which `lower_icmp_into_{reg,flags}` extend from.
3674
- (decl lower_icmp (IntCC Value Value Type) FlagsAndCC)
3675
- (decl lower_icmp_into_reg (IntCC Value Value Type Type) ValueRegs)
3676
- (decl lower_icmp_into_flags (IntCC Value Value Type) FlagsAndCC)
3677
- (decl lower_icmp_const (IntCC Value u64 Type) FlagsAndCC)
3678
- ;; For most cases, `lower_icmp_into_flags` is the same as `lower_icmp`,
3679
- ;; except for some I128 cases (see below).
3680
- (rule -1 (lower_icmp_into_flags cond x y ty) (lower_icmp cond x y ty))
3681
-
3682
- ;; Vectors.
3683
- ;; `icmp` into flags for vectors is invalid.
3684
- (rule 1 (lower_icmp_into_reg cond x y in_ty @ (multi_lane _ _) _out_ty)
3685
- (let ((cond Cond (cond_code cond))
3686
- (rn Reg (put_in_reg x))
3687
- (rm Reg (put_in_reg y)))
3688
- (vec_cmp rn rm in_ty cond)))
3689
-
3690
- ;; Determines the appropriate extend op given the value type and the given ArgumentExtension.
3691
- (decl lower_extend_op (Type ArgumentExtension) ExtendOp)
3692
- (rule (lower_extend_op $I8 (ArgumentExtension.Sext)) (ExtendOp.SXTB))
3693
- (rule (lower_extend_op $I16 (ArgumentExtension.Sext)) (ExtendOp.SXTH))
3694
- (rule (lower_extend_op $I8 (ArgumentExtension.Uext)) (ExtendOp.UXTB))
3695
- (rule (lower_extend_op $I16 (ArgumentExtension.Uext)) (ExtendOp.UXTH))
3696
-
3697
- ;; Integers <= 64-bits.
3698
- (rule -2 (lower_icmp_into_reg cond rn rm in_ty out_ty)
3699
- (if (ty_int_ref_scalar_64 in_ty))
3700
- (let ((cc Cond (cond_code cond)))
3701
- (flags_and_cc_to_bool (lower_icmp cond rn rm in_ty))))
3702
-
3703
- (rule 1 (lower_icmp cond rn rm (fits_in_16 ty))
3704
- (if (signed_cond_code cond))
3705
- (let ((rn Reg (put_in_reg_sext32 rn)))
3706
- (flags_and_cc (cmp_extend (operand_size ty) rn rm (lower_extend_op ty (ArgumentExtension.Sext))) cond)))
3707
- (rule -1 (lower_icmp cond rn (imm12_from_value rm) (fits_in_16 ty))
3708
- (let ((rn Reg (put_in_reg_zext32 rn)))
3709
- (flags_and_cc (cmp_imm (operand_size ty) rn rm) cond)))
3710
- (rule -2 (lower_icmp cond rn rm (fits_in_16 ty))
3711
- (let ((rn Reg (put_in_reg_zext32 rn)))
3712
- (flags_and_cc (cmp_extend (operand_size ty) rn rm (lower_extend_op ty (ArgumentExtension.Uext))) cond)))
3713
- (rule -3 (lower_icmp cond rn (u64_from_iconst c) ty)
3714
- (if (ty_int_ref_scalar_64 ty))
3715
- (lower_icmp_const cond rn c ty))
3716
- (rule -4 (lower_icmp cond rn rm ty)
3717
- (if (ty_int_ref_scalar_64 ty))
3718
- (flags_and_cc (cmp (operand_size ty) rn rm) cond))
3719
-
3720
- ;; We get better encodings when testing against an immediate that's even instead
3721
- ;; of odd, so rewrite comparisons to use even immediates:
3722
- ;;
3723
- ;; A >= B + 1
3724
- ;; ==> A - 1 >= B
3725
- ;; ==> A > B
3726
- (rule (lower_icmp_const (IntCC.UnsignedGreaterThanOrEqual) a b ty)
3727
- (if (ty_int_ref_scalar_64 ty))
3728
- (if-let $true (u64_is_odd b))
3729
- (if-let (imm12_from_u64 imm) (u64_sub b 1))
3730
- (flags_and_cc (cmp_imm (operand_size ty) a imm) (IntCC.UnsignedGreaterThan)))
3731
- (rule (lower_icmp_const (IntCC.SignedGreaterThanOrEqual) a b ty)
3732
- (if (ty_int_ref_scalar_64 ty))
3733
- (if-let $true (u64_is_odd b))
3734
- (if-let (imm12_from_u64 imm) (u64_sub b 1))
3735
- (flags_and_cc (cmp_imm (operand_size ty) a imm) (IntCC.SignedGreaterThan)))
3736
-
3737
- (rule -1 (lower_icmp_const cond rn (imm12_from_u64 c) ty)
3738
- (if (ty_int_ref_scalar_64 ty))
3739
- (flags_and_cc (cmp_imm (operand_size ty) rn c) cond))
3740
- (rule -2 (lower_icmp_const cond rn c ty)
3741
- (if (ty_int_ref_scalar_64 ty))
3742
- (flags_and_cc (cmp (operand_size ty) rn (imm ty (ImmExtend.Zero) c)) cond))
3743
-
3744
-
3745
- ;; 128-bit integers.
3746
- (rule (lower_icmp_into_reg cond @ (IntCC.Equal) rn rm $I128 $I8)
3747
- (let ((cc Cond (cond_code cond)))
3748
- (flags_and_cc_to_bool
3749
- (lower_icmp cond rn rm $I128))))
3750
- (rule (lower_icmp_into_reg cond @ (IntCC.NotEqual) rn rm $I128 $I8)
3751
- (let ((cc Cond (cond_code cond)))
3752
- (flags_and_cc_to_bool
3753
- (lower_icmp cond rn rm $I128))))
3754
-
3755
- ;; cmp lhs_lo, rhs_lo
3756
- ;; ccmp lhs_hi, rhs_hi, #0, eq
3757
- (decl lower_icmp_i128_eq_ne (Value Value) ProducesFlags)
3758
- (rule (lower_icmp_i128_eq_ne lhs rhs)
3759
- (let ((lhs ValueRegs (put_in_regs lhs))
3760
- (rhs ValueRegs (put_in_regs rhs))
3761
- (lhs_lo Reg (value_regs_get lhs 0))
3762
- (lhs_hi Reg (value_regs_get lhs 1))
3763
- (rhs_lo Reg (value_regs_get rhs 0))
3764
- (rhs_hi Reg (value_regs_get rhs 1))
3765
- (cmp_inst ProducesFlags (cmp (OperandSize.Size64) lhs_lo rhs_lo)))
3766
- (ccmp (OperandSize.Size64) lhs_hi rhs_hi
3767
- (nzcv $false $false $false $false) (Cond.Eq) cmp_inst)))
3768
-
3769
- (rule (lower_icmp (IntCC.Equal) lhs rhs $I128)
3770
- (flags_and_cc (lower_icmp_i128_eq_ne lhs rhs) (IntCC.Equal)))
3771
- (rule (lower_icmp (IntCC.NotEqual) lhs rhs $I128)
3772
- (flags_and_cc (lower_icmp_i128_eq_ne lhs rhs) (IntCC.NotEqual)))
3773
-
3774
- ;; cmp lhs_lo, rhs_lo
3775
- ;; cset tmp1, unsigned_cond
3776
- ;; cmp lhs_hi, rhs_hi
3777
- ;; cset tmp2, cond
3778
- ;; csel dst, tmp1, tmp2, eq
3779
- (rule -1 (lower_icmp_into_reg cond lhs rhs $I128 $I8)
3780
- (let ((unsigned_cond Cond (cond_code (intcc_unsigned cond)))
3781
- (cond Cond (cond_code cond))
3782
- (lhs ValueRegs (put_in_regs lhs))
3783
- (rhs ValueRegs (put_in_regs rhs))
3784
- (lhs_lo Reg (value_regs_get lhs 0))
3785
- (lhs_hi Reg (value_regs_get lhs 1))
3786
- (rhs_lo Reg (value_regs_get rhs 0))
3787
- (rhs_hi Reg (value_regs_get rhs 1))
3788
- (tmp1 Reg (with_flags_reg (cmp (OperandSize.Size64) lhs_lo rhs_lo)
3789
- (materialize_bool_result unsigned_cond))))
3790
- (with_flags (cmp (OperandSize.Size64) lhs_hi rhs_hi)
3791
- (lower_icmp_i128_consumer cond tmp1))))
3792
-
3793
- (decl lower_icmp_i128_consumer (Cond Reg) ConsumesFlags)
3794
- (rule (lower_icmp_i128_consumer cond tmp1)
3795
- (let ((tmp2 WritableReg (temp_writable_reg $I64))
3796
- (dst WritableReg (temp_writable_reg $I64)))
3797
- (ConsumesFlags.ConsumesFlagsTwiceReturnsValueRegs
3798
- (MInst.CSet tmp2 cond)
3799
- (MInst.CSel dst (Cond.Eq) tmp1 tmp2)
3800
- (value_reg dst))))
3801
-
3802
- (decl lower_bmask (Type Type ValueRegs) ValueRegs)
3803
-
3804
-
3805
- ;; For conversions that exactly fit a register, we can use csetm.
3806
- ;;
3807
- ;; cmp val, #0
3808
- ;; csetm res, ne
3809
- (rule 0
3810
- (lower_bmask (fits_in_64 _) (ty_32_or_64 in_ty) val)
3811
- (with_flags_reg
3812
- (cmp_imm (operand_size in_ty) (value_regs_get val 0) (u8_into_imm12 0))
3813
- (csetm (Cond.Ne))))
3814
-
3815
- ;; For conversions from a 128-bit value into a 64-bit or smaller one, we or the
3816
- ;; two registers of the 128-bit value together, and then recurse with the
3817
- ;; combined value as a 64-bit test.
3818
- ;;
3819
- ;; orr val, lo, hi
3820
- ;; cmp val, #0
3821
- ;; csetm res, ne
3822
- (rule 1
3823
- (lower_bmask (fits_in_64 ty) $I128 val)
3824
- (let ((lo Reg (value_regs_get val 0))
3825
- (hi Reg (value_regs_get val 1))
3826
- (combined Reg (orr $I64 lo hi)))
3827
- (lower_bmask ty $I64 (value_reg combined))))
3828
-
3829
- ;; For converting from any type into i128, duplicate the result of
3830
- ;; converting to i64.
3831
- (rule 2
3832
- (lower_bmask $I128 in_ty val)
3833
- (let ((res ValueRegs (lower_bmask $I64 in_ty val))
3834
- (res Reg (value_regs_get res 0)))
3835
- (value_regs res res)))
3836
-
3837
- ;; For conversions smaller than a register, we need to mask off the high bits, and then
3838
- ;; we can recurse into the general case.
3839
- ;;
3840
- ;; and tmp, val, #ty_mask
3841
- ;; cmp tmp, #0
3842
- ;; csetm res, ne
3843
- (rule 3
3844
- (lower_bmask out_ty (fits_in_16 in_ty) val)
3845
- ; This if-let can't fail due to ty_mask always producing 8/16 consecutive 1s.
3846
- (if-let mask_bits (imm_logic_from_u64 $I32 (ty_mask in_ty)))
3847
- (let ((masked Reg (and_imm $I32 (value_regs_get val 0) mask_bits)))
3848
- (lower_bmask out_ty $I32 masked)))
3849
-
3850
- ;; Exceptional `lower_icmp_into_flags` rules.
3851
- ;; We need to guarantee that the flags for `cond` are correct, so we
3852
- ;; compare `dst` with 1.
3853
- (rule (lower_icmp_into_flags cond @ (IntCC.SignedGreaterThanOrEqual) lhs rhs $I128)
3854
- (let ((dst ValueRegs (lower_icmp_into_reg cond lhs rhs $I128 $I8))
3855
- (dst Reg (value_regs_get dst 0))
3856
- (tmp Reg (imm $I64 (ImmExtend.Sign) 1))) ;; mov tmp, #1
3857
- (flags_and_cc (cmp (OperandSize.Size64) dst tmp) cond)))
3858
- (rule (lower_icmp_into_flags cond @ (IntCC.UnsignedGreaterThanOrEqual) lhs rhs $I128)
3859
- (let ((dst ValueRegs (lower_icmp_into_reg cond lhs rhs $I128 $I8))
3860
- (dst Reg (value_regs_get dst 0))
3861
- (tmp Reg (imm $I64 (ImmExtend.Zero) 1)))
3862
- (flags_and_cc (cmp (OperandSize.Size64) dst tmp) cond)))
3863
- (rule (lower_icmp_into_flags cond @ (IntCC.SignedLessThanOrEqual) lhs rhs $I128)
3864
- (let ((dst ValueRegs (lower_icmp_into_reg cond lhs rhs $I128 $I8))
3865
- (dst Reg (value_regs_get dst 0))
3866
- (tmp Reg (imm $I64 (ImmExtend.Sign) 1)))
3867
- (flags_and_cc (cmp (OperandSize.Size64) tmp dst) cond)))
3868
- (rule (lower_icmp_into_flags cond @ (IntCC.UnsignedLessThanOrEqual) lhs rhs $I128)
3869
- (let ((dst ValueRegs (lower_icmp_into_reg cond lhs rhs $I128 $I8))
3870
- (dst Reg (value_regs_get dst 0))
3871
- (tmp Reg (imm $I64 (ImmExtend.Zero) 1)))
3872
- (flags_and_cc (cmp (OperandSize.Size64) tmp dst) cond)))
3873
- ;; For strict comparisons, we compare with 0.
3874
- (rule (lower_icmp_into_flags cond @ (IntCC.SignedGreaterThan) lhs rhs $I128)
3875
- (let ((dst ValueRegs (lower_icmp_into_reg cond lhs rhs $I128 $I8))
3876
- (dst Reg (value_regs_get dst 0)))
3877
- (flags_and_cc (cmp (OperandSize.Size64) dst (zero_reg)) cond)))
3878
- (rule (lower_icmp_into_flags cond @ (IntCC.UnsignedGreaterThan) lhs rhs $I128)
3879
- (let ((dst ValueRegs (lower_icmp_into_reg cond lhs rhs $I128 $I8))
3880
- (dst Reg (value_regs_get dst 0)))
3881
- (flags_and_cc (cmp (OperandSize.Size64) dst (zero_reg)) cond)))
3882
- (rule (lower_icmp_into_flags cond @ (IntCC.SignedLessThan) lhs rhs $I128)
3883
- (let ((dst ValueRegs (lower_icmp_into_reg cond lhs rhs $I128 $I8))
3884
- (dst Reg (value_regs_get dst 0)))
3885
- (flags_and_cc (cmp (OperandSize.Size64) (zero_reg) dst) cond)))
3886
- (rule (lower_icmp_into_flags cond @ (IntCC.UnsignedLessThan) lhs rhs $I128)
3887
- (let ((dst ValueRegs (lower_icmp_into_reg cond lhs rhs $I128 $I8))
3888
- (dst Reg (value_regs_get dst 0)))
3889
- (flags_and_cc (cmp (OperandSize.Size64) (zero_reg) dst) cond)))
3890
-
3891
- ;; Helpers for generating select instruction sequences.
3892
- (decl lower_select (ProducesFlags Cond Type Value Value) ValueRegs)
3893
- (rule 2 (lower_select flags cond (ty_scalar_float ty) rn rm)
3894
- (with_flags flags (fpu_csel ty cond rn rm)))
3895
- (rule 3 (lower_select flags cond (ty_vec128 ty) rn rm)
3896
- (with_flags flags (vec_csel cond rn rm)))
3897
- (rule (lower_select flags cond ty rn rm)
3898
- (if (ty_vec64 ty))
3899
- (with_flags flags (fpu_csel $F64 cond rn rm)))
3900
- (rule 4 (lower_select flags cond $I128 rn rm)
3901
- (let ((dst_lo WritableReg (temp_writable_reg $I64))
3902
- (dst_hi WritableReg (temp_writable_reg $I64))
3903
- (rn ValueRegs (put_in_regs rn))
3904
- (rm ValueRegs (put_in_regs rm))
3905
- (rn_lo Reg (value_regs_get rn 0))
3906
- (rn_hi Reg (value_regs_get rn 1))
3907
- (rm_lo Reg (value_regs_get rm 0))
3908
- (rm_hi Reg (value_regs_get rm 1)))
3909
- (with_flags flags
3910
- (ConsumesFlags.ConsumesFlagsTwiceReturnsValueRegs
3911
- (MInst.CSel dst_lo cond rn_lo rm_lo)
3912
- (MInst.CSel dst_hi cond rn_hi rm_hi)
3913
- (value_regs dst_lo dst_hi)))))
3914
- (rule 1 (lower_select flags cond ty rn rm)
3915
- (if (ty_int_ref_scalar_64 ty))
3916
- (with_flags flags (csel cond rn rm)))
3917
-
3918
- ;; Helper for emitting `MInst.Jump` instructions.
3919
- (decl aarch64_jump (BranchTarget) SideEffectNoResult)
3920
- (rule (aarch64_jump target)
3921
- (SideEffectNoResult.Inst (MInst.Jump target)))
3922
-
3923
- ;; Helper for emitting `MInst.JTSequence` instructions.
3924
- ;; Emit the compound instruction that does:
3925
- ;;
3926
- ;; b.hs default
3927
- ;; csel rB, xzr, rIndex, hs
3928
- ;; csdb
3929
- ;; adr rA, jt
3930
- ;; ldrsw rB, [rA, rB, uxtw #2]
3931
- ;; add rA, rA, rB
3932
- ;; br rA
3933
- ;; [jt entries]
3934
- ;;
3935
- ;; This must be *one* instruction in the vcode because
3936
- ;; we cannot allow regalloc to insert any spills/fills
3937
- ;; in the middle of the sequence; otherwise, the ADR's
3938
- ;; PC-rel offset to the jumptable would be incorrect.
3939
- ;; (The alternative is to introduce a relocation pass
3940
- ;; for inlined jumptables, which is much worse, IMHO.)
3941
- (decl jt_sequence (Reg BoxJTSequenceInfo) ConsumesFlags)
3942
- (rule (jt_sequence ridx info)
3943
- (let ((rtmp1 WritableReg (temp_writable_reg $I64))
3944
- (rtmp2 WritableReg (temp_writable_reg $I64)))
3945
- (ConsumesFlags.ConsumesFlagsSideEffect
3946
- (MInst.JTSequence info ridx rtmp1 rtmp2))))
3947
-
3948
- ;; Helper for emitting `MInst.CondBr` instructions.
3949
- (decl cond_br (BranchTarget BranchTarget CondBrKind) ConsumesFlags)
3950
- (rule (cond_br taken not_taken kind)
3951
- (ConsumesFlags.ConsumesFlagsSideEffect
3952
- (MInst.CondBr taken not_taken kind)))
3953
-
3954
- ;; Helper for emitting `MInst.MovToNZCV` instructions.
3955
- (decl mov_to_nzcv (Reg) ProducesFlags)
3956
- (rule (mov_to_nzcv rn)
3957
- (ProducesFlags.ProducesFlagsSideEffect
3958
- (MInst.MovToNZCV rn)))
3959
-
3960
- ;; Helper for emitting `MInst.EmitIsland` instructions.
3961
- (decl emit_island (CodeOffset) SideEffectNoResult)
3962
- (rule (emit_island needed_space)
3963
- (SideEffectNoResult.Inst
3964
- (MInst.EmitIsland needed_space)))
3965
-
3966
- ;; Helper for emitting `br_table` sequences.
3967
- (decl br_table_impl (u64 Reg VecMachLabel) Unit)
3968
- (rule (br_table_impl (imm12_from_u64 jt_size) ridx targets)
3969
- (let ((jt_info BoxJTSequenceInfo (targets_jt_info targets)))
3970
- (emit_side_effect (with_flags_side_effect
3971
- (cmp_imm (OperandSize.Size32) ridx jt_size)
3972
- (jt_sequence ridx jt_info)))))
3973
- (rule -1 (br_table_impl jt_size ridx targets)
3974
- (let ((jt_size Reg (imm $I64 (ImmExtend.Zero) jt_size))
3975
- (jt_info BoxJTSequenceInfo (targets_jt_info targets)))
3976
- (emit_side_effect (with_flags_side_effect
3977
- (cmp (OperandSize.Size32) ridx jt_size)
3978
- (jt_sequence ridx jt_info)))))
3979
-
3980
- ;; Helper for emitting the `uzp1` instruction
3981
- (decl vec_uzp1 (Reg Reg VectorSize) Reg)
3982
- (rule (vec_uzp1 rn rm size) (vec_rrr (VecALUOp.Uzp1) rn rm size))
3983
-
3984
- ;; Helper for emitting the `uzp2` instruction
3985
- (decl vec_uzp2 (Reg Reg VectorSize) Reg)
3986
- (rule (vec_uzp2 rn rm size) (vec_rrr (VecALUOp.Uzp2) rn rm size))
3987
-
3988
- ;; Helper for emitting the `zip1` instruction
3989
- (decl vec_zip1 (Reg Reg VectorSize) Reg)
3990
- (rule (vec_zip1 rn rm size) (vec_rrr (VecALUOp.Zip1) rn rm size))
3991
-
3992
- ;; Helper for emitting the `zip2` instruction
3993
- (decl vec_zip2 (Reg Reg VectorSize) Reg)
3994
- (rule (vec_zip2 rn rm size) (vec_rrr (VecALUOp.Zip2) rn rm size))
3995
-
3996
- ;; Helper for emitting the `trn1` instruction
3997
- (decl vec_trn1 (Reg Reg VectorSize) Reg)
3998
- (rule (vec_trn1 rn rm size) (vec_rrr (VecALUOp.Trn1) rn rm size))
3999
-
4000
- ;; Helper for emitting the `trn2` instruction
4001
- (decl vec_trn2 (Reg Reg VectorSize) Reg)
4002
- (rule (vec_trn2 rn rm size) (vec_rrr (VecALUOp.Trn2) rn rm size))
4003
-
4004
- ;; Helper for creating a zero value `ASIMDMovModImm` immediate.
4005
- (decl asimd_mov_mod_imm_zero (ScalarSize) ASIMDMovModImm)
4006
- (extern constructor asimd_mov_mod_imm_zero asimd_mov_mod_imm_zero)
4007
-
4008
- ;; Helper for fallibly creating an `ASIMDMovModImm` immediate from its parts.
4009
- (decl pure partial asimd_mov_mod_imm_from_u64 (u64 ScalarSize) ASIMDMovModImm)
4010
- (extern constructor asimd_mov_mod_imm_from_u64 asimd_mov_mod_imm_from_u64)
4011
-
4012
- ;; Helper for fallibly creating an `ASIMDFPModImm` immediate from its parts.
4013
- (decl pure partial asimd_fp_mod_imm_from_u64 (u64 ScalarSize) ASIMDFPModImm)
4014
- (extern constructor asimd_fp_mod_imm_from_u64 asimd_fp_mod_imm_from_u64)
4015
-
4016
- ;; Helper for creating a `VecDupFPImm` instruction
4017
- (decl vec_dup_fp_imm (ASIMDFPModImm VectorSize) Reg)
4018
- (rule (vec_dup_fp_imm imm size)
4019
- (let ((dst WritableReg (temp_writable_reg $I8X16))
4020
- (_ Unit (emit (MInst.VecDupFPImm dst imm size))))
4021
- dst))
4022
-
4023
- ;; Helper for creating a `FpuLoad64` instruction
4024
- (decl fpu_load64 (AMode MemFlags) Reg)
4025
- (rule (fpu_load64 amode flags)
4026
- (let ((dst WritableReg (temp_writable_reg $I8X16))
4027
- (_ Unit (emit (MInst.FpuLoad64 dst amode flags))))
4028
- dst))
4029
-
4030
- ;; Helper for creating a `FpuLoad128` instruction
4031
- (decl fpu_load128 (AMode MemFlags) Reg)
4032
- (rule (fpu_load128 amode flags)
4033
- (let ((dst WritableReg (temp_writable_reg $I8X16))
4034
- (_ Unit (emit (MInst.FpuLoad128 dst amode flags))))
4035
- dst))