hexcore-capstone 1.2.0

This diff represents the content of publicly available package versions that have been released to one of the supported registries. The information contained in this diff is provided for informational purposes only and reflects changes between package versions as they appear in their respective public registries.
Files changed (332) hide show
  1. package/LICENSE +26 -0
  2. package/README.md +191 -0
  3. package/binding.gyp +168 -0
  4. package/deps/capstone/LEB128.h +38 -0
  5. package/deps/capstone/MCDisassembler.h +14 -0
  6. package/deps/capstone/MCFixedLenDisassembler.h +32 -0
  7. package/deps/capstone/MCInst.c +270 -0
  8. package/deps/capstone/MCInst.h +165 -0
  9. package/deps/capstone/MCInstrDesc.c +41 -0
  10. package/deps/capstone/MCInstrDesc.h +167 -0
  11. package/deps/capstone/MCRegisterInfo.c +151 -0
  12. package/deps/capstone/MCRegisterInfo.h +116 -0
  13. package/deps/capstone/Mapping.c +254 -0
  14. package/deps/capstone/Mapping.h +174 -0
  15. package/deps/capstone/MathExtras.h +442 -0
  16. package/deps/capstone/SStream.c +181 -0
  17. package/deps/capstone/SStream.h +40 -0
  18. package/deps/capstone/arch/AArch64/AArch64AddressingModes.h +945 -0
  19. package/deps/capstone/arch/AArch64/AArch64BaseInfo.c +77 -0
  20. package/deps/capstone/arch/AArch64/AArch64BaseInfo.h +585 -0
  21. package/deps/capstone/arch/AArch64/AArch64Disassembler.c +2280 -0
  22. package/deps/capstone/arch/AArch64/AArch64Disassembler.h +18 -0
  23. package/deps/capstone/arch/AArch64/AArch64GenAsmWriter.inc +26589 -0
  24. package/deps/capstone/arch/AArch64/AArch64GenDisassemblerTables.inc +27322 -0
  25. package/deps/capstone/arch/AArch64/AArch64GenInstrInfo.inc +13194 -0
  26. package/deps/capstone/arch/AArch64/AArch64GenRegisterInfo.inc +3814 -0
  27. package/deps/capstone/arch/AArch64/AArch64GenRegisterName.inc +714 -0
  28. package/deps/capstone/arch/AArch64/AArch64GenRegisterV.inc +673 -0
  29. package/deps/capstone/arch/AArch64/AArch64GenSubtargetInfo.inc +229 -0
  30. package/deps/capstone/arch/AArch64/AArch64GenSystemOperands.inc +2863 -0
  31. package/deps/capstone/arch/AArch64/AArch64GenSystemOperands_enum.inc +21 -0
  32. package/deps/capstone/arch/AArch64/AArch64InstPrinter.c +3029 -0
  33. package/deps/capstone/arch/AArch64/AArch64InstPrinter.h +28 -0
  34. package/deps/capstone/arch/AArch64/AArch64Mapping.c +883 -0
  35. package/deps/capstone/arch/AArch64/AArch64Mapping.h +43 -0
  36. package/deps/capstone/arch/AArch64/AArch64MappingInsn.inc +37790 -0
  37. package/deps/capstone/arch/AArch64/AArch64MappingInsnName.inc +1282 -0
  38. package/deps/capstone/arch/AArch64/AArch64MappingInsnOp.inc +26994 -0
  39. package/deps/capstone/arch/AArch64/AArch64Module.c +44 -0
  40. package/deps/capstone/arch/AArch64/AArch64Module.h +12 -0
  41. package/deps/capstone/arch/ARM/ARMAddressingModes.h +698 -0
  42. package/deps/capstone/arch/ARM/ARMBaseInfo.h +486 -0
  43. package/deps/capstone/arch/ARM/ARMDisassembler.c +5763 -0
  44. package/deps/capstone/arch/ARM/ARMDisassembler.h +18 -0
  45. package/deps/capstone/arch/ARM/ARMGenAsmWriter.inc +9545 -0
  46. package/deps/capstone/arch/ARM/ARMGenDisassemblerTables.inc +15185 -0
  47. package/deps/capstone/arch/ARM/ARMGenInstrInfo.inc +6632 -0
  48. package/deps/capstone/arch/ARM/ARMGenRegisterInfo.inc +2102 -0
  49. package/deps/capstone/arch/ARM/ARMGenRegisterName.inc +231 -0
  50. package/deps/capstone/arch/ARM/ARMGenRegisterName_digit.inc +231 -0
  51. package/deps/capstone/arch/ARM/ARMGenSubtargetInfo.inc +162 -0
  52. package/deps/capstone/arch/ARM/ARMGenSystemRegister.inc +270 -0
  53. package/deps/capstone/arch/ARM/ARMInstPrinter.c +3364 -0
  54. package/deps/capstone/arch/ARM/ARMInstPrinter.h +43 -0
  55. package/deps/capstone/arch/ARM/ARMMapping.c +551 -0
  56. package/deps/capstone/arch/ARM/ARMMapping.h +40 -0
  57. package/deps/capstone/arch/ARM/ARMMappingInsn.inc +18772 -0
  58. package/deps/capstone/arch/ARM/ARMMappingInsnName.inc +475 -0
  59. package/deps/capstone/arch/ARM/ARMMappingInsnOp.inc +10729 -0
  60. package/deps/capstone/arch/ARM/ARMModule.c +63 -0
  61. package/deps/capstone/arch/ARM/ARMModule.h +12 -0
  62. package/deps/capstone/arch/BPF/BPFConstants.h +88 -0
  63. package/deps/capstone/arch/BPF/BPFDisassembler.c +464 -0
  64. package/deps/capstone/arch/BPF/BPFDisassembler.h +27 -0
  65. package/deps/capstone/arch/BPF/BPFInstPrinter.c +285 -0
  66. package/deps/capstone/arch/BPF/BPFInstPrinter.h +16 -0
  67. package/deps/capstone/arch/BPF/BPFMapping.c +513 -0
  68. package/deps/capstone/arch/BPF/BPFMapping.h +21 -0
  69. package/deps/capstone/arch/BPF/BPFModule.c +34 -0
  70. package/deps/capstone/arch/BPF/BPFModule.h +12 -0
  71. package/deps/capstone/arch/EVM/EVMDisassembler.c +379 -0
  72. package/deps/capstone/arch/EVM/EVMDisassembler.h +12 -0
  73. package/deps/capstone/arch/EVM/EVMInstPrinter.c +20 -0
  74. package/deps/capstone/arch/EVM/EVMInstPrinter.h +17 -0
  75. package/deps/capstone/arch/EVM/EVMMapping.c +344 -0
  76. package/deps/capstone/arch/EVM/EVMMapping.h +8 -0
  77. package/deps/capstone/arch/EVM/EVMMappingInsn.inc +259 -0
  78. package/deps/capstone/arch/EVM/EVMModule.c +33 -0
  79. package/deps/capstone/arch/EVM/EVMModule.h +12 -0
  80. package/deps/capstone/arch/M680X/M680XDisassembler.c +2307 -0
  81. package/deps/capstone/arch/M680X/M680XDisassembler.h +17 -0
  82. package/deps/capstone/arch/M680X/M680XDisassemblerInternals.h +57 -0
  83. package/deps/capstone/arch/M680X/M680XInstPrinter.c +360 -0
  84. package/deps/capstone/arch/M680X/M680XInstPrinter.h +25 -0
  85. package/deps/capstone/arch/M680X/M680XModule.c +77 -0
  86. package/deps/capstone/arch/M680X/M680XModule.h +12 -0
  87. package/deps/capstone/arch/M680X/cpu12.inc +335 -0
  88. package/deps/capstone/arch/M680X/hcs08.inc +60 -0
  89. package/deps/capstone/arch/M680X/hd6301.inc +15 -0
  90. package/deps/capstone/arch/M680X/hd6309.inc +259 -0
  91. package/deps/capstone/arch/M680X/insn_props.inc +367 -0
  92. package/deps/capstone/arch/M680X/m6800.inc +277 -0
  93. package/deps/capstone/arch/M680X/m6801.inc +39 -0
  94. package/deps/capstone/arch/M680X/m6805.inc +277 -0
  95. package/deps/capstone/arch/M680X/m6808.inc +91 -0
  96. package/deps/capstone/arch/M680X/m6809.inc +352 -0
  97. package/deps/capstone/arch/M680X/m6811.inc +105 -0
  98. package/deps/capstone/arch/M68K/M68KDisassembler.c +3668 -0
  99. package/deps/capstone/arch/M68K/M68KDisassembler.h +30 -0
  100. package/deps/capstone/arch/M68K/M68KInstPrinter.c +387 -0
  101. package/deps/capstone/arch/M68K/M68KInstPrinter.h +21 -0
  102. package/deps/capstone/arch/M68K/M68KInstructionTable.inc +65540 -0
  103. package/deps/capstone/arch/M68K/M68KModule.c +42 -0
  104. package/deps/capstone/arch/M68K/M68KModule.h +12 -0
  105. package/deps/capstone/arch/MOS65XX/MOS65XXDisassembler.c +544 -0
  106. package/deps/capstone/arch/MOS65XX/MOS65XXDisassembler.h +22 -0
  107. package/deps/capstone/arch/MOS65XX/MOS65XXDisassemblerInternals.h +23 -0
  108. package/deps/capstone/arch/MOS65XX/MOS65XXModule.c +79 -0
  109. package/deps/capstone/arch/MOS65XX/MOS65XXModule.h +12 -0
  110. package/deps/capstone/arch/MOS65XX/instruction_info.inc +106 -0
  111. package/deps/capstone/arch/MOS65XX/m6502.inc +256 -0
  112. package/deps/capstone/arch/MOS65XX/m65816.inc +256 -0
  113. package/deps/capstone/arch/MOS65XX/m65c02.inc +256 -0
  114. package/deps/capstone/arch/MOS65XX/mw65c02.inc +256 -0
  115. package/deps/capstone/arch/Mips/MipsDisassembler.c +1794 -0
  116. package/deps/capstone/arch/Mips/MipsDisassembler.h +16 -0
  117. package/deps/capstone/arch/Mips/MipsGenAsmWriter.inc +5725 -0
  118. package/deps/capstone/arch/Mips/MipsGenDisassemblerTables.inc +6942 -0
  119. package/deps/capstone/arch/Mips/MipsGenInstrInfo.inc +1805 -0
  120. package/deps/capstone/arch/Mips/MipsGenRegisterInfo.inc +1679 -0
  121. package/deps/capstone/arch/Mips/MipsGenSubtargetInfo.inc +52 -0
  122. package/deps/capstone/arch/Mips/MipsInstPrinter.c +424 -0
  123. package/deps/capstone/arch/Mips/MipsInstPrinter.h +25 -0
  124. package/deps/capstone/arch/Mips/MipsMapping.c +1070 -0
  125. package/deps/capstone/arch/Mips/MipsMapping.h +25 -0
  126. package/deps/capstone/arch/Mips/MipsMappingInsn.inc +9315 -0
  127. package/deps/capstone/arch/Mips/MipsModule.c +52 -0
  128. package/deps/capstone/arch/Mips/MipsModule.h +12 -0
  129. package/deps/capstone/arch/PowerPC/PPCDisassembler.c +627 -0
  130. package/deps/capstone/arch/PowerPC/PPCDisassembler.h +17 -0
  131. package/deps/capstone/arch/PowerPC/PPCGenAsmWriter.inc +11451 -0
  132. package/deps/capstone/arch/PowerPC/PPCGenDisassemblerTables.inc +6886 -0
  133. package/deps/capstone/arch/PowerPC/PPCGenInstrInfo.inc +4772 -0
  134. package/deps/capstone/arch/PowerPC/PPCGenRegisterInfo.inc +1122 -0
  135. package/deps/capstone/arch/PowerPC/PPCGenRegisterName.inc +278 -0
  136. package/deps/capstone/arch/PowerPC/PPCGenSubtargetInfo.inc +90 -0
  137. package/deps/capstone/arch/PowerPC/PPCInstPrinter.c +1238 -0
  138. package/deps/capstone/arch/PowerPC/PPCInstPrinter.h +15 -0
  139. package/deps/capstone/arch/PowerPC/PPCMapping.c +570 -0
  140. package/deps/capstone/arch/PowerPC/PPCMapping.h +40 -0
  141. package/deps/capstone/arch/PowerPC/PPCMappingInsn.inc +13220 -0
  142. package/deps/capstone/arch/PowerPC/PPCMappingInsnName.inc +1731 -0
  143. package/deps/capstone/arch/PowerPC/PPCModule.c +45 -0
  144. package/deps/capstone/arch/PowerPC/PPCModule.h +12 -0
  145. package/deps/capstone/arch/PowerPC/PPCPredicates.h +62 -0
  146. package/deps/capstone/arch/RISCV/RISCVBaseInfo.h +106 -0
  147. package/deps/capstone/arch/RISCV/RISCVDisassembler.c +433 -0
  148. package/deps/capstone/arch/RISCV/RISCVDisassembler.h +18 -0
  149. package/deps/capstone/arch/RISCV/RISCVGenAsmWriter.inc +2651 -0
  150. package/deps/capstone/arch/RISCV/RISCVGenDisassemblerTables.inc +1776 -0
  151. package/deps/capstone/arch/RISCV/RISCVGenInsnNameMaps.inc +275 -0
  152. package/deps/capstone/arch/RISCV/RISCVGenInstrInfo.inc +470 -0
  153. package/deps/capstone/arch/RISCV/RISCVGenRegisterInfo.inc +426 -0
  154. package/deps/capstone/arch/RISCV/RISCVGenSubtargetInfo.inc +33 -0
  155. package/deps/capstone/arch/RISCV/RISCVInstPrinter.c +447 -0
  156. package/deps/capstone/arch/RISCV/RISCVInstPrinter.h +24 -0
  157. package/deps/capstone/arch/RISCV/RISCVMapping.c +366 -0
  158. package/deps/capstone/arch/RISCV/RISCVMapping.h +22 -0
  159. package/deps/capstone/arch/RISCV/RISCVMappingInsn.inc +1635 -0
  160. package/deps/capstone/arch/RISCV/RISCVModule.c +42 -0
  161. package/deps/capstone/arch/RISCV/RISCVModule.h +12 -0
  162. package/deps/capstone/arch/SH/SHDisassembler.c +2221 -0
  163. package/deps/capstone/arch/SH/SHDisassembler.h +19 -0
  164. package/deps/capstone/arch/SH/SHInsnTable.inc +66 -0
  165. package/deps/capstone/arch/SH/SHInstPrinter.c +438 -0
  166. package/deps/capstone/arch/SH/SHInstPrinter.h +23 -0
  167. package/deps/capstone/arch/SH/SHModule.c +39 -0
  168. package/deps/capstone/arch/SH/SHModule.h +12 -0
  169. package/deps/capstone/arch/SH/mktable.rb +390 -0
  170. package/deps/capstone/arch/Sparc/Sparc.h +63 -0
  171. package/deps/capstone/arch/Sparc/SparcDisassembler.c +500 -0
  172. package/deps/capstone/arch/Sparc/SparcDisassembler.h +17 -0
  173. package/deps/capstone/arch/Sparc/SparcGenAsmWriter.inc +5709 -0
  174. package/deps/capstone/arch/Sparc/SparcGenDisassemblerTables.inc +2028 -0
  175. package/deps/capstone/arch/Sparc/SparcGenInstrInfo.inc +514 -0
  176. package/deps/capstone/arch/Sparc/SparcGenRegisterInfo.inc +451 -0
  177. package/deps/capstone/arch/Sparc/SparcGenSubtargetInfo.inc +27 -0
  178. package/deps/capstone/arch/Sparc/SparcInstPrinter.c +446 -0
  179. package/deps/capstone/arch/Sparc/SparcInstPrinter.h +17 -0
  180. package/deps/capstone/arch/Sparc/SparcMapping.c +665 -0
  181. package/deps/capstone/arch/Sparc/SparcMapping.h +34 -0
  182. package/deps/capstone/arch/Sparc/SparcMappingInsn.inc +2643 -0
  183. package/deps/capstone/arch/Sparc/SparcModule.c +45 -0
  184. package/deps/capstone/arch/Sparc/SparcModule.h +12 -0
  185. package/deps/capstone/arch/SystemZ/SystemZDisassembler.c +484 -0
  186. package/deps/capstone/arch/SystemZ/SystemZDisassembler.h +17 -0
  187. package/deps/capstone/arch/SystemZ/SystemZGenAsmWriter.inc +11575 -0
  188. package/deps/capstone/arch/SystemZ/SystemZGenDisassemblerTables.inc +10262 -0
  189. package/deps/capstone/arch/SystemZ/SystemZGenInsnNameMaps.inc +2348 -0
  190. package/deps/capstone/arch/SystemZ/SystemZGenInstrInfo.inc +2820 -0
  191. package/deps/capstone/arch/SystemZ/SystemZGenRegisterInfo.inc +741 -0
  192. package/deps/capstone/arch/SystemZ/SystemZGenSubtargetInfo.inc +49 -0
  193. package/deps/capstone/arch/SystemZ/SystemZInstPrinter.c +433 -0
  194. package/deps/capstone/arch/SystemZ/SystemZInstPrinter.h +15 -0
  195. package/deps/capstone/arch/SystemZ/SystemZMCTargetDesc.c +195 -0
  196. package/deps/capstone/arch/SystemZ/SystemZMCTargetDesc.h +51 -0
  197. package/deps/capstone/arch/SystemZ/SystemZMapping.c +479 -0
  198. package/deps/capstone/arch/SystemZ/SystemZMapping.h +23 -0
  199. package/deps/capstone/arch/SystemZ/SystemZMappingInsn.inc +14175 -0
  200. package/deps/capstone/arch/SystemZ/SystemZModule.c +44 -0
  201. package/deps/capstone/arch/SystemZ/SystemZModule.h +12 -0
  202. package/deps/capstone/arch/TMS320C64x/TMS320C64xDisassembler.c +628 -0
  203. package/deps/capstone/arch/TMS320C64x/TMS320C64xDisassembler.h +19 -0
  204. package/deps/capstone/arch/TMS320C64x/TMS320C64xGenAsmWriter.inc +684 -0
  205. package/deps/capstone/arch/TMS320C64x/TMS320C64xGenDisassemblerTables.inc +1352 -0
  206. package/deps/capstone/arch/TMS320C64x/TMS320C64xGenInstrInfo.inc +298 -0
  207. package/deps/capstone/arch/TMS320C64x/TMS320C64xGenRegisterInfo.inc +277 -0
  208. package/deps/capstone/arch/TMS320C64x/TMS320C64xInstPrinter.c +572 -0
  209. package/deps/capstone/arch/TMS320C64x/TMS320C64xInstPrinter.h +15 -0
  210. package/deps/capstone/arch/TMS320C64x/TMS320C64xMapping.c +1926 -0
  211. package/deps/capstone/arch/TMS320C64x/TMS320C64xMapping.h +26 -0
  212. package/deps/capstone/arch/TMS320C64x/TMS320C64xModule.c +39 -0
  213. package/deps/capstone/arch/TMS320C64x/TMS320C64xModule.h +12 -0
  214. package/deps/capstone/arch/TriCore/TriCore.td +134 -0
  215. package/deps/capstone/arch/TriCore/TriCoreCallingConv.td +61 -0
  216. package/deps/capstone/arch/TriCore/TriCoreDisassembler.c +1655 -0
  217. package/deps/capstone/arch/TriCore/TriCoreDisassembler.h +18 -0
  218. package/deps/capstone/arch/TriCore/TriCoreGenAsmWriter.inc +3691 -0
  219. package/deps/capstone/arch/TriCore/TriCoreGenCSFeatureName.inc +22 -0
  220. package/deps/capstone/arch/TriCore/TriCoreGenCSMappingInsn.inc +8938 -0
  221. package/deps/capstone/arch/TriCore/TriCoreGenCSMappingInsnName.inc +404 -0
  222. package/deps/capstone/arch/TriCore/TriCoreGenCSMappingInsnOp.inc +7994 -0
  223. package/deps/capstone/arch/TriCore/TriCoreGenCSOpGroup.inc +32 -0
  224. package/deps/capstone/arch/TriCore/TriCoreGenDisassemblerTables.inc +4044 -0
  225. package/deps/capstone/arch/TriCore/TriCoreGenInstrInfo.inc +2693 -0
  226. package/deps/capstone/arch/TriCore/TriCoreGenRegisterInfo.inc +295 -0
  227. package/deps/capstone/arch/TriCore/TriCoreGenSubtargetInfo.inc +40 -0
  228. package/deps/capstone/arch/TriCore/TriCoreInstPrinter.c +488 -0
  229. package/deps/capstone/arch/TriCore/TriCoreInstrFormats.td +773 -0
  230. package/deps/capstone/arch/TriCore/TriCoreInstrInfo.td +1873 -0
  231. package/deps/capstone/arch/TriCore/TriCoreLinkage.h +21 -0
  232. package/deps/capstone/arch/TriCore/TriCoreMapping.c +241 -0
  233. package/deps/capstone/arch/TriCore/TriCoreMapping.h +32 -0
  234. package/deps/capstone/arch/TriCore/TriCoreModule.c +44 -0
  235. package/deps/capstone/arch/TriCore/TriCoreModule.h +11 -0
  236. package/deps/capstone/arch/TriCore/TriCoreRegisterInfo.td +153 -0
  237. package/deps/capstone/arch/WASM/WASMDisassembler.c +1009 -0
  238. package/deps/capstone/arch/WASM/WASMDisassembler.h +12 -0
  239. package/deps/capstone/arch/WASM/WASMInstPrinter.c +47 -0
  240. package/deps/capstone/arch/WASM/WASMInstPrinter.h +18 -0
  241. package/deps/capstone/arch/WASM/WASMMapping.c +333 -0
  242. package/deps/capstone/arch/WASM/WASMMapping.h +9 -0
  243. package/deps/capstone/arch/WASM/WASMModule.c +33 -0
  244. package/deps/capstone/arch/WASM/WASMModule.h +12 -0
  245. package/deps/capstone/arch/X86/X86ATTInstPrinter.c +997 -0
  246. package/deps/capstone/arch/X86/X86BaseInfo.h +50 -0
  247. package/deps/capstone/arch/X86/X86Disassembler.c +1033 -0
  248. package/deps/capstone/arch/X86/X86Disassembler.h +28 -0
  249. package/deps/capstone/arch/X86/X86DisassemblerDecoder.c +2358 -0
  250. package/deps/capstone/arch/X86/X86DisassemblerDecoder.h +725 -0
  251. package/deps/capstone/arch/X86/X86DisassemblerDecoderCommon.h +483 -0
  252. package/deps/capstone/arch/X86/X86GenAsmWriter.inc +49199 -0
  253. package/deps/capstone/arch/X86/X86GenAsmWriter1.inc +33196 -0
  254. package/deps/capstone/arch/X86/X86GenAsmWriter1_reduce.inc +2531 -0
  255. package/deps/capstone/arch/X86/X86GenAsmWriter_reduce.inc +2855 -0
  256. package/deps/capstone/arch/X86/X86GenDisassemblerTables.inc +112961 -0
  257. package/deps/capstone/arch/X86/X86GenDisassemblerTables2.inc +102151 -0
  258. package/deps/capstone/arch/X86/X86GenDisassemblerTables_reduce.inc +28047 -0
  259. package/deps/capstone/arch/X86/X86GenDisassemblerTables_reduce2.inc +18827 -0
  260. package/deps/capstone/arch/X86/X86GenInstrInfo.inc +15158 -0
  261. package/deps/capstone/arch/X86/X86GenInstrInfo_reduce.inc +1564 -0
  262. package/deps/capstone/arch/X86/X86GenRegisterInfo.inc +1549 -0
  263. package/deps/capstone/arch/X86/X86GenRegisterName.inc +292 -0
  264. package/deps/capstone/arch/X86/X86GenRegisterName1.inc +291 -0
  265. package/deps/capstone/arch/X86/X86ImmSize.inc +335 -0
  266. package/deps/capstone/arch/X86/X86InstPrinter.h +26 -0
  267. package/deps/capstone/arch/X86/X86InstPrinterCommon.c +116 -0
  268. package/deps/capstone/arch/X86/X86InstPrinterCommon.h +16 -0
  269. package/deps/capstone/arch/X86/X86IntelInstPrinter.c +1061 -0
  270. package/deps/capstone/arch/X86/X86Lookup16.inc +16874 -0
  271. package/deps/capstone/arch/X86/X86Lookup16_reduce.inc +2308 -0
  272. package/deps/capstone/arch/X86/X86Mapping.c +2266 -0
  273. package/deps/capstone/arch/X86/X86Mapping.h +96 -0
  274. package/deps/capstone/arch/X86/X86MappingInsn.inc +105977 -0
  275. package/deps/capstone/arch/X86/X86MappingInsnName.inc +1527 -0
  276. package/deps/capstone/arch/X86/X86MappingInsnName_reduce.inc +348 -0
  277. package/deps/capstone/arch/X86/X86MappingInsnOp.inc +75700 -0
  278. package/deps/capstone/arch/X86/X86MappingInsnOp_reduce.inc +7729 -0
  279. package/deps/capstone/arch/X86/X86MappingInsn_reduce.inc +10819 -0
  280. package/deps/capstone/arch/X86/X86MappingReg.inc +280 -0
  281. package/deps/capstone/arch/X86/X86Module.c +94 -0
  282. package/deps/capstone/arch/X86/X86Module.h +12 -0
  283. package/deps/capstone/arch/XCore/XCoreDisassembler.c +794 -0
  284. package/deps/capstone/arch/XCore/XCoreDisassembler.h +17 -0
  285. package/deps/capstone/arch/XCore/XCoreGenAsmWriter.inc +772 -0
  286. package/deps/capstone/arch/XCore/XCoreGenDisassemblerTables.inc +853 -0
  287. package/deps/capstone/arch/XCore/XCoreGenInstrInfo.inc +267 -0
  288. package/deps/capstone/arch/XCore/XCoreGenRegisterInfo.inc +110 -0
  289. package/deps/capstone/arch/XCore/XCoreInstPrinter.c +250 -0
  290. package/deps/capstone/arch/XCore/XCoreInstPrinter.h +18 -0
  291. package/deps/capstone/arch/XCore/XCoreMapping.c +297 -0
  292. package/deps/capstone/arch/XCore/XCoreMapping.h +26 -0
  293. package/deps/capstone/arch/XCore/XCoreMappingInsn.inc +1287 -0
  294. package/deps/capstone/arch/XCore/XCoreModule.c +41 -0
  295. package/deps/capstone/arch/XCore/XCoreModule.h +12 -0
  296. package/deps/capstone/cs.c +1664 -0
  297. package/deps/capstone/cs_priv.h +101 -0
  298. package/deps/capstone/cs_simple_types.h +886 -0
  299. package/deps/capstone/include/capstone/arm.h +991 -0
  300. package/deps/capstone/include/capstone/arm64.h +3159 -0
  301. package/deps/capstone/include/capstone/bpf.h +209 -0
  302. package/deps/capstone/include/capstone/capstone.h +875 -0
  303. package/deps/capstone/include/capstone/evm.h +188 -0
  304. package/deps/capstone/include/capstone/m680x.h +537 -0
  305. package/deps/capstone/include/capstone/m68k.h +613 -0
  306. package/deps/capstone/include/capstone/mips.h +956 -0
  307. package/deps/capstone/include/capstone/mos65xx.h +204 -0
  308. package/deps/capstone/include/capstone/platform.h +122 -0
  309. package/deps/capstone/include/capstone/ppc.h +2108 -0
  310. package/deps/capstone/include/capstone/riscv.h +531 -0
  311. package/deps/capstone/include/capstone/sh.h +465 -0
  312. package/deps/capstone/include/capstone/sparc.h +520 -0
  313. package/deps/capstone/include/capstone/systemz.h +2601 -0
  314. package/deps/capstone/include/capstone/tms320c64x.h +359 -0
  315. package/deps/capstone/include/capstone/tricore.h +567 -0
  316. package/deps/capstone/include/capstone/wasm.h +250 -0
  317. package/deps/capstone/include/capstone/x86.h +1986 -0
  318. package/deps/capstone/include/capstone/xcore.h +235 -0
  319. package/deps/capstone/include/platform.h +110 -0
  320. package/deps/capstone/include/windowsce/intrin.h +12 -0
  321. package/deps/capstone/include/windowsce/stdint.h +133 -0
  322. package/deps/capstone/utils.c +140 -0
  323. package/deps/capstone/utils.h +54 -0
  324. package/index.d.ts +448 -0
  325. package/index.js +64 -0
  326. package/index.mjs +25 -0
  327. package/package.json +82 -0
  328. package/prebuilds/win32-x64/hexcore-capstone.node +0 -0
  329. package/src/capstone_wrapper.cpp +910 -0
  330. package/src/capstone_wrapper.h +147 -0
  331. package/src/disasm_async_worker.h +215 -0
  332. package/src/main.cpp +145 -0
@@ -0,0 +1,451 @@
1
+ /*===- TableGen'erated file -------------------------------------*- C++ -*-===*\
2
+ |* *|
3
+ |*Target Register Enum Values *|
4
+ |* *|
5
+ |* Automatically generated file, do not edit! *|
6
+ |* *|
7
+ \*===----------------------------------------------------------------------===*/
8
+
9
+ /* Capstone Disassembly Engine */
10
+ /* By Nguyen Anh Quynh <aquynh@gmail.com>, 2013-2019 */
11
+
12
+
13
+ #ifdef GET_REGINFO_ENUM
14
+ #undef GET_REGINFO_ENUM
15
+
16
+ enum {
17
+ SP_NoRegister,
18
+ SP_ICC = 1,
19
+ SP_Y = 2,
20
+ SP_D0 = 3,
21
+ SP_D1 = 4,
22
+ SP_D2 = 5,
23
+ SP_D3 = 6,
24
+ SP_D4 = 7,
25
+ SP_D5 = 8,
26
+ SP_D6 = 9,
27
+ SP_D7 = 10,
28
+ SP_D8 = 11,
29
+ SP_D9 = 12,
30
+ SP_D10 = 13,
31
+ SP_D11 = 14,
32
+ SP_D12 = 15,
33
+ SP_D13 = 16,
34
+ SP_D14 = 17,
35
+ SP_D15 = 18,
36
+ SP_D16 = 19,
37
+ SP_D17 = 20,
38
+ SP_D18 = 21,
39
+ SP_D19 = 22,
40
+ SP_D20 = 23,
41
+ SP_D21 = 24,
42
+ SP_D22 = 25,
43
+ SP_D23 = 26,
44
+ SP_D24 = 27,
45
+ SP_D25 = 28,
46
+ SP_D26 = 29,
47
+ SP_D27 = 30,
48
+ SP_D28 = 31,
49
+ SP_D29 = 32,
50
+ SP_D30 = 33,
51
+ SP_D31 = 34,
52
+ SP_F0 = 35,
53
+ SP_F1 = 36,
54
+ SP_F2 = 37,
55
+ SP_F3 = 38,
56
+ SP_F4 = 39,
57
+ SP_F5 = 40,
58
+ SP_F6 = 41,
59
+ SP_F7 = 42,
60
+ SP_F8 = 43,
61
+ SP_F9 = 44,
62
+ SP_F10 = 45,
63
+ SP_F11 = 46,
64
+ SP_F12 = 47,
65
+ SP_F13 = 48,
66
+ SP_F14 = 49,
67
+ SP_F15 = 50,
68
+ SP_F16 = 51,
69
+ SP_F17 = 52,
70
+ SP_F18 = 53,
71
+ SP_F19 = 54,
72
+ SP_F20 = 55,
73
+ SP_F21 = 56,
74
+ SP_F22 = 57,
75
+ SP_F23 = 58,
76
+ SP_F24 = 59,
77
+ SP_F25 = 60,
78
+ SP_F26 = 61,
79
+ SP_F27 = 62,
80
+ SP_F28 = 63,
81
+ SP_F29 = 64,
82
+ SP_F30 = 65,
83
+ SP_F31 = 66,
84
+ SP_FCC0 = 67,
85
+ SP_FCC1 = 68,
86
+ SP_FCC2 = 69,
87
+ SP_FCC3 = 70,
88
+ SP_G0 = 71,
89
+ SP_G1 = 72,
90
+ SP_G2 = 73,
91
+ SP_G3 = 74,
92
+ SP_G4 = 75,
93
+ SP_G5 = 76,
94
+ SP_G6 = 77,
95
+ SP_G7 = 78,
96
+ SP_I0 = 79,
97
+ SP_I1 = 80,
98
+ SP_I2 = 81,
99
+ SP_I3 = 82,
100
+ SP_I4 = 83,
101
+ SP_I5 = 84,
102
+ SP_I6 = 85,
103
+ SP_I7 = 86,
104
+ SP_L0 = 87,
105
+ SP_L1 = 88,
106
+ SP_L2 = 89,
107
+ SP_L3 = 90,
108
+ SP_L4 = 91,
109
+ SP_L5 = 92,
110
+ SP_L6 = 93,
111
+ SP_L7 = 94,
112
+ SP_O0 = 95,
113
+ SP_O1 = 96,
114
+ SP_O2 = 97,
115
+ SP_O3 = 98,
116
+ SP_O4 = 99,
117
+ SP_O5 = 100,
118
+ SP_O6 = 101,
119
+ SP_O7 = 102,
120
+ SP_Q0 = 103,
121
+ SP_Q1 = 104,
122
+ SP_Q2 = 105,
123
+ SP_Q3 = 106,
124
+ SP_Q4 = 107,
125
+ SP_Q5 = 108,
126
+ SP_Q6 = 109,
127
+ SP_Q7 = 110,
128
+ SP_Q8 = 111,
129
+ SP_Q9 = 112,
130
+ SP_Q10 = 113,
131
+ SP_Q11 = 114,
132
+ SP_Q12 = 115,
133
+ SP_Q13 = 116,
134
+ SP_Q14 = 117,
135
+ SP_Q15 = 118,
136
+ SP_NUM_TARGET_REGS // 119
137
+ };
138
+
139
+ // Register classes
140
+ enum {
141
+ SP_FCCRegsRegClassID = 0,
142
+ SP_FPRegsRegClassID = 1,
143
+ SP_IntRegsRegClassID = 2,
144
+ SP_DFPRegsRegClassID = 3,
145
+ SP_I64RegsRegClassID = 4,
146
+ SP_DFPRegs_with_sub_evenRegClassID = 5,
147
+ SP_QFPRegsRegClassID = 6,
148
+ SP_QFPRegs_with_sub_evenRegClassID = 7
149
+ };
150
+
151
+ #endif // GET_REGINFO_ENUM
152
+
153
+ /*===- TableGen'erated file -------------------------------------*- C++ -*-===*\
154
+ |* *|
155
+ |*MC Register Information *|
156
+ |* *|
157
+ |* Automatically generated file, do not edit! *|
158
+ |* *|
159
+ \*===----------------------------------------------------------------------===*/
160
+
161
+
162
+ #ifdef GET_REGINFO_MC_DESC
163
+ #undef GET_REGINFO_MC_DESC
164
+
165
+ static const MCPhysReg SparcRegDiffLists[] = {
166
+ /* 0 */ 65126, 1, 1, 1, 0,
167
+ /* 5 */ 32, 1, 0,
168
+ /* 8 */ 65436, 32, 1, 65504, 33, 1, 0,
169
+ /* 15 */ 34, 1, 0,
170
+ /* 18 */ 65437, 34, 1, 65502, 35, 1, 0,
171
+ /* 25 */ 36, 1, 0,
172
+ /* 28 */ 65438, 36, 1, 65500, 37, 1, 0,
173
+ /* 35 */ 38, 1, 0,
174
+ /* 38 */ 65439, 38, 1, 65498, 39, 1, 0,
175
+ /* 45 */ 40, 1, 0,
176
+ /* 48 */ 65440, 40, 1, 65496, 41, 1, 0,
177
+ /* 55 */ 42, 1, 0,
178
+ /* 58 */ 65441, 42, 1, 65494, 43, 1, 0,
179
+ /* 65 */ 44, 1, 0,
180
+ /* 68 */ 65442, 44, 1, 65492, 45, 1, 0,
181
+ /* 75 */ 46, 1, 0,
182
+ /* 78 */ 65443, 46, 1, 65490, 47, 1, 0,
183
+ /* 85 */ 65348, 1, 0,
184
+ /* 88 */ 65444, 1, 0,
185
+ /* 91 */ 65445, 1, 0,
186
+ /* 94 */ 65446, 1, 0,
187
+ /* 97 */ 65447, 1, 0,
188
+ /* 100 */ 65448, 1, 0,
189
+ /* 103 */ 65449, 1, 0,
190
+ /* 106 */ 65450, 1, 0,
191
+ /* 109 */ 65451, 1, 0,
192
+ /* 112 */ 65532, 1, 0,
193
+ /* 115 */ 15, 0,
194
+ /* 117 */ 84, 0,
195
+ /* 119 */ 85, 0,
196
+ /* 121 */ 86, 0,
197
+ /* 123 */ 87, 0,
198
+ /* 125 */ 88, 0,
199
+ /* 127 */ 89, 0,
200
+ /* 129 */ 90, 0,
201
+ /* 131 */ 91, 0,
202
+ /* 133 */ 65488, 92, 0,
203
+ /* 136 */ 65489, 92, 0,
204
+ /* 139 */ 65489, 93, 0,
205
+ /* 142 */ 65490, 93, 0,
206
+ /* 145 */ 65491, 93, 0,
207
+ /* 148 */ 65491, 94, 0,
208
+ /* 151 */ 65492, 94, 0,
209
+ /* 154 */ 65493, 94, 0,
210
+ /* 157 */ 65493, 95, 0,
211
+ /* 160 */ 65494, 95, 0,
212
+ /* 163 */ 65495, 95, 0,
213
+ /* 166 */ 65495, 96, 0,
214
+ /* 169 */ 65496, 96, 0,
215
+ /* 172 */ 65497, 96, 0,
216
+ /* 175 */ 65497, 97, 0,
217
+ /* 178 */ 65498, 97, 0,
218
+ /* 181 */ 65499, 97, 0,
219
+ /* 184 */ 65499, 98, 0,
220
+ /* 187 */ 65500, 98, 0,
221
+ /* 190 */ 65501, 98, 0,
222
+ /* 193 */ 65501, 99, 0,
223
+ /* 196 */ 65502, 99, 0,
224
+ /* 199 */ 65503, 99, 0,
225
+ /* 202 */ 65503, 100, 0,
226
+ /* 205 */ 65504, 100, 0,
227
+ /* 208 */ 65503, 0,
228
+ /* 210 */ 65519, 0,
229
+ /* 212 */ 65535, 0,
230
+ };
231
+
232
+ static const uint16_t SparcSubRegIdxLists[] = {
233
+ /* 0 */ 1, 3, 0,
234
+ /* 3 */ 2, 4, 0,
235
+ /* 6 */ 2, 1, 3, 4, 5, 6, 0,
236
+ };
237
+
238
+ static const MCRegisterDesc SparcRegDesc[] = { // Descriptors
239
+ { 3, 0, 0, 0, 0, 0 },
240
+ { 406, 4, 4, 2, 3393, 0 },
241
+ { 410, 4, 4, 2, 3393, 0 },
242
+ { 33, 5, 203, 0, 1794, 2 },
243
+ { 87, 12, 194, 0, 1794, 2 },
244
+ { 133, 15, 194, 0, 1794, 2 },
245
+ { 179, 22, 185, 0, 1794, 2 },
246
+ { 220, 25, 185, 0, 1794, 2 },
247
+ { 261, 32, 176, 0, 1794, 2 },
248
+ { 298, 35, 176, 0, 1794, 2 },
249
+ { 335, 42, 167, 0, 1794, 2 },
250
+ { 372, 45, 167, 0, 1794, 2 },
251
+ { 397, 52, 158, 0, 1794, 2 },
252
+ { 0, 55, 158, 0, 1794, 2 },
253
+ { 54, 62, 149, 0, 1794, 2 },
254
+ { 108, 65, 149, 0, 1794, 2 },
255
+ { 154, 72, 140, 0, 1794, 2 },
256
+ { 200, 75, 140, 0, 1794, 2 },
257
+ { 241, 82, 134, 0, 1794, 2 },
258
+ { 282, 4, 134, 2, 1841, 0 },
259
+ { 319, 4, 131, 2, 1841, 0 },
260
+ { 356, 4, 131, 2, 1841, 0 },
261
+ { 381, 4, 129, 2, 1841, 0 },
262
+ { 12, 4, 129, 2, 1841, 0 },
263
+ { 66, 4, 127, 2, 1841, 0 },
264
+ { 120, 4, 127, 2, 1841, 0 },
265
+ { 166, 4, 125, 2, 1841, 0 },
266
+ { 212, 4, 125, 2, 1841, 0 },
267
+ { 253, 4, 123, 2, 1841, 0 },
268
+ { 290, 4, 123, 2, 1841, 0 },
269
+ { 327, 4, 121, 2, 1841, 0 },
270
+ { 364, 4, 121, 2, 1841, 0 },
271
+ { 389, 4, 119, 2, 1841, 0 },
272
+ { 20, 4, 119, 2, 1841, 0 },
273
+ { 74, 4, 117, 2, 1841, 0 },
274
+ { 36, 4, 205, 2, 3329, 0 },
275
+ { 90, 4, 202, 2, 3329, 0 },
276
+ { 136, 4, 199, 2, 3329, 0 },
277
+ { 182, 4, 196, 2, 3329, 0 },
278
+ { 223, 4, 196, 2, 3329, 0 },
279
+ { 264, 4, 193, 2, 3329, 0 },
280
+ { 301, 4, 190, 2, 3329, 0 },
281
+ { 338, 4, 187, 2, 3329, 0 },
282
+ { 375, 4, 187, 2, 3329, 0 },
283
+ { 400, 4, 184, 2, 3329, 0 },
284
+ { 4, 4, 181, 2, 3329, 0 },
285
+ { 58, 4, 178, 2, 3329, 0 },
286
+ { 112, 4, 178, 2, 3329, 0 },
287
+ { 158, 4, 175, 2, 3329, 0 },
288
+ { 204, 4, 172, 2, 3329, 0 },
289
+ { 245, 4, 169, 2, 3329, 0 },
290
+ { 286, 4, 169, 2, 3329, 0 },
291
+ { 323, 4, 166, 2, 3329, 0 },
292
+ { 360, 4, 163, 2, 3329, 0 },
293
+ { 385, 4, 160, 2, 3329, 0 },
294
+ { 16, 4, 160, 2, 3329, 0 },
295
+ { 70, 4, 157, 2, 3329, 0 },
296
+ { 124, 4, 154, 2, 3329, 0 },
297
+ { 170, 4, 151, 2, 3329, 0 },
298
+ { 216, 4, 151, 2, 3329, 0 },
299
+ { 257, 4, 148, 2, 3329, 0 },
300
+ { 294, 4, 145, 2, 3329, 0 },
301
+ { 331, 4, 142, 2, 3329, 0 },
302
+ { 368, 4, 142, 2, 3329, 0 },
303
+ { 393, 4, 139, 2, 3329, 0 },
304
+ { 24, 4, 136, 2, 3329, 0 },
305
+ { 78, 4, 133, 2, 3329, 0 },
306
+ { 28, 4, 4, 2, 3361, 0 },
307
+ { 82, 4, 4, 2, 3361, 0 },
308
+ { 128, 4, 4, 2, 3361, 0 },
309
+ { 174, 4, 4, 2, 3361, 0 },
310
+ { 39, 4, 4, 2, 3361, 0 },
311
+ { 93, 4, 4, 2, 3361, 0 },
312
+ { 139, 4, 4, 2, 3361, 0 },
313
+ { 185, 4, 4, 2, 3361, 0 },
314
+ { 226, 4, 4, 2, 3361, 0 },
315
+ { 267, 4, 4, 2, 3361, 0 },
316
+ { 304, 4, 4, 2, 3361, 0 },
317
+ { 341, 4, 4, 2, 3361, 0 },
318
+ { 42, 4, 4, 2, 3361, 0 },
319
+ { 96, 4, 4, 2, 3361, 0 },
320
+ { 142, 4, 4, 2, 3361, 0 },
321
+ { 188, 4, 4, 2, 3361, 0 },
322
+ { 229, 4, 4, 2, 3361, 0 },
323
+ { 270, 4, 4, 2, 3361, 0 },
324
+ { 307, 4, 4, 2, 3361, 0 },
325
+ { 344, 4, 4, 2, 3361, 0 },
326
+ { 45, 4, 4, 2, 3361, 0 },
327
+ { 99, 4, 4, 2, 3361, 0 },
328
+ { 145, 4, 4, 2, 3361, 0 },
329
+ { 191, 4, 4, 2, 3361, 0 },
330
+ { 232, 4, 4, 2, 3361, 0 },
331
+ { 273, 4, 4, 2, 3361, 0 },
332
+ { 310, 4, 4, 2, 3361, 0 },
333
+ { 347, 4, 4, 2, 3361, 0 },
334
+ { 48, 4, 4, 2, 3361, 0 },
335
+ { 102, 4, 4, 2, 3361, 0 },
336
+ { 148, 4, 4, 2, 3361, 0 },
337
+ { 194, 4, 4, 2, 3361, 0 },
338
+ { 235, 4, 4, 2, 3361, 0 },
339
+ { 276, 4, 4, 2, 3361, 0 },
340
+ { 313, 4, 4, 2, 3361, 0 },
341
+ { 350, 4, 4, 2, 3361, 0 },
342
+ { 51, 8, 4, 6, 4, 5 },
343
+ { 105, 18, 4, 6, 4, 5 },
344
+ { 151, 28, 4, 6, 4, 5 },
345
+ { 197, 38, 4, 6, 4, 5 },
346
+ { 238, 48, 4, 6, 4, 5 },
347
+ { 279, 58, 4, 6, 4, 5 },
348
+ { 316, 68, 4, 6, 4, 5 },
349
+ { 353, 78, 4, 6, 4, 5 },
350
+ { 378, 88, 4, 3, 1362, 10 },
351
+ { 403, 91, 4, 3, 1362, 10 },
352
+ { 8, 94, 4, 3, 1362, 10 },
353
+ { 62, 97, 4, 3, 1362, 10 },
354
+ { 116, 100, 4, 3, 1362, 10 },
355
+ { 162, 103, 4, 3, 1362, 10 },
356
+ { 208, 106, 4, 3, 1362, 10 },
357
+ { 249, 109, 4, 3, 1362, 10 },
358
+ };
359
+
360
+ // FCCRegs Register Class...
361
+ static const MCPhysReg FCCRegs[] = {
362
+ SP_FCC0, SP_FCC1, SP_FCC2, SP_FCC3,
363
+ };
364
+
365
+ // FCCRegs Bit set.
366
+ static const uint8_t FCCRegsBits[] = {
367
+ 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x78,
368
+ };
369
+
370
+ // FPRegs Register Class...
371
+ static const MCPhysReg FPRegs[] = {
372
+ SP_F0, SP_F1, SP_F2, SP_F3, SP_F4, SP_F5, SP_F6, SP_F7, SP_F8, SP_F9, SP_F10, SP_F11, SP_F12, SP_F13, SP_F14, SP_F15, SP_F16, SP_F17, SP_F18, SP_F19, SP_F20, SP_F21, SP_F22, SP_F23, SP_F24, SP_F25, SP_F26, SP_F27, SP_F28, SP_F29, SP_F30, SP_F31,
373
+ };
374
+
375
+ // FPRegs Bit set.
376
+ static const uint8_t FPRegsBits[] = {
377
+ 0x00, 0x00, 0x00, 0x00, 0xf8, 0xff, 0xff, 0xff, 0x07,
378
+ };
379
+
380
+ // IntRegs Register Class...
381
+ static const MCPhysReg IntRegs[] = {
382
+ SP_I0, SP_I1, SP_I2, SP_I3, SP_I4, SP_I5, SP_I6, SP_I7, SP_G0, SP_G1, SP_G2, SP_G3, SP_G4, SP_G5, SP_G6, SP_G7, SP_L0, SP_L1, SP_L2, SP_L3, SP_L4, SP_L5, SP_L6, SP_L7, SP_O0, SP_O1, SP_O2, SP_O3, SP_O4, SP_O5, SP_O6, SP_O7,
383
+ };
384
+
385
+ // IntRegs Bit set.
386
+ static const uint8_t IntRegsBits[] = {
387
+ 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x80, 0xff, 0xff, 0xff, 0x7f,
388
+ };
389
+
390
+ // DFPRegs Register Class...
391
+ static const MCPhysReg DFPRegs[] = {
392
+ SP_D0, SP_D1, SP_D2, SP_D3, SP_D4, SP_D5, SP_D6, SP_D7, SP_D8, SP_D9, SP_D10, SP_D11, SP_D12, SP_D13, SP_D14, SP_D15, SP_D16, SP_D17, SP_D18, SP_D19, SP_D20, SP_D21, SP_D22, SP_D23, SP_D24, SP_D25, SP_D26, SP_D27, SP_D28, SP_D29, SP_D30, SP_D31,
393
+ };
394
+
395
+ // DFPRegs Bit set.
396
+ static const uint8_t DFPRegsBits[] = {
397
+ 0xf8, 0xff, 0xff, 0xff, 0x07,
398
+ };
399
+
400
+ // I64Regs Register Class...
401
+ static const MCPhysReg I64Regs[] = {
402
+ SP_I0, SP_I1, SP_I2, SP_I3, SP_I4, SP_I5, SP_I6, SP_I7, SP_G0, SP_G1, SP_G2, SP_G3, SP_G4, SP_G5, SP_G6, SP_G7, SP_L0, SP_L1, SP_L2, SP_L3, SP_L4, SP_L5, SP_L6, SP_L7, SP_O0, SP_O1, SP_O2, SP_O3, SP_O4, SP_O5, SP_O6, SP_O7,
403
+ };
404
+
405
+ // I64Regs Bit set.
406
+ static const uint8_t I64RegsBits[] = {
407
+ 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x80, 0xff, 0xff, 0xff, 0x7f,
408
+ };
409
+
410
+ // DFPRegs_with_sub_even Register Class...
411
+ static const MCPhysReg DFPRegs_with_sub_even[] = {
412
+ SP_D0, SP_D1, SP_D2, SP_D3, SP_D4, SP_D5, SP_D6, SP_D7, SP_D8, SP_D9, SP_D10, SP_D11, SP_D12, SP_D13, SP_D14, SP_D15,
413
+ };
414
+
415
+ // DFPRegs_with_sub_even Bit set.
416
+ static const uint8_t DFPRegs_with_sub_evenBits[] = {
417
+ 0xf8, 0xff, 0x07,
418
+ };
419
+
420
+ // QFPRegs Register Class...
421
+ static const MCPhysReg QFPRegs[] = {
422
+ SP_Q0, SP_Q1, SP_Q2, SP_Q3, SP_Q4, SP_Q5, SP_Q6, SP_Q7, SP_Q8, SP_Q9, SP_Q10, SP_Q11, SP_Q12, SP_Q13, SP_Q14, SP_Q15,
423
+ };
424
+
425
+ // QFPRegs Bit set.
426
+ static const uint8_t QFPRegsBits[] = {
427
+ 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x80, 0xff, 0x7f,
428
+ };
429
+
430
+ // QFPRegs_with_sub_even Register Class...
431
+ static const MCPhysReg QFPRegs_with_sub_even[] = {
432
+ SP_Q0, SP_Q1, SP_Q2, SP_Q3, SP_Q4, SP_Q5, SP_Q6, SP_Q7,
433
+ };
434
+
435
+ // QFPRegs_with_sub_even Bit set.
436
+ static const uint8_t QFPRegs_with_sub_evenBits[] = {
437
+ 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x80, 0x7f,
438
+ };
439
+
440
+ static const MCRegisterClass SparcMCRegisterClasses[] = {
441
+ { FCCRegs, FCCRegsBits, sizeof(FCCRegsBits) },
442
+ { FPRegs, FPRegsBits, sizeof(FPRegsBits) },
443
+ { IntRegs, IntRegsBits, sizeof(IntRegsBits) },
444
+ { DFPRegs, DFPRegsBits, sizeof(DFPRegsBits) },
445
+ { I64Regs, I64RegsBits, sizeof(I64RegsBits) },
446
+ { DFPRegs_with_sub_even, DFPRegs_with_sub_evenBits, sizeof(DFPRegs_with_sub_evenBits) },
447
+ { QFPRegs, QFPRegsBits, sizeof(QFPRegsBits) },
448
+ { QFPRegs_with_sub_even, QFPRegs_with_sub_evenBits, sizeof(QFPRegs_with_sub_evenBits) },
449
+ };
450
+
451
+ #endif // GET_REGINFO_MC_DESC
@@ -0,0 +1,27 @@
1
+ /*===- TableGen'erated file -------------------------------------*- C++ -*-===*\
2
+ |* *|
3
+ |*Subtarget Enumeration Source Fragment *|
4
+ |* *|
5
+ |* Automatically generated file, do not edit! *|
6
+ |* *|
7
+ \*===----------------------------------------------------------------------===*/
8
+
9
+ /* Capstone Disassembly Engine, http://www.capstone-engine.org */
10
+ /* By Nguyen Anh Quynh <aquynh@gmail.com>, 2013-2015 */
11
+
12
+
13
+ #ifdef GET_SUBTARGETINFO_ENUM
14
+ #undef GET_SUBTARGETINFO_ENUM
15
+
16
+ enum {
17
+ Sparc_FeatureHardQuad = 1ULL << 0,
18
+ Sparc_FeatureV8Deprecated = 1ULL << 1,
19
+ Sparc_FeatureV9 = 1ULL << 2,
20
+ Sparc_FeatureVIS = 1ULL << 3,
21
+ Sparc_FeatureVIS2 = 1ULL << 4,
22
+ Sparc_FeatureVIS3 = 1ULL << 5,
23
+ Sparc_UsePopc = 1ULL << 6
24
+ };
25
+
26
+ #endif // GET_SUBTARGETINFO_ENUM
27
+