crabstone 3.0.3 → 4.0.0

Sign up to get free protection for your applications and to get access to all the features.
Files changed (347) hide show
  1. checksums.yaml +5 -5
  2. data/CHANGES.md +45 -42
  3. data/README.md +16 -33
  4. data/lib/crabstone.rb +5 -557
  5. data/lib/crabstone/arch.rb +37 -0
  6. data/lib/{arch → crabstone/arch/3}/arm.rb +28 -49
  7. data/lib/crabstone/arch/3/arm64.rb +124 -0
  8. data/lib/{arch → crabstone/arch/3}/arm64_const.rb +45 -86
  9. data/lib/{arch → crabstone/arch/3}/arm_const.rb +19 -47
  10. data/lib/crabstone/arch/3/mips.rb +57 -0
  11. data/lib/{arch → crabstone/arch/3}/mips_const.rb +18 -38
  12. data/lib/crabstone/arch/3/ppc.rb +73 -0
  13. data/lib/{arch → crabstone/arch/3}/ppc_const.rb +27 -43
  14. data/lib/crabstone/arch/3/sparc.rb +60 -0
  15. data/lib/{arch → crabstone/arch/3}/sparc_const.rb +49 -67
  16. data/lib/crabstone/arch/3/sysz.rb +67 -0
  17. data/lib/{arch → crabstone/arch/3}/sysz_const.rb +11 -25
  18. data/lib/crabstone/arch/3/x86.rb +82 -0
  19. data/lib/{arch → crabstone/arch/3}/x86_const.rb +15 -36
  20. data/lib/crabstone/arch/3/xcore.rb +59 -0
  21. data/lib/{arch → crabstone/arch/3}/xcore_const.rb +10 -22
  22. data/lib/crabstone/arch/4/arm.rb +110 -0
  23. data/lib/crabstone/arch/4/arm64.rb +125 -0
  24. data/lib/crabstone/arch/4/arm64_const.rb +1016 -0
  25. data/lib/crabstone/arch/4/arm_const.rb +785 -0
  26. data/lib/crabstone/arch/4/evm.rb +20 -0
  27. data/lib/crabstone/arch/4/evm_const.rb +161 -0
  28. data/lib/crabstone/arch/4/m680x.rb +106 -0
  29. data/lib/crabstone/arch/4/m680x_const.rb +426 -0
  30. data/lib/crabstone/arch/4/m68k.rb +129 -0
  31. data/lib/crabstone/arch/4/m68k_const.rb +496 -0
  32. data/lib/crabstone/arch/4/mips.rb +57 -0
  33. data/lib/crabstone/arch/4/mips_const.rb +869 -0
  34. data/lib/crabstone/arch/4/ppc.rb +73 -0
  35. data/lib/crabstone/arch/4/ppc_const.rb +1375 -0
  36. data/lib/crabstone/arch/4/sparc.rb +60 -0
  37. data/lib/crabstone/arch/4/sparc_const.rb +439 -0
  38. data/lib/crabstone/arch/4/sysz.rb +67 -0
  39. data/lib/crabstone/arch/4/sysz_const.rb +763 -0
  40. data/lib/crabstone/arch/4/tms320c64x.rb +87 -0
  41. data/lib/crabstone/arch/4/tms320c64x_const.rb +287 -0
  42. data/lib/crabstone/arch/4/x86.rb +91 -0
  43. data/lib/crabstone/arch/4/x86_const.rb +1972 -0
  44. data/lib/crabstone/arch/4/xcore.rb +59 -0
  45. data/lib/crabstone/arch/4/xcore_const.rb +171 -0
  46. data/lib/crabstone/arch/extension.rb +27 -0
  47. data/lib/crabstone/arch/register.rb +36 -0
  48. data/lib/crabstone/binding.rb +60 -0
  49. data/lib/crabstone/binding/3/detail.rb +36 -0
  50. data/lib/crabstone/binding/3/instruction.rb +23 -0
  51. data/lib/crabstone/binding/4/detail.rb +40 -0
  52. data/lib/crabstone/binding/4/instruction.rb +23 -0
  53. data/lib/crabstone/binding/structs.rb +32 -0
  54. data/lib/crabstone/constants.rb +110 -0
  55. data/lib/crabstone/cs_version.rb +49 -0
  56. data/lib/crabstone/disassembler.rb +153 -0
  57. data/lib/crabstone/error.rb +60 -0
  58. data/lib/crabstone/instruction.rb +183 -0
  59. data/lib/crabstone/version.rb +5 -0
  60. metadata +128 -324
  61. data/MANIFEST +0 -312
  62. data/Rakefile +0 -27
  63. data/bin/genconst +0 -66
  64. data/bin/genreg +0 -99
  65. data/crabstone.gemspec +0 -27
  66. data/examples/hello_world.rb +0 -43
  67. data/lib/arch/arm64.rb +0 -167
  68. data/lib/arch/arm64_registers.rb +0 -295
  69. data/lib/arch/arm_registers.rb +0 -149
  70. data/lib/arch/mips.rb +0 -78
  71. data/lib/arch/mips_registers.rb +0 -208
  72. data/lib/arch/ppc.rb +0 -90
  73. data/lib/arch/ppc_registers.rb +0 -209
  74. data/lib/arch/sparc.rb +0 -79
  75. data/lib/arch/sparc_registers.rb +0 -121
  76. data/lib/arch/systemz.rb +0 -79
  77. data/lib/arch/sysz_registers.rb +0 -66
  78. data/lib/arch/x86.rb +0 -107
  79. data/lib/arch/x86_registers.rb +0 -265
  80. data/lib/arch/xcore.rb +0 -78
  81. data/lib/arch/xcore_registers.rb +0 -57
  82. data/test/MC/AArch64/basic-a64-instructions.s.cs +0 -2014
  83. data/test/MC/AArch64/gicv3-regs.s.cs +0 -111
  84. data/test/MC/AArch64/neon-2velem.s.cs +0 -113
  85. data/test/MC/AArch64/neon-3vdiff.s.cs +0 -143
  86. data/test/MC/AArch64/neon-aba-abd.s.cs +0 -28
  87. data/test/MC/AArch64/neon-across.s.cs +0 -40
  88. data/test/MC/AArch64/neon-add-pairwise.s.cs +0 -11
  89. data/test/MC/AArch64/neon-add-sub-instructions.s.cs +0 -21
  90. data/test/MC/AArch64/neon-bitwise-instructions.s.cs +0 -17
  91. data/test/MC/AArch64/neon-compare-instructions.s.cs +0 -136
  92. data/test/MC/AArch64/neon-crypto.s.cs +0 -15
  93. data/test/MC/AArch64/neon-extract.s.cs +0 -3
  94. data/test/MC/AArch64/neon-facge-facgt.s.cs +0 -13
  95. data/test/MC/AArch64/neon-frsqrt-frecp.s.cs +0 -7
  96. data/test/MC/AArch64/neon-halving-add-sub.s.cs +0 -25
  97. data/test/MC/AArch64/neon-max-min-pairwise.s.cs +0 -37
  98. data/test/MC/AArch64/neon-max-min.s.cs +0 -37
  99. data/test/MC/AArch64/neon-mla-mls-instructions.s.cs +0 -19
  100. data/test/MC/AArch64/neon-mov.s.cs +0 -74
  101. data/test/MC/AArch64/neon-mul-div-instructions.s.cs +0 -24
  102. data/test/MC/AArch64/neon-perm.s.cs +0 -43
  103. data/test/MC/AArch64/neon-rounding-halving-add.s.cs +0 -13
  104. data/test/MC/AArch64/neon-rounding-shift.s.cs +0 -15
  105. data/test/MC/AArch64/neon-saturating-add-sub.s.cs +0 -29
  106. data/test/MC/AArch64/neon-saturating-rounding-shift.s.cs +0 -15
  107. data/test/MC/AArch64/neon-saturating-shift.s.cs +0 -15
  108. data/test/MC/AArch64/neon-scalar-abs.s.cs +0 -8
  109. data/test/MC/AArch64/neon-scalar-add-sub.s.cs +0 -3
  110. data/test/MC/AArch64/neon-scalar-by-elem-mla.s.cs +0 -13
  111. data/test/MC/AArch64/neon-scalar-by-elem-mul.s.cs +0 -13
  112. data/test/MC/AArch64/neon-scalar-by-elem-saturating-mla.s.cs +0 -15
  113. data/test/MC/AArch64/neon-scalar-by-elem-saturating-mul.s.cs +0 -18
  114. data/test/MC/AArch64/neon-scalar-compare.s.cs +0 -12
  115. data/test/MC/AArch64/neon-scalar-cvt.s.cs +0 -34
  116. data/test/MC/AArch64/neon-scalar-dup.s.cs +0 -23
  117. data/test/MC/AArch64/neon-scalar-extract-narrow.s.cs +0 -10
  118. data/test/MC/AArch64/neon-scalar-fp-compare.s.cs +0 -21
  119. data/test/MC/AArch64/neon-scalar-mul.s.cs +0 -13
  120. data/test/MC/AArch64/neon-scalar-neg.s.cs +0 -6
  121. data/test/MC/AArch64/neon-scalar-recip.s.cs +0 -11
  122. data/test/MC/AArch64/neon-scalar-reduce-pairwise.s.cs +0 -3
  123. data/test/MC/AArch64/neon-scalar-rounding-shift.s.cs +0 -3
  124. data/test/MC/AArch64/neon-scalar-saturating-add-sub.s.cs +0 -25
  125. data/test/MC/AArch64/neon-scalar-saturating-rounding-shift.s.cs +0 -9
  126. data/test/MC/AArch64/neon-scalar-saturating-shift.s.cs +0 -9
  127. data/test/MC/AArch64/neon-scalar-shift-imm.s.cs +0 -42
  128. data/test/MC/AArch64/neon-scalar-shift.s.cs +0 -3
  129. data/test/MC/AArch64/neon-shift-left-long.s.cs +0 -13
  130. data/test/MC/AArch64/neon-shift.s.cs +0 -22
  131. data/test/MC/AArch64/neon-simd-copy.s.cs +0 -42
  132. data/test/MC/AArch64/neon-simd-ldst-multi-elem.s.cs +0 -197
  133. data/test/MC/AArch64/neon-simd-ldst-one-elem.s.cs +0 -129
  134. data/test/MC/AArch64/neon-simd-misc.s.cs +0 -213
  135. data/test/MC/AArch64/neon-simd-post-ldst-multi-elem.s.cs +0 -107
  136. data/test/MC/AArch64/neon-simd-shift.s.cs +0 -151
  137. data/test/MC/AArch64/neon-tbl.s.cs +0 -21
  138. data/test/MC/AArch64/trace-regs.s.cs +0 -383
  139. data/test/MC/ARM/arm-aliases.s.cs +0 -7
  140. data/test/MC/ARM/arm-arithmetic-aliases.s.cs +0 -50
  141. data/test/MC/ARM/arm-it-block.s.cs +0 -2
  142. data/test/MC/ARM/arm-memory-instructions.s.cs +0 -138
  143. data/test/MC/ARM/arm-shift-encoding.s.cs +0 -50
  144. data/test/MC/ARM/arm-thumb-trustzone.s.cs +0 -3
  145. data/test/MC/ARM/arm-trustzone.s.cs +0 -3
  146. data/test/MC/ARM/arm_addrmode2.s.cs +0 -15
  147. data/test/MC/ARM/arm_addrmode3.s.cs +0 -9
  148. data/test/MC/ARM/arm_instructions.s.cs +0 -25
  149. data/test/MC/ARM/basic-arm-instructions-v8.s.cs +0 -10
  150. data/test/MC/ARM/basic-arm-instructions.s.cs +0 -997
  151. data/test/MC/ARM/basic-thumb-instructions.s.cs +0 -130
  152. data/test/MC/ARM/basic-thumb2-instructions-v8.s.cs +0 -1
  153. data/test/MC/ARM/basic-thumb2-instructions.s.cs +0 -1242
  154. data/test/MC/ARM/crc32-thumb.s.cs +0 -7
  155. data/test/MC/ARM/crc32.s.cs +0 -7
  156. data/test/MC/ARM/dot-req.s.cs +0 -3
  157. data/test/MC/ARM/fp-armv8.s.cs +0 -52
  158. data/test/MC/ARM/idiv-thumb.s.cs +0 -3
  159. data/test/MC/ARM/idiv.s.cs +0 -3
  160. data/test/MC/ARM/load-store-acquire-release-v8-thumb.s.cs +0 -15
  161. data/test/MC/ARM/load-store-acquire-release-v8.s.cs +0 -15
  162. data/test/MC/ARM/mode-switch.s.cs +0 -7
  163. data/test/MC/ARM/neon-abs-encoding.s.cs +0 -15
  164. data/test/MC/ARM/neon-absdiff-encoding.s.cs +0 -39
  165. data/test/MC/ARM/neon-add-encoding.s.cs +0 -119
  166. data/test/MC/ARM/neon-bitcount-encoding.s.cs +0 -15
  167. data/test/MC/ARM/neon-bitwise-encoding.s.cs +0 -126
  168. data/test/MC/ARM/neon-cmp-encoding.s.cs +0 -88
  169. data/test/MC/ARM/neon-convert-encoding.s.cs +0 -27
  170. data/test/MC/ARM/neon-crypto.s.cs +0 -16
  171. data/test/MC/ARM/neon-dup-encoding.s.cs +0 -13
  172. data/test/MC/ARM/neon-minmax-encoding.s.cs +0 -57
  173. data/test/MC/ARM/neon-mov-encoding.s.cs +0 -76
  174. data/test/MC/ARM/neon-mul-accum-encoding.s.cs +0 -39
  175. data/test/MC/ARM/neon-mul-encoding.s.cs +0 -72
  176. data/test/MC/ARM/neon-neg-encoding.s.cs +0 -15
  177. data/test/MC/ARM/neon-pairwise-encoding.s.cs +0 -47
  178. data/test/MC/ARM/neon-reciprocal-encoding.s.cs +0 -13
  179. data/test/MC/ARM/neon-reverse-encoding.s.cs +0 -13
  180. data/test/MC/ARM/neon-satshift-encoding.s.cs +0 -75
  181. data/test/MC/ARM/neon-shift-encoding.s.cs +0 -238
  182. data/test/MC/ARM/neon-shiftaccum-encoding.s.cs +0 -97
  183. data/test/MC/ARM/neon-shuffle-encoding.s.cs +0 -59
  184. data/test/MC/ARM/neon-sub-encoding.s.cs +0 -82
  185. data/test/MC/ARM/neon-table-encoding.s.cs +0 -9
  186. data/test/MC/ARM/neon-v8.s.cs +0 -38
  187. data/test/MC/ARM/neon-vld-encoding.s.cs +0 -213
  188. data/test/MC/ARM/neon-vst-encoding.s.cs +0 -120
  189. data/test/MC/ARM/neon-vswp.s.cs +0 -3
  190. data/test/MC/ARM/neont2-abs-encoding.s.cs +0 -15
  191. data/test/MC/ARM/neont2-absdiff-encoding.s.cs +0 -39
  192. data/test/MC/ARM/neont2-add-encoding.s.cs +0 -65
  193. data/test/MC/ARM/neont2-bitcount-encoding.s.cs +0 -15
  194. data/test/MC/ARM/neont2-bitwise-encoding.s.cs +0 -15
  195. data/test/MC/ARM/neont2-cmp-encoding.s.cs +0 -17
  196. data/test/MC/ARM/neont2-convert-encoding.s.cs +0 -19
  197. data/test/MC/ARM/neont2-dup-encoding.s.cs +0 -19
  198. data/test/MC/ARM/neont2-minmax-encoding.s.cs +0 -57
  199. data/test/MC/ARM/neont2-mov-encoding.s.cs +0 -58
  200. data/test/MC/ARM/neont2-mul-accum-encoding.s.cs +0 -41
  201. data/test/MC/ARM/neont2-mul-encoding.s.cs +0 -31
  202. data/test/MC/ARM/neont2-neg-encoding.s.cs +0 -15
  203. data/test/MC/ARM/neont2-pairwise-encoding.s.cs +0 -43
  204. data/test/MC/ARM/neont2-reciprocal-encoding.s.cs +0 -13
  205. data/test/MC/ARM/neont2-reverse-encoding.s.cs +0 -13
  206. data/test/MC/ARM/neont2-satshift-encoding.s.cs +0 -75
  207. data/test/MC/ARM/neont2-shift-encoding.s.cs +0 -80
  208. data/test/MC/ARM/neont2-shiftaccum-encoding.s.cs +0 -97
  209. data/test/MC/ARM/neont2-shuffle-encoding.s.cs +0 -23
  210. data/test/MC/ARM/neont2-sub-encoding.s.cs +0 -23
  211. data/test/MC/ARM/neont2-table-encoding.s.cs +0 -9
  212. data/test/MC/ARM/neont2-vld-encoding.s.cs +0 -51
  213. data/test/MC/ARM/neont2-vst-encoding.s.cs +0 -48
  214. data/test/MC/ARM/simple-fp-encoding.s.cs +0 -157
  215. data/test/MC/ARM/thumb-fp-armv8.s.cs +0 -51
  216. data/test/MC/ARM/thumb-hints.s.cs +0 -12
  217. data/test/MC/ARM/thumb-neon-crypto.s.cs +0 -16
  218. data/test/MC/ARM/thumb-neon-v8.s.cs +0 -38
  219. data/test/MC/ARM/thumb-shift-encoding.s.cs +0 -19
  220. data/test/MC/ARM/thumb.s.cs +0 -19
  221. data/test/MC/ARM/thumb2-b.w-encodingT4.s.cs +0 -2
  222. data/test/MC/ARM/thumb2-branches.s.cs +0 -85
  223. data/test/MC/ARM/thumb2-mclass.s.cs +0 -41
  224. data/test/MC/ARM/thumb2-narrow-dp.ll.cs +0 -379
  225. data/test/MC/ARM/thumb2-pldw.s.cs +0 -2
  226. data/test/MC/ARM/vfp4-thumb.s.cs +0 -13
  227. data/test/MC/ARM/vfp4.s.cs +0 -13
  228. data/test/MC/ARM/vpush-vpop-thumb.s.cs +0 -9
  229. data/test/MC/ARM/vpush-vpop.s.cs +0 -9
  230. data/test/MC/Mips/hilo-addressing.s.cs +0 -4
  231. data/test/MC/Mips/micromips-alu-instructions-EB.s.cs +0 -33
  232. data/test/MC/Mips/micromips-alu-instructions.s.cs +0 -33
  233. data/test/MC/Mips/micromips-branch-instructions-EB.s.cs +0 -11
  234. data/test/MC/Mips/micromips-branch-instructions.s.cs +0 -11
  235. data/test/MC/Mips/micromips-expansions.s.cs +0 -20
  236. data/test/MC/Mips/micromips-jump-instructions-EB.s.cs +0 -5
  237. data/test/MC/Mips/micromips-jump-instructions.s.cs +0 -6
  238. data/test/MC/Mips/micromips-loadstore-instructions-EB.s.cs +0 -9
  239. data/test/MC/Mips/micromips-loadstore-instructions.s.cs +0 -9
  240. data/test/MC/Mips/micromips-loadstore-unaligned-EB.s.cs +0 -5
  241. data/test/MC/Mips/micromips-loadstore-unaligned.s.cs +0 -5
  242. data/test/MC/Mips/micromips-movcond-instructions-EB.s.cs +0 -5
  243. data/test/MC/Mips/micromips-movcond-instructions.s.cs +0 -5
  244. data/test/MC/Mips/micromips-multiply-instructions-EB.s.cs +0 -5
  245. data/test/MC/Mips/micromips-multiply-instructions.s.cs +0 -5
  246. data/test/MC/Mips/micromips-shift-instructions-EB.s.cs +0 -9
  247. data/test/MC/Mips/micromips-shift-instructions.s.cs +0 -9
  248. data/test/MC/Mips/micromips-trap-instructions-EB.s.cs +0 -13
  249. data/test/MC/Mips/micromips-trap-instructions.s.cs +0 -13
  250. data/test/MC/Mips/mips-alu-instructions.s.cs +0 -53
  251. data/test/MC/Mips/mips-control-instructions-64.s.cs +0 -33
  252. data/test/MC/Mips/mips-control-instructions.s.cs +0 -33
  253. data/test/MC/Mips/mips-coprocessor-encodings.s.cs +0 -17
  254. data/test/MC/Mips/mips-dsp-instructions.s.cs +0 -43
  255. data/test/MC/Mips/mips-expansions.s.cs +0 -20
  256. data/test/MC/Mips/mips-fpu-instructions.s.cs +0 -93
  257. data/test/MC/Mips/mips-jump-instructions.s.cs +0 -1
  258. data/test/MC/Mips/mips-memory-instructions.s.cs +0 -17
  259. data/test/MC/Mips/mips-register-names.s.cs +0 -33
  260. data/test/MC/Mips/mips64-alu-instructions.s.cs +0 -47
  261. data/test/MC/Mips/mips64-instructions.s.cs +0 -3
  262. data/test/MC/Mips/mips64-register-names.s.cs +0 -33
  263. data/test/MC/Mips/mips_directives.s.cs +0 -12
  264. data/test/MC/Mips/nabi-regs.s.cs +0 -12
  265. data/test/MC/Mips/set-at-directive.s.cs +0 -6
  266. data/test/MC/Mips/test_2r.s.cs +0 -16
  267. data/test/MC/Mips/test_2rf.s.cs +0 -33
  268. data/test/MC/Mips/test_3r.s.cs +0 -243
  269. data/test/MC/Mips/test_3rf.s.cs +0 -83
  270. data/test/MC/Mips/test_bit.s.cs +0 -49
  271. data/test/MC/Mips/test_cbranch.s.cs +0 -11
  272. data/test/MC/Mips/test_ctrlregs.s.cs +0 -33
  273. data/test/MC/Mips/test_elm.s.cs +0 -16
  274. data/test/MC/Mips/test_elm_insert.s.cs +0 -4
  275. data/test/MC/Mips/test_elm_insve.s.cs +0 -5
  276. data/test/MC/Mips/test_i10.s.cs +0 -5
  277. data/test/MC/Mips/test_i5.s.cs +0 -45
  278. data/test/MC/Mips/test_i8.s.cs +0 -11
  279. data/test/MC/Mips/test_lsa.s.cs +0 -5
  280. data/test/MC/Mips/test_mi10.s.cs +0 -24
  281. data/test/MC/Mips/test_vec.s.cs +0 -8
  282. data/test/MC/PowerPC/ppc64-encoding-bookII.s.cs +0 -25
  283. data/test/MC/PowerPC/ppc64-encoding-bookIII.s.cs +0 -35
  284. data/test/MC/PowerPC/ppc64-encoding-ext.s.cs +0 -535
  285. data/test/MC/PowerPC/ppc64-encoding-fp.s.cs +0 -110
  286. data/test/MC/PowerPC/ppc64-encoding-vmx.s.cs +0 -170
  287. data/test/MC/PowerPC/ppc64-encoding.s.cs +0 -202
  288. data/test/MC/PowerPC/ppc64-operands.s.cs +0 -32
  289. data/test/MC/README +0 -6
  290. data/test/MC/Sparc/sparc-alu-instructions.s.cs +0 -47
  291. data/test/MC/Sparc/sparc-atomic-instructions.s.cs +0 -7
  292. data/test/MC/Sparc/sparc-ctrl-instructions.s.cs +0 -11
  293. data/test/MC/Sparc/sparc-fp-instructions.s.cs +0 -59
  294. data/test/MC/Sparc/sparc-mem-instructions.s.cs +0 -25
  295. data/test/MC/Sparc/sparc-vis.s.cs +0 -2
  296. data/test/MC/Sparc/sparc64-alu-instructions.s.cs +0 -13
  297. data/test/MC/Sparc/sparc64-ctrl-instructions.s.cs +0 -102
  298. data/test/MC/Sparc/sparcv8-instructions.s.cs +0 -7
  299. data/test/MC/Sparc/sparcv9-instructions.s.cs +0 -1
  300. data/test/MC/SystemZ/insn-good-z196.s.cs +0 -589
  301. data/test/MC/SystemZ/insn-good.s.cs +0 -2265
  302. data/test/MC/SystemZ/regs-good.s.cs +0 -45
  303. data/test/MC/X86/3DNow.s.cs +0 -29
  304. data/test/MC/X86/address-size.s.cs +0 -5
  305. data/test/MC/X86/avx512-encodings.s.cs +0 -12
  306. data/test/MC/X86/intel-syntax-encoding.s.cs +0 -30
  307. data/test/MC/X86/x86-32-avx.s.cs +0 -833
  308. data/test/MC/X86/x86-32-fma3.s.cs +0 -169
  309. data/test/MC/X86/x86-32-ms-inline-asm.s.cs +0 -27
  310. data/test/MC/X86/x86_64-avx-clmul-encoding.s.cs +0 -11
  311. data/test/MC/X86/x86_64-avx-encoding.s.cs +0 -1058
  312. data/test/MC/X86/x86_64-bmi-encoding.s.cs +0 -51
  313. data/test/MC/X86/x86_64-encoding.s.cs +0 -59
  314. data/test/MC/X86/x86_64-fma3-encoding.s.cs +0 -169
  315. data/test/MC/X86/x86_64-fma4-encoding.s.cs +0 -98
  316. data/test/MC/X86/x86_64-hle-encoding.s.cs +0 -3
  317. data/test/MC/X86/x86_64-imm-widths.s.cs +0 -27
  318. data/test/MC/X86/x86_64-rand-encoding.s.cs +0 -13
  319. data/test/MC/X86/x86_64-rtm-encoding.s.cs +0 -4
  320. data/test/MC/X86/x86_64-sse4a.s.cs +0 -1
  321. data/test/MC/X86/x86_64-tbm-encoding.s.cs +0 -40
  322. data/test/MC/X86/x86_64-xop-encoding.s.cs +0 -152
  323. data/test/README +0 -6
  324. data/test/test.rb +0 -205
  325. data/test/test.rb.SPEC +0 -235
  326. data/test/test_arm.rb +0 -202
  327. data/test/test_arm.rb.SPEC +0 -275
  328. data/test/test_arm64.rb +0 -150
  329. data/test/test_arm64.rb.SPEC +0 -116
  330. data/test/test_detail.rb +0 -228
  331. data/test/test_detail.rb.SPEC +0 -322
  332. data/test/test_exhaustive.rb +0 -80
  333. data/test/test_mips.rb +0 -118
  334. data/test/test_mips.rb.SPEC +0 -91
  335. data/test/test_ppc.rb +0 -137
  336. data/test/test_ppc.rb.SPEC +0 -84
  337. data/test/test_sanity.rb +0 -83
  338. data/test/test_skipdata.rb +0 -111
  339. data/test/test_skipdata.rb.SPEC +0 -58
  340. data/test/test_sparc.rb +0 -113
  341. data/test/test_sparc.rb.SPEC +0 -116
  342. data/test/test_sysz.rb +0 -111
  343. data/test/test_sysz.rb.SPEC +0 -61
  344. data/test/test_x86.rb +0 -189
  345. data/test/test_x86.rb.SPEC +0 -579
  346. data/test/test_xcore.rb +0 -100
  347. data/test/test_xcore.rb.SPEC +0 -75
@@ -1,82 +0,0 @@
1
- # CS_ARCH_ARM, CS_MODE_ARM, None
2
- 0xa0,0x08,0x41,0xf3 = vsub.i8 d16, d17, d16
3
- 0xa0,0x08,0x51,0xf3 = vsub.i16 d16, d17, d16
4
- 0xa0,0x08,0x61,0xf3 = vsub.i32 d16, d17, d16
5
- 0xa0,0x08,0x71,0xf3 = vsub.i64 d16, d17, d16
6
- 0xa1,0x0d,0x60,0xf2 = vsub.f32 d16, d16, d17
7
- 0xe2,0x08,0x40,0xf3 = vsub.i8 q8, q8, q9
8
- 0xe2,0x08,0x50,0xf3 = vsub.i16 q8, q8, q9
9
- 0xe2,0x08,0x60,0xf3 = vsub.i32 q8, q8, q9
10
- 0xe2,0x08,0x70,0xf3 = vsub.i64 q8, q8, q9
11
- 0xe2,0x0d,0x60,0xf2 = vsub.f32 q8, q8, q9
12
- 0x25,0xd8,0x0d,0xf3 = vsub.i8 d13, d13, d21
13
- 0x26,0xe8,0x1e,0xf3 = vsub.i16 d14, d14, d22
14
- 0x27,0xf8,0x2f,0xf3 = vsub.i32 d15, d15, d23
15
- 0xa8,0x08,0x70,0xf3 = vsub.i64 d16, d16, d24
16
- 0xa9,0x1d,0x61,0xf2 = vsub.f32 d17, d17, d25
17
- 0x64,0x28,0x02,0xf3 = vsub.i8 q1, q1, q10
18
- 0x62,0x48,0x14,0xf3 = vsub.i16 q2, q2, q9
19
- 0x60,0x68,0x26,0xf3 = vsub.i32 q3, q3, q8
20
- 0x4e,0x88,0x38,0xf3 = vsub.i64 q4, q4, q7
21
- 0x4c,0xad,0x2a,0xf2 = vsub.f32 q5, q5, q6
22
- 0xa0,0x02,0xc1,0xf2 = vsubl.s8 q8, d17, d16
23
- 0xa0,0x02,0xd1,0xf2 = vsubl.s16 q8, d17, d16
24
- 0xa0,0x02,0xe1,0xf2 = vsubl.s32 q8, d17, d16
25
- 0xa0,0x02,0xc1,0xf3 = vsubl.u8 q8, d17, d16
26
- 0xa0,0x02,0xd1,0xf3 = vsubl.u16 q8, d17, d16
27
- 0xa0,0x02,0xe1,0xf3 = vsubl.u32 q8, d17, d16
28
- 0xa2,0x03,0xc0,0xf2 = vsubw.s8 q8, q8, d18
29
- 0xa2,0x03,0xd0,0xf2 = vsubw.s16 q8, q8, d18
30
- 0xa2,0x03,0xe0,0xf2 = vsubw.s32 q8, q8, d18
31
- 0xa2,0x03,0xc0,0xf3 = vsubw.u8 q8, q8, d18
32
- 0xa2,0x03,0xd0,0xf3 = vsubw.u16 q8, q8, d18
33
- 0xa2,0x03,0xe0,0xf3 = vsubw.u32 q8, q8, d18
34
- 0xa1,0x02,0x40,0xf2 = vhsub.s8 d16, d16, d17
35
- 0xa1,0x02,0x50,0xf2 = vhsub.s16 d16, d16, d17
36
- 0xa1,0x02,0x60,0xf2 = vhsub.s32 d16, d16, d17
37
- 0xa1,0x02,0x40,0xf3 = vhsub.u8 d16, d16, d17
38
- 0xa1,0x02,0x50,0xf3 = vhsub.u16 d16, d16, d17
39
- 0xa1,0x02,0x60,0xf3 = vhsub.u32 d16, d16, d17
40
- 0xe2,0x02,0x40,0xf2 = vhsub.s8 q8, q8, q9
41
- 0xe2,0x02,0x50,0xf2 = vhsub.s16 q8, q8, q9
42
- 0xe2,0x02,0x60,0xf2 = vhsub.s32 q8, q8, q9
43
- 0xb1,0x02,0x40,0xf2 = vqsub.s8 d16, d16, d17
44
- 0xb1,0x02,0x50,0xf2 = vqsub.s16 d16, d16, d17
45
- 0xb1,0x02,0x60,0xf2 = vqsub.s32 d16, d16, d17
46
- 0xb1,0x02,0x70,0xf2 = vqsub.s64 d16, d16, d17
47
- 0xb1,0x02,0x40,0xf3 = vqsub.u8 d16, d16, d17
48
- 0xb1,0x02,0x50,0xf3 = vqsub.u16 d16, d16, d17
49
- 0xb1,0x02,0x60,0xf3 = vqsub.u32 d16, d16, d17
50
- 0xb1,0x02,0x70,0xf3 = vqsub.u64 d16, d16, d17
51
- 0xf2,0x02,0x40,0xf2 = vqsub.s8 q8, q8, q9
52
- 0xf2,0x02,0x50,0xf2 = vqsub.s16 q8, q8, q9
53
- 0xf2,0x02,0x60,0xf2 = vqsub.s32 q8, q8, q9
54
- 0xf2,0x02,0x70,0xf2 = vqsub.s64 q8, q8, q9
55
- 0xf2,0x02,0x40,0xf3 = vqsub.u8 q8, q8, q9
56
- 0xf2,0x02,0x50,0xf3 = vqsub.u16 q8, q8, q9
57
- 0xf2,0x02,0x60,0xf3 = vqsub.u32 q8, q8, q9
58
- 0xf2,0x02,0x70,0xf3 = vqsub.u64 q8, q8, q9
59
- 0xa2,0x06,0xc0,0xf2 = vsubhn.i16 d16, q8, q9
60
- 0xa2,0x06,0xd0,0xf2 = vsubhn.i32 d16, q8, q9
61
- 0xa2,0x06,0xe0,0xf2 = vsubhn.i64 d16, q8, q9
62
- 0xa2,0x06,0xc0,0xf3 = vrsubhn.i16 d16, q8, q9
63
- 0xa2,0x06,0xd0,0xf3 = vrsubhn.i32 d16, q8, q9
64
- 0xa2,0x06,0xe0,0xf3 = vrsubhn.i64 d16, q8, q9
65
- 0x28,0xb2,0x0b,0xf2 = vhsub.s8 d11, d11, d24
66
- 0x27,0xc2,0x1c,0xf2 = vhsub.s16 d12, d12, d23
67
- 0x26,0xd2,0x2d,0xf2 = vhsub.s32 d13, d13, d22
68
- 0x25,0xe2,0x0e,0xf3 = vhsub.u8 d14, d14, d21
69
- 0x24,0xf2,0x1f,0xf3 = vhsub.u16 d15, d15, d20
70
- 0xa3,0x02,0x60,0xf3 = vhsub.u32 d16, d16, d19
71
- 0x68,0x22,0x02,0xf2 = vhsub.s8 q1, q1, q12
72
- 0x66,0x42,0x14,0xf2 = vhsub.s16 q2, q2, q11
73
- 0x64,0x62,0x26,0xf2 = vhsub.s32 q3, q3, q10
74
- 0x62,0x82,0x08,0xf3 = vhsub.u8 q4, q4, q9
75
- 0x60,0xa2,0x1a,0xf3 = vhsub.u16 q5, q5, q8
76
- 0x4e,0xc2,0x2c,0xf3 = vhsub.u32 q6, q6, q7
77
- 0x05,0xc3,0x8c,0xf2 = vsubw.s8 q6, q6, d5
78
- 0x01,0xe3,0x9e,0xf2 = vsubw.s16 q7, q7, d1
79
- 0x82,0x03,0xe0,0xf2 = vsubw.s32 q8, q8, d2
80
- 0x05,0xc3,0x8c,0xf3 = vsubw.u8 q6, q6, d5
81
- 0x01,0xe3,0x9e,0xf3 = vsubw.u16 q7, q7, d1
82
- 0x82,0x03,0xe0,0xf3 = vsubw.u32 q8, q8, d2
@@ -1,9 +0,0 @@
1
- # CS_ARCH_ARM, CS_MODE_ARM, None
2
- 0xa0,0x08,0xf1,0xf3 = vtbl.8 d16, {d17}, d16
3
- 0xa2,0x09,0xf0,0xf3 = vtbl.8 d16, {d16, d17}, d18
4
- 0xa4,0x0a,0xf0,0xf3 = vtbl.8 d16, {d16, d17, d18}, d20
5
- 0xa4,0x0b,0xf0,0xf3 = vtbl.8 d16, {d16, d17, d18, d19}, d20
6
- 0xe1,0x28,0xf0,0xf3 = vtbx.8 d18, {d16}, d17
7
- 0xe2,0x39,0xf0,0xf3 = vtbx.8 d19, {d16, d17}, d18
8
- 0xe5,0x4a,0xf0,0xf3 = vtbx.8 d20, {d16, d17, d18}, d21
9
- 0xe5,0x4b,0xf0,0xf3 = vtbx.8 d20, {d16, d17, d18, d19}, d21
@@ -1,38 +0,0 @@
1
- # CS_ARCH_ARM, CS_MODE_ARM+CS_MODE_V8, None
2
- 0x11,0x4f,0x05,0xf3 = vmaxnm.f32 d4, d5, d1
3
- 0x5c,0x4f,0x08,0xf3 = vmaxnm.f32 q2, q4, q6
4
- 0x3e,0x5f,0x24,0xf3 = vminnm.f32 d5, d4, d30
5
- 0xd4,0x0f,0x2a,0xf3 = vminnm.f32 q0, q13, q2
6
- 0x06,0x40,0xbb,0xf3 = vcvta.s32.f32 d4, d6
7
- 0x8a,0xc0,0xbb,0xf3 = vcvta.u32.f32 d12, d10
8
- 0x4c,0x80,0xbb,0xf3 = vcvta.s32.f32 q4, q6
9
- 0xe4,0x80,0xbb,0xf3 = vcvta.u32.f32 q4, q10
10
- 0x2e,0x13,0xbb,0xf3 = vcvtm.s32.f32 d1, d30
11
- 0x8a,0xc3,0xbb,0xf3 = vcvtm.u32.f32 d12, d10
12
- 0x64,0x23,0xbb,0xf3 = vcvtm.s32.f32 q1, q10
13
- 0xc2,0xa3,0xfb,0xf3 = vcvtm.u32.f32 q13, q1
14
- 0x21,0xf1,0xbb,0xf3 = vcvtn.s32.f32 d15, d17
15
- 0x83,0x51,0xbb,0xf3 = vcvtn.u32.f32 d5, d3
16
- 0x60,0x61,0xbb,0xf3 = vcvtn.s32.f32 q3, q8
17
- 0xc6,0xa1,0xbb,0xf3 = vcvtn.u32.f32 q5, q3
18
- 0x25,0xb2,0xbb,0xf3 = vcvtp.s32.f32 d11, d21
19
- 0xa7,0xe2,0xbb,0xf3 = vcvtp.u32.f32 d14, d23
20
- 0x6e,0x82,0xbb,0xf3 = vcvtp.s32.f32 q4, q15
21
- 0xe0,0x22,0xfb,0xf3 = vcvtp.u32.f32 q9, q8
22
- 0x00,0x34,0xba,0xf3 = vrintn.f32 d3, d0
23
- 0x48,0x24,0xba,0xf3 = vrintn.f32 q1, q4
24
- 0x8c,0x54,0xba,0xf3 = vrintx.f32 d5, d12
25
- 0xc6,0x04,0xba,0xf3 = vrintx.f32 q0, q3
26
- 0x00,0x35,0xba,0xf3 = vrinta.f32 d3, d0
27
- 0x44,0x05,0xfa,0xf3 = vrinta.f32 q8, q2
28
- 0xa2,0xc5,0xba,0xf3 = vrintz.f32 d12, d18
29
- 0xc8,0x25,0xfa,0xf3 = vrintz.f32 q9, q4
30
- 0x80,0x36,0xba,0xf3 = vrintm.f32 d3, d0
31
- 0xc8,0x26,0xba,0xf3 = vrintm.f32 q1, q4
32
- 0x80,0x37,0xba,0xf3 = vrintp.f32 d3, d0
33
- 0xc8,0x27,0xba,0xf3 = vrintp.f32 q1, q4
34
- 0x00,0x34,0xba,0xf3 = vrintn.f32 d3, d0
35
- 0xc6,0x04,0xba,0xf3 = vrintx.f32 q0, q3
36
- 0x00,0x35,0xba,0xf3 = vrinta.f32 d3, d0
37
- 0xc8,0x25,0xfa,0xf3 = vrintz.f32 q9, q4
38
- 0xc8,0x27,0xba,0xf3 = vrintp.f32 q1, q4
@@ -1,213 +0,0 @@
1
- # CS_ARCH_ARM, CS_MODE_ARM, None
2
- 0x1f,0x07,0x60,0xf4 = vld1.8 {d16}, [r0:64]
3
- 0x4f,0x07,0x60,0xf4 = vld1.16 {d16}, [r0]
4
- 0x8f,0x07,0x60,0xf4 = vld1.32 {d16}, [r0]
5
- 0xcf,0x07,0x60,0xf4 = vld1.64 {d16}, [r0]
6
- 0x1f,0x0a,0x60,0xf4 = vld1.8 {d16, d17}, [r0:64]
7
- 0x6f,0x0a,0x60,0xf4 = vld1.16 {d16, d17}, [r0:128]
8
- 0x8f,0x0a,0x60,0xf4 = vld1.32 {d16, d17}, [r0]
9
- 0xcf,0x0a,0x60,0xf4 = vld1.64 {d16, d17}, [r0]
10
- 0x0f,0x16,0x23,0xf4 = vld1.8 {d1, d2, d3}, [r3]
11
- 0x5f,0x46,0x23,0xf4 = vld1.16 {d4, d5, d6}, [r3:64]
12
- 0x8f,0x56,0x23,0xf4 = vld1.32 {d5, d6, d7}, [r3]
13
- 0xdf,0x66,0x23,0xf4 = vld1.64 {d6, d7, d8}, [r3:64]
14
- 0x0f,0x12,0x23,0xf4 = vld1.8 {d1, d2, d3, d4}, [r3]
15
- 0x5f,0x42,0x23,0xf4 = vld1.16 {d4, d5, d6, d7}, [r3:64]
16
- 0x8f,0x52,0x23,0xf4 = vld1.32 {d5, d6, d7, d8}, [r3]
17
- 0xdf,0x62,0x23,0xf4 = vld1.64 {d6, d7, d8, d9}, [r3:64]
18
- 0x1d,0x07,0x60,0xf4 = vld1.8 {d16}, [r0:64]!
19
- 0x4d,0x07,0x60,0xf4 = vld1.16 {d16}, [r0]!
20
- 0x8d,0x07,0x60,0xf4 = vld1.32 {d16}, [r0]!
21
- 0xcd,0x07,0x60,0xf4 = vld1.64 {d16}, [r0]!
22
- 0x1d,0x0a,0x60,0xf4 = vld1.8 {d16, d17}, [r0:64]!
23
- 0x6d,0x0a,0x60,0xf4 = vld1.16 {d16, d17}, [r0:128]!
24
- 0x8d,0x0a,0x60,0xf4 = vld1.32 {d16, d17}, [r0]!
25
- 0xcd,0x0a,0x60,0xf4 = vld1.64 {d16, d17}, [r0]!
26
- 0x15,0x07,0x60,0xf4 = vld1.8 {d16}, [r0:64], r5
27
- 0x45,0x07,0x60,0xf4 = vld1.16 {d16}, [r0], r5
28
- 0x85,0x07,0x60,0xf4 = vld1.32 {d16}, [r0], r5
29
- 0xc5,0x07,0x60,0xf4 = vld1.64 {d16}, [r0], r5
30
- 0x15,0x0a,0x60,0xf4 = vld1.8 {d16, d17}, [r0:64], r5
31
- 0x65,0x0a,0x60,0xf4 = vld1.16 {d16, d17}, [r0:128], r5
32
- 0x85,0x0a,0x60,0xf4 = vld1.32 {d16, d17}, [r0], r5
33
- 0xc5,0x0a,0x60,0xf4 = vld1.64 {d16, d17}, [r0], r5
34
- 0x0d,0x16,0x23,0xf4 = vld1.8 {d1, d2, d3}, [r3]!
35
- 0x5d,0x46,0x23,0xf4 = vld1.16 {d4, d5, d6}, [r3:64]!
36
- 0x8d,0x56,0x23,0xf4 = vld1.32 {d5, d6, d7}, [r3]!
37
- 0xdd,0x66,0x23,0xf4 = vld1.64 {d6, d7, d8}, [r3:64]!
38
- 0x06,0x16,0x23,0xf4 = vld1.8 {d1, d2, d3}, [r3], r6
39
- 0x56,0x46,0x23,0xf4 = vld1.16 {d4, d5, d6}, [r3:64], r6
40
- 0x86,0x56,0x23,0xf4 = vld1.32 {d5, d6, d7}, [r3], r6
41
- 0xd6,0x66,0x23,0xf4 = vld1.64 {d6, d7, d8}, [r3:64], r6
42
- 0x0d,0x12,0x23,0xf4 = vld1.8 {d1, d2, d3, d4}, [r3]!
43
- 0x5d,0x42,0x23,0xf4 = vld1.16 {d4, d5, d6, d7}, [r3:64]!
44
- 0x8d,0x52,0x23,0xf4 = vld1.32 {d5, d6, d7, d8}, [r3]!
45
- 0xdd,0x62,0x23,0xf4 = vld1.64 {d6, d7, d8, d9}, [r3:64]!
46
- 0x08,0x12,0x23,0xf4 = vld1.8 {d1, d2, d3, d4}, [r3], r8
47
- 0x58,0x42,0x23,0xf4 = vld1.16 {d4, d5, d6, d7}, [r3:64], r8
48
- 0x88,0x52,0x23,0xf4 = vld1.32 {d5, d6, d7, d8}, [r3], r8
49
- 0xd8,0x62,0x23,0xf4 = vld1.64 {d6, d7, d8, d9}, [r3:64], r8
50
- 0x1f,0x08,0x60,0xf4 = vld2.8 {d16, d17}, [r0:64]
51
- 0x6f,0x08,0x60,0xf4 = vld2.16 {d16, d17}, [r0:128]
52
- 0x8f,0x08,0x60,0xf4 = vld2.32 {d16, d17}, [r0]
53
- 0x1f,0x03,0x60,0xf4 = vld2.8 {d16, d17, d18, d19}, [r0:64]
54
- 0x6f,0x03,0x60,0xf4 = vld2.16 {d16, d17, d18, d19}, [r0:128]
55
- 0xbf,0x03,0x60,0xf4 = vld2.32 {d16, d17, d18, d19}, [r0:256]
56
- 0x1d,0x38,0x60,0xf4 = vld2.8 {d19, d20}, [r0:64]!
57
- 0x6d,0x08,0x60,0xf4 = vld2.16 {d16, d17}, [r0:128]!
58
- 0x8d,0x48,0x60,0xf4 = vld2.32 {d20, d21}, [r0]!
59
- 0x1d,0x43,0x20,0xf4 = vld2.8 {d4, d5, d6, d7}, [r0:64]!
60
- 0x6d,0x13,0x20,0xf4 = vld2.16 {d1, d2, d3, d4}, [r0:128]!
61
- 0xbd,0xe3,0x20,0xf4 = vld2.32 {d14, d15, d16, d17}, [r0:256]!
62
- 0x16,0x38,0x60,0xf4 = vld2.8 {d19, d20}, [r0:64], r6
63
- 0x66,0x08,0x60,0xf4 = vld2.16 {d16, d17}, [r0:128], r6
64
- 0x86,0x48,0x60,0xf4 = vld2.32 {d20, d21}, [r0], r6
65
- 0x16,0x43,0x20,0xf4 = vld2.8 {d4, d5, d6, d7}, [r0:64], r6
66
- 0x66,0x13,0x20,0xf4 = vld2.16 {d1, d2, d3, d4}, [r0:128], r6
67
- 0xb6,0xe3,0x20,0xf4 = vld2.32 {d14, d15, d16, d17}, [r0:256], r6
68
- 0x0f,0x04,0x61,0xf4 = vld3.8 {d16, d17, d18}, [r1]
69
- 0x4f,0x64,0x22,0xf4 = vld3.16 {d6, d7, d8}, [r2]
70
- 0x8f,0x14,0x23,0xf4 = vld3.32 {d1, d2, d3}, [r3]
71
- 0x1f,0x05,0x60,0xf4 = vld3.8 {d16, d18, d20}, [r0:64]
72
- 0x4f,0xb5,0x64,0xf4 = vld3.16 {d27, d29, d31}, [r4]
73
- 0x8f,0x65,0x25,0xf4 = vld3.32 {d6, d8, d10}, [r5]
74
- 0x01,0xc4,0x26,0xf4 = vld3.8 {d12, d13, d14}, [r6], r1
75
- 0x42,0xb4,0x27,0xf4 = vld3.16 {d11, d12, d13}, [r7], r2
76
- 0x83,0x24,0x28,0xf4 = vld3.32 {d2, d3, d4}, [r8], r3
77
- 0x04,0x45,0x29,0xf4 = vld3.8 {d4, d6, d8}, [r9], r4
78
- 0x44,0xe5,0x29,0xf4 = vld3.16 {d14, d16, d18}, [r9], r4
79
- 0x85,0x05,0x6a,0xf4 = vld3.32 {d16, d18, d20}, [r10], r5
80
- 0x0d,0x64,0x28,0xf4 = vld3.8 {d6, d7, d8}, [r8]!
81
- 0x4d,0x94,0x27,0xf4 = vld3.16 {d9, d10, d11}, [r7]!
82
- 0x8d,0x14,0x26,0xf4 = vld3.32 {d1, d2, d3}, [r6]!
83
- 0x1d,0x05,0x60,0xf4 = vld3.8 {d16, d18, d20}, [r0:64]!
84
- 0x4d,0x45,0x65,0xf4 = vld3.16 {d20, d22, d24}, [r5]!
85
- 0x8d,0x55,0x24,0xf4 = vld3.32 {d5, d7, d9}, [r4]!
86
- 0x1f,0x00,0x61,0xf4 = vld4.8 {d16, d17, d18, d19}, [r1:64]
87
- 0x6f,0x00,0x62,0xf4 = vld4.16 {d16, d17, d18, d19}, [r2:128]
88
- 0xbf,0x00,0x63,0xf4 = vld4.32 {d16, d17, d18, d19}, [r3:256]
89
- 0x3f,0x11,0x65,0xf4 = vld4.8 {d17, d19, d21, d23}, [r5:256]
90
- 0x4f,0x11,0x67,0xf4 = vld4.16 {d17, d19, d21, d23}, [r7]
91
- 0x8f,0x01,0x68,0xf4 = vld4.32 {d16, d18, d20, d22}, [r8]
92
- 0x1d,0x00,0x61,0xf4 = vld4.8 {d16, d17, d18, d19}, [r1:64]!
93
- 0x6d,0x00,0x62,0xf4 = vld4.16 {d16, d17, d18, d19}, [r2:128]!
94
- 0xbd,0x00,0x63,0xf4 = vld4.32 {d16, d17, d18, d19}, [r3:256]!
95
- 0x3d,0x11,0x65,0xf4 = vld4.8 {d17, d19, d21, d23}, [r5:256]!
96
- 0x4d,0x11,0x67,0xf4 = vld4.16 {d17, d19, d21, d23}, [r7]!
97
- 0x8d,0x01,0x68,0xf4 = vld4.32 {d16, d18, d20, d22}, [r8]!
98
- 0x18,0x00,0x61,0xf4 = vld4.8 {d16, d17, d18, d19}, [r1:64], r8
99
- 0x47,0x00,0x62,0xf4 = vld4.16 {d16, d17, d18, d19}, [r2], r7
100
- 0x95,0x00,0x63,0xf4 = vld4.32 {d16, d17, d18, d19}, [r3:64], r5
101
- 0x32,0x01,0x64,0xf4 = vld4.8 {d16, d18, d20, d22}, [r4:256], r2
102
- 0x43,0x01,0x66,0xf4 = vld4.16 {d16, d18, d20, d22}, [r6], r3
103
- 0x84,0x11,0x69,0xf4 = vld4.32 {d17, d19, d21, d23}, [r9], r4
104
- 0x0f,0x4c,0xa1,0xf4 = vld1.8 {d4[]}, [r1]
105
- 0x0d,0x4c,0xa1,0xf4 = vld1.8 {d4[]}, [r1]!
106
- 0x03,0x4c,0xa1,0xf4 = vld1.8 {d4[]}, [r1], r3
107
- 0x2f,0x4c,0xa1,0xf4 = vld1.8 {d4[], d5[]}, [r1]
108
- 0x2d,0x4c,0xa1,0xf4 = vld1.8 {d4[], d5[]}, [r1]!
109
- 0x23,0x4c,0xa1,0xf4 = vld1.8 {d4[], d5[]}, [r1], r3
110
- 0x6f,0x00,0xe0,0xf4 = vld1.8 {d16[3]}, [r0]
111
- 0x9f,0x04,0xe0,0xf4 = vld1.16 {d16[2]}, [r0:16]
112
- 0xbf,0x08,0xe0,0xf4 = vld1.32 {d16[1]}, [r0:32]
113
- 0xcd,0xc0,0xa2,0xf4 = vld1.8 {d12[6]}, [r2]!
114
- 0xc2,0xc0,0xa2,0xf4 = vld1.8 {d12[6]}, [r2], r2
115
- 0xcd,0xc4,0xa2,0xf4 = vld1.16 {d12[3]}, [r2]!
116
- 0x82,0xc4,0xa2,0xf4 = vld1.16 {d12[2]}, [r2], r2
117
- 0x3f,0x01,0xe0,0xf4 = vld2.8 {d16[1], d17[1]}, [r0:16]
118
- 0x5f,0x05,0xe0,0xf4 = vld2.16 {d16[1], d17[1]}, [r0:32]
119
- 0x8f,0x09,0xe0,0xf4 = vld2.32 {d16[1], d17[1]}, [r0]
120
- 0x6f,0x15,0xe0,0xf4 = vld2.16 {d17[1], d19[1]}, [r0]
121
- 0x5f,0x19,0xe0,0xf4 = vld2.32 {d17[0], d19[0]}, [r0:64]
122
- 0x5d,0x19,0xe0,0xf4 = vld2.32 {d17[0], d19[0]}, [r0:64]!
123
- 0x83,0x21,0xa2,0xf4 = vld2.8 {d2[4], d3[4]}, [r2], r3
124
- 0x8d,0x21,0xa2,0xf4 = vld2.8 {d2[4], d3[4]}, [r2]!
125
- 0x8f,0x21,0xa2,0xf4 = vld2.8 {d2[4], d3[4]}, [r2]
126
- 0x8f,0x6d,0xe1,0xf4 = vld2.32 {d22[], d23[]}, [r1]
127
- 0xaf,0x6d,0xe1,0xf4 = vld2.32 {d22[], d24[]}, [r1]
128
- 0x8d,0xad,0xa3,0xf4 = vld2.32 {d10[], d11[]}, [r3]!
129
- 0xad,0xed,0xa4,0xf4 = vld2.32 {d14[], d16[]}, [r4]!
130
- 0x84,0x6d,0xe5,0xf4 = vld2.32 {d22[], d23[]}, [r5], r4
131
- 0xa4,0x6d,0xe6,0xf4 = vld2.32 {d22[], d24[]}, [r6], r4
132
- 0x2f,0x02,0xe1,0xf4 = vld3.8 {d16[1], d17[1], d18[1]}, [r1]
133
- 0x4f,0x66,0xa2,0xf4 = vld3.16 {d6[1], d7[1], d8[1]}, [r2]
134
- 0x8f,0x1a,0xa3,0xf4 = vld3.32 {d1[1], d2[1], d3[1]}, [r3]
135
- 0xaf,0xb6,0xe4,0xf4 = vld3.16 {d27[2], d29[2], d31[2]}, [r4]
136
- 0x4f,0x6a,0xa5,0xf4 = vld3.32 {d6[0], d8[0], d10[0]}, [r5]
137
- 0x61,0xc2,0xa6,0xf4 = vld3.8 {d12[3], d13[3], d14[3]}, [r6], r1
138
- 0x82,0xb6,0xa7,0xf4 = vld3.16 {d11[2], d12[2], d13[2]}, [r7], r2
139
- 0x83,0x2a,0xa8,0xf4 = vld3.32 {d2[1], d3[1], d4[1]}, [r8], r3
140
- 0xa4,0xe6,0xa9,0xf4 = vld3.16 {d14[2], d16[2], d18[2]}, [r9], r4
141
- 0x45,0x0a,0xea,0xf4 = vld3.32 {d16[0], d18[0], d20[0]}, [r10], r5
142
- 0xcd,0x62,0xa8,0xf4 = vld3.8 {d6[6], d7[6], d8[6]}, [r8]!
143
- 0x8d,0x96,0xa7,0xf4 = vld3.16 {d9[2], d10[2], d11[2]}, [r7]!
144
- 0x8d,0x1a,0xa6,0xf4 = vld3.32 {d1[1], d2[1], d3[1]}, [r6]!
145
- 0xad,0x46,0xe5,0xf4 = vld3.16 {d20[2], d21[2], d22[2]}, [r5]!
146
- 0x4d,0x5a,0xa4,0xf4 = vld3.32 {d5[0], d7[0], d9[0]}, [r4]!
147
- 0x0f,0x0e,0xe1,0xf4 = vld3.8 {d16[], d17[], d18[]}, [r1]
148
- 0x4f,0x0e,0xe2,0xf4 = vld3.16 {d16[], d17[], d18[]}, [r2]
149
- 0x8f,0x0e,0xe3,0xf4 = vld3.32 {d16[], d17[], d18[]}, [r3]
150
- 0x2f,0x1e,0xe7,0xf4 = vld3.8 {d17[], d19[], d21[]}, [r7]
151
- 0x6f,0x1e,0xe7,0xf4 = vld3.16 {d17[], d19[], d21[]}, [r7]
152
- 0xaf,0x0e,0xe8,0xf4 = vld3.32 {d16[], d18[], d20[]}, [r8]
153
- 0x0d,0x0e,0xe1,0xf4 = vld3.8 {d16[], d17[], d18[]}, [r1]!
154
- 0x4d,0x0e,0xe2,0xf4 = vld3.16 {d16[], d17[], d18[]}, [r2]!
155
- 0x8d,0x0e,0xe3,0xf4 = vld3.32 {d16[], d17[], d18[]}, [r3]!
156
- 0x2d,0x1e,0xe7,0xf4 = vld3.8 {d17[], d18[], d19[]}, [r7]!
157
- 0x6d,0x1e,0xe7,0xf4 = vld3.16 {d17[], d18[], d19[]}, [r7]!
158
- 0xad,0x0e,0xe8,0xf4 = vld3.32 {d16[], d18[], d20[]}, [r8]!
159
- 0x08,0x0e,0xe1,0xf4 = vld3.8 {d16[], d17[], d18[]}, [r1], r8
160
- 0x47,0x0e,0xe2,0xf4 = vld3.16 {d16[], d17[], d18[]}, [r2], r7
161
- 0x85,0x0e,0xe3,0xf4 = vld3.32 {d16[], d17[], d18[]}, [r3], r5
162
- 0x23,0x0e,0xe6,0xf4 = vld3.8 {d16[], d18[], d20[]}, [r6], r3
163
- 0x63,0x0e,0xe6,0xf4 = vld3.16 {d16[], d18[], d20[]}, [r6], r3
164
- 0xa4,0x1e,0xe9,0xf4 = vld3.32 {d17[], d19[], d21[]}, [r9], r4
165
- 0x2f,0x03,0xe1,0xf4 = vld4.8 {d16[1], d17[1], d18[1], d19[1]}, [r1]
166
- 0x4f,0x07,0xe2,0xf4 = vld4.16 {d16[1], d17[1], d18[1], d19[1]}, [r2]
167
- 0x8f,0x0b,0xe3,0xf4 = vld4.32 {d16[1], d17[1], d18[1], d19[1]}, [r3]
168
- 0x6f,0x17,0xe7,0xf4 = vld4.16 {d17[1], d19[1], d21[1], d23[1]}, [r7]
169
- 0xcf,0x0b,0xe8,0xf4 = vld4.32 {d16[1], d18[1], d20[1], d22[1]}, [r8]
170
- 0x3d,0x03,0xe1,0xf4 = vld4.8 {d16[1], d17[1], d18[1], d19[1]}, [r1:32]!
171
- 0x5d,0x07,0xe2,0xf4 = vld4.16 {d16[1], d17[1], d18[1], d19[1]}, [r2:64]!
172
- 0xad,0x0b,0xe3,0xf4 = vld4.32 {d16[1], d17[1], d18[1], d19[1]}, [r3:128]!
173
- 0x6d,0x17,0xe7,0xf4 = vld4.16 {d17[1], d18[1], d19[1], d20[1]}, [r7]!
174
- 0xcd,0x0b,0xe8,0xf4 = vld4.32 {d16[1], d18[1], d20[1], d22[1]}, [r8]!
175
- 0x38,0x03,0xe1,0xf4 = vld4.8 {d16[1], d17[1], d18[1], d19[1]}, [r1:32], r8
176
- 0x47,0x07,0xe2,0xf4 = vld4.16 {d16[1], d17[1], d18[1], d19[1]}, [r2], r7
177
- 0x95,0x0b,0xe3,0xf4 = vld4.32 {d16[1], d17[1], d18[1], d19[1]}, [r3:64], r5
178
- 0x63,0x07,0xe6,0xf4 = vld4.16 {d16[1], d18[1], d20[1], d22[1]}, [r6], r3
179
- 0xc4,0x1b,0xe9,0xf4 = vld4.32 {d17[1], d19[1], d21[1], d23[1]}, [r9], r4
180
- 0x0f,0x0f,0xe1,0xf4 = vld4.8 {d16[], d17[], d18[], d19[]}, [r1]
181
- 0x4f,0x0f,0xe2,0xf4 = vld4.16 {d16[], d17[], d18[], d19[]}, [r2]
182
- 0x8f,0x0f,0xe3,0xf4 = vld4.32 {d16[], d17[], d18[], d19[]}, [r3]
183
- 0x2f,0x1f,0xe7,0xf4 = vld4.8 {d17[], d19[], d21[], d23[]}, [r7]
184
- 0x6f,0x1f,0xe7,0xf4 = vld4.16 {d17[], d19[], d21[], d23[]}, [r7]
185
- 0xaf,0x0f,0xe8,0xf4 = vld4.32 {d16[], d18[], d20[], d22[]}, [r8]
186
- 0x0d,0x0f,0xe1,0xf4 = vld4.8 {d16[], d17[], d18[], d19[]}, [r1]!
187
- 0x4d,0x0f,0xe2,0xf4 = vld4.16 {d16[], d17[], d18[], d19[]}, [r2]!
188
- 0x8d,0x0f,0xe3,0xf4 = vld4.32 {d16[], d17[], d18[], d19[]}, [r3]!
189
- 0x2d,0x1f,0xe7,0xf4 = vld4.8 {d17[], d18[], d19[], d20[]}, [r7]!
190
- 0x6d,0x1f,0xe7,0xf4 = vld4.16 {d17[], d18[], d19[], d20[]}, [r7]!
191
- 0xad,0x0f,0xe8,0xf4 = vld4.32 {d16[], d18[], d20[], d22[]}, [r8]!
192
- 0x08,0x0f,0xe1,0xf4 = vld4.8 {d16[], d17[], d18[], d19[]}, [r1], r8
193
- 0x47,0x0f,0xe2,0xf4 = vld4.16 {d16[], d17[], d18[], d19[]}, [r2], r7
194
- 0x85,0x0f,0xe3,0xf4 = vld4.32 {d16[], d17[], d18[], d19[]}, [r3], r5
195
- 0x23,0x0f,0xe6,0xf4 = vld4.8 {d16[], d18[], d20[], d22[]}, [r6], r3
196
- 0x63,0x0f,0xe6,0xf4 = vld4.16 {d16[], d18[], d20[], d22[]}, [r6], r3
197
- 0xa4,0x1f,0xe9,0xf4 = vld4.32 {d17[], d19[], d21[], d23[]}, [r9], r4
198
- 0x0f,0x6a,0x29,0xf4 = vld1.8 {d6, d7}, [r9]
199
- 0x0f,0x62,0x29,0xf4 = vld1.8 {d6, d7, d8, d9}, [r9]
200
- 0x0f,0x27,0x22,0xf4 = vld1.8 {d2}, [r2]
201
- 0x0f,0x27,0x22,0xf4 = vld1.8 {d2}, [r2]
202
- 0x0f,0x27,0x22,0xf4 = vld1.8 {d2}, [r2]
203
- 0x0f,0x4a,0x22,0xf4 = vld1.8 {d4, d5}, [r2]
204
- 0x0f,0x4a,0x22,0xf4 = vld1.8 {d4, d5}, [r2]
205
- 0x0f,0x4a,0x22,0xf4 = vld1.8 {d4, d5}, [r2]
206
- 0x8f,0x4a,0x22,0xf4 = vld1.32 {d4, d5}, [r2]
207
- 0x0f,0x26,0x22,0xf4 = vld1.8 {d2, d3, d4}, [r2]
208
- 0x8f,0x26,0x22,0xf4 = vld1.32 {d2, d3, d4}, [r2]
209
- 0xcf,0x26,0x22,0xf4 = vld1.64 {d2, d3, d4}, [r2]
210
- 0xed,0x22,0x22,0xf4 = vld1.64 {d2, d3, d4, d5}, [r2:128]!
211
- 0xed,0x22,0x22,0xf4 = vld1.64 {d2, d3, d4, d5}, [r2:128]!
212
- 0x1f,0x08,0x60,0xf4 = vld2.8 {d16, d17}, [r0:64]
213
- 0x6f,0x08,0x60,0xf4 = vld2.16 {d16, d17}, [r0:128]
@@ -1,120 +0,0 @@
1
- # CS_ARCH_ARM, CS_MODE_ARM, None
2
- 0x1f,0x07,0x40,0xf4 = vst1.8 {d16}, [r0:64]
3
- 0x4f,0x07,0x40,0xf4 = vst1.16 {d16}, [r0]
4
- 0x8f,0x07,0x40,0xf4 = vst1.32 {d16}, [r0]
5
- 0xcf,0x07,0x40,0xf4 = vst1.64 {d16}, [r0]
6
- 0x1f,0x0a,0x40,0xf4 = vst1.8 {d16, d17}, [r0:64]
7
- 0x6f,0x0a,0x40,0xf4 = vst1.16 {d16, d17}, [r0:128]
8
- 0x8f,0x0a,0x40,0xf4 = vst1.32 {d16, d17}, [r0]
9
- 0xcf,0x0a,0x40,0xf4 = vst1.64 {d16, d17}, [r0]
10
- 0x1f,0x06,0x40,0xf4 = vst1.8 {d16, d17, d18}, [r0:64]
11
- 0x1d,0x06,0x40,0xf4 = vst1.8 {d16, d17, d18}, [r0:64]!
12
- 0x03,0x06,0x40,0xf4 = vst1.8 {d16, d17, d18}, [r0], r3
13
- 0x1f,0x02,0x40,0xf4 = vst1.8 {d16, d17, d18, d19}, [r0:64]
14
- 0x5d,0x02,0x41,0xf4 = vst1.16 {d16, d17, d18, d19}, [r1:64]!
15
- 0xc2,0x02,0x43,0xf4 = vst1.64 {d16, d17, d18, d19}, [r3], r2
16
- 0x1f,0x08,0x40,0xf4 = vst2.8 {d16, d17}, [r0:64]
17
- 0x6f,0x08,0x40,0xf4 = vst2.16 {d16, d17}, [r0:128]
18
- 0x8f,0x08,0x40,0xf4 = vst2.32 {d16, d17}, [r0]
19
- 0x1f,0x03,0x40,0xf4 = vst2.8 {d16, d17, d18, d19}, [r0:64]
20
- 0x6f,0x03,0x40,0xf4 = vst2.16 {d16, d17, d18, d19}, [r0:128]
21
- 0xbf,0x03,0x40,0xf4 = vst2.32 {d16, d17, d18, d19}, [r0:256]
22
- 0x1d,0x08,0x40,0xf4 = vst2.8 {d16, d17}, [r0:64]!
23
- 0x6d,0xe8,0x40,0xf4 = vst2.16 {d30, d31}, [r0:128]!
24
- 0x8d,0xe8,0x00,0xf4 = vst2.32 {d14, d15}, [r0]!
25
- 0x1d,0x03,0x40,0xf4 = vst2.8 {d16, d17, d18, d19}, [r0:64]!
26
- 0x6d,0x23,0x40,0xf4 = vst2.16 {d18, d19, d20, d21}, [r0:128]!
27
- 0xbd,0x83,0x00,0xf4 = vst2.32 {d8, d9, d10, d11}, [r0:256]!
28
- 0x0f,0x04,0x41,0xf4 = vst3.8 {d16, d17, d18}, [r1]
29
- 0x4f,0x64,0x02,0xf4 = vst3.16 {d6, d7, d8}, [r2]
30
- 0x8f,0x14,0x03,0xf4 = vst3.32 {d1, d2, d3}, [r3]
31
- 0x1f,0x05,0x40,0xf4 = vst3.8 {d16, d18, d20}, [r0:64]
32
- 0x4f,0xb5,0x44,0xf4 = vst3.16 {d27, d29, d31}, [r4]
33
- 0x8f,0x65,0x05,0xf4 = vst3.32 {d6, d8, d10}, [r5]
34
- 0x01,0xc4,0x06,0xf4 = vst3.8 {d12, d13, d14}, [r6], r1
35
- 0x42,0xb4,0x07,0xf4 = vst3.16 {d11, d12, d13}, [r7], r2
36
- 0x83,0x24,0x08,0xf4 = vst3.32 {d2, d3, d4}, [r8], r3
37
- 0x04,0x45,0x09,0xf4 = vst3.8 {d4, d6, d8}, [r9], r4
38
- 0x44,0xe5,0x09,0xf4 = vst3.16 {d14, d16, d18}, [r9], r4
39
- 0x85,0x05,0x4a,0xf4 = vst3.32 {d16, d18, d20}, [r10], r5
40
- 0x0d,0x64,0x08,0xf4 = vst3.8 {d6, d7, d8}, [r8]!
41
- 0x4d,0x94,0x07,0xf4 = vst3.16 {d9, d10, d11}, [r7]!
42
- 0x8d,0x14,0x06,0xf4 = vst3.32 {d1, d2, d3}, [r6]!
43
- 0x1d,0x05,0x40,0xf4 = vst3.8 {d16, d18, d20}, [r0:64]!
44
- 0x4d,0x45,0x45,0xf4 = vst3.16 {d20, d22, d24}, [r5]!
45
- 0x8d,0x55,0x04,0xf4 = vst3.32 {d5, d7, d9}, [r4]!
46
- 0x1f,0x00,0x41,0xf4 = vst4.8 {d16, d17, d18, d19}, [r1:64]
47
- 0x6f,0x00,0x42,0xf4 = vst4.16 {d16, d17, d18, d19}, [r2:128]
48
- 0xbf,0x00,0x43,0xf4 = vst4.32 {d16, d17, d18, d19}, [r3:256]
49
- 0x3f,0x11,0x45,0xf4 = vst4.8 {d17, d19, d21, d23}, [r5:256]
50
- 0x4f,0x11,0x47,0xf4 = vst4.16 {d17, d19, d21, d23}, [r7]
51
- 0x8f,0x01,0x48,0xf4 = vst4.32 {d16, d18, d20, d22}, [r8]
52
- 0x1d,0x00,0x41,0xf4 = vst4.8 {d16, d17, d18, d19}, [r1:64]!
53
- 0x6d,0x00,0x42,0xf4 = vst4.16 {d16, d17, d18, d19}, [r2:128]!
54
- 0xbd,0x00,0x43,0xf4 = vst4.32 {d16, d17, d18, d19}, [r3:256]!
55
- 0x3d,0x11,0x45,0xf4 = vst4.8 {d17, d19, d21, d23}, [r5:256]!
56
- 0x4d,0x11,0x47,0xf4 = vst4.16 {d17, d19, d21, d23}, [r7]!
57
- 0x8d,0x01,0x48,0xf4 = vst4.32 {d16, d18, d20, d22}, [r8]!
58
- 0x18,0x00,0x41,0xf4 = vst4.8 {d16, d17, d18, d19}, [r1:64], r8
59
- 0x47,0x00,0x42,0xf4 = vst4.16 {d16, d17, d18, d19}, [r2], r7
60
- 0x95,0x00,0x43,0xf4 = vst4.32 {d16, d17, d18, d19}, [r3:64], r5
61
- 0x32,0x01,0x44,0xf4 = vst4.8 {d16, d18, d20, d22}, [r4:256], r2
62
- 0x43,0x01,0x46,0xf4 = vst4.16 {d16, d18, d20, d22}, [r6], r3
63
- 0x84,0x11,0x49,0xf4 = vst4.32 {d17, d19, d21, d23}, [r9], r4
64
- 0x3f,0x01,0xc0,0xf4 = vst2.8 {d16[1], d17[1]}, [r0:16]
65
- 0x5f,0x05,0xc0,0xf4 = vst2.16 {d16[1], d17[1]}, [r0:32]
66
- 0x8f,0x09,0xc0,0xf4 = vst2.32 {d16[1], d17[1]}, [r0]
67
- 0x6f,0x15,0xc0,0xf4 = vst2.16 {d17[1], d19[1]}, [r0]
68
- 0x5f,0x19,0xc0,0xf4 = vst2.32 {d17[0], d19[0]}, [r0:64]
69
- 0x83,0x21,0x82,0xf4 = vst2.8 {d2[4], d3[4]}, [r2], r3
70
- 0x8d,0x21,0x82,0xf4 = vst2.8 {d2[4], d3[4]}, [r2]!
71
- 0x8f,0x21,0x82,0xf4 = vst2.8 {d2[4], d3[4]}, [r2]
72
- 0x6f,0x15,0xc0,0xf4 = vst2.16 {d17[1], d19[1]}, [r0]
73
- 0x5f,0x19,0xc0,0xf4 = vst2.32 {d17[0], d19[0]}, [r0:64]
74
- 0x6d,0x75,0x81,0xf4 = vst2.16 {d7[1], d9[1]}, [r1]!
75
- 0x5d,0x69,0x82,0xf4 = vst2.32 {d6[0], d8[0]}, [r2:64]!
76
- 0x65,0x25,0x83,0xf4 = vst2.16 {d2[1], d4[1]}, [r3], r5
77
- 0x57,0x59,0x84,0xf4 = vst2.32 {d5[0], d7[0]}, [r4:64], r7
78
- 0x2f,0x02,0xc1,0xf4 = vst3.8 {d16[1], d17[1], d18[1]}, [r1]
79
- 0x4f,0x66,0x82,0xf4 = vst3.16 {d6[1], d7[1], d8[1]}, [r2]
80
- 0x8f,0x1a,0x83,0xf4 = vst3.32 {d1[1], d2[1], d3[1]}, [r3]
81
- 0x6f,0xb6,0xc4,0xf4 = vst3.16 {d27[1], d29[1], d31[1]}, [r4]
82
- 0xcf,0x6a,0x85,0xf4 = vst3.32 {d6[1], d8[1], d10[1]}, [r5]
83
- 0x21,0xc2,0x86,0xf4 = vst3.8 {d12[1], d13[1], d14[1]}, [r6], r1
84
- 0x42,0xb6,0x87,0xf4 = vst3.16 {d11[1], d12[1], d13[1]}, [r7], r2
85
- 0x83,0x2a,0x88,0xf4 = vst3.32 {d2[1], d3[1], d4[1]}, [r8], r3
86
- 0x64,0xe6,0x89,0xf4 = vst3.16 {d14[1], d16[1], d18[1]}, [r9], r4
87
- 0xc5,0x0a,0xca,0xf4 = vst3.32 {d16[1], d18[1], d20[1]}, [r10], r5
88
- 0x2d,0x62,0x88,0xf4 = vst3.8 {d6[1], d7[1], d8[1]}, [r8]!
89
- 0x4d,0x96,0x87,0xf4 = vst3.16 {d9[1], d10[1], d11[1]}, [r7]!
90
- 0x8d,0x1a,0x86,0xf4 = vst3.32 {d1[1], d2[1], d3[1]}, [r6]!
91
- 0x6d,0x46,0xc5,0xf4 = vst3.16 {d20[1], d21[1], d22[1]}, [r5]!
92
- 0xcd,0x5a,0x84,0xf4 = vst3.32 {d5[1], d7[1], d9[1]}, [r4]!
93
- 0x2f,0x03,0xc1,0xf4 = vst4.8 {d16[1], d17[1], d18[1], d19[1]}, [r1]
94
- 0x4f,0x07,0xc2,0xf4 = vst4.16 {d16[1], d17[1], d18[1], d19[1]}, [r2]
95
- 0x8f,0x0b,0xc3,0xf4 = vst4.32 {d16[1], d17[1], d18[1], d19[1]}, [r3]
96
- 0x6f,0x17,0xc7,0xf4 = vst4.16 {d17[1], d19[1], d21[1], d23[1]}, [r7]
97
- 0xcf,0x0b,0xc8,0xf4 = vst4.32 {d16[1], d18[1], d20[1], d22[1]}, [r8]
98
- 0x3d,0x03,0xc1,0xf4 = vst4.8 {d16[1], d17[1], d18[1], d19[1]}, [r1:32]!
99
- 0x5d,0x07,0xc2,0xf4 = vst4.16 {d16[1], d17[1], d18[1], d19[1]}, [r2:64]!
100
- 0xad,0x0b,0xc3,0xf4 = vst4.32 {d16[1], d17[1], d18[1], d19[1]}, [r3:128]!
101
- 0x6d,0x17,0xc7,0xf4 = vst4.16 {d17[1], d18[1], d19[1], d20[1]}, [r7]!
102
- 0xcd,0x0b,0xc8,0xf4 = vst4.32 {d16[1], d18[1], d20[1], d22[1]}, [r8]!
103
- 0x38,0x03,0xc1,0xf4 = vst4.8 {d16[1], d17[1], d18[1], d19[1]}, [r1:32], r8
104
- 0x47,0x07,0xc2,0xf4 = vst4.16 {d16[1], d17[1], d18[1], d19[1]}, [r2], r7
105
- 0x95,0x0b,0xc3,0xf4 = vst4.32 {d16[1], d17[1], d18[1], d19[1]}, [r3:64], r5
106
- 0x63,0x07,0xc6,0xf4 = vst4.16 {d16[1], d18[1], d20[1], d22[1]}, [r6], r3
107
- 0xc4,0x1b,0xc9,0xf4 = vst4.32 {d17[1], d19[1], d21[1], d23[1]}, [r9], r4
108
- 0x0f,0x27,0x02,0xf4 = vst1.8 {d2}, [r2]
109
- 0x0f,0x27,0x02,0xf4 = vst1.8 {d2}, [r2]
110
- 0x0f,0x27,0x02,0xf4 = vst1.8 {d2}, [r2]
111
- 0x0f,0x4a,0x02,0xf4 = vst1.8 {d4, d5}, [r2]
112
- 0x0f,0x4a,0x02,0xf4 = vst1.8 {d4, d5}, [r2]
113
- 0x0f,0x4a,0x02,0xf4 = vst1.8 {d4, d5}, [r2]
114
- 0x8f,0x4a,0x02,0xf4 = vst1.32 {d4, d5}, [r2]
115
- 0x0f,0x89,0x04,0xf4 = vst2.8 {d8, d10}, [r4]
116
- 0xbf,0x98,0x83,0xf4 = vst1.32 {d9[1]}, [r3:32]
117
- 0xbd,0xb8,0xc9,0xf4 = vst1.32 {d27[1]}, [r9:32]!
118
- 0xb5,0xb8,0xc3,0xf4 = vst1.32 {d27[1]}, [r3:32], r5
119
- 0x1f,0x08,0x40,0xf4 = vst2.8 {d16, d17}, [r0:64]
120
- 0x6f,0x08,0x40,0xf4 = vst2.16 {d16, d17}, [r0:128]