wasmtime 24.0.0 → 25.0.0

Sign up to get free protection for your applications and to get access to all the features.
Files changed (2451) hide show
  1. checksums.yaml +4 -4
  2. data/Cargo.lock +112 -111
  3. data/ext/Cargo.toml +5 -5
  4. data/ext/cargo-vendor/cranelift-bforest-0.112.0/.cargo-checksum.json +1 -0
  5. data/ext/cargo-vendor/cranelift-bforest-0.112.0/Cargo.toml +59 -0
  6. data/ext/cargo-vendor/cranelift-bforest-0.112.0/src/node.rs +806 -0
  7. data/ext/cargo-vendor/cranelift-bforest-0.112.0/src/path.rs +830 -0
  8. data/ext/cargo-vendor/cranelift-bforest-0.112.0/src/pool.rs +219 -0
  9. data/ext/cargo-vendor/cranelift-bitset-0.112.0/.cargo-checksum.json +1 -0
  10. data/ext/cargo-vendor/cranelift-bitset-0.112.0/Cargo.toml +74 -0
  11. data/ext/cargo-vendor/cranelift-bitset-0.112.0/src/scalar.rs +626 -0
  12. data/ext/cargo-vendor/cranelift-codegen-0.112.0/.cargo-checksum.json +1 -0
  13. data/ext/cargo-vendor/cranelift-codegen-0.112.0/Cargo.toml +222 -0
  14. data/ext/cargo-vendor/cranelift-codegen-0.112.0/build.rs +267 -0
  15. data/ext/cargo-vendor/cranelift-codegen-0.112.0/src/binemit/mod.rs +168 -0
  16. data/ext/cargo-vendor/cranelift-codegen-0.112.0/src/cfg_printer.rs +83 -0
  17. data/ext/cargo-vendor/cranelift-codegen-0.112.0/src/data_value.rs +402 -0
  18. data/ext/cargo-vendor/cranelift-codegen-0.112.0/src/dbg.rs +28 -0
  19. data/ext/cargo-vendor/cranelift-codegen-0.112.0/src/egraph.rs +835 -0
  20. data/ext/cargo-vendor/cranelift-codegen-0.112.0/src/incremental_cache.rs +256 -0
  21. data/ext/cargo-vendor/cranelift-codegen-0.112.0/src/inst_predicates.rs +207 -0
  22. data/ext/cargo-vendor/cranelift-codegen-0.112.0/src/ir/constant.rs +485 -0
  23. data/ext/cargo-vendor/cranelift-codegen-0.112.0/src/ir/dfg.rs +1802 -0
  24. data/ext/cargo-vendor/cranelift-codegen-0.112.0/src/ir/entities.rs +564 -0
  25. data/ext/cargo-vendor/cranelift-codegen-0.112.0/src/ir/extfunc.rs +408 -0
  26. data/ext/cargo-vendor/cranelift-codegen-0.112.0/src/ir/extname.rs +333 -0
  27. data/ext/cargo-vendor/cranelift-codegen-0.112.0/src/ir/function.rs +500 -0
  28. data/ext/cargo-vendor/cranelift-codegen-0.112.0/src/ir/globalvalue.rs +147 -0
  29. data/ext/cargo-vendor/cranelift-codegen-0.112.0/src/ir/immediates.rs +1941 -0
  30. data/ext/cargo-vendor/cranelift-codegen-0.112.0/src/ir/instructions.rs +1021 -0
  31. data/ext/cargo-vendor/cranelift-codegen-0.112.0/src/ir/memtype.rs +190 -0
  32. data/ext/cargo-vendor/cranelift-codegen-0.112.0/src/ir/progpoint.rs +75 -0
  33. data/ext/cargo-vendor/cranelift-codegen-0.112.0/src/ir/trapcode.rs +148 -0
  34. data/ext/cargo-vendor/cranelift-codegen-0.112.0/src/ir/types.rs +624 -0
  35. data/ext/cargo-vendor/cranelift-codegen-0.112.0/src/ir/user_stack_maps.rs +199 -0
  36. data/ext/cargo-vendor/cranelift-codegen-0.112.0/src/isa/aarch64/abi.rs +1520 -0
  37. data/ext/cargo-vendor/cranelift-codegen-0.112.0/src/isa/aarch64/inst/args.rs +711 -0
  38. data/ext/cargo-vendor/cranelift-codegen-0.112.0/src/isa/aarch64/inst/emit.rs +3567 -0
  39. data/ext/cargo-vendor/cranelift-codegen-0.112.0/src/isa/aarch64/inst/emit_tests.rs +7972 -0
  40. data/ext/cargo-vendor/cranelift-codegen-0.112.0/src/isa/aarch64/inst/imms.rs +1244 -0
  41. data/ext/cargo-vendor/cranelift-codegen-0.112.0/src/isa/aarch64/inst/mod.rs +3051 -0
  42. data/ext/cargo-vendor/cranelift-codegen-0.112.0/src/isa/aarch64/inst/regs.rs +269 -0
  43. data/ext/cargo-vendor/cranelift-codegen-0.112.0/src/isa/aarch64/inst/unwind/systemv.rs +174 -0
  44. data/ext/cargo-vendor/cranelift-codegen-0.112.0/src/isa/aarch64/inst.isle +4267 -0
  45. data/ext/cargo-vendor/cranelift-codegen-0.112.0/src/isa/aarch64/lower/isle.rs +811 -0
  46. data/ext/cargo-vendor/cranelift-codegen-0.112.0/src/isa/aarch64/lower.isle +2968 -0
  47. data/ext/cargo-vendor/cranelift-codegen-0.112.0/src/isa/aarch64/pcc.rs +570 -0
  48. data/ext/cargo-vendor/cranelift-codegen-0.112.0/src/isa/aarch64/settings.rs +9 -0
  49. data/ext/cargo-vendor/cranelift-codegen-0.112.0/src/isa/mod.rs +471 -0
  50. data/ext/cargo-vendor/cranelift-codegen-0.112.0/src/isa/pulley32.rs +13 -0
  51. data/ext/cargo-vendor/cranelift-codegen-0.112.0/src/isa/pulley64.rs +13 -0
  52. data/ext/cargo-vendor/cranelift-codegen-0.112.0/src/isa/pulley_shared/abi.rs +798 -0
  53. data/ext/cargo-vendor/cranelift-codegen-0.112.0/src/isa/pulley_shared/inst/args.rs +192 -0
  54. data/ext/cargo-vendor/cranelift-codegen-0.112.0/src/isa/pulley_shared/inst/emit.rs +482 -0
  55. data/ext/cargo-vendor/cranelift-codegen-0.112.0/src/isa/pulley_shared/inst/mod.rs +905 -0
  56. data/ext/cargo-vendor/cranelift-codegen-0.112.0/src/isa/pulley_shared/inst/regs.rs +164 -0
  57. data/ext/cargo-vendor/cranelift-codegen-0.112.0/src/isa/pulley_shared/inst.isle +543 -0
  58. data/ext/cargo-vendor/cranelift-codegen-0.112.0/src/isa/pulley_shared/lower/isle/generated_code.rs +17 -0
  59. data/ext/cargo-vendor/cranelift-codegen-0.112.0/src/isa/pulley_shared/lower/isle.rs +195 -0
  60. data/ext/cargo-vendor/cranelift-codegen-0.112.0/src/isa/pulley_shared/lower.isle +178 -0
  61. data/ext/cargo-vendor/cranelift-codegen-0.112.0/src/isa/pulley_shared/lower.rs +36 -0
  62. data/ext/cargo-vendor/cranelift-codegen-0.112.0/src/isa/pulley_shared/mod.rs +281 -0
  63. data/ext/cargo-vendor/cranelift-codegen-0.112.0/src/isa/pulley_shared/settings.rs +16 -0
  64. data/ext/cargo-vendor/cranelift-codegen-0.112.0/src/isa/riscv64/abi.rs +993 -0
  65. data/ext/cargo-vendor/cranelift-codegen-0.112.0/src/isa/riscv64/inst/args.rs +1957 -0
  66. data/ext/cargo-vendor/cranelift-codegen-0.112.0/src/isa/riscv64/inst/emit.rs +2685 -0
  67. data/ext/cargo-vendor/cranelift-codegen-0.112.0/src/isa/riscv64/inst/emit_tests.rs +2277 -0
  68. data/ext/cargo-vendor/cranelift-codegen-0.112.0/src/isa/riscv64/inst/encode.rs +721 -0
  69. data/ext/cargo-vendor/cranelift-codegen-0.112.0/src/isa/riscv64/inst/mod.rs +1865 -0
  70. data/ext/cargo-vendor/cranelift-codegen-0.112.0/src/isa/riscv64/inst/unwind/systemv.rs +170 -0
  71. data/ext/cargo-vendor/cranelift-codegen-0.112.0/src/isa/riscv64/inst/vector.rs +1150 -0
  72. data/ext/cargo-vendor/cranelift-codegen-0.112.0/src/isa/riscv64/inst.isle +3128 -0
  73. data/ext/cargo-vendor/cranelift-codegen-0.112.0/src/isa/riscv64/inst_vector.isle +1907 -0
  74. data/ext/cargo-vendor/cranelift-codegen-0.112.0/src/isa/riscv64/lower/isle.rs +721 -0
  75. data/ext/cargo-vendor/cranelift-codegen-0.112.0/src/isa/riscv64/lower.isle +2940 -0
  76. data/ext/cargo-vendor/cranelift-codegen-0.112.0/src/isa/s390x/abi.rs +1348 -0
  77. data/ext/cargo-vendor/cranelift-codegen-0.112.0/src/isa/s390x/inst/emit.rs +3470 -0
  78. data/ext/cargo-vendor/cranelift-codegen-0.112.0/src/isa/s390x/inst/emit_tests.rs +13370 -0
  79. data/ext/cargo-vendor/cranelift-codegen-0.112.0/src/isa/s390x/inst/mod.rs +3461 -0
  80. data/ext/cargo-vendor/cranelift-codegen-0.112.0/src/isa/s390x/inst/regs.rs +169 -0
  81. data/ext/cargo-vendor/cranelift-codegen-0.112.0/src/isa/s390x/inst/unwind/systemv.rs +212 -0
  82. data/ext/cargo-vendor/cranelift-codegen-0.112.0/src/isa/s390x/inst.isle +5071 -0
  83. data/ext/cargo-vendor/cranelift-codegen-0.112.0/src/isa/s390x/lower/isle.rs +1109 -0
  84. data/ext/cargo-vendor/cranelift-codegen-0.112.0/src/isa/s390x/lower.isle +3981 -0
  85. data/ext/cargo-vendor/cranelift-codegen-0.112.0/src/isa/unwind/systemv.rs +276 -0
  86. data/ext/cargo-vendor/cranelift-codegen-0.112.0/src/isa/x64/abi.rs +1390 -0
  87. data/ext/cargo-vendor/cranelift-codegen-0.112.0/src/isa/x64/encoding/evex.rs +747 -0
  88. data/ext/cargo-vendor/cranelift-codegen-0.112.0/src/isa/x64/inst/args.rs +2318 -0
  89. data/ext/cargo-vendor/cranelift-codegen-0.112.0/src/isa/x64/inst/emit.rs +4400 -0
  90. data/ext/cargo-vendor/cranelift-codegen-0.112.0/src/isa/x64/inst/emit_state.rs +55 -0
  91. data/ext/cargo-vendor/cranelift-codegen-0.112.0/src/isa/x64/inst/emit_tests.rs +5146 -0
  92. data/ext/cargo-vendor/cranelift-codegen-0.112.0/src/isa/x64/inst/mod.rs +2811 -0
  93. data/ext/cargo-vendor/cranelift-codegen-0.112.0/src/isa/x64/inst/regs.rs +275 -0
  94. data/ext/cargo-vendor/cranelift-codegen-0.112.0/src/isa/x64/inst/stack_switch.rs +52 -0
  95. data/ext/cargo-vendor/cranelift-codegen-0.112.0/src/isa/x64/inst/unwind/systemv.rs +198 -0
  96. data/ext/cargo-vendor/cranelift-codegen-0.112.0/src/isa/x64/inst.isle +5382 -0
  97. data/ext/cargo-vendor/cranelift-codegen-0.112.0/src/isa/x64/lower/isle.rs +1047 -0
  98. data/ext/cargo-vendor/cranelift-codegen-0.112.0/src/isa/x64/lower.isle +4919 -0
  99. data/ext/cargo-vendor/cranelift-codegen-0.112.0/src/isa/x64/lower.rs +338 -0
  100. data/ext/cargo-vendor/cranelift-codegen-0.112.0/src/isa/x64/mod.rs +239 -0
  101. data/ext/cargo-vendor/cranelift-codegen-0.112.0/src/isa/x64/pcc.rs +1022 -0
  102. data/ext/cargo-vendor/cranelift-codegen-0.112.0/src/isle_prelude.rs +1144 -0
  103. data/ext/cargo-vendor/cranelift-codegen-0.112.0/src/lib.rs +106 -0
  104. data/ext/cargo-vendor/cranelift-codegen-0.112.0/src/machinst/abi.rs +2417 -0
  105. data/ext/cargo-vendor/cranelift-codegen-0.112.0/src/machinst/buffer.rs +2492 -0
  106. data/ext/cargo-vendor/cranelift-codegen-0.112.0/src/machinst/isle.rs +890 -0
  107. data/ext/cargo-vendor/cranelift-codegen-0.112.0/src/machinst/lower.rs +1590 -0
  108. data/ext/cargo-vendor/cranelift-codegen-0.112.0/src/machinst/mod.rs +560 -0
  109. data/ext/cargo-vendor/cranelift-codegen-0.112.0/src/machinst/reg.rs +484 -0
  110. data/ext/cargo-vendor/cranelift-codegen-0.112.0/src/machinst/vcode.rs +1762 -0
  111. data/ext/cargo-vendor/cranelift-codegen-0.112.0/src/opts/extends.isle +95 -0
  112. data/ext/cargo-vendor/cranelift-codegen-0.112.0/src/opts/icmp.isle +258 -0
  113. data/ext/cargo-vendor/cranelift-codegen-0.112.0/src/opts/selects.isle +88 -0
  114. data/ext/cargo-vendor/cranelift-codegen-0.112.0/src/prelude.isle +751 -0
  115. data/ext/cargo-vendor/cranelift-codegen-0.112.0/src/prelude_lower.isle +1081 -0
  116. data/ext/cargo-vendor/cranelift-codegen-0.112.0/src/print_errors.rs +223 -0
  117. data/ext/cargo-vendor/cranelift-codegen-0.112.0/src/remove_constant_phis.rs +419 -0
  118. data/ext/cargo-vendor/cranelift-codegen-0.112.0/src/result.rs +111 -0
  119. data/ext/cargo-vendor/cranelift-codegen-0.112.0/src/settings.rs +591 -0
  120. data/ext/cargo-vendor/cranelift-codegen-0.112.0/src/timing.rs +296 -0
  121. data/ext/cargo-vendor/cranelift-codegen-0.112.0/src/verifier/mod.rs +1941 -0
  122. data/ext/cargo-vendor/cranelift-codegen-0.112.0/src/write.rs +694 -0
  123. data/ext/cargo-vendor/cranelift-codegen-meta-0.112.0/.cargo-checksum.json +1 -0
  124. data/ext/cargo-vendor/cranelift-codegen-meta-0.112.0/Cargo.toml +54 -0
  125. data/ext/cargo-vendor/cranelift-codegen-meta-0.112.0/src/cdsl/settings.rs +429 -0
  126. data/ext/cargo-vendor/cranelift-codegen-meta-0.112.0/src/cdsl/types.rs +420 -0
  127. data/ext/cargo-vendor/cranelift-codegen-meta-0.112.0/src/cdsl/typevar.rs +946 -0
  128. data/ext/cargo-vendor/cranelift-codegen-meta-0.112.0/src/error.rs +48 -0
  129. data/ext/cargo-vendor/cranelift-codegen-meta-0.112.0/src/gen_inst.rs +1274 -0
  130. data/ext/cargo-vendor/cranelift-codegen-meta-0.112.0/src/gen_isle.rs +519 -0
  131. data/ext/cargo-vendor/cranelift-codegen-meta-0.112.0/src/gen_settings.rs +505 -0
  132. data/ext/cargo-vendor/cranelift-codegen-meta-0.112.0/src/gen_types.rs +70 -0
  133. data/ext/cargo-vendor/cranelift-codegen-meta-0.112.0/src/isa/arm64.rs +59 -0
  134. data/ext/cargo-vendor/cranelift-codegen-meta-0.112.0/src/isa/mod.rs +81 -0
  135. data/ext/cargo-vendor/cranelift-codegen-meta-0.112.0/src/isa/pulley.rs +14 -0
  136. data/ext/cargo-vendor/cranelift-codegen-meta-0.112.0/src/isa/riscv64.rs +181 -0
  137. data/ext/cargo-vendor/cranelift-codegen-meta-0.112.0/src/isa/x86.rs +414 -0
  138. data/ext/cargo-vendor/cranelift-codegen-meta-0.112.0/src/isle.rs +142 -0
  139. data/ext/cargo-vendor/cranelift-codegen-meta-0.112.0/src/lib.rs +98 -0
  140. data/ext/cargo-vendor/cranelift-codegen-meta-0.112.0/src/shared/instructions.rs +3801 -0
  141. data/ext/cargo-vendor/cranelift-codegen-meta-0.112.0/src/shared/mod.rs +87 -0
  142. data/ext/cargo-vendor/cranelift-codegen-meta-0.112.0/src/shared/settings.rs +361 -0
  143. data/ext/cargo-vendor/cranelift-codegen-meta-0.112.0/src/shared/types.rs +103 -0
  144. data/ext/cargo-vendor/cranelift-codegen-meta-0.112.0/src/srcgen.rs +464 -0
  145. data/ext/cargo-vendor/cranelift-codegen-shared-0.112.0/.cargo-checksum.json +1 -0
  146. data/ext/cargo-vendor/cranelift-codegen-shared-0.112.0/Cargo.toml +32 -0
  147. data/ext/cargo-vendor/cranelift-control-0.112.0/.cargo-checksum.json +1 -0
  148. data/ext/cargo-vendor/cranelift-control-0.112.0/Cargo.toml +43 -0
  149. data/ext/cargo-vendor/cranelift-entity-0.112.0/.cargo-checksum.json +1 -0
  150. data/ext/cargo-vendor/cranelift-entity-0.112.0/Cargo.toml +75 -0
  151. data/ext/cargo-vendor/cranelift-entity-0.112.0/src/lib.rs +381 -0
  152. data/ext/cargo-vendor/cranelift-entity-0.112.0/src/packed_option.rs +173 -0
  153. data/ext/cargo-vendor/cranelift-entity-0.112.0/src/sparse.rs +367 -0
  154. data/ext/cargo-vendor/cranelift-frontend-0.112.0/.cargo-checksum.json +1 -0
  155. data/ext/cargo-vendor/cranelift-frontend-0.112.0/Cargo.toml +97 -0
  156. data/ext/cargo-vendor/cranelift-frontend-0.112.0/src/frontend.rs +1963 -0
  157. data/ext/cargo-vendor/cranelift-frontend-0.112.0/src/ssa.rs +1325 -0
  158. data/ext/cargo-vendor/cranelift-frontend-0.112.0/src/switch.rs +676 -0
  159. data/ext/cargo-vendor/cranelift-isle-0.112.0/.cargo-checksum.json +1 -0
  160. data/ext/cargo-vendor/cranelift-isle-0.112.0/Cargo.toml +69 -0
  161. data/ext/cargo-vendor/cranelift-isle-0.112.0/build.rs +35 -0
  162. data/ext/cargo-vendor/cranelift-isle-0.112.0/src/ast.rs +412 -0
  163. data/ext/cargo-vendor/cranelift-isle-0.112.0/src/codegen.rs +922 -0
  164. data/ext/cargo-vendor/cranelift-isle-0.112.0/src/compile.rs +65 -0
  165. data/ext/cargo-vendor/cranelift-isle-0.112.0/src/error.rs +318 -0
  166. data/ext/cargo-vendor/cranelift-isle-0.112.0/src/files.rs +133 -0
  167. data/ext/cargo-vendor/cranelift-isle-0.112.0/src/lexer.rs +343 -0
  168. data/ext/cargo-vendor/cranelift-isle-0.112.0/src/lib.rs +34 -0
  169. data/ext/cargo-vendor/cranelift-isle-0.112.0/src/overlap.rs +130 -0
  170. data/ext/cargo-vendor/cranelift-isle-0.112.0/src/parser.rs +551 -0
  171. data/ext/cargo-vendor/cranelift-isle-0.112.0/src/sema.rs +2482 -0
  172. data/ext/cargo-vendor/cranelift-isle-0.112.0/src/trie_again.rs +696 -0
  173. data/ext/cargo-vendor/cranelift-isle-0.112.0/tests/run_tests.rs +77 -0
  174. data/ext/cargo-vendor/cranelift-native-0.112.0/.cargo-checksum.json +1 -0
  175. data/ext/cargo-vendor/cranelift-native-0.112.0/Cargo.toml +52 -0
  176. data/ext/cargo-vendor/cranelift-native-0.112.0/src/lib.rs +192 -0
  177. data/ext/cargo-vendor/cranelift-wasm-0.112.0/.cargo-checksum.json +1 -0
  178. data/ext/cargo-vendor/cranelift-wasm-0.112.0/Cargo.toml +128 -0
  179. data/ext/cargo-vendor/cranelift-wasm-0.112.0/src/code_translator.rs +3723 -0
  180. data/ext/cargo-vendor/cranelift-wasm-0.112.0/src/environ/dummy.rs +897 -0
  181. data/ext/cargo-vendor/cranelift-wasm-0.112.0/src/environ/spec.rs +922 -0
  182. data/ext/cargo-vendor/cranelift-wasm-0.112.0/src/func_translator.rs +283 -0
  183. data/ext/cargo-vendor/cranelift-wasm-0.112.0/src/module_translator.rs +120 -0
  184. data/ext/cargo-vendor/cranelift-wasm-0.112.0/src/sections_translator.rs +332 -0
  185. data/ext/cargo-vendor/cranelift-wasm-0.112.0/src/translation_utils.rs +95 -0
  186. data/ext/cargo-vendor/deterministic-wasi-ctx-0.1.25/.cargo-checksum.json +1 -0
  187. data/ext/cargo-vendor/deterministic-wasi-ctx-0.1.25/Cargo.toml +69 -0
  188. data/ext/cargo-vendor/pulley-interpreter-0.1.0/.cargo-checksum.json +1 -0
  189. data/ext/cargo-vendor/pulley-interpreter-0.1.0/Cargo.toml +85 -0
  190. data/ext/cargo-vendor/pulley-interpreter-0.1.0/README.md +109 -0
  191. data/ext/cargo-vendor/pulley-interpreter-0.1.0/src/decode.rs +657 -0
  192. data/ext/cargo-vendor/pulley-interpreter-0.1.0/src/disas.rs +256 -0
  193. data/ext/cargo-vendor/pulley-interpreter-0.1.0/src/encode.rs +198 -0
  194. data/ext/cargo-vendor/pulley-interpreter-0.1.0/src/imms.rs +31 -0
  195. data/ext/cargo-vendor/pulley-interpreter-0.1.0/src/interp.rs +1113 -0
  196. data/ext/cargo-vendor/pulley-interpreter-0.1.0/src/lib.rs +215 -0
  197. data/ext/cargo-vendor/pulley-interpreter-0.1.0/src/op.rs +256 -0
  198. data/ext/cargo-vendor/pulley-interpreter-0.1.0/src/opcode.rs +126 -0
  199. data/ext/cargo-vendor/pulley-interpreter-0.1.0/src/regs.rs +329 -0
  200. data/ext/cargo-vendor/pulley-interpreter-0.1.0/tests/all/disas.rs +87 -0
  201. data/ext/cargo-vendor/pulley-interpreter-0.1.0/tests/all/interp.rs +1216 -0
  202. data/ext/cargo-vendor/pulley-interpreter-0.1.0/tests/all/main.rs +5 -0
  203. data/ext/cargo-vendor/regalloc2-0.10.2/.cargo-checksum.json +1 -0
  204. data/ext/cargo-vendor/regalloc2-0.10.2/Cargo.toml +83 -0
  205. data/ext/cargo-vendor/regalloc2-0.10.2/doc/DESIGN.md +1411 -0
  206. data/ext/cargo-vendor/regalloc2-0.10.2/src/cfg.rs +135 -0
  207. data/ext/cargo-vendor/regalloc2-0.10.2/src/checker.rs +993 -0
  208. data/ext/cargo-vendor/regalloc2-0.10.2/src/fuzzing/func.rs +651 -0
  209. data/ext/cargo-vendor/regalloc2-0.10.2/src/fuzzing/mod.rs +31 -0
  210. data/ext/cargo-vendor/regalloc2-0.10.2/src/index.rs +209 -0
  211. data/ext/cargo-vendor/regalloc2-0.10.2/src/ion/data_structures.rs +838 -0
  212. data/ext/cargo-vendor/regalloc2-0.10.2/src/ion/liveranges.rs +882 -0
  213. data/ext/cargo-vendor/regalloc2-0.10.2/src/ion/merge.rs +366 -0
  214. data/ext/cargo-vendor/regalloc2-0.10.2/src/ion/mod.rs +143 -0
  215. data/ext/cargo-vendor/regalloc2-0.10.2/src/ion/moves.rs +1006 -0
  216. data/ext/cargo-vendor/regalloc2-0.10.2/src/ion/process.rs +1319 -0
  217. data/ext/cargo-vendor/regalloc2-0.10.2/src/ion/requirement.rs +167 -0
  218. data/ext/cargo-vendor/regalloc2-0.10.2/src/lib.rs +1518 -0
  219. data/ext/cargo-vendor/regalloc2-0.10.2/src/serialize.rs +293 -0
  220. data/ext/cargo-vendor/rustc-hash-2.0.0/.cargo-checksum.json +1 -0
  221. data/ext/cargo-vendor/rustc-hash-2.0.0/CHANGELOG.md +19 -0
  222. data/ext/cargo-vendor/rustc-hash-2.0.0/CODE_OF_CONDUCT.md +3 -0
  223. data/ext/cargo-vendor/rustc-hash-2.0.0/Cargo.toml +39 -0
  224. data/ext/cargo-vendor/rustc-hash-2.0.0/LICENSE-APACHE +176 -0
  225. data/ext/cargo-vendor/rustc-hash-2.0.0/LICENSE-MIT +23 -0
  226. data/ext/cargo-vendor/rustc-hash-2.0.0/README.md +42 -0
  227. data/ext/cargo-vendor/rustc-hash-2.0.0/src/lib.rs +459 -0
  228. data/ext/cargo-vendor/rustc-hash-2.0.0/src/random_state.rs +92 -0
  229. data/ext/cargo-vendor/rustc-hash-2.0.0/src/seeded_state.rs +53 -0
  230. data/ext/cargo-vendor/wasi-common-25.0.0/.cargo-checksum.json +1 -0
  231. data/ext/cargo-vendor/wasi-common-25.0.0/Cargo.toml +242 -0
  232. data/ext/cargo-vendor/wasi-common-25.0.0/src/ctx.rs +128 -0
  233. data/ext/cargo-vendor/wasi-common-25.0.0/src/lib.rs +193 -0
  234. data/ext/cargo-vendor/wasi-common-25.0.0/src/snapshots/mod.rs +24 -0
  235. data/ext/cargo-vendor/wasi-common-25.0.0/src/sync/dir.rs +461 -0
  236. data/ext/cargo-vendor/wasi-common-25.0.0/src/tokio/dir.rs +220 -0
  237. data/ext/cargo-vendor/wasi-common-25.0.0/tests/all/async_.rs +294 -0
  238. data/ext/cargo-vendor/wasi-common-25.0.0/tests/all/main.rs +21 -0
  239. data/ext/cargo-vendor/wasi-common-25.0.0/tests/all/sync.rs +283 -0
  240. data/ext/cargo-vendor/wasm-encoder-0.217.0/.cargo-checksum.json +1 -0
  241. data/ext/cargo-vendor/wasm-encoder-0.217.0/Cargo.toml +65 -0
  242. data/ext/cargo-vendor/wasm-encoder-0.217.0/src/component/builder.rs +469 -0
  243. data/ext/cargo-vendor/wasm-encoder-0.217.0/src/component/exports.rs +129 -0
  244. data/ext/cargo-vendor/wasm-encoder-0.217.0/src/component/imports.rs +169 -0
  245. data/ext/cargo-vendor/wasm-encoder-0.217.0/src/component/instances.rs +199 -0
  246. data/ext/cargo-vendor/wasm-encoder-0.217.0/src/component/types.rs +800 -0
  247. data/ext/cargo-vendor/wasm-encoder-0.217.0/src/core/code.rs +3947 -0
  248. data/ext/cargo-vendor/wasmparser-0.217.0/.cargo-checksum.json +1 -0
  249. data/ext/cargo-vendor/wasmparser-0.217.0/Cargo.lock +679 -0
  250. data/ext/cargo-vendor/wasmparser-0.217.0/Cargo.toml +139 -0
  251. data/ext/cargo-vendor/wasmparser-0.217.0/benches/benchmark.rs +350 -0
  252. data/ext/cargo-vendor/wasmparser-0.217.0/src/binary_reader.rs +2115 -0
  253. data/ext/cargo-vendor/wasmparser-0.217.0/src/features.rs +281 -0
  254. data/ext/cargo-vendor/wasmparser-0.217.0/src/limits.rs +80 -0
  255. data/ext/cargo-vendor/wasmparser-0.217.0/src/parser.rs +1691 -0
  256. data/ext/cargo-vendor/wasmparser-0.217.0/src/readers/component/aliases.rs +119 -0
  257. data/ext/cargo-vendor/wasmparser-0.217.0/src/readers/component/canonicals.rs +121 -0
  258. data/ext/cargo-vendor/wasmparser-0.217.0/src/readers/component/exports.rs +135 -0
  259. data/ext/cargo-vendor/wasmparser-0.217.0/src/readers/component/imports.rs +145 -0
  260. data/ext/cargo-vendor/wasmparser-0.217.0/src/readers/component/instances.rs +166 -0
  261. data/ext/cargo-vendor/wasmparser-0.217.0/src/readers/component/types.rs +553 -0
  262. data/ext/cargo-vendor/wasmparser-0.217.0/src/readers/core/code.rs +142 -0
  263. data/ext/cargo-vendor/wasmparser-0.217.0/src/readers/core/coredumps.rs +278 -0
  264. data/ext/cargo-vendor/wasmparser-0.217.0/src/readers/core/data.rs +94 -0
  265. data/ext/cargo-vendor/wasmparser-0.217.0/src/readers/core/exports.rs +65 -0
  266. data/ext/cargo-vendor/wasmparser-0.217.0/src/readers/core/globals.rs +61 -0
  267. data/ext/cargo-vendor/wasmparser-0.217.0/src/readers/core/imports.rs +76 -0
  268. data/ext/cargo-vendor/wasmparser-0.217.0/src/readers/core/init.rs +65 -0
  269. data/ext/cargo-vendor/wasmparser-0.217.0/src/readers/core/operators.rs +479 -0
  270. data/ext/cargo-vendor/wasmparser-0.217.0/src/readers/core/producers.rs +84 -0
  271. data/ext/cargo-vendor/wasmparser-0.217.0/src/readers/core/types.rs +1987 -0
  272. data/ext/cargo-vendor/wasmparser-0.217.0/src/readers.rs +315 -0
  273. data/ext/cargo-vendor/wasmparser-0.217.0/src/resources.rs +245 -0
  274. data/ext/cargo-vendor/wasmparser-0.217.0/src/validator/component.rs +3297 -0
  275. data/ext/cargo-vendor/wasmparser-0.217.0/src/validator/core/canonical.rs +409 -0
  276. data/ext/cargo-vendor/wasmparser-0.217.0/src/validator/core.rs +1374 -0
  277. data/ext/cargo-vendor/wasmparser-0.217.0/src/validator/func.rs +340 -0
  278. data/ext/cargo-vendor/wasmparser-0.217.0/src/validator/names.rs +1012 -0
  279. data/ext/cargo-vendor/wasmparser-0.217.0/src/validator/operators.rs +4845 -0
  280. data/ext/cargo-vendor/wasmparser-0.217.0/src/validator/types.rs +4612 -0
  281. data/ext/cargo-vendor/wasmparser-0.217.0/src/validator.rs +1658 -0
  282. data/ext/cargo-vendor/wasmprinter-0.217.0/.cargo-checksum.json +1 -0
  283. data/ext/cargo-vendor/wasmprinter-0.217.0/Cargo.toml +74 -0
  284. data/ext/cargo-vendor/wasmprinter-0.217.0/src/lib.rs +3250 -0
  285. data/ext/cargo-vendor/wasmtime-25.0.0/.cargo-checksum.json +1 -0
  286. data/ext/cargo-vendor/wasmtime-25.0.0/Cargo.toml +407 -0
  287. data/ext/cargo-vendor/wasmtime-25.0.0/build.rs +38 -0
  288. data/ext/cargo-vendor/wasmtime-25.0.0/src/compile/code_builder.rs +317 -0
  289. data/ext/cargo-vendor/wasmtime-25.0.0/src/compile/runtime.rs +167 -0
  290. data/ext/cargo-vendor/wasmtime-25.0.0/src/compile.rs +881 -0
  291. data/ext/cargo-vendor/wasmtime-25.0.0/src/config.rs +3021 -0
  292. data/ext/cargo-vendor/wasmtime-25.0.0/src/engine/serialization.rs +906 -0
  293. data/ext/cargo-vendor/wasmtime-25.0.0/src/engine.rs +778 -0
  294. data/ext/cargo-vendor/wasmtime-25.0.0/src/lib.rs +406 -0
  295. data/ext/cargo-vendor/wasmtime-25.0.0/src/profiling_agent/jitdump.rs +64 -0
  296. data/ext/cargo-vendor/wasmtime-25.0.0/src/runtime/component/component.rs +810 -0
  297. data/ext/cargo-vendor/wasmtime-25.0.0/src/runtime/component/func/host.rs +458 -0
  298. data/ext/cargo-vendor/wasmtime-25.0.0/src/runtime/component/func/typed.rs +2497 -0
  299. data/ext/cargo-vendor/wasmtime-25.0.0/src/runtime/component/linker.rs +704 -0
  300. data/ext/cargo-vendor/wasmtime-25.0.0/src/runtime/component/mod.rs +673 -0
  301. data/ext/cargo-vendor/wasmtime-25.0.0/src/runtime/component/resources.rs +1132 -0
  302. data/ext/cargo-vendor/wasmtime-25.0.0/src/runtime/component/types.rs +897 -0
  303. data/ext/cargo-vendor/wasmtime-25.0.0/src/runtime/coredump.rs +339 -0
  304. data/ext/cargo-vendor/wasmtime-25.0.0/src/runtime/externals/global.rs +312 -0
  305. data/ext/cargo-vendor/wasmtime-25.0.0/src/runtime/externals/table.rs +480 -0
  306. data/ext/cargo-vendor/wasmtime-25.0.0/src/runtime/func.rs +2607 -0
  307. data/ext/cargo-vendor/wasmtime-25.0.0/src/runtime/gc/disabled/anyref.rs +126 -0
  308. data/ext/cargo-vendor/wasmtime-25.0.0/src/runtime/gc/disabled/arrayref.rs +56 -0
  309. data/ext/cargo-vendor/wasmtime-25.0.0/src/runtime/gc/disabled/rooting.rs +229 -0
  310. data/ext/cargo-vendor/wasmtime-25.0.0/src/runtime/gc/disabled.rs +23 -0
  311. data/ext/cargo-vendor/wasmtime-25.0.0/src/runtime/gc/enabled/anyref.rs +662 -0
  312. data/ext/cargo-vendor/wasmtime-25.0.0/src/runtime/gc/enabled/arrayref.rs +879 -0
  313. data/ext/cargo-vendor/wasmtime-25.0.0/src/runtime/gc/enabled/i31.rs +291 -0
  314. data/ext/cargo-vendor/wasmtime-25.0.0/src/runtime/gc/enabled/rooting.rs +1755 -0
  315. data/ext/cargo-vendor/wasmtime-25.0.0/src/runtime/gc/enabled.rs +16 -0
  316. data/ext/cargo-vendor/wasmtime-25.0.0/src/runtime/instance.rs +989 -0
  317. data/ext/cargo-vendor/wasmtime-25.0.0/src/runtime/linker.rs +1498 -0
  318. data/ext/cargo-vendor/wasmtime-25.0.0/src/runtime/memory.rs +1101 -0
  319. data/ext/cargo-vendor/wasmtime-25.0.0/src/runtime/module.rs +1178 -0
  320. data/ext/cargo-vendor/wasmtime-25.0.0/src/runtime/store.rs +2877 -0
  321. data/ext/cargo-vendor/wasmtime-25.0.0/src/runtime/trampoline/global.rs +70 -0
  322. data/ext/cargo-vendor/wasmtime-25.0.0/src/runtime/trap.rs +641 -0
  323. data/ext/cargo-vendor/wasmtime-25.0.0/src/runtime/types.rs +2932 -0
  324. data/ext/cargo-vendor/wasmtime-25.0.0/src/runtime/values.rs +1050 -0
  325. data/ext/cargo-vendor/wasmtime-25.0.0/src/runtime/vm/const_expr.rs +132 -0
  326. data/ext/cargo-vendor/wasmtime-25.0.0/src/runtime/vm/cow.rs +992 -0
  327. data/ext/cargo-vendor/wasmtime-25.0.0/src/runtime/vm/gc/disabled.rs +41 -0
  328. data/ext/cargo-vendor/wasmtime-25.0.0/src/runtime/vm/gc/enabled/arrayref.rs +342 -0
  329. data/ext/cargo-vendor/wasmtime-25.0.0/src/runtime/vm/gc/enabled/data.rs +149 -0
  330. data/ext/cargo-vendor/wasmtime-25.0.0/src/runtime/vm/gc/enabled/drc.rs +1163 -0
  331. data/ext/cargo-vendor/wasmtime-25.0.0/src/runtime/vm/gc/enabled/structref.rs +336 -0
  332. data/ext/cargo-vendor/wasmtime-25.0.0/src/runtime/vm/gc/enabled.rs +29 -0
  333. data/ext/cargo-vendor/wasmtime-25.0.0/src/runtime/vm/gc/gc_ref.rs +479 -0
  334. data/ext/cargo-vendor/wasmtime-25.0.0/src/runtime/vm/gc/gc_runtime.rs +718 -0
  335. data/ext/cargo-vendor/wasmtime-25.0.0/src/runtime/vm/gc.rs +339 -0
  336. data/ext/cargo-vendor/wasmtime-25.0.0/src/runtime/vm/helpers.c +118 -0
  337. data/ext/cargo-vendor/wasmtime-25.0.0/src/runtime/vm/instance/allocator/pooling/gc_heap_pool.rs +95 -0
  338. data/ext/cargo-vendor/wasmtime-25.0.0/src/runtime/vm/instance/allocator/pooling/index_allocator.rs +702 -0
  339. data/ext/cargo-vendor/wasmtime-25.0.0/src/runtime/vm/libcalls.rs +850 -0
  340. data/ext/cargo-vendor/wasmtime-25.0.0/src/runtime/vm/sys/custom/traphandlers.rs +57 -0
  341. data/ext/cargo-vendor/wasmtime-25.0.0/src/runtime/vm/sys/unix/machports.rs +440 -0
  342. data/ext/cargo-vendor/wasmtime-25.0.0/src/runtime/vm/sys/unix/mmap.rs +159 -0
  343. data/ext/cargo-vendor/wasmtime-25.0.0/src/runtime/vm/sys/unix/signals.rs +465 -0
  344. data/ext/cargo-vendor/wasmtime-25.0.0/src/runtime/vm/sys/windows/traphandlers.rs +135 -0
  345. data/ext/cargo-vendor/wasmtime-25.0.0/src/runtime/vm/threads/parking_spot.rs +623 -0
  346. data/ext/cargo-vendor/wasmtime-25.0.0/src/runtime/vm/traphandlers.rs +787 -0
  347. data/ext/cargo-vendor/wasmtime-25.0.0/src/runtime/vm/vmcontext.rs +1246 -0
  348. data/ext/cargo-vendor/wasmtime-asm-macros-25.0.0/.cargo-checksum.json +1 -0
  349. data/ext/cargo-vendor/wasmtime-asm-macros-25.0.0/Cargo.toml +33 -0
  350. data/ext/cargo-vendor/wasmtime-cache-25.0.0/.cargo-checksum.json +1 -0
  351. data/ext/cargo-vendor/wasmtime-cache-25.0.0/Cargo.toml +112 -0
  352. data/ext/cargo-vendor/wasmtime-cache-25.0.0/build.rs +10 -0
  353. data/ext/cargo-vendor/wasmtime-cache-25.0.0/src/config.rs +584 -0
  354. data/ext/cargo-vendor/wasmtime-cache-25.0.0/src/lib.rs +235 -0
  355. data/ext/cargo-vendor/wasmtime-cache-25.0.0/src/worker/tests.rs +758 -0
  356. data/ext/cargo-vendor/wasmtime-cache-25.0.0/src/worker.rs +890 -0
  357. data/ext/cargo-vendor/wasmtime-component-macro-25.0.0/.cargo-checksum.json +1 -0
  358. data/ext/cargo-vendor/wasmtime-component-macro-25.0.0/Cargo.toml +115 -0
  359. data/ext/cargo-vendor/wasmtime-component-macro-25.0.0/src/bindgen.rs +507 -0
  360. data/ext/cargo-vendor/wasmtime-component-macro-25.0.0/src/component.rs +1540 -0
  361. data/ext/cargo-vendor/wasmtime-component-macro-25.0.0/tests/codegen.rs +699 -0
  362. data/ext/cargo-vendor/wasmtime-component-macro-25.0.0/tests/expanded/char.rs +387 -0
  363. data/ext/cargo-vendor/wasmtime-component-macro-25.0.0/tests/expanded/char_async.rs +414 -0
  364. data/ext/cargo-vendor/wasmtime-component-macro-25.0.0/tests/expanded/char_tracing_async.rs +461 -0
  365. data/ext/cargo-vendor/wasmtime-component-macro-25.0.0/tests/expanded/conventions.rs +824 -0
  366. data/ext/cargo-vendor/wasmtime-component-macro-25.0.0/tests/expanded/conventions_async.rs +899 -0
  367. data/ext/cargo-vendor/wasmtime-component-macro-25.0.0/tests/expanded/conventions_tracing_async.rs +1190 -0
  368. data/ext/cargo-vendor/wasmtime-component-macro-25.0.0/tests/expanded/dead-code.rs +279 -0
  369. data/ext/cargo-vendor/wasmtime-component-macro-25.0.0/tests/expanded/dead-code_async.rs +300 -0
  370. data/ext/cargo-vendor/wasmtime-component-macro-25.0.0/tests/expanded/dead-code_tracing_async.rs +313 -0
  371. data/ext/cargo-vendor/wasmtime-component-macro-25.0.0/tests/expanded/direct-import.rs +205 -0
  372. data/ext/cargo-vendor/wasmtime-component-macro-25.0.0/tests/expanded/direct-import_async.rs +219 -0
  373. data/ext/cargo-vendor/wasmtime-component-macro-25.0.0/tests/expanded/direct-import_tracing_async.rs +232 -0
  374. data/ext/cargo-vendor/wasmtime-component-macro-25.0.0/tests/expanded/empty.rs +159 -0
  375. data/ext/cargo-vendor/wasmtime-component-macro-25.0.0/tests/expanded/empty_async.rs +165 -0
  376. data/ext/cargo-vendor/wasmtime-component-macro-25.0.0/tests/expanded/empty_tracing_async.rs +165 -0
  377. data/ext/cargo-vendor/wasmtime-component-macro-25.0.0/tests/expanded/flags.rs +859 -0
  378. data/ext/cargo-vendor/wasmtime-component-macro-25.0.0/tests/expanded/flags_async.rs +921 -0
  379. data/ext/cargo-vendor/wasmtime-component-macro-25.0.0/tests/expanded/flags_tracing_async.rs +1096 -0
  380. data/ext/cargo-vendor/wasmtime-component-macro-25.0.0/tests/expanded/floats.rs +459 -0
  381. data/ext/cargo-vendor/wasmtime-component-macro-25.0.0/tests/expanded/floats_async.rs +500 -0
  382. data/ext/cargo-vendor/wasmtime-component-macro-25.0.0/tests/expanded/floats_tracing_async.rs +594 -0
  383. data/ext/cargo-vendor/wasmtime-component-macro-25.0.0/tests/expanded/function-new.rs +182 -0
  384. data/ext/cargo-vendor/wasmtime-component-macro-25.0.0/tests/expanded/function-new_async.rs +191 -0
  385. data/ext/cargo-vendor/wasmtime-component-macro-25.0.0/tests/expanded/function-new_tracing_async.rs +199 -0
  386. data/ext/cargo-vendor/wasmtime-component-macro-25.0.0/tests/expanded/integers.rs +989 -0
  387. data/ext/cargo-vendor/wasmtime-component-macro-25.0.0/tests/expanded/integers_async.rs +1128 -0
  388. data/ext/cargo-vendor/wasmtime-component-macro-25.0.0/tests/expanded/integers_tracing_async.rs +1555 -0
  389. data/ext/cargo-vendor/wasmtime-component-macro-25.0.0/tests/expanded/lists.rs +2040 -0
  390. data/ext/cargo-vendor/wasmtime-component-macro-25.0.0/tests/expanded/lists_async.rs +2288 -0
  391. data/ext/cargo-vendor/wasmtime-component-macro-25.0.0/tests/expanded/lists_tracing_async.rs +2980 -0
  392. data/ext/cargo-vendor/wasmtime-component-macro-25.0.0/tests/expanded/many-arguments.rs +730 -0
  393. data/ext/cargo-vendor/wasmtime-component-macro-25.0.0/tests/expanded/many-arguments_async.rs +758 -0
  394. data/ext/cargo-vendor/wasmtime-component-macro-25.0.0/tests/expanded/many-arguments_tracing_async.rs +819 -0
  395. data/ext/cargo-vendor/wasmtime-component-macro-25.0.0/tests/expanded/multi-return.rs +475 -0
  396. data/ext/cargo-vendor/wasmtime-component-macro-25.0.0/tests/expanded/multi-return_async.rs +519 -0
  397. data/ext/cargo-vendor/wasmtime-component-macro-25.0.0/tests/expanded/multi-return_tracing_async.rs +633 -0
  398. data/ext/cargo-vendor/wasmtime-component-macro-25.0.0/tests/expanded/multiversion.rs +508 -0
  399. data/ext/cargo-vendor/wasmtime-component-macro-25.0.0/tests/expanded/multiversion_async.rs +537 -0
  400. data/ext/cargo-vendor/wasmtime-component-macro-25.0.0/tests/expanded/multiversion_tracing_async.rs +585 -0
  401. data/ext/cargo-vendor/wasmtime-component-macro-25.0.0/tests/expanded/records.rs +1056 -0
  402. data/ext/cargo-vendor/wasmtime-component-macro-25.0.0/tests/expanded/records_async.rs +1146 -0
  403. data/ext/cargo-vendor/wasmtime-component-macro-25.0.0/tests/expanded/records_tracing_async.rs +1406 -0
  404. data/ext/cargo-vendor/wasmtime-component-macro-25.0.0/tests/expanded/rename.rs +268 -0
  405. data/ext/cargo-vendor/wasmtime-component-macro-25.0.0/tests/expanded/rename_async.rs +289 -0
  406. data/ext/cargo-vendor/wasmtime-component-macro-25.0.0/tests/expanded/rename_tracing_async.rs +302 -0
  407. data/ext/cargo-vendor/wasmtime-component-macro-25.0.0/tests/expanded/resources-export.rs +879 -0
  408. data/ext/cargo-vendor/wasmtime-component-macro-25.0.0/tests/expanded/resources-export_async.rs +937 -0
  409. data/ext/cargo-vendor/wasmtime-component-macro-25.0.0/tests/expanded/resources-export_tracing_async.rs +1011 -0
  410. data/ext/cargo-vendor/wasmtime-component-macro-25.0.0/tests/expanded/resources-import.rs +1217 -0
  411. data/ext/cargo-vendor/wasmtime-component-macro-25.0.0/tests/expanded/resources-import_async.rs +1361 -0
  412. data/ext/cargo-vendor/wasmtime-component-macro-25.0.0/tests/expanded/resources-import_tracing_async.rs +1774 -0
  413. data/ext/cargo-vendor/wasmtime-component-macro-25.0.0/tests/expanded/share-types.rs +429 -0
  414. data/ext/cargo-vendor/wasmtime-component-macro-25.0.0/tests/expanded/share-types_async.rs +453 -0
  415. data/ext/cargo-vendor/wasmtime-component-macro-25.0.0/tests/expanded/share-types_tracing_async.rs +477 -0
  416. data/ext/cargo-vendor/wasmtime-component-macro-25.0.0/tests/expanded/simple-functions.rs +522 -0
  417. data/ext/cargo-vendor/wasmtime-component-macro-25.0.0/tests/expanded/simple-functions_async.rs +574 -0
  418. data/ext/cargo-vendor/wasmtime-component-macro-25.0.0/tests/expanded/simple-functions_tracing_async.rs +718 -0
  419. data/ext/cargo-vendor/wasmtime-component-macro-25.0.0/tests/expanded/simple-lists.rs +545 -0
  420. data/ext/cargo-vendor/wasmtime-component-macro-25.0.0/tests/expanded/simple-lists_async.rs +590 -0
  421. data/ext/cargo-vendor/wasmtime-component-macro-25.0.0/tests/expanded/simple-lists_tracing_async.rs +687 -0
  422. data/ext/cargo-vendor/wasmtime-component-macro-25.0.0/tests/expanded/simple-wasi.rs +331 -0
  423. data/ext/cargo-vendor/wasmtime-component-macro-25.0.0/tests/expanded/simple-wasi_async.rs +354 -0
  424. data/ext/cargo-vendor/wasmtime-component-macro-25.0.0/tests/expanded/simple-wasi_tracing_async.rs +380 -0
  425. data/ext/cargo-vendor/wasmtime-component-macro-25.0.0/tests/expanded/small-anonymous.rs +454 -0
  426. data/ext/cargo-vendor/wasmtime-component-macro-25.0.0/tests/expanded/small-anonymous_async.rs +474 -0
  427. data/ext/cargo-vendor/wasmtime-component-macro-25.0.0/tests/expanded/small-anonymous_tracing_async.rs +496 -0
  428. data/ext/cargo-vendor/wasmtime-component-macro-25.0.0/tests/expanded/smoke-default.rs +182 -0
  429. data/ext/cargo-vendor/wasmtime-component-macro-25.0.0/tests/expanded/smoke-default_async.rs +191 -0
  430. data/ext/cargo-vendor/wasmtime-component-macro-25.0.0/tests/expanded/smoke-default_tracing_async.rs +199 -0
  431. data/ext/cargo-vendor/wasmtime-component-macro-25.0.0/tests/expanded/smoke-export.rs +263 -0
  432. data/ext/cargo-vendor/wasmtime-component-macro-25.0.0/tests/expanded/smoke-export_async.rs +272 -0
  433. data/ext/cargo-vendor/wasmtime-component-macro-25.0.0/tests/expanded/smoke-export_tracing_async.rs +280 -0
  434. data/ext/cargo-vendor/wasmtime-component-macro-25.0.0/tests/expanded/smoke.rs +218 -0
  435. data/ext/cargo-vendor/wasmtime-component-macro-25.0.0/tests/expanded/smoke_async.rs +233 -0
  436. data/ext/cargo-vendor/wasmtime-component-macro-25.0.0/tests/expanded/smoke_tracing_async.rs +246 -0
  437. data/ext/cargo-vendor/wasmtime-component-macro-25.0.0/tests/expanded/strings.rs +432 -0
  438. data/ext/cargo-vendor/wasmtime-component-macro-25.0.0/tests/expanded/strings_async.rs +466 -0
  439. data/ext/cargo-vendor/wasmtime-component-macro-25.0.0/tests/expanded/strings_tracing_async.rs +538 -0
  440. data/ext/cargo-vendor/wasmtime-component-macro-25.0.0/tests/expanded/unversioned-foo.rs +250 -0
  441. data/ext/cargo-vendor/wasmtime-component-macro-25.0.0/tests/expanded/unversioned-foo_async.rs +265 -0
  442. data/ext/cargo-vendor/wasmtime-component-macro-25.0.0/tests/expanded/unversioned-foo_tracing_async.rs +278 -0
  443. data/ext/cargo-vendor/wasmtime-component-macro-25.0.0/tests/expanded/use-paths.rs +402 -0
  444. data/ext/cargo-vendor/wasmtime-component-macro-25.0.0/tests/expanded/use-paths_async.rs +442 -0
  445. data/ext/cargo-vendor/wasmtime-component-macro-25.0.0/tests/expanded/use-paths_tracing_async.rs +494 -0
  446. data/ext/cargo-vendor/wasmtime-component-macro-25.0.0/tests/expanded/variants.rs +2016 -0
  447. data/ext/cargo-vendor/wasmtime-component-macro-25.0.0/tests/expanded/variants_async.rs +2183 -0
  448. data/ext/cargo-vendor/wasmtime-component-macro-25.0.0/tests/expanded/variants_tracing_async.rs +2705 -0
  449. data/ext/cargo-vendor/wasmtime-component-macro-25.0.0/tests/expanded/wat.rs +265 -0
  450. data/ext/cargo-vendor/wasmtime-component-macro-25.0.0/tests/expanded/wat_async.rs +271 -0
  451. data/ext/cargo-vendor/wasmtime-component-macro-25.0.0/tests/expanded/wat_tracing_async.rs +271 -0
  452. data/ext/cargo-vendor/wasmtime-component-macro-25.0.0/tests/expanded/worlds-with-types.rs +263 -0
  453. data/ext/cargo-vendor/wasmtime-component-macro-25.0.0/tests/expanded/worlds-with-types_async.rs +279 -0
  454. data/ext/cargo-vendor/wasmtime-component-macro-25.0.0/tests/expanded/worlds-with-types_tracing_async.rs +287 -0
  455. data/ext/cargo-vendor/wasmtime-component-macro-25.0.0/tests/expanded.rs +72 -0
  456. data/ext/cargo-vendor/wasmtime-component-util-25.0.0/.cargo-checksum.json +1 -0
  457. data/ext/cargo-vendor/wasmtime-component-util-25.0.0/Cargo.toml +36 -0
  458. data/ext/cargo-vendor/wasmtime-cranelift-25.0.0/.cargo-checksum.json +1 -0
  459. data/ext/cargo-vendor/wasmtime-cranelift-25.0.0/Cargo.toml +137 -0
  460. data/ext/cargo-vendor/wasmtime-cranelift-25.0.0/src/compiler.rs +1035 -0
  461. data/ext/cargo-vendor/wasmtime-cranelift-25.0.0/src/debug/transform/attr.rs +308 -0
  462. data/ext/cargo-vendor/wasmtime-cranelift-25.0.0/src/debug/transform/line_program.rs +264 -0
  463. data/ext/cargo-vendor/wasmtime-cranelift-25.0.0/src/debug/transform/mod.rs +256 -0
  464. data/ext/cargo-vendor/wasmtime-cranelift-25.0.0/src/debug/transform/range_info_builder.rs +215 -0
  465. data/ext/cargo-vendor/wasmtime-cranelift-25.0.0/src/debug/transform/simulate.rs +423 -0
  466. data/ext/cargo-vendor/wasmtime-cranelift-25.0.0/src/debug/transform/unit.rs +512 -0
  467. data/ext/cargo-vendor/wasmtime-cranelift-25.0.0/src/func_environ.rs +2757 -0
  468. data/ext/cargo-vendor/wasmtime-cranelift-25.0.0/src/gc/enabled.rs +631 -0
  469. data/ext/cargo-vendor/wasmtime-cranelift-25.0.0/src/gc.rs +189 -0
  470. data/ext/cargo-vendor/wasmtime-cranelift-25.0.0/src/lib.rs +399 -0
  471. data/ext/cargo-vendor/wasmtime-environ-25.0.0/.cargo-checksum.json +1 -0
  472. data/ext/cargo-vendor/wasmtime-environ-25.0.0/Cargo.lock +792 -0
  473. data/ext/cargo-vendor/wasmtime-environ-25.0.0/Cargo.toml +195 -0
  474. data/ext/cargo-vendor/wasmtime-environ-25.0.0/src/builtin.rs +184 -0
  475. data/ext/cargo-vendor/wasmtime-environ-25.0.0/src/compile/mod.rs +379 -0
  476. data/ext/cargo-vendor/wasmtime-environ-25.0.0/src/compile/module_environ.rs +1264 -0
  477. data/ext/cargo-vendor/wasmtime-environ-25.0.0/src/component/types.rs +1059 -0
  478. data/ext/cargo-vendor/wasmtime-environ-25.0.0/src/demangling.rs +28 -0
  479. data/ext/cargo-vendor/wasmtime-environ-25.0.0/src/fact/trampoline.rs +3234 -0
  480. data/ext/cargo-vendor/wasmtime-environ-25.0.0/src/fact/traps.rs +116 -0
  481. data/ext/cargo-vendor/wasmtime-environ-25.0.0/src/stack_map.rs +60 -0
  482. data/ext/cargo-vendor/wasmtime-environ-25.0.0/src/trap_encoding.rs +189 -0
  483. data/ext/cargo-vendor/wasmtime-fiber-25.0.0/.cargo-checksum.json +1 -0
  484. data/ext/cargo-vendor/wasmtime-fiber-25.0.0/Cargo.toml +84 -0
  485. data/ext/cargo-vendor/wasmtime-fiber-25.0.0/build.rs +39 -0
  486. data/ext/cargo-vendor/wasmtime-fiber-25.0.0/src/lib.rs +343 -0
  487. data/ext/cargo-vendor/wasmtime-jit-debug-25.0.0/.cargo-checksum.json +1 -0
  488. data/ext/cargo-vendor/wasmtime-jit-debug-25.0.0/Cargo.toml +86 -0
  489. data/ext/cargo-vendor/wasmtime-jit-icache-coherence-25.0.0/.cargo-checksum.json +1 -0
  490. data/ext/cargo-vendor/wasmtime-jit-icache-coherence-25.0.0/Cargo.toml +71 -0
  491. data/ext/cargo-vendor/wasmtime-slab-25.0.0/.cargo-checksum.json +1 -0
  492. data/ext/cargo-vendor/wasmtime-slab-25.0.0/Cargo.toml +50 -0
  493. data/ext/cargo-vendor/wasmtime-types-25.0.0/.cargo-checksum.json +1 -0
  494. data/ext/cargo-vendor/wasmtime-types-25.0.0/Cargo.toml +80 -0
  495. data/ext/cargo-vendor/wasmtime-types-25.0.0/src/lib.rs +1846 -0
  496. data/ext/cargo-vendor/wasmtime-versioned-export-macros-25.0.0/.cargo-checksum.json +1 -0
  497. data/ext/cargo-vendor/wasmtime-versioned-export-macros-25.0.0/Cargo.toml +41 -0
  498. data/ext/cargo-vendor/wasmtime-wasi-25.0.0/.cargo-checksum.json +1 -0
  499. data/ext/cargo-vendor/wasmtime-wasi-25.0.0/Cargo.toml +224 -0
  500. data/ext/cargo-vendor/wasmtime-wasi-25.0.0/src/bindings.rs +563 -0
  501. data/ext/cargo-vendor/wasmtime-wasi-25.0.0/src/filesystem.rs +607 -0
  502. data/ext/cargo-vendor/wasmtime-wasi-25.0.0/src/host/filesystem.rs +1091 -0
  503. data/ext/cargo-vendor/wasmtime-wasi-25.0.0/src/host/io.rs +372 -0
  504. data/ext/cargo-vendor/wasmtime-wasi-25.0.0/src/pipe.rs +833 -0
  505. data/ext/cargo-vendor/wasmtime-wasi-25.0.0/src/preview1.rs +2764 -0
  506. data/ext/cargo-vendor/wasmtime-wasi-25.0.0/src/runtime.rs +188 -0
  507. data/ext/cargo-vendor/wasmtime-wasi-25.0.0/src/stdio.rs +616 -0
  508. data/ext/cargo-vendor/wasmtime-wasi-25.0.0/src/stream.rs +265 -0
  509. data/ext/cargo-vendor/wasmtime-wasi-25.0.0/src/tcp.rs +877 -0
  510. data/ext/cargo-vendor/wasmtime-wasi-25.0.0/src/write_stream.rs +211 -0
  511. data/ext/cargo-vendor/wasmtime-wasi-25.0.0/tests/all/main.rs +91 -0
  512. data/ext/cargo-vendor/wasmtime-wasi-25.0.0/tests/process_stdin.rs +165 -0
  513. data/ext/cargo-vendor/wasmtime-wasi-25.0.0/wit/deps/cli/command.wit +10 -0
  514. data/ext/cargo-vendor/wasmtime-wasi-25.0.0/wit/deps/cli/environment.wit +22 -0
  515. data/ext/cargo-vendor/wasmtime-wasi-25.0.0/wit/deps/cli/exit.wit +17 -0
  516. data/ext/cargo-vendor/wasmtime-wasi-25.0.0/wit/deps/cli/imports.wit +36 -0
  517. data/ext/cargo-vendor/wasmtime-wasi-25.0.0/wit/deps/cli/run.wit +6 -0
  518. data/ext/cargo-vendor/wasmtime-wasi-25.0.0/wit/deps/cli/stdio.wit +26 -0
  519. data/ext/cargo-vendor/wasmtime-wasi-25.0.0/wit/deps/cli/terminal.wit +62 -0
  520. data/ext/cargo-vendor/wasmtime-wasi-25.0.0/wit/deps/clocks/monotonic-clock.wit +50 -0
  521. data/ext/cargo-vendor/wasmtime-wasi-25.0.0/wit/deps/clocks/timezone.wit +55 -0
  522. data/ext/cargo-vendor/wasmtime-wasi-25.0.0/wit/deps/clocks/wall-clock.wit +46 -0
  523. data/ext/cargo-vendor/wasmtime-wasi-25.0.0/wit/deps/clocks/world.wit +11 -0
  524. data/ext/cargo-vendor/wasmtime-wasi-25.0.0/wit/deps/filesystem/preopens.wit +11 -0
  525. data/ext/cargo-vendor/wasmtime-wasi-25.0.0/wit/deps/filesystem/types.wit +678 -0
  526. data/ext/cargo-vendor/wasmtime-wasi-25.0.0/wit/deps/filesystem/world.wit +9 -0
  527. data/ext/cargo-vendor/wasmtime-wasi-25.0.0/wit/deps/io/error.wit +34 -0
  528. data/ext/cargo-vendor/wasmtime-wasi-25.0.0/wit/deps/io/poll.wit +47 -0
  529. data/ext/cargo-vendor/wasmtime-wasi-25.0.0/wit/deps/io/streams.wit +286 -0
  530. data/ext/cargo-vendor/wasmtime-wasi-25.0.0/wit/deps/io/world.wit +10 -0
  531. data/ext/cargo-vendor/wasmtime-wasi-25.0.0/wit/deps/random/insecure-seed.wit +27 -0
  532. data/ext/cargo-vendor/wasmtime-wasi-25.0.0/wit/deps/random/insecure.wit +25 -0
  533. data/ext/cargo-vendor/wasmtime-wasi-25.0.0/wit/deps/random/random.wit +29 -0
  534. data/ext/cargo-vendor/wasmtime-wasi-25.0.0/wit/deps/random/world.wit +13 -0
  535. data/ext/cargo-vendor/wasmtime-wasi-25.0.0/wit/deps/sockets/instance-network.wit +11 -0
  536. data/ext/cargo-vendor/wasmtime-wasi-25.0.0/wit/deps/sockets/ip-name-lookup.wit +56 -0
  537. data/ext/cargo-vendor/wasmtime-wasi-25.0.0/wit/deps/sockets/network.wit +153 -0
  538. data/ext/cargo-vendor/wasmtime-wasi-25.0.0/wit/deps/sockets/tcp-create-socket.wit +30 -0
  539. data/ext/cargo-vendor/wasmtime-wasi-25.0.0/wit/deps/sockets/tcp.wit +387 -0
  540. data/ext/cargo-vendor/wasmtime-wasi-25.0.0/wit/deps/sockets/udp-create-socket.wit +30 -0
  541. data/ext/cargo-vendor/wasmtime-wasi-25.0.0/wit/deps/sockets/udp.wit +288 -0
  542. data/ext/cargo-vendor/wasmtime-wasi-25.0.0/wit/deps/sockets/world.wit +19 -0
  543. data/ext/cargo-vendor/wasmtime-wasi-25.0.0/wit/test.wit +13 -0
  544. data/ext/cargo-vendor/wasmtime-wasi-25.0.0/wit/world.wit +6 -0
  545. data/ext/cargo-vendor/wasmtime-winch-25.0.0/.cargo-checksum.json +1 -0
  546. data/ext/cargo-vendor/wasmtime-winch-25.0.0/Cargo.toml +100 -0
  547. data/ext/cargo-vendor/wasmtime-wit-bindgen-25.0.0/.cargo-checksum.json +1 -0
  548. data/ext/cargo-vendor/wasmtime-wit-bindgen-25.0.0/Cargo.toml +66 -0
  549. data/ext/cargo-vendor/wasmtime-wit-bindgen-25.0.0/src/lib.rs +3117 -0
  550. data/ext/cargo-vendor/wasmtime-wit-bindgen-25.0.0/src/rust.rs +427 -0
  551. data/ext/cargo-vendor/wast-217.0.0/.cargo-checksum.json +1 -0
  552. data/ext/cargo-vendor/wast-217.0.0/Cargo.toml +101 -0
  553. data/ext/cargo-vendor/wast-217.0.0/src/component/binary.rs +1014 -0
  554. data/ext/cargo-vendor/wast-217.0.0/src/component/component.rs +324 -0
  555. data/ext/cargo-vendor/wast-217.0.0/src/component/expand.rs +879 -0
  556. data/ext/cargo-vendor/wast-217.0.0/src/component/import.rs +216 -0
  557. data/ext/cargo-vendor/wast-217.0.0/src/component/resolve.rs +994 -0
  558. data/ext/cargo-vendor/wast-217.0.0/src/core/binary/dwarf.rs +613 -0
  559. data/ext/cargo-vendor/wast-217.0.0/src/core/binary.rs +1556 -0
  560. data/ext/cargo-vendor/wast-217.0.0/src/core/expr.rs +2110 -0
  561. data/ext/cargo-vendor/wast-217.0.0/src/core/module.rs +218 -0
  562. data/ext/cargo-vendor/wast-217.0.0/src/core/resolve/mod.rs +111 -0
  563. data/ext/cargo-vendor/wast-217.0.0/src/core/resolve/names.rs +808 -0
  564. data/ext/cargo-vendor/wast-217.0.0/src/core/resolve/types.rs +273 -0
  565. data/ext/cargo-vendor/wast-217.0.0/src/lexer.rs +1573 -0
  566. data/ext/cargo-vendor/wast-217.0.0/src/lib.rs +557 -0
  567. data/ext/cargo-vendor/wast-217.0.0/src/parser.rs +1447 -0
  568. data/ext/cargo-vendor/wast-217.0.0/src/wast.rs +552 -0
  569. data/ext/cargo-vendor/wast-217.0.0/src/wat.rs +66 -0
  570. data/ext/cargo-vendor/wat-1.217.0/.cargo-checksum.json +1 -0
  571. data/ext/cargo-vendor/wat-1.217.0/Cargo.toml +56 -0
  572. data/ext/cargo-vendor/wiggle-25.0.0/.cargo-checksum.json +1 -0
  573. data/ext/cargo-vendor/wiggle-25.0.0/Cargo.toml +119 -0
  574. data/ext/cargo-vendor/wiggle-25.0.0/src/lib.rs +605 -0
  575. data/ext/cargo-vendor/wiggle-generate-25.0.0/.cargo-checksum.json +1 -0
  576. data/ext/cargo-vendor/wiggle-generate-25.0.0/Cargo.toml +85 -0
  577. data/ext/cargo-vendor/wiggle-generate-25.0.0/src/funcs.rs +434 -0
  578. data/ext/cargo-vendor/wiggle-generate-25.0.0/src/lib.rs +100 -0
  579. data/ext/cargo-vendor/wiggle-generate-25.0.0/src/names.rs +299 -0
  580. data/ext/cargo-vendor/wiggle-generate-25.0.0/src/wasmtime.rs +172 -0
  581. data/ext/cargo-vendor/wiggle-macro-25.0.0/.cargo-checksum.json +1 -0
  582. data/ext/cargo-vendor/wiggle-macro-25.0.0/Cargo.toml +78 -0
  583. data/ext/cargo-vendor/winch-codegen-0.23.0/.cargo-checksum.json +1 -0
  584. data/ext/cargo-vendor/winch-codegen-0.23.0/Cargo.toml +95 -0
  585. data/ext/cargo-vendor/winch-codegen-0.23.0/src/abi/local.rs +82 -0
  586. data/ext/cargo-vendor/winch-codegen-0.23.0/src/abi/mod.rs +666 -0
  587. data/ext/cargo-vendor/winch-codegen-0.23.0/src/codegen/bounds.rs +220 -0
  588. data/ext/cargo-vendor/winch-codegen-0.23.0/src/codegen/context.rs +593 -0
  589. data/ext/cargo-vendor/winch-codegen-0.23.0/src/codegen/mod.rs +905 -0
  590. data/ext/cargo-vendor/winch-codegen-0.23.0/src/isa/aarch64/abi.rs +288 -0
  591. data/ext/cargo-vendor/winch-codegen-0.23.0/src/isa/aarch64/address.rs +143 -0
  592. data/ext/cargo-vendor/winch-codegen-0.23.0/src/isa/aarch64/asm.rs +840 -0
  593. data/ext/cargo-vendor/winch-codegen-0.23.0/src/isa/aarch64/masm.rs +680 -0
  594. data/ext/cargo-vendor/winch-codegen-0.23.0/src/isa/mod.rs +320 -0
  595. data/ext/cargo-vendor/winch-codegen-0.23.0/src/isa/x64/abi.rs +494 -0
  596. data/ext/cargo-vendor/winch-codegen-0.23.0/src/isa/x64/asm.rs +1422 -0
  597. data/ext/cargo-vendor/winch-codegen-0.23.0/src/isa/x64/masm.rs +1113 -0
  598. data/ext/cargo-vendor/winch-codegen-0.23.0/src/masm.rs +986 -0
  599. data/ext/cargo-vendor/winch-codegen-0.23.0/src/regalloc.rs +65 -0
  600. data/ext/cargo-vendor/winch-codegen-0.23.0/src/stack.rs +447 -0
  601. data/ext/cargo-vendor/winch-codegen-0.23.0/src/visitor.rs +2169 -0
  602. data/ext/cargo-vendor/wit-parser-0.217.0/.cargo-checksum.json +1 -0
  603. data/ext/cargo-vendor/wit-parser-0.217.0/Cargo.toml +129 -0
  604. data/ext/cargo-vendor/wit-parser-0.217.0/src/ast/resolve.rs +1575 -0
  605. data/ext/cargo-vendor/wit-parser-0.217.0/src/ast.rs +1886 -0
  606. data/ext/cargo-vendor/wit-parser-0.217.0/src/decoding.rs +1794 -0
  607. data/ext/cargo-vendor/wit-parser-0.217.0/src/lib.rs +910 -0
  608. data/ext/cargo-vendor/wit-parser-0.217.0/src/sizealign.rs +584 -0
  609. data/ext/cargo-vendor/wit-parser-0.217.0/tests/all.rs +154 -0
  610. data/ext/cargo-vendor/wit-parser-0.217.0/tests/ui/parse-fail/bad-gate3.wit.result +5 -0
  611. data/ext/cargo-vendor/wit-parser-0.217.0/tests/ui/parse-fail/bad-gate4.wit.result +5 -0
  612. data/ext/cargo-vendor/wit-parser-0.217.0/tests/ui/parse-fail/bad-gate5.wit.result +5 -0
  613. data/ext/cargo-vendor/wit-parser-0.217.0/tests/ui/parse-fail/bad-pkg1.wit.result +5 -0
  614. data/ext/cargo-vendor/wit-parser-0.217.0/tests/ui/parse-fail/bad-pkg2.wit.result +5 -0
  615. data/ext/cargo-vendor/wit-parser-0.217.0/tests/ui/parse-fail/bad-pkg3.wit.result +5 -0
  616. data/ext/cargo-vendor/wit-parser-0.217.0/tests/ui/parse-fail/bad-pkg4.wit.result +5 -0
  617. data/ext/cargo-vendor/wit-parser-0.217.0/tests/ui/parse-fail/bad-pkg5.wit.result +5 -0
  618. data/ext/cargo-vendor/wit-parser-0.217.0/tests/ui/parse-fail/bad-pkg6.wit.result +5 -0
  619. data/ext/cargo-vendor/wit-parser-0.217.0/tests/ui/parse-fail/bad-resource15.wit.result +5 -0
  620. data/ext/cargo-vendor/wit-parser-0.217.0/tests/ui/parse-fail/conflicting-package.wit.result +5 -0
  621. data/ext/cargo-vendor/wit-parser-0.217.0/tests/ui/parse-fail/duplicate-interface2.wit.result +5 -0
  622. data/ext/cargo-vendor/wit-parser-0.217.0/tests/ui/parse-fail/include-foreign.wit.result +5 -0
  623. data/ext/cargo-vendor/wit-parser-0.217.0/tests/ui/parse-fail/multi-file-missing-delimiter.wit.result +5 -0
  624. data/ext/cargo-vendor/wit-parser-0.217.0/tests/ui/parse-fail/multi-package-deps-share-nest.wit.result +3 -0
  625. data/ext/cargo-vendor/wit-parser-0.217.0/tests/ui/parse-fail/multiple-package-docs.wit.result +5 -0
  626. data/ext/cargo-vendor/wit-parser-0.217.0/tests/ui/parse-fail/no-access-to-sibling-use.wit.result +5 -0
  627. data/ext/cargo-vendor/wit-parser-0.217.0/tests/ui/parse-fail/non-existance-world-include.wit.result +5 -0
  628. data/ext/cargo-vendor/wit-parser-0.217.0/tests/ui/parse-fail/pkg-cycle.wit.result +5 -0
  629. data/ext/cargo-vendor/wit-parser-0.217.0/tests/ui/parse-fail/pkg-cycle2.wit.result +5 -0
  630. data/ext/cargo-vendor/wit-parser-0.217.0/tests/ui/parse-fail/resources-multiple-returns-borrow.wit.result +5 -0
  631. data/ext/cargo-vendor/wit-parser-0.217.0/tests/ui/parse-fail/resources-return-borrow.wit.result +5 -0
  632. data/ext/cargo-vendor/wit-parser-0.217.0/tests/ui/parse-fail/return-borrow1.wit.result +5 -0
  633. data/ext/cargo-vendor/wit-parser-0.217.0/tests/ui/parse-fail/return-borrow2.wit.result +5 -0
  634. data/ext/cargo-vendor/wit-parser-0.217.0/tests/ui/parse-fail/return-borrow6.wit.result +5 -0
  635. data/ext/cargo-vendor/wit-parser-0.217.0/tests/ui/parse-fail/return-borrow7.wit.result +5 -0
  636. data/ext/cargo-vendor/wit-parser-0.217.0/tests/ui/parse-fail/return-borrow8.wit.result +5 -0
  637. data/ext/cargo-vendor/wit-parser-0.217.0/tests/ui/parse-fail/type-and-resource-same-name.wit.result +5 -0
  638. data/ext/cargo-vendor/wit-parser-0.217.0/tests/ui/parse-fail/unresolved-use10.wit.result +5 -0
  639. data/ext/cargo-vendor/wit-parser-0.217.0/tests/ui/parse-fail/use-and-include-world.wit.result +5 -0
  640. data/ext/cargo-vendor/wit-parser-0.217.0/tests/ui/parse-fail/use-world.wit.result +5 -0
  641. data/ext/cargo-vendor/wit-parser-0.217.0/tests/ui/parse-fail/very-nested-packages.wit.result +5 -0
  642. data/ext/cargo-vendor/wit-parser-0.217.0/tests/ui/since-and-unstable.wit +107 -0
  643. data/ext/cargo-vendor/wit-parser-0.217.0/tests/ui/since-and-unstable.wit.json +621 -0
  644. data/ext/src/ruby_api/config.rs +3 -0
  645. data/ext/src/ruby_api/engine.rs +1 -0
  646. data/ext/src/ruby_api/pooling_allocation_config.rs +7 -7
  647. data/ext/src/ruby_api/store.rs +58 -4
  648. data/ext/src/ruby_api/wasi_ctx.rs +6 -6
  649. data/lib/wasmtime/version.rb +1 -1
  650. metadata +1808 -1804
  651. data/ext/cargo-vendor/cranelift-bforest-0.111.0/.cargo-checksum.json +0 -1
  652. data/ext/cargo-vendor/cranelift-bforest-0.111.0/Cargo.toml +0 -57
  653. data/ext/cargo-vendor/cranelift-bforest-0.111.0/src/node.rs +0 -806
  654. data/ext/cargo-vendor/cranelift-bforest-0.111.0/src/path.rs +0 -835
  655. data/ext/cargo-vendor/cranelift-bforest-0.111.0/src/pool.rs +0 -219
  656. data/ext/cargo-vendor/cranelift-bitset-0.111.0/.cargo-checksum.json +0 -1
  657. data/ext/cargo-vendor/cranelift-bitset-0.111.0/Cargo.toml +0 -67
  658. data/ext/cargo-vendor/cranelift-bitset-0.111.0/src/scalar.rs +0 -575
  659. data/ext/cargo-vendor/cranelift-codegen-0.111.0/.cargo-checksum.json +0 -1
  660. data/ext/cargo-vendor/cranelift-codegen-0.111.0/Cargo.toml +0 -213
  661. data/ext/cargo-vendor/cranelift-codegen-0.111.0/build.rs +0 -266
  662. data/ext/cargo-vendor/cranelift-codegen-0.111.0/src/binemit/mod.rs +0 -171
  663. data/ext/cargo-vendor/cranelift-codegen-0.111.0/src/binemit/stack_map.rs +0 -141
  664. data/ext/cargo-vendor/cranelift-codegen-0.111.0/src/cfg_printer.rs +0 -83
  665. data/ext/cargo-vendor/cranelift-codegen-0.111.0/src/data_value.rs +0 -410
  666. data/ext/cargo-vendor/cranelift-codegen-0.111.0/src/dbg.rs +0 -28
  667. data/ext/cargo-vendor/cranelift-codegen-0.111.0/src/egraph.rs +0 -835
  668. data/ext/cargo-vendor/cranelift-codegen-0.111.0/src/incremental_cache.rs +0 -256
  669. data/ext/cargo-vendor/cranelift-codegen-0.111.0/src/inst_predicates.rs +0 -231
  670. data/ext/cargo-vendor/cranelift-codegen-0.111.0/src/ir/constant.rs +0 -489
  671. data/ext/cargo-vendor/cranelift-codegen-0.111.0/src/ir/dfg.rs +0 -1806
  672. data/ext/cargo-vendor/cranelift-codegen-0.111.0/src/ir/entities.rs +0 -564
  673. data/ext/cargo-vendor/cranelift-codegen-0.111.0/src/ir/extfunc.rs +0 -408
  674. data/ext/cargo-vendor/cranelift-codegen-0.111.0/src/ir/extname.rs +0 -333
  675. data/ext/cargo-vendor/cranelift-codegen-0.111.0/src/ir/function.rs +0 -500
  676. data/ext/cargo-vendor/cranelift-codegen-0.111.0/src/ir/globalvalue.rs +0 -147
  677. data/ext/cargo-vendor/cranelift-codegen-0.111.0/src/ir/immediates.rs +0 -1941
  678. data/ext/cargo-vendor/cranelift-codegen-0.111.0/src/ir/instructions.rs +0 -1026
  679. data/ext/cargo-vendor/cranelift-codegen-0.111.0/src/ir/memtype.rs +0 -190
  680. data/ext/cargo-vendor/cranelift-codegen-0.111.0/src/ir/progpoint.rs +0 -75
  681. data/ext/cargo-vendor/cranelift-codegen-0.111.0/src/ir/trapcode.rs +0 -148
  682. data/ext/cargo-vendor/cranelift-codegen-0.111.0/src/ir/types.rs +0 -643
  683. data/ext/cargo-vendor/cranelift-codegen-0.111.0/src/ir/user_stack_maps.rs +0 -101
  684. data/ext/cargo-vendor/cranelift-codegen-0.111.0/src/isa/aarch64/abi.rs +0 -1548
  685. data/ext/cargo-vendor/cranelift-codegen-0.111.0/src/isa/aarch64/inst/args.rs +0 -711
  686. data/ext/cargo-vendor/cranelift-codegen-0.111.0/src/isa/aarch64/inst/emit.rs +0 -3599
  687. data/ext/cargo-vendor/cranelift-codegen-0.111.0/src/isa/aarch64/inst/emit_tests.rs +0 -7925
  688. data/ext/cargo-vendor/cranelift-codegen-0.111.0/src/isa/aarch64/inst/imms.rs +0 -1213
  689. data/ext/cargo-vendor/cranelift-codegen-0.111.0/src/isa/aarch64/inst/mod.rs +0 -3052
  690. data/ext/cargo-vendor/cranelift-codegen-0.111.0/src/isa/aarch64/inst/regs.rs +0 -269
  691. data/ext/cargo-vendor/cranelift-codegen-0.111.0/src/isa/aarch64/inst/unwind/systemv.rs +0 -174
  692. data/ext/cargo-vendor/cranelift-codegen-0.111.0/src/isa/aarch64/inst.isle +0 -4221
  693. data/ext/cargo-vendor/cranelift-codegen-0.111.0/src/isa/aarch64/lower/isle.rs +0 -807
  694. data/ext/cargo-vendor/cranelift-codegen-0.111.0/src/isa/aarch64/lower.isle +0 -2969
  695. data/ext/cargo-vendor/cranelift-codegen-0.111.0/src/isa/aarch64/pcc.rs +0 -568
  696. data/ext/cargo-vendor/cranelift-codegen-0.111.0/src/isa/aarch64/settings.rs +0 -9
  697. data/ext/cargo-vendor/cranelift-codegen-0.111.0/src/isa/mod.rs +0 -462
  698. data/ext/cargo-vendor/cranelift-codegen-0.111.0/src/isa/riscv64/abi.rs +0 -1021
  699. data/ext/cargo-vendor/cranelift-codegen-0.111.0/src/isa/riscv64/inst/args.rs +0 -2054
  700. data/ext/cargo-vendor/cranelift-codegen-0.111.0/src/isa/riscv64/inst/emit.rs +0 -2736
  701. data/ext/cargo-vendor/cranelift-codegen-0.111.0/src/isa/riscv64/inst/emit_tests.rs +0 -2219
  702. data/ext/cargo-vendor/cranelift-codegen-0.111.0/src/isa/riscv64/inst/encode.rs +0 -675
  703. data/ext/cargo-vendor/cranelift-codegen-0.111.0/src/isa/riscv64/inst/mod.rs +0 -1932
  704. data/ext/cargo-vendor/cranelift-codegen-0.111.0/src/isa/riscv64/inst/unwind/systemv.rs +0 -170
  705. data/ext/cargo-vendor/cranelift-codegen-0.111.0/src/isa/riscv64/inst/vector.rs +0 -1150
  706. data/ext/cargo-vendor/cranelift-codegen-0.111.0/src/isa/riscv64/inst.isle +0 -3153
  707. data/ext/cargo-vendor/cranelift-codegen-0.111.0/src/isa/riscv64/inst_vector.isle +0 -1907
  708. data/ext/cargo-vendor/cranelift-codegen-0.111.0/src/isa/riscv64/lower/isle.rs +0 -651
  709. data/ext/cargo-vendor/cranelift-codegen-0.111.0/src/isa/riscv64/lower.isle +0 -2953
  710. data/ext/cargo-vendor/cranelift-codegen-0.111.0/src/isa/s390x/abi.rs +0 -1357
  711. data/ext/cargo-vendor/cranelift-codegen-0.111.0/src/isa/s390x/inst/emit.rs +0 -3481
  712. data/ext/cargo-vendor/cranelift-codegen-0.111.0/src/isa/s390x/inst/emit_tests.rs +0 -13388
  713. data/ext/cargo-vendor/cranelift-codegen-0.111.0/src/isa/s390x/inst/mod.rs +0 -3481
  714. data/ext/cargo-vendor/cranelift-codegen-0.111.0/src/isa/s390x/inst/regs.rs +0 -169
  715. data/ext/cargo-vendor/cranelift-codegen-0.111.0/src/isa/s390x/inst/unwind/systemv.rs +0 -212
  716. data/ext/cargo-vendor/cranelift-codegen-0.111.0/src/isa/s390x/inst.isle +0 -5070
  717. data/ext/cargo-vendor/cranelift-codegen-0.111.0/src/isa/s390x/lower/isle.rs +0 -1156
  718. data/ext/cargo-vendor/cranelift-codegen-0.111.0/src/isa/s390x/lower.isle +0 -4022
  719. data/ext/cargo-vendor/cranelift-codegen-0.111.0/src/isa/unwind/systemv.rs +0 -276
  720. data/ext/cargo-vendor/cranelift-codegen-0.111.0/src/isa/x64/abi.rs +0 -1410
  721. data/ext/cargo-vendor/cranelift-codegen-0.111.0/src/isa/x64/encoding/evex.rs +0 -748
  722. data/ext/cargo-vendor/cranelift-codegen-0.111.0/src/isa/x64/inst/args.rs +0 -2318
  723. data/ext/cargo-vendor/cranelift-codegen-0.111.0/src/isa/x64/inst/emit.rs +0 -4309
  724. data/ext/cargo-vendor/cranelift-codegen-0.111.0/src/isa/x64/inst/emit_state.rs +0 -65
  725. data/ext/cargo-vendor/cranelift-codegen-0.111.0/src/isa/x64/inst/emit_tests.rs +0 -5137
  726. data/ext/cargo-vendor/cranelift-codegen-0.111.0/src/isa/x64/inst/mod.rs +0 -2819
  727. data/ext/cargo-vendor/cranelift-codegen-0.111.0/src/isa/x64/inst/regs.rs +0 -275
  728. data/ext/cargo-vendor/cranelift-codegen-0.111.0/src/isa/x64/inst/unwind/systemv.rs +0 -198
  729. data/ext/cargo-vendor/cranelift-codegen-0.111.0/src/isa/x64/inst.isle +0 -5381
  730. data/ext/cargo-vendor/cranelift-codegen-0.111.0/src/isa/x64/lower/isle.rs +0 -1048
  731. data/ext/cargo-vendor/cranelift-codegen-0.111.0/src/isa/x64/lower.isle +0 -4892
  732. data/ext/cargo-vendor/cranelift-codegen-0.111.0/src/isa/x64/lower.rs +0 -339
  733. data/ext/cargo-vendor/cranelift-codegen-0.111.0/src/isa/x64/mod.rs +0 -239
  734. data/ext/cargo-vendor/cranelift-codegen-0.111.0/src/isa/x64/pcc.rs +0 -1014
  735. data/ext/cargo-vendor/cranelift-codegen-0.111.0/src/isle_prelude.rs +0 -1097
  736. data/ext/cargo-vendor/cranelift-codegen-0.111.0/src/lib.rs +0 -106
  737. data/ext/cargo-vendor/cranelift-codegen-0.111.0/src/machinst/abi.rs +0 -2411
  738. data/ext/cargo-vendor/cranelift-codegen-0.111.0/src/machinst/buffer.rs +0 -2537
  739. data/ext/cargo-vendor/cranelift-codegen-0.111.0/src/machinst/isle.rs +0 -881
  740. data/ext/cargo-vendor/cranelift-codegen-0.111.0/src/machinst/lower.rs +0 -1462
  741. data/ext/cargo-vendor/cranelift-codegen-0.111.0/src/machinst/mod.rs +0 -564
  742. data/ext/cargo-vendor/cranelift-codegen-0.111.0/src/machinst/reg.rs +0 -479
  743. data/ext/cargo-vendor/cranelift-codegen-0.111.0/src/machinst/vcode.rs +0 -1840
  744. data/ext/cargo-vendor/cranelift-codegen-0.111.0/src/opts/extends.isle +0 -91
  745. data/ext/cargo-vendor/cranelift-codegen-0.111.0/src/opts/icmp.isle +0 -215
  746. data/ext/cargo-vendor/cranelift-codegen-0.111.0/src/opts/selects.isle +0 -77
  747. data/ext/cargo-vendor/cranelift-codegen-0.111.0/src/prelude.isle +0 -725
  748. data/ext/cargo-vendor/cranelift-codegen-0.111.0/src/prelude_lower.isle +0 -1074
  749. data/ext/cargo-vendor/cranelift-codegen-0.111.0/src/print_errors.rs +0 -223
  750. data/ext/cargo-vendor/cranelift-codegen-0.111.0/src/remove_constant_phis.rs +0 -419
  751. data/ext/cargo-vendor/cranelift-codegen-0.111.0/src/result.rs +0 -111
  752. data/ext/cargo-vendor/cranelift-codegen-0.111.0/src/settings.rs +0 -590
  753. data/ext/cargo-vendor/cranelift-codegen-0.111.0/src/timing.rs +0 -296
  754. data/ext/cargo-vendor/cranelift-codegen-0.111.0/src/verifier/mod.rs +0 -1963
  755. data/ext/cargo-vendor/cranelift-codegen-0.111.0/src/write.rs +0 -694
  756. data/ext/cargo-vendor/cranelift-codegen-meta-0.111.0/.cargo-checksum.json +0 -1
  757. data/ext/cargo-vendor/cranelift-codegen-meta-0.111.0/Cargo.toml +0 -52
  758. data/ext/cargo-vendor/cranelift-codegen-meta-0.111.0/src/cdsl/settings.rs +0 -429
  759. data/ext/cargo-vendor/cranelift-codegen-meta-0.111.0/src/cdsl/types.rs +0 -512
  760. data/ext/cargo-vendor/cranelift-codegen-meta-0.111.0/src/cdsl/typevar.rs +0 -980
  761. data/ext/cargo-vendor/cranelift-codegen-meta-0.111.0/src/error.rs +0 -48
  762. data/ext/cargo-vendor/cranelift-codegen-meta-0.111.0/src/gen_inst.rs +0 -1278
  763. data/ext/cargo-vendor/cranelift-codegen-meta-0.111.0/src/gen_isle.rs +0 -519
  764. data/ext/cargo-vendor/cranelift-codegen-meta-0.111.0/src/gen_settings.rs +0 -508
  765. data/ext/cargo-vendor/cranelift-codegen-meta-0.111.0/src/gen_types.rs +0 -75
  766. data/ext/cargo-vendor/cranelift-codegen-meta-0.111.0/src/isa/arm64.rs +0 -53
  767. data/ext/cargo-vendor/cranelift-codegen-meta-0.111.0/src/isa/mod.rs +0 -66
  768. data/ext/cargo-vendor/cranelift-codegen-meta-0.111.0/src/isa/riscv64.rs +0 -174
  769. data/ext/cargo-vendor/cranelift-codegen-meta-0.111.0/src/isa/x86.rs +0 -414
  770. data/ext/cargo-vendor/cranelift-codegen-meta-0.111.0/src/isle.rs +0 -126
  771. data/ext/cargo-vendor/cranelift-codegen-meta-0.111.0/src/lib.rs +0 -98
  772. data/ext/cargo-vendor/cranelift-codegen-meta-0.111.0/src/shared/instructions.rs +0 -3794
  773. data/ext/cargo-vendor/cranelift-codegen-meta-0.111.0/src/shared/mod.rs +0 -87
  774. data/ext/cargo-vendor/cranelift-codegen-meta-0.111.0/src/shared/settings.rs +0 -348
  775. data/ext/cargo-vendor/cranelift-codegen-meta-0.111.0/src/shared/types.rs +0 -143
  776. data/ext/cargo-vendor/cranelift-codegen-meta-0.111.0/src/srcgen.rs +0 -464
  777. data/ext/cargo-vendor/cranelift-codegen-shared-0.111.0/.cargo-checksum.json +0 -1
  778. data/ext/cargo-vendor/cranelift-codegen-shared-0.111.0/Cargo.toml +0 -31
  779. data/ext/cargo-vendor/cranelift-control-0.111.0/.cargo-checksum.json +0 -1
  780. data/ext/cargo-vendor/cranelift-control-0.111.0/Cargo.toml +0 -42
  781. data/ext/cargo-vendor/cranelift-entity-0.111.0/.cargo-checksum.json +0 -1
  782. data/ext/cargo-vendor/cranelift-entity-0.111.0/Cargo.toml +0 -73
  783. data/ext/cargo-vendor/cranelift-entity-0.111.0/src/lib.rs +0 -381
  784. data/ext/cargo-vendor/cranelift-entity-0.111.0/src/packed_option.rs +0 -171
  785. data/ext/cargo-vendor/cranelift-entity-0.111.0/src/sparse.rs +0 -367
  786. data/ext/cargo-vendor/cranelift-frontend-0.111.0/.cargo-checksum.json +0 -1
  787. data/ext/cargo-vendor/cranelift-frontend-0.111.0/Cargo.toml +0 -97
  788. data/ext/cargo-vendor/cranelift-frontend-0.111.0/src/frontend.rs +0 -1977
  789. data/ext/cargo-vendor/cranelift-frontend-0.111.0/src/ssa.rs +0 -1328
  790. data/ext/cargo-vendor/cranelift-frontend-0.111.0/src/switch.rs +0 -683
  791. data/ext/cargo-vendor/cranelift-isle-0.111.0/.cargo-checksum.json +0 -1
  792. data/ext/cargo-vendor/cranelift-isle-0.111.0/Cargo.toml +0 -67
  793. data/ext/cargo-vendor/cranelift-isle-0.111.0/build.rs +0 -35
  794. data/ext/cargo-vendor/cranelift-isle-0.111.0/src/ast.rs +0 -421
  795. data/ext/cargo-vendor/cranelift-isle-0.111.0/src/codegen.rs +0 -920
  796. data/ext/cargo-vendor/cranelift-isle-0.111.0/src/compile.rs +0 -24
  797. data/ext/cargo-vendor/cranelift-isle-0.111.0/src/error.rs +0 -317
  798. data/ext/cargo-vendor/cranelift-isle-0.111.0/src/lexer.rs +0 -405
  799. data/ext/cargo-vendor/cranelift-isle-0.111.0/src/lib.rs +0 -33
  800. data/ext/cargo-vendor/cranelift-isle-0.111.0/src/overlap.rs +0 -137
  801. data/ext/cargo-vendor/cranelift-isle-0.111.0/src/parser.rs +0 -562
  802. data/ext/cargo-vendor/cranelift-isle-0.111.0/src/sema.rs +0 -2503
  803. data/ext/cargo-vendor/cranelift-isle-0.111.0/src/trie_again.rs +0 -695
  804. data/ext/cargo-vendor/cranelift-isle-0.111.0/tests/run_tests.rs +0 -77
  805. data/ext/cargo-vendor/cranelift-native-0.111.0/.cargo-checksum.json +0 -1
  806. data/ext/cargo-vendor/cranelift-native-0.111.0/Cargo.toml +0 -52
  807. data/ext/cargo-vendor/cranelift-native-0.111.0/src/lib.rs +0 -188
  808. data/ext/cargo-vendor/cranelift-wasm-0.111.0/.cargo-checksum.json +0 -1
  809. data/ext/cargo-vendor/cranelift-wasm-0.111.0/Cargo.toml +0 -127
  810. data/ext/cargo-vendor/cranelift-wasm-0.111.0/src/code_translator.rs +0 -3721
  811. data/ext/cargo-vendor/cranelift-wasm-0.111.0/src/environ/dummy.rs +0 -906
  812. data/ext/cargo-vendor/cranelift-wasm-0.111.0/src/environ/spec.rs +0 -945
  813. data/ext/cargo-vendor/cranelift-wasm-0.111.0/src/func_translator.rs +0 -271
  814. data/ext/cargo-vendor/cranelift-wasm-0.111.0/src/module_translator.rs +0 -120
  815. data/ext/cargo-vendor/cranelift-wasm-0.111.0/src/sections_translator.rs +0 -333
  816. data/ext/cargo-vendor/cranelift-wasm-0.111.0/src/translation_utils.rs +0 -91
  817. data/ext/cargo-vendor/deterministic-wasi-ctx-0.1.24/.cargo-checksum.json +0 -1
  818. data/ext/cargo-vendor/deterministic-wasi-ctx-0.1.24/Cargo.toml +0 -48
  819. data/ext/cargo-vendor/hashbrown-0.13.2/.cargo-checksum.json +0 -1
  820. data/ext/cargo-vendor/hashbrown-0.13.2/CHANGELOG.md +0 -437
  821. data/ext/cargo-vendor/hashbrown-0.13.2/Cargo.toml +0 -111
  822. data/ext/cargo-vendor/hashbrown-0.13.2/LICENSE-APACHE +0 -201
  823. data/ext/cargo-vendor/hashbrown-0.13.2/LICENSE-MIT +0 -25
  824. data/ext/cargo-vendor/hashbrown-0.13.2/README.md +0 -124
  825. data/ext/cargo-vendor/hashbrown-0.13.2/benches/bench.rs +0 -331
  826. data/ext/cargo-vendor/hashbrown-0.13.2/benches/insert_unique_unchecked.rs +0 -32
  827. data/ext/cargo-vendor/hashbrown-0.13.2/clippy.toml +0 -1
  828. data/ext/cargo-vendor/hashbrown-0.13.2/src/external_trait_impls/mod.rs +0 -4
  829. data/ext/cargo-vendor/hashbrown-0.13.2/src/external_trait_impls/rayon/helpers.rs +0 -27
  830. data/ext/cargo-vendor/hashbrown-0.13.2/src/external_trait_impls/rayon/map.rs +0 -734
  831. data/ext/cargo-vendor/hashbrown-0.13.2/src/external_trait_impls/rayon/mod.rs +0 -4
  832. data/ext/cargo-vendor/hashbrown-0.13.2/src/external_trait_impls/rayon/raw.rs +0 -231
  833. data/ext/cargo-vendor/hashbrown-0.13.2/src/external_trait_impls/rayon/set.rs +0 -659
  834. data/ext/cargo-vendor/hashbrown-0.13.2/src/external_trait_impls/serde.rs +0 -201
  835. data/ext/cargo-vendor/hashbrown-0.13.2/src/lib.rs +0 -183
  836. data/ext/cargo-vendor/hashbrown-0.13.2/src/macros.rs +0 -70
  837. data/ext/cargo-vendor/hashbrown-0.13.2/src/map.rs +0 -8512
  838. data/ext/cargo-vendor/hashbrown-0.13.2/src/raw/alloc.rs +0 -73
  839. data/ext/cargo-vendor/hashbrown-0.13.2/src/raw/bitmask.rs +0 -122
  840. data/ext/cargo-vendor/hashbrown-0.13.2/src/raw/generic.rs +0 -154
  841. data/ext/cargo-vendor/hashbrown-0.13.2/src/raw/mod.rs +0 -2518
  842. data/ext/cargo-vendor/hashbrown-0.13.2/src/raw/sse2.rs +0 -146
  843. data/ext/cargo-vendor/hashbrown-0.13.2/src/rustc_entry.rs +0 -630
  844. data/ext/cargo-vendor/hashbrown-0.13.2/src/scopeguard.rs +0 -72
  845. data/ext/cargo-vendor/hashbrown-0.13.2/src/set.rs +0 -2889
  846. data/ext/cargo-vendor/hashbrown-0.13.2/tests/equivalent_trait.rs +0 -53
  847. data/ext/cargo-vendor/hashbrown-0.13.2/tests/hasher.rs +0 -65
  848. data/ext/cargo-vendor/hashbrown-0.13.2/tests/raw.rs +0 -11
  849. data/ext/cargo-vendor/hashbrown-0.13.2/tests/rayon.rs +0 -533
  850. data/ext/cargo-vendor/hashbrown-0.13.2/tests/serde.rs +0 -65
  851. data/ext/cargo-vendor/hashbrown-0.13.2/tests/set.rs +0 -34
  852. data/ext/cargo-vendor/regalloc2-0.9.3/.cargo-checksum.json +0 -1
  853. data/ext/cargo-vendor/regalloc2-0.9.3/Cargo.toml +0 -72
  854. data/ext/cargo-vendor/regalloc2-0.9.3/doc/DESIGN.md +0 -1420
  855. data/ext/cargo-vendor/regalloc2-0.9.3/src/cfg.rs +0 -134
  856. data/ext/cargo-vendor/regalloc2-0.9.3/src/checker.rs +0 -1089
  857. data/ext/cargo-vendor/regalloc2-0.9.3/src/fuzzing/func.rs +0 -677
  858. data/ext/cargo-vendor/regalloc2-0.9.3/src/fuzzing/mod.rs +0 -28
  859. data/ext/cargo-vendor/regalloc2-0.9.3/src/index.rs +0 -268
  860. data/ext/cargo-vendor/regalloc2-0.9.3/src/ion/data_structures.rs +0 -857
  861. data/ext/cargo-vendor/regalloc2-0.9.3/src/ion/liveranges.rs +0 -961
  862. data/ext/cargo-vendor/regalloc2-0.9.3/src/ion/merge.rs +0 -383
  863. data/ext/cargo-vendor/regalloc2-0.9.3/src/ion/mod.rs +0 -150
  864. data/ext/cargo-vendor/regalloc2-0.9.3/src/ion/moves.rs +0 -1017
  865. data/ext/cargo-vendor/regalloc2-0.9.3/src/ion/process.rs +0 -1307
  866. data/ext/cargo-vendor/regalloc2-0.9.3/src/ion/requirement.rs +0 -174
  867. data/ext/cargo-vendor/regalloc2-0.9.3/src/ion/stackmap.rs +0 -79
  868. data/ext/cargo-vendor/regalloc2-0.9.3/src/lib.rs +0 -1526
  869. data/ext/cargo-vendor/regalloc2-0.9.3/src/serialize.rs +0 -311
  870. data/ext/cargo-vendor/wasi-common-24.0.0/.cargo-checksum.json +0 -1
  871. data/ext/cargo-vendor/wasi-common-24.0.0/Cargo.toml +0 -240
  872. data/ext/cargo-vendor/wasi-common-24.0.0/src/ctx.rs +0 -128
  873. data/ext/cargo-vendor/wasi-common-24.0.0/src/lib.rs +0 -193
  874. data/ext/cargo-vendor/wasi-common-24.0.0/src/snapshots/mod.rs +0 -27
  875. data/ext/cargo-vendor/wasi-common-24.0.0/src/sync/dir.rs +0 -462
  876. data/ext/cargo-vendor/wasi-common-24.0.0/src/tokio/dir.rs +0 -221
  877. data/ext/cargo-vendor/wasi-common-24.0.0/tests/all/async_.rs +0 -295
  878. data/ext/cargo-vendor/wasi-common-24.0.0/tests/all/main.rs +0 -21
  879. data/ext/cargo-vendor/wasi-common-24.0.0/tests/all/sync.rs +0 -284
  880. data/ext/cargo-vendor/wasm-encoder-0.215.0/.cargo-checksum.json +0 -1
  881. data/ext/cargo-vendor/wasm-encoder-0.215.0/Cargo.toml +0 -65
  882. data/ext/cargo-vendor/wasm-encoder-0.215.0/src/component/builder.rs +0 -455
  883. data/ext/cargo-vendor/wasm-encoder-0.215.0/src/component/exports.rs +0 -124
  884. data/ext/cargo-vendor/wasm-encoder-0.215.0/src/component/imports.rs +0 -175
  885. data/ext/cargo-vendor/wasm-encoder-0.215.0/src/component/instances.rs +0 -200
  886. data/ext/cargo-vendor/wasm-encoder-0.215.0/src/component/names.rs +0 -149
  887. data/ext/cargo-vendor/wasm-encoder-0.215.0/src/component/types.rs +0 -802
  888. data/ext/cargo-vendor/wasm-encoder-0.215.0/src/core/code.rs +0 -3947
  889. data/ext/cargo-vendor/wasm-encoder-0.215.0/src/core/names.rs +0 -298
  890. data/ext/cargo-vendor/wasm-encoder-0.215.0/src/core/types.rs +0 -678
  891. data/ext/cargo-vendor/wasm-encoder-0.215.0/src/reencode.rs +0 -2002
  892. data/ext/cargo-vendor/wasm-encoder-0.216.0/.cargo-checksum.json +0 -1
  893. data/ext/cargo-vendor/wasm-encoder-0.216.0/Cargo.toml +0 -65
  894. data/ext/cargo-vendor/wasm-encoder-0.216.0/README.md +0 -80
  895. data/ext/cargo-vendor/wasm-encoder-0.216.0/src/component/aliases.rs +0 -160
  896. data/ext/cargo-vendor/wasm-encoder-0.216.0/src/component/builder.rs +0 -455
  897. data/ext/cargo-vendor/wasm-encoder-0.216.0/src/component/canonicals.rs +0 -159
  898. data/ext/cargo-vendor/wasm-encoder-0.216.0/src/component/components.rs +0 -29
  899. data/ext/cargo-vendor/wasm-encoder-0.216.0/src/component/exports.rs +0 -124
  900. data/ext/cargo-vendor/wasm-encoder-0.216.0/src/component/imports.rs +0 -175
  901. data/ext/cargo-vendor/wasm-encoder-0.216.0/src/component/instances.rs +0 -200
  902. data/ext/cargo-vendor/wasm-encoder-0.216.0/src/component/modules.rs +0 -29
  903. data/ext/cargo-vendor/wasm-encoder-0.216.0/src/component/start.rs +0 -52
  904. data/ext/cargo-vendor/wasm-encoder-0.216.0/src/component/types.rs +0 -802
  905. data/ext/cargo-vendor/wasm-encoder-0.216.0/src/component.rs +0 -168
  906. data/ext/cargo-vendor/wasm-encoder-0.216.0/src/core/code.rs +0 -3947
  907. data/ext/cargo-vendor/wasm-encoder-0.216.0/src/core/custom.rs +0 -73
  908. data/ext/cargo-vendor/wasm-encoder-0.216.0/src/core/data.rs +0 -186
  909. data/ext/cargo-vendor/wasm-encoder-0.216.0/src/core/dump.rs +0 -627
  910. data/ext/cargo-vendor/wasm-encoder-0.216.0/src/core/elements.rs +0 -222
  911. data/ext/cargo-vendor/wasm-encoder-0.216.0/src/core/exports.rs +0 -85
  912. data/ext/cargo-vendor/wasm-encoder-0.216.0/src/core/functions.rs +0 -63
  913. data/ext/cargo-vendor/wasm-encoder-0.216.0/src/core/globals.rs +0 -100
  914. data/ext/cargo-vendor/wasm-encoder-0.216.0/src/core/imports.rs +0 -143
  915. data/ext/cargo-vendor/wasm-encoder-0.216.0/src/core/linking.rs +0 -263
  916. data/ext/cargo-vendor/wasm-encoder-0.216.0/src/core/memories.rs +0 -115
  917. data/ext/cargo-vendor/wasm-encoder-0.216.0/src/core/producers.rs +0 -181
  918. data/ext/cargo-vendor/wasm-encoder-0.216.0/src/core/start.rs +0 -39
  919. data/ext/cargo-vendor/wasm-encoder-0.216.0/src/core/tables.rs +0 -129
  920. data/ext/cargo-vendor/wasm-encoder-0.216.0/src/core/tags.rs +0 -85
  921. data/ext/cargo-vendor/wasm-encoder-0.216.0/src/core.rs +0 -168
  922. data/ext/cargo-vendor/wasm-encoder-0.216.0/src/lib.rs +0 -218
  923. data/ext/cargo-vendor/wasm-encoder-0.216.0/src/raw.rs +0 -30
  924. data/ext/cargo-vendor/wasmparser-0.215.0/.cargo-checksum.json +0 -1
  925. data/ext/cargo-vendor/wasmparser-0.215.0/Cargo.lock +0 -669
  926. data/ext/cargo-vendor/wasmparser-0.215.0/Cargo.toml +0 -137
  927. data/ext/cargo-vendor/wasmparser-0.215.0/benches/benchmark.rs +0 -349
  928. data/ext/cargo-vendor/wasmparser-0.215.0/src/binary_reader.rs +0 -2064
  929. data/ext/cargo-vendor/wasmparser-0.215.0/src/features.rs +0 -175
  930. data/ext/cargo-vendor/wasmparser-0.215.0/src/limits.rs +0 -80
  931. data/ext/cargo-vendor/wasmparser-0.215.0/src/parser.rs +0 -1682
  932. data/ext/cargo-vendor/wasmparser-0.215.0/src/readers/component/aliases.rs +0 -119
  933. data/ext/cargo-vendor/wasmparser-0.215.0/src/readers/component/canonicals.rs +0 -121
  934. data/ext/cargo-vendor/wasmparser-0.215.0/src/readers/component/exports.rs +0 -135
  935. data/ext/cargo-vendor/wasmparser-0.215.0/src/readers/component/imports.rs +0 -130
  936. data/ext/cargo-vendor/wasmparser-0.215.0/src/readers/component/instances.rs +0 -166
  937. data/ext/cargo-vendor/wasmparser-0.215.0/src/readers/component/types.rs +0 -553
  938. data/ext/cargo-vendor/wasmparser-0.215.0/src/readers/core/code.rs +0 -142
  939. data/ext/cargo-vendor/wasmparser-0.215.0/src/readers/core/coredumps.rs +0 -278
  940. data/ext/cargo-vendor/wasmparser-0.215.0/src/readers/core/data.rs +0 -96
  941. data/ext/cargo-vendor/wasmparser-0.215.0/src/readers/core/exports.rs +0 -65
  942. data/ext/cargo-vendor/wasmparser-0.215.0/src/readers/core/globals.rs +0 -61
  943. data/ext/cargo-vendor/wasmparser-0.215.0/src/readers/core/imports.rs +0 -76
  944. data/ext/cargo-vendor/wasmparser-0.215.0/src/readers/core/init.rs +0 -57
  945. data/ext/cargo-vendor/wasmparser-0.215.0/src/readers/core/operators.rs +0 -479
  946. data/ext/cargo-vendor/wasmparser-0.215.0/src/readers/core/producers.rs +0 -84
  947. data/ext/cargo-vendor/wasmparser-0.215.0/src/readers/core/types.rs +0 -1964
  948. data/ext/cargo-vendor/wasmparser-0.215.0/src/readers.rs +0 -315
  949. data/ext/cargo-vendor/wasmparser-0.215.0/src/resources.rs +0 -234
  950. data/ext/cargo-vendor/wasmparser-0.215.0/src/validator/component.rs +0 -3277
  951. data/ext/cargo-vendor/wasmparser-0.215.0/src/validator/core/canonical.rs +0 -233
  952. data/ext/cargo-vendor/wasmparser-0.215.0/src/validator/core.rs +0 -1499
  953. data/ext/cargo-vendor/wasmparser-0.215.0/src/validator/func.rs +0 -334
  954. data/ext/cargo-vendor/wasmparser-0.215.0/src/validator/names.rs +0 -1016
  955. data/ext/cargo-vendor/wasmparser-0.215.0/src/validator/operators.rs +0 -4716
  956. data/ext/cargo-vendor/wasmparser-0.215.0/src/validator/types.rs +0 -4592
  957. data/ext/cargo-vendor/wasmparser-0.215.0/src/validator.rs +0 -1643
  958. data/ext/cargo-vendor/wasmprinter-0.215.0/.cargo-checksum.json +0 -1
  959. data/ext/cargo-vendor/wasmprinter-0.215.0/Cargo.toml +0 -74
  960. data/ext/cargo-vendor/wasmprinter-0.215.0/src/lib.rs +0 -3242
  961. data/ext/cargo-vendor/wasmtime-24.0.0/.cargo-checksum.json +0 -1
  962. data/ext/cargo-vendor/wasmtime-24.0.0/Cargo.toml +0 -406
  963. data/ext/cargo-vendor/wasmtime-24.0.0/build.rs +0 -38
  964. data/ext/cargo-vendor/wasmtime-24.0.0/src/compile/code_builder.rs +0 -274
  965. data/ext/cargo-vendor/wasmtime-24.0.0/src/compile/runtime.rs +0 -167
  966. data/ext/cargo-vendor/wasmtime-24.0.0/src/compile.rs +0 -881
  967. data/ext/cargo-vendor/wasmtime-24.0.0/src/config.rs +0 -2875
  968. data/ext/cargo-vendor/wasmtime-24.0.0/src/engine/serialization.rs +0 -902
  969. data/ext/cargo-vendor/wasmtime-24.0.0/src/engine.rs +0 -765
  970. data/ext/cargo-vendor/wasmtime-24.0.0/src/lib.rs +0 -406
  971. data/ext/cargo-vendor/wasmtime-24.0.0/src/profiling_agent/jitdump.rs +0 -64
  972. data/ext/cargo-vendor/wasmtime-24.0.0/src/runtime/component/component.rs +0 -811
  973. data/ext/cargo-vendor/wasmtime-24.0.0/src/runtime/component/func/host.rs +0 -439
  974. data/ext/cargo-vendor/wasmtime-24.0.0/src/runtime/component/func/typed.rs +0 -2497
  975. data/ext/cargo-vendor/wasmtime-24.0.0/src/runtime/component/linker.rs +0 -673
  976. data/ext/cargo-vendor/wasmtime-24.0.0/src/runtime/component/mod.rs +0 -663
  977. data/ext/cargo-vendor/wasmtime-24.0.0/src/runtime/component/resources.rs +0 -1132
  978. data/ext/cargo-vendor/wasmtime-24.0.0/src/runtime/component/types.rs +0 -897
  979. data/ext/cargo-vendor/wasmtime-24.0.0/src/runtime/coredump.rs +0 -339
  980. data/ext/cargo-vendor/wasmtime-24.0.0/src/runtime/externals/global.rs +0 -310
  981. data/ext/cargo-vendor/wasmtime-24.0.0/src/runtime/externals/table.rs +0 -480
  982. data/ext/cargo-vendor/wasmtime-24.0.0/src/runtime/func.rs +0 -2598
  983. data/ext/cargo-vendor/wasmtime-24.0.0/src/runtime/gc/disabled/anyref.rs +0 -77
  984. data/ext/cargo-vendor/wasmtime-24.0.0/src/runtime/gc/disabled/rooting.rs +0 -229
  985. data/ext/cargo-vendor/wasmtime-24.0.0/src/runtime/gc/disabled.rs +0 -21
  986. data/ext/cargo-vendor/wasmtime-24.0.0/src/runtime/gc/enabled/anyref.rs +0 -584
  987. data/ext/cargo-vendor/wasmtime-24.0.0/src/runtime/gc/enabled/i31.rs +0 -299
  988. data/ext/cargo-vendor/wasmtime-24.0.0/src/runtime/gc/enabled/rooting.rs +0 -1755
  989. data/ext/cargo-vendor/wasmtime-24.0.0/src/runtime/gc/enabled.rs +0 -14
  990. data/ext/cargo-vendor/wasmtime-24.0.0/src/runtime/instance.rs +0 -990
  991. data/ext/cargo-vendor/wasmtime-24.0.0/src/runtime/linker.rs +0 -1498
  992. data/ext/cargo-vendor/wasmtime-24.0.0/src/runtime/memory.rs +0 -1101
  993. data/ext/cargo-vendor/wasmtime-24.0.0/src/runtime/module.rs +0 -1179
  994. data/ext/cargo-vendor/wasmtime-24.0.0/src/runtime/store.rs +0 -2885
  995. data/ext/cargo-vendor/wasmtime-24.0.0/src/runtime/trampoline/global.rs +0 -68
  996. data/ext/cargo-vendor/wasmtime-24.0.0/src/runtime/trap.rs +0 -642
  997. data/ext/cargo-vendor/wasmtime-24.0.0/src/runtime/types.rs +0 -2868
  998. data/ext/cargo-vendor/wasmtime-24.0.0/src/runtime/values.rs +0 -1016
  999. data/ext/cargo-vendor/wasmtime-24.0.0/src/runtime/vm/const_expr.rs +0 -102
  1000. data/ext/cargo-vendor/wasmtime-24.0.0/src/runtime/vm/cow.rs +0 -988
  1001. data/ext/cargo-vendor/wasmtime-24.0.0/src/runtime/vm/gc/disabled.rs +0 -39
  1002. data/ext/cargo-vendor/wasmtime-24.0.0/src/runtime/vm/gc/enabled/drc.rs +0 -1113
  1003. data/ext/cargo-vendor/wasmtime-24.0.0/src/runtime/vm/gc/enabled/structref.rs +0 -481
  1004. data/ext/cargo-vendor/wasmtime-24.0.0/src/runtime/vm/gc/enabled.rs +0 -20
  1005. data/ext/cargo-vendor/wasmtime-24.0.0/src/runtime/vm/gc/gc_ref.rs +0 -502
  1006. data/ext/cargo-vendor/wasmtime-24.0.0/src/runtime/vm/gc/gc_runtime.rs +0 -651
  1007. data/ext/cargo-vendor/wasmtime-24.0.0/src/runtime/vm/gc.rs +0 -303
  1008. data/ext/cargo-vendor/wasmtime-24.0.0/src/runtime/vm/helpers.c +0 -113
  1009. data/ext/cargo-vendor/wasmtime-24.0.0/src/runtime/vm/instance/allocator/pooling/gc_heap_pool.rs +0 -93
  1010. data/ext/cargo-vendor/wasmtime-24.0.0/src/runtime/vm/instance/allocator/pooling/index_allocator.rs +0 -703
  1011. data/ext/cargo-vendor/wasmtime-24.0.0/src/runtime/vm/libcalls.rs +0 -832
  1012. data/ext/cargo-vendor/wasmtime-24.0.0/src/runtime/vm/sys/custom/traphandlers.rs +0 -60
  1013. data/ext/cargo-vendor/wasmtime-24.0.0/src/runtime/vm/sys/unix/machports.rs +0 -445
  1014. data/ext/cargo-vendor/wasmtime-24.0.0/src/runtime/vm/sys/unix/mmap.rs +0 -159
  1015. data/ext/cargo-vendor/wasmtime-24.0.0/src/runtime/vm/sys/unix/signals.rs +0 -464
  1016. data/ext/cargo-vendor/wasmtime-24.0.0/src/runtime/vm/sys/windows/traphandlers.rs +0 -133
  1017. data/ext/cargo-vendor/wasmtime-24.0.0/src/runtime/vm/threads/parking_spot.rs +0 -623
  1018. data/ext/cargo-vendor/wasmtime-24.0.0/src/runtime/vm/traphandlers.rs +0 -783
  1019. data/ext/cargo-vendor/wasmtime-24.0.0/src/runtime/vm/vmcontext.rs +0 -1246
  1020. data/ext/cargo-vendor/wasmtime-asm-macros-24.0.0/.cargo-checksum.json +0 -1
  1021. data/ext/cargo-vendor/wasmtime-asm-macros-24.0.0/Cargo.toml +0 -32
  1022. data/ext/cargo-vendor/wasmtime-cache-24.0.0/.cargo-checksum.json +0 -1
  1023. data/ext/cargo-vendor/wasmtime-cache-24.0.0/Cargo.toml +0 -110
  1024. data/ext/cargo-vendor/wasmtime-cache-24.0.0/build.rs +0 -10
  1025. data/ext/cargo-vendor/wasmtime-cache-24.0.0/src/config.rs +0 -584
  1026. data/ext/cargo-vendor/wasmtime-cache-24.0.0/src/lib.rs +0 -235
  1027. data/ext/cargo-vendor/wasmtime-cache-24.0.0/src/worker/tests.rs +0 -758
  1028. data/ext/cargo-vendor/wasmtime-cache-24.0.0/src/worker.rs +0 -890
  1029. data/ext/cargo-vendor/wasmtime-component-macro-24.0.0/.cargo-checksum.json +0 -1
  1030. data/ext/cargo-vendor/wasmtime-component-macro-24.0.0/Cargo.toml +0 -113
  1031. data/ext/cargo-vendor/wasmtime-component-macro-24.0.0/src/bindgen.rs +0 -500
  1032. data/ext/cargo-vendor/wasmtime-component-macro-24.0.0/src/component.rs +0 -1330
  1033. data/ext/cargo-vendor/wasmtime-component-macro-24.0.0/tests/codegen.rs +0 -698
  1034. data/ext/cargo-vendor/wasmtime-component-macro-24.0.0/tests/expanded/char.rs +0 -268
  1035. data/ext/cargo-vendor/wasmtime-component-macro-24.0.0/tests/expanded/char_async.rs +0 -291
  1036. data/ext/cargo-vendor/wasmtime-component-macro-24.0.0/tests/expanded/conventions.rs +0 -706
  1037. data/ext/cargo-vendor/wasmtime-component-macro-24.0.0/tests/expanded/conventions_async.rs +0 -757
  1038. data/ext/cargo-vendor/wasmtime-component-macro-24.0.0/tests/expanded/dead-code.rs +0 -194
  1039. data/ext/cargo-vendor/wasmtime-component-macro-24.0.0/tests/expanded/dead-code_async.rs +0 -213
  1040. data/ext/cargo-vendor/wasmtime-component-macro-24.0.0/tests/expanded/direct-import.rs +0 -120
  1041. data/ext/cargo-vendor/wasmtime-component-macro-24.0.0/tests/expanded/direct-import_async.rs +0 -132
  1042. data/ext/cargo-vendor/wasmtime-component-macro-24.0.0/tests/expanded/empty.rs +0 -74
  1043. data/ext/cargo-vendor/wasmtime-component-macro-24.0.0/tests/expanded/empty_async.rs +0 -80
  1044. data/ext/cargo-vendor/wasmtime-component-macro-24.0.0/tests/expanded/flags.rs +0 -743
  1045. data/ext/cargo-vendor/wasmtime-component-macro-24.0.0/tests/expanded/flags_async.rs +0 -791
  1046. data/ext/cargo-vendor/wasmtime-component-macro-24.0.0/tests/expanded/floats.rs +0 -343
  1047. data/ext/cargo-vendor/wasmtime-component-macro-24.0.0/tests/expanded/floats_async.rs +0 -376
  1048. data/ext/cargo-vendor/wasmtime-component-macro-24.0.0/tests/expanded/function-new.rs +0 -94
  1049. data/ext/cargo-vendor/wasmtime-component-macro-24.0.0/tests/expanded/function-new_async.rs +0 -103
  1050. data/ext/cargo-vendor/wasmtime-component-macro-24.0.0/tests/expanded/integers.rs +0 -873
  1051. data/ext/cargo-vendor/wasmtime-component-macro-24.0.0/tests/expanded/integers_async.rs +0 -976
  1052. data/ext/cargo-vendor/wasmtime-component-macro-24.0.0/tests/expanded/lists.rs +0 -1924
  1053. data/ext/cargo-vendor/wasmtime-component-macro-24.0.0/tests/expanded/lists_async.rs +0 -2114
  1054. data/ext/cargo-vendor/wasmtime-component-macro-24.0.0/tests/expanded/many-arguments.rs +0 -614
  1055. data/ext/cargo-vendor/wasmtime-component-macro-24.0.0/tests/expanded/many-arguments_async.rs +0 -638
  1056. data/ext/cargo-vendor/wasmtime-component-macro-24.0.0/tests/expanded/multi-return.rs +0 -357
  1057. data/ext/cargo-vendor/wasmtime-component-macro-24.0.0/tests/expanded/multi-return_async.rs +0 -391
  1058. data/ext/cargo-vendor/wasmtime-component-macro-24.0.0/tests/expanded/multiversion.rs +0 -354
  1059. data/ext/cargo-vendor/wasmtime-component-macro-24.0.0/tests/expanded/multiversion_async.rs +0 -379
  1060. data/ext/cargo-vendor/wasmtime-component-macro-24.0.0/tests/expanded/records.rs +0 -940
  1061. data/ext/cargo-vendor/wasmtime-component-macro-24.0.0/tests/expanded/records_async.rs +0 -1008
  1062. data/ext/cargo-vendor/wasmtime-component-macro-24.0.0/tests/expanded/rename.rs +0 -183
  1063. data/ext/cargo-vendor/wasmtime-component-macro-24.0.0/tests/expanded/rename_async.rs +0 -202
  1064. data/ext/cargo-vendor/wasmtime-component-macro-24.0.0/tests/expanded/resources-export.rs +0 -657
  1065. data/ext/cargo-vendor/wasmtime-component-macro-24.0.0/tests/expanded/resources-export_async.rs +0 -712
  1066. data/ext/cargo-vendor/wasmtime-component-macro-24.0.0/tests/expanded/resources-import.rs +0 -1088
  1067. data/ext/cargo-vendor/wasmtime-component-macro-24.0.0/tests/expanded/resources-import_async.rs +0 -1166
  1068. data/ext/cargo-vendor/wasmtime-component-macro-24.0.0/tests/expanded/share-types.rs +0 -315
  1069. data/ext/cargo-vendor/wasmtime-component-macro-24.0.0/tests/expanded/share-types_async.rs +0 -337
  1070. data/ext/cargo-vendor/wasmtime-component-macro-24.0.0/tests/expanded/simple-functions.rs +0 -399
  1071. data/ext/cargo-vendor/wasmtime-component-macro-24.0.0/tests/expanded/simple-functions_async.rs +0 -439
  1072. data/ext/cargo-vendor/wasmtime-component-macro-24.0.0/tests/expanded/simple-lists.rs +0 -427
  1073. data/ext/cargo-vendor/wasmtime-component-macro-24.0.0/tests/expanded/simple-lists_async.rs +0 -464
  1074. data/ext/cargo-vendor/wasmtime-component-macro-24.0.0/tests/expanded/simple-wasi.rs +0 -245
  1075. data/ext/cargo-vendor/wasmtime-component-macro-24.0.0/tests/expanded/simple-wasi_async.rs +0 -264
  1076. data/ext/cargo-vendor/wasmtime-component-macro-24.0.0/tests/expanded/small-anonymous.rs +0 -338
  1077. data/ext/cargo-vendor/wasmtime-component-macro-24.0.0/tests/expanded/small-anonymous_async.rs +0 -356
  1078. data/ext/cargo-vendor/wasmtime-component-macro-24.0.0/tests/expanded/smoke-default.rs +0 -94
  1079. data/ext/cargo-vendor/wasmtime-component-macro-24.0.0/tests/expanded/smoke-default_async.rs +0 -103
  1080. data/ext/cargo-vendor/wasmtime-component-macro-24.0.0/tests/expanded/smoke-export.rs +0 -149
  1081. data/ext/cargo-vendor/wasmtime-component-macro-24.0.0/tests/expanded/smoke-export_async.rs +0 -158
  1082. data/ext/cargo-vendor/wasmtime-component-macro-24.0.0/tests/expanded/smoke.rs +0 -133
  1083. data/ext/cargo-vendor/wasmtime-component-macro-24.0.0/tests/expanded/smoke_async.rs +0 -146
  1084. data/ext/cargo-vendor/wasmtime-component-macro-24.0.0/tests/expanded/strings.rs +0 -316
  1085. data/ext/cargo-vendor/wasmtime-component-macro-24.0.0/tests/expanded/strings_async.rs +0 -344
  1086. data/ext/cargo-vendor/wasmtime-component-macro-24.0.0/tests/expanded/unversioned-foo.rs +0 -165
  1087. data/ext/cargo-vendor/wasmtime-component-macro-24.0.0/tests/expanded/unversioned-foo_async.rs +0 -178
  1088. data/ext/cargo-vendor/wasmtime-component-macro-24.0.0/tests/expanded/use-paths.rs +0 -317
  1089. data/ext/cargo-vendor/wasmtime-component-macro-24.0.0/tests/expanded/use-paths_async.rs +0 -349
  1090. data/ext/cargo-vendor/wasmtime-component-macro-24.0.0/tests/expanded/variants.rs +0 -1896
  1091. data/ext/cargo-vendor/wasmtime-component-macro-24.0.0/tests/expanded/variants_async.rs +0 -2019
  1092. data/ext/cargo-vendor/wasmtime-component-macro-24.0.0/tests/expanded/wat.rs +0 -145
  1093. data/ext/cargo-vendor/wasmtime-component-macro-24.0.0/tests/expanded/wat_async.rs +0 -151
  1094. data/ext/cargo-vendor/wasmtime-component-macro-24.0.0/tests/expanded/worlds-with-types.rs +0 -175
  1095. data/ext/cargo-vendor/wasmtime-component-macro-24.0.0/tests/expanded/worlds-with-types_async.rs +0 -191
  1096. data/ext/cargo-vendor/wasmtime-component-macro-24.0.0/tests/expanded.rs +0 -65
  1097. data/ext/cargo-vendor/wasmtime-component-util-24.0.0/.cargo-checksum.json +0 -1
  1098. data/ext/cargo-vendor/wasmtime-component-util-24.0.0/Cargo.toml +0 -35
  1099. data/ext/cargo-vendor/wasmtime-cranelift-24.0.0/.cargo-checksum.json +0 -1
  1100. data/ext/cargo-vendor/wasmtime-cranelift-24.0.0/Cargo.toml +0 -132
  1101. data/ext/cargo-vendor/wasmtime-cranelift-24.0.0/src/compiler.rs +0 -1029
  1102. data/ext/cargo-vendor/wasmtime-cranelift-24.0.0/src/debug/transform/attr.rs +0 -328
  1103. data/ext/cargo-vendor/wasmtime-cranelift-24.0.0/src/debug/transform/line_program.rs +0 -287
  1104. data/ext/cargo-vendor/wasmtime-cranelift-24.0.0/src/debug/transform/mod.rs +0 -273
  1105. data/ext/cargo-vendor/wasmtime-cranelift-24.0.0/src/debug/transform/range_info_builder.rs +0 -234
  1106. data/ext/cargo-vendor/wasmtime-cranelift-24.0.0/src/debug/transform/simulate.rs +0 -423
  1107. data/ext/cargo-vendor/wasmtime-cranelift-24.0.0/src/debug/transform/unit.rs +0 -520
  1108. data/ext/cargo-vendor/wasmtime-cranelift-24.0.0/src/func_environ.rs +0 -2721
  1109. data/ext/cargo-vendor/wasmtime-cranelift-24.0.0/src/gc/enabled.rs +0 -648
  1110. data/ext/cargo-vendor/wasmtime-cranelift-24.0.0/src/gc.rs +0 -198
  1111. data/ext/cargo-vendor/wasmtime-cranelift-24.0.0/src/lib.rs +0 -431
  1112. data/ext/cargo-vendor/wasmtime-environ-24.0.0/.cargo-checksum.json +0 -1
  1113. data/ext/cargo-vendor/wasmtime-environ-24.0.0/Cargo.lock +0 -792
  1114. data/ext/cargo-vendor/wasmtime-environ-24.0.0/Cargo.toml +0 -192
  1115. data/ext/cargo-vendor/wasmtime-environ-24.0.0/src/builtin.rs +0 -184
  1116. data/ext/cargo-vendor/wasmtime-environ-24.0.0/src/compile/mod.rs +0 -379
  1117. data/ext/cargo-vendor/wasmtime-environ-24.0.0/src/compile/module_environ.rs +0 -1264
  1118. data/ext/cargo-vendor/wasmtime-environ-24.0.0/src/component/types.rs +0 -1041
  1119. data/ext/cargo-vendor/wasmtime-environ-24.0.0/src/demangling.rs +0 -28
  1120. data/ext/cargo-vendor/wasmtime-environ-24.0.0/src/fact/trampoline.rs +0 -3234
  1121. data/ext/cargo-vendor/wasmtime-environ-24.0.0/src/fact/traps.rs +0 -116
  1122. data/ext/cargo-vendor/wasmtime-environ-24.0.0/src/stack_map.rs +0 -31
  1123. data/ext/cargo-vendor/wasmtime-environ-24.0.0/src/trap_encoding.rs +0 -189
  1124. data/ext/cargo-vendor/wasmtime-fiber-24.0.0/.cargo-checksum.json +0 -1
  1125. data/ext/cargo-vendor/wasmtime-fiber-24.0.0/Cargo.toml +0 -82
  1126. data/ext/cargo-vendor/wasmtime-fiber-24.0.0/build.rs +0 -39
  1127. data/ext/cargo-vendor/wasmtime-fiber-24.0.0/src/lib.rs +0 -343
  1128. data/ext/cargo-vendor/wasmtime-jit-debug-24.0.0/.cargo-checksum.json +0 -1
  1129. data/ext/cargo-vendor/wasmtime-jit-debug-24.0.0/Cargo.toml +0 -84
  1130. data/ext/cargo-vendor/wasmtime-jit-icache-coherence-24.0.0/.cargo-checksum.json +0 -1
  1131. data/ext/cargo-vendor/wasmtime-jit-icache-coherence-24.0.0/Cargo.toml +0 -69
  1132. data/ext/cargo-vendor/wasmtime-slab-24.0.0/.cargo-checksum.json +0 -1
  1133. data/ext/cargo-vendor/wasmtime-slab-24.0.0/Cargo.toml +0 -48
  1134. data/ext/cargo-vendor/wasmtime-types-24.0.0/.cargo-checksum.json +0 -1
  1135. data/ext/cargo-vendor/wasmtime-types-24.0.0/Cargo.toml +0 -78
  1136. data/ext/cargo-vendor/wasmtime-types-24.0.0/src/lib.rs +0 -1835
  1137. data/ext/cargo-vendor/wasmtime-versioned-export-macros-24.0.0/.cargo-checksum.json +0 -1
  1138. data/ext/cargo-vendor/wasmtime-versioned-export-macros-24.0.0/Cargo.toml +0 -40
  1139. data/ext/cargo-vendor/wasmtime-wasi-24.0.0/.cargo-checksum.json +0 -1
  1140. data/ext/cargo-vendor/wasmtime-wasi-24.0.0/Cargo.toml +0 -222
  1141. data/ext/cargo-vendor/wasmtime-wasi-24.0.0/src/bindings.rs +0 -561
  1142. data/ext/cargo-vendor/wasmtime-wasi-24.0.0/src/filesystem.rs +0 -448
  1143. data/ext/cargo-vendor/wasmtime-wasi-24.0.0/src/host/filesystem.rs +0 -1091
  1144. data/ext/cargo-vendor/wasmtime-wasi-24.0.0/src/host/io.rs +0 -391
  1145. data/ext/cargo-vendor/wasmtime-wasi-24.0.0/src/pipe.rs +0 -826
  1146. data/ext/cargo-vendor/wasmtime-wasi-24.0.0/src/preview1.rs +0 -2801
  1147. data/ext/cargo-vendor/wasmtime-wasi-24.0.0/src/runtime.rs +0 -176
  1148. data/ext/cargo-vendor/wasmtime-wasi-24.0.0/src/stdio.rs +0 -596
  1149. data/ext/cargo-vendor/wasmtime-wasi-24.0.0/src/stream.rs +0 -181
  1150. data/ext/cargo-vendor/wasmtime-wasi-24.0.0/src/tcp.rs +0 -871
  1151. data/ext/cargo-vendor/wasmtime-wasi-24.0.0/src/write_stream.rs +0 -203
  1152. data/ext/cargo-vendor/wasmtime-wasi-24.0.0/tests/all/main.rs +0 -91
  1153. data/ext/cargo-vendor/wasmtime-wasi-24.0.0/tests/process_stdin.rs +0 -165
  1154. data/ext/cargo-vendor/wasmtime-wasi-24.0.0/wit/command-extended.wit +0 -6
  1155. data/ext/cargo-vendor/wasmtime-wasi-24.0.0/wit/deps/cli/command.wit +0 -7
  1156. data/ext/cargo-vendor/wasmtime-wasi-24.0.0/wit/deps/cli/environment.wit +0 -18
  1157. data/ext/cargo-vendor/wasmtime-wasi-24.0.0/wit/deps/cli/exit.wit +0 -4
  1158. data/ext/cargo-vendor/wasmtime-wasi-24.0.0/wit/deps/cli/imports.wit +0 -20
  1159. data/ext/cargo-vendor/wasmtime-wasi-24.0.0/wit/deps/cli/run.wit +0 -4
  1160. data/ext/cargo-vendor/wasmtime-wasi-24.0.0/wit/deps/cli/stdio.wit +0 -17
  1161. data/ext/cargo-vendor/wasmtime-wasi-24.0.0/wit/deps/cli/terminal.wit +0 -49
  1162. data/ext/cargo-vendor/wasmtime-wasi-24.0.0/wit/deps/clocks/monotonic-clock.wit +0 -45
  1163. data/ext/cargo-vendor/wasmtime-wasi-24.0.0/wit/deps/clocks/wall-clock.wit +0 -42
  1164. data/ext/cargo-vendor/wasmtime-wasi-24.0.0/wit/deps/clocks/world.wit +0 -6
  1165. data/ext/cargo-vendor/wasmtime-wasi-24.0.0/wit/deps/filesystem/preopens.wit +0 -8
  1166. data/ext/cargo-vendor/wasmtime-wasi-24.0.0/wit/deps/filesystem/types.wit +0 -634
  1167. data/ext/cargo-vendor/wasmtime-wasi-24.0.0/wit/deps/filesystem/world.wit +0 -6
  1168. data/ext/cargo-vendor/wasmtime-wasi-24.0.0/wit/deps/http/handler.wit +0 -43
  1169. data/ext/cargo-vendor/wasmtime-wasi-24.0.0/wit/deps/http/proxy.wit +0 -32
  1170. data/ext/cargo-vendor/wasmtime-wasi-24.0.0/wit/deps/http/types.wit +0 -570
  1171. data/ext/cargo-vendor/wasmtime-wasi-24.0.0/wit/deps/io/error.wit +0 -34
  1172. data/ext/cargo-vendor/wasmtime-wasi-24.0.0/wit/deps/io/poll.wit +0 -41
  1173. data/ext/cargo-vendor/wasmtime-wasi-24.0.0/wit/deps/io/streams.wit +0 -262
  1174. data/ext/cargo-vendor/wasmtime-wasi-24.0.0/wit/deps/io/world.wit +0 -6
  1175. data/ext/cargo-vendor/wasmtime-wasi-24.0.0/wit/deps/random/insecure-seed.wit +0 -25
  1176. data/ext/cargo-vendor/wasmtime-wasi-24.0.0/wit/deps/random/insecure.wit +0 -22
  1177. data/ext/cargo-vendor/wasmtime-wasi-24.0.0/wit/deps/random/random.wit +0 -26
  1178. data/ext/cargo-vendor/wasmtime-wasi-24.0.0/wit/deps/random/world.wit +0 -7
  1179. data/ext/cargo-vendor/wasmtime-wasi-24.0.0/wit/deps/sockets/instance-network.wit +0 -9
  1180. data/ext/cargo-vendor/wasmtime-wasi-24.0.0/wit/deps/sockets/ip-name-lookup.wit +0 -51
  1181. data/ext/cargo-vendor/wasmtime-wasi-24.0.0/wit/deps/sockets/network.wit +0 -145
  1182. data/ext/cargo-vendor/wasmtime-wasi-24.0.0/wit/deps/sockets/tcp-create-socket.wit +0 -27
  1183. data/ext/cargo-vendor/wasmtime-wasi-24.0.0/wit/deps/sockets/tcp.wit +0 -353
  1184. data/ext/cargo-vendor/wasmtime-wasi-24.0.0/wit/deps/sockets/udp-create-socket.wit +0 -27
  1185. data/ext/cargo-vendor/wasmtime-wasi-24.0.0/wit/deps/sockets/udp.wit +0 -266
  1186. data/ext/cargo-vendor/wasmtime-wasi-24.0.0/wit/deps/sockets/world.wit +0 -11
  1187. data/ext/cargo-vendor/wasmtime-wasi-24.0.0/wit/test.wit +0 -22
  1188. data/ext/cargo-vendor/wasmtime-winch-24.0.0/.cargo-checksum.json +0 -1
  1189. data/ext/cargo-vendor/wasmtime-winch-24.0.0/Cargo.toml +0 -99
  1190. data/ext/cargo-vendor/wasmtime-wit-bindgen-24.0.0/.cargo-checksum.json +0 -1
  1191. data/ext/cargo-vendor/wasmtime-wit-bindgen-24.0.0/Cargo.toml +0 -64
  1192. data/ext/cargo-vendor/wasmtime-wit-bindgen-24.0.0/src/lib.rs +0 -2798
  1193. data/ext/cargo-vendor/wasmtime-wit-bindgen-24.0.0/src/rust.rs +0 -427
  1194. data/ext/cargo-vendor/wast-216.0.0/.cargo-checksum.json +0 -1
  1195. data/ext/cargo-vendor/wast-216.0.0/Cargo.toml +0 -101
  1196. data/ext/cargo-vendor/wast-216.0.0/src/component/binary.rs +0 -1014
  1197. data/ext/cargo-vendor/wast-216.0.0/src/component/component.rs +0 -320
  1198. data/ext/cargo-vendor/wast-216.0.0/src/component/expand.rs +0 -875
  1199. data/ext/cargo-vendor/wast-216.0.0/src/component/import.rs +0 -215
  1200. data/ext/cargo-vendor/wast-216.0.0/src/component/resolve.rs +0 -988
  1201. data/ext/cargo-vendor/wast-216.0.0/src/core/binary/dwarf.rs +0 -610
  1202. data/ext/cargo-vendor/wast-216.0.0/src/core/binary.rs +0 -1539
  1203. data/ext/cargo-vendor/wast-216.0.0/src/core/expr.rs +0 -2110
  1204. data/ext/cargo-vendor/wast-216.0.0/src/core/module.rs +0 -215
  1205. data/ext/cargo-vendor/wast-216.0.0/src/core/resolve/mod.rs +0 -109
  1206. data/ext/cargo-vendor/wast-216.0.0/src/core/resolve/names.rs +0 -791
  1207. data/ext/cargo-vendor/wast-216.0.0/src/core/resolve/types.rs +0 -270
  1208. data/ext/cargo-vendor/wast-216.0.0/src/lexer.rs +0 -1572
  1209. data/ext/cargo-vendor/wast-216.0.0/src/lib.rs +0 -556
  1210. data/ext/cargo-vendor/wast-216.0.0/src/parser.rs +0 -1434
  1211. data/ext/cargo-vendor/wast-216.0.0/src/wast.rs +0 -459
  1212. data/ext/cargo-vendor/wast-216.0.0/src/wat.rs +0 -68
  1213. data/ext/cargo-vendor/wat-1.216.0/.cargo-checksum.json +0 -1
  1214. data/ext/cargo-vendor/wat-1.216.0/Cargo.toml +0 -56
  1215. data/ext/cargo-vendor/wiggle-24.0.0/.cargo-checksum.json +0 -1
  1216. data/ext/cargo-vendor/wiggle-24.0.0/Cargo.toml +0 -117
  1217. data/ext/cargo-vendor/wiggle-24.0.0/src/lib.rs +0 -605
  1218. data/ext/cargo-vendor/wiggle-generate-24.0.0/.cargo-checksum.json +0 -1
  1219. data/ext/cargo-vendor/wiggle-generate-24.0.0/Cargo.toml +0 -83
  1220. data/ext/cargo-vendor/wiggle-generate-24.0.0/src/funcs.rs +0 -434
  1221. data/ext/cargo-vendor/wiggle-generate-24.0.0/src/lib.rs +0 -100
  1222. data/ext/cargo-vendor/wiggle-generate-24.0.0/src/names.rs +0 -299
  1223. data/ext/cargo-vendor/wiggle-generate-24.0.0/src/wasmtime.rs +0 -172
  1224. data/ext/cargo-vendor/wiggle-macro-24.0.0/.cargo-checksum.json +0 -1
  1225. data/ext/cargo-vendor/wiggle-macro-24.0.0/Cargo.toml +0 -76
  1226. data/ext/cargo-vendor/winch-codegen-0.22.0/.cargo-checksum.json +0 -1
  1227. data/ext/cargo-vendor/winch-codegen-0.22.0/Cargo.toml +0 -94
  1228. data/ext/cargo-vendor/winch-codegen-0.22.0/src/abi/local.rs +0 -81
  1229. data/ext/cargo-vendor/winch-codegen-0.22.0/src/abi/mod.rs +0 -666
  1230. data/ext/cargo-vendor/winch-codegen-0.22.0/src/codegen/bounds.rs +0 -220
  1231. data/ext/cargo-vendor/winch-codegen-0.22.0/src/codegen/context.rs +0 -591
  1232. data/ext/cargo-vendor/winch-codegen-0.22.0/src/codegen/mod.rs +0 -880
  1233. data/ext/cargo-vendor/winch-codegen-0.22.0/src/isa/aarch64/abi.rs +0 -296
  1234. data/ext/cargo-vendor/winch-codegen-0.22.0/src/isa/aarch64/address.rs +0 -143
  1235. data/ext/cargo-vendor/winch-codegen-0.22.0/src/isa/aarch64/asm.rs +0 -709
  1236. data/ext/cargo-vendor/winch-codegen-0.22.0/src/isa/aarch64/masm.rs +0 -665
  1237. data/ext/cargo-vendor/winch-codegen-0.22.0/src/isa/mod.rs +0 -223
  1238. data/ext/cargo-vendor/winch-codegen-0.22.0/src/isa/x64/abi.rs +0 -564
  1239. data/ext/cargo-vendor/winch-codegen-0.22.0/src/isa/x64/asm.rs +0 -1418
  1240. data/ext/cargo-vendor/winch-codegen-0.22.0/src/isa/x64/masm.rs +0 -1115
  1241. data/ext/cargo-vendor/winch-codegen-0.22.0/src/masm.rs +0 -957
  1242. data/ext/cargo-vendor/winch-codegen-0.22.0/src/regalloc.rs +0 -65
  1243. data/ext/cargo-vendor/winch-codegen-0.22.0/src/stack.rs +0 -447
  1244. data/ext/cargo-vendor/winch-codegen-0.22.0/src/visitor.rs +0 -2158
  1245. data/ext/cargo-vendor/wit-parser-0.215.0/.cargo-checksum.json +0 -1
  1246. data/ext/cargo-vendor/wit-parser-0.215.0/Cargo.toml +0 -129
  1247. data/ext/cargo-vendor/wit-parser-0.215.0/src/ast/resolve.rs +0 -1583
  1248. data/ext/cargo-vendor/wit-parser-0.215.0/src/ast.rs +0 -1904
  1249. data/ext/cargo-vendor/wit-parser-0.215.0/src/decoding.rs +0 -1795
  1250. data/ext/cargo-vendor/wit-parser-0.215.0/src/lib.rs +0 -912
  1251. data/ext/cargo-vendor/wit-parser-0.215.0/src/sizealign.rs +0 -179
  1252. data/ext/cargo-vendor/wit-parser-0.215.0/tests/all.rs +0 -154
  1253. data/ext/cargo-vendor/wit-parser-0.215.0/tests/ui/parse-fail/bad-gate3.wit.result +0 -8
  1254. data/ext/cargo-vendor/wit-parser-0.215.0/tests/ui/parse-fail/bad-gate4.wit.result +0 -8
  1255. data/ext/cargo-vendor/wit-parser-0.215.0/tests/ui/parse-fail/bad-gate5.wit.result +0 -8
  1256. data/ext/cargo-vendor/wit-parser-0.215.0/tests/ui/parse-fail/bad-pkg1.wit.result +0 -9
  1257. data/ext/cargo-vendor/wit-parser-0.215.0/tests/ui/parse-fail/bad-pkg2.wit.result +0 -8
  1258. data/ext/cargo-vendor/wit-parser-0.215.0/tests/ui/parse-fail/bad-pkg3.wit.result +0 -8
  1259. data/ext/cargo-vendor/wit-parser-0.215.0/tests/ui/parse-fail/bad-pkg4.wit.result +0 -8
  1260. data/ext/cargo-vendor/wit-parser-0.215.0/tests/ui/parse-fail/bad-pkg5.wit.result +0 -8
  1261. data/ext/cargo-vendor/wit-parser-0.215.0/tests/ui/parse-fail/bad-pkg6.wit.result +0 -8
  1262. data/ext/cargo-vendor/wit-parser-0.215.0/tests/ui/parse-fail/bad-resource15.wit.result +0 -8
  1263. data/ext/cargo-vendor/wit-parser-0.215.0/tests/ui/parse-fail/conflicting-package.wit.result +0 -10
  1264. data/ext/cargo-vendor/wit-parser-0.215.0/tests/ui/parse-fail/duplicate-interface2.wit.result +0 -9
  1265. data/ext/cargo-vendor/wit-parser-0.215.0/tests/ui/parse-fail/include-foreign.wit.result +0 -8
  1266. data/ext/cargo-vendor/wit-parser-0.215.0/tests/ui/parse-fail/multi-file-missing-delimiter.wit.result +0 -9
  1267. data/ext/cargo-vendor/wit-parser-0.215.0/tests/ui/parse-fail/multi-package-deps-share-nest.wit.result +0 -6
  1268. data/ext/cargo-vendor/wit-parser-0.215.0/tests/ui/parse-fail/multiple-package-docs.wit.result +0 -10
  1269. data/ext/cargo-vendor/wit-parser-0.215.0/tests/ui/parse-fail/no-access-to-sibling-use.wit.result +0 -9
  1270. data/ext/cargo-vendor/wit-parser-0.215.0/tests/ui/parse-fail/non-existance-world-include.wit.result +0 -8
  1271. data/ext/cargo-vendor/wit-parser-0.215.0/tests/ui/parse-fail/pkg-cycle.wit.result +0 -8
  1272. data/ext/cargo-vendor/wit-parser-0.215.0/tests/ui/parse-fail/pkg-cycle2.wit.result +0 -8
  1273. data/ext/cargo-vendor/wit-parser-0.215.0/tests/ui/parse-fail/resources-multiple-returns-borrow.wit.result +0 -8
  1274. data/ext/cargo-vendor/wit-parser-0.215.0/tests/ui/parse-fail/resources-return-borrow.wit.result +0 -8
  1275. data/ext/cargo-vendor/wit-parser-0.215.0/tests/ui/parse-fail/return-borrow1.wit.result +0 -8
  1276. data/ext/cargo-vendor/wit-parser-0.215.0/tests/ui/parse-fail/return-borrow2.wit.result +0 -8
  1277. data/ext/cargo-vendor/wit-parser-0.215.0/tests/ui/parse-fail/return-borrow6.wit.result +0 -8
  1278. data/ext/cargo-vendor/wit-parser-0.215.0/tests/ui/parse-fail/return-borrow7.wit.result +0 -8
  1279. data/ext/cargo-vendor/wit-parser-0.215.0/tests/ui/parse-fail/return-borrow8.wit.result +0 -9
  1280. data/ext/cargo-vendor/wit-parser-0.215.0/tests/ui/parse-fail/type-and-resource-same-name.wit.result +0 -8
  1281. data/ext/cargo-vendor/wit-parser-0.215.0/tests/ui/parse-fail/unresolved-use10.wit.result +0 -9
  1282. data/ext/cargo-vendor/wit-parser-0.215.0/tests/ui/parse-fail/use-and-include-world.wit.result +0 -9
  1283. data/ext/cargo-vendor/wit-parser-0.215.0/tests/ui/parse-fail/use-world.wit.result +0 -8
  1284. data/ext/cargo-vendor/wit-parser-0.215.0/tests/ui/parse-fail/very-nested-packages.wit.result +0 -8
  1285. data/ext/cargo-vendor/wit-parser-0.215.0/tests/ui/since-and-unstable.wit +0 -107
  1286. data/ext/cargo-vendor/wit-parser-0.215.0/tests/ui/since-and-unstable.wit.json +0 -623
  1287. /data/ext/cargo-vendor/{cranelift-bforest-0.111.0 → cranelift-bforest-0.112.0}/LICENSE +0 -0
  1288. /data/ext/cargo-vendor/{cranelift-bforest-0.111.0 → cranelift-bforest-0.112.0}/README.md +0 -0
  1289. /data/ext/cargo-vendor/{cranelift-bforest-0.111.0 → cranelift-bforest-0.112.0}/src/lib.rs +0 -0
  1290. /data/ext/cargo-vendor/{cranelift-bforest-0.111.0 → cranelift-bforest-0.112.0}/src/map.rs +0 -0
  1291. /data/ext/cargo-vendor/{cranelift-bforest-0.111.0 → cranelift-bforest-0.112.0}/src/set.rs +0 -0
  1292. /data/ext/cargo-vendor/{cranelift-bitset-0.111.0 → cranelift-bitset-0.112.0}/src/compound.rs +0 -0
  1293. /data/ext/cargo-vendor/{cranelift-bitset-0.111.0 → cranelift-bitset-0.112.0}/src/lib.rs +0 -0
  1294. /data/ext/cargo-vendor/{cranelift-bitset-0.111.0 → cranelift-bitset-0.112.0}/tests/bitset.rs +0 -0
  1295. /data/ext/cargo-vendor/{cranelift-codegen-0.111.0 → cranelift-codegen-0.112.0}/LICENSE +0 -0
  1296. /data/ext/cargo-vendor/{cranelift-codegen-0.111.0 → cranelift-codegen-0.112.0}/README.md +0 -0
  1297. /data/ext/cargo-vendor/{cranelift-codegen-0.111.0 → cranelift-codegen-0.112.0}/benches/x64-evex-encoding.rs +0 -0
  1298. /data/ext/cargo-vendor/{cranelift-codegen-0.111.0 → cranelift-codegen-0.112.0}/src/alias_analysis.rs +0 -0
  1299. /data/ext/cargo-vendor/{cranelift-codegen-0.111.0 → cranelift-codegen-0.112.0}/src/constant_hash.rs +0 -0
  1300. /data/ext/cargo-vendor/{cranelift-codegen-0.111.0 → cranelift-codegen-0.112.0}/src/context.rs +0 -0
  1301. /data/ext/cargo-vendor/{cranelift-codegen-0.111.0 → cranelift-codegen-0.112.0}/src/ctxhash.rs +0 -0
  1302. /data/ext/cargo-vendor/{cranelift-codegen-0.111.0 → cranelift-codegen-0.112.0}/src/cursor.rs +0 -0
  1303. /data/ext/cargo-vendor/{cranelift-codegen-0.111.0 → cranelift-codegen-0.112.0}/src/dominator_tree.rs +0 -0
  1304. /data/ext/cargo-vendor/{cranelift-codegen-0.111.0 → cranelift-codegen-0.112.0}/src/egraph/cost.rs +0 -0
  1305. /data/ext/cargo-vendor/{cranelift-codegen-0.111.0 → cranelift-codegen-0.112.0}/src/egraph/elaborate.rs +0 -0
  1306. /data/ext/cargo-vendor/{cranelift-codegen-0.111.0 → cranelift-codegen-0.112.0}/src/flowgraph.rs +0 -0
  1307. /data/ext/cargo-vendor/{cranelift-codegen-0.111.0 → cranelift-codegen-0.112.0}/src/ir/atomic_rmw_op.rs +0 -0
  1308. /data/ext/cargo-vendor/{cranelift-codegen-0.111.0 → cranelift-codegen-0.112.0}/src/ir/builder.rs +0 -0
  1309. /data/ext/cargo-vendor/{cranelift-codegen-0.111.0 → cranelift-codegen-0.112.0}/src/ir/condcodes.rs +0 -0
  1310. /data/ext/cargo-vendor/{cranelift-codegen-0.111.0 → cranelift-codegen-0.112.0}/src/ir/dynamic_type.rs +0 -0
  1311. /data/ext/cargo-vendor/{cranelift-codegen-0.111.0 → cranelift-codegen-0.112.0}/src/ir/jumptable.rs +0 -0
  1312. /data/ext/cargo-vendor/{cranelift-codegen-0.111.0 → cranelift-codegen-0.112.0}/src/ir/known_symbol.rs +0 -0
  1313. /data/ext/cargo-vendor/{cranelift-codegen-0.111.0 → cranelift-codegen-0.112.0}/src/ir/layout.rs +0 -0
  1314. /data/ext/cargo-vendor/{cranelift-codegen-0.111.0 → cranelift-codegen-0.112.0}/src/ir/libcall.rs +0 -0
  1315. /data/ext/cargo-vendor/{cranelift-codegen-0.111.0 → cranelift-codegen-0.112.0}/src/ir/memflags.rs +0 -0
  1316. /data/ext/cargo-vendor/{cranelift-codegen-0.111.0 → cranelift-codegen-0.112.0}/src/ir/mod.rs +0 -0
  1317. /data/ext/cargo-vendor/{cranelift-codegen-0.111.0 → cranelift-codegen-0.112.0}/src/ir/pcc.rs +0 -0
  1318. /data/ext/cargo-vendor/{cranelift-codegen-0.111.0 → cranelift-codegen-0.112.0}/src/ir/sourceloc.rs +0 -0
  1319. /data/ext/cargo-vendor/{cranelift-codegen-0.111.0 → cranelift-codegen-0.112.0}/src/ir/stackslot.rs +0 -0
  1320. /data/ext/cargo-vendor/{cranelift-codegen-0.111.0 → cranelift-codegen-0.112.0}/src/isa/aarch64/inst/unwind.rs +0 -0
  1321. /data/ext/cargo-vendor/{cranelift-codegen-0.111.0 → cranelift-codegen-0.112.0}/src/isa/aarch64/inst_neon.isle +0 -0
  1322. /data/ext/cargo-vendor/{cranelift-codegen-0.111.0 → cranelift-codegen-0.112.0}/src/isa/aarch64/lower/isle/generated_code.rs +0 -0
  1323. /data/ext/cargo-vendor/{cranelift-codegen-0.111.0 → cranelift-codegen-0.112.0}/src/isa/aarch64/lower.rs +0 -0
  1324. /data/ext/cargo-vendor/{cranelift-codegen-0.111.0 → cranelift-codegen-0.112.0}/src/isa/aarch64/lower_dynamic_neon.isle +0 -0
  1325. /data/ext/cargo-vendor/{cranelift-codegen-0.111.0 → cranelift-codegen-0.112.0}/src/isa/aarch64/mod.rs +0 -0
  1326. /data/ext/cargo-vendor/{cranelift-codegen-0.111.0 → cranelift-codegen-0.112.0}/src/isa/call_conv.rs +0 -0
  1327. /data/ext/cargo-vendor/{cranelift-codegen-0.111.0 → cranelift-codegen-0.112.0}/src/isa/riscv64/inst/imms.rs +0 -0
  1328. /data/ext/cargo-vendor/{cranelift-codegen-0.111.0 → cranelift-codegen-0.112.0}/src/isa/riscv64/inst/regs.rs +0 -0
  1329. /data/ext/cargo-vendor/{cranelift-codegen-0.111.0 → cranelift-codegen-0.112.0}/src/isa/riscv64/inst/unwind.rs +0 -0
  1330. /data/ext/cargo-vendor/{cranelift-codegen-0.111.0 → cranelift-codegen-0.112.0}/src/isa/riscv64/lower/isle/generated_code.rs +0 -0
  1331. /data/ext/cargo-vendor/{cranelift-codegen-0.111.0 → cranelift-codegen-0.112.0}/src/isa/riscv64/lower.rs +0 -0
  1332. /data/ext/cargo-vendor/{cranelift-codegen-0.111.0 → cranelift-codegen-0.112.0}/src/isa/riscv64/mod.rs +0 -0
  1333. /data/ext/cargo-vendor/{cranelift-codegen-0.111.0 → cranelift-codegen-0.112.0}/src/isa/riscv64/settings.rs +0 -0
  1334. /data/ext/cargo-vendor/{cranelift-codegen-0.111.0 → cranelift-codegen-0.112.0}/src/isa/s390x/inst/args.rs +0 -0
  1335. /data/ext/cargo-vendor/{cranelift-codegen-0.111.0 → cranelift-codegen-0.112.0}/src/isa/s390x/inst/imms.rs +0 -0
  1336. /data/ext/cargo-vendor/{cranelift-codegen-0.111.0 → cranelift-codegen-0.112.0}/src/isa/s390x/inst/unwind.rs +0 -0
  1337. /data/ext/cargo-vendor/{cranelift-codegen-0.111.0 → cranelift-codegen-0.112.0}/src/isa/s390x/lower/isle/generated_code.rs +0 -0
  1338. /data/ext/cargo-vendor/{cranelift-codegen-0.111.0 → cranelift-codegen-0.112.0}/src/isa/s390x/lower.rs +0 -0
  1339. /data/ext/cargo-vendor/{cranelift-codegen-0.111.0 → cranelift-codegen-0.112.0}/src/isa/s390x/mod.rs +0 -0
  1340. /data/ext/cargo-vendor/{cranelift-codegen-0.111.0 → cranelift-codegen-0.112.0}/src/isa/s390x/settings.rs +0 -0
  1341. /data/ext/cargo-vendor/{cranelift-codegen-0.111.0 → cranelift-codegen-0.112.0}/src/isa/unwind/winx64.rs +0 -0
  1342. /data/ext/cargo-vendor/{cranelift-codegen-0.111.0 → cranelift-codegen-0.112.0}/src/isa/unwind.rs +0 -0
  1343. /data/ext/cargo-vendor/{cranelift-codegen-0.111.0 → cranelift-codegen-0.112.0}/src/isa/x64/encoding/mod.rs +0 -0
  1344. /data/ext/cargo-vendor/{cranelift-codegen-0.111.0 → cranelift-codegen-0.112.0}/src/isa/x64/encoding/rex.rs +0 -0
  1345. /data/ext/cargo-vendor/{cranelift-codegen-0.111.0 → cranelift-codegen-0.112.0}/src/isa/x64/encoding/vex.rs +0 -0
  1346. /data/ext/cargo-vendor/{cranelift-codegen-0.111.0 → cranelift-codegen-0.112.0}/src/isa/x64/inst/unwind/winx64.rs +0 -0
  1347. /data/ext/cargo-vendor/{cranelift-codegen-0.111.0 → cranelift-codegen-0.112.0}/src/isa/x64/inst/unwind.rs +0 -0
  1348. /data/ext/cargo-vendor/{cranelift-codegen-0.111.0 → cranelift-codegen-0.112.0}/src/isa/x64/lower/isle/generated_code.rs +0 -0
  1349. /data/ext/cargo-vendor/{cranelift-codegen-0.111.0 → cranelift-codegen-0.112.0}/src/isa/x64/settings.rs +0 -0
  1350. /data/ext/cargo-vendor/{cranelift-codegen-0.111.0 → cranelift-codegen-0.112.0}/src/iterators.rs +0 -0
  1351. /data/ext/cargo-vendor/{cranelift-codegen-0.111.0 → cranelift-codegen-0.112.0}/src/legalizer/globalvalue.rs +0 -0
  1352. /data/ext/cargo-vendor/{cranelift-codegen-0.111.0 → cranelift-codegen-0.112.0}/src/legalizer/mod.rs +0 -0
  1353. /data/ext/cargo-vendor/{cranelift-codegen-0.111.0 → cranelift-codegen-0.112.0}/src/loop_analysis.rs +0 -0
  1354. /data/ext/cargo-vendor/{cranelift-codegen-0.111.0 → cranelift-codegen-0.112.0}/src/machinst/blockorder.rs +0 -0
  1355. /data/ext/cargo-vendor/{cranelift-codegen-0.111.0 → cranelift-codegen-0.112.0}/src/machinst/compile.rs +0 -0
  1356. /data/ext/cargo-vendor/{cranelift-codegen-0.111.0 → cranelift-codegen-0.112.0}/src/machinst/helpers.rs +0 -0
  1357. /data/ext/cargo-vendor/{cranelift-codegen-0.111.0 → cranelift-codegen-0.112.0}/src/machinst/inst_common.rs +0 -0
  1358. /data/ext/cargo-vendor/{cranelift-codegen-0.111.0 → cranelift-codegen-0.112.0}/src/machinst/pcc.rs +0 -0
  1359. /data/ext/cargo-vendor/{cranelift-codegen-0.111.0 → cranelift-codegen-0.112.0}/src/machinst/valueregs.rs +0 -0
  1360. /data/ext/cargo-vendor/{cranelift-codegen-0.111.0 → cranelift-codegen-0.112.0}/src/nan_canonicalization.rs +0 -0
  1361. /data/ext/cargo-vendor/{cranelift-codegen-0.111.0 → cranelift-codegen-0.112.0}/src/opts/README.md +0 -0
  1362. /data/ext/cargo-vendor/{cranelift-codegen-0.111.0 → cranelift-codegen-0.112.0}/src/opts/arithmetic.isle +0 -0
  1363. /data/ext/cargo-vendor/{cranelift-codegen-0.111.0 → cranelift-codegen-0.112.0}/src/opts/bitops.isle +0 -0
  1364. /data/ext/cargo-vendor/{cranelift-codegen-0.111.0 → cranelift-codegen-0.112.0}/src/opts/cprop.isle +0 -0
  1365. /data/ext/cargo-vendor/{cranelift-codegen-0.111.0 → cranelift-codegen-0.112.0}/src/opts/generated_code.rs +0 -0
  1366. /data/ext/cargo-vendor/{cranelift-codegen-0.111.0 → cranelift-codegen-0.112.0}/src/opts/remat.isle +0 -0
  1367. /data/ext/cargo-vendor/{cranelift-codegen-0.111.0 → cranelift-codegen-0.112.0}/src/opts/shifts.isle +0 -0
  1368. /data/ext/cargo-vendor/{cranelift-codegen-0.111.0 → cranelift-codegen-0.112.0}/src/opts/spaceship.isle +0 -0
  1369. /data/ext/cargo-vendor/{cranelift-codegen-0.111.0 → cranelift-codegen-0.112.0}/src/opts/spectre.isle +0 -0
  1370. /data/ext/cargo-vendor/{cranelift-codegen-0.111.0 → cranelift-codegen-0.112.0}/src/opts/vector.isle +0 -0
  1371. /data/ext/cargo-vendor/{cranelift-codegen-0.111.0 → cranelift-codegen-0.112.0}/src/opts.rs +0 -0
  1372. /data/ext/cargo-vendor/{cranelift-codegen-0.111.0 → cranelift-codegen-0.112.0}/src/prelude_opt.isle +0 -0
  1373. /data/ext/cargo-vendor/{cranelift-codegen-0.111.0 → cranelift-codegen-0.112.0}/src/ranges.rs +0 -0
  1374. /data/ext/cargo-vendor/{cranelift-codegen-0.111.0 → cranelift-codegen-0.112.0}/src/scoped_hash_map.rs +0 -0
  1375. /data/ext/cargo-vendor/{cranelift-codegen-0.111.0 → cranelift-codegen-0.112.0}/src/souper_harvest.rs +0 -0
  1376. /data/ext/cargo-vendor/{cranelift-codegen-0.111.0 → cranelift-codegen-0.112.0}/src/traversals.rs +0 -0
  1377. /data/ext/cargo-vendor/{cranelift-codegen-0.111.0 → cranelift-codegen-0.112.0}/src/unionfind.rs +0 -0
  1378. /data/ext/cargo-vendor/{cranelift-codegen-0.111.0 → cranelift-codegen-0.112.0}/src/unreachable_code.rs +0 -0
  1379. /data/ext/cargo-vendor/{cranelift-codegen-0.111.0 → cranelift-codegen-0.112.0}/src/value_label.rs +0 -0
  1380. /data/ext/cargo-vendor/{cranelift-codegen-meta-0.111.0 → cranelift-codegen-meta-0.112.0}/LICENSE +0 -0
  1381. /data/ext/cargo-vendor/{cranelift-codegen-meta-0.111.0 → cranelift-codegen-meta-0.112.0}/README.md +0 -0
  1382. /data/ext/cargo-vendor/{cranelift-codegen-meta-0.111.0 → cranelift-codegen-meta-0.112.0}/src/cdsl/formats.rs +0 -0
  1383. /data/ext/cargo-vendor/{cranelift-codegen-meta-0.111.0 → cranelift-codegen-meta-0.112.0}/src/cdsl/instructions.rs +0 -0
  1384. /data/ext/cargo-vendor/{cranelift-codegen-meta-0.111.0 → cranelift-codegen-meta-0.112.0}/src/cdsl/isa.rs +0 -0
  1385. /data/ext/cargo-vendor/{cranelift-codegen-meta-0.111.0 → cranelift-codegen-meta-0.112.0}/src/cdsl/mod.rs +0 -0
  1386. /data/ext/cargo-vendor/{cranelift-codegen-meta-0.111.0 → cranelift-codegen-meta-0.112.0}/src/cdsl/operands.rs +0 -0
  1387. /data/ext/cargo-vendor/{cranelift-codegen-meta-0.111.0 → cranelift-codegen-meta-0.112.0}/src/constant_hash.rs +0 -0
  1388. /data/ext/cargo-vendor/{cranelift-codegen-meta-0.111.0 → cranelift-codegen-meta-0.112.0}/src/isa/s390x.rs +0 -0
  1389. /data/ext/cargo-vendor/{cranelift-codegen-meta-0.111.0 → cranelift-codegen-meta-0.112.0}/src/shared/entities.rs +0 -0
  1390. /data/ext/cargo-vendor/{cranelift-codegen-meta-0.111.0 → cranelift-codegen-meta-0.112.0}/src/shared/formats.rs +0 -0
  1391. /data/ext/cargo-vendor/{cranelift-codegen-meta-0.111.0 → cranelift-codegen-meta-0.112.0}/src/shared/immediates.rs +0 -0
  1392. /data/ext/cargo-vendor/{cranelift-codegen-meta-0.111.0 → cranelift-codegen-meta-0.112.0}/src/unique_table.rs +0 -0
  1393. /data/ext/cargo-vendor/{cranelift-codegen-shared-0.111.0 → cranelift-codegen-shared-0.112.0}/LICENSE +0 -0
  1394. /data/ext/cargo-vendor/{cranelift-codegen-shared-0.111.0 → cranelift-codegen-shared-0.112.0}/README.md +0 -0
  1395. /data/ext/cargo-vendor/{cranelift-codegen-shared-0.111.0 → cranelift-codegen-shared-0.112.0}/src/constant_hash.rs +0 -0
  1396. /data/ext/cargo-vendor/{cranelift-codegen-shared-0.111.0 → cranelift-codegen-shared-0.112.0}/src/constants.rs +0 -0
  1397. /data/ext/cargo-vendor/{cranelift-codegen-shared-0.111.0 → cranelift-codegen-shared-0.112.0}/src/lib.rs +0 -0
  1398. /data/ext/cargo-vendor/{cranelift-control-0.111.0 → cranelift-control-0.112.0}/LICENSE +0 -0
  1399. /data/ext/cargo-vendor/{cranelift-control-0.111.0 → cranelift-control-0.112.0}/README.md +0 -0
  1400. /data/ext/cargo-vendor/{cranelift-control-0.111.0 → cranelift-control-0.112.0}/src/chaos.rs +0 -0
  1401. /data/ext/cargo-vendor/{cranelift-control-0.111.0 → cranelift-control-0.112.0}/src/lib.rs +0 -0
  1402. /data/ext/cargo-vendor/{cranelift-control-0.111.0 → cranelift-control-0.112.0}/src/zero_sized.rs +0 -0
  1403. /data/ext/cargo-vendor/{cranelift-entity-0.111.0 → cranelift-entity-0.112.0}/LICENSE +0 -0
  1404. /data/ext/cargo-vendor/{cranelift-entity-0.111.0 → cranelift-entity-0.112.0}/README.md +0 -0
  1405. /data/ext/cargo-vendor/{cranelift-entity-0.111.0 → cranelift-entity-0.112.0}/src/boxed_slice.rs +0 -0
  1406. /data/ext/cargo-vendor/{cranelift-entity-0.111.0 → cranelift-entity-0.112.0}/src/iter.rs +0 -0
  1407. /data/ext/cargo-vendor/{cranelift-entity-0.111.0 → cranelift-entity-0.112.0}/src/keys.rs +0 -0
  1408. /data/ext/cargo-vendor/{cranelift-entity-0.111.0 → cranelift-entity-0.112.0}/src/list.rs +0 -0
  1409. /data/ext/cargo-vendor/{cranelift-entity-0.111.0 → cranelift-entity-0.112.0}/src/map.rs +0 -0
  1410. /data/ext/cargo-vendor/{cranelift-entity-0.111.0 → cranelift-entity-0.112.0}/src/primary.rs +0 -0
  1411. /data/ext/cargo-vendor/{cranelift-entity-0.111.0 → cranelift-entity-0.112.0}/src/set.rs +0 -0
  1412. /data/ext/cargo-vendor/{cranelift-entity-0.111.0 → cranelift-entity-0.112.0}/src/unsigned.rs +0 -0
  1413. /data/ext/cargo-vendor/{cranelift-frontend-0.111.0 → cranelift-frontend-0.112.0}/LICENSE +0 -0
  1414. /data/ext/cargo-vendor/{cranelift-frontend-0.111.0 → cranelift-frontend-0.112.0}/README.md +0 -0
  1415. /data/ext/cargo-vendor/{cranelift-frontend-0.111.0 → cranelift-frontend-0.112.0}/src/frontend/safepoints.rs +0 -0
  1416. /data/ext/cargo-vendor/{cranelift-frontend-0.111.0 → cranelift-frontend-0.112.0}/src/lib.rs +0 -0
  1417. /data/ext/cargo-vendor/{cranelift-frontend-0.111.0 → cranelift-frontend-0.112.0}/src/variable.rs +0 -0
  1418. /data/ext/cargo-vendor/{cranelift-isle-0.111.0 → cranelift-isle-0.112.0}/README.md +0 -0
  1419. /data/ext/cargo-vendor/{cranelift-isle-0.111.0 → cranelift-isle-0.112.0}/isle_examples/fail/bad_converters.isle +0 -0
  1420. /data/ext/cargo-vendor/{cranelift-isle-0.111.0 → cranelift-isle-0.112.0}/isle_examples/fail/bound_var_type_mismatch.isle +0 -0
  1421. /data/ext/cargo-vendor/{cranelift-isle-0.111.0 → cranelift-isle-0.112.0}/isle_examples/fail/converter_extractor_constructor.isle +0 -0
  1422. /data/ext/cargo-vendor/{cranelift-isle-0.111.0 → cranelift-isle-0.112.0}/isle_examples/fail/error1.isle +0 -0
  1423. /data/ext/cargo-vendor/{cranelift-isle-0.111.0 → cranelift-isle-0.112.0}/isle_examples/fail/extra_parens.isle +0 -0
  1424. /data/ext/cargo-vendor/{cranelift-isle-0.111.0 → cranelift-isle-0.112.0}/isle_examples/fail/impure_expression.isle +0 -0
  1425. /data/ext/cargo-vendor/{cranelift-isle-0.111.0 → cranelift-isle-0.112.0}/isle_examples/fail/impure_rhs.isle +0 -0
  1426. /data/ext/cargo-vendor/{cranelift-isle-0.111.0 → cranelift-isle-0.112.0}/isle_examples/fail/multi_internal_etor.isle +0 -0
  1427. /data/ext/cargo-vendor/{cranelift-isle-0.111.0 → cranelift-isle-0.112.0}/isle_examples/fail/multi_prio.isle +0 -0
  1428. /data/ext/cargo-vendor/{cranelift-isle-0.111.0 → cranelift-isle-0.112.0}/isle_examples/link/borrows.isle +0 -0
  1429. /data/ext/cargo-vendor/{cranelift-isle-0.111.0 → cranelift-isle-0.112.0}/isle_examples/link/borrows_main.rs +0 -0
  1430. /data/ext/cargo-vendor/{cranelift-isle-0.111.0 → cranelift-isle-0.112.0}/isle_examples/link/iflets.isle +0 -0
  1431. /data/ext/cargo-vendor/{cranelift-isle-0.111.0 → cranelift-isle-0.112.0}/isle_examples/link/iflets_main.rs +0 -0
  1432. /data/ext/cargo-vendor/{cranelift-isle-0.111.0 → cranelift-isle-0.112.0}/isle_examples/link/multi_constructor.isle +0 -0
  1433. /data/ext/cargo-vendor/{cranelift-isle-0.111.0 → cranelift-isle-0.112.0}/isle_examples/link/multi_constructor_main.rs +0 -0
  1434. /data/ext/cargo-vendor/{cranelift-isle-0.111.0 → cranelift-isle-0.112.0}/isle_examples/link/multi_extractor.isle +0 -0
  1435. /data/ext/cargo-vendor/{cranelift-isle-0.111.0 → cranelift-isle-0.112.0}/isle_examples/link/multi_extractor_main.rs +0 -0
  1436. /data/ext/cargo-vendor/{cranelift-isle-0.111.0 → cranelift-isle-0.112.0}/isle_examples/link/test.isle +0 -0
  1437. /data/ext/cargo-vendor/{cranelift-isle-0.111.0 → cranelift-isle-0.112.0}/isle_examples/link/test_main.rs +0 -0
  1438. /data/ext/cargo-vendor/{cranelift-isle-0.111.0 → cranelift-isle-0.112.0}/isle_examples/pass/bound_var.isle +0 -0
  1439. /data/ext/cargo-vendor/{cranelift-isle-0.111.0 → cranelift-isle-0.112.0}/isle_examples/pass/construct_and_extract.isle +0 -0
  1440. /data/ext/cargo-vendor/{cranelift-isle-0.111.0 → cranelift-isle-0.112.0}/isle_examples/pass/conversions.isle +0 -0
  1441. /data/ext/cargo-vendor/{cranelift-isle-0.111.0 → cranelift-isle-0.112.0}/isle_examples/pass/conversions_extern.isle +0 -0
  1442. /data/ext/cargo-vendor/{cranelift-isle-0.111.0 → cranelift-isle-0.112.0}/isle_examples/pass/let.isle +0 -0
  1443. /data/ext/cargo-vendor/{cranelift-isle-0.111.0 → cranelift-isle-0.112.0}/isle_examples/pass/nodebug.isle +0 -0
  1444. /data/ext/cargo-vendor/{cranelift-isle-0.111.0 → cranelift-isle-0.112.0}/isle_examples/pass/prio_trie_bug.isle +0 -0
  1445. /data/ext/cargo-vendor/{cranelift-isle-0.111.0 → cranelift-isle-0.112.0}/isle_examples/pass/test2.isle +0 -0
  1446. /data/ext/cargo-vendor/{cranelift-isle-0.111.0 → cranelift-isle-0.112.0}/isle_examples/pass/test3.isle +0 -0
  1447. /data/ext/cargo-vendor/{cranelift-isle-0.111.0 → cranelift-isle-0.112.0}/isle_examples/pass/test4.isle +0 -0
  1448. /data/ext/cargo-vendor/{cranelift-isle-0.111.0 → cranelift-isle-0.112.0}/isle_examples/pass/tutorial.isle +0 -0
  1449. /data/ext/cargo-vendor/{cranelift-isle-0.111.0 → cranelift-isle-0.112.0}/isle_examples/run/iconst.isle +0 -0
  1450. /data/ext/cargo-vendor/{cranelift-isle-0.111.0 → cranelift-isle-0.112.0}/isle_examples/run/iconst_main.rs +0 -0
  1451. /data/ext/cargo-vendor/{cranelift-isle-0.111.0 → cranelift-isle-0.112.0}/isle_examples/run/let_shadowing.isle +0 -0
  1452. /data/ext/cargo-vendor/{cranelift-isle-0.111.0 → cranelift-isle-0.112.0}/isle_examples/run/let_shadowing_main.rs +0 -0
  1453. /data/ext/cargo-vendor/{cranelift-isle-0.111.0 → cranelift-isle-0.112.0}/src/disjointsets.rs +0 -0
  1454. /data/ext/cargo-vendor/{cranelift-isle-0.111.0 → cranelift-isle-0.112.0}/src/log.rs +0 -0
  1455. /data/ext/cargo-vendor/{cranelift-isle-0.111.0 → cranelift-isle-0.112.0}/src/serialize.rs +0 -0
  1456. /data/ext/cargo-vendor/{cranelift-isle-0.111.0 → cranelift-isle-0.112.0}/src/stablemapset.rs +0 -0
  1457. /data/ext/cargo-vendor/{cranelift-native-0.111.0 → cranelift-native-0.112.0}/LICENSE +0 -0
  1458. /data/ext/cargo-vendor/{cranelift-native-0.111.0 → cranelift-native-0.112.0}/README.md +0 -0
  1459. /data/ext/cargo-vendor/{cranelift-native-0.111.0 → cranelift-native-0.112.0}/src/riscv.rs +0 -0
  1460. /data/ext/cargo-vendor/{cranelift-wasm-0.111.0 → cranelift-wasm-0.112.0}/LICENSE +0 -0
  1461. /data/ext/cargo-vendor/{cranelift-wasm-0.111.0 → cranelift-wasm-0.112.0}/README.md +0 -0
  1462. /data/ext/cargo-vendor/{cranelift-wasm-0.111.0 → cranelift-wasm-0.112.0}/src/code_translator/bounds_checks.rs +0 -0
  1463. /data/ext/cargo-vendor/{cranelift-wasm-0.111.0 → cranelift-wasm-0.112.0}/src/environ/mod.rs +0 -0
  1464. /data/ext/cargo-vendor/{cranelift-wasm-0.111.0 → cranelift-wasm-0.112.0}/src/heap.rs +0 -0
  1465. /data/ext/cargo-vendor/{cranelift-wasm-0.111.0 → cranelift-wasm-0.112.0}/src/lib.rs +0 -0
  1466. /data/ext/cargo-vendor/{cranelift-wasm-0.111.0 → cranelift-wasm-0.112.0}/src/state.rs +0 -0
  1467. /data/ext/cargo-vendor/{cranelift-wasm-0.111.0 → cranelift-wasm-0.112.0}/src/table.rs +0 -0
  1468. /data/ext/cargo-vendor/{deterministic-wasi-ctx-0.1.24 → deterministic-wasi-ctx-0.1.25}/README.md +0 -0
  1469. /data/ext/cargo-vendor/{deterministic-wasi-ctx-0.1.24 → deterministic-wasi-ctx-0.1.25}/src/clocks.rs +0 -0
  1470. /data/ext/cargo-vendor/{deterministic-wasi-ctx-0.1.24 → deterministic-wasi-ctx-0.1.25}/src/lib.rs +0 -0
  1471. /data/ext/cargo-vendor/{deterministic-wasi-ctx-0.1.24 → deterministic-wasi-ctx-0.1.25}/src/noop_scheduler.rs +0 -0
  1472. /data/ext/cargo-vendor/{deterministic-wasi-ctx-0.1.24 → deterministic-wasi-ctx-0.1.25}/tests/clocks.rs +0 -0
  1473. /data/ext/cargo-vendor/{deterministic-wasi-ctx-0.1.24 → deterministic-wasi-ctx-0.1.25}/tests/common/mod.rs +0 -0
  1474. /data/ext/cargo-vendor/{deterministic-wasi-ctx-0.1.24 → deterministic-wasi-ctx-0.1.25}/tests/random.rs +0 -0
  1475. /data/ext/cargo-vendor/{deterministic-wasi-ctx-0.1.24 → deterministic-wasi-ctx-0.1.25}/tests/scheduler.rs +0 -0
  1476. /data/ext/cargo-vendor/{regalloc2-0.9.3 → regalloc2-0.10.2}/LICENSE +0 -0
  1477. /data/ext/cargo-vendor/{regalloc2-0.9.3 → regalloc2-0.10.2}/README.md +0 -0
  1478. /data/ext/cargo-vendor/{regalloc2-0.9.3 → regalloc2-0.10.2}/deny.toml +0 -0
  1479. /data/ext/cargo-vendor/{regalloc2-0.9.3 → regalloc2-0.10.2}/doc/TODO +0 -0
  1480. /data/ext/cargo-vendor/{regalloc2-0.9.3 → regalloc2-0.10.2}/src/domtree.rs +0 -0
  1481. /data/ext/cargo-vendor/{regalloc2-0.9.3 → regalloc2-0.10.2}/src/indexset.rs +0 -0
  1482. /data/ext/cargo-vendor/{regalloc2-0.9.3 → regalloc2-0.10.2}/src/ion/dump.rs +0 -0
  1483. /data/ext/cargo-vendor/{regalloc2-0.9.3 → regalloc2-0.10.2}/src/ion/redundant_moves.rs +0 -0
  1484. /data/ext/cargo-vendor/{regalloc2-0.9.3 → regalloc2-0.10.2}/src/ion/reg_traversal.rs +0 -0
  1485. /data/ext/cargo-vendor/{regalloc2-0.9.3 → regalloc2-0.10.2}/src/ion/spill.rs +0 -0
  1486. /data/ext/cargo-vendor/{regalloc2-0.9.3 → regalloc2-0.10.2}/src/moves.rs +0 -0
  1487. /data/ext/cargo-vendor/{regalloc2-0.9.3 → regalloc2-0.10.2}/src/postorder.rs +0 -0
  1488. /data/ext/cargo-vendor/{regalloc2-0.9.3 → regalloc2-0.10.2}/src/ssa.rs +0 -0
  1489. /data/ext/cargo-vendor/{wasi-common-24.0.0 → wasi-common-25.0.0}/LICENSE +0 -0
  1490. /data/ext/cargo-vendor/{wasi-common-24.0.0 → wasi-common-25.0.0}/README.md +0 -0
  1491. /data/ext/cargo-vendor/{wasi-common-24.0.0 → wasi-common-25.0.0}/src/clocks.rs +0 -0
  1492. /data/ext/cargo-vendor/{wasi-common-24.0.0 → wasi-common-25.0.0}/src/dir.rs +0 -0
  1493. /data/ext/cargo-vendor/{wasi-common-24.0.0 → wasi-common-25.0.0}/src/error.rs +0 -0
  1494. /data/ext/cargo-vendor/{wasi-common-24.0.0 → wasi-common-25.0.0}/src/file.rs +0 -0
  1495. /data/ext/cargo-vendor/{wasi-common-24.0.0 → wasi-common-25.0.0}/src/pipe.rs +0 -0
  1496. /data/ext/cargo-vendor/{wasi-common-24.0.0 → wasi-common-25.0.0}/src/random.rs +0 -0
  1497. /data/ext/cargo-vendor/{wasi-common-24.0.0 → wasi-common-25.0.0}/src/sched/subscription.rs +0 -0
  1498. /data/ext/cargo-vendor/{wasi-common-24.0.0 → wasi-common-25.0.0}/src/sched.rs +0 -0
  1499. /data/ext/cargo-vendor/{wasi-common-24.0.0 → wasi-common-25.0.0}/src/snapshots/preview_0.rs +0 -0
  1500. /data/ext/cargo-vendor/{wasi-common-24.0.0 → wasi-common-25.0.0}/src/snapshots/preview_1/error.rs +0 -0
  1501. /data/ext/cargo-vendor/{wasi-common-24.0.0 → wasi-common-25.0.0}/src/snapshots/preview_1.rs +0 -0
  1502. /data/ext/cargo-vendor/{wasi-common-24.0.0 → wasi-common-25.0.0}/src/string_array.rs +0 -0
  1503. /data/ext/cargo-vendor/{wasi-common-24.0.0 → wasi-common-25.0.0}/src/sync/clocks.rs +0 -0
  1504. /data/ext/cargo-vendor/{wasi-common-24.0.0 → wasi-common-25.0.0}/src/sync/file.rs +0 -0
  1505. /data/ext/cargo-vendor/{wasi-common-24.0.0 → wasi-common-25.0.0}/src/sync/mod.rs +0 -0
  1506. /data/ext/cargo-vendor/{wasi-common-24.0.0 → wasi-common-25.0.0}/src/sync/net.rs +0 -0
  1507. /data/ext/cargo-vendor/{wasi-common-24.0.0 → wasi-common-25.0.0}/src/sync/sched/unix.rs +0 -0
  1508. /data/ext/cargo-vendor/{wasi-common-24.0.0 → wasi-common-25.0.0}/src/sync/sched/windows.rs +0 -0
  1509. /data/ext/cargo-vendor/{wasi-common-24.0.0 → wasi-common-25.0.0}/src/sync/sched.rs +0 -0
  1510. /data/ext/cargo-vendor/{wasi-common-24.0.0 → wasi-common-25.0.0}/src/sync/stdio.rs +0 -0
  1511. /data/ext/cargo-vendor/{wasi-common-24.0.0 → wasi-common-25.0.0}/src/table.rs +0 -0
  1512. /data/ext/cargo-vendor/{wasi-common-24.0.0 → wasi-common-25.0.0}/src/tokio/file.rs +0 -0
  1513. /data/ext/cargo-vendor/{wasi-common-24.0.0 → wasi-common-25.0.0}/src/tokio/mod.rs +0 -0
  1514. /data/ext/cargo-vendor/{wasi-common-24.0.0 → wasi-common-25.0.0}/src/tokio/net.rs +0 -0
  1515. /data/ext/cargo-vendor/{wasi-common-24.0.0 → wasi-common-25.0.0}/src/tokio/sched/unix.rs +0 -0
  1516. /data/ext/cargo-vendor/{wasi-common-24.0.0 → wasi-common-25.0.0}/src/tokio/sched/windows.rs +0 -0
  1517. /data/ext/cargo-vendor/{wasi-common-24.0.0 → wasi-common-25.0.0}/src/tokio/sched.rs +0 -0
  1518. /data/ext/cargo-vendor/{wasi-common-24.0.0 → wasi-common-25.0.0}/src/tokio/stdio.rs +0 -0
  1519. /data/ext/cargo-vendor/{wasi-common-24.0.0 → wasi-common-25.0.0}/witx/preview0/typenames.witx +0 -0
  1520. /data/ext/cargo-vendor/{wasi-common-24.0.0 → wasi-common-25.0.0}/witx/preview0/wasi_unstable.witx +0 -0
  1521. /data/ext/cargo-vendor/{wasi-common-24.0.0 → wasi-common-25.0.0}/witx/preview1/typenames.witx +0 -0
  1522. /data/ext/cargo-vendor/{wasi-common-24.0.0 → wasi-common-25.0.0}/witx/preview1/wasi_snapshot_preview1.witx +0 -0
  1523. /data/ext/cargo-vendor/{wasm-encoder-0.215.0 → wasm-encoder-0.217.0}/README.md +0 -0
  1524. /data/ext/cargo-vendor/{wasm-encoder-0.215.0 → wasm-encoder-0.217.0}/src/component/aliases.rs +0 -0
  1525. /data/ext/cargo-vendor/{wasm-encoder-0.215.0 → wasm-encoder-0.217.0}/src/component/canonicals.rs +0 -0
  1526. /data/ext/cargo-vendor/{wasm-encoder-0.215.0 → wasm-encoder-0.217.0}/src/component/components.rs +0 -0
  1527. /data/ext/cargo-vendor/{wasm-encoder-0.215.0 → wasm-encoder-0.217.0}/src/component/modules.rs +0 -0
  1528. /data/ext/cargo-vendor/{wasm-encoder-0.216.0 → wasm-encoder-0.217.0}/src/component/names.rs +0 -0
  1529. /data/ext/cargo-vendor/{wasm-encoder-0.215.0 → wasm-encoder-0.217.0}/src/component/start.rs +0 -0
  1530. /data/ext/cargo-vendor/{wasm-encoder-0.215.0 → wasm-encoder-0.217.0}/src/component.rs +0 -0
  1531. /data/ext/cargo-vendor/{wasm-encoder-0.215.0 → wasm-encoder-0.217.0}/src/core/custom.rs +0 -0
  1532. /data/ext/cargo-vendor/{wasm-encoder-0.215.0 → wasm-encoder-0.217.0}/src/core/data.rs +0 -0
  1533. /data/ext/cargo-vendor/{wasm-encoder-0.215.0 → wasm-encoder-0.217.0}/src/core/dump.rs +0 -0
  1534. /data/ext/cargo-vendor/{wasm-encoder-0.215.0 → wasm-encoder-0.217.0}/src/core/elements.rs +0 -0
  1535. /data/ext/cargo-vendor/{wasm-encoder-0.215.0 → wasm-encoder-0.217.0}/src/core/exports.rs +0 -0
  1536. /data/ext/cargo-vendor/{wasm-encoder-0.215.0 → wasm-encoder-0.217.0}/src/core/functions.rs +0 -0
  1537. /data/ext/cargo-vendor/{wasm-encoder-0.215.0 → wasm-encoder-0.217.0}/src/core/globals.rs +0 -0
  1538. /data/ext/cargo-vendor/{wasm-encoder-0.215.0 → wasm-encoder-0.217.0}/src/core/imports.rs +0 -0
  1539. /data/ext/cargo-vendor/{wasm-encoder-0.215.0 → wasm-encoder-0.217.0}/src/core/linking.rs +0 -0
  1540. /data/ext/cargo-vendor/{wasm-encoder-0.215.0 → wasm-encoder-0.217.0}/src/core/memories.rs +0 -0
  1541. /data/ext/cargo-vendor/{wasm-encoder-0.216.0 → wasm-encoder-0.217.0}/src/core/names.rs +0 -0
  1542. /data/ext/cargo-vendor/{wasm-encoder-0.215.0 → wasm-encoder-0.217.0}/src/core/producers.rs +0 -0
  1543. /data/ext/cargo-vendor/{wasm-encoder-0.215.0 → wasm-encoder-0.217.0}/src/core/start.rs +0 -0
  1544. /data/ext/cargo-vendor/{wasm-encoder-0.215.0 → wasm-encoder-0.217.0}/src/core/tables.rs +0 -0
  1545. /data/ext/cargo-vendor/{wasm-encoder-0.215.0 → wasm-encoder-0.217.0}/src/core/tags.rs +0 -0
  1546. /data/ext/cargo-vendor/{wasm-encoder-0.216.0 → wasm-encoder-0.217.0}/src/core/types.rs +0 -0
  1547. /data/ext/cargo-vendor/{wasm-encoder-0.215.0 → wasm-encoder-0.217.0}/src/core.rs +0 -0
  1548. /data/ext/cargo-vendor/{wasm-encoder-0.215.0 → wasm-encoder-0.217.0}/src/lib.rs +0 -0
  1549. /data/ext/cargo-vendor/{wasm-encoder-0.215.0 → wasm-encoder-0.217.0}/src/raw.rs +0 -0
  1550. /data/ext/cargo-vendor/{wasm-encoder-0.216.0 → wasm-encoder-0.217.0}/src/reencode/component.rs +0 -0
  1551. /data/ext/cargo-vendor/{wasm-encoder-0.216.0 → wasm-encoder-0.217.0}/src/reencode.rs +0 -0
  1552. /data/ext/cargo-vendor/{wasmparser-0.215.0 → wasmparser-0.217.0}/README.md +0 -0
  1553. /data/ext/cargo-vendor/{wasmparser-0.215.0 → wasmparser-0.217.0}/examples/simple.rs +0 -0
  1554. /data/ext/cargo-vendor/{wasmparser-0.215.0 → wasmparser-0.217.0}/src/collections/hash.rs +0 -0
  1555. /data/ext/cargo-vendor/{wasmparser-0.215.0 → wasmparser-0.217.0}/src/collections/index_map/detail.rs +0 -0
  1556. /data/ext/cargo-vendor/{wasmparser-0.215.0 → wasmparser-0.217.0}/src/collections/index_map/tests.rs +0 -0
  1557. /data/ext/cargo-vendor/{wasmparser-0.215.0 → wasmparser-0.217.0}/src/collections/index_map.rs +0 -0
  1558. /data/ext/cargo-vendor/{wasmparser-0.215.0 → wasmparser-0.217.0}/src/collections/index_set.rs +0 -0
  1559. /data/ext/cargo-vendor/{wasmparser-0.215.0 → wasmparser-0.217.0}/src/collections/map.rs +0 -0
  1560. /data/ext/cargo-vendor/{wasmparser-0.215.0 → wasmparser-0.217.0}/src/collections/mod.rs +0 -0
  1561. /data/ext/cargo-vendor/{wasmparser-0.215.0 → wasmparser-0.217.0}/src/collections/set.rs +0 -0
  1562. /data/ext/cargo-vendor/{wasmparser-0.215.0 → wasmparser-0.217.0}/src/lib.rs +0 -0
  1563. /data/ext/cargo-vendor/{wasmparser-0.215.0 → wasmparser-0.217.0}/src/readers/component/names.rs +0 -0
  1564. /data/ext/cargo-vendor/{wasmparser-0.215.0 → wasmparser-0.217.0}/src/readers/component/start.rs +0 -0
  1565. /data/ext/cargo-vendor/{wasmparser-0.215.0 → wasmparser-0.217.0}/src/readers/component.rs +0 -0
  1566. /data/ext/cargo-vendor/{wasmparser-0.215.0 → wasmparser-0.217.0}/src/readers/core/branch_hinting.rs +0 -0
  1567. /data/ext/cargo-vendor/{wasmparser-0.215.0 → wasmparser-0.217.0}/src/readers/core/custom.rs +0 -0
  1568. /data/ext/cargo-vendor/{wasmparser-0.215.0 → wasmparser-0.217.0}/src/readers/core/dylink0.rs +0 -0
  1569. /data/ext/cargo-vendor/{wasmparser-0.215.0 → wasmparser-0.217.0}/src/readers/core/elements.rs +0 -0
  1570. /data/ext/cargo-vendor/{wasmparser-0.215.0 → wasmparser-0.217.0}/src/readers/core/functions.rs +0 -0
  1571. /data/ext/cargo-vendor/{wasmparser-0.215.0 → wasmparser-0.217.0}/src/readers/core/linking.rs +0 -0
  1572. /data/ext/cargo-vendor/{wasmparser-0.215.0 → wasmparser-0.217.0}/src/readers/core/memories.rs +0 -0
  1573. /data/ext/cargo-vendor/{wasmparser-0.215.0 → wasmparser-0.217.0}/src/readers/core/names.rs +0 -0
  1574. /data/ext/cargo-vendor/{wasmparser-0.215.0 → wasmparser-0.217.0}/src/readers/core/reloc.rs +0 -0
  1575. /data/ext/cargo-vendor/{wasmparser-0.215.0 → wasmparser-0.217.0}/src/readers/core/tables.rs +0 -0
  1576. /data/ext/cargo-vendor/{wasmparser-0.215.0 → wasmparser-0.217.0}/src/readers/core/tags.rs +0 -0
  1577. /data/ext/cargo-vendor/{wasmparser-0.215.0 → wasmparser-0.217.0}/src/readers/core/types/matches.rs +0 -0
  1578. /data/ext/cargo-vendor/{wasmparser-0.215.0 → wasmparser-0.217.0}/src/readers/core.rs +0 -0
  1579. /data/ext/cargo-vendor/{wasmparser-0.215.0 → wasmparser-0.217.0}/tests/big-module.rs +0 -0
  1580. /data/ext/cargo-vendor/{wasmprinter-0.215.0 → wasmprinter-0.217.0}/README.md +0 -0
  1581. /data/ext/cargo-vendor/{wasmprinter-0.215.0 → wasmprinter-0.217.0}/src/operator.rs +0 -0
  1582. /data/ext/cargo-vendor/{wasmprinter-0.215.0 → wasmprinter-0.217.0}/src/print.rs +0 -0
  1583. /data/ext/cargo-vendor/{wasmprinter-0.215.0 → wasmprinter-0.217.0}/tests/all.rs +0 -0
  1584. /data/ext/cargo-vendor/{wasmtime-24.0.0 → wasmtime-25.0.0}/LICENSE +0 -0
  1585. /data/ext/cargo-vendor/{wasmtime-24.0.0 → wasmtime-25.0.0}/README.md +0 -0
  1586. /data/ext/cargo-vendor/{wasmtime-24.0.0 → wasmtime-25.0.0}/proptest-regressions/runtime/vm/instance/allocator/pooling/memory_pool.txt +0 -0
  1587. /data/ext/cargo-vendor/{wasmtime-24.0.0 → wasmtime-25.0.0}/src/profiling_agent/perfmap.rs +0 -0
  1588. /data/ext/cargo-vendor/{wasmtime-24.0.0 → wasmtime-25.0.0}/src/profiling_agent/vtune.rs +0 -0
  1589. /data/ext/cargo-vendor/{wasmtime-24.0.0 → wasmtime-25.0.0}/src/profiling_agent.rs +0 -0
  1590. /data/ext/cargo-vendor/{wasmtime-24.0.0 → wasmtime-25.0.0}/src/runtime/code.rs +0 -0
  1591. /data/ext/cargo-vendor/{wasmtime-24.0.0 → wasmtime-25.0.0}/src/runtime/code_memory.rs +0 -0
  1592. /data/ext/cargo-vendor/{wasmtime-24.0.0 → wasmtime-25.0.0}/src/runtime/component/bindgen_examples/_0_hello_world.rs +0 -0
  1593. /data/ext/cargo-vendor/{wasmtime-24.0.0 → wasmtime-25.0.0}/src/runtime/component/bindgen_examples/_1_world_imports.rs +0 -0
  1594. /data/ext/cargo-vendor/{wasmtime-24.0.0 → wasmtime-25.0.0}/src/runtime/component/bindgen_examples/_2_world_exports.rs +0 -0
  1595. /data/ext/cargo-vendor/{wasmtime-24.0.0 → wasmtime-25.0.0}/src/runtime/component/bindgen_examples/_3_interface_imports.rs +0 -0
  1596. /data/ext/cargo-vendor/{wasmtime-24.0.0 → wasmtime-25.0.0}/src/runtime/component/bindgen_examples/_4_imported_resources.rs +0 -0
  1597. /data/ext/cargo-vendor/{wasmtime-24.0.0 → wasmtime-25.0.0}/src/runtime/component/bindgen_examples/_5_all_world_export_kinds.rs +0 -0
  1598. /data/ext/cargo-vendor/{wasmtime-24.0.0 → wasmtime-25.0.0}/src/runtime/component/bindgen_examples/_6_exported_resources.rs +0 -0
  1599. /data/ext/cargo-vendor/{wasmtime-24.0.0 → wasmtime-25.0.0}/src/runtime/component/bindgen_examples/mod.rs +0 -0
  1600. /data/ext/cargo-vendor/{wasmtime-24.0.0 → wasmtime-25.0.0}/src/runtime/component/func/options.rs +0 -0
  1601. /data/ext/cargo-vendor/{wasmtime-24.0.0 → wasmtime-25.0.0}/src/runtime/component/func.rs +0 -0
  1602. /data/ext/cargo-vendor/{wasmtime-24.0.0 → wasmtime-25.0.0}/src/runtime/component/instance.rs +0 -0
  1603. /data/ext/cargo-vendor/{wasmtime-24.0.0 → wasmtime-25.0.0}/src/runtime/component/matching.rs +0 -0
  1604. /data/ext/cargo-vendor/{wasmtime-24.0.0 → wasmtime-25.0.0}/src/runtime/component/resource_table.rs +0 -0
  1605. /data/ext/cargo-vendor/{wasmtime-24.0.0 → wasmtime-25.0.0}/src/runtime/component/storage.rs +0 -0
  1606. /data/ext/cargo-vendor/{wasmtime-24.0.0 → wasmtime-25.0.0}/src/runtime/component/store.rs +0 -0
  1607. /data/ext/cargo-vendor/{wasmtime-24.0.0 → wasmtime-25.0.0}/src/runtime/component/values.rs +0 -0
  1608. /data/ext/cargo-vendor/{wasmtime-24.0.0 → wasmtime-25.0.0}/src/runtime/debug.rs +0 -0
  1609. /data/ext/cargo-vendor/{wasmtime-24.0.0 → wasmtime-25.0.0}/src/runtime/externals.rs +0 -0
  1610. /data/ext/cargo-vendor/{wasmtime-24.0.0 → wasmtime-25.0.0}/src/runtime/func/typed.rs +0 -0
  1611. /data/ext/cargo-vendor/{wasmtime-24.0.0 → wasmtime-25.0.0}/src/runtime/gc/disabled/externref.rs +0 -0
  1612. /data/ext/cargo-vendor/{wasmtime-24.0.0 → wasmtime-25.0.0}/src/runtime/gc/disabled/i31.rs +0 -0
  1613. /data/ext/cargo-vendor/{wasmtime-24.0.0 → wasmtime-25.0.0}/src/runtime/gc/disabled/structref.rs +0 -0
  1614. /data/ext/cargo-vendor/{wasmtime-24.0.0 → wasmtime-25.0.0}/src/runtime/gc/enabled/externref.rs +0 -0
  1615. /data/ext/cargo-vendor/{wasmtime-24.0.0 → wasmtime-25.0.0}/src/runtime/gc/enabled/structref.rs +0 -0
  1616. /data/ext/cargo-vendor/{wasmtime-24.0.0 → wasmtime-25.0.0}/src/runtime/gc/noextern.rs +0 -0
  1617. /data/ext/cargo-vendor/{wasmtime-24.0.0 → wasmtime-25.0.0}/src/runtime/gc.rs +0 -0
  1618. /data/ext/cargo-vendor/{wasmtime-24.0.0 → wasmtime-25.0.0}/src/runtime/instantiate.rs +0 -0
  1619. /data/ext/cargo-vendor/{wasmtime-24.0.0 → wasmtime-25.0.0}/src/runtime/limits.rs +0 -0
  1620. /data/ext/cargo-vendor/{wasmtime-24.0.0 → wasmtime-25.0.0}/src/runtime/module/registry.rs +0 -0
  1621. /data/ext/cargo-vendor/{wasmtime-24.0.0 → wasmtime-25.0.0}/src/runtime/profiling.rs +0 -0
  1622. /data/ext/cargo-vendor/{wasmtime-24.0.0 → wasmtime-25.0.0}/src/runtime/resources.rs +0 -0
  1623. /data/ext/cargo-vendor/{wasmtime-24.0.0 → wasmtime-25.0.0}/src/runtime/signatures.rs +0 -0
  1624. /data/ext/cargo-vendor/{wasmtime-24.0.0 → wasmtime-25.0.0}/src/runtime/stack.rs +0 -0
  1625. /data/ext/cargo-vendor/{wasmtime-24.0.0 → wasmtime-25.0.0}/src/runtime/store/context.rs +0 -0
  1626. /data/ext/cargo-vendor/{wasmtime-24.0.0 → wasmtime-25.0.0}/src/runtime/store/data.rs +0 -0
  1627. /data/ext/cargo-vendor/{wasmtime-24.0.0 → wasmtime-25.0.0}/src/runtime/store/func_refs.rs +0 -0
  1628. /data/ext/cargo-vendor/{wasmtime-24.0.0 → wasmtime-25.0.0}/src/runtime/trampoline/func.rs +0 -0
  1629. /data/ext/cargo-vendor/{wasmtime-24.0.0 → wasmtime-25.0.0}/src/runtime/trampoline/memory.rs +0 -0
  1630. /data/ext/cargo-vendor/{wasmtime-24.0.0 → wasmtime-25.0.0}/src/runtime/trampoline/table.rs +0 -0
  1631. /data/ext/cargo-vendor/{wasmtime-24.0.0 → wasmtime-25.0.0}/src/runtime/trampoline.rs +0 -0
  1632. /data/ext/cargo-vendor/{wasmtime-24.0.0 → wasmtime-25.0.0}/src/runtime/type_registry.rs +0 -0
  1633. /data/ext/cargo-vendor/{wasmtime-24.0.0 → wasmtime-25.0.0}/src/runtime/types/matching.rs +0 -0
  1634. /data/ext/cargo-vendor/{wasmtime-24.0.0 → wasmtime-25.0.0}/src/runtime/uninhabited.rs +0 -0
  1635. /data/ext/cargo-vendor/{wasmtime-24.0.0 → wasmtime-25.0.0}/src/runtime/unix.rs +0 -0
  1636. /data/ext/cargo-vendor/{wasmtime-24.0.0 → wasmtime-25.0.0}/src/runtime/v128.rs +0 -0
  1637. /data/ext/cargo-vendor/{wasmtime-24.0.0 → wasmtime-25.0.0}/src/runtime/vm/arch/aarch64.rs +0 -0
  1638. /data/ext/cargo-vendor/{wasmtime-24.0.0 → wasmtime-25.0.0}/src/runtime/vm/arch/mod.rs +0 -0
  1639. /data/ext/cargo-vendor/{wasmtime-24.0.0 → wasmtime-25.0.0}/src/runtime/vm/arch/riscv64.rs +0 -0
  1640. /data/ext/cargo-vendor/{wasmtime-24.0.0 → wasmtime-25.0.0}/src/runtime/vm/arch/s390x.S +0 -0
  1641. /data/ext/cargo-vendor/{wasmtime-24.0.0 → wasmtime-25.0.0}/src/runtime/vm/arch/s390x.rs +0 -0
  1642. /data/ext/cargo-vendor/{wasmtime-24.0.0 → wasmtime-25.0.0}/src/runtime/vm/arch/unsupported.rs +0 -0
  1643. /data/ext/cargo-vendor/{wasmtime-24.0.0 → wasmtime-25.0.0}/src/runtime/vm/arch/x86_64.rs +0 -0
  1644. /data/ext/cargo-vendor/{wasmtime-24.0.0 → wasmtime-25.0.0}/src/runtime/vm/async_yield.rs +0 -0
  1645. /data/ext/cargo-vendor/{wasmtime-24.0.0 → wasmtime-25.0.0}/src/runtime/vm/component/libcalls.rs +0 -0
  1646. /data/ext/cargo-vendor/{wasmtime-24.0.0 → wasmtime-25.0.0}/src/runtime/vm/component/resources.rs +0 -0
  1647. /data/ext/cargo-vendor/{wasmtime-24.0.0 → wasmtime-25.0.0}/src/runtime/vm/component.rs +0 -0
  1648. /data/ext/cargo-vendor/{wasmtime-24.0.0 → wasmtime-25.0.0}/src/runtime/vm/debug_builtins.rs +0 -0
  1649. /data/ext/cargo-vendor/{wasmtime-24.0.0 → wasmtime-25.0.0}/src/runtime/vm/export.rs +0 -0
  1650. /data/ext/cargo-vendor/{wasmtime-24.0.0 → wasmtime-25.0.0}/src/runtime/vm/gc/enabled/externref.rs +0 -0
  1651. /data/ext/cargo-vendor/{wasmtime-24.0.0 → wasmtime-25.0.0}/src/runtime/vm/gc/enabled/free_list.rs +0 -0
  1652. /data/ext/cargo-vendor/{wasmtime-24.0.0 → wasmtime-25.0.0}/src/runtime/vm/gc/host_data.rs +0 -0
  1653. /data/ext/cargo-vendor/{wasmtime-24.0.0 → wasmtime-25.0.0}/src/runtime/vm/gc/i31.rs +0 -0
  1654. /data/ext/cargo-vendor/{wasmtime-24.0.0 → wasmtime-25.0.0}/src/runtime/vm/imports.rs +0 -0
  1655. /data/ext/cargo-vendor/{wasmtime-24.0.0 → wasmtime-25.0.0}/src/runtime/vm/instance/allocator/on_demand.rs +0 -0
  1656. /data/ext/cargo-vendor/{wasmtime-24.0.0 → wasmtime-25.0.0}/src/runtime/vm/instance/allocator/pooling/decommit_queue.rs +0 -0
  1657. /data/ext/cargo-vendor/{wasmtime-24.0.0 → wasmtime-25.0.0}/src/runtime/vm/instance/allocator/pooling/generic_stack_pool.rs +0 -0
  1658. /data/ext/cargo-vendor/{wasmtime-24.0.0 → wasmtime-25.0.0}/src/runtime/vm/instance/allocator/pooling/memory_pool.rs +0 -0
  1659. /data/ext/cargo-vendor/{wasmtime-24.0.0 → wasmtime-25.0.0}/src/runtime/vm/instance/allocator/pooling/table_pool.rs +0 -0
  1660. /data/ext/cargo-vendor/{wasmtime-24.0.0 → wasmtime-25.0.0}/src/runtime/vm/instance/allocator/pooling/unix_stack_pool.rs +0 -0
  1661. /data/ext/cargo-vendor/{wasmtime-24.0.0 → wasmtime-25.0.0}/src/runtime/vm/instance/allocator/pooling.rs +0 -0
  1662. /data/ext/cargo-vendor/{wasmtime-24.0.0 → wasmtime-25.0.0}/src/runtime/vm/instance/allocator.rs +0 -0
  1663. /data/ext/cargo-vendor/{wasmtime-24.0.0 → wasmtime-25.0.0}/src/runtime/vm/instance.rs +0 -0
  1664. /data/ext/cargo-vendor/{wasmtime-24.0.0 → wasmtime-25.0.0}/src/runtime/vm/memory.rs +0 -0
  1665. /data/ext/cargo-vendor/{wasmtime-24.0.0 → wasmtime-25.0.0}/src/runtime/vm/mmap.rs +0 -0
  1666. /data/ext/cargo-vendor/{wasmtime-24.0.0 → wasmtime-25.0.0}/src/runtime/vm/mmap_vec.rs +0 -0
  1667. /data/ext/cargo-vendor/{wasmtime-24.0.0 → wasmtime-25.0.0}/src/runtime/vm/module_id.rs +0 -0
  1668. /data/ext/cargo-vendor/{wasmtime-24.0.0 → wasmtime-25.0.0}/src/runtime/vm/mpk/disabled.rs +0 -0
  1669. /data/ext/cargo-vendor/{wasmtime-24.0.0 → wasmtime-25.0.0}/src/runtime/vm/mpk/enabled.rs +0 -0
  1670. /data/ext/cargo-vendor/{wasmtime-24.0.0 → wasmtime-25.0.0}/src/runtime/vm/mpk/mod.rs +0 -0
  1671. /data/ext/cargo-vendor/{wasmtime-24.0.0 → wasmtime-25.0.0}/src/runtime/vm/mpk/pkru.rs +0 -0
  1672. /data/ext/cargo-vendor/{wasmtime-24.0.0 → wasmtime-25.0.0}/src/runtime/vm/mpk/sys.rs +0 -0
  1673. /data/ext/cargo-vendor/{wasmtime-24.0.0 → wasmtime-25.0.0}/src/runtime/vm/send_sync_ptr.rs +0 -0
  1674. /data/ext/cargo-vendor/{wasmtime-24.0.0 → wasmtime-25.0.0}/src/runtime/vm/store_box.rs +0 -0
  1675. /data/ext/cargo-vendor/{wasmtime-24.0.0 → wasmtime-25.0.0}/src/runtime/vm/sys/custom/capi.rs +0 -0
  1676. /data/ext/cargo-vendor/{wasmtime-24.0.0 → wasmtime-25.0.0}/src/runtime/vm/sys/custom/mmap.rs +0 -0
  1677. /data/ext/cargo-vendor/{wasmtime-24.0.0 → wasmtime-25.0.0}/src/runtime/vm/sys/custom/mod.rs +0 -0
  1678. /data/ext/cargo-vendor/{wasmtime-24.0.0 → wasmtime-25.0.0}/src/runtime/vm/sys/custom/unwind.rs +0 -0
  1679. /data/ext/cargo-vendor/{wasmtime-24.0.0 → wasmtime-25.0.0}/src/runtime/vm/sys/custom/vm.rs +0 -0
  1680. /data/ext/cargo-vendor/{wasmtime-24.0.0 → wasmtime-25.0.0}/src/runtime/vm/sys/miri/mmap.rs +0 -0
  1681. /data/ext/cargo-vendor/{wasmtime-24.0.0 → wasmtime-25.0.0}/src/runtime/vm/sys/miri/mod.rs +0 -0
  1682. /data/ext/cargo-vendor/{wasmtime-24.0.0 → wasmtime-25.0.0}/src/runtime/vm/sys/miri/traphandlers.rs +0 -0
  1683. /data/ext/cargo-vendor/{wasmtime-24.0.0 → wasmtime-25.0.0}/src/runtime/vm/sys/miri/unwind.rs +0 -0
  1684. /data/ext/cargo-vendor/{wasmtime-24.0.0 → wasmtime-25.0.0}/src/runtime/vm/sys/miri/vm.rs +0 -0
  1685. /data/ext/cargo-vendor/{wasmtime-24.0.0 → wasmtime-25.0.0}/src/runtime/vm/sys/mod.rs +0 -0
  1686. /data/ext/cargo-vendor/{wasmtime-24.0.0 → wasmtime-25.0.0}/src/runtime/vm/sys/unix/macos_traphandlers.rs +0 -0
  1687. /data/ext/cargo-vendor/{wasmtime-24.0.0 → wasmtime-25.0.0}/src/runtime/vm/sys/unix/mod.rs +0 -0
  1688. /data/ext/cargo-vendor/{wasmtime-24.0.0 → wasmtime-25.0.0}/src/runtime/vm/sys/unix/unwind.rs +0 -0
  1689. /data/ext/cargo-vendor/{wasmtime-24.0.0 → wasmtime-25.0.0}/src/runtime/vm/sys/unix/vm.rs +0 -0
  1690. /data/ext/cargo-vendor/{wasmtime-24.0.0 → wasmtime-25.0.0}/src/runtime/vm/sys/windows/mmap.rs +0 -0
  1691. /data/ext/cargo-vendor/{wasmtime-24.0.0 → wasmtime-25.0.0}/src/runtime/vm/sys/windows/mod.rs +0 -0
  1692. /data/ext/cargo-vendor/{wasmtime-24.0.0 → wasmtime-25.0.0}/src/runtime/vm/sys/windows/unwind.rs +0 -0
  1693. /data/ext/cargo-vendor/{wasmtime-24.0.0 → wasmtime-25.0.0}/src/runtime/vm/sys/windows/vm.rs +0 -0
  1694. /data/ext/cargo-vendor/{wasmtime-24.0.0 → wasmtime-25.0.0}/src/runtime/vm/table.rs +0 -0
  1695. /data/ext/cargo-vendor/{wasmtime-24.0.0 → wasmtime-25.0.0}/src/runtime/vm/threads/mod.rs +0 -0
  1696. /data/ext/cargo-vendor/{wasmtime-24.0.0 → wasmtime-25.0.0}/src/runtime/vm/threads/shared_memory.rs +0 -0
  1697. /data/ext/cargo-vendor/{wasmtime-24.0.0 → wasmtime-25.0.0}/src/runtime/vm/threads/shared_memory_disabled.rs +0 -0
  1698. /data/ext/cargo-vendor/{wasmtime-24.0.0 → wasmtime-25.0.0}/src/runtime/vm/traphandlers/backtrace.rs +0 -0
  1699. /data/ext/cargo-vendor/{wasmtime-24.0.0 → wasmtime-25.0.0}/src/runtime/vm/traphandlers/coredump_disabled.rs +0 -0
  1700. /data/ext/cargo-vendor/{wasmtime-24.0.0 → wasmtime-25.0.0}/src/runtime/vm/traphandlers/coredump_enabled.rs +0 -0
  1701. /data/ext/cargo-vendor/{wasmtime-24.0.0 → wasmtime-25.0.0}/src/runtime/vm/vmcontext/vm_host_func_context.rs +0 -0
  1702. /data/ext/cargo-vendor/{wasmtime-24.0.0 → wasmtime-25.0.0}/src/runtime/vm.rs +0 -0
  1703. /data/ext/cargo-vendor/{wasmtime-24.0.0 → wasmtime-25.0.0}/src/runtime/windows.rs +0 -0
  1704. /data/ext/cargo-vendor/{wasmtime-24.0.0 → wasmtime-25.0.0}/src/runtime.rs +0 -0
  1705. /data/ext/cargo-vendor/{wasmtime-24.0.0 → wasmtime-25.0.0}/src/sync_nostd.rs +0 -0
  1706. /data/ext/cargo-vendor/{wasmtime-24.0.0 → wasmtime-25.0.0}/src/sync_std.rs +0 -0
  1707. /data/ext/cargo-vendor/{wasmtime-asm-macros-24.0.0 → wasmtime-asm-macros-25.0.0}/src/lib.rs +0 -0
  1708. /data/ext/cargo-vendor/{wasmtime-cache-24.0.0 → wasmtime-cache-25.0.0}/LICENSE +0 -0
  1709. /data/ext/cargo-vendor/{wasmtime-cache-24.0.0 → wasmtime-cache-25.0.0}/src/config/tests.rs +0 -0
  1710. /data/ext/cargo-vendor/{wasmtime-cache-24.0.0 → wasmtime-cache-25.0.0}/src/tests.rs +0 -0
  1711. /data/ext/cargo-vendor/{wasmtime-cache-24.0.0 → wasmtime-cache-25.0.0}/src/worker/tests/system_time_stub.rs +0 -0
  1712. /data/ext/cargo-vendor/{wasmtime-cache-24.0.0 → wasmtime-cache-25.0.0}/tests/cache_write_default_config.rs +0 -0
  1713. /data/ext/cargo-vendor/{wasmtime-component-macro-24.0.0 → wasmtime-component-macro-25.0.0}/build.rs +0 -0
  1714. /data/ext/cargo-vendor/{wasmtime-component-macro-24.0.0 → wasmtime-component-macro-25.0.0}/src/lib.rs +0 -0
  1715. /data/ext/cargo-vendor/{wasmtime-component-macro-24.0.0 → wasmtime-component-macro-25.0.0}/tests/codegen/char.wit +0 -0
  1716. /data/ext/cargo-vendor/{wasmtime-component-macro-24.0.0 → wasmtime-component-macro-25.0.0}/tests/codegen/conventions.wit +0 -0
  1717. /data/ext/cargo-vendor/{wasmtime-component-macro-24.0.0 → wasmtime-component-macro-25.0.0}/tests/codegen/dead-code.wit +0 -0
  1718. /data/ext/cargo-vendor/{wasmtime-component-macro-24.0.0 → wasmtime-component-macro-25.0.0}/tests/codegen/direct-import.wit +0 -0
  1719. /data/ext/cargo-vendor/{wasmtime-component-macro-24.0.0 → wasmtime-component-macro-25.0.0}/tests/codegen/empty.wit +0 -0
  1720. /data/ext/cargo-vendor/{wasmtime-component-macro-24.0.0 → wasmtime-component-macro-25.0.0}/tests/codegen/flags.wit +0 -0
  1721. /data/ext/cargo-vendor/{wasmtime-component-macro-24.0.0 → wasmtime-component-macro-25.0.0}/tests/codegen/floats.wit +0 -0
  1722. /data/ext/cargo-vendor/{wasmtime-component-macro-24.0.0 → wasmtime-component-macro-25.0.0}/tests/codegen/function-new.wit +0 -0
  1723. /data/ext/cargo-vendor/{wasmtime-component-macro-24.0.0 → wasmtime-component-macro-25.0.0}/tests/codegen/integers.wit +0 -0
  1724. /data/ext/cargo-vendor/{wasmtime-component-macro-24.0.0 → wasmtime-component-macro-25.0.0}/tests/codegen/lists.wit +0 -0
  1725. /data/ext/cargo-vendor/{wasmtime-component-macro-24.0.0 → wasmtime-component-macro-25.0.0}/tests/codegen/many-arguments.wit +0 -0
  1726. /data/ext/cargo-vendor/{wasmtime-component-macro-24.0.0 → wasmtime-component-macro-25.0.0}/tests/codegen/multi-return.wit +0 -0
  1727. /data/ext/cargo-vendor/{wasmtime-component-macro-24.0.0 → wasmtime-component-macro-25.0.0}/tests/codegen/multiversion/deps/v1/root.wit +0 -0
  1728. /data/ext/cargo-vendor/{wasmtime-component-macro-24.0.0 → wasmtime-component-macro-25.0.0}/tests/codegen/multiversion/deps/v2/root.wit +0 -0
  1729. /data/ext/cargo-vendor/{wasmtime-component-macro-24.0.0 → wasmtime-component-macro-25.0.0}/tests/codegen/multiversion/root.wit +0 -0
  1730. /data/ext/cargo-vendor/{wasmtime-component-macro-24.0.0 → wasmtime-component-macro-25.0.0}/tests/codegen/records.wit +0 -0
  1731. /data/ext/cargo-vendor/{wasmtime-component-macro-24.0.0 → wasmtime-component-macro-25.0.0}/tests/codegen/rename.wit +0 -0
  1732. /data/ext/cargo-vendor/{wasmtime-component-macro-24.0.0 → wasmtime-component-macro-25.0.0}/tests/codegen/resources-export.wit +0 -0
  1733. /data/ext/cargo-vendor/{wasmtime-component-macro-24.0.0 → wasmtime-component-macro-25.0.0}/tests/codegen/resources-import.wit +0 -0
  1734. /data/ext/cargo-vendor/{wasmtime-component-macro-24.0.0 → wasmtime-component-macro-25.0.0}/tests/codegen/share-types.wit +0 -0
  1735. /data/ext/cargo-vendor/{wasmtime-component-macro-24.0.0 → wasmtime-component-macro-25.0.0}/tests/codegen/simple-functions.wit +0 -0
  1736. /data/ext/cargo-vendor/{wasmtime-component-macro-24.0.0 → wasmtime-component-macro-25.0.0}/tests/codegen/simple-lists.wit +0 -0
  1737. /data/ext/cargo-vendor/{wasmtime-component-macro-24.0.0 → wasmtime-component-macro-25.0.0}/tests/codegen/simple-wasi.wit +0 -0
  1738. /data/ext/cargo-vendor/{wasmtime-component-macro-24.0.0 → wasmtime-component-macro-25.0.0}/tests/codegen/small-anonymous.wit +0 -0
  1739. /data/ext/cargo-vendor/{wasmtime-component-macro-24.0.0 → wasmtime-component-macro-25.0.0}/tests/codegen/smoke-default.wit +0 -0
  1740. /data/ext/cargo-vendor/{wasmtime-component-macro-24.0.0 → wasmtime-component-macro-25.0.0}/tests/codegen/smoke-export.wit +0 -0
  1741. /data/ext/cargo-vendor/{wasmtime-component-macro-24.0.0 → wasmtime-component-macro-25.0.0}/tests/codegen/smoke.wit +0 -0
  1742. /data/ext/cargo-vendor/{wasmtime-component-macro-24.0.0 → wasmtime-component-macro-25.0.0}/tests/codegen/strings.wit +0 -0
  1743. /data/ext/cargo-vendor/{wasmtime-component-macro-24.0.0 → wasmtime-component-macro-25.0.0}/tests/codegen/unversioned-foo.wit +0 -0
  1744. /data/ext/cargo-vendor/{wasmtime-component-macro-24.0.0 → wasmtime-component-macro-25.0.0}/tests/codegen/use-paths.wit +0 -0
  1745. /data/ext/cargo-vendor/{wasmtime-component-macro-24.0.0 → wasmtime-component-macro-25.0.0}/tests/codegen/variants.wit +0 -0
  1746. /data/ext/cargo-vendor/{wasmtime-component-macro-24.0.0 → wasmtime-component-macro-25.0.0}/tests/codegen/wat.wit +0 -0
  1747. /data/ext/cargo-vendor/{wasmtime-component-macro-24.0.0 → wasmtime-component-macro-25.0.0}/tests/codegen/worlds-with-types.wit +0 -0
  1748. /data/ext/cargo-vendor/{wasmtime-component-macro-24.0.0 → wasmtime-component-macro-25.0.0}/tests/codegen_no_std.rs +0 -0
  1749. /data/ext/cargo-vendor/{wasmtime-component-util-24.0.0 → wasmtime-component-util-25.0.0}/src/lib.rs +0 -0
  1750. /data/ext/cargo-vendor/{wasmtime-cranelift-24.0.0 → wasmtime-cranelift-25.0.0}/LICENSE +0 -0
  1751. /data/ext/cargo-vendor/{wasmtime-cranelift-24.0.0 → wasmtime-cranelift-25.0.0}/SECURITY.md +0 -0
  1752. /data/ext/cargo-vendor/{wasmtime-cranelift-24.0.0 → wasmtime-cranelift-25.0.0}/src/builder.rs +0 -0
  1753. /data/ext/cargo-vendor/{wasmtime-cranelift-24.0.0 → wasmtime-cranelift-25.0.0}/src/compiled_function.rs +0 -0
  1754. /data/ext/cargo-vendor/{wasmtime-cranelift-24.0.0 → wasmtime-cranelift-25.0.0}/src/compiler/component.rs +0 -0
  1755. /data/ext/cargo-vendor/{wasmtime-cranelift-24.0.0 → wasmtime-cranelift-25.0.0}/src/debug/gc.rs +0 -0
  1756. /data/ext/cargo-vendor/{wasmtime-cranelift-24.0.0 → wasmtime-cranelift-25.0.0}/src/debug/transform/address_transform.rs +0 -0
  1757. /data/ext/cargo-vendor/{wasmtime-cranelift-24.0.0 → wasmtime-cranelift-25.0.0}/src/debug/transform/expression.rs +0 -0
  1758. /data/ext/cargo-vendor/{wasmtime-cranelift-24.0.0 → wasmtime-cranelift-25.0.0}/src/debug/transform/refs.rs +0 -0
  1759. /data/ext/cargo-vendor/{wasmtime-cranelift-24.0.0 → wasmtime-cranelift-25.0.0}/src/debug/transform/utils.rs +0 -0
  1760. /data/ext/cargo-vendor/{wasmtime-cranelift-24.0.0 → wasmtime-cranelift-25.0.0}/src/debug/write_debuginfo.rs +0 -0
  1761. /data/ext/cargo-vendor/{wasmtime-cranelift-24.0.0 → wasmtime-cranelift-25.0.0}/src/debug.rs +0 -0
  1762. /data/ext/cargo-vendor/{wasmtime-cranelift-24.0.0 → wasmtime-cranelift-25.0.0}/src/gc/disabled.rs +0 -0
  1763. /data/ext/cargo-vendor/{wasmtime-cranelift-24.0.0 → wasmtime-cranelift-25.0.0}/src/isa_builder.rs +0 -0
  1764. /data/ext/cargo-vendor/{wasmtime-cranelift-24.0.0 → wasmtime-cranelift-25.0.0}/src/obj.rs +0 -0
  1765. /data/ext/cargo-vendor/{wasmtime-environ-24.0.0 → wasmtime-environ-25.0.0}/LICENSE +0 -0
  1766. /data/ext/cargo-vendor/{wasmtime-environ-24.0.0 → wasmtime-environ-25.0.0}/examples/factc.rs +0 -0
  1767. /data/ext/cargo-vendor/{wasmtime-environ-24.0.0 → wasmtime-environ-25.0.0}/src/address_map.rs +0 -0
  1768. /data/ext/cargo-vendor/{wasmtime-environ-24.0.0 → wasmtime-environ-25.0.0}/src/compile/address_map.rs +0 -0
  1769. /data/ext/cargo-vendor/{wasmtime-environ-24.0.0 → wasmtime-environ-25.0.0}/src/compile/module_artifacts.rs +0 -0
  1770. /data/ext/cargo-vendor/{wasmtime-environ-24.0.0 → wasmtime-environ-25.0.0}/src/compile/module_types.rs +0 -0
  1771. /data/ext/cargo-vendor/{wasmtime-environ-24.0.0 → wasmtime-environ-25.0.0}/src/compile/trap_encoding.rs +0 -0
  1772. /data/ext/cargo-vendor/{wasmtime-environ-24.0.0 → wasmtime-environ-25.0.0}/src/component/artifacts.rs +0 -0
  1773. /data/ext/cargo-vendor/{wasmtime-environ-24.0.0 → wasmtime-environ-25.0.0}/src/component/compiler.rs +0 -0
  1774. /data/ext/cargo-vendor/{wasmtime-environ-24.0.0 → wasmtime-environ-25.0.0}/src/component/dfg.rs +0 -0
  1775. /data/ext/cargo-vendor/{wasmtime-environ-24.0.0 → wasmtime-environ-25.0.0}/src/component/info.rs +0 -0
  1776. /data/ext/cargo-vendor/{wasmtime-environ-24.0.0 → wasmtime-environ-25.0.0}/src/component/names.rs +0 -0
  1777. /data/ext/cargo-vendor/{wasmtime-environ-24.0.0 → wasmtime-environ-25.0.0}/src/component/translate/adapt.rs +0 -0
  1778. /data/ext/cargo-vendor/{wasmtime-environ-24.0.0 → wasmtime-environ-25.0.0}/src/component/translate/inline.rs +0 -0
  1779. /data/ext/cargo-vendor/{wasmtime-environ-24.0.0 → wasmtime-environ-25.0.0}/src/component/translate.rs +0 -0
  1780. /data/ext/cargo-vendor/{wasmtime-environ-24.0.0 → wasmtime-environ-25.0.0}/src/component/types_builder/resources.rs +0 -0
  1781. /data/ext/cargo-vendor/{wasmtime-environ-24.0.0 → wasmtime-environ-25.0.0}/src/component/types_builder.rs +0 -0
  1782. /data/ext/cargo-vendor/{wasmtime-environ-24.0.0 → wasmtime-environ-25.0.0}/src/component/vmcomponent_offsets.rs +0 -0
  1783. /data/ext/cargo-vendor/{wasmtime-environ-24.0.0 → wasmtime-environ-25.0.0}/src/component.rs +0 -0
  1784. /data/ext/cargo-vendor/{wasmtime-environ-24.0.0 → wasmtime-environ-25.0.0}/src/fact/core_types.rs +0 -0
  1785. /data/ext/cargo-vendor/{wasmtime-environ-24.0.0 → wasmtime-environ-25.0.0}/src/fact/signature.rs +0 -0
  1786. /data/ext/cargo-vendor/{wasmtime-environ-24.0.0 → wasmtime-environ-25.0.0}/src/fact/transcode.rs +0 -0
  1787. /data/ext/cargo-vendor/{wasmtime-environ-24.0.0 → wasmtime-environ-25.0.0}/src/fact.rs +0 -0
  1788. /data/ext/cargo-vendor/{wasmtime-environ-24.0.0 → wasmtime-environ-25.0.0}/src/gc.rs +0 -0
  1789. /data/ext/cargo-vendor/{wasmtime-environ-24.0.0 → wasmtime-environ-25.0.0}/src/lib.rs +0 -0
  1790. /data/ext/cargo-vendor/{wasmtime-environ-24.0.0 → wasmtime-environ-25.0.0}/src/module.rs +0 -0
  1791. /data/ext/cargo-vendor/{wasmtime-environ-24.0.0 → wasmtime-environ-25.0.0}/src/module_artifacts.rs +0 -0
  1792. /data/ext/cargo-vendor/{wasmtime-environ-24.0.0 → wasmtime-environ-25.0.0}/src/module_types.rs +0 -0
  1793. /data/ext/cargo-vendor/{wasmtime-environ-24.0.0 → wasmtime-environ-25.0.0}/src/obj.rs +0 -0
  1794. /data/ext/cargo-vendor/{wasmtime-environ-24.0.0 → wasmtime-environ-25.0.0}/src/ref_bits.rs +0 -0
  1795. /data/ext/cargo-vendor/{wasmtime-environ-24.0.0 → wasmtime-environ-25.0.0}/src/scopevec.rs +0 -0
  1796. /data/ext/cargo-vendor/{wasmtime-environ-24.0.0 → wasmtime-environ-25.0.0}/src/tunables.rs +0 -0
  1797. /data/ext/cargo-vendor/{wasmtime-environ-24.0.0 → wasmtime-environ-25.0.0}/src/vmoffsets.rs +0 -0
  1798. /data/ext/cargo-vendor/{wasmtime-fiber-24.0.0 → wasmtime-fiber-25.0.0}/LICENSE +0 -0
  1799. /data/ext/cargo-vendor/{wasmtime-fiber-24.0.0 → wasmtime-fiber-25.0.0}/src/unix/aarch64.rs +0 -0
  1800. /data/ext/cargo-vendor/{wasmtime-fiber-24.0.0 → wasmtime-fiber-25.0.0}/src/unix/arm.rs +0 -0
  1801. /data/ext/cargo-vendor/{wasmtime-fiber-24.0.0 → wasmtime-fiber-25.0.0}/src/unix/riscv64.rs +0 -0
  1802. /data/ext/cargo-vendor/{wasmtime-fiber-24.0.0 → wasmtime-fiber-25.0.0}/src/unix/s390x.S +0 -0
  1803. /data/ext/cargo-vendor/{wasmtime-fiber-24.0.0 → wasmtime-fiber-25.0.0}/src/unix/x86.rs +0 -0
  1804. /data/ext/cargo-vendor/{wasmtime-fiber-24.0.0 → wasmtime-fiber-25.0.0}/src/unix/x86_64.rs +0 -0
  1805. /data/ext/cargo-vendor/{wasmtime-fiber-24.0.0 → wasmtime-fiber-25.0.0}/src/unix.rs +0 -0
  1806. /data/ext/cargo-vendor/{wasmtime-fiber-24.0.0 → wasmtime-fiber-25.0.0}/src/windows.c +0 -0
  1807. /data/ext/cargo-vendor/{wasmtime-fiber-24.0.0 → wasmtime-fiber-25.0.0}/src/windows.rs +0 -0
  1808. /data/ext/cargo-vendor/{wasmtime-jit-debug-24.0.0 → wasmtime-jit-debug-25.0.0}/README.md +0 -0
  1809. /data/ext/cargo-vendor/{wasmtime-jit-debug-24.0.0 → wasmtime-jit-debug-25.0.0}/src/gdb_jit_int.rs +0 -0
  1810. /data/ext/cargo-vendor/{wasmtime-jit-debug-24.0.0 → wasmtime-jit-debug-25.0.0}/src/lib.rs +0 -0
  1811. /data/ext/cargo-vendor/{wasmtime-jit-debug-24.0.0 → wasmtime-jit-debug-25.0.0}/src/perf_jitdump.rs +0 -0
  1812. /data/ext/cargo-vendor/{wasmtime-jit-icache-coherence-24.0.0 → wasmtime-jit-icache-coherence-25.0.0}/src/lib.rs +0 -0
  1813. /data/ext/cargo-vendor/{wasmtime-jit-icache-coherence-24.0.0 → wasmtime-jit-icache-coherence-25.0.0}/src/libc.rs +0 -0
  1814. /data/ext/cargo-vendor/{wasmtime-jit-icache-coherence-24.0.0 → wasmtime-jit-icache-coherence-25.0.0}/src/miri.rs +0 -0
  1815. /data/ext/cargo-vendor/{wasmtime-jit-icache-coherence-24.0.0 → wasmtime-jit-icache-coherence-25.0.0}/src/win.rs +0 -0
  1816. /data/ext/cargo-vendor/{wasmtime-slab-24.0.0 → wasmtime-slab-25.0.0}/src/lib.rs +0 -0
  1817. /data/ext/cargo-vendor/{wasmtime-types-24.0.0 → wasmtime-types-25.0.0}/LICENSE +0 -0
  1818. /data/ext/cargo-vendor/{wasmtime-types-24.0.0 → wasmtime-types-25.0.0}/src/error.rs +0 -0
  1819. /data/ext/cargo-vendor/{wasmtime-types-24.0.0 → wasmtime-types-25.0.0}/src/prelude.rs +0 -0
  1820. /data/ext/cargo-vendor/{wasmtime-versioned-export-macros-24.0.0 → wasmtime-versioned-export-macros-25.0.0}/src/lib.rs +0 -0
  1821. /data/ext/cargo-vendor/{wasmtime-wasi-24.0.0 → wasmtime-wasi-25.0.0}/LICENSE +0 -0
  1822. /data/ext/cargo-vendor/{wasmtime-wasi-24.0.0 → wasmtime-wasi-25.0.0}/README.md +0 -0
  1823. /data/ext/cargo-vendor/{wasmtime-wasi-24.0.0 → wasmtime-wasi-25.0.0}/src/clocks/host.rs +0 -0
  1824. /data/ext/cargo-vendor/{wasmtime-wasi-24.0.0 → wasmtime-wasi-25.0.0}/src/clocks.rs +0 -0
  1825. /data/ext/cargo-vendor/{wasmtime-wasi-24.0.0 → wasmtime-wasi-25.0.0}/src/ctx.rs +0 -0
  1826. /data/ext/cargo-vendor/{wasmtime-wasi-24.0.0 → wasmtime-wasi-25.0.0}/src/error.rs +0 -0
  1827. /data/ext/cargo-vendor/{wasmtime-wasi-24.0.0 → wasmtime-wasi-25.0.0}/src/host/clocks.rs +0 -0
  1828. /data/ext/cargo-vendor/{wasmtime-wasi-24.0.0 → wasmtime-wasi-25.0.0}/src/host/env.rs +0 -0
  1829. /data/ext/cargo-vendor/{wasmtime-wasi-24.0.0 → wasmtime-wasi-25.0.0}/src/host/exit.rs +0 -0
  1830. /data/ext/cargo-vendor/{wasmtime-wasi-24.0.0 → wasmtime-wasi-25.0.0}/src/host/filesystem/sync.rs +0 -0
  1831. /data/ext/cargo-vendor/{wasmtime-wasi-24.0.0 → wasmtime-wasi-25.0.0}/src/host/instance_network.rs +0 -0
  1832. /data/ext/cargo-vendor/{wasmtime-wasi-24.0.0 → wasmtime-wasi-25.0.0}/src/host/mod.rs +0 -0
  1833. /data/ext/cargo-vendor/{wasmtime-wasi-24.0.0 → wasmtime-wasi-25.0.0}/src/host/network.rs +0 -0
  1834. /data/ext/cargo-vendor/{wasmtime-wasi-24.0.0 → wasmtime-wasi-25.0.0}/src/host/random.rs +0 -0
  1835. /data/ext/cargo-vendor/{wasmtime-wasi-24.0.0 → wasmtime-wasi-25.0.0}/src/host/tcp.rs +0 -0
  1836. /data/ext/cargo-vendor/{wasmtime-wasi-24.0.0 → wasmtime-wasi-25.0.0}/src/host/tcp_create_socket.rs +0 -0
  1837. /data/ext/cargo-vendor/{wasmtime-wasi-24.0.0 → wasmtime-wasi-25.0.0}/src/host/udp.rs +0 -0
  1838. /data/ext/cargo-vendor/{wasmtime-wasi-24.0.0 → wasmtime-wasi-25.0.0}/src/host/udp_create_socket.rs +0 -0
  1839. /data/ext/cargo-vendor/{wasmtime-wasi-24.0.0 → wasmtime-wasi-25.0.0}/src/ip_name_lookup.rs +0 -0
  1840. /data/ext/cargo-vendor/{wasmtime-wasi-24.0.0 → wasmtime-wasi-25.0.0}/src/lib.rs +0 -0
  1841. /data/ext/cargo-vendor/{wasmtime-wasi-24.0.0 → wasmtime-wasi-25.0.0}/src/network.rs +0 -0
  1842. /data/ext/cargo-vendor/{wasmtime-wasi-24.0.0 → wasmtime-wasi-25.0.0}/src/poll.rs +0 -0
  1843. /data/ext/cargo-vendor/{wasmtime-wasi-24.0.0 → wasmtime-wasi-25.0.0}/src/preview0.rs +0 -0
  1844. /data/ext/cargo-vendor/{wasmtime-wasi-24.0.0 → wasmtime-wasi-25.0.0}/src/random.rs +0 -0
  1845. /data/ext/cargo-vendor/{wasmtime-wasi-24.0.0 → wasmtime-wasi-25.0.0}/src/stdio/worker_thread_stdin.rs +0 -0
  1846. /data/ext/cargo-vendor/{wasmtime-wasi-24.0.0 → wasmtime-wasi-25.0.0}/src/udp.rs +0 -0
  1847. /data/ext/cargo-vendor/{wasmtime-wasi-24.0.0 → wasmtime-wasi-25.0.0}/tests/all/api.rs +0 -0
  1848. /data/ext/cargo-vendor/{wasmtime-wasi-24.0.0 → wasmtime-wasi-25.0.0}/tests/all/async_.rs +0 -0
  1849. /data/ext/cargo-vendor/{wasmtime-wasi-24.0.0 → wasmtime-wasi-25.0.0}/tests/all/preview1.rs +0 -0
  1850. /data/ext/cargo-vendor/{wasmtime-wasi-24.0.0 → wasmtime-wasi-25.0.0}/tests/all/sync.rs +0 -0
  1851. /data/ext/cargo-vendor/{wasmtime-wasi-24.0.0 → wasmtime-wasi-25.0.0}/witx/preview0/typenames.witx +0 -0
  1852. /data/ext/cargo-vendor/{wasmtime-wasi-24.0.0 → wasmtime-wasi-25.0.0}/witx/preview0/wasi_unstable.witx +0 -0
  1853. /data/ext/cargo-vendor/{wasmtime-wasi-24.0.0 → wasmtime-wasi-25.0.0}/witx/preview1/typenames.witx +0 -0
  1854. /data/ext/cargo-vendor/{wasmtime-wasi-24.0.0 → wasmtime-wasi-25.0.0}/witx/preview1/wasi_snapshot_preview1.witx +0 -0
  1855. /data/ext/cargo-vendor/{wasmtime-winch-24.0.0 → wasmtime-winch-25.0.0}/LICENSE +0 -0
  1856. /data/ext/cargo-vendor/{wasmtime-winch-24.0.0 → wasmtime-winch-25.0.0}/src/builder.rs +0 -0
  1857. /data/ext/cargo-vendor/{wasmtime-winch-24.0.0 → wasmtime-winch-25.0.0}/src/compiler.rs +0 -0
  1858. /data/ext/cargo-vendor/{wasmtime-winch-24.0.0 → wasmtime-winch-25.0.0}/src/lib.rs +0 -0
  1859. /data/ext/cargo-vendor/{wasmtime-wit-bindgen-24.0.0 → wasmtime-wit-bindgen-25.0.0}/src/source.rs +0 -0
  1860. /data/ext/cargo-vendor/{wasmtime-wit-bindgen-24.0.0 → wasmtime-wit-bindgen-25.0.0}/src/types.rs +0 -0
  1861. /data/ext/cargo-vendor/{wast-216.0.0 → wast-217.0.0}/README.md +0 -0
  1862. /data/ext/cargo-vendor/{wast-216.0.0 → wast-217.0.0}/src/component/alias.rs +0 -0
  1863. /data/ext/cargo-vendor/{wast-216.0.0 → wast-217.0.0}/src/component/custom.rs +0 -0
  1864. /data/ext/cargo-vendor/{wast-216.0.0 → wast-217.0.0}/src/component/export.rs +0 -0
  1865. /data/ext/cargo-vendor/{wast-216.0.0 → wast-217.0.0}/src/component/func.rs +0 -0
  1866. /data/ext/cargo-vendor/{wast-216.0.0 → wast-217.0.0}/src/component/instance.rs +0 -0
  1867. /data/ext/cargo-vendor/{wast-216.0.0 → wast-217.0.0}/src/component/item_ref.rs +0 -0
  1868. /data/ext/cargo-vendor/{wast-216.0.0 → wast-217.0.0}/src/component/module.rs +0 -0
  1869. /data/ext/cargo-vendor/{wast-216.0.0 → wast-217.0.0}/src/component/types.rs +0 -0
  1870. /data/ext/cargo-vendor/{wast-216.0.0 → wast-217.0.0}/src/component/wast.rs +0 -0
  1871. /data/ext/cargo-vendor/{wast-216.0.0 → wast-217.0.0}/src/component.rs +0 -0
  1872. /data/ext/cargo-vendor/{wast-216.0.0 → wast-217.0.0}/src/core/binary/dwarf_disabled.rs +0 -0
  1873. /data/ext/cargo-vendor/{wast-216.0.0 → wast-217.0.0}/src/core/custom.rs +0 -0
  1874. /data/ext/cargo-vendor/{wast-216.0.0 → wast-217.0.0}/src/core/export.rs +0 -0
  1875. /data/ext/cargo-vendor/{wast-216.0.0 → wast-217.0.0}/src/core/func.rs +0 -0
  1876. /data/ext/cargo-vendor/{wast-216.0.0 → wast-217.0.0}/src/core/global.rs +0 -0
  1877. /data/ext/cargo-vendor/{wast-216.0.0 → wast-217.0.0}/src/core/import.rs +0 -0
  1878. /data/ext/cargo-vendor/{wast-216.0.0 → wast-217.0.0}/src/core/memory.rs +0 -0
  1879. /data/ext/cargo-vendor/{wast-216.0.0 → wast-217.0.0}/src/core/resolve/deinline_import_export.rs +0 -0
  1880. /data/ext/cargo-vendor/{wast-216.0.0 → wast-217.0.0}/src/core/table.rs +0 -0
  1881. /data/ext/cargo-vendor/{wast-216.0.0 → wast-217.0.0}/src/core/tag.rs +0 -0
  1882. /data/ext/cargo-vendor/{wast-216.0.0 → wast-217.0.0}/src/core/types.rs +0 -0
  1883. /data/ext/cargo-vendor/{wast-216.0.0 → wast-217.0.0}/src/core/wast.rs +0 -0
  1884. /data/ext/cargo-vendor/{wast-216.0.0 → wast-217.0.0}/src/core.rs +0 -0
  1885. /data/ext/cargo-vendor/{wast-216.0.0 → wast-217.0.0}/src/encode.rs +0 -0
  1886. /data/ext/cargo-vendor/{wast-216.0.0 → wast-217.0.0}/src/error.rs +0 -0
  1887. /data/ext/cargo-vendor/{wast-216.0.0 → wast-217.0.0}/src/gensym.rs +0 -0
  1888. /data/ext/cargo-vendor/{wast-216.0.0 → wast-217.0.0}/src/names.rs +0 -0
  1889. /data/ext/cargo-vendor/{wast-216.0.0 → wast-217.0.0}/src/token.rs +0 -0
  1890. /data/ext/cargo-vendor/{wast-216.0.0 → wast-217.0.0}/tests/annotations.rs +0 -0
  1891. /data/ext/cargo-vendor/{wast-216.0.0 → wast-217.0.0}/tests/comments.rs +0 -0
  1892. /data/ext/cargo-vendor/{wast-216.0.0 → wast-217.0.0}/tests/parse-fail/bad-core-func-alias.wat +0 -0
  1893. /data/ext/cargo-vendor/{wast-216.0.0 → wast-217.0.0}/tests/parse-fail/bad-core-func-alias.wat.err +0 -0
  1894. /data/ext/cargo-vendor/{wast-216.0.0 → wast-217.0.0}/tests/parse-fail/bad-func-alias.wat +0 -0
  1895. /data/ext/cargo-vendor/{wast-216.0.0 → wast-217.0.0}/tests/parse-fail/bad-func-alias.wat.err +0 -0
  1896. /data/ext/cargo-vendor/{wast-216.0.0 → wast-217.0.0}/tests/parse-fail/bad-index.wat +0 -0
  1897. /data/ext/cargo-vendor/{wast-216.0.0 → wast-217.0.0}/tests/parse-fail/bad-index.wat.err +0 -0
  1898. /data/ext/cargo-vendor/{wast-216.0.0 → wast-217.0.0}/tests/parse-fail/bad-name.wat +0 -0
  1899. /data/ext/cargo-vendor/{wast-216.0.0 → wast-217.0.0}/tests/parse-fail/bad-name.wat.err +0 -0
  1900. /data/ext/cargo-vendor/{wast-216.0.0 → wast-217.0.0}/tests/parse-fail/bad-name2.wat +0 -0
  1901. /data/ext/cargo-vendor/{wast-216.0.0 → wast-217.0.0}/tests/parse-fail/bad-name2.wat.err +0 -0
  1902. /data/ext/cargo-vendor/{wast-216.0.0 → wast-217.0.0}/tests/parse-fail/bad-name3.wat +0 -0
  1903. /data/ext/cargo-vendor/{wast-216.0.0 → wast-217.0.0}/tests/parse-fail/bad-name3.wat.err +0 -0
  1904. /data/ext/cargo-vendor/{wast-216.0.0 → wast-217.0.0}/tests/parse-fail/block1.wat +0 -0
  1905. /data/ext/cargo-vendor/{wast-216.0.0 → wast-217.0.0}/tests/parse-fail/block1.wat.err +0 -0
  1906. /data/ext/cargo-vendor/{wast-216.0.0 → wast-217.0.0}/tests/parse-fail/block2.wat +0 -0
  1907. /data/ext/cargo-vendor/{wast-216.0.0 → wast-217.0.0}/tests/parse-fail/block2.wat.err +0 -0
  1908. /data/ext/cargo-vendor/{wast-216.0.0 → wast-217.0.0}/tests/parse-fail/block3.wat +0 -0
  1909. /data/ext/cargo-vendor/{wast-216.0.0 → wast-217.0.0}/tests/parse-fail/block3.wat.err +0 -0
  1910. /data/ext/cargo-vendor/{wast-216.0.0 → wast-217.0.0}/tests/parse-fail/confusing-block-comment0.wat +0 -0
  1911. /data/ext/cargo-vendor/{wast-216.0.0 → wast-217.0.0}/tests/parse-fail/confusing-block-comment0.wat.err +0 -0
  1912. /data/ext/cargo-vendor/{wast-216.0.0 → wast-217.0.0}/tests/parse-fail/confusing-block-comment1.wat +0 -0
  1913. /data/ext/cargo-vendor/{wast-216.0.0 → wast-217.0.0}/tests/parse-fail/confusing-block-comment1.wat.err +0 -0
  1914. /data/ext/cargo-vendor/{wast-216.0.0 → wast-217.0.0}/tests/parse-fail/confusing-block-comment2.wat +0 -0
  1915. /data/ext/cargo-vendor/{wast-216.0.0 → wast-217.0.0}/tests/parse-fail/confusing-block-comment2.wat.err +0 -0
  1916. /data/ext/cargo-vendor/{wast-216.0.0 → wast-217.0.0}/tests/parse-fail/confusing-block-comment3.wat +0 -0
  1917. /data/ext/cargo-vendor/{wast-216.0.0 → wast-217.0.0}/tests/parse-fail/confusing-block-comment3.wat.err +0 -0
  1918. /data/ext/cargo-vendor/{wast-216.0.0 → wast-217.0.0}/tests/parse-fail/confusing-block-comment4.wat +0 -0
  1919. /data/ext/cargo-vendor/{wast-216.0.0 → wast-217.0.0}/tests/parse-fail/confusing-block-comment4.wat.err +0 -0
  1920. /data/ext/cargo-vendor/{wast-216.0.0 → wast-217.0.0}/tests/parse-fail/confusing-block-comment5.wat +0 -0
  1921. /data/ext/cargo-vendor/{wast-216.0.0 → wast-217.0.0}/tests/parse-fail/confusing-block-comment5.wat.err +0 -0
  1922. /data/ext/cargo-vendor/{wast-216.0.0 → wast-217.0.0}/tests/parse-fail/confusing-block-comment6.wat +0 -0
  1923. /data/ext/cargo-vendor/{wast-216.0.0 → wast-217.0.0}/tests/parse-fail/confusing-block-comment6.wat.err +0 -0
  1924. /data/ext/cargo-vendor/{wast-216.0.0 → wast-217.0.0}/tests/parse-fail/confusing-block-comment7.wat +0 -0
  1925. /data/ext/cargo-vendor/{wast-216.0.0 → wast-217.0.0}/tests/parse-fail/confusing-block-comment7.wat.err +0 -0
  1926. /data/ext/cargo-vendor/{wast-216.0.0 → wast-217.0.0}/tests/parse-fail/confusing-block-comment8.wat +0 -0
  1927. /data/ext/cargo-vendor/{wast-216.0.0 → wast-217.0.0}/tests/parse-fail/confusing-block-comment8.wat.err +0 -0
  1928. /data/ext/cargo-vendor/{wast-216.0.0 → wast-217.0.0}/tests/parse-fail/confusing-line-comment0.wat +0 -0
  1929. /data/ext/cargo-vendor/{wast-216.0.0 → wast-217.0.0}/tests/parse-fail/confusing-line-comment0.wat.err +0 -0
  1930. /data/ext/cargo-vendor/{wast-216.0.0 → wast-217.0.0}/tests/parse-fail/confusing-line-comment1.wat +0 -0
  1931. /data/ext/cargo-vendor/{wast-216.0.0 → wast-217.0.0}/tests/parse-fail/confusing-line-comment1.wat.err +0 -0
  1932. /data/ext/cargo-vendor/{wast-216.0.0 → wast-217.0.0}/tests/parse-fail/confusing-line-comment2.wat +0 -0
  1933. /data/ext/cargo-vendor/{wast-216.0.0 → wast-217.0.0}/tests/parse-fail/confusing-line-comment2.wat.err +0 -0
  1934. /data/ext/cargo-vendor/{wast-216.0.0 → wast-217.0.0}/tests/parse-fail/confusing-line-comment3.wat +0 -0
  1935. /data/ext/cargo-vendor/{wast-216.0.0 → wast-217.0.0}/tests/parse-fail/confusing-line-comment3.wat.err +0 -0
  1936. /data/ext/cargo-vendor/{wast-216.0.0 → wast-217.0.0}/tests/parse-fail/confusing-line-comment4.wat +0 -0
  1937. /data/ext/cargo-vendor/{wast-216.0.0 → wast-217.0.0}/tests/parse-fail/confusing-line-comment4.wat.err +0 -0
  1938. /data/ext/cargo-vendor/{wast-216.0.0 → wast-217.0.0}/tests/parse-fail/confusing-line-comment5.wat +0 -0
  1939. /data/ext/cargo-vendor/{wast-216.0.0 → wast-217.0.0}/tests/parse-fail/confusing-line-comment5.wat.err +0 -0
  1940. /data/ext/cargo-vendor/{wast-216.0.0 → wast-217.0.0}/tests/parse-fail/confusing-line-comment6.wat +0 -0
  1941. /data/ext/cargo-vendor/{wast-216.0.0 → wast-217.0.0}/tests/parse-fail/confusing-line-comment6.wat.err +0 -0
  1942. /data/ext/cargo-vendor/{wast-216.0.0 → wast-217.0.0}/tests/parse-fail/confusing-line-comment7.wat +0 -0
  1943. /data/ext/cargo-vendor/{wast-216.0.0 → wast-217.0.0}/tests/parse-fail/confusing-line-comment7.wat.err +0 -0
  1944. /data/ext/cargo-vendor/{wast-216.0.0 → wast-217.0.0}/tests/parse-fail/confusing-line-comment8.wat +0 -0
  1945. /data/ext/cargo-vendor/{wast-216.0.0 → wast-217.0.0}/tests/parse-fail/confusing-line-comment8.wat.err +0 -0
  1946. /data/ext/cargo-vendor/{wast-216.0.0 → wast-217.0.0}/tests/parse-fail/confusing-string0.wat +0 -0
  1947. /data/ext/cargo-vendor/{wast-216.0.0 → wast-217.0.0}/tests/parse-fail/confusing-string0.wat.err +0 -0
  1948. /data/ext/cargo-vendor/{wast-216.0.0 → wast-217.0.0}/tests/parse-fail/confusing-string1.wat +0 -0
  1949. /data/ext/cargo-vendor/{wast-216.0.0 → wast-217.0.0}/tests/parse-fail/confusing-string1.wat.err +0 -0
  1950. /data/ext/cargo-vendor/{wast-216.0.0 → wast-217.0.0}/tests/parse-fail/confusing-string2.wat +0 -0
  1951. /data/ext/cargo-vendor/{wast-216.0.0 → wast-217.0.0}/tests/parse-fail/confusing-string2.wat.err +0 -0
  1952. /data/ext/cargo-vendor/{wast-216.0.0 → wast-217.0.0}/tests/parse-fail/confusing-string3.wat +0 -0
  1953. /data/ext/cargo-vendor/{wast-216.0.0 → wast-217.0.0}/tests/parse-fail/confusing-string3.wat.err +0 -0
  1954. /data/ext/cargo-vendor/{wast-216.0.0 → wast-217.0.0}/tests/parse-fail/confusing-string4.wat +0 -0
  1955. /data/ext/cargo-vendor/{wast-216.0.0 → wast-217.0.0}/tests/parse-fail/confusing-string4.wat.err +0 -0
  1956. /data/ext/cargo-vendor/{wast-216.0.0 → wast-217.0.0}/tests/parse-fail/confusing-string5.wat +0 -0
  1957. /data/ext/cargo-vendor/{wast-216.0.0 → wast-217.0.0}/tests/parse-fail/confusing-string5.wat.err +0 -0
  1958. /data/ext/cargo-vendor/{wast-216.0.0 → wast-217.0.0}/tests/parse-fail/confusing-string6.wat +0 -0
  1959. /data/ext/cargo-vendor/{wast-216.0.0 → wast-217.0.0}/tests/parse-fail/confusing-string6.wat.err +0 -0
  1960. /data/ext/cargo-vendor/{wast-216.0.0 → wast-217.0.0}/tests/parse-fail/confusing-string7.wat +0 -0
  1961. /data/ext/cargo-vendor/{wast-216.0.0 → wast-217.0.0}/tests/parse-fail/confusing-string7.wat.err +0 -0
  1962. /data/ext/cargo-vendor/{wast-216.0.0 → wast-217.0.0}/tests/parse-fail/confusing-string8.wat +0 -0
  1963. /data/ext/cargo-vendor/{wast-216.0.0 → wast-217.0.0}/tests/parse-fail/confusing-string8.wat.err +0 -0
  1964. /data/ext/cargo-vendor/{wast-216.0.0 → wast-217.0.0}/tests/parse-fail/inline1.wat +0 -0
  1965. /data/ext/cargo-vendor/{wast-216.0.0 → wast-217.0.0}/tests/parse-fail/inline1.wat.err +0 -0
  1966. /data/ext/cargo-vendor/{wast-216.0.0 → wast-217.0.0}/tests/parse-fail/newline-in-string.wat +0 -0
  1967. /data/ext/cargo-vendor/{wast-216.0.0 → wast-217.0.0}/tests/parse-fail/newline-in-string.wat.err +0 -0
  1968. /data/ext/cargo-vendor/{wast-216.0.0 → wast-217.0.0}/tests/parse-fail/string1.wat +0 -0
  1969. /data/ext/cargo-vendor/{wast-216.0.0 → wast-217.0.0}/tests/parse-fail/string1.wat.err +0 -0
  1970. /data/ext/cargo-vendor/{wast-216.0.0 → wast-217.0.0}/tests/parse-fail/string10.wat +0 -0
  1971. /data/ext/cargo-vendor/{wast-216.0.0 → wast-217.0.0}/tests/parse-fail/string10.wat.err +0 -0
  1972. /data/ext/cargo-vendor/{wast-216.0.0 → wast-217.0.0}/tests/parse-fail/string11.wat +0 -0
  1973. /data/ext/cargo-vendor/{wast-216.0.0 → wast-217.0.0}/tests/parse-fail/string11.wat.err +0 -0
  1974. /data/ext/cargo-vendor/{wast-216.0.0 → wast-217.0.0}/tests/parse-fail/string12.wat +0 -0
  1975. /data/ext/cargo-vendor/{wast-216.0.0 → wast-217.0.0}/tests/parse-fail/string12.wat.err +0 -0
  1976. /data/ext/cargo-vendor/{wast-216.0.0 → wast-217.0.0}/tests/parse-fail/string13.wat +0 -0
  1977. /data/ext/cargo-vendor/{wast-216.0.0 → wast-217.0.0}/tests/parse-fail/string13.wat.err +0 -0
  1978. /data/ext/cargo-vendor/{wast-216.0.0 → wast-217.0.0}/tests/parse-fail/string14.wat +0 -0
  1979. /data/ext/cargo-vendor/{wast-216.0.0 → wast-217.0.0}/tests/parse-fail/string14.wat.err +0 -0
  1980. /data/ext/cargo-vendor/{wast-216.0.0 → wast-217.0.0}/tests/parse-fail/string15.wat +0 -0
  1981. /data/ext/cargo-vendor/{wast-216.0.0 → wast-217.0.0}/tests/parse-fail/string15.wat.err +0 -0
  1982. /data/ext/cargo-vendor/{wast-216.0.0 → wast-217.0.0}/tests/parse-fail/string16.wat +0 -0
  1983. /data/ext/cargo-vendor/{wast-216.0.0 → wast-217.0.0}/tests/parse-fail/string16.wat.err +0 -0
  1984. /data/ext/cargo-vendor/{wast-216.0.0 → wast-217.0.0}/tests/parse-fail/string2.wat +0 -0
  1985. /data/ext/cargo-vendor/{wast-216.0.0 → wast-217.0.0}/tests/parse-fail/string2.wat.err +0 -0
  1986. /data/ext/cargo-vendor/{wast-216.0.0 → wast-217.0.0}/tests/parse-fail/string3.wat +0 -0
  1987. /data/ext/cargo-vendor/{wast-216.0.0 → wast-217.0.0}/tests/parse-fail/string3.wat.err +0 -0
  1988. /data/ext/cargo-vendor/{wast-216.0.0 → wast-217.0.0}/tests/parse-fail/string4.wat +0 -0
  1989. /data/ext/cargo-vendor/{wast-216.0.0 → wast-217.0.0}/tests/parse-fail/string4.wat.err +0 -0
  1990. /data/ext/cargo-vendor/{wast-216.0.0 → wast-217.0.0}/tests/parse-fail/string5.wat +0 -0
  1991. /data/ext/cargo-vendor/{wast-216.0.0 → wast-217.0.0}/tests/parse-fail/string5.wat.err +0 -0
  1992. /data/ext/cargo-vendor/{wast-216.0.0 → wast-217.0.0}/tests/parse-fail/string6.wat +0 -0
  1993. /data/ext/cargo-vendor/{wast-216.0.0 → wast-217.0.0}/tests/parse-fail/string6.wat.err +0 -0
  1994. /data/ext/cargo-vendor/{wast-216.0.0 → wast-217.0.0}/tests/parse-fail/string7.wat +0 -0
  1995. /data/ext/cargo-vendor/{wast-216.0.0 → wast-217.0.0}/tests/parse-fail/string7.wat.err +0 -0
  1996. /data/ext/cargo-vendor/{wast-216.0.0 → wast-217.0.0}/tests/parse-fail/string8.wat +0 -0
  1997. /data/ext/cargo-vendor/{wast-216.0.0 → wast-217.0.0}/tests/parse-fail/string8.wat.err +0 -0
  1998. /data/ext/cargo-vendor/{wast-216.0.0 → wast-217.0.0}/tests/parse-fail/string9.wat +0 -0
  1999. /data/ext/cargo-vendor/{wast-216.0.0 → wast-217.0.0}/tests/parse-fail/string9.wat.err +0 -0
  2000. /data/ext/cargo-vendor/{wast-216.0.0 → wast-217.0.0}/tests/parse-fail/unbalanced.wat +0 -0
  2001. /data/ext/cargo-vendor/{wast-216.0.0 → wast-217.0.0}/tests/parse-fail/unbalanced.wat.err +0 -0
  2002. /data/ext/cargo-vendor/{wast-216.0.0 → wast-217.0.0}/tests/parse-fail.rs +0 -0
  2003. /data/ext/cargo-vendor/{wast-216.0.0 → wast-217.0.0}/tests/recursive.rs +0 -0
  2004. /data/ext/cargo-vendor/{wat-1.216.0 → wat-1.217.0}/README.md +0 -0
  2005. /data/ext/cargo-vendor/{wat-1.216.0 → wat-1.217.0}/src/lib.rs +0 -0
  2006. /data/ext/cargo-vendor/{wiggle-24.0.0 → wiggle-25.0.0}/LICENSE +0 -0
  2007. /data/ext/cargo-vendor/{wiggle-24.0.0 → wiggle-25.0.0}/README.md +0 -0
  2008. /data/ext/cargo-vendor/{wiggle-24.0.0 → wiggle-25.0.0}/src/error.rs +0 -0
  2009. /data/ext/cargo-vendor/{wiggle-24.0.0 → wiggle-25.0.0}/src/guest_type.rs +0 -0
  2010. /data/ext/cargo-vendor/{wiggle-24.0.0 → wiggle-25.0.0}/src/region.rs +0 -0
  2011. /data/ext/cargo-vendor/{wiggle-generate-24.0.0 → wiggle-generate-25.0.0}/LICENSE +0 -0
  2012. /data/ext/cargo-vendor/{wiggle-generate-24.0.0 → wiggle-generate-25.0.0}/README.md +0 -0
  2013. /data/ext/cargo-vendor/{wiggle-generate-24.0.0 → wiggle-generate-25.0.0}/src/codegen_settings.rs +0 -0
  2014. /data/ext/cargo-vendor/{wiggle-generate-24.0.0 → wiggle-generate-25.0.0}/src/config.rs +0 -0
  2015. /data/ext/cargo-vendor/{wiggle-generate-24.0.0 → wiggle-generate-25.0.0}/src/lifetimes.rs +0 -0
  2016. /data/ext/cargo-vendor/{wiggle-generate-24.0.0 → wiggle-generate-25.0.0}/src/module_trait.rs +0 -0
  2017. /data/ext/cargo-vendor/{wiggle-generate-24.0.0 → wiggle-generate-25.0.0}/src/types/error.rs +0 -0
  2018. /data/ext/cargo-vendor/{wiggle-generate-24.0.0 → wiggle-generate-25.0.0}/src/types/flags.rs +0 -0
  2019. /data/ext/cargo-vendor/{wiggle-generate-24.0.0 → wiggle-generate-25.0.0}/src/types/handle.rs +0 -0
  2020. /data/ext/cargo-vendor/{wiggle-generate-24.0.0 → wiggle-generate-25.0.0}/src/types/mod.rs +0 -0
  2021. /data/ext/cargo-vendor/{wiggle-generate-24.0.0 → wiggle-generate-25.0.0}/src/types/record.rs +0 -0
  2022. /data/ext/cargo-vendor/{wiggle-generate-24.0.0 → wiggle-generate-25.0.0}/src/types/variant.rs +0 -0
  2023. /data/ext/cargo-vendor/{wiggle-macro-24.0.0 → wiggle-macro-25.0.0}/LICENSE +0 -0
  2024. /data/ext/cargo-vendor/{wiggle-macro-24.0.0 → wiggle-macro-25.0.0}/build.rs +0 -0
  2025. /data/ext/cargo-vendor/{wiggle-macro-24.0.0 → wiggle-macro-25.0.0}/src/lib.rs +0 -0
  2026. /data/ext/cargo-vendor/{winch-codegen-0.22.0 → winch-codegen-0.23.0}/LICENSE +0 -0
  2027. /data/ext/cargo-vendor/{winch-codegen-0.22.0 → winch-codegen-0.23.0}/build.rs +0 -0
  2028. /data/ext/cargo-vendor/{winch-codegen-0.22.0 → winch-codegen-0.23.0}/src/codegen/builtin.rs +0 -0
  2029. /data/ext/cargo-vendor/{winch-codegen-0.22.0 → winch-codegen-0.23.0}/src/codegen/call.rs +0 -0
  2030. /data/ext/cargo-vendor/{winch-codegen-0.22.0 → winch-codegen-0.23.0}/src/codegen/control.rs +0 -0
  2031. /data/ext/cargo-vendor/{winch-codegen-0.22.0 → winch-codegen-0.23.0}/src/codegen/env.rs +0 -0
  2032. /data/ext/cargo-vendor/{winch-codegen-0.22.0 → winch-codegen-0.23.0}/src/frame/mod.rs +0 -0
  2033. /data/ext/cargo-vendor/{winch-codegen-0.22.0 → winch-codegen-0.23.0}/src/isa/aarch64/mod.rs +0 -0
  2034. /data/ext/cargo-vendor/{winch-codegen-0.22.0 → winch-codegen-0.23.0}/src/isa/aarch64/regs.rs +0 -0
  2035. /data/ext/cargo-vendor/{winch-codegen-0.22.0 → winch-codegen-0.23.0}/src/isa/reg.rs +0 -0
  2036. /data/ext/cargo-vendor/{winch-codegen-0.22.0 → winch-codegen-0.23.0}/src/isa/x64/address.rs +0 -0
  2037. /data/ext/cargo-vendor/{winch-codegen-0.22.0 → winch-codegen-0.23.0}/src/isa/x64/mod.rs +0 -0
  2038. /data/ext/cargo-vendor/{winch-codegen-0.22.0 → winch-codegen-0.23.0}/src/isa/x64/regs.rs +0 -0
  2039. /data/ext/cargo-vendor/{winch-codegen-0.22.0 → winch-codegen-0.23.0}/src/lib.rs +0 -0
  2040. /data/ext/cargo-vendor/{winch-codegen-0.22.0 → winch-codegen-0.23.0}/src/regset.rs +0 -0
  2041. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/README.md +0 -0
  2042. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/src/abi.rs +0 -0
  2043. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/src/ast/lex.rs +0 -0
  2044. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/src/ast/toposort.rs +0 -0
  2045. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/src/live.rs +0 -0
  2046. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/src/metadata.rs +0 -0
  2047. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/src/resolve.rs +0 -0
  2048. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/src/serde_.rs +0 -0
  2049. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/comments.wit +0 -0
  2050. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/comments.wit.json +0 -0
  2051. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/complex-include/deps/bar/root.wit +0 -0
  2052. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/complex-include/deps/baz/root.wit +0 -0
  2053. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/complex-include/root.wit +0 -0
  2054. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/complex-include.wit.json +0 -0
  2055. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/cross-package-resource/deps/foo/foo.wit +0 -0
  2056. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/cross-package-resource/foo.wit +0 -0
  2057. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/cross-package-resource.wit.json +0 -0
  2058. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/diamond1/deps/dep1/types.wit +0 -0
  2059. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/diamond1/deps/dep2/types.wit +0 -0
  2060. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/diamond1/join.wit +0 -0
  2061. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/diamond1.wit.json +0 -0
  2062. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/disambiguate-diamond/shared1.wit +0 -0
  2063. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/disambiguate-diamond/shared2.wit +0 -0
  2064. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/disambiguate-diamond/world.wit +0 -0
  2065. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/disambiguate-diamond.wit.json +0 -0
  2066. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/empty.wit +0 -0
  2067. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/empty.wit.json +0 -0
  2068. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/feature-gates.wit +0 -0
  2069. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/feature-gates.wit.json +0 -0
  2070. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/foreign-deps/deps/another-pkg/other-doc.wit +0 -0
  2071. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/foreign-deps/deps/corp/saas.wit +0 -0
  2072. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/foreign-deps/deps/different-pkg/the-doc.wit +0 -0
  2073. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/foreign-deps/deps/foreign-pkg/the-doc.wit +0 -0
  2074. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/foreign-deps/deps/some-pkg/some-doc.wit +0 -0
  2075. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/foreign-deps/deps/wasi/clocks.wit +0 -0
  2076. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/foreign-deps/deps/wasi/filesystem.wit +0 -0
  2077. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/foreign-deps/root.wit +0 -0
  2078. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/foreign-deps-union/deps/another-pkg/other-doc.wit +0 -0
  2079. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/foreign-deps-union/deps/corp/saas.wit +0 -0
  2080. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/foreign-deps-union/deps/different-pkg/the-doc.wit +0 -0
  2081. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/foreign-deps-union/deps/foreign-pkg/the-doc.wit +0 -0
  2082. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/foreign-deps-union/deps/some-pkg/some-doc.wit +0 -0
  2083. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/foreign-deps-union/deps/wasi/clocks.wit +0 -0
  2084. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/foreign-deps-union/deps/wasi/filesystem.wit +0 -0
  2085. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/foreign-deps-union/deps/wasi/wasi.wit +0 -0
  2086. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/foreign-deps-union/root.wit +0 -0
  2087. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/foreign-deps-union.wit.json +0 -0
  2088. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/foreign-deps.wit.json +0 -0
  2089. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/functions.wit +0 -0
  2090. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/functions.wit.json +0 -0
  2091. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/ignore-files-deps/deps/bar/types.wit +0 -0
  2092. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/ignore-files-deps/deps/ignore-me.txt +0 -0
  2093. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/ignore-files-deps/world.wit +0 -0
  2094. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/ignore-files-deps.wit.json +0 -0
  2095. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/import-export-overlap1.wit +0 -0
  2096. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/import-export-overlap1.wit.json +0 -0
  2097. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/import-export-overlap2.wit +0 -0
  2098. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/import-export-overlap2.wit.json +0 -0
  2099. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/include-reps.wit +0 -0
  2100. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/include-reps.wit.json +0 -0
  2101. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/kebab-name-include-with.wit +0 -0
  2102. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/kebab-name-include-with.wit.json +0 -0
  2103. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/kinds-of-deps/a.wit +0 -0
  2104. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/kinds-of-deps/deps/b/root.wit +0 -0
  2105. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/kinds-of-deps/deps/c.wit +0 -0
  2106. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/kinds-of-deps/deps/d.wat +0 -0
  2107. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/kinds-of-deps/deps/e.wasm +0 -0
  2108. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/kinds-of-deps.wit.json +0 -0
  2109. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/many-names/a.wit +0 -0
  2110. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/many-names/b.wit +0 -0
  2111. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/many-names.wit.json +0 -0
  2112. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/multi-file/bar.wit +0 -0
  2113. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/multi-file/cycle-a.wit +0 -0
  2114. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/multi-file/cycle-b.wit +0 -0
  2115. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/multi-file/foo.wit +0 -0
  2116. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/multi-file-multi-package/a.wit +0 -0
  2117. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/multi-file-multi-package/b.wit +0 -0
  2118. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/multi-file-multi-package.wit.json +0 -0
  2119. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/multi-file.wit.json +0 -0
  2120. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/multi-package-deps/deps/dep.wit +0 -0
  2121. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/multi-package-deps/root.wit +0 -0
  2122. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/multi-package-deps.wit.json +0 -0
  2123. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/multi-package-shared-deps/deps/dep1/types.wit +0 -0
  2124. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/multi-package-shared-deps/deps/dep2/types.wit +0 -0
  2125. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/multi-package-shared-deps/packages.wit +0 -0
  2126. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/multi-package-shared-deps.wit.json +0 -0
  2127. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/multi-package-transitive-deps/deps/dep1/types.wit +0 -0
  2128. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/multi-package-transitive-deps/deps/dep2/types.wit +0 -0
  2129. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/multi-package-transitive-deps/packages.wit +0 -0
  2130. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/multi-package-transitive-deps.wit.json +0 -0
  2131. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/name-both-resource-and-type/deps/dep/foo.wit +0 -0
  2132. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/name-both-resource-and-type/foo.wit +0 -0
  2133. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/name-both-resource-and-type.wit.json +0 -0
  2134. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/package-syntax1.wit +0 -0
  2135. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/package-syntax1.wit.json +0 -0
  2136. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/package-syntax3.wit +0 -0
  2137. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/package-syntax3.wit.json +0 -0
  2138. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/package-syntax4.wit +0 -0
  2139. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/package-syntax4.wit.json +0 -0
  2140. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/packages-multiple-nested.wit +0 -0
  2141. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/packages-multiple-nested.wit.json +0 -0
  2142. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/packages-nested-colliding-decl-names.wit +0 -0
  2143. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/packages-nested-colliding-decl-names.wit.json +0 -0
  2144. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/packages-nested-internal-references.wit +0 -0
  2145. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/packages-nested-internal-references.wit.json +0 -0
  2146. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/packages-nested-with-semver.wit +0 -0
  2147. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/packages-nested-with-semver.wit.json +0 -0
  2148. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/packages-single-nested.wit +0 -0
  2149. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/packages-single-nested.wit.json +0 -0
  2150. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/parse-fail/alias-no-type.wit +0 -0
  2151. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/parse-fail/alias-no-type.wit.result +0 -0
  2152. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/parse-fail/async.wit.result +0 -0
  2153. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/parse-fail/async1.wit.result +0 -0
  2154. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/parse-fail/bad-deprecated1.wit +0 -0
  2155. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/parse-fail/bad-deprecated1.wit.result +0 -0
  2156. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/parse-fail/bad-deprecated2.wit +0 -0
  2157. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/parse-fail/bad-deprecated2.wit.result +0 -0
  2158. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/parse-fail/bad-deprecated3.wit +0 -0
  2159. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/parse-fail/bad-deprecated3.wit.result +0 -0
  2160. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/parse-fail/bad-deprecated4.wit +0 -0
  2161. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/parse-fail/bad-deprecated4.wit.result +0 -0
  2162. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/parse-fail/bad-function.wit +0 -0
  2163. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/parse-fail/bad-function.wit.result +0 -0
  2164. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/parse-fail/bad-function2.wit +0 -0
  2165. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/parse-fail/bad-function2.wit.result +0 -0
  2166. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/parse-fail/bad-gate1.wit +0 -0
  2167. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/parse-fail/bad-gate1.wit.result +0 -0
  2168. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/parse-fail/bad-gate2.wit +0 -0
  2169. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/parse-fail/bad-gate2.wit.result +0 -0
  2170. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/parse-fail/bad-gate3.wit +0 -0
  2171. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/parse-fail/bad-gate4.wit +0 -0
  2172. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/parse-fail/bad-gate5.wit +0 -0
  2173. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/parse-fail/bad-include1.wit +0 -0
  2174. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/parse-fail/bad-include1.wit.result +0 -0
  2175. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/parse-fail/bad-include2.wit +0 -0
  2176. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/parse-fail/bad-include2.wit.result +0 -0
  2177. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/parse-fail/bad-include3.wit +0 -0
  2178. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/parse-fail/bad-include3.wit.result +0 -0
  2179. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/parse-fail/bad-list.wit +0 -0
  2180. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/parse-fail/bad-list.wit.result +0 -0
  2181. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/parse-fail/bad-pkg1/root.wit +0 -0
  2182. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/parse-fail/bad-pkg2/deps/bar/empty.wit +0 -0
  2183. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/parse-fail/bad-pkg2/root.wit +0 -0
  2184. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/parse-fail/bad-pkg3/deps/bar/baz.wit +0 -0
  2185. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/parse-fail/bad-pkg3/root.wit +0 -0
  2186. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/parse-fail/bad-pkg4/deps/bar/baz.wit +0 -0
  2187. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/parse-fail/bad-pkg4/root.wit +0 -0
  2188. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/parse-fail/bad-pkg5/deps/bar/baz.wit +0 -0
  2189. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/parse-fail/bad-pkg5/root.wit +0 -0
  2190. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/parse-fail/bad-pkg6/deps/bar/baz.wit +0 -0
  2191. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/parse-fail/bad-pkg6/root.wit +0 -0
  2192. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/parse-fail/bad-resource1.wit +0 -0
  2193. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/parse-fail/bad-resource1.wit.result +0 -0
  2194. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/parse-fail/bad-resource10.wit +0 -0
  2195. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/parse-fail/bad-resource10.wit.result +0 -0
  2196. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/parse-fail/bad-resource11.wit +0 -0
  2197. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/parse-fail/bad-resource11.wit.result +0 -0
  2198. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/parse-fail/bad-resource12.wit +0 -0
  2199. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/parse-fail/bad-resource12.wit.result +0 -0
  2200. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/parse-fail/bad-resource13.wit +0 -0
  2201. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/parse-fail/bad-resource13.wit.result +0 -0
  2202. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/parse-fail/bad-resource14.wit +0 -0
  2203. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/parse-fail/bad-resource14.wit.result +0 -0
  2204. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/parse-fail/bad-resource15/deps/foo/foo.wit +0 -0
  2205. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/parse-fail/bad-resource15/foo.wit +0 -0
  2206. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/parse-fail/bad-resource2.wit +0 -0
  2207. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/parse-fail/bad-resource2.wit.result +0 -0
  2208. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/parse-fail/bad-resource3.wit +0 -0
  2209. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/parse-fail/bad-resource3.wit.result +0 -0
  2210. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/parse-fail/bad-resource4.wit +0 -0
  2211. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/parse-fail/bad-resource4.wit.result +0 -0
  2212. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/parse-fail/bad-resource5.wit +0 -0
  2213. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/parse-fail/bad-resource5.wit.result +0 -0
  2214. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/parse-fail/bad-resource6.wit +0 -0
  2215. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/parse-fail/bad-resource6.wit.result +0 -0
  2216. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/parse-fail/bad-resource7.wit +0 -0
  2217. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/parse-fail/bad-resource7.wit.result +0 -0
  2218. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/parse-fail/bad-resource8.wit +0 -0
  2219. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/parse-fail/bad-resource8.wit.result +0 -0
  2220. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/parse-fail/bad-resource9.wit +0 -0
  2221. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/parse-fail/bad-resource9.wit.result +0 -0
  2222. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/parse-fail/bad-since1.wit +0 -0
  2223. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/parse-fail/bad-since1.wit.result +0 -0
  2224. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/parse-fail/bad-since3.wit +0 -0
  2225. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/parse-fail/bad-since3.wit.result +0 -0
  2226. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/parse-fail/bad-world-type1.wit +0 -0
  2227. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/parse-fail/bad-world-type1.wit.result +0 -0
  2228. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/parse-fail/conflicting-package/a.wit +0 -0
  2229. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/parse-fail/conflicting-package/b.wit +0 -0
  2230. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/parse-fail/cycle.wit +0 -0
  2231. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/parse-fail/cycle.wit.result +0 -0
  2232. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/parse-fail/cycle2.wit +0 -0
  2233. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/parse-fail/cycle2.wit.result +0 -0
  2234. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/parse-fail/cycle3.wit +0 -0
  2235. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/parse-fail/cycle3.wit.result +0 -0
  2236. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/parse-fail/cycle4.wit +0 -0
  2237. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/parse-fail/cycle4.wit.result +0 -0
  2238. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/parse-fail/cycle5.wit +0 -0
  2239. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/parse-fail/cycle5.wit.result +0 -0
  2240. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/parse-fail/dangling-type.wit +0 -0
  2241. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/parse-fail/dangling-type.wit.result +0 -0
  2242. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/parse-fail/duplicate-function-params.wit +0 -0
  2243. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/parse-fail/duplicate-function-params.wit.result +0 -0
  2244. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/parse-fail/duplicate-functions.wit +0 -0
  2245. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/parse-fail/duplicate-functions.wit.result +0 -0
  2246. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/parse-fail/duplicate-interface.wit +0 -0
  2247. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/parse-fail/duplicate-interface.wit.result +0 -0
  2248. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/parse-fail/duplicate-interface2/foo.wit +0 -0
  2249. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/parse-fail/duplicate-interface2/foo2.wit +0 -0
  2250. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/parse-fail/duplicate-type.wit +0 -0
  2251. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/parse-fail/duplicate-type.wit.result +0 -0
  2252. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/parse-fail/empty-enum.wit +0 -0
  2253. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/parse-fail/empty-enum.wit.result +0 -0
  2254. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/parse-fail/empty-variant1.wit +0 -0
  2255. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/parse-fail/empty-variant1.wit.result +0 -0
  2256. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/parse-fail/export-twice.wit +0 -0
  2257. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/parse-fail/export-twice.wit.result +0 -0
  2258. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/parse-fail/import-and-export1.wit +0 -0
  2259. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/parse-fail/import-and-export1.wit.result +0 -0
  2260. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/parse-fail/import-and-export2.wit +0 -0
  2261. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/parse-fail/import-and-export2.wit.result +0 -0
  2262. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/parse-fail/import-and-export3.wit +0 -0
  2263. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/parse-fail/import-and-export3.wit.result +0 -0
  2264. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/parse-fail/import-and-export4.wit +0 -0
  2265. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/parse-fail/import-and-export4.wit.result +0 -0
  2266. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/parse-fail/import-and-export5.wit +0 -0
  2267. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/parse-fail/import-and-export5.wit.result +0 -0
  2268. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/parse-fail/import-twice.wit +0 -0
  2269. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/parse-fail/import-twice.wit.result +0 -0
  2270. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/parse-fail/include-cycle.wit +0 -0
  2271. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/parse-fail/include-cycle.wit.result +0 -0
  2272. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/parse-fail/include-foreign/deps/bar/empty.wit +0 -0
  2273. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/parse-fail/include-foreign/root.wit +0 -0
  2274. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/parse-fail/include-with-id.wit +0 -0
  2275. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/parse-fail/include-with-id.wit.result +0 -0
  2276. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/parse-fail/include-with-on-id.wit +0 -0
  2277. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/parse-fail/include-with-on-id.wit.result +0 -0
  2278. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/parse-fail/invalid-toplevel.wit +0 -0
  2279. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/parse-fail/invalid-toplevel.wit.result +0 -0
  2280. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/parse-fail/invalid-type-reference.wit +0 -0
  2281. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/parse-fail/invalid-type-reference.wit.result +0 -0
  2282. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/parse-fail/invalid-type-reference2.wit +0 -0
  2283. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/parse-fail/invalid-type-reference2.wit.result +0 -0
  2284. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/parse-fail/kebab-name-include-not-found.wit +0 -0
  2285. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/parse-fail/kebab-name-include-not-found.wit.result +0 -0
  2286. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/parse-fail/kebab-name-include.wit +0 -0
  2287. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/parse-fail/kebab-name-include.wit.result +0 -0
  2288. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/parse-fail/keyword.wit +0 -0
  2289. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/parse-fail/keyword.wit.result +0 -0
  2290. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/parse-fail/missing-main-declaration-initial-main.wit +0 -0
  2291. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/parse-fail/missing-main-declaration-initial-main.wit.result +0 -0
  2292. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/parse-fail/missing-main-declaration-initial-nested.wit +0 -0
  2293. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/parse-fail/missing-main-declaration-initial-nested.wit.result +0 -0
  2294. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/parse-fail/missing-package.wit +0 -0
  2295. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/parse-fail/missing-package.wit.result +0 -0
  2296. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/parse-fail/multi-file-missing-delimiter/observe.wit +0 -0
  2297. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/parse-fail/multi-file-missing-delimiter/world.wit +0 -0
  2298. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/parse-fail/multi-package-deps-share-nest/deps/dep1/types.wit +0 -0
  2299. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/parse-fail/multi-package-deps-share-nest/deps/dep2/types.wit +0 -0
  2300. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/parse-fail/multi-package-deps-share-nest/root.wit +0 -0
  2301. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/parse-fail/multiple-package-docs/a.wit +0 -0
  2302. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/parse-fail/multiple-package-docs/b.wit +0 -0
  2303. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/parse-fail/multiple-package-inline-cycle.wit +0 -0
  2304. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/parse-fail/multiple-package-inline-cycle.wit.result +0 -0
  2305. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/parse-fail/multiple-packages-no-scope-blocks.wit +0 -0
  2306. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/parse-fail/multiple-packages-no-scope-blocks.wit.result +0 -0
  2307. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/parse-fail/nested-packages-colliding-names.wit +0 -0
  2308. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/parse-fail/nested-packages-colliding-names.wit.result +0 -0
  2309. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/parse-fail/nested-packages-with-error.wit +0 -0
  2310. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/parse-fail/nested-packages-with-error.wit.result +0 -0
  2311. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/parse-fail/no-access-to-sibling-use/bar.wit +0 -0
  2312. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/parse-fail/no-access-to-sibling-use/foo.wit +0 -0
  2313. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/parse-fail/non-existance-world-include/deps/bar/baz.wit +0 -0
  2314. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/parse-fail/non-existance-world-include/root.wit +0 -0
  2315. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/parse-fail/pkg-cycle/deps/a1/root.wit +0 -0
  2316. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/parse-fail/pkg-cycle/root.wit +0 -0
  2317. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/parse-fail/pkg-cycle2/deps/a1/root.wit +0 -0
  2318. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/parse-fail/pkg-cycle2/deps/a2/root.wit +0 -0
  2319. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/parse-fail/pkg-cycle2/root.wit +0 -0
  2320. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/parse-fail/resources-multiple-returns-borrow.wit +0 -0
  2321. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/parse-fail/resources-return-borrow.wit +0 -0
  2322. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/parse-fail/return-borrow1.wit +0 -0
  2323. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/parse-fail/return-borrow2.wit +0 -0
  2324. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/parse-fail/return-borrow3.wit +0 -0
  2325. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/parse-fail/return-borrow3.wit.result +0 -0
  2326. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/parse-fail/return-borrow4.wit +0 -0
  2327. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/parse-fail/return-borrow4.wit.result +0 -0
  2328. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/parse-fail/return-borrow5.wit +0 -0
  2329. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/parse-fail/return-borrow5.wit.result +0 -0
  2330. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/parse-fail/return-borrow6.wit +0 -0
  2331. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/parse-fail/return-borrow7.wit +0 -0
  2332. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/parse-fail/return-borrow8/deps/baz.wit +0 -0
  2333. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/parse-fail/return-borrow8/foo.wit +0 -0
  2334. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/parse-fail/type-and-resource-same-name/deps/dep/foo.wit +0 -0
  2335. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/parse-fail/type-and-resource-same-name/foo.wit +0 -0
  2336. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/parse-fail/undefined-typed.wit +0 -0
  2337. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/parse-fail/undefined-typed.wit.result +0 -0
  2338. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/parse-fail/unknown-interface.wit +0 -0
  2339. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/parse-fail/unknown-interface.wit.result +0 -0
  2340. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/parse-fail/unresolved-interface1.wit +0 -0
  2341. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/parse-fail/unresolved-interface1.wit.result +0 -0
  2342. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/parse-fail/unresolved-interface2.wit +0 -0
  2343. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/parse-fail/unresolved-interface2.wit.result +0 -0
  2344. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/parse-fail/unresolved-interface3.wit +0 -0
  2345. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/parse-fail/unresolved-interface3.wit.result +0 -0
  2346. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/parse-fail/unresolved-interface4.wit +0 -0
  2347. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/parse-fail/unresolved-interface4.wit.result +0 -0
  2348. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/parse-fail/unresolved-use1.wit +0 -0
  2349. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/parse-fail/unresolved-use1.wit.result +0 -0
  2350. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/parse-fail/unresolved-use10/bar.wit +0 -0
  2351. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/parse-fail/unresolved-use10/foo.wit +0 -0
  2352. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/parse-fail/unresolved-use2.wit +0 -0
  2353. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/parse-fail/unresolved-use2.wit.result +0 -0
  2354. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/parse-fail/unresolved-use3.wit +0 -0
  2355. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/parse-fail/unresolved-use3.wit.result +0 -0
  2356. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/parse-fail/unresolved-use7.wit +0 -0
  2357. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/parse-fail/unresolved-use7.wit.result +0 -0
  2358. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/parse-fail/unresolved-use8.wit +0 -0
  2359. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/parse-fail/unresolved-use8.wit.result +0 -0
  2360. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/parse-fail/unresolved-use9.wit +0 -0
  2361. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/parse-fail/unresolved-use9.wit.result +0 -0
  2362. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/parse-fail/unterminated-string.wit.result +0 -0
  2363. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/parse-fail/use-and-include-world/deps/bar/baz.wit +0 -0
  2364. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/parse-fail/use-and-include-world/root.wit +0 -0
  2365. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/parse-fail/use-conflict.wit +0 -0
  2366. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/parse-fail/use-conflict.wit.result +0 -0
  2367. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/parse-fail/use-conflict2.wit +0 -0
  2368. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/parse-fail/use-conflict2.wit.result +0 -0
  2369. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/parse-fail/use-conflict3.wit +0 -0
  2370. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/parse-fail/use-conflict3.wit.result +0 -0
  2371. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/parse-fail/use-cycle1.wit +0 -0
  2372. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/parse-fail/use-cycle1.wit.result +0 -0
  2373. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/parse-fail/use-cycle4.wit +0 -0
  2374. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/parse-fail/use-cycle4.wit.result +0 -0
  2375. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/parse-fail/use-shadow1.wit +0 -0
  2376. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/parse-fail/use-shadow1.wit.result +0 -0
  2377. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/parse-fail/use-world/deps/bar/baz.wit +0 -0
  2378. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/parse-fail/use-world/root.wit +0 -0
  2379. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/parse-fail/very-nested-packages.wit +0 -0
  2380. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/parse-fail/world-interface-clash.wit +0 -0
  2381. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/parse-fail/world-interface-clash.wit.result +0 -0
  2382. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/parse-fail/world-same-fields2.wit +0 -0
  2383. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/parse-fail/world-same-fields2.wit.result +0 -0
  2384. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/parse-fail/world-same-fields3.wit +0 -0
  2385. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/parse-fail/world-same-fields3.wit.result +0 -0
  2386. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/parse-fail/world-top-level-func.wit +0 -0
  2387. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/parse-fail/world-top-level-func.wit.result +0 -0
  2388. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/parse-fail/world-top-level-func2.wit +0 -0
  2389. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/parse-fail/world-top-level-func2.wit.result +0 -0
  2390. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/random.wit +0 -0
  2391. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/random.wit.json +0 -0
  2392. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/resources-empty.wit +0 -0
  2393. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/resources-empty.wit.json +0 -0
  2394. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/resources-multiple-returns-own.wit +0 -0
  2395. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/resources-multiple-returns-own.wit.json +0 -0
  2396. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/resources-multiple.wit +0 -0
  2397. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/resources-multiple.wit.json +0 -0
  2398. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/resources-return-own.wit +0 -0
  2399. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/resources-return-own.wit.json +0 -0
  2400. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/resources.wit +0 -0
  2401. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/resources.wit.json +0 -0
  2402. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/resources1.wit +0 -0
  2403. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/resources1.wit.json +0 -0
  2404. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/same-name-import-export.wit +0 -0
  2405. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/same-name-import-export.wit.json +0 -0
  2406. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/shared-types.wit +0 -0
  2407. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/shared-types.wit.json +0 -0
  2408. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/simple-wasm-text.wat +0 -0
  2409. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/simple-wasm-text.wit.json +0 -0
  2410. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/stress-export-elaborate.wit +0 -0
  2411. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/stress-export-elaborate.wit.json +0 -0
  2412. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/type-then-eof.wit +0 -0
  2413. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/type-then-eof.wit.json +0 -0
  2414. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/types.wit +0 -0
  2415. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/types.wit.json +0 -0
  2416. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/union-fuzz-1.wit +0 -0
  2417. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/union-fuzz-1.wit.json +0 -0
  2418. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/union-fuzz-2.wit +0 -0
  2419. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/union-fuzz-2.wit.json +0 -0
  2420. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/use-chain.wit +0 -0
  2421. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/use-chain.wit.json +0 -0
  2422. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/use.wit +0 -0
  2423. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/use.wit.json +0 -0
  2424. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/version-syntax.wit +0 -0
  2425. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/version-syntax.wit.json +0 -0
  2426. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/versions/deps/a1/foo.wit +0 -0
  2427. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/versions/deps/a2/foo.wit +0 -0
  2428. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/versions/foo.wit +0 -0
  2429. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/versions.wit.json +0 -0
  2430. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/wasi.wit +0 -0
  2431. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/wasi.wit.json +0 -0
  2432. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/world-diamond.wit +0 -0
  2433. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/world-diamond.wit.json +0 -0
  2434. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/world-iface-no-collide.wit +0 -0
  2435. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/world-iface-no-collide.wit.json +0 -0
  2436. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/world-implicit-import1.wit +0 -0
  2437. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/world-implicit-import1.wit.json +0 -0
  2438. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/world-implicit-import2.wit +0 -0
  2439. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/world-implicit-import2.wit.json +0 -0
  2440. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/world-implicit-import3.wit +0 -0
  2441. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/world-implicit-import3.wit.json +0 -0
  2442. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/world-same-fields4.wit +0 -0
  2443. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/world-same-fields4.wit.json +0 -0
  2444. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/world-top-level-funcs.wit +0 -0
  2445. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/world-top-level-funcs.wit.json +0 -0
  2446. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/world-top-level-resources.wit +0 -0
  2447. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/world-top-level-resources.wit.json +0 -0
  2448. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/worlds-union-dedup.wit +0 -0
  2449. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/worlds-union-dedup.wit.json +0 -0
  2450. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/worlds-with-types.wit +0 -0
  2451. /data/ext/cargo-vendor/{wit-parser-0.215.0 → wit-parser-0.217.0}/tests/ui/worlds-with-types.wit.json +0 -0
@@ -0,0 +1,3981 @@
1
+ ;; s390x instruction selection and CLIF-to-MachInst lowering.
2
+
3
+ ;; The main lowering constructor term: takes a clif `Inst` and returns the
4
+ ;; register(s) within which the lowered instruction's result values live.
5
+ (decl partial lower (Inst) InstOutput)
6
+
7
+ ;; A variant of the main lowering constructor term, used for branches.
8
+ ;; The only difference is that it gets an extra argument holding a vector
9
+ ;; of branch targets to be used.
10
+ (decl partial lower_branch (Inst MachLabelSlice) Unit)
11
+
12
+
13
+ ;;;; Rules for `iconst` ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;
14
+
15
+ (rule (lower (has_type ty (iconst (u64_from_imm64 n))))
16
+ (imm ty n))
17
+
18
+
19
+ ;;;; Rules for `f32const` ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;
20
+
21
+ (rule (lower (f32const (u32_from_ieee32 x)))
22
+ (imm $F32 x))
23
+
24
+
25
+ ;;;; Rules for `f64const` ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;
26
+
27
+ (rule (lower (f64const (u64_from_ieee64 x)))
28
+ (imm $F64 x))
29
+
30
+
31
+ ;;;; Rules for `vconst` ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;
32
+
33
+ (rule (lower (has_type ty (vconst (u128_from_constant x))))
34
+ (vec_imm ty (be_vec_const ty x)))
35
+
36
+
37
+ ;;;; Rules for `nop` ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;
38
+
39
+ (rule (lower (nop))
40
+ (invalid_reg))
41
+
42
+
43
+ ;;;; Rules for `iconcat` ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;
44
+
45
+ (rule (lower (has_type (vr128_ty ty) (iconcat x y)))
46
+ (mov_to_vec128 ty y x))
47
+
48
+
49
+ ;;;; Rules for `isplit` ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;
50
+
51
+ (rule (lower (isplit x @ (value_type $I128)))
52
+ (let ((x_reg Reg x)
53
+ (x_hi Reg (vec_extract_lane $I64X2 x_reg 0 (zero_reg)))
54
+ (x_lo Reg (vec_extract_lane $I64X2 x_reg 1 (zero_reg))))
55
+ (output_pair x_lo x_hi)))
56
+
57
+
58
+ ;;;; Rules for `iadd` ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;
59
+
60
+ ;; Add two registers.
61
+ (rule 0 (lower (has_type (fits_in_64 ty) (iadd x y)))
62
+ (add_reg ty x y))
63
+
64
+ ;; Add a register and a sign-extended register.
65
+ (rule 8 (lower (has_type (fits_in_64 ty) (iadd x (sext32_value y))))
66
+ (add_reg_sext32 ty x y))
67
+ (rule 15 (lower (has_type (fits_in_64 ty) (iadd (sext32_value x) y)))
68
+ (add_reg_sext32 ty y x))
69
+
70
+ ;; Add a register and an immediate.
71
+ (rule 7 (lower (has_type (fits_in_64 ty) (iadd x (i16_from_value y))))
72
+ (add_simm16 ty x y))
73
+ (rule 14 (lower (has_type (fits_in_64 ty) (iadd (i16_from_value x) y)))
74
+ (add_simm16 ty y x))
75
+ (rule 6 (lower (has_type (fits_in_64 ty) (iadd x (i32_from_value y))))
76
+ (add_simm32 ty x y))
77
+ (rule 13 (lower (has_type (fits_in_64 ty) (iadd (i32_from_value x) y)))
78
+ (add_simm32 ty y x))
79
+
80
+ ;; Add a register and memory (32/64-bit types).
81
+ (rule 5 (lower (has_type (fits_in_64 ty) (iadd x (sinkable_load_32_64 y))))
82
+ (add_mem ty x (sink_load y)))
83
+ (rule 12 (lower (has_type (fits_in_64 ty) (iadd (sinkable_load_32_64 x) y)))
84
+ (add_mem ty y (sink_load x)))
85
+
86
+ ;; Add a register and memory (16-bit types).
87
+ (rule 4 (lower (has_type (fits_in_64 ty) (iadd x (sinkable_load_16 y))))
88
+ (add_mem_sext16 ty x (sink_load y)))
89
+ (rule 11 (lower (has_type (fits_in_64 ty) (iadd (sinkable_load_16 x) y)))
90
+ (add_mem_sext16 ty y (sink_load x)))
91
+
92
+ ;; Add a register and sign-extended memory.
93
+ (rule 3 (lower (has_type (fits_in_64 ty) (iadd x (sinkable_sload16 y))))
94
+ (add_mem_sext16 ty x (sink_sload16 y)))
95
+ (rule 10 (lower (has_type (fits_in_64 ty) (iadd (sinkable_sload16 x) y)))
96
+ (add_mem_sext16 ty y (sink_sload16 x)))
97
+ (rule 2 (lower (has_type (fits_in_64 ty) (iadd x (sinkable_sload32 y))))
98
+ (add_mem_sext32 ty x (sink_sload32 y)))
99
+ (rule 9 (lower (has_type (fits_in_64 ty) (iadd (sinkable_sload32 x) y)))
100
+ (add_mem_sext32 ty y (sink_sload32 x)))
101
+
102
+ ;; Add two vector registers.
103
+ (rule 1 (lower (has_type (vr128_ty ty) (iadd x y)))
104
+ (vec_add ty x y))
105
+
106
+
107
+ ;;;; Rules for `uadd_sat` ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;
108
+
109
+ ;; Add (saturate unsigned) two vector registers.
110
+ (rule (lower (has_type (ty_vec128 ty) (uadd_sat x y)))
111
+ (let ((sum Reg (vec_add ty x y)))
112
+ (vec_or ty sum (vec_cmphl ty x sum))))
113
+
114
+
115
+ ;;;; Rules for `sadd_sat` ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;
116
+
117
+ ;; Add (saturate signed) two vector registers. $I64X2 not supported.
118
+ (rule (lower (has_type (ty_vec128 ty) (sadd_sat x y)))
119
+ (vec_pack_ssat (vec_widen_type ty)
120
+ (vec_add (vec_widen_type ty) (vec_unpacks_high ty x)
121
+ (vec_unpacks_high ty y))
122
+ (vec_add (vec_widen_type ty) (vec_unpacks_low ty x)
123
+ (vec_unpacks_low ty y))))
124
+
125
+
126
+ ;;;; Rules for `iadd_pairwise` ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;
127
+
128
+ ;; Lane-wise integer pairwise addition for 8-/16/32-bit vector registers.
129
+ (rule (lower (has_type ty @ (multi_lane bits _) (iadd_pairwise x y)))
130
+ (let ((size Reg (vec_imm_splat $I8X16 (u32_as_u64 bits))))
131
+ (vec_pack_lane_order (vec_widen_type ty)
132
+ (vec_add ty x (vec_lshr_by_byte x size))
133
+ (vec_add ty y (vec_lshr_by_byte y size)))))
134
+
135
+ ;; special case for the `i32x4.dot_i16x8_s` wasm instruction
136
+ (rule 1 (lower
137
+ (has_type dst_ty (iadd_pairwise
138
+ (imul (swiden_low x @ (value_type src_ty)) (swiden_low y))
139
+ (imul (swiden_high x) (swiden_high y)))))
140
+ (vec_add dst_ty (vec_smul_even src_ty x y)
141
+ (vec_smul_odd src_ty x y)))
142
+
143
+
144
+ ;;;; Rules for `isub` ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;
145
+
146
+ ;; Sub two registers.
147
+ (rule 0 (lower (has_type (fits_in_64 ty) (isub x y)))
148
+ (sub_reg ty x y))
149
+
150
+ ;; Sub a register and a sign-extended register.
151
+ (rule 8 (lower (has_type (fits_in_64 ty) (isub x (sext32_value y))))
152
+ (sub_reg_sext32 ty x y))
153
+
154
+ ;; Sub a register and an immediate (using add of the negated value).
155
+ (rule 7 (lower (has_type (fits_in_64 ty) (isub x (i16_from_negated_value y))))
156
+ (add_simm16 ty x y))
157
+ (rule 6 (lower (has_type (fits_in_64 ty) (isub x (i32_from_negated_value y))))
158
+ (add_simm32 ty x y))
159
+
160
+ ;; Sub a register and memory (32/64-bit types).
161
+ (rule 5 (lower (has_type (fits_in_64 ty) (isub x (sinkable_load_32_64 y))))
162
+ (sub_mem ty x (sink_load y)))
163
+
164
+ ;; Sub a register and memory (16-bit types).
165
+ (rule 4 (lower (has_type (fits_in_64 ty) (isub x (sinkable_load_16 y))))
166
+ (sub_mem_sext16 ty x (sink_load y)))
167
+
168
+ ;; Sub a register and sign-extended memory.
169
+ (rule 3 (lower (has_type (fits_in_64 ty) (isub x (sinkable_sload16 y))))
170
+ (sub_mem_sext16 ty x (sink_sload16 y)))
171
+ (rule 2 (lower (has_type (fits_in_64 ty) (isub x (sinkable_sload32 y))))
172
+ (sub_mem_sext32 ty x (sink_sload32 y)))
173
+
174
+ ;; Sub two vector registers.
175
+ (rule 1 (lower (has_type (vr128_ty ty) (isub x y)))
176
+ (vec_sub ty x y))
177
+
178
+
179
+ ;;;; Rules for `usub_sat` ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;
180
+
181
+ ;; Add (saturate unsigned) two vector registers.
182
+ (rule (lower (has_type (ty_vec128 ty) (usub_sat x y)))
183
+ (vec_and ty (vec_sub ty x y) (vec_cmphl ty x y)))
184
+
185
+
186
+ ;;;; Rules for `ssub_sat` ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;
187
+
188
+ ;; Add (saturate signed) two vector registers. $I64X2 not supported.
189
+ (rule (lower (has_type (ty_vec128 ty) (ssub_sat x y)))
190
+ (vec_pack_ssat (vec_widen_type ty)
191
+ (vec_sub (vec_widen_type ty) (vec_unpacks_high ty x)
192
+ (vec_unpacks_high ty y))
193
+ (vec_sub (vec_widen_type ty) (vec_unpacks_low ty x)
194
+ (vec_unpacks_low ty y))))
195
+
196
+
197
+ ;;;; Rules for `iabs` ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;
198
+
199
+ ;; Absolute value of a register.
200
+ ;; For types smaller than 32-bit, the input value must be sign-extended.
201
+ (rule 2 (lower (has_type (fits_in_64 ty) (iabs x)))
202
+ (abs_reg (ty_ext32 ty) (put_in_reg_sext32 x)))
203
+
204
+ ;; Absolute value of a sign-extended register.
205
+ (rule 3 (lower (has_type (fits_in_64 ty) (iabs (sext32_value x))))
206
+ (abs_reg_sext32 ty x))
207
+
208
+ ;; Absolute value of a vector register.
209
+ (rule 1 (lower (has_type (ty_vec128 ty) (iabs x)))
210
+ (vec_abs ty x))
211
+
212
+ ;; Absolute value of a 128-bit integer.
213
+ (rule 0 (lower (has_type $I128 (iabs x)))
214
+ (let ((zero Reg (vec_imm $I128 0))
215
+ (pos Reg x)
216
+ (neg Reg (vec_sub $I128 zero pos))
217
+ (rep Reg (vec_replicate_lane $I64X2 pos 0))
218
+ (mask Reg (vec_cmph $I64X2 zero rep)))
219
+ (vec_select $I128 neg pos mask)))
220
+
221
+
222
+ ;;;; Rules for `ineg` ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;
223
+
224
+ ;; Negate a register.
225
+ (rule 2 (lower (has_type (fits_in_64 ty) (ineg x)))
226
+ (neg_reg ty x))
227
+
228
+ ;; Negate a sign-extended register.
229
+ (rule 3 (lower (has_type (fits_in_64 ty) (ineg (sext32_value x))))
230
+ (neg_reg_sext32 ty x))
231
+
232
+ ;; Negate a vector register.
233
+ (rule 1 (lower (has_type (ty_vec128 ty) (ineg x)))
234
+ (vec_neg ty x))
235
+
236
+ ;; Negate a 128-bit integer.
237
+ (rule 0 (lower (has_type $I128 (ineg x)))
238
+ (vec_sub $I128 (vec_imm $I128 0) x))
239
+
240
+
241
+ ;;;; Rules for `umax` ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;
242
+
243
+ ;; Unsigned maximum of two scalar integers - expand to icmp + select.
244
+ (rule 2 (lower (has_type (fits_in_64 ty) (umax x y)))
245
+ (let ((x_ext Reg (put_in_reg_zext32 x))
246
+ (y_ext Reg (put_in_reg_zext32 y))
247
+ (cond ProducesBool (bool (icmpu_reg (ty_ext32 ty) x_ext y_ext)
248
+ (intcc_as_cond (IntCC.UnsignedLessThan)))))
249
+ (select_bool_reg ty cond y_ext x_ext)))
250
+
251
+ ;; Unsigned maximum of two 128-bit integers - expand to icmp + select.
252
+ (rule 1 (lower (has_type $I128 (umax x y)))
253
+ (let ((x_reg Reg (put_in_reg x))
254
+ (y_reg Reg (put_in_reg y))
255
+ (cond ProducesBool (vec_int128_ucmphi y_reg x_reg)))
256
+ (select_bool_reg $I128 cond y_reg x_reg)))
257
+
258
+ ;; Unsigned maximum of two vector registers.
259
+ (rule 0 (lower (has_type (ty_vec128 ty) (umax x y)))
260
+ (vec_umax ty x y))
261
+
262
+
263
+ ;;;; Rules for `umin` ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;
264
+
265
+ ;; Unsigned minimum of two scalar integers - expand to icmp + select.
266
+ (rule 2 (lower (has_type (fits_in_64 ty) (umin x y)))
267
+ (let ((x_ext Reg (put_in_reg_zext32 x))
268
+ (y_ext Reg (put_in_reg_zext32 y))
269
+ (cond ProducesBool (bool (icmpu_reg (ty_ext32 ty) x_ext y_ext)
270
+ (intcc_as_cond (IntCC.UnsignedGreaterThan)))))
271
+ (select_bool_reg ty cond y_ext x_ext)))
272
+
273
+ ;; Unsigned maximum of two 128-bit integers - expand to icmp + select.
274
+ (rule 1 (lower (has_type $I128 (umin x y)))
275
+ (let ((x_reg Reg (put_in_reg x))
276
+ (y_reg Reg (put_in_reg y))
277
+ (cond ProducesBool (vec_int128_ucmphi x_reg y_reg)))
278
+ (select_bool_reg $I128 cond y_reg x_reg)))
279
+
280
+ ;; Unsigned minimum of two vector registers.
281
+ (rule 0 (lower (has_type (ty_vec128 ty) (umin x y)))
282
+ (vec_umin ty x y))
283
+
284
+
285
+ ;;;; Rules for `smax` ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;
286
+
287
+ ;; Signed maximum of two scalar integers - expand to icmp + select.
288
+ (rule 2 (lower (has_type (fits_in_64 ty) (smax x y)))
289
+ (let ((x_ext Reg (put_in_reg_sext32 x))
290
+ (y_ext Reg (put_in_reg_sext32 y))
291
+ (cond ProducesBool (bool (icmps_reg (ty_ext32 ty) x_ext y_ext)
292
+ (intcc_as_cond (IntCC.SignedLessThan)))))
293
+ (select_bool_reg ty cond y_ext x_ext)))
294
+
295
+ ;; Signed maximum of two 128-bit integers - expand to icmp + select.
296
+ (rule 1 (lower (has_type $I128 (smax x y)))
297
+ (let ((x_reg Reg (put_in_reg x))
298
+ (y_reg Reg (put_in_reg y))
299
+ (cond ProducesBool (vec_int128_scmphi y_reg x_reg)))
300
+ (select_bool_reg $I128 cond y_reg x_reg)))
301
+
302
+ ;; Signed maximum of two vector registers.
303
+ (rule (lower (has_type (ty_vec128 ty) (smax x y)))
304
+ (vec_smax ty x y))
305
+
306
+
307
+ ;;;; Rules for `smin` ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;
308
+
309
+ ;; Signed minimum of two scalar integers - expand to icmp + select.
310
+ (rule 2 (lower (has_type (fits_in_64 ty) (smin x y)))
311
+ (let ((x_ext Reg (put_in_reg_sext32 x))
312
+ (y_ext Reg (put_in_reg_sext32 y))
313
+ (cond ProducesBool (bool (icmps_reg (ty_ext32 ty) x_ext y_ext)
314
+ (intcc_as_cond (IntCC.SignedGreaterThan)))))
315
+ (select_bool_reg ty cond y_ext x_ext)))
316
+
317
+ ;; Signed maximum of two 128-bit integers - expand to icmp + select.
318
+ (rule 1 (lower (has_type $I128 (smin x y)))
319
+ (let ((x_reg Reg (put_in_reg x))
320
+ (y_reg Reg (put_in_reg y))
321
+ (cond ProducesBool (vec_int128_scmphi x_reg y_reg)))
322
+ (select_bool_reg $I128 cond y_reg x_reg)))
323
+
324
+ ;; Signed minimum of two vector registers.
325
+ (rule (lower (has_type (ty_vec128 ty) (smin x y)))
326
+ (vec_smin ty x y))
327
+
328
+
329
+ ;;;; Rules for `avg_round` ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;
330
+
331
+ ;; Unsigned average of two vector registers.
332
+ (rule (lower (has_type (ty_vec128 ty) (avg_round x y)))
333
+ (vec_uavg ty x y))
334
+
335
+
336
+ ;;;; Rules for `imul` ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;
337
+
338
+ ;; Multiply two registers.
339
+ (rule 0 (lower (has_type (fits_in_64 ty) (imul x y)))
340
+ (mul_reg ty x y))
341
+
342
+ ;; Multiply a register and a sign-extended register.
343
+ (rule 8 (lower (has_type (fits_in_64 ty) (imul x (sext32_value y))))
344
+ (mul_reg_sext32 ty x y))
345
+ (rule 15 (lower (has_type (fits_in_64 ty) (imul (sext32_value x) y)))
346
+ (mul_reg_sext32 ty y x))
347
+
348
+ ;; Multiply a register and an immediate.
349
+ (rule 7 (lower (has_type (fits_in_64 ty) (imul x (i16_from_value y))))
350
+ (mul_simm16 ty x y))
351
+ (rule 14 (lower (has_type (fits_in_64 ty) (imul (i16_from_value x) y)))
352
+ (mul_simm16 ty y x))
353
+ (rule 6 (lower (has_type (fits_in_64 ty) (imul x (i32_from_value y))))
354
+ (mul_simm32 ty x y))
355
+ (rule 13 (lower (has_type (fits_in_64 ty) (imul (i32_from_value x) y)))
356
+ (mul_simm32 ty y x))
357
+
358
+ ;; Multiply a register and memory (32/64-bit types).
359
+ (rule 5 (lower (has_type (fits_in_64 ty) (imul x (sinkable_load_32_64 y))))
360
+ (mul_mem ty x (sink_load y)))
361
+ (rule 12 (lower (has_type (fits_in_64 ty) (imul (sinkable_load_32_64 x) y)))
362
+ (mul_mem ty y (sink_load x)))
363
+
364
+ ;; Multiply a register and memory (16-bit types).
365
+ (rule 4 (lower (has_type (fits_in_64 ty) (imul x (sinkable_load_16 y))))
366
+ (mul_mem_sext16 ty x (sink_load y)))
367
+ (rule 11 (lower (has_type (fits_in_64 ty) (imul (sinkable_load_16 x) y)))
368
+ (mul_mem_sext16 ty y (sink_load x)))
369
+
370
+ ;; Multiply a register and sign-extended memory.
371
+ (rule 3 (lower (has_type (fits_in_64 ty) (imul x (sinkable_sload16 y))))
372
+ (mul_mem_sext16 ty x (sink_sload16 y)))
373
+ (rule 10 (lower (has_type (fits_in_64 ty) (imul (sinkable_sload16 x) y)))
374
+ (mul_mem_sext16 ty y (sink_sload16 x)))
375
+ (rule 2 (lower (has_type (fits_in_64 ty) (imul x (sinkable_sload32 y))))
376
+ (mul_mem_sext32 ty x (sink_sload32 y)))
377
+ (rule 9 (lower (has_type (fits_in_64 ty) (imul (sinkable_sload32 x) y)))
378
+ (mul_mem_sext32 ty y (sink_sload32 x)))
379
+
380
+ ;; Multiply two vector registers, using a helper.
381
+ (decl vec_mul_impl (Type Reg Reg) Reg)
382
+ (rule 1 (lower (has_type (vr128_ty ty) (imul x y)))
383
+ (vec_mul_impl ty x y))
384
+
385
+ ;; Multiply two vector registers - byte, halfword, and word.
386
+ (rule (vec_mul_impl $I8X16 x y) (vec_mul $I8X16 x y))
387
+ (rule (vec_mul_impl $I16X8 x y) (vec_mul $I16X8 x y))
388
+ (rule (vec_mul_impl $I32X4 x y) (vec_mul $I32X4 x y))
389
+
390
+ ;; Multiply two vector registers - doubleword. Has to be scalarized.
391
+ (rule (vec_mul_impl $I64X2 x y)
392
+ (mov_to_vec128 $I64X2
393
+ (mul_reg $I64 (vec_extract_lane $I64X2 x 0 (zero_reg))
394
+ (vec_extract_lane $I64X2 y 0 (zero_reg)))
395
+ (mul_reg $I64 (vec_extract_lane $I64X2 x 1 (zero_reg))
396
+ (vec_extract_lane $I64X2 y 1 (zero_reg)))))
397
+
398
+ ;; Multiply two vector registers - quadword.
399
+ (rule (vec_mul_impl $I128 x y)
400
+ (let ((x_hi Reg (vec_extract_lane $I64X2 x 0 (zero_reg)))
401
+ (x_lo Reg (vec_extract_lane $I64X2 x 1 (zero_reg)))
402
+ (y_hi Reg (vec_extract_lane $I64X2 y 0 (zero_reg)))
403
+ (y_lo Reg (vec_extract_lane $I64X2 y 1 (zero_reg)))
404
+ (lo_pair RegPair (umul_wide x_lo y_lo))
405
+ (res_lo Reg (regpair_lo lo_pair))
406
+ (res_hi_1 Reg (regpair_hi lo_pair))
407
+ (res_hi_2 Reg (mul_reg $I64 x_lo y_hi))
408
+ (res_hi_3 Reg (mul_reg $I64 x_hi y_lo))
409
+ (res_hi Reg (add_reg $I64 res_hi_3 (add_reg $I64 res_hi_2 res_hi_1))))
410
+ (mov_to_vec128 $I64X2 res_hi res_lo)))
411
+
412
+
413
+ ;;;; Rules for `umulhi` ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;
414
+
415
+ ;; Multiply high part unsigned, 8-bit or 16-bit types. (Uses 32-bit multiply.)
416
+ (rule -1 (lower (has_type (ty_8_or_16 ty) (umulhi x y)))
417
+ (let ((ext_reg_x Reg (put_in_reg_zext32 x))
418
+ (ext_reg_y Reg (put_in_reg_zext32 y))
419
+ (ext_mul Reg (mul_reg $I32 ext_reg_x ext_reg_y)))
420
+ (lshr_imm $I32 ext_mul (ty_bits ty))))
421
+
422
+ ;; Multiply high part unsigned, 32-bit types. (Uses 64-bit multiply.)
423
+ (rule (lower (has_type $I32 (umulhi x y)))
424
+ (let ((ext_reg_x Reg (put_in_reg_zext64 x))
425
+ (ext_reg_y Reg (put_in_reg_zext64 y))
426
+ (ext_mul Reg (mul_reg $I64 ext_reg_x ext_reg_y)))
427
+ (lshr_imm $I64 ext_mul 32)))
428
+
429
+ ;; Multiply high part unsigned, 64-bit types. (Uses umul_wide.)
430
+ (rule (lower (has_type $I64 (umulhi x y)))
431
+ (let ((pair RegPair (umul_wide x y)))
432
+ (regpair_hi pair)))
433
+
434
+ ;; Multiply high part unsigned, vector types with 8-, 16-, or 32-bit elements.
435
+ (rule (lower (has_type $I8X16 (umulhi x y))) (vec_umulhi $I8X16 x y))
436
+ (rule (lower (has_type $I16X8 (umulhi x y))) (vec_umulhi $I16X8 x y))
437
+ (rule (lower (has_type $I32X4 (umulhi x y))) (vec_umulhi $I32X4 x y))
438
+
439
+ ;; Multiply high part unsigned, vector types with 64-bit elements.
440
+ ;; Has to be scalarized.
441
+ (rule (lower (has_type $I64X2 (umulhi x y)))
442
+ (let ((pair_0 RegPair (umul_wide (vec_extract_lane $I64X2 x 0 (zero_reg))
443
+ (vec_extract_lane $I64X2 y 0 (zero_reg))))
444
+ (res_0 Reg (regpair_hi pair_0))
445
+ (pair_1 RegPair (umul_wide (vec_extract_lane $I64X2 x 1 (zero_reg))
446
+ (vec_extract_lane $I64X2 y 1 (zero_reg))))
447
+ (res_1 Reg (regpair_hi pair_1)))
448
+ (mov_to_vec128 $I64X2 res_0 res_1)))
449
+
450
+
451
+ ;;;; Rules for `smulhi` ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;
452
+
453
+ ;; Multiply high part signed, 8-bit or 16-bit types. (Uses 32-bit multiply.)
454
+ (rule -1 (lower (has_type (ty_8_or_16 ty) (smulhi x y)))
455
+ (let ((ext_reg_x Reg (put_in_reg_sext32 x))
456
+ (ext_reg_y Reg (put_in_reg_sext32 y))
457
+ (ext_mul Reg (mul_reg $I32 ext_reg_x ext_reg_y)))
458
+ (ashr_imm $I32 ext_mul (ty_bits ty))))
459
+
460
+ ;; Multiply high part signed, 32-bit types. (Uses 64-bit multiply.)
461
+ (rule (lower (has_type $I32 (smulhi x y)))
462
+ (let ((ext_reg_x Reg (put_in_reg_sext64 x))
463
+ (ext_reg_y Reg (put_in_reg_sext64 y))
464
+ (ext_mul Reg (mul_reg $I64 ext_reg_x ext_reg_y)))
465
+ (ashr_imm $I64 ext_mul 32)))
466
+
467
+ ;; Multiply high part signed, 64-bit types. (Uses smul_wide.)
468
+ (rule (lower (has_type $I64 (smulhi x y)))
469
+ (let ((pair RegPair (smul_wide x y)))
470
+ (regpair_hi pair)))
471
+
472
+ ;; Multiply high part signed, vector types with 8-, 16-, or 32-bit elements.
473
+ (rule (lower (has_type $I8X16 (smulhi x y))) (vec_smulhi $I8X16 x y))
474
+ (rule (lower (has_type $I16X8 (smulhi x y))) (vec_smulhi $I16X8 x y))
475
+ (rule (lower (has_type $I32X4 (smulhi x y))) (vec_smulhi $I32X4 x y))
476
+
477
+ ;; Multiply high part unsigned, vector types with 64-bit elements.
478
+ ;; Has to be scalarized.
479
+ (rule (lower (has_type $I64X2 (smulhi x y)))
480
+ (let ((pair_0 RegPair (smul_wide (vec_extract_lane $I64X2 x 0 (zero_reg))
481
+ (vec_extract_lane $I64X2 y 0 (zero_reg))))
482
+ (res_0 Reg (copy_reg $I64 (regpair_hi pair_0)))
483
+ (pair_1 RegPair (smul_wide (vec_extract_lane $I64X2 x 1 (zero_reg))
484
+ (vec_extract_lane $I64X2 y 1 (zero_reg))))
485
+ (res_1 Reg (regpair_hi pair_1)))
486
+ (mov_to_vec128 $I64X2 res_0 res_1)))
487
+
488
+
489
+ ;;;; Rules for `sqmul_round_sat` ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;
490
+
491
+ ;; Fixed-point multiplication of two vector registers.
492
+ (rule (lower (has_type (ty_vec128 ty) (sqmul_round_sat x y)))
493
+ (vec_pack_ssat (vec_widen_type ty)
494
+ (sqmul_impl (vec_widen_type ty)
495
+ (vec_unpacks_high ty x)
496
+ (vec_unpacks_high ty y))
497
+ (sqmul_impl (vec_widen_type ty)
498
+ (vec_unpacks_low ty x)
499
+ (vec_unpacks_low ty y))))
500
+
501
+ ;; Helper to perform the rounded multiply in the wider type.
502
+ (decl sqmul_impl (Type Reg Reg) Reg)
503
+ (rule (sqmul_impl $I32X4 x y)
504
+ (vec_ashr_imm $I32X4 (vec_add $I32X4 (vec_mul_impl $I32X4 x y)
505
+ (vec_imm_bit_mask $I32X4 17 17))
506
+ 15))
507
+ (rule (sqmul_impl $I64X2 x y)
508
+ (vec_ashr_imm $I64X2 (vec_add $I64X2 (vec_mul_impl $I64X2 x y)
509
+ (vec_imm_bit_mask $I64X2 33 33))
510
+ 31))
511
+
512
+
513
+ ;;;; Rules for `udiv` and `urem` ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;
514
+
515
+ ;; Divide two registers. The architecture provides combined udiv / urem
516
+ ;; instructions with the following combination of data types:
517
+ ;;
518
+ ;; - 64-bit dividend (split across a 2x32-bit register pair),
519
+ ;; 32-bit divisor (in a single input register)
520
+ ;; 32-bit quotient & remainder (in a 2x32-bit register pair)
521
+ ;;
522
+ ;; - 128-bit dividend (split across a 2x64-bit register pair),
523
+ ;; 64-bit divisor (in a single input register)
524
+ ;; 64-bit quotient & remainder (in a 2x64-bit register pair)
525
+ ;;
526
+ ;; We use the first variant for 32-bit and smaller input types,
527
+ ;; and the second variant for 64-bit input types.
528
+
529
+ ;; Implement `udiv`.
530
+ (rule (lower (has_type (fits_in_64 ty) (udiv x y)))
531
+ (let (;; Look at the divisor to determine whether we need to generate
532
+ ;; an explicit division-by zero check.
533
+ ;; Load up the dividend, by loading the input (possibly zero-
534
+ ;; extended) input into the low half of the register pair,
535
+ ;; and setting the high half to zero.
536
+ (ext_x RegPair (regpair (imm (ty_ext32 ty) 0)
537
+ (put_in_reg_zext32 x)))
538
+ ;; Load up the divisor, zero-extended if necessary.
539
+ (ext_y Reg (put_in_reg_zext32 y))
540
+ (ext_ty Type (ty_ext32 ty))
541
+ ;; Emit the actual divide instruction.
542
+ (pair RegPair (udivmod ext_ty ext_x ext_y)))
543
+ ;; The quotient can be found in the low half of the result.
544
+ (regpair_lo pair)))
545
+
546
+ ;; Implement `urem`. Same as `udiv`, but finds the remainder in
547
+ ;; the high half of the result register pair instead.
548
+ (rule (lower (has_type (fits_in_64 ty) (urem x y)))
549
+ (let ((ext_x RegPair (regpair (imm (ty_ext32 ty) 0)
550
+ (put_in_reg_zext32 x)))
551
+ (ext_y Reg (put_in_reg_zext32 y))
552
+ (ext_ty Type (ty_ext32 ty))
553
+ (pair RegPair (udivmod ext_ty ext_x ext_y)))
554
+ (regpair_hi pair)))
555
+
556
+
557
+ ;;;; Rules for `sdiv` and `srem` ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;
558
+
559
+ ;; Divide two registers. The architecture provides combined sdiv / srem
560
+ ;; instructions with the following combination of data types:
561
+ ;;
562
+ ;; - 64-bit dividend (in the low half of a 2x64-bit register pair),
563
+ ;; 32-bit divisor (in a single input register)
564
+ ;; 64-bit quotient & remainder (in a 2x64-bit register pair)
565
+ ;;
566
+ ;; - 64-bit dividend (in the low half of a 2x64-bit register pair),
567
+ ;; 64-bit divisor (in a single input register)
568
+ ;; 64-bit quotient & remainder (in a 2x64-bit register pair)
569
+ ;;
570
+ ;; We use the first variant for 32-bit and smaller input types,
571
+ ;; and the second variant for 64-bit input types.
572
+
573
+ ;; Implement `sdiv`.
574
+ (rule (lower (has_type (fits_in_64 ty) (sdiv x y)))
575
+ (let (;; Look at the divisor to determine whether we need to generate
576
+ ;; explicit division-by-zero and/or integer-overflow checks.
577
+ (OFcheck bool (div_overflow_check_needed y))
578
+ ;; Load up the dividend (sign-extended to 64-bit)
579
+ (ext_x Reg (put_in_reg_sext64 x))
580
+ ;; Load up the divisor (sign-extended if necessary).
581
+ (ext_y Reg (put_in_reg_sext32 y))
582
+ (ext_ty Type (ty_ext32 ty))
583
+ ;; Perform integer-overflow check if necessary.
584
+ (_ Reg (maybe_trap_if_sdiv_overflow OFcheck ext_ty ty ext_x ext_y))
585
+ ;; Emit the actual divide instruction.
586
+ (pair RegPair (sdivmod ext_ty ext_x ext_y)))
587
+ ;; The quotient can be found in the low half of the result.
588
+ (regpair_lo pair)))
589
+
590
+ ;; Implement `srem`. Same as `sdiv`, but finds the remainder in
591
+ ;; the high half of the result register pair instead. Also, handle
592
+ ;; the integer overflow case differently, see below.
593
+ (rule (lower (has_type (fits_in_64 ty) (srem x y)))
594
+ (let ((OFcheck bool (div_overflow_check_needed y))
595
+ (ext_x Reg (put_in_reg_sext64 x))
596
+ (ext_y Reg (put_in_reg_sext32 y))
597
+ (ext_ty Type (ty_ext32 ty))
598
+ (checked_x Reg (maybe_avoid_srem_overflow OFcheck ext_ty ext_x ext_y))
599
+ (pair RegPair (sdivmod ext_ty checked_x ext_y)))
600
+ (regpair_hi pair)))
601
+
602
+ ;; Determine whether we need to perform an integer-overflow check.
603
+ ;;
604
+ ;; We never rely on the divide instruction itself to trap; while that trap
605
+ ;; would indeed happen, we have no way of signalling two different trap
606
+ ;; conditions from the same instruction. By explicitly checking for the
607
+ ;; integer-overflow case ahead of time, any hardware trap in the divide
608
+ ;; instruction is guaranteed to indicate division-by-zero.
609
+ ;;
610
+ ;; In addition, for types smaller than 64 bits we would have to perform
611
+ ;; the check explicitly anyway, since the instruction provides a 64-bit
612
+ ;; quotient and only traps if *that* overflows.
613
+ ;;
614
+ ;; However, the only case where integer overflow can occur is if the
615
+ ;; minimum (signed) integer value is divided by -1, so if the divisor
616
+ ;; is any immediate different from -1, the check can be omitted.
617
+ (decl div_overflow_check_needed (Value) bool)
618
+ (rule 1 (div_overflow_check_needed (i64_from_value x))
619
+ (if (i64_not_neg1 x))
620
+ $false)
621
+ (rule (div_overflow_check_needed _) $true)
622
+
623
+ ;; Perform the integer-overflow check if necessary. This implements:
624
+ ;;
625
+ ;; if divisor == INT_MIN && dividend == -1 { trap }
626
+ ;;
627
+ ;; but to avoid introducing control flow, it is actually done as:
628
+ ;;
629
+ ;; if ((divisor ^ INT_MAX) & dividend) == -1 { trap }
630
+ ;;
631
+ ;; instead, using a single conditional trap instruction.
632
+ (decl maybe_trap_if_sdiv_overflow (bool Type Type Reg Reg) Reg)
633
+ (rule (maybe_trap_if_sdiv_overflow $false ext_ty _ _ _) (invalid_reg))
634
+ (rule (maybe_trap_if_sdiv_overflow $true ext_ty ty x y)
635
+ (let ((int_max Reg (imm ext_ty (int_max ty)))
636
+ (reg Reg (and_reg ext_ty (xor_reg ext_ty int_max x) y)))
637
+ (icmps_simm16_and_trap ext_ty reg -1
638
+ (intcc_as_cond (IntCC.Equal))
639
+ (trap_code_integer_overflow))))
640
+ (decl int_max (Type) u64)
641
+ (rule (int_max $I8) 0x7f)
642
+ (rule (int_max $I16) 0x7fff)
643
+ (rule (int_max $I32) 0x7fffffff)
644
+ (rule (int_max $I64) 0x7fffffffffffffff)
645
+
646
+ ;; When performing `srem`, we do not want to trap in the
647
+ ;; integer-overflow scenario, because it is only the quotient
648
+ ;; that overflows, not the remainder.
649
+ ;;
650
+ ;; For types smaller than 64 bits, we can simply let the
651
+ ;; instruction execute, since (as above) it will never trap.
652
+ ;;
653
+ ;; For 64-bit inputs, we check whether the divisor is -1, and
654
+ ;; if so simply replace the dividend by zero, which will give
655
+ ;; the correct result, since any value modulo -1 is zero.
656
+ ;;
657
+ ;; (We could in fact avoid executing the divide instruction
658
+ ;; at all in this case, but that would require introducing
659
+ ;; control flow.)
660
+ (decl maybe_avoid_srem_overflow (bool Type Reg Reg) Reg)
661
+ (rule (maybe_avoid_srem_overflow $false _ x _) x)
662
+ (rule (maybe_avoid_srem_overflow $true $I32 x _) x)
663
+ (rule (maybe_avoid_srem_overflow $true $I64 x y)
664
+ (with_flags_reg (icmps_simm16 $I64 y -1)
665
+ (cmov_imm $I64 (intcc_as_cond (IntCC.Equal)) 0 x)))
666
+
667
+
668
+ ;;;; Rules for `ishl` ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;
669
+
670
+ ;; Shift left, shift amount in register.
671
+ (rule 0 (lower (has_type (fits_in_64 ty) (ishl x y)))
672
+ (let ((masked_amt Reg (mask_amt_reg ty (amt_reg y))))
673
+ (lshl_reg ty x masked_amt)))
674
+
675
+ ;; Shift left, immediate shift amount.
676
+ (rule 1 (lower (has_type (fits_in_64 ty) (ishl x (i64_from_value y))))
677
+ (let ((masked_amt u8 (mask_amt_imm ty y)))
678
+ (lshl_imm ty x masked_amt)))
679
+
680
+ ;; Vector shift left, shift amount in register.
681
+ (rule 2 (lower (has_type (ty_vec128 ty) (ishl x y)))
682
+ (vec_lshl_reg ty x (amt_reg y)))
683
+
684
+ ;; Vector shift left, immediate shift amount.
685
+ (rule 3 (lower (has_type (ty_vec128 ty) (ishl x (i64_from_value y))))
686
+ (let ((masked_amt u8 (mask_amt_imm ty y)))
687
+ (vec_lshl_imm ty x masked_amt)))
688
+
689
+ ;; 128-bit vector shift left.
690
+ (rule 4 (lower (has_type $I128 (ishl x y)))
691
+ (let ((amt Reg (amt_vr y)))
692
+ (vec_lshl_by_bit (vec_lshl_by_byte x amt) amt)))
693
+
694
+
695
+ ;;;; Rules for `ushr` ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;
696
+
697
+ ;; Shift right logical, shift amount in register.
698
+ ;; For types smaller than 32-bit, the input value must be zero-extended.
699
+ (rule 0 (lower (has_type (fits_in_64 ty) (ushr x y)))
700
+ (let ((ext_reg Reg (put_in_reg_zext32 x))
701
+ (masked_amt Reg (mask_amt_reg ty (amt_reg y))))
702
+ (lshr_reg (ty_ext32 ty) ext_reg masked_amt)))
703
+
704
+ ;; Shift right logical, immediate shift amount.
705
+ ;; For types smaller than 32-bit, the input value must be zero-extended.
706
+ (rule 1 (lower (has_type (fits_in_64 ty) (ushr x (i64_from_value y))))
707
+ (let ((ext_reg Reg (put_in_reg_zext32 x))
708
+ (masked_amt u8 (mask_amt_imm ty y)))
709
+ (lshr_imm (ty_ext32 ty) ext_reg masked_amt)))
710
+
711
+ ;; Vector shift right logical, shift amount in register.
712
+ (rule 2 (lower (has_type (ty_vec128 ty) (ushr x y)))
713
+ (vec_lshr_reg ty x (amt_reg y)))
714
+
715
+ ;; Vector shift right logical, immediate shift amount.
716
+ (rule 3 (lower (has_type (ty_vec128 ty) (ushr x (i64_from_value y))))
717
+ (let ((masked_amt u8 (mask_amt_imm ty y)))
718
+ (vec_lshr_imm ty x masked_amt)))
719
+
720
+ ;; 128-bit vector shift right logical.
721
+ (rule 4 (lower (has_type $I128 (ushr x y)))
722
+ (let ((amt Reg (amt_vr y)))
723
+ (vec_lshr_by_bit (vec_lshr_by_byte x amt) amt)))
724
+
725
+
726
+ ;;;; Rules for `sshr` ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;
727
+
728
+ ;; Shift right arithmetic, shift amount in register.
729
+ ;; For types smaller than 32-bit, the input value must be sign-extended.
730
+ (rule 0 (lower (has_type (fits_in_64 ty) (sshr x y)))
731
+ (let ((ext_reg Reg (put_in_reg_sext32 x))
732
+ (masked_amt Reg (mask_amt_reg ty (amt_reg y))))
733
+ (ashr_reg (ty_ext32 ty) ext_reg masked_amt)))
734
+
735
+ ;; Shift right arithmetic, immediate shift amount.
736
+ ;; For types smaller than 32-bit, the input value must be sign-extended.
737
+ (rule 1 (lower (has_type (fits_in_64 ty) (sshr x (i64_from_value y))))
738
+ (let ((ext_reg Reg (put_in_reg_sext32 x))
739
+ (masked_amt u8 (mask_amt_imm ty y)))
740
+ (ashr_imm (ty_ext32 ty) ext_reg masked_amt)))
741
+
742
+ ;; Vector shift right arithmetic, shift amount in register.
743
+ (rule 2 (lower (has_type (ty_vec128 ty) (sshr x y)))
744
+ (vec_ashr_reg ty x (amt_reg y)))
745
+
746
+ ;; Vector shift right arithmetic, immediate shift amount.
747
+ (rule 3 (lower (has_type (ty_vec128 ty) (sshr x (i64_from_value y))))
748
+ (let ((masked_amt u8 (mask_amt_imm ty y)))
749
+ (vec_ashr_imm ty x masked_amt)))
750
+
751
+ ;; 128-bit vector shift right arithmetic.
752
+ (rule 4 (lower (has_type $I128 (sshr x y)))
753
+ (let ((amt Reg (amt_vr y)))
754
+ (vec_ashr_by_bit (vec_ashr_by_byte x amt) amt)))
755
+
756
+
757
+ ;;;; Rules for `rotl` ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;
758
+
759
+ ;; Rotate left, shift amount in register. 32-bit or 64-bit types.
760
+ (rule 0 (lower (has_type (ty_32_or_64 ty) (rotl x y)))
761
+ (rot_reg ty x (amt_reg y)))
762
+
763
+ ;; Rotate left arithmetic, immediate shift amount. 32-bit or 64-bit types.
764
+ (rule 1 (lower (has_type (ty_32_or_64 ty) (rotl x (i64_from_value y))))
765
+ (let ((masked_amt u8 (mask_amt_imm ty y)))
766
+ (rot_imm ty x masked_amt)))
767
+
768
+ ;; Rotate left, shift amount in register. 8-bit or 16-bit types.
769
+ ;; Implemented via a pair of 32-bit shifts on the zero-extended input.
770
+ (rule 2 (lower (has_type (ty_8_or_16 ty) (rotl x y)))
771
+ (let ((ext_reg Reg (put_in_reg_zext32 x))
772
+ (ext_ty Type (ty_ext32 ty))
773
+ (pos_amt Reg (amt_reg y))
774
+ (neg_amt Reg (neg_reg $I32 pos_amt))
775
+ (masked_pos_amt Reg (mask_amt_reg ty pos_amt))
776
+ (masked_neg_amt Reg (mask_amt_reg ty neg_amt)))
777
+ (or_reg ty (lshl_reg ext_ty ext_reg masked_pos_amt)
778
+ (lshr_reg ext_ty ext_reg masked_neg_amt))))
779
+
780
+ ;; Rotate left, immediate shift amount. 8-bit or 16-bit types.
781
+ ;; Implemented via a pair of 32-bit shifts on the zero-extended input.
782
+ (rule 3 (lower (has_type (ty_8_or_16 ty) (rotl x (and (i64_from_value pos_amt)
783
+ (i64_from_negated_value neg_amt)))))
784
+ (let ((ext_reg Reg (put_in_reg_zext32 x))
785
+ (ext_ty Type (ty_ext32 ty))
786
+ (masked_pos_amt u8 (mask_amt_imm ty pos_amt))
787
+ (masked_neg_amt u8 (mask_amt_imm ty neg_amt)))
788
+ (or_reg ty (lshl_imm ext_ty ext_reg masked_pos_amt)
789
+ (lshr_imm ext_ty ext_reg masked_neg_amt))))
790
+
791
+ ;; Vector rotate left, shift amount in register.
792
+ (rule 4 (lower (has_type (ty_vec128 ty) (rotl x y)))
793
+ (vec_rot_reg ty x (amt_reg y)))
794
+
795
+ ;; Vector rotate left, immediate shift amount.
796
+ (rule 5 (lower (has_type (ty_vec128 ty) (rotl x (i64_from_value y))))
797
+ (let ((masked_amt u8 (mask_amt_imm ty y)))
798
+ (vec_rot_imm ty x masked_amt)))
799
+
800
+ ;; 128-bit full vector rotate left.
801
+ ;; Implemented via a pair of 128-bit full vector shifts.
802
+ (rule 6 (lower (has_type $I128 (rotl x y)))
803
+ (let ((x_reg Reg x)
804
+ (pos_amt Reg (amt_vr y))
805
+ (neg_amt Reg (vec_neg $I8X16 pos_amt)))
806
+ (vec_or $I128
807
+ (vec_lshl_by_bit (vec_lshl_by_byte x_reg pos_amt) pos_amt)
808
+ (vec_lshr_by_bit (vec_lshr_by_byte x_reg neg_amt) neg_amt))))
809
+
810
+
811
+ ;;;; Rules for `rotr` ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;
812
+
813
+ ;; Rotate right, shift amount in register. 32-bit or 64-bit types.
814
+ ;; Implemented as rotate left with negated rotate amount.
815
+ (rule 0 (lower (has_type (ty_32_or_64 ty) (rotr x y)))
816
+ (let ((negated_amt Reg (neg_reg $I32 (amt_reg y))))
817
+ (rot_reg ty x negated_amt)))
818
+
819
+ ;; Rotate right arithmetic, immediate shift amount. 32-bit or 64-bit types.
820
+ ;; Implemented as rotate left with negated rotate amount.
821
+ (rule 1 (lower (has_type (ty_32_or_64 ty) (rotr x (i64_from_negated_value y))))
822
+ (let ((negated_amt u8 (mask_amt_imm ty y)))
823
+ (rot_imm ty x negated_amt)))
824
+
825
+ ;; Rotate right, shift amount in register. 8-bit or 16-bit types.
826
+ ;; Implemented as rotate left with negated rotate amount.
827
+ (rule 2 (lower (has_type (ty_8_or_16 ty) (rotr x y)))
828
+ (let ((ext_reg Reg (put_in_reg_zext32 x))
829
+ (ext_ty Type (ty_ext32 ty))
830
+ (pos_amt Reg (amt_reg y))
831
+ (neg_amt Reg (neg_reg $I32 pos_amt))
832
+ (masked_pos_amt Reg (mask_amt_reg ty pos_amt))
833
+ (masked_neg_amt Reg (mask_amt_reg ty neg_amt)))
834
+ (or_reg ty (lshl_reg ext_ty ext_reg masked_neg_amt)
835
+ (lshr_reg ext_ty ext_reg masked_pos_amt))))
836
+
837
+ ;; Rotate right, immediate shift amount. 8-bit or 16-bit types.
838
+ ;; Implemented as rotate left with negated rotate amount.
839
+ (rule 3 (lower (has_type (ty_8_or_16 ty) (rotr x (and (i64_from_value pos_amt)
840
+ (i64_from_negated_value neg_amt)))))
841
+ (let ((ext_reg Reg (put_in_reg_zext32 x))
842
+ (ext_ty Type (ty_ext32 ty))
843
+ (masked_pos_amt u8 (mask_amt_imm ty pos_amt))
844
+ (masked_neg_amt u8 (mask_amt_imm ty neg_amt)))
845
+ (or_reg ty (lshl_imm ext_ty ext_reg masked_neg_amt)
846
+ (lshr_imm ext_ty ext_reg masked_pos_amt))))
847
+
848
+ ;; Vector rotate right, shift amount in register.
849
+ ;; Implemented as rotate left with negated rotate amount.
850
+ (rule 4 (lower (has_type (ty_vec128 ty) (rotr x y)))
851
+ (let ((negated_amt Reg (neg_reg $I32 (amt_reg y))))
852
+ (vec_rot_reg ty x negated_amt)))
853
+
854
+ ;; Vector rotate right, immediate shift amount.
855
+ ;; Implemented as rotate left with negated rotate amount.
856
+ (rule 5 (lower (has_type (ty_vec128 ty) (rotr x (i64_from_negated_value y))))
857
+ (let ((negated_amt u8 (mask_amt_imm ty y)))
858
+ (vec_rot_imm ty x negated_amt)))
859
+
860
+ ;; 128-bit full vector rotate right.
861
+ ;; Implemented via a pair of 128-bit full vector shifts.
862
+ (rule 6 (lower (has_type $I128 (rotr x y)))
863
+ (let ((x_reg Reg x)
864
+ (pos_amt Reg (amt_vr y))
865
+ (neg_amt Reg (vec_neg $I8X16 pos_amt)))
866
+ (vec_or $I128
867
+ (vec_lshl_by_bit (vec_lshl_by_byte x_reg neg_amt) neg_amt)
868
+ (vec_lshr_by_bit (vec_lshr_by_byte x_reg pos_amt) pos_amt))))
869
+
870
+
871
+ ;;;; Rules for `ireduce` ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;
872
+
873
+ ;; Up to 64-bit source type: Always a no-op.
874
+ (rule 1 (lower (ireduce x @ (value_type (fits_in_64 _ty))))
875
+ x)
876
+
877
+ ;; 128-bit source type: Extract the low half.
878
+ (rule (lower (ireduce x @ (value_type (vr128_ty _ty))))
879
+ (vec_extract_lane $I64X2 x 1 (zero_reg)))
880
+
881
+
882
+ ;;;; Rules for `uextend` ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;
883
+
884
+ ;; 16- or 32-bit target types.
885
+ (rule 1 (lower (has_type (gpr32_ty _ty) (uextend x)))
886
+ (put_in_reg_zext32 x))
887
+
888
+ ;; 64-bit target types.
889
+ (rule 2 (lower (has_type (gpr64_ty _ty) (uextend x)))
890
+ (put_in_reg_zext64 x))
891
+
892
+ ;; 128-bit target types.
893
+ (rule (lower (has_type $I128 (uextend x @ (value_type $I8))))
894
+ (vec_insert_lane $I8X16 (vec_imm $I128 0) x 15 (zero_reg)))
895
+ (rule (lower (has_type $I128 (uextend x @ (value_type $I16))))
896
+ (vec_insert_lane $I16X8 (vec_imm $I128 0) x 7 (zero_reg)))
897
+ (rule (lower (has_type $I128 (uextend x @ (value_type $I32))))
898
+ (vec_insert_lane $I32X4 (vec_imm $I128 0) x 3 (zero_reg)))
899
+ (rule (lower (has_type $I128 (uextend x @ (value_type $I64))))
900
+ (vec_insert_lane $I64X2 (vec_imm $I128 0) x 1 (zero_reg)))
901
+
902
+
903
+ ;;;; Rules for `sextend` ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;
904
+
905
+ ;; 16- or 32-bit target types.
906
+ (rule 1 (lower (has_type (gpr32_ty _ty) (sextend x)))
907
+ (put_in_reg_sext32 x))
908
+
909
+ ;; 64-bit target types.
910
+ (rule 2 (lower (has_type (gpr64_ty _ty) (sextend x)))
911
+ (put_in_reg_sext64 x))
912
+
913
+ ;; 128-bit target types.
914
+ (rule (lower (has_type $I128 (sextend x)))
915
+ (let ((x_ext Reg (put_in_reg_sext64 x)))
916
+ (mov_to_vec128 $I128 (ashr_imm $I64 x_ext 63) x_ext)))
917
+
918
+
919
+ ;;;; Rules for `snarrow` ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;
920
+
921
+ (rule (lower (snarrow x @ (value_type (ty_vec128 ty)) y))
922
+ (vec_pack_ssat_lane_order ty x y))
923
+
924
+
925
+ ;;;; Rules for `uunarrow` ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;
926
+
927
+ (rule (lower (uunarrow x @ (value_type (ty_vec128 ty)) y))
928
+ (vec_pack_usat_lane_order ty x y))
929
+
930
+
931
+ ;;;; Rules for `unarrow` ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;
932
+
933
+ (rule (lower (unarrow x @ (value_type (ty_vec128 ty)) y))
934
+ (let ((zero Reg (vec_imm ty 0)))
935
+ (vec_pack_usat_lane_order ty (vec_smax ty x zero) (vec_smax ty y zero))))
936
+
937
+
938
+ ;;;; Rules for `swiden_low` ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;
939
+
940
+ (rule (lower (swiden_low x @ (value_type (ty_vec128 ty))))
941
+ (vec_unpacks_low_lane_order ty x))
942
+
943
+
944
+ ;;;; Rules for `swiden_high` ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;
945
+
946
+ (rule (lower (swiden_high x @ (value_type (ty_vec128 ty))))
947
+ (vec_unpacks_high_lane_order ty x))
948
+
949
+
950
+ ;;;; Rules for `uwiden_low` ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;
951
+
952
+ (rule (lower (uwiden_low x @ (value_type (ty_vec128 ty))))
953
+ (vec_unpacku_low_lane_order ty x))
954
+
955
+
956
+ ;;;; Rules for `uwiden_high` ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;
957
+
958
+ (rule (lower (uwiden_high x @ (value_type (ty_vec128 ty))))
959
+ (vec_unpacku_high_lane_order ty x))
960
+
961
+
962
+ ;;;; Rules for `bnot` ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;
963
+
964
+ ;; z15 version using a single instruction (NOR).
965
+ (rule 2 (lower (has_type (and (mie2_enabled) (fits_in_64 ty)) (bnot x)))
966
+ (let ((rx Reg x))
967
+ (not_or_reg ty rx rx)))
968
+
969
+ ;; z14 version using XOR with -1.
970
+ (rule 1 (lower (has_type (and (mie2_disabled) (fits_in_64 ty)) (bnot x)))
971
+ (not_reg ty x))
972
+
973
+ ;; Vector version using vector NOR.
974
+ (rule (lower (has_type (vr128_ty ty) (bnot x)))
975
+ (vec_not ty x))
976
+
977
+ ;; With z15 (bnot (bxor ...)) can be a single instruction, similar to the
978
+ ;; (bxor _ (bnot _)) lowering.
979
+ (rule 3 (lower (has_type (and (mie2_enabled) (fits_in_64 ty)) (bnot (bxor x y))))
980
+ (not_xor_reg ty x y))
981
+
982
+ ;; Combine a not/xor operation of vector types into one.
983
+ (rule 4 (lower (has_type (vr128_ty ty) (bnot (bxor x y))))
984
+ (vec_not_xor ty x y))
985
+
986
+
987
+ ;;;; Rules for `band` ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;
988
+
989
+ ;; And two registers.
990
+ (rule -1 (lower (has_type (fits_in_64 ty) (band x y)))
991
+ (and_reg ty x y))
992
+
993
+ ;; And a register and an immediate.
994
+ (rule 5 (lower (has_type (fits_in_64 ty) (band x (uimm16shifted_from_inverted_value y))))
995
+ (and_uimm16shifted ty x y))
996
+ (rule 6 (lower (has_type (fits_in_64 ty) (band (uimm16shifted_from_inverted_value x) y)))
997
+ (and_uimm16shifted ty y x))
998
+ (rule 3 (lower (has_type (fits_in_64 ty) (band x (uimm32shifted_from_inverted_value y))))
999
+ (and_uimm32shifted ty x y))
1000
+ (rule 4 (lower (has_type (fits_in_64 ty) (band (uimm32shifted_from_inverted_value x) y)))
1001
+ (and_uimm32shifted ty y x))
1002
+
1003
+ ;; And a register and memory (32/64-bit types).
1004
+ (rule 1 (lower (has_type (fits_in_64 ty) (band x (sinkable_load_32_64 y))))
1005
+ (and_mem ty x (sink_load y)))
1006
+ (rule 2 (lower (has_type (fits_in_64 ty) (band (sinkable_load_32_64 x) y)))
1007
+ (and_mem ty y (sink_load x)))
1008
+
1009
+ ;; And two vector registers.
1010
+ (rule 0 (lower (has_type (vr128_ty ty) (band x y)))
1011
+ (vec_and ty x y))
1012
+
1013
+ ;; Specialized lowerings for `(band x (bnot y))` which is additionally produced
1014
+ ;; by Cranelift's `band_not` instruction that is legalized into the simpler
1015
+ ;; forms early on.
1016
+
1017
+ ;; z15 version using a single instruction.
1018
+ (rule 7 (lower (has_type (and (mie2_enabled) (fits_in_64 ty)) (band x (bnot y))))
1019
+ (and_not_reg ty x y))
1020
+ (rule 8 (lower (has_type (and (mie2_enabled) (fits_in_64 ty)) (band (bnot y) x)))
1021
+ (and_not_reg ty x y))
1022
+
1023
+ ;; And-not two vector registers.
1024
+ (rule 9 (lower (has_type (vr128_ty ty) (band x (bnot y))))
1025
+ (vec_and_not ty x y))
1026
+ (rule 10 (lower (has_type (vr128_ty ty) (band (bnot y) x)))
1027
+ (vec_and_not ty x y))
1028
+
1029
+ ;;;; Rules for `bor` ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;
1030
+
1031
+ ;; Or two registers.
1032
+ (rule -1 (lower (has_type (fits_in_64 ty) (bor x y)))
1033
+ (or_reg ty x y))
1034
+
1035
+ ;; Or a register and an immediate.
1036
+ (rule 5 (lower (has_type (fits_in_64 ty) (bor x (uimm16shifted_from_value y))))
1037
+ (or_uimm16shifted ty x y))
1038
+ (rule 6 (lower (has_type (fits_in_64 ty) (bor (uimm16shifted_from_value x) y)))
1039
+ (or_uimm16shifted ty y x))
1040
+ (rule 3 (lower (has_type (fits_in_64 ty) (bor x (uimm32shifted_from_value y))))
1041
+ (or_uimm32shifted ty x y))
1042
+ (rule 4 (lower (has_type (fits_in_64 ty) (bor (uimm32shifted_from_value x) y)))
1043
+ (or_uimm32shifted ty y x))
1044
+
1045
+ ;; Or a register and memory (32/64-bit types).
1046
+ (rule 1 (lower (has_type (fits_in_64 ty) (bor x (sinkable_load_32_64 y))))
1047
+ (or_mem ty x (sink_load y)))
1048
+ (rule 2 (lower (has_type (fits_in_64 ty) (bor (sinkable_load_32_64 x) y)))
1049
+ (or_mem ty y (sink_load x)))
1050
+
1051
+ ;; Or two vector registers.
1052
+ (rule 0 (lower (has_type (vr128_ty ty) (bor x y)))
1053
+ (vec_or ty x y))
1054
+
1055
+ ;; Specialized lowerings for `(bor x (bnot y))` which is additionally produced
1056
+ ;; by Cranelift's `bor_not` instruction that is legalized into the simpler
1057
+ ;; forms early on.
1058
+
1059
+ ;; z15 version using a single instruction.
1060
+ (rule 7 (lower (has_type (and (mie2_enabled) (fits_in_64 ty)) (bor x (bnot y))))
1061
+ (or_not_reg ty x y))
1062
+ (rule 8 (lower (has_type (and (mie2_enabled) (fits_in_64 ty)) (bor (bnot y) x)))
1063
+ (or_not_reg ty x y))
1064
+
1065
+ ;; Or-not two vector registers.
1066
+ (rule 9 (lower (has_type (vr128_ty ty) (bor x (bnot y))))
1067
+ (vec_or_not ty x y))
1068
+ (rule 10 (lower (has_type (vr128_ty ty) (bor (bnot y) x)))
1069
+ (vec_or_not ty x y))
1070
+
1071
+
1072
+ ;;;; Rules for `bxor` ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;
1073
+
1074
+ ;; Xor two registers.
1075
+ (rule -1 (lower (has_type (fits_in_64 ty) (bxor x y)))
1076
+ (xor_reg ty x y))
1077
+
1078
+ ;; Xor a register and an immediate.
1079
+ (rule 3 (lower (has_type (fits_in_64 ty) (bxor x (uimm32shifted_from_value y))))
1080
+ (xor_uimm32shifted ty x y))
1081
+ (rule 4 (lower (has_type (fits_in_64 ty) (bxor (uimm32shifted_from_value x) y)))
1082
+ (xor_uimm32shifted ty y x))
1083
+
1084
+ ;; Xor a register and memory (32/64-bit types).
1085
+ (rule 1 (lower (has_type (fits_in_64 ty) (bxor x (sinkable_load_32_64 y))))
1086
+ (xor_mem ty x (sink_load y)))
1087
+ (rule 2 (lower (has_type (fits_in_64 ty) (bxor (sinkable_load_32_64 x) y)))
1088
+ (xor_mem ty y (sink_load x)))
1089
+
1090
+ ;; Xor two vector registers.
1091
+ (rule 0 (lower (has_type (vr128_ty ty) (bxor x y)))
1092
+ (vec_xor ty x y))
1093
+
1094
+ ;; Specialized lowerings for `(bxor x (bnot y))` which is additionally produced
1095
+ ;; by Cranelift's `bxor_not` instruction that is legalized into the simpler
1096
+ ;; forms early on.
1097
+
1098
+ ;; z15 version using a single instruction.
1099
+ (rule 5 (lower (has_type (and (mie2_enabled) (fits_in_64 ty)) (bxor x (bnot y))))
1100
+ (not_xor_reg ty x y))
1101
+ (rule 6 (lower (has_type (and (mie2_enabled) (fits_in_64 ty)) (bxor (bnot y) x)))
1102
+ (not_xor_reg ty x y))
1103
+
1104
+ ;; Xor-not two vector registers.
1105
+ (rule 7 (lower (has_type (vr128_ty ty) (bxor x (bnot y))))
1106
+ (vec_not_xor ty x y))
1107
+ (rule 8 (lower (has_type (vr128_ty ty) (bxor (bnot y) x)))
1108
+ (vec_not_xor ty x y))
1109
+
1110
+
1111
+ ;;;; Rules for `bitselect` ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;
1112
+
1113
+ ;; z15 version using a NAND instruction.
1114
+ (rule 2 (lower (has_type (and (mie2_enabled) (fits_in_64 ty)) (bitselect x y z)))
1115
+ (let ((rx Reg x)
1116
+ (if_true Reg (and_reg ty y rx))
1117
+ (if_false Reg (and_not_reg ty z rx)))
1118
+ (or_reg ty if_false if_true)))
1119
+
1120
+ ;; z14 version using XOR with -1.
1121
+ (rule 1 (lower (has_type (and (mie2_disabled) (fits_in_64 ty)) (bitselect x y z)))
1122
+ (let ((rx Reg x)
1123
+ (if_true Reg (and_reg ty y rx))
1124
+ (if_false Reg (and_reg ty z (not_reg ty rx))))
1125
+ (or_reg ty if_false if_true)))
1126
+
1127
+ ;; Bitselect vector registers.
1128
+ (rule (lower (has_type (vr128_ty ty) (bitselect x y z)))
1129
+ (vec_select ty y z x))
1130
+
1131
+ ;; Special-case some float-selection instructions for min/max
1132
+ (rule 3 (lower (has_type (ty_vec128 ty) (bitselect (bitcast _ (fcmp (FloatCC.LessThan) x y)) x y)))
1133
+ (fmin_pseudo_reg ty y x))
1134
+ (rule 4 (lower (has_type (ty_vec128 ty) (bitselect (bitcast _ (fcmp (FloatCC.LessThan) y x)) x y)))
1135
+ (fmax_pseudo_reg ty y x))
1136
+
1137
+
1138
+
1139
+ ;;;; Rules for `bmask` ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;
1140
+
1141
+ (rule (lower (has_type ty (bmask x)))
1142
+ (lower_bool_to_mask ty (value_nonzero x)))
1143
+
1144
+
1145
+ ;;;; Rules for `bitrev` ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;
1146
+
1147
+ (rule (lower (has_type ty (bitrev x)))
1148
+ (bitrev_bytes ty
1149
+ (bitrev_bits 4 0xf0f0_f0f0_f0f0_f0f0 ty
1150
+ (bitrev_bits 2 0xcccc_cccc_cccc_cccc ty
1151
+ (bitrev_bits 1 0xaaaa_aaaa_aaaa_aaaa ty x)))))
1152
+
1153
+ (decl bitrev_bits (u8 u64 Type Reg) Reg)
1154
+ (rule 1 (bitrev_bits size bitmask (fits_in_64 ty) x)
1155
+ (let ((mask Reg (imm ty bitmask))
1156
+ (xh Reg (lshl_imm (ty_ext32 ty) x size))
1157
+ (xl Reg (lshr_imm (ty_ext32 ty) x size))
1158
+ (xh_masked Reg (and_reg ty xh mask))
1159
+ (xl_masked Reg (and_reg ty xl (not_reg ty mask))))
1160
+ (or_reg ty xh_masked xl_masked)))
1161
+
1162
+ (rule (bitrev_bits size bitmask (vr128_ty ty) x)
1163
+ (let ((mask Reg (vec_imm_splat $I64X2 bitmask))
1164
+ (size_reg Reg (vec_imm_splat $I8X16 (u8_as_u64 size)))
1165
+ (xh Reg (vec_lshl_by_bit x size_reg))
1166
+ (xl Reg (vec_lshr_by_bit x size_reg)))
1167
+ (vec_select ty xh xl mask)))
1168
+
1169
+ (decl bitrev_bytes (Type Reg) Reg)
1170
+ (rule (bitrev_bytes $I8 x) x)
1171
+ (rule (bitrev_bytes $I16 x) (lshr_imm $I32 (bswap_reg $I32 x) 16))
1172
+ (rule (bitrev_bytes $I32 x) (bswap_reg $I32 x))
1173
+ (rule (bitrev_bytes $I64 x) (bswap_reg $I64 x))
1174
+ (rule (bitrev_bytes $I128 x)
1175
+ (vec_permute $I128 x x
1176
+ (vec_imm $I8X16 (imm8x16 15 14 13 12 11 10 9 8
1177
+ 7 6 5 4 3 2 1 0))))
1178
+
1179
+
1180
+ ;;;; Rules for `bswap` ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;
1181
+
1182
+ (rule (lower (has_type ty (bswap x)))
1183
+ (bitrev_bytes ty x))
1184
+
1185
+ ;;;; Rules for `clz` ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;
1186
+
1187
+ ;; The FLOGR hardware instruction always operates on the full 64-bit register.
1188
+ ;; We can zero-extend smaller types, but then we have to compensate for the
1189
+ ;; additional leading zero bits the instruction will actually see.
1190
+ (decl clz_offset (Type Reg) Reg)
1191
+ (rule (clz_offset $I8 x) (add_simm16 $I8 x -56))
1192
+ (rule (clz_offset $I16 x) (add_simm16 $I16 x -48))
1193
+ (rule (clz_offset $I32 x) (add_simm16 $I32 x -32))
1194
+ (rule (clz_offset $I64 x) x)
1195
+
1196
+ ;; Count leading zeros, via FLOGR on an input zero-extended to 64 bits,
1197
+ ;; with the result compensated for the extra bits.
1198
+ (rule 1 (lower (has_type (fits_in_64 ty) (clz x)))
1199
+ (let ((ext_reg Reg (put_in_reg_zext64 x))
1200
+ ;; Ask for a value of 64 in the all-zero 64-bit input case.
1201
+ ;; After compensation this will match the expected semantics.
1202
+ (clz Reg (clz_reg 64 ext_reg)))
1203
+ (clz_offset ty clz)))
1204
+
1205
+ ;; Count leading zeros, 128-bit full vector.
1206
+ (rule (lower (has_type $I128 (clz x)))
1207
+ (let ((clz_vec Reg (vec_clz $I64X2 x))
1208
+ (zero Reg (vec_imm $I64X2 0))
1209
+ (clz_hi Reg (vec_permute_dw_imm $I64X2 zero 0 clz_vec 0))
1210
+ (clz_lo Reg (vec_permute_dw_imm $I64X2 zero 0 clz_vec 1))
1211
+ (clz_sum Reg (vec_add $I64X2 clz_hi clz_lo))
1212
+ (mask Reg (vec_cmpeq $I64X2 clz_hi (vec_imm_splat $I64X2 64))))
1213
+ (vec_select $I128 clz_sum clz_hi mask)))
1214
+
1215
+
1216
+ ;;;; Rules for `cls` ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;
1217
+
1218
+ ;; The result of cls is not supposed to count the sign bit itself, just
1219
+ ;; additional copies of it. Therefore, when computing cls in terms of clz,
1220
+ ;; we need to subtract one. Fold this into the offset computation.
1221
+ (decl cls_offset (Type Reg) Reg)
1222
+ (rule (cls_offset $I8 x) (add_simm16 $I8 x -57))
1223
+ (rule (cls_offset $I16 x) (add_simm16 $I16 x -49))
1224
+ (rule (cls_offset $I32 x) (add_simm16 $I32 x -33))
1225
+ (rule (cls_offset $I64 x) (add_simm16 $I64 x -1))
1226
+
1227
+ ;; Count leading sign-bit copies. We don't have any instruction for that,
1228
+ ;; so we instead count the leading zeros after inverting the input if negative,
1229
+ ;; i.e. computing
1230
+ ;; cls(x) == clz(x ^ (x >> 63)) - 1
1231
+ ;; where x is the sign-extended input.
1232
+ (rule 1 (lower (has_type (fits_in_64 ty) (cls x)))
1233
+ (let ((ext_reg Reg (put_in_reg_sext64 x))
1234
+ (signbit_copies Reg (ashr_imm $I64 ext_reg 63))
1235
+ (inv_reg Reg (xor_reg $I64 ext_reg signbit_copies))
1236
+ (clz Reg (clz_reg 64 inv_reg)))
1237
+ (cls_offset ty clz)))
1238
+
1239
+ ;; Count leading sign-bit copies, 128-bit full vector.
1240
+ (rule (lower (has_type $I128 (cls x)))
1241
+ (let ((x_reg Reg x)
1242
+ (ones Reg (vec_imm_splat $I8X16 255))
1243
+ (signbit_copies Reg (vec_ashr_by_bit (vec_ashr_by_byte x_reg ones) ones))
1244
+ (inv_reg Reg (vec_xor $I128 x_reg signbit_copies))
1245
+ (clz_vec Reg (vec_clz $I64X2 inv_reg))
1246
+ (zero Reg (vec_imm $I64X2 0))
1247
+ (clz_hi Reg (vec_permute_dw_imm $I64X2 zero 0 clz_vec 0))
1248
+ (clz_lo Reg (vec_permute_dw_imm $I64X2 zero 0 clz_vec 1))
1249
+ (clz_sum Reg (vec_add $I64X2 clz_hi clz_lo))
1250
+ (mask Reg (vec_cmpeq $I64X2 clz_hi (vec_imm_splat $I64X2 64))))
1251
+ (vec_add $I128 (vec_select $I128 clz_sum clz_hi mask) ones)))
1252
+
1253
+
1254
+ ;;;; Rules for `ctz` ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;
1255
+
1256
+ ;; To count trailing zeros, we find the last bit set in the input via (x & -x),
1257
+ ;; count the leading zeros of that value, and subtract from 63:
1258
+ ;;
1259
+ ;; ctz(x) == 63 - clz(x & -x)
1260
+ ;;
1261
+ ;; This works for all cases except a zero input, where the above formula would
1262
+ ;; return -1, but we are expected to return the type size. The compensation
1263
+ ;; for this case is handled differently for 64-bit types vs. smaller types.
1264
+
1265
+ ;; For smaller types, we simply ensure that the extended 64-bit input is
1266
+ ;; never zero by setting a "guard bit" in the position corresponding to
1267
+ ;; the input type size. This way the 64-bit algorithm above will handle
1268
+ ;; that case correctly automatically.
1269
+ (rule 2 (lower (has_type (gpr32_ty ty) (ctz x)))
1270
+ (let ((rx Reg (or_uimm16shifted $I64 x (ctz_guardbit ty)))
1271
+ (lastbit Reg (and_reg $I64 rx (neg_reg $I64 rx)))
1272
+ (clz Reg (clz_reg 64 lastbit)))
1273
+ (sub_reg ty (imm ty 63) clz)))
1274
+
1275
+ (decl ctz_guardbit (Type) UImm16Shifted)
1276
+ (rule (ctz_guardbit $I8) (uimm16shifted 256 0))
1277
+ (rule (ctz_guardbit $I16) (uimm16shifted 1 16))
1278
+ (rule (ctz_guardbit $I32) (uimm16shifted 1 32))
1279
+
1280
+ ;; For 64-bit types, the FLOGR instruction will indicate the zero input case
1281
+ ;; via its condition code. We check for that and replace the instruction
1282
+ ;; result with the value -1 via a conditional move, which will then lead to
1283
+ ;; the correct result after the final subtraction from 63.
1284
+ (rule 1 (lower (has_type (gpr64_ty _ty) (ctz x)))
1285
+ (let ((rx Reg x)
1286
+ (lastbit Reg (and_reg $I64 rx (neg_reg $I64 rx)))
1287
+ (clz Reg (clz_reg -1 lastbit)))
1288
+ (sub_reg $I64 (imm $I64 63) clz)))
1289
+
1290
+ ;; Count trailing zeros, 128-bit full vector.
1291
+ (rule 0 (lower (has_type $I128 (ctz x)))
1292
+ (let ((ctz_vec Reg (vec_ctz $I64X2 x))
1293
+ (zero Reg (vec_imm $I64X2 0))
1294
+ (ctz_hi Reg (vec_permute_dw_imm $I64X2 zero 0 ctz_vec 0))
1295
+ (ctz_lo Reg (vec_permute_dw_imm $I64X2 zero 0 ctz_vec 1))
1296
+ (ctz_sum Reg (vec_add $I64X2 ctz_hi ctz_lo))
1297
+ (mask Reg (vec_cmpeq $I64X2 ctz_lo (vec_imm_splat $I64X2 64))))
1298
+ (vec_select $I128 ctz_sum ctz_lo mask)))
1299
+
1300
+
1301
+ ;;;; Rules for `popcnt` ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;
1302
+
1303
+ ;; Population count for 8-bit types is supported by the POPCNT instruction.
1304
+ (rule (lower (has_type $I8 (popcnt x)))
1305
+ (popcnt_byte x))
1306
+
1307
+ ;; On z15, the POPCNT instruction has a variant to compute a full 64-bit
1308
+ ;; population count, which we also use for 16- and 32-bit types.
1309
+ (rule -1 (lower (has_type (and (mie2_enabled) (fits_in_64 ty)) (popcnt x)))
1310
+ (popcnt_reg (put_in_reg_zext64 x)))
1311
+
1312
+ ;; On z14, we use the regular POPCNT, which computes the population count
1313
+ ;; of each input byte separately, so we need to accumulate those partial
1314
+ ;; results via a series of log2(type size in bytes) - 1 additions. We
1315
+ ;; accumulate in the high byte, so that a final right shift will zero out
1316
+ ;; any unrelated bits to give a clean result. (This does not work with
1317
+ ;; $I16, where we instead accumulate in the low byte and clear high bits
1318
+ ;; via an explicit and operation.)
1319
+
1320
+ (rule (lower (has_type (and (mie2_disabled) $I16) (popcnt x)))
1321
+ (let ((cnt2 Reg (popcnt_byte x))
1322
+ (cnt1 Reg (add_reg $I32 cnt2 (lshr_imm $I32 cnt2 8))))
1323
+ (and_uimm16shifted $I32 cnt1 (uimm16shifted 255 0))))
1324
+
1325
+ (rule (lower (has_type (and (mie2_disabled) $I32) (popcnt x)))
1326
+ (let ((cnt4 Reg (popcnt_byte x))
1327
+ (cnt2 Reg (add_reg $I32 cnt4 (lshl_imm $I32 cnt4 16)))
1328
+ (cnt1 Reg (add_reg $I32 cnt2 (lshl_imm $I32 cnt2 8))))
1329
+ (lshr_imm $I32 cnt1 24)))
1330
+
1331
+ (rule (lower (has_type (and (mie2_disabled) $I64) (popcnt x)))
1332
+ (let ((cnt8 Reg (popcnt_byte x))
1333
+ (cnt4 Reg (add_reg $I64 cnt8 (lshl_imm $I64 cnt8 32)))
1334
+ (cnt2 Reg (add_reg $I64 cnt4 (lshl_imm $I64 cnt4 16)))
1335
+ (cnt1 Reg (add_reg $I64 cnt2 (lshl_imm $I64 cnt2 8))))
1336
+ (lshr_imm $I64 cnt1 56)))
1337
+
1338
+ ;; Population count for vector types.
1339
+ (rule 1 (lower (has_type (ty_vec128 ty) (popcnt x)))
1340
+ (vec_popcnt ty x))
1341
+
1342
+ ;; Population count, 128-bit full vector.
1343
+ (rule (lower (has_type $I128 (popcnt x)))
1344
+ (let ((popcnt_vec Reg (vec_popcnt $I64X2 x))
1345
+ (zero Reg (vec_imm $I64X2 0))
1346
+ (popcnt_hi Reg (vec_permute_dw_imm $I64X2 zero 0 popcnt_vec 0))
1347
+ (popcnt_lo Reg (vec_permute_dw_imm $I64X2 zero 0 popcnt_vec 1)))
1348
+ (vec_add $I64X2 popcnt_hi popcnt_lo)))
1349
+
1350
+
1351
+ ;;;; Rules for `fadd` ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;
1352
+
1353
+ ;; Add two registers.
1354
+ (rule (lower (has_type ty (fadd x y)))
1355
+ (fadd_reg ty x y))
1356
+
1357
+
1358
+ ;;;; Rules for `fsub` ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;
1359
+
1360
+ ;; Subtract two registers.
1361
+ (rule (lower (has_type ty (fsub x y)))
1362
+ (fsub_reg ty x y))
1363
+
1364
+
1365
+ ;;;; Rules for `fmul` ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;
1366
+
1367
+ ;; Multiply two registers.
1368
+ (rule (lower (has_type ty (fmul x y)))
1369
+ (fmul_reg ty x y))
1370
+
1371
+
1372
+ ;;;; Rules for `fdiv` ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;
1373
+
1374
+ ;; Divide two registers.
1375
+ (rule (lower (has_type ty (fdiv x y)))
1376
+ (fdiv_reg ty x y))
1377
+
1378
+
1379
+ ;;;; Rules for `fmin` ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;
1380
+
1381
+ ;; Minimum of two registers.
1382
+ (rule (lower (has_type ty (fmin x y)))
1383
+ (fmin_reg ty x y))
1384
+
1385
+
1386
+ ;;;; Rules for `fmax` ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;
1387
+
1388
+ ;; Maximum of two registers.
1389
+ (rule (lower (has_type ty (fmax x y)))
1390
+ (fmax_reg ty x y))
1391
+
1392
+
1393
+ ;;;; Rules for `fcopysign` ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;
1394
+
1395
+ ;; Copysign of two registers.
1396
+ (rule (lower (has_type $F32 (fcopysign x y)))
1397
+ (vec_select $F32 x y (imm $F32 2147483647)))
1398
+ (rule (lower (has_type $F64 (fcopysign x y)))
1399
+ (vec_select $F64 x y (imm $F64 9223372036854775807)))
1400
+ (rule (lower (has_type $F32X4 (fcopysign x y)))
1401
+ (vec_select $F32X4 x y (vec_imm_bit_mask $F32X4 1 31)))
1402
+ (rule (lower (has_type $F64X2 (fcopysign x y)))
1403
+ (vec_select $F64X2 x y (vec_imm_bit_mask $F64X2 1 63)))
1404
+
1405
+
1406
+ ;;;; Rules for `fma` ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;
1407
+
1408
+ ;; Multiply-and-add of three registers.
1409
+ (rule (lower (has_type ty (fma x y z)))
1410
+ (fma_reg ty x y z))
1411
+
1412
+
1413
+ ;;;; Rules for `sqrt` ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;
1414
+
1415
+ ;; Square root of a register.
1416
+ (rule (lower (has_type ty (sqrt x)))
1417
+ (sqrt_reg ty x))
1418
+
1419
+
1420
+ ;;;; Rules for `fneg` ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;
1421
+
1422
+ ;; Negated value of a register.
1423
+ (rule (lower (has_type ty (fneg x)))
1424
+ (fneg_reg ty x))
1425
+
1426
+
1427
+ ;;;; Rules for `fabs` ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;
1428
+
1429
+ ;; Absolute value of a register.
1430
+ (rule (lower (has_type ty (fabs x)))
1431
+ (fabs_reg ty x))
1432
+
1433
+
1434
+ ;;;; Rules for `ceil` ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;
1435
+
1436
+ ;; Round value in a register towards positive infinity.
1437
+ (rule (lower (has_type ty (ceil x)))
1438
+ (ceil_reg ty x))
1439
+
1440
+
1441
+ ;;;; Rules for `floor` ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;
1442
+
1443
+ ;; Round value in a register towards negative infinity.
1444
+ (rule (lower (has_type ty (floor x)))
1445
+ (floor_reg ty x))
1446
+
1447
+
1448
+ ;;;; Rules for `trunc` ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;
1449
+
1450
+ ;; Round value in a register towards zero.
1451
+ (rule (lower (has_type ty (trunc x)))
1452
+ (trunc_reg ty x))
1453
+
1454
+
1455
+ ;;;; Rules for `nearest` ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;
1456
+
1457
+ ;; Round value in a register towards nearest.
1458
+ (rule (lower (has_type ty (nearest x)))
1459
+ (nearest_reg ty x))
1460
+
1461
+
1462
+ ;;;; Rules for `fpromote` ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;
1463
+
1464
+ ;; Promote a register.
1465
+ (rule (lower (has_type (fits_in_64 dst_ty) (fpromote x @ (value_type src_ty))))
1466
+ (fpromote_reg dst_ty src_ty x))
1467
+
1468
+
1469
+ ;;;; Rules for `fvpromote_low` ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;
1470
+
1471
+ ;; Promote a register.
1472
+ (rule (lower (has_type $F64X2 (fvpromote_low x @ (value_type $F32X4))))
1473
+ (fpromote_reg $F64X2 $F32X4 (vec_merge_low_lane_order $I32X4 x x)))
1474
+
1475
+
1476
+ ;;;; Rules for `fdemote` ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;
1477
+
1478
+ ;; Demote a register.
1479
+ (rule (lower (has_type (fits_in_64 dst_ty) (fdemote x @ (value_type src_ty))))
1480
+ (fdemote_reg dst_ty src_ty (FpuRoundMode.Current) x))
1481
+
1482
+
1483
+ ;;;; Rules for `fvdemote` ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;
1484
+
1485
+ ;; Demote a register.
1486
+ (rule (lower (has_type $F32X4 (fvdemote x @ (value_type $F64X2))))
1487
+ (let ((dst Reg (fdemote_reg $F32X4 $F64X2 (FpuRoundMode.Current) x)))
1488
+ (vec_pack_lane_order $I64X2 (vec_lshr_imm $I64X2 dst 32)
1489
+ (vec_imm $I64X2 0))))
1490
+
1491
+
1492
+ ;;;; Rules for `fcvt_from_uint` ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;
1493
+
1494
+ ;; Convert a 32-bit or smaller unsigned integer to $F32 (z15 instruction).
1495
+ (rule 1 (lower (has_type $F32
1496
+ (fcvt_from_uint x @ (value_type (and (vxrs_ext2_enabled) (fits_in_32 ty))))))
1497
+ (fcvt_from_uint_reg $F32 (FpuRoundMode.ToNearestTiesToEven)
1498
+ (put_in_reg_zext32 x)))
1499
+
1500
+ ;; Convert a 64-bit or smaller unsigned integer to $F32, via an intermediate $F64.
1501
+ (rule (lower (has_type $F32 (fcvt_from_uint x @ (value_type (fits_in_64 ty)))))
1502
+ (fdemote_reg $F32 $F64 (FpuRoundMode.ToNearestTiesToEven)
1503
+ (fcvt_from_uint_reg $F64 (FpuRoundMode.ShorterPrecision)
1504
+ (put_in_reg_zext64 x))))
1505
+
1506
+ ;; Convert a 64-bit or smaller unsigned integer to $F64.
1507
+ (rule (lower (has_type $F64 (fcvt_from_uint x @ (value_type (fits_in_64 ty)))))
1508
+ (fcvt_from_uint_reg $F64 (FpuRoundMode.ToNearestTiesToEven)
1509
+ (put_in_reg_zext64 x)))
1510
+
1511
+ ;; Convert $I32X4 to $F32X4 (z15 instruction).
1512
+ (rule 1 (lower (has_type (and (vxrs_ext2_enabled) $F32X4)
1513
+ (fcvt_from_uint x @ (value_type $I32X4))))
1514
+ (fcvt_from_uint_reg $F32X4 (FpuRoundMode.ToNearestTiesToEven) x))
1515
+
1516
+ ;; Convert $I32X4 to $F32X4 (via two $F64X2 on z14).
1517
+ (rule (lower (has_type (and (vxrs_ext2_disabled) $F32X4)
1518
+ (fcvt_from_uint x @ (value_type $I32X4))))
1519
+ (vec_permute $F32X4
1520
+ (fdemote_reg $F32X4 $F64X2 (FpuRoundMode.ToNearestTiesToEven)
1521
+ (fcvt_from_uint_reg $F64X2 (FpuRoundMode.ShorterPrecision)
1522
+ (vec_unpacku_high $I32X4 x)))
1523
+ (fdemote_reg $F32X4 $F64X2 (FpuRoundMode.ToNearestTiesToEven)
1524
+ (fcvt_from_uint_reg $F64X2 (FpuRoundMode.ShorterPrecision)
1525
+ (vec_unpacku_low $I32X4 x)))
1526
+ (vec_imm $I8X16 (imm8x16 0 1 2 3 8 9 10 11 16 17 18 19 24 25 26 27))))
1527
+
1528
+ ;; Convert $I64X2 to $F64X2.
1529
+ (rule (lower (has_type $F64X2 (fcvt_from_uint x @ (value_type $I64X2))))
1530
+ (fcvt_from_uint_reg $F64X2 (FpuRoundMode.ToNearestTiesToEven) x))
1531
+
1532
+
1533
+ ;;;; Rules for `fcvt_from_sint` ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;
1534
+
1535
+ ;; Convert a 32-bit or smaller signed integer to $F32 (z15 instruction).
1536
+ (rule 1 (lower (has_type $F32
1537
+ (fcvt_from_sint x @ (value_type (and (vxrs_ext2_enabled) (fits_in_32 ty))))))
1538
+ (fcvt_from_sint_reg $F32 (FpuRoundMode.ToNearestTiesToEven)
1539
+ (put_in_reg_sext32 x)))
1540
+
1541
+ ;; Convert a 64-bit or smaller signed integer to $F32, via an intermediate $F64.
1542
+ (rule (lower (has_type $F32 (fcvt_from_sint x @ (value_type (fits_in_64 ty)))))
1543
+ (fdemote_reg $F32 $F64 (FpuRoundMode.ToNearestTiesToEven)
1544
+ (fcvt_from_sint_reg $F64 (FpuRoundMode.ShorterPrecision)
1545
+ (put_in_reg_sext64 x))))
1546
+
1547
+ ;; Convert a 64-bit or smaller signed integer to $F64.
1548
+ (rule (lower (has_type $F64 (fcvt_from_sint x @ (value_type (fits_in_64 ty)))))
1549
+ (fcvt_from_sint_reg $F64 (FpuRoundMode.ToNearestTiesToEven)
1550
+ (put_in_reg_sext64 x)))
1551
+
1552
+ ;; Convert $I32X4 to $F32X4 (z15 instruction).
1553
+ (rule 1 (lower (has_type (and (vxrs_ext2_enabled) $F32X4)
1554
+ (fcvt_from_sint x @ (value_type $I32X4))))
1555
+ (fcvt_from_sint_reg $F32X4 (FpuRoundMode.ToNearestTiesToEven) x))
1556
+
1557
+ ;; Convert $I32X4 to $F32X4 (via two $F64X2 on z14).
1558
+ (rule (lower (has_type (and (vxrs_ext2_disabled) $F32X4)
1559
+ (fcvt_from_sint x @ (value_type $I32X4))))
1560
+ (vec_permute $F32X4
1561
+ (fdemote_reg $F32X4 $F64X2 (FpuRoundMode.ToNearestTiesToEven)
1562
+ (fcvt_from_sint_reg $F64X2 (FpuRoundMode.ShorterPrecision)
1563
+ (vec_unpacks_high $I32X4 x)))
1564
+ (fdemote_reg $F32X4 $F64X2 (FpuRoundMode.ToNearestTiesToEven)
1565
+ (fcvt_from_sint_reg $F64X2 (FpuRoundMode.ShorterPrecision)
1566
+ (vec_unpacks_low $I32X4 x)))
1567
+ (vec_imm $I8X16 (imm8x16 0 1 2 3 8 9 10 11 16 17 18 19 24 25 26 27))))
1568
+
1569
+ ;; Convert $I64X2 to $F64X2.
1570
+ (rule (lower (has_type $F64X2 (fcvt_from_sint x @ (value_type $I64X2))))
1571
+ (fcvt_from_sint_reg $F64X2 (FpuRoundMode.ToNearestTiesToEven) x))
1572
+
1573
+
1574
+ ;;;; Rules for `fcvt_to_uint` ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;
1575
+
1576
+ ;; Convert a scalar floating-point value in a register to an unsigned integer.
1577
+ ;; Traps if the input cannot be represented in the output type.
1578
+ (rule (lower (has_type (fits_in_64 dst_ty)
1579
+ (fcvt_to_uint x @ (value_type src_ty))))
1580
+ (let ((src Reg (put_in_reg x))
1581
+ ;; First, check whether the input is a NaN, and trap if so.
1582
+ (_ Reg (trap_if (fcmp_reg src_ty src src)
1583
+ (floatcc_as_cond (FloatCC.Unordered))
1584
+ (trap_code_bad_conversion_to_integer)))
1585
+ ;; Now check whether the input is out of range for the target type.
1586
+ (_ Reg (trap_if (fcmp_reg src_ty src (fcvt_to_uint_ub src_ty dst_ty))
1587
+ (floatcc_as_cond (FloatCC.GreaterThanOrEqual))
1588
+ (trap_code_integer_overflow)))
1589
+ (_ Reg (trap_if (fcmp_reg src_ty src (fcvt_to_uint_lb src_ty))
1590
+ (floatcc_as_cond (FloatCC.LessThanOrEqual))
1591
+ (trap_code_integer_overflow)))
1592
+ ;; Perform the conversion using the larger type size.
1593
+ (flt_ty Type (fcvt_flt_ty dst_ty src_ty))
1594
+ (src_ext Reg (fpromote_reg flt_ty src_ty src)))
1595
+ (fcvt_to_uint_reg flt_ty (FpuRoundMode.ToZero) src_ext)))
1596
+
1597
+
1598
+ ;;;; Rules for `fcvt_to_sint` ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;
1599
+
1600
+ ;; Convert a scalar floating-point value in a register to a signed integer.
1601
+ ;; Traps if the input cannot be represented in the output type.
1602
+ (rule (lower (has_type (fits_in_64 dst_ty)
1603
+ (fcvt_to_sint x @ (value_type src_ty))))
1604
+ (let ((src Reg (put_in_reg x))
1605
+ ;; First, check whether the input is a NaN, and trap if so.
1606
+ (_ Reg (trap_if (fcmp_reg src_ty src src)
1607
+ (floatcc_as_cond (FloatCC.Unordered))
1608
+ (trap_code_bad_conversion_to_integer)))
1609
+ ;; Now check whether the input is out of range for the target type.
1610
+ (_ Reg (trap_if (fcmp_reg src_ty src (fcvt_to_sint_ub src_ty dst_ty))
1611
+ (floatcc_as_cond (FloatCC.GreaterThanOrEqual))
1612
+ (trap_code_integer_overflow)))
1613
+ (_ Reg (trap_if (fcmp_reg src_ty src (fcvt_to_sint_lb src_ty dst_ty))
1614
+ (floatcc_as_cond (FloatCC.LessThanOrEqual))
1615
+ (trap_code_integer_overflow)))
1616
+ ;; Perform the conversion using the larger type size.
1617
+ (flt_ty Type (fcvt_flt_ty dst_ty src_ty))
1618
+ (src_ext Reg (fpromote_reg flt_ty src_ty src)))
1619
+ ;; Perform the conversion.
1620
+ (fcvt_to_sint_reg flt_ty (FpuRoundMode.ToZero) src_ext)))
1621
+
1622
+
1623
+ ;;;; Rules for `fcvt_to_uint_sat` ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;
1624
+
1625
+ ;; Convert a scalar floating-point value in a register to an unsigned integer.
1626
+ (rule -1 (lower (has_type (fits_in_64 dst_ty)
1627
+ (fcvt_to_uint_sat x @ (value_type src_ty))))
1628
+ (let ((src Reg (put_in_reg x))
1629
+ ;; Perform the conversion using the larger type size.
1630
+ (flt_ty Type (fcvt_flt_ty dst_ty src_ty))
1631
+ (int_ty Type (fcvt_int_ty dst_ty src_ty))
1632
+ (src_ext Reg (fpromote_reg flt_ty src_ty src))
1633
+ (dst Reg (fcvt_to_uint_reg flt_ty (FpuRoundMode.ToZero) src_ext)))
1634
+ ;; Clamp the output to the destination type bounds.
1635
+ (uint_sat_reg dst_ty int_ty dst)))
1636
+
1637
+ ;; Convert $F32X4 to $I32X4 (z15 instruction).
1638
+ (rule 1 (lower (has_type (and (vxrs_ext2_enabled) $I32X4)
1639
+ (fcvt_to_uint_sat x @ (value_type $F32X4))))
1640
+ (fcvt_to_uint_reg $F32X4 (FpuRoundMode.ToZero) x))
1641
+
1642
+ ;; Convert $F32X4 to $I32X4 (via two $F64X2 on z14).
1643
+ (rule (lower (has_type (and (vxrs_ext2_disabled) $I32X4)
1644
+ (fcvt_to_uint_sat x @ (value_type $F32X4))))
1645
+ (vec_pack_usat $I64X2
1646
+ (fcvt_to_uint_reg $F64X2 (FpuRoundMode.ToZero)
1647
+ (fpromote_reg $F64X2 $F32X4 (vec_merge_high $I32X4 x x)))
1648
+ (fcvt_to_uint_reg $F64X2 (FpuRoundMode.ToZero)
1649
+ (fpromote_reg $F64X2 $F32X4 (vec_merge_low $I32X4 x x)))))
1650
+
1651
+ ;; Convert $F64X2 to $I64X2.
1652
+ (rule (lower (has_type $I64X2 (fcvt_to_uint_sat x @ (value_type $F64X2))))
1653
+ (fcvt_to_uint_reg $F64X2 (FpuRoundMode.ToZero) x))
1654
+
1655
+
1656
+ ;;;; Rules for `fcvt_to_sint_sat` ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;
1657
+
1658
+ ;; Convert a scalar floating-point value in a register to a signed integer.
1659
+ (rule -1 (lower (has_type (fits_in_64 dst_ty)
1660
+ (fcvt_to_sint_sat x @ (value_type src_ty))))
1661
+ (let ((src Reg (put_in_reg x))
1662
+ ;; Perform the conversion using the larger type size.
1663
+ (flt_ty Type (fcvt_flt_ty dst_ty src_ty))
1664
+ (int_ty Type (fcvt_int_ty dst_ty src_ty))
1665
+ (src_ext Reg (fpromote_reg flt_ty src_ty src))
1666
+ (dst Reg (fcvt_to_sint_reg flt_ty (FpuRoundMode.ToZero) src_ext))
1667
+ ;; In most special cases, the Z instruction already yields the
1668
+ ;; result expected by Cranelift semantics. The only exception
1669
+ ;; it the case where the input was a NaN. We explicitly check
1670
+ ;; for that and force the output to 0 in that case.
1671
+ (sat Reg (with_flags_reg (fcmp_reg src_ty src src)
1672
+ (cmov_imm int_ty
1673
+ (floatcc_as_cond (FloatCC.Unordered)) 0 dst))))
1674
+ ;; Clamp the output to the destination type bounds.
1675
+ (sint_sat_reg dst_ty int_ty sat)))
1676
+
1677
+ ;; Convert $F32X4 to $I32X4 (z15 instruction).
1678
+ (rule 1 (lower (has_type (and (vxrs_ext2_enabled) $I32X4)
1679
+ (fcvt_to_sint_sat src @ (value_type $F32X4))))
1680
+ ;; See above for why we need to handle NaNs specially.
1681
+ (vec_select $I32X4
1682
+ (fcvt_to_sint_reg $F32X4 (FpuRoundMode.ToZero) src)
1683
+ (vec_imm $I32X4 0) (vec_fcmpeq $F32X4 src src)))
1684
+
1685
+ ;; Convert $F32X4 to $I32X4 (via two $F64X2 on z14).
1686
+ (rule (lower (has_type (and (vxrs_ext2_disabled) $I32X4)
1687
+ (fcvt_to_sint_sat src @ (value_type $F32X4))))
1688
+ ;; See above for why we need to handle NaNs specially.
1689
+ (vec_select $I32X4
1690
+ (vec_pack_ssat $I64X2
1691
+ (fcvt_to_sint_reg $F64X2 (FpuRoundMode.ToZero)
1692
+ (fpromote_reg $F64X2 $F32X4 (vec_merge_high $I32X4 src src)))
1693
+ (fcvt_to_sint_reg $F64X2 (FpuRoundMode.ToZero)
1694
+ (fpromote_reg $F64X2 $F32X4 (vec_merge_low $I32X4 src src))))
1695
+ (vec_imm $I32X4 0) (vec_fcmpeq $F32X4 src src)))
1696
+
1697
+ ;; Convert $F64X2 to $I64X2.
1698
+ (rule (lower (has_type $I64X2 (fcvt_to_sint_sat src @ (value_type $F64X2))))
1699
+ ;; See above for why we need to handle NaNs specially.
1700
+ (vec_select $I64X2
1701
+ (fcvt_to_sint_reg $F64X2 (FpuRoundMode.ToZero) src)
1702
+ (vec_imm $I64X2 0) (vec_fcmpeq $F64X2 src src)))
1703
+
1704
+
1705
+ ;;;; Rules for `bitcast` ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;
1706
+
1707
+ ;; Reinterpret a 64-bit integer value as floating-point.
1708
+ (rule (lower (has_type $F64 (bitcast _ x @ (value_type $I64))))
1709
+ (vec_insert_lane_undef $F64X2 x 0 (zero_reg)))
1710
+
1711
+ ;; Reinterpret a 64-bit floating-point value as integer.
1712
+ (rule (lower (has_type $I64 (bitcast _ x @ (value_type $F64))))
1713
+ (vec_extract_lane $F64X2 x 0 (zero_reg)))
1714
+
1715
+ ;; Reinterpret a 32-bit integer value as floating-point.
1716
+ (rule (lower (has_type $F32 (bitcast _ x @ (value_type $I32))))
1717
+ (vec_insert_lane_undef $F32X4 x 0 (zero_reg)))
1718
+
1719
+ ;; Reinterpret a 32-bit floating-point value as integer.
1720
+ (rule (lower (has_type $I32 (bitcast _ x @ (value_type $F32))))
1721
+ (vec_extract_lane $F32X4 x 0 (zero_reg)))
1722
+
1723
+ ;; Bitcast between types residing in GPRs is a no-op.
1724
+ (rule 1 (lower (has_type (gpr32_ty _)
1725
+ (bitcast _ x @ (value_type (gpr32_ty _)))))
1726
+ x)
1727
+ (rule 2 (lower (has_type (gpr64_ty _)
1728
+ (bitcast _ x @ (value_type (gpr64_ty _)))))
1729
+ x)
1730
+
1731
+ ;; Bitcast between types residing in FPRs is a no-op.
1732
+ (rule 3 (lower (has_type (ty_scalar_float _)
1733
+ (bitcast _ x @ (value_type (ty_scalar_float _)))))
1734
+ x)
1735
+
1736
+ ;; Bitcast between types residing in VRs is a no-op if lane count is unchanged.
1737
+ (rule 5 (lower (has_type (multi_lane bits count)
1738
+ (bitcast _ x @ (value_type (multi_lane bits count)))))
1739
+ x)
1740
+
1741
+ ;; Bitcast between types residing in VRs with different lane counts is a
1742
+ ;; no-op if the operation's MemFlags indicate a byte order compatible with
1743
+ ;; the current lane order. Otherwise, lane elements need to be swapped,
1744
+ ;; first in the input type, and then again in the output type. This could
1745
+ ;; be optimized further, but we don't bother at the moment since due to our
1746
+ ;; choice of lane order depending on the current function ABI, this case will
1747
+ ;; currently never arise in practice.
1748
+ (rule 4 (lower (has_type (vr128_ty out_ty)
1749
+ (bitcast flags x @ (value_type (vr128_ty in_ty)))))
1750
+ (abi_vec_elt_rev (lane_order_from_memflags flags) out_ty
1751
+ (abi_vec_elt_rev (lane_order_from_memflags flags) in_ty x)))
1752
+
1753
+
1754
+ ;;;; Rules for `insertlane` ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;
1755
+
1756
+ ;; Insert vector lane from general-purpose register.
1757
+ (rule 1 (lower (insertlane x @ (value_type ty)
1758
+ y @ (value_type in_ty)
1759
+ (u8_from_uimm8 idx)))
1760
+ (if (ty_int_ref_scalar_64 in_ty))
1761
+ (vec_insert_lane ty x y (be_lane_idx ty idx) (zero_reg)))
1762
+
1763
+ ;; Insert vector lane from floating-point register.
1764
+ (rule 0 (lower (insertlane x @ (value_type ty)
1765
+ y @ (value_type (ty_scalar_float _))
1766
+ (u8_from_uimm8 idx)))
1767
+ (vec_move_lane_and_insert ty x (be_lane_idx ty idx) y 0))
1768
+
1769
+ ;; Insert vector lane from another vector lane.
1770
+ (rule 2 (lower (insertlane x @ (value_type ty)
1771
+ (extractlane y (u8_from_uimm8 src_idx))
1772
+ (u8_from_uimm8 dst_idx)))
1773
+ (vec_move_lane_and_insert ty x (be_lane_idx ty dst_idx)
1774
+ y (be_lane_idx ty src_idx)))
1775
+
1776
+ ;; Insert vector lane from signed 16-bit immediate.
1777
+ (rule 3 (lower (insertlane x @ (value_type ty) (i16_from_value y)
1778
+ (u8_from_uimm8 idx)))
1779
+ (vec_insert_lane_imm ty x y (be_lane_idx ty idx)))
1780
+
1781
+ ;; Insert vector lane from big-endian memory.
1782
+ (rule 4 (lower (insertlane x @ (value_type ty) (sinkable_load y)
1783
+ (u8_from_uimm8 idx)))
1784
+ (vec_load_lane ty x (sink_load y) (be_lane_idx ty idx)))
1785
+
1786
+ ;; Insert vector lane from little-endian memory.
1787
+ (rule 5 (lower (insertlane x @ (value_type ty) (sinkable_load_little y)
1788
+ (u8_from_uimm8 idx)))
1789
+ (vec_load_lane_little ty x (sink_load y) (be_lane_idx ty idx)))
1790
+
1791
+
1792
+ ;; Helper to extract one lane from a vector and insert it into another.
1793
+ (decl vec_move_lane_and_insert (Type Reg u8 Reg u8) Reg)
1794
+
1795
+ ;; For 64-bit elements we always use VPDI.
1796
+ (rule (vec_move_lane_and_insert ty @ (multi_lane 64 _) dst 0 src src_idx)
1797
+ (vec_permute_dw_imm ty src src_idx dst 1))
1798
+ (rule (vec_move_lane_and_insert ty @ (multi_lane 64 _) dst 1 src src_idx)
1799
+ (vec_permute_dw_imm ty dst 0 src src_idx))
1800
+
1801
+ ;; If source and destination index are the same, use vec_select.
1802
+ (rule -1 (vec_move_lane_and_insert ty dst idx src idx)
1803
+ (vec_select ty src
1804
+ dst (vec_imm_byte_mask ty (lane_byte_mask ty idx))))
1805
+
1806
+ ;; Otherwise replicate source first and then use vec_select.
1807
+ (rule -2 (vec_move_lane_and_insert ty dst dst_idx src src_idx)
1808
+ (vec_select ty (vec_replicate_lane ty src src_idx)
1809
+ dst (vec_imm_byte_mask ty (lane_byte_mask ty dst_idx))))
1810
+
1811
+
1812
+ ;; Helper to implement a generic little-endian variant of vec_load_lane.
1813
+ (decl vec_load_lane_little (Type Reg MemArg u8) Reg)
1814
+
1815
+ ;; 8-byte little-endian loads can be performed via a normal load.
1816
+ (rule (vec_load_lane_little ty @ (multi_lane 8 _) dst addr lane_imm)
1817
+ (vec_load_lane ty dst addr lane_imm))
1818
+
1819
+ ;; On z15, we have instructions to perform little-endian loads.
1820
+ (rule 1 (vec_load_lane_little (and (vxrs_ext2_enabled)
1821
+ ty @ (multi_lane 16 _)) dst addr lane_imm)
1822
+ (vec_load_lane_rev ty dst addr lane_imm))
1823
+ (rule 1 (vec_load_lane_little (and (vxrs_ext2_enabled)
1824
+ ty @ (multi_lane 32 _)) dst addr lane_imm)
1825
+ (vec_load_lane_rev ty dst addr lane_imm))
1826
+ (rule 1 (vec_load_lane_little (and (vxrs_ext2_enabled)
1827
+ ty @ (multi_lane 64 _)) dst addr lane_imm)
1828
+ (vec_load_lane_rev ty dst addr lane_imm))
1829
+
1830
+ ;; On z14, use a little-endian load to GPR followed by vec_insert_lane.
1831
+ (rule (vec_load_lane_little (and (vxrs_ext2_disabled)
1832
+ ty @ (multi_lane 16 _)) dst addr lane_imm)
1833
+ (vec_insert_lane ty dst (loadrev16 addr) lane_imm (zero_reg)))
1834
+ (rule (vec_load_lane_little (and (vxrs_ext2_disabled)
1835
+ ty @ (multi_lane 32 _)) dst addr lane_imm)
1836
+ (vec_insert_lane ty dst (loadrev32 addr) lane_imm (zero_reg)))
1837
+ (rule (vec_load_lane_little (and (vxrs_ext2_disabled)
1838
+ ty @ (multi_lane 64 _)) dst addr lane_imm)
1839
+ (vec_insert_lane ty dst (loadrev64 addr) lane_imm (zero_reg)))
1840
+
1841
+ ;; Helper to implement a generic little-endian variant of vec_load_lane_undef.
1842
+ (decl vec_load_lane_little_undef (Type MemArg u8) Reg)
1843
+
1844
+ ;; 8-byte little-endian loads can be performed via a normal load.
1845
+ (rule (vec_load_lane_little_undef ty @ (multi_lane 8 _) addr lane_imm)
1846
+ (vec_load_lane_undef ty addr lane_imm))
1847
+
1848
+ ;; On z15, we have instructions to perform little-endian loads.
1849
+ (rule 1 (vec_load_lane_little_undef (and (vxrs_ext2_enabled)
1850
+ ty @ (multi_lane 16 _)) addr lane_imm)
1851
+ (vec_load_lane_rev_undef ty addr lane_imm))
1852
+ (rule 1 (vec_load_lane_little_undef (and (vxrs_ext2_enabled)
1853
+ ty @ (multi_lane 32 _)) addr lane_imm)
1854
+ (vec_load_lane_rev_undef ty addr lane_imm))
1855
+ (rule 1 (vec_load_lane_little_undef (and (vxrs_ext2_enabled)
1856
+ ty @ (multi_lane 64 _)) addr lane_imm)
1857
+ (vec_load_lane_rev_undef ty addr lane_imm))
1858
+
1859
+ ;; On z14, use a little-endian load to GPR followed by vec_insert_lane_undef.
1860
+ (rule (vec_load_lane_little_undef (and (vxrs_ext2_disabled)
1861
+ ty @ (multi_lane 16 _)) addr lane_imm)
1862
+ (vec_insert_lane_undef ty (loadrev16 addr) lane_imm (zero_reg)))
1863
+ (rule (vec_load_lane_little_undef (and (vxrs_ext2_disabled)
1864
+ ty @ (multi_lane 32 _)) addr lane_imm)
1865
+ (vec_insert_lane_undef ty (loadrev32 addr) lane_imm (zero_reg)))
1866
+ (rule (vec_load_lane_little_undef (and (vxrs_ext2_disabled)
1867
+ ty @ (multi_lane 64 _)) addr lane_imm)
1868
+ (vec_insert_lane_undef ty (loadrev64 addr) lane_imm (zero_reg)))
1869
+
1870
+
1871
+ ;;;; Rules for `extractlane` ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;
1872
+
1873
+ ;; Extract vector lane to general-purpose register.
1874
+ (rule 1 (lower (has_type out_ty
1875
+ (extractlane x @ (value_type ty) (u8_from_uimm8 idx))))
1876
+ (if (ty_int_ref_scalar_64 out_ty))
1877
+ (vec_extract_lane ty x (be_lane_idx ty idx) (zero_reg)))
1878
+
1879
+ ;; Extract vector lane to floating-point register.
1880
+ (rule 0 (lower (has_type (ty_scalar_float _)
1881
+ (extractlane x @ (value_type ty) (u8_from_uimm8 idx))))
1882
+ (vec_replicate_lane ty x (be_lane_idx ty idx)))
1883
+
1884
+ ;; Extract vector lane and store to big-endian memory.
1885
+ (rule 6 (lower (store flags @ (bigendian)
1886
+ (extractlane x @ (value_type ty) (u8_from_uimm8 idx))
1887
+ addr offset))
1888
+ (side_effect (vec_store_lane ty x
1889
+ (lower_address flags addr offset) (be_lane_idx ty idx))))
1890
+
1891
+ ;; Extract vector lane and store to little-endian memory.
1892
+ (rule 5 (lower (store flags @ (littleendian)
1893
+ (extractlane x @ (value_type ty) (u8_from_uimm8 idx))
1894
+ addr offset))
1895
+ (side_effect (vec_store_lane_little ty x
1896
+ (lower_address flags addr offset) (be_lane_idx ty idx))))
1897
+
1898
+
1899
+ ;; Helper to implement a generic little-endian variant of vec_store_lane.
1900
+ (decl vec_store_lane_little (Type Reg MemArg u8) SideEffectNoResult)
1901
+
1902
+ ;; 8-byte little-endian stores can be performed via a normal store.
1903
+ (rule (vec_store_lane_little ty @ (multi_lane 8 _) src addr lane_imm)
1904
+ (vec_store_lane ty src addr lane_imm))
1905
+
1906
+ ;; On z15, we have instructions to perform little-endian stores.
1907
+ (rule 1 (vec_store_lane_little (and (vxrs_ext2_enabled)
1908
+ ty @ (multi_lane 16 _)) src addr lane_imm)
1909
+ (vec_store_lane_rev ty src addr lane_imm))
1910
+ (rule 1 (vec_store_lane_little (and (vxrs_ext2_enabled)
1911
+ ty @ (multi_lane 32 _)) src addr lane_imm)
1912
+ (vec_store_lane_rev ty src addr lane_imm))
1913
+ (rule 1 (vec_store_lane_little (and (vxrs_ext2_enabled)
1914
+ ty @ (multi_lane 64 _)) src addr lane_imm)
1915
+ (vec_store_lane_rev ty src addr lane_imm))
1916
+
1917
+ ;; On z14, use vec_extract_lane followed by a little-endian store from GPR.
1918
+ (rule (vec_store_lane_little (and (vxrs_ext2_disabled)
1919
+ ty @ (multi_lane 16 _)) src addr lane_imm)
1920
+ (storerev16 (vec_extract_lane ty src lane_imm (zero_reg)) addr))
1921
+ (rule (vec_store_lane_little (and (vxrs_ext2_disabled)
1922
+ ty @ (multi_lane 32 _)) src addr lane_imm)
1923
+ (storerev32 (vec_extract_lane ty src lane_imm (zero_reg)) addr))
1924
+ (rule (vec_store_lane_little (and (vxrs_ext2_disabled)
1925
+ ty @ (multi_lane 64 _)) src addr lane_imm)
1926
+ (storerev64 (vec_extract_lane ty src lane_imm (zero_reg)) addr))
1927
+
1928
+
1929
+ ;;;; Rules for `splat` ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;
1930
+
1931
+ ;; Load replicated value from general-purpose register.
1932
+ (rule 1 (lower (has_type ty (splat x @ (value_type in_ty))))
1933
+ (if (ty_int_ref_scalar_64 in_ty))
1934
+ (vec_replicate_lane ty (vec_insert_lane_undef ty x 0 (zero_reg)) 0))
1935
+
1936
+ ;; Load replicated value from floating-point register.
1937
+ (rule 0 (lower (has_type ty (splat
1938
+ x @ (value_type (ty_scalar_float _)))))
1939
+ (vec_replicate_lane ty x 0))
1940
+
1941
+ ;; Load replicated value from vector lane.
1942
+ (rule 2 (lower (has_type ty (splat (extractlane x (u8_from_uimm8 idx)))))
1943
+ (vec_replicate_lane ty x (be_lane_idx ty idx)))
1944
+
1945
+ ;; Load replicated 16-bit immediate value.
1946
+ (rule 3 (lower (has_type ty (splat (i16_from_value x))))
1947
+ (vec_imm_replicate ty x))
1948
+
1949
+ ;; Load replicated value from big-endian memory.
1950
+ (rule 4 (lower (has_type ty (splat (sinkable_load x))))
1951
+ (vec_load_replicate ty (sink_load x)))
1952
+
1953
+ ;; Load replicated value from little-endian memory.
1954
+ (rule 5 (lower (has_type ty (splat (sinkable_load_little x))))
1955
+ (vec_load_replicate_little ty (sink_load x)))
1956
+
1957
+
1958
+ ;; Helper to implement a generic little-endian variant of vec_load_replicate
1959
+ (decl vec_load_replicate_little (Type MemArg) Reg)
1960
+
1961
+ ;; 8-byte little-endian loads can be performed via a normal load.
1962
+ (rule (vec_load_replicate_little ty @ (multi_lane 8 _) addr)
1963
+ (vec_load_replicate ty addr))
1964
+
1965
+ ;; On z15, we have instructions to perform little-endian loads.
1966
+ (rule 1 (vec_load_replicate_little (and (vxrs_ext2_enabled)
1967
+ ty @ (multi_lane 16 _)) addr)
1968
+ (vec_load_replicate_rev ty addr))
1969
+ (rule 1 (vec_load_replicate_little (and (vxrs_ext2_enabled)
1970
+ ty @ (multi_lane 32 _)) addr)
1971
+ (vec_load_replicate_rev ty addr))
1972
+ (rule 1 (vec_load_replicate_little (and (vxrs_ext2_enabled)
1973
+ ty @ (multi_lane 64 _)) addr)
1974
+ (vec_load_replicate_rev ty addr))
1975
+
1976
+ ;; On z14, use a little-endian load (via GPR) and replicate.
1977
+ (rule (vec_load_replicate_little (and (vxrs_ext2_disabled)
1978
+ ty @ (multi_lane 16 _)) addr)
1979
+ (vec_replicate_lane ty (vec_load_lane_little_undef ty addr 0) 0))
1980
+ (rule (vec_load_replicate_little (and (vxrs_ext2_disabled)
1981
+ ty @ (multi_lane 32 _)) addr)
1982
+ (vec_replicate_lane ty (vec_load_lane_little_undef ty addr 0) 0))
1983
+ (rule (vec_load_replicate_little (and (vxrs_ext2_disabled)
1984
+ ty @ (multi_lane 64 _)) addr)
1985
+ (vec_replicate_lane ty (vec_load_lane_little_undef ty addr 0) 0))
1986
+
1987
+
1988
+ ;;;; Rules for `scalar_to_vector` ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;
1989
+
1990
+ ;; Load scalar value from general-purpose register.
1991
+ (rule 1 (lower (has_type ty (scalar_to_vector
1992
+ x @ (value_type in_ty))))
1993
+ (if (ty_int_ref_scalar_64 in_ty))
1994
+ (vec_insert_lane ty (vec_imm ty 0) x (be_lane_idx ty 0) (zero_reg)))
1995
+
1996
+ ;; Load scalar value from floating-point register.
1997
+ (rule 0 (lower (has_type ty (scalar_to_vector
1998
+ x @ (value_type (ty_scalar_float _)))))
1999
+ (vec_move_lane_and_zero ty (be_lane_idx ty 0) x 0))
2000
+
2001
+ ;; Load scalar value from vector lane.
2002
+ (rule 2 (lower (has_type ty (scalar_to_vector
2003
+ (extractlane x (u8_from_uimm8 idx)))))
2004
+ (vec_move_lane_and_zero ty (be_lane_idx ty 0) x (be_lane_idx ty idx)))
2005
+
2006
+ ;; Load scalar 16-bit immediate value.
2007
+ (rule 3 (lower (has_type ty (scalar_to_vector (i16_from_value x))))
2008
+ (vec_insert_lane_imm ty (vec_imm ty 0) x (be_lane_idx ty 0)))
2009
+
2010
+ ;; Load scalar value from big-endian memory.
2011
+ (rule 4 (lower (has_type ty (scalar_to_vector (sinkable_load x))))
2012
+ (vec_load_lane ty (vec_imm ty 0) (sink_load x) (be_lane_idx ty 0)))
2013
+
2014
+ ;; Load scalar value lane from little-endian memory.
2015
+ (rule 5 (lower (has_type ty (scalar_to_vector (sinkable_load_little x))))
2016
+ (vec_load_lane_little ty (vec_imm ty 0) (sink_load x) (be_lane_idx ty 0)))
2017
+
2018
+
2019
+ ;; Helper to extract one lane from a vector and insert it into a zero vector.
2020
+ (decl vec_move_lane_and_zero (Type u8 Reg u8) Reg)
2021
+
2022
+ ;; For 64-bit elements we always use VPDI.
2023
+ (rule (vec_move_lane_and_zero ty @ (multi_lane 64 _) 0 src src_idx)
2024
+ (vec_permute_dw_imm ty src src_idx (vec_imm ty 0) 0))
2025
+ (rule (vec_move_lane_and_zero ty @ (multi_lane 64 _) 1 src src_idx)
2026
+ (vec_permute_dw_imm ty (vec_imm ty 0) 0 src src_idx))
2027
+
2028
+ ;; If source and destination index are the same, simply mask to this lane.
2029
+ (rule -1 (vec_move_lane_and_zero ty idx src idx)
2030
+ (vec_and ty src
2031
+ (vec_imm_byte_mask ty (lane_byte_mask ty idx))))
2032
+
2033
+ ;; Otherwise replicate source first and then mask to the lane.
2034
+ (rule -2 (vec_move_lane_and_zero ty dst_idx src src_idx)
2035
+ (vec_and ty (vec_replicate_lane ty src src_idx)
2036
+ (vec_imm_byte_mask ty (lane_byte_mask ty dst_idx))))
2037
+
2038
+
2039
+ ;;;; Rules for `shuffle` ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;
2040
+
2041
+ ;; General case: use vec_permute and then mask off zero lanes.
2042
+ (rule -2 (lower (shuffle x y (shuffle_mask permute_mask and_mask)))
2043
+ (vec_and $I8X16 (vec_imm_byte_mask $I8X16 and_mask)
2044
+ (vec_permute $I8X16 x y (vec_imm $I8X16 permute_mask))))
2045
+
2046
+ ;; If the pattern has no zero lanes, just a vec_permute suffices.
2047
+ (rule -1 (lower (shuffle x y (shuffle_mask permute_mask 65535)))
2048
+ (vec_permute $I8X16 x y (vec_imm $I8X16 permute_mask)))
2049
+
2050
+ ;; Special patterns that can be implemented via MERGE HIGH.
2051
+ (rule (lower (shuffle x y (shuffle_mask (imm8x16 0 1 2 3 4 5 6 7 16 17 18 19 20 21 22 23) 65535)))
2052
+ (vec_merge_high $I64X2 x y))
2053
+ (rule (lower (shuffle x y (shuffle_mask (imm8x16 0 1 2 3 16 17 18 19 4 5 6 7 20 21 22 23) 65535)))
2054
+ (vec_merge_high $I32X4 x y))
2055
+ (rule (lower (shuffle x y (shuffle_mask (imm8x16 0 1 16 17 2 3 18 19 4 5 20 21 6 7 22 23) 65535)))
2056
+ (vec_merge_high $I16X8 x y))
2057
+ (rule (lower (shuffle x y (shuffle_mask (imm8x16 0 16 1 17 2 18 3 19 4 20 5 21 6 22 7 23) 65535)))
2058
+ (vec_merge_high $I8X16 x y))
2059
+ (rule (lower (shuffle x y (shuffle_mask (imm8x16 16 17 18 19 20 21 22 23 0 1 2 3 4 5 6 7) 65535)))
2060
+ (vec_merge_high $I64X2 y x))
2061
+ (rule (lower (shuffle x y (shuffle_mask (imm8x16 16 17 18 19 0 1 2 3 20 21 22 23 4 5 6 7) 65535)))
2062
+ (vec_merge_high $I32X4 y x))
2063
+ (rule (lower (shuffle x y (shuffle_mask (imm8x16 16 17 0 1 18 19 2 3 20 21 4 5 22 23 6 7) 65535)))
2064
+ (vec_merge_high $I16X8 y x))
2065
+ (rule (lower (shuffle x y (shuffle_mask (imm8x16 16 0 17 1 18 2 19 3 20 4 21 5 22 6 23 7) 65535)))
2066
+ (vec_merge_high $I8X16 y x))
2067
+ (rule (lower (shuffle x y (shuffle_mask (imm8x16 0 1 2 3 4 5 6 7 0 1 2 3 4 5 6 7) 65535)))
2068
+ (vec_merge_high $I64X2 x x))
2069
+ (rule (lower (shuffle x y (shuffle_mask (imm8x16 0 1 2 3 0 1 2 3 4 5 6 7 4 5 6 7) 65535)))
2070
+ (vec_merge_high $I32X4 x x))
2071
+ (rule (lower (shuffle x y (shuffle_mask (imm8x16 0 1 0 1 2 3 2 3 4 5 4 5 6 7 6 7) 65535)))
2072
+ (vec_merge_high $I16X8 x x))
2073
+ (rule (lower (shuffle x y (shuffle_mask (imm8x16 0 0 1 1 2 2 3 3 4 4 5 5 6 6 7 7) 65535)))
2074
+ (vec_merge_high $I8X16 x x))
2075
+ (rule (lower (shuffle x y (shuffle_mask (imm8x16 16 17 18 19 20 21 22 23 16 17 18 19 20 21 22 23) 65535)))
2076
+ (vec_merge_high $I64X2 y y))
2077
+ (rule (lower (shuffle x y (shuffle_mask (imm8x16 16 17 18 19 16 17 18 19 20 21 22 23 20 21 22 23) 65535)))
2078
+ (vec_merge_high $I32X4 y y))
2079
+ (rule (lower (shuffle x y (shuffle_mask (imm8x16 16 17 16 17 18 19 18 19 20 21 20 21 22 23 22 23) 65535)))
2080
+ (vec_merge_high $I16X8 y y))
2081
+ (rule (lower (shuffle x y (shuffle_mask (imm8x16 16 16 17 17 18 18 19 19 20 20 21 21 22 22 23 23) 65535)))
2082
+ (vec_merge_high $I8X16 y y))
2083
+
2084
+ ;; Special patterns that can be implemented via MERGE LOW.
2085
+ (rule (lower (shuffle x y (shuffle_mask (imm8x16 8 9 10 11 12 13 14 15 24 25 26 27 28 29 30 31) 65535)))
2086
+ (vec_merge_low $I64X2 x y))
2087
+ (rule (lower (shuffle x y (shuffle_mask (imm8x16 8 9 10 11 24 25 26 27 12 13 14 15 28 29 30 31) 65535)))
2088
+ (vec_merge_low $I32X4 x y))
2089
+ (rule (lower (shuffle x y (shuffle_mask (imm8x16 8 9 24 25 10 11 26 27 12 13 28 29 14 15 30 31) 65535)))
2090
+ (vec_merge_low $I16X8 x y))
2091
+ (rule (lower (shuffle x y (shuffle_mask (imm8x16 8 24 9 25 10 26 11 27 12 28 13 29 14 30 15 31) 65535)))
2092
+ (vec_merge_low $I8X16 x y))
2093
+ (rule (lower (shuffle x y (shuffle_mask (imm8x16 24 25 26 27 28 29 30 31 8 9 10 11 12 13 14 15) 65535)))
2094
+ (vec_merge_low $I64X2 y x))
2095
+ (rule (lower (shuffle x y (shuffle_mask (imm8x16 24 25 26 27 8 9 10 11 28 29 30 31 12 13 14 15) 65535)))
2096
+ (vec_merge_low $I32X4 y x))
2097
+ (rule (lower (shuffle x y (shuffle_mask (imm8x16 24 25 8 9 26 27 10 11 28 29 12 13 30 31 14 15) 65535)))
2098
+ (vec_merge_low $I16X8 y x))
2099
+ (rule (lower (shuffle x y (shuffle_mask (imm8x16 24 8 25 9 26 10 27 11 28 12 29 13 30 14 31 15) 65535)))
2100
+ (vec_merge_low $I8X16 y x))
2101
+ (rule (lower (shuffle x y (shuffle_mask (imm8x16 8 9 10 11 12 13 14 15 8 9 10 11 12 13 14 15) 65535)))
2102
+ (vec_merge_low $I64X2 x x))
2103
+ (rule (lower (shuffle x y (shuffle_mask (imm8x16 8 9 10 11 8 9 10 11 12 13 14 15 12 13 14 15) 65535)))
2104
+ (vec_merge_low $I32X4 x x))
2105
+ (rule (lower (shuffle x y (shuffle_mask (imm8x16 8 9 8 9 10 11 10 11 12 13 12 13 14 15 14 15) 65535)))
2106
+ (vec_merge_low $I16X8 x x))
2107
+ (rule (lower (shuffle x y (shuffle_mask (imm8x16 8 8 9 9 10 10 11 11 12 12 13 13 14 14 15 15) 65535)))
2108
+ (vec_merge_low $I8X16 x x))
2109
+ (rule (lower (shuffle x y (shuffle_mask (imm8x16 24 25 26 27 28 29 30 31 24 25 26 27 28 29 30 31) 65535)))
2110
+ (vec_merge_low $I64X2 y y))
2111
+ (rule (lower (shuffle x y (shuffle_mask (imm8x16 24 25 26 27 24 25 26 27 28 29 30 31 28 29 30 31) 65535)))
2112
+ (vec_merge_low $I32X4 y y))
2113
+ (rule (lower (shuffle x y (shuffle_mask (imm8x16 24 25 24 25 26 27 26 27 28 29 28 29 30 31 30 31) 65535)))
2114
+ (vec_merge_low $I16X8 y y))
2115
+ (rule (lower (shuffle x y (shuffle_mask (imm8x16 24 24 25 25 26 26 27 27 28 28 29 29 30 30 31 31) 65535)))
2116
+ (vec_merge_low $I8X16 y y))
2117
+
2118
+ ;; Special patterns that can be implemented via PACK.
2119
+ (rule (lower (shuffle x y (shuffle_mask (imm8x16 4 5 6 7 12 13 14 15 20 21 22 23 28 29 30 31) 65535)))
2120
+ (vec_pack $I64X2 x y))
2121
+ (rule (lower (shuffle x y (shuffle_mask (imm8x16 2 3 6 7 10 11 14 15 18 19 22 23 26 27 30 31) 65535)))
2122
+ (vec_pack $I32X4 x y))
2123
+ (rule (lower (shuffle x y (shuffle_mask (imm8x16 1 3 5 7 9 11 13 15 17 19 21 23 25 27 29 31) 65535)))
2124
+ (vec_pack $I16X8 x y))
2125
+ (rule (lower (shuffle x y (shuffle_mask (imm8x16 20 21 22 23 28 29 30 31 4 5 6 7 12 13 14 15) 65535)))
2126
+ (vec_pack $I64X2 y x))
2127
+ (rule (lower (shuffle x y (shuffle_mask (imm8x16 18 19 22 23 26 27 30 31 2 3 6 7 10 11 14 15) 65535)))
2128
+ (vec_pack $I32X4 y x))
2129
+ (rule (lower (shuffle x y (shuffle_mask (imm8x16 17 19 21 23 25 27 29 31 1 3 5 7 9 11 13 15) 65535)))
2130
+ (vec_pack $I16X8 y x))
2131
+ (rule (lower (shuffle x y (shuffle_mask (imm8x16 4 5 6 7 12 13 14 15 4 5 6 7 12 13 14 15) 65535)))
2132
+ (vec_pack $I64X2 x x))
2133
+ (rule (lower (shuffle x y (shuffle_mask (imm8x16 2 3 6 7 10 11 14 15 2 3 6 7 10 11 14 15) 65535)))
2134
+ (vec_pack $I32X4 x x))
2135
+ (rule (lower (shuffle x y (shuffle_mask (imm8x16 1 3 5 7 9 11 13 15 1 3 5 7 9 11 13 15) 65535)))
2136
+ (vec_pack $I16X8 x x))
2137
+ (rule (lower (shuffle x y (shuffle_mask (imm8x16 20 21 22 23 28 29 30 31 20 21 22 23 28 29 30 31) 65535)))
2138
+ (vec_pack $I64X2 y y))
2139
+ (rule (lower (shuffle x y (shuffle_mask (imm8x16 18 19 22 23 26 27 30 31 18 19 22 23 26 27 30 31) 65535)))
2140
+ (vec_pack $I32X4 y y))
2141
+ (rule (lower (shuffle x y (shuffle_mask (imm8x16 17 19 21 23 25 27 29 31 17 19 21 23 25 27 29 31) 65535)))
2142
+ (vec_pack $I16X8 y y))
2143
+
2144
+ ;; Special patterns that can be implemented via UNPACK HIGH.
2145
+ (rule (lower (shuffle x y (shuffle_mask (imm8x16 _ _ _ _ 0 1 2 3 _ _ _ _ 4 5 6 7) 3855)))
2146
+ (vec_unpacku_high $I32X4 x))
2147
+ (rule (lower (shuffle x y (shuffle_mask (imm8x16 _ _ 0 1 _ _ 2 3 _ _ 4 5 _ _ 6 7) 13107)))
2148
+ (vec_unpacku_high $I16X8 x))
2149
+ (rule (lower (shuffle x y (shuffle_mask (imm8x16 _ 0 _ 1 _ 2 _ 3 _ 4 _ 5 _ 6 _ 7) 21845)))
2150
+ (vec_unpacku_high $I8X16 x))
2151
+ (rule (lower (shuffle x y (shuffle_mask (imm8x16 _ _ _ _ 16 17 18 19 _ _ _ _ 20 21 22 23) 3855)))
2152
+ (vec_unpacku_high $I32X4 y))
2153
+ (rule (lower (shuffle x y (shuffle_mask (imm8x16 _ _ 16 17 _ _ 18 19 _ _ 20 21 _ _ 22 23) 13107)))
2154
+ (vec_unpacku_high $I16X8 y))
2155
+ (rule (lower (shuffle x y (shuffle_mask (imm8x16 _ 16 _ 17 _ 18 _ 19 _ 20 _ 21 _ 22 _ 23) 21845)))
2156
+ (vec_unpacku_high $I8X16 y))
2157
+
2158
+ ;; Special patterns that can be implemented via UNPACK LOW.
2159
+ (rule (lower (shuffle x y (shuffle_mask (imm8x16 _ _ _ _ 8 9 10 11 _ _ _ _ 12 13 14 15) 3855)))
2160
+ (vec_unpacku_low $I32X4 x))
2161
+ (rule (lower (shuffle x y (shuffle_mask (imm8x16 _ _ 8 9 _ _ 10 11 _ _ 12 13 _ _ 14 15) 13107)))
2162
+ (vec_unpacku_low $I16X8 x))
2163
+ (rule (lower (shuffle x y (shuffle_mask (imm8x16 _ 8 _ 9 _ 10 _ 11 _ 12 _ 13 _ 14 _ 15) 21845)))
2164
+ (vec_unpacku_low $I8X16 x))
2165
+ (rule (lower (shuffle x y (shuffle_mask (imm8x16 _ _ _ _ 24 25 26 27 _ _ _ _ 28 29 30 31) 3855)))
2166
+ (vec_unpacku_low $I32X4 y))
2167
+ (rule (lower (shuffle x y (shuffle_mask (imm8x16 _ _ 24 25 _ _ 26 27 _ _ 28 29 _ _ 30 31) 13107)))
2168
+ (vec_unpacku_low $I16X8 y))
2169
+ (rule (lower (shuffle x y (shuffle_mask (imm8x16 _ 24 _ 25 _ 26 _ 27 _ 28 _ 29 _ 30 _ 31) 21845)))
2170
+ (vec_unpacku_low $I8X16 y))
2171
+
2172
+ ;; Special patterns that can be implemented via PERMUTE DOUBLEWORD IMMEDIATE.
2173
+ (rule (lower (shuffle x y (shuffle_mask (imm8x16 0 1 2 3 4 5 6 7 24 25 26 27 28 29 30 31) 65535)))
2174
+ (vec_permute_dw_imm $I8X16 x 0 y 1))
2175
+ (rule (lower (shuffle x y (shuffle_mask (imm8x16 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23) 65535)))
2176
+ (vec_permute_dw_imm $I8X16 x 1 y 0))
2177
+ (rule (lower (shuffle x y (shuffle_mask (imm8x16 16 17 18 19 20 21 22 23 8 9 10 11 12 13 14 15) 65535)))
2178
+ (vec_permute_dw_imm $I8X16 y 0 x 1))
2179
+ (rule (lower (shuffle x y (shuffle_mask (imm8x16 24 25 26 27 28 29 30 31 0 1 2 3 4 5 6 7) 65535)))
2180
+ (vec_permute_dw_imm $I8X16 y 1 x 0))
2181
+ (rule (lower (shuffle x y (shuffle_mask (imm8x16 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15) 65535)))
2182
+ (vec_permute_dw_imm $I8X16 x 0 x 1))
2183
+ (rule (lower (shuffle x y (shuffle_mask (imm8x16 8 9 10 11 12 13 14 15 0 1 2 3 4 5 6 7) 65535)))
2184
+ (vec_permute_dw_imm $I8X16 x 1 x 0))
2185
+ (rule (lower (shuffle x y (shuffle_mask (imm8x16 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31) 65535)))
2186
+ (vec_permute_dw_imm $I8X16 y 0 y 1))
2187
+ (rule (lower (shuffle x y (shuffle_mask (imm8x16 24 25 26 27 28 29 30 31 16 17 18 19 20 21 22 23) 65535)))
2188
+ (vec_permute_dw_imm $I8X16 y 1 y 0))
2189
+
2190
+
2191
+ ;;;; Rules for `swizzle` ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;
2192
+
2193
+ ;; When using big-endian lane order, the lane mask is mostly correct, but we
2194
+ ;; need to handle mask elements outside the range 0..15 by zeroing the lane.
2195
+ ;;
2196
+ ;; To do so efficiently, we compute:
2197
+ ;; permute-lane-element := umin (16, swizzle-lane-element)
2198
+ ;; and pass a zero vector as second operand to the permute instruction.
2199
+
2200
+ (rule 1 (lower (has_type (ty_vec128 ty) (swizzle x y)))
2201
+ (if-let (LaneOrder.BigEndian) (lane_order))
2202
+ (vec_permute ty x (vec_imm ty 0)
2203
+ (vec_umin $I8X16 (vec_imm_splat $I8X16 16) y)))
2204
+
2205
+ ;; When using little-endian lane order, in addition to zeroing (as above),
2206
+ ;; we need to convert from little-endian to big-endian lane numbering.
2207
+ ;;
2208
+ ;; To do so efficiently, we compute:
2209
+ ;; permute-lane-element := umax (239, ~ swizzle-lane-element)
2210
+ ;; which has the following effect:
2211
+ ;; elements 0 .. 15 --> 255 .. 240 (i.e. 31 .. 16 mod 32)
2212
+ ;; everything else --> 239 (i.e. 15 mod 32)
2213
+ ;;
2214
+ ;; Then, we can use a single permute instruction with
2215
+ ;; a zero vector as first operand (covering lane 15)
2216
+ ;; the input vector as second operand (covering lanes 16 .. 31)
2217
+ ;; to implement the required swizzle semantics.
2218
+
2219
+ (rule (lower (has_type (ty_vec128 ty) (swizzle x y)))
2220
+ (if-let (LaneOrder.LittleEndian) (lane_order))
2221
+ (vec_permute ty (vec_imm ty 0) x
2222
+ (vec_umax $I8X16 (vec_imm_splat $I8X16 239)
2223
+ (vec_not $I8X16 y))))
2224
+
2225
+
2226
+ ;;;; Rules for `stack_addr` ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;
2227
+
2228
+ ;; Load the address of a stack slot.
2229
+ (rule (lower (has_type ty (stack_addr stack_slot offset)))
2230
+ (stack_addr_impl ty stack_slot offset))
2231
+
2232
+
2233
+ ;;;; Rules for `func_addr` ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;
2234
+
2235
+ ;; Load the address of a function, target reachable via PC-relative instruction.
2236
+ (rule 1 (lower (func_addr (func_ref_data _ name (reloc_distance_near))))
2237
+ (load_addr (memarg_symbol name 0 (memflags_trusted))))
2238
+
2239
+ ;; Load the address of a function, general case.
2240
+ (rule (lower (func_addr (func_ref_data _ name _)))
2241
+ (load_symbol_reloc (SymbolReloc.Absolute name 0)))
2242
+
2243
+
2244
+ ;;;; Rules for `symbol_value` ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;
2245
+
2246
+ ;; Load the address of a symbol, target reachable via PC-relative instruction.
2247
+ (rule 1 (lower (symbol_value (symbol_value_data name (reloc_distance_near)
2248
+ off)))
2249
+ (if-let offset (memarg_symbol_offset off))
2250
+ (load_addr (memarg_symbol name offset (memflags_trusted))))
2251
+
2252
+ ;; Load the address of a symbol, general case.
2253
+ (rule (lower (symbol_value (symbol_value_data name _ offset)))
2254
+ (load_symbol_reloc (SymbolReloc.Absolute name offset)))
2255
+
2256
+
2257
+ ;;;; Rules for `tls_value` ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;
2258
+
2259
+ ;; Load the address of a TLS symbol (ELF general-dynamic model).
2260
+ (rule (lower (tls_value (symbol_value_data name _ 0)))
2261
+ (if (tls_model_is_elf_gd))
2262
+ (let ((symbol SymbolReloc (SymbolReloc.TlsGd name))
2263
+ (got Reg (load_addr (memarg_got)))
2264
+ (got_offset Reg (load_symbol_reloc symbol))
2265
+ (tls_offset Reg (lib_call_tls_get_offset got got_offset symbol)))
2266
+ (add_reg $I64 tls_offset (thread_pointer))))
2267
+
2268
+ ;; Helper to perform a call to the __tls_get_offset library routine.
2269
+ (decl lib_call_tls_get_offset (Reg Reg SymbolReloc) Reg)
2270
+ (rule (lib_call_tls_get_offset got got_offset symbol)
2271
+ (let ((tls_offset WritableReg (temp_writable_reg $I64))
2272
+ (_ Unit (abi_for_elf_tls_get_offset))
2273
+ (_ Unit (emit (MInst.ElfTlsGetOffset tls_offset got got_offset (writable_link_reg) symbol))))
2274
+ tls_offset))
2275
+
2276
+ (decl abi_for_elf_tls_get_offset () Unit)
2277
+ (extern constructor abi_for_elf_tls_get_offset abi_for_elf_tls_get_offset)
2278
+
2279
+ ;; Helper to extract the current thread pointer from %a0/%a1.
2280
+ (decl thread_pointer () Reg)
2281
+ (rule (thread_pointer)
2282
+ (insert_ar (lshl_imm $I64 (load_ar 0) 32) 1))
2283
+
2284
+
2285
+ ;;;; Rules for `load` ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;
2286
+
2287
+ ;; Load 8-bit integers.
2288
+ (rule (lower (has_type $I8 (load flags addr offset)))
2289
+ (zext32_mem $I8 (lower_address flags addr offset)))
2290
+
2291
+ ;; Load 16-bit big-endian integers.
2292
+ (rule (lower (has_type $I16 (load flags @ (bigendian) addr offset)))
2293
+ (zext32_mem $I16 (lower_address flags addr offset)))
2294
+
2295
+ ;; Load 16-bit little-endian integers.
2296
+ (rule -1 (lower (has_type $I16 (load flags @ (littleendian) addr offset)))
2297
+ (loadrev16 (lower_address flags addr offset)))
2298
+
2299
+ ;; Load 32-bit big-endian integers.
2300
+ (rule (lower (has_type $I32 (load flags @ (bigendian) addr offset)))
2301
+ (load32 (lower_address flags addr offset)))
2302
+
2303
+ ;; Load 32-bit little-endian integers.
2304
+ (rule -1 (lower (has_type $I32 (load flags @ (littleendian) addr offset)))
2305
+ (loadrev32 (lower_address flags addr offset)))
2306
+
2307
+ ;; Load 64-bit big-endian integers.
2308
+ (rule (lower (has_type $I64 (load flags @ (bigendian) addr offset)))
2309
+ (load64 (lower_address flags addr offset)))
2310
+
2311
+ ;; Load 64-bit little-endian integers.
2312
+ (rule -1 (lower (has_type $I64 (load flags @ (littleendian) addr offset)))
2313
+ (loadrev64 (lower_address flags addr offset)))
2314
+
2315
+ ;; Load 32-bit big-endian floating-point values (as vector lane).
2316
+ (rule (lower (has_type $F32 (load flags @ (bigendian) addr offset)))
2317
+ (vec_load_lane_undef $F32X4 (lower_address flags addr offset) 0))
2318
+
2319
+ ;; Load 32-bit little-endian floating-point values (as vector lane).
2320
+ (rule -1 (lower (has_type $F32 (load flags @ (littleendian) addr offset)))
2321
+ (vec_load_lane_little_undef $F32X4 (lower_address flags addr offset) 0))
2322
+
2323
+ ;; Load 64-bit big-endian floating-point values (as vector lane).
2324
+ (rule (lower (has_type $F64 (load flags @ (bigendian) addr offset)))
2325
+ (vec_load_lane_undef $F64X2 (lower_address flags addr offset) 0))
2326
+
2327
+ ;; Load 64-bit little-endian floating-point values (as vector lane).
2328
+ (rule -1 (lower (has_type $F64 (load flags @ (littleendian) addr offset)))
2329
+ (vec_load_lane_little_undef $F64X2 (lower_address flags addr offset) 0))
2330
+
2331
+ ;; Load 128-bit big-endian vector values, BE lane order - direct load.
2332
+ (rule 4 (lower (has_type (vr128_ty ty) (load flags @ (bigendian) addr offset)))
2333
+ (if-let (LaneOrder.BigEndian) (lane_order))
2334
+ (vec_load ty (lower_address flags addr offset)))
2335
+
2336
+ ;; Load 128-bit little-endian vector values, BE lane order - byte-reversed load.
2337
+ (rule 3 (lower (has_type (vr128_ty ty) (load flags @ (littleendian) addr offset)))
2338
+ (if-let (LaneOrder.BigEndian) (lane_order))
2339
+ (vec_load_byte_rev ty flags addr offset))
2340
+
2341
+ ;; Load 128-bit big-endian vector values, LE lane order - element-reversed load.
2342
+ (rule 2 (lower (has_type (vr128_ty ty) (load flags @ (bigendian) addr offset)))
2343
+ (if-let (LaneOrder.LittleEndian) (lane_order))
2344
+ (vec_load_elt_rev ty flags addr offset))
2345
+
2346
+ ;; Load 128-bit little-endian vector values, LE lane order - fully-reversed load.
2347
+ (rule 1 (lower (has_type (vr128_ty ty) (load flags @ (littleendian) addr offset)))
2348
+ (if-let (LaneOrder.LittleEndian) (lane_order))
2349
+ (vec_load_full_rev ty flags addr offset))
2350
+
2351
+
2352
+ ;; Helper to perform a 128-bit full-vector byte-reversed load.
2353
+ (decl vec_load_full_rev (Type MemFlags Value Offset32) Reg)
2354
+
2355
+ ;; Full-vector byte-reversed load via single instruction on z15.
2356
+ (rule 1 (vec_load_full_rev (and (vxrs_ext2_enabled) (vr128_ty ty)) flags addr offset)
2357
+ (vec_loadrev ty (lower_address flags addr offset)))
2358
+
2359
+ ;; Full-vector byte-reversed load via GPRs on z14.
2360
+ (rule (vec_load_full_rev (and (vxrs_ext2_disabled) (vr128_ty ty)) flags addr offset)
2361
+ (let ((lo_addr MemArg (lower_address_bias flags addr offset 0))
2362
+ (hi_addr MemArg (lower_address_bias flags addr offset 8))
2363
+ (lo_val Reg (loadrev64 lo_addr))
2364
+ (hi_val Reg (loadrev64 hi_addr)))
2365
+ (mov_to_vec128 ty hi_val lo_val)))
2366
+
2367
+
2368
+ ;; Helper to perform an element-wise byte-reversed load.
2369
+ (decl vec_load_byte_rev (Type MemFlags Value Offset32) Reg)
2370
+
2371
+ ;; Element-wise byte-reversed 1x128-bit load is a full byte-reversed load.
2372
+ (rule -1 (vec_load_byte_rev $I128 flags addr offset)
2373
+ (vec_load_full_rev $I128 flags addr offset))
2374
+
2375
+ ;; Element-wise byte-reversed 16x8-bit load is a direct load.
2376
+ (rule (vec_load_byte_rev ty @ (multi_lane 8 16) flags addr offset)
2377
+ (vec_load ty (lower_address flags addr offset)))
2378
+
2379
+ ;; Element-wise byte-reversed load via single instruction on z15.
2380
+ (rule 1 (vec_load_byte_rev (and (vxrs_ext2_enabled) ty @ (multi_lane 64 2))
2381
+ flags addr offset)
2382
+ (vec_load_byte64rev ty (lower_address flags addr offset)))
2383
+ (rule 1 (vec_load_byte_rev (and (vxrs_ext2_enabled) ty @ (multi_lane 32 4))
2384
+ flags addr offset)
2385
+ (vec_load_byte32rev ty (lower_address flags addr offset)))
2386
+ (rule 1 (vec_load_byte_rev (and (vxrs_ext2_enabled) ty @ (multi_lane 16 8))
2387
+ flags addr offset)
2388
+ (vec_load_byte16rev ty (lower_address flags addr offset)))
2389
+
2390
+ ;; Element-wise byte-reversed load as element-swapped byte-reversed load on z14.
2391
+ (rule (vec_load_byte_rev (and (vxrs_ext2_disabled) ty @ (multi_lane 64 2))
2392
+ flags addr offset)
2393
+ (vec_elt_rev ty (vec_load_full_rev ty flags addr offset)))
2394
+ (rule (vec_load_byte_rev (and (vxrs_ext2_disabled) ty @ (multi_lane 32 4))
2395
+ flags addr offset)
2396
+ (vec_elt_rev ty (vec_load_full_rev ty flags addr offset)))
2397
+ (rule (vec_load_byte_rev (and (vxrs_ext2_disabled) ty @ (multi_lane 16 8))
2398
+ flags addr offset)
2399
+ (vec_elt_rev ty (vec_load_full_rev ty flags addr offset)))
2400
+
2401
+
2402
+ ;; Helper to perform an element-reversed load.
2403
+ (decl vec_load_elt_rev (Type MemFlags Value Offset32) Reg)
2404
+
2405
+ ;; Element-reversed 1x128-bit load is a direct load.
2406
+ ;; For 1x128-bit types, this is a direct load.
2407
+ (rule -1 (vec_load_elt_rev $I128 flags addr offset)
2408
+ (vec_load $I128 (lower_address flags addr offset)))
2409
+
2410
+ ;; Element-reversed 16x8-bit load is a full byte-reversed load.
2411
+ (rule (vec_load_elt_rev ty @ (multi_lane 8 16) flags addr offset)
2412
+ (vec_load_full_rev ty flags addr offset))
2413
+
2414
+ ;; Element-reversed load via single instruction on z15.
2415
+ (rule 1 (vec_load_elt_rev (and (vxrs_ext2_enabled) ty @ (multi_lane 64 2))
2416
+ flags addr offset)
2417
+ (vec_load_elt64rev ty (lower_address flags addr offset)))
2418
+ (rule 1 (vec_load_elt_rev (and (vxrs_ext2_enabled) ty @ (multi_lane 32 4))
2419
+ flags addr offset)
2420
+ (vec_load_elt32rev ty (lower_address flags addr offset)))
2421
+ (rule 1 (vec_load_elt_rev (and (vxrs_ext2_enabled) ty @ (multi_lane 16 8))
2422
+ flags addr offset)
2423
+ (vec_load_elt16rev ty (lower_address flags addr offset)))
2424
+
2425
+ ;; Element-reversed load as element-swapped direct load on z14.
2426
+ (rule (vec_load_elt_rev (and (vxrs_ext2_disabled) ty @ (multi_lane 64 2))
2427
+ flags addr offset)
2428
+ (vec_elt_rev ty (vec_load ty (lower_address flags addr offset))))
2429
+ (rule (vec_load_elt_rev (and (vxrs_ext2_disabled) ty @ (multi_lane 32 4))
2430
+ flags addr offset)
2431
+ (vec_elt_rev ty (vec_load ty (lower_address flags addr offset))))
2432
+ (rule (vec_load_elt_rev (and (vxrs_ext2_disabled) ty @ (multi_lane 16 8))
2433
+ flags addr offset)
2434
+ (vec_elt_rev ty (vec_load ty (lower_address flags addr offset))))
2435
+
2436
+
2437
+ ;;;; Rules for `uload8` ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;
2438
+
2439
+ ;; 16- or 32-bit target types.
2440
+ (rule (lower (has_type (gpr32_ty _ty) (uload8 flags addr offset)))
2441
+ (zext32_mem $I8 (lower_address flags addr offset)))
2442
+
2443
+ ;; 64-bit target types.
2444
+ (rule 1 (lower (has_type (gpr64_ty _ty) (uload8 flags addr offset)))
2445
+ (zext64_mem $I8 (lower_address flags addr offset)))
2446
+
2447
+
2448
+ ;;;; Rules for `sload8` ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;
2449
+
2450
+ ;; 16- or 32-bit target types.
2451
+ (rule (lower (has_type (gpr32_ty _ty) (sload8 flags addr offset)))
2452
+ (sext32_mem $I8 (lower_address flags addr offset)))
2453
+
2454
+ ;; 64-bit target types.
2455
+ (rule 1 (lower (has_type (gpr64_ty _ty) (sload8 flags addr offset)))
2456
+ (sext64_mem $I8 (lower_address flags addr offset)))
2457
+
2458
+
2459
+ ;;;; Rules for `uload16` ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;
2460
+
2461
+ ;; 32-bit target type, big-endian source value.
2462
+ (rule 3 (lower (has_type (gpr32_ty _ty)
2463
+ (uload16 flags @ (bigendian) addr offset)))
2464
+ (zext32_mem $I16 (lower_address flags addr offset)))
2465
+
2466
+ ;; 32-bit target type, little-endian source value (via explicit extension).
2467
+ (rule 1 (lower (has_type (gpr32_ty _ty)
2468
+ (uload16 flags @ (littleendian) addr offset)))
2469
+ (let ((reg16 Reg (loadrev16 (lower_address flags addr offset))))
2470
+ (zext32_reg $I16 reg16)))
2471
+
2472
+ ;; 64-bit target type, big-endian source value.
2473
+ (rule 4 (lower (has_type (gpr64_ty _ty)
2474
+ (uload16 flags @ (bigendian) addr offset)))
2475
+ (zext64_mem $I16 (lower_address flags addr offset)))
2476
+
2477
+ ;; 64-bit target type, little-endian source value (via explicit extension).
2478
+ (rule 2 (lower (has_type (gpr64_ty _ty)
2479
+ (uload16 flags @ (littleendian) addr offset)))
2480
+ (let ((reg16 Reg (loadrev16 (lower_address flags addr offset))))
2481
+ (zext64_reg $I16 reg16)))
2482
+
2483
+
2484
+ ;;;; Rules for `sload16` ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;
2485
+
2486
+ ;; 32-bit target type, big-endian source value.
2487
+ (rule 2 (lower (has_type (gpr32_ty _ty)
2488
+ (sload16 flags @ (bigendian) addr offset)))
2489
+ (sext32_mem $I16 (lower_address flags addr offset)))
2490
+
2491
+ ;; 32-bit target type, little-endian source value (via explicit extension).
2492
+ (rule 0 (lower (has_type (gpr32_ty _ty)
2493
+ (sload16 flags @ (littleendian) addr offset)))
2494
+ (let ((reg16 Reg (loadrev16 (lower_address flags addr offset))))
2495
+ (sext32_reg $I16 reg16)))
2496
+
2497
+ ;; 64-bit target type, big-endian source value.
2498
+ (rule 3 (lower (has_type (gpr64_ty _ty)
2499
+ (sload16 flags @ (bigendian) addr offset)))
2500
+ (sext64_mem $I16 (lower_address flags addr offset)))
2501
+
2502
+ ;; 64-bit target type, little-endian source value (via explicit extension).
2503
+ (rule 1 (lower (has_type (gpr64_ty _ty)
2504
+ (sload16 flags @ (littleendian) addr offset)))
2505
+ (let ((reg16 Reg (loadrev16 (lower_address flags addr offset))))
2506
+ (sext64_reg $I16 reg16)))
2507
+
2508
+
2509
+ ;;;; Rules for `uload32` ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;
2510
+
2511
+ ;; 64-bit target type, big-endian source value.
2512
+ (rule 1 (lower (has_type (gpr64_ty _ty)
2513
+ (uload32 flags @ (bigendian) addr offset)))
2514
+ (zext64_mem $I32 (lower_address flags addr offset)))
2515
+
2516
+ ;; 64-bit target type, little-endian source value (via explicit extension).
2517
+ (rule (lower (has_type (gpr64_ty _ty)
2518
+ (uload32 flags @ (littleendian) addr offset)))
2519
+ (let ((reg32 Reg (loadrev32 (lower_address flags addr offset))))
2520
+ (zext64_reg $I32 reg32)))
2521
+
2522
+
2523
+ ;;;; Rules for `sload32` ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;
2524
+
2525
+ ;; 64-bit target type, big-endian source value.
2526
+ (rule 1 (lower (has_type (gpr64_ty _ty)
2527
+ (sload32 flags @ (bigendian) addr offset)))
2528
+ (sext64_mem $I32 (lower_address flags addr offset)))
2529
+
2530
+ ;; 64-bit target type, little-endian source value (via explicit extension).
2531
+ (rule (lower (has_type (gpr64_ty _ty)
2532
+ (sload32 flags @ (littleendian) addr offset)))
2533
+ (let ((reg32 Reg (loadrev32 (lower_address flags addr offset))))
2534
+ (sext64_reg $I32 reg32)))
2535
+
2536
+
2537
+ ;;;; Rules for `uloadNxM` and `sloadNxM` ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;
2538
+
2539
+ ;; Unsigned 8->16 bit extension.
2540
+ (rule (lower (has_type $I16X8 (uload8x8 flags addr offset)))
2541
+ (vec_unpacku_high $I8X16 (load_v64 $I8X16 flags addr offset)))
2542
+
2543
+ ;; Signed 8->16 bit extension.
2544
+ (rule (lower (has_type $I16X8 (sload8x8 flags addr offset)))
2545
+ (vec_unpacks_high $I8X16 (load_v64 $I8X16 flags addr offset)))
2546
+
2547
+ ;; Unsigned 16->32 bit extension.
2548
+ (rule (lower (has_type $I32X4 (uload16x4 flags addr offset)))
2549
+ (vec_unpacku_high $I16X8 (load_v64 $I16X8 flags addr offset)))
2550
+
2551
+ ;; Signed 16->32 bit extension.
2552
+ (rule (lower (has_type $I32X4 (sload16x4 flags addr offset)))
2553
+ (vec_unpacks_high $I16X8 (load_v64 $I16X8 flags addr offset)))
2554
+
2555
+ ;; Unsigned 32->64 bit extension.
2556
+ (rule (lower (has_type $I64X2 (uload32x2 flags addr offset)))
2557
+ (vec_unpacku_high $I32X4 (load_v64 $I32X4 flags addr offset)))
2558
+
2559
+ ;; Signed 32->64 bit extension.
2560
+ (rule (lower (has_type $I64X2 (sload32x2 flags addr offset)))
2561
+ (vec_unpacks_high $I32X4 (load_v64 $I32X4 flags addr offset)))
2562
+
2563
+
2564
+ ;; Helper to load a 64-bit half-size vector from memory.
2565
+ (decl load_v64 (Type MemFlags Value Offset32) Reg)
2566
+
2567
+ ;; Any big-endian source value, BE lane order.
2568
+ (rule -1 (load_v64 _ flags @ (bigendian) addr offset)
2569
+ (if-let (LaneOrder.BigEndian) (lane_order))
2570
+ (vec_load_lane_undef $I64X2 (lower_address flags addr offset) 0))
2571
+
2572
+ ;; Any little-endian source value, LE lane order.
2573
+ (rule -2 (load_v64 _ flags @ (littleendian) addr offset)
2574
+ (if-let (LaneOrder.LittleEndian) (lane_order))
2575
+ (vec_load_lane_little_undef $I64X2 (lower_address flags addr offset) 0))
2576
+
2577
+ ;; Big-endian or little-endian 8x8-bit source value, BE lane order.
2578
+ (rule (load_v64 (multi_lane 8 16) flags addr offset)
2579
+ (if-let (LaneOrder.BigEndian) (lane_order))
2580
+ (vec_load_lane_undef $I64X2 (lower_address flags addr offset) 0))
2581
+
2582
+ ;; Big-endian or little-endian 8x8-bit source value, LE lane order.
2583
+ (rule 1 (load_v64 (multi_lane 8 16) flags addr offset)
2584
+ (if-let (LaneOrder.LittleEndian) (lane_order))
2585
+ (vec_load_lane_little_undef $I64X2 (lower_address flags addr offset) 0))
2586
+
2587
+ ;; Little-endian 4x16-bit source value, BE lane order.
2588
+ (rule (load_v64 (multi_lane 16 8) flags @ (littleendian) addr offset)
2589
+ (if-let (LaneOrder.BigEndian) (lane_order))
2590
+ (vec_rot_imm $I16X8
2591
+ (vec_load_lane_undef $I64X2 (lower_address flags addr offset) 0) 8))
2592
+
2593
+ ;; Big-endian 4x16-bit source value, LE lane order.
2594
+ (rule 1 (load_v64 (multi_lane 16 8) flags @ (bigendian) addr offset)
2595
+ (if-let (LaneOrder.LittleEndian) (lane_order))
2596
+ (vec_rot_imm $I16X8
2597
+ (vec_load_lane_little_undef $I64X2 (lower_address flags addr offset) 0) 8))
2598
+
2599
+ ;; Little-endian 2x32-bit source value, BE lane order.
2600
+ (rule (load_v64 (multi_lane 32 4) flags @ (littleendian) addr offset)
2601
+ (if-let (LaneOrder.BigEndian) (lane_order))
2602
+ (vec_rot_imm $I64X2
2603
+ (vec_load_lane_little_undef $I64X2 (lower_address flags addr offset) 0) 32))
2604
+
2605
+ ;; Big-endian 2x32-bit source value, LE lane order.
2606
+ (rule 1 (load_v64 (multi_lane 32 4) flags @ (bigendian) addr offset)
2607
+ (if-let (LaneOrder.LittleEndian) (lane_order))
2608
+ (vec_rot_imm $I64X2
2609
+ (vec_load_lane_undef $I64X2 (lower_address flags addr offset) 0) 32))
2610
+
2611
+
2612
+ ;;;; Rules for `store` ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;
2613
+
2614
+ ;; The actual store logic for integer types is identical for the `store`,
2615
+ ;; `istoreNN`, and `atomic_store` instructions, so we share common helpers.
2616
+
2617
+ ;; Store 8-bit integer type, main lowering entry point.
2618
+ (rule (lower (store flags val @ (value_type $I8) addr offset))
2619
+ (side_effect (istore8_impl flags val addr offset)))
2620
+
2621
+ ;; Store 16-bit integer type, main lowering entry point.
2622
+ (rule (lower (store flags val @ (value_type $I16) addr offset))
2623
+ (side_effect (istore16_impl flags val addr offset)))
2624
+
2625
+ ;; Store 32-bit integer type, main lowering entry point.
2626
+ (rule (lower (store flags val @ (value_type $I32) addr offset))
2627
+ (side_effect (istore32_impl flags val addr offset)))
2628
+
2629
+ ;; Store 64-bit integer type, main lowering entry point.
2630
+ (rule (lower (store flags val @ (value_type $I64) addr offset))
2631
+ (side_effect (istore64_impl flags val addr offset)))
2632
+
2633
+ ;; Store 32-bit big-endian floating-point type (as vector lane).
2634
+ (rule -1 (lower (store flags @ (bigendian)
2635
+ val @ (value_type $F32) addr offset))
2636
+ (side_effect (vec_store_lane $F32X4 val
2637
+ (lower_address flags addr offset) 0)))
2638
+
2639
+ ;; Store 32-bit little-endian floating-point type (as vector lane).
2640
+ (rule (lower (store flags @ (littleendian)
2641
+ val @ (value_type $F32) addr offset))
2642
+ (side_effect (vec_store_lane_little $F32X4 val
2643
+ (lower_address flags addr offset) 0)))
2644
+
2645
+ ;; Store 64-bit big-endian floating-point type (as vector lane).
2646
+ (rule -1 (lower (store flags @ (bigendian)
2647
+ val @ (value_type $F64) addr offset))
2648
+ (side_effect (vec_store_lane $F64X2 val
2649
+ (lower_address flags addr offset) 0)))
2650
+
2651
+ ;; Store 64-bit little-endian floating-point type (as vector lane).
2652
+ (rule (lower (store flags @ (littleendian)
2653
+ val @ (value_type $F64) addr offset))
2654
+ (side_effect (vec_store_lane_little $F64X2 val
2655
+ (lower_address flags addr offset) 0)))
2656
+
2657
+ ;; Store 128-bit big-endian vector type, BE lane order - direct store.
2658
+ (rule 4 (lower (store flags @ (bigendian)
2659
+ val @ (value_type (vr128_ty ty)) addr offset))
2660
+ (if-let (LaneOrder.BigEndian) (lane_order))
2661
+ (side_effect (vec_store val (lower_address flags addr offset))))
2662
+
2663
+ ;; Store 128-bit little-endian vector type, BE lane order - byte-reversed store.
2664
+ (rule 3 (lower (store flags @ (littleendian)
2665
+ val @ (value_type (vr128_ty ty)) addr offset))
2666
+ (if-let (LaneOrder.BigEndian) (lane_order))
2667
+ (side_effect (vec_store_byte_rev ty val flags addr offset)))
2668
+
2669
+ ;; Store 128-bit big-endian vector type, LE lane order - element-reversed store.
2670
+ (rule 2 (lower (store flags @ (bigendian)
2671
+ val @ (value_type (vr128_ty ty)) addr offset))
2672
+ (if-let (LaneOrder.LittleEndian) (lane_order))
2673
+ (side_effect (vec_store_elt_rev ty val flags addr offset)))
2674
+
2675
+ ;; Store 128-bit little-endian vector type, LE lane order - fully-reversed store.
2676
+ (rule 1 (lower (store flags @ (littleendian)
2677
+ val @ (value_type (vr128_ty ty)) addr offset))
2678
+ (if-let (LaneOrder.LittleEndian) (lane_order))
2679
+ (side_effect (vec_store_full_rev ty val flags addr offset)))
2680
+
2681
+
2682
+ ;; Helper to perform a 128-bit full-vector byte-reversed store.
2683
+ (decl vec_store_full_rev (Type Reg MemFlags Value Offset32) SideEffectNoResult)
2684
+
2685
+ ;; Full-vector byte-reversed store via single instruction on z15.
2686
+ (rule 1 (vec_store_full_rev (vxrs_ext2_enabled) val flags addr offset)
2687
+ (vec_storerev val (lower_address flags addr offset)))
2688
+
2689
+ ;; Full-vector byte-reversed store via GPRs on z14.
2690
+ (rule (vec_store_full_rev (vxrs_ext2_disabled) val flags addr offset)
2691
+ (let ((lo_addr MemArg (lower_address_bias flags addr offset 0))
2692
+ (hi_addr MemArg (lower_address_bias flags addr offset 8))
2693
+ (lo_val Reg (vec_extract_lane $I64X2 val 1 (zero_reg)))
2694
+ (hi_val Reg (vec_extract_lane $I64X2 val 0 (zero_reg))))
2695
+ (side_effect_concat (storerev64 lo_val lo_addr)
2696
+ (storerev64 hi_val hi_addr))))
2697
+
2698
+
2699
+ ;; Helper to perform an element-wise byte-reversed store.
2700
+ (decl vec_store_byte_rev (Type Reg MemFlags Value Offset32) SideEffectNoResult)
2701
+
2702
+ ;; Element-wise byte-reversed 1x128-bit store is a full byte-reversed store.
2703
+ (rule -1 (vec_store_byte_rev $I128 val flags addr offset)
2704
+ (vec_store_full_rev $I128 val flags addr offset))
2705
+
2706
+ ;; Element-wise byte-reversed 16x8-bit store is a direct store.
2707
+ (rule (vec_store_byte_rev (multi_lane 8 16) val flags addr offset)
2708
+ (vec_store val (lower_address flags addr offset)))
2709
+
2710
+ ;; Element-wise byte-reversed store via single instruction on z15.
2711
+ (rule 1 (vec_store_byte_rev (and (vxrs_ext2_enabled) ty @ (multi_lane 64 2))
2712
+ val flags addr offset)
2713
+ (vec_store_byte64rev val (lower_address flags addr offset)))
2714
+ (rule 1 (vec_store_byte_rev (and (vxrs_ext2_enabled) ty @ (multi_lane 32 4))
2715
+ val flags addr offset)
2716
+ (vec_store_byte32rev val (lower_address flags addr offset)))
2717
+ (rule 1 (vec_store_byte_rev (and (vxrs_ext2_enabled) ty @ (multi_lane 16 8))
2718
+ val flags addr offset)
2719
+ (vec_store_byte16rev val (lower_address flags addr offset)))
2720
+
2721
+ ;; Element-wise byte-reversed load as element-swapped byte-reversed store on z14.
2722
+ (rule (vec_store_byte_rev (and (vxrs_ext2_disabled) ty @ (multi_lane 64 2))
2723
+ val flags addr offset)
2724
+ (vec_store_full_rev ty (vec_elt_rev ty val) flags addr offset))
2725
+ (rule (vec_store_byte_rev (and (vxrs_ext2_disabled) ty @ (multi_lane 32 4))
2726
+ val flags addr offset)
2727
+ (vec_store_full_rev ty (vec_elt_rev ty val) flags addr offset))
2728
+ (rule (vec_store_byte_rev (and (vxrs_ext2_disabled) ty @ (multi_lane 16 8))
2729
+ val flags addr offset)
2730
+ (vec_store_full_rev ty (vec_elt_rev ty val) flags addr offset))
2731
+
2732
+
2733
+ ;; Helper to perform an element-reversed store.
2734
+ (decl vec_store_elt_rev (Type Reg MemFlags Value Offset32) SideEffectNoResult)
2735
+
2736
+ ;; Element-reversed 1x128-bit store is a direct store.
2737
+ (rule -1 (vec_store_elt_rev $I128 val flags addr offset)
2738
+ (vec_store val (lower_address flags addr offset)))
2739
+
2740
+ ;; Element-reversed 16x8-bit store is a full byte-reversed store.
2741
+ (rule (vec_store_elt_rev ty @ (multi_lane 8 16) val flags addr offset)
2742
+ (vec_store_full_rev ty val flags addr offset))
2743
+
2744
+ ;; Element-reversed store via single instruction on z15.
2745
+ (rule 1 (vec_store_elt_rev (and (vxrs_ext2_enabled) ty @ (multi_lane 64 2))
2746
+ val flags addr offset)
2747
+ (vec_store_elt64rev val (lower_address flags addr offset)))
2748
+ (rule 1 (vec_store_elt_rev (and (vxrs_ext2_enabled) ty @ (multi_lane 32 4))
2749
+ val flags addr offset)
2750
+ (vec_store_elt32rev val (lower_address flags addr offset)))
2751
+ (rule 1 (vec_store_elt_rev (and (vxrs_ext2_enabled) ty @ (multi_lane 16 8))
2752
+ val flags addr offset)
2753
+ (vec_store_elt16rev val (lower_address flags addr offset)))
2754
+
2755
+ ;; Element-reversed store as element-swapped direct store on z14.
2756
+ (rule (vec_store_elt_rev (and (vxrs_ext2_disabled) ty @ (multi_lane 64 2))
2757
+ val flags addr offset)
2758
+ (vec_store (vec_elt_rev ty val) (lower_address flags addr offset)))
2759
+ (rule (vec_store_elt_rev (and (vxrs_ext2_disabled) ty @ (multi_lane 32 4))
2760
+ val flags addr offset)
2761
+ (vec_store (vec_elt_rev ty val) (lower_address flags addr offset)))
2762
+ (rule (vec_store_elt_rev (and (vxrs_ext2_disabled) ty @ (multi_lane 16 8))
2763
+ val flags addr offset)
2764
+ (vec_store (vec_elt_rev ty val) (lower_address flags addr offset)))
2765
+
2766
+
2767
+ ;;;; Rules for 8-bit integer stores ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;
2768
+
2769
+ ;; Main `istore8` lowering entry point, dispatching to the helper.
2770
+ (rule (lower (istore8 flags val addr offset))
2771
+ (side_effect (istore8_impl flags val addr offset)))
2772
+
2773
+ ;; Helper to store 8-bit integer types.
2774
+ (decl istore8_impl (MemFlags Value Value Offset32) SideEffectNoResult)
2775
+
2776
+ ;; Store 8-bit integer types, register input.
2777
+ (rule (istore8_impl flags val addr offset)
2778
+ (store8 (put_in_reg val) (lower_address flags addr offset)))
2779
+
2780
+ ;; Store 8-bit integer types, immediate input.
2781
+ (rule 1 (istore8_impl flags (u8_from_value imm) addr offset)
2782
+ (store8_imm imm (lower_address flags addr offset)))
2783
+
2784
+
2785
+ ;;;; Rules for 16-bit integer stores ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;
2786
+
2787
+ ;; Main `istore16` lowering entry point, dispatching to the helper.
2788
+ (rule (lower (istore16 flags val addr offset))
2789
+ (side_effect (istore16_impl flags val addr offset)))
2790
+
2791
+ ;; Helper to store 16-bit integer types.
2792
+ (decl istore16_impl (MemFlags Value Value Offset32) SideEffectNoResult)
2793
+
2794
+ ;; Store 16-bit big-endian integer types, register input.
2795
+ (rule 2 (istore16_impl flags @ (bigendian) val addr offset)
2796
+ (store16 (put_in_reg val) (lower_address flags addr offset)))
2797
+
2798
+ ;; Store 16-bit little-endian integer types, register input.
2799
+ (rule 0 (istore16_impl flags @ (littleendian) val addr offset)
2800
+ (storerev16 (put_in_reg val) (lower_address flags addr offset)))
2801
+
2802
+ ;; Store 16-bit big-endian integer types, immediate input.
2803
+ (rule 3 (istore16_impl flags @ (bigendian) (i16_from_value imm) addr offset)
2804
+ (store16_imm imm (lower_address flags addr offset)))
2805
+
2806
+ ;; Store 16-bit little-endian integer types, immediate input.
2807
+ (rule 1 (istore16_impl flags @ (littleendian) (i16_from_swapped_value imm) addr offset)
2808
+ (store16_imm imm (lower_address flags addr offset)))
2809
+
2810
+
2811
+ ;;;; Rules for 32-bit integer stores ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;
2812
+
2813
+ ;; Main `istore32` lowering entry point, dispatching to the helper.
2814
+ (rule (lower (istore32 flags val addr offset))
2815
+ (side_effect (istore32_impl flags val addr offset)))
2816
+
2817
+ ;; Helper to store 32-bit integer types.
2818
+ (decl istore32_impl (MemFlags Value Value Offset32) SideEffectNoResult)
2819
+
2820
+ ;; Store 32-bit big-endian integer types, register input.
2821
+ (rule 1 (istore32_impl flags @ (bigendian) val addr offset)
2822
+ (store32 (put_in_reg val) (lower_address flags addr offset)))
2823
+
2824
+ ;; Store 32-bit big-endian integer types, immediate input.
2825
+ (rule 2 (istore32_impl flags @ (bigendian) (i16_from_value imm) addr offset)
2826
+ (store32_simm16 imm (lower_address flags addr offset)))
2827
+
2828
+ ;; Store 32-bit little-endian integer types.
2829
+ (rule 0 (istore32_impl flags @ (littleendian) val addr offset)
2830
+ (storerev32 (put_in_reg val) (lower_address flags addr offset)))
2831
+
2832
+
2833
+ ;;;; Rules for 64-bit integer stores ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;
2834
+
2835
+ ;; Helper to store 64-bit integer types.
2836
+ (decl istore64_impl (MemFlags Value Value Offset32) SideEffectNoResult)
2837
+
2838
+ ;; Store 64-bit big-endian integer types, register input.
2839
+ (rule 1 (istore64_impl flags @ (bigendian) val addr offset)
2840
+ (store64 (put_in_reg val) (lower_address flags addr offset)))
2841
+
2842
+ ;; Store 64-bit big-endian integer types, immediate input.
2843
+ (rule 2 (istore64_impl flags @ (bigendian) (i16_from_value imm) addr offset)
2844
+ (store64_simm16 imm (lower_address flags addr offset)))
2845
+
2846
+ ;; Store 64-bit little-endian integer types.
2847
+ (rule 0 (istore64_impl flags @ (littleendian) val addr offset)
2848
+ (storerev64 (put_in_reg val) (lower_address flags addr offset)))
2849
+
2850
+
2851
+ ;;;; Rules for `atomic_rmw` ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;
2852
+
2853
+ ;; Atomic operations that do not require a compare-and-swap loop.
2854
+
2855
+ ;; Atomic AND for 32/64-bit big-endian types, using a single instruction.
2856
+ (rule 1 (lower (has_type (ty_32_or_64 ty)
2857
+ (atomic_rmw flags @ (bigendian) (AtomicRmwOp.And) addr src)))
2858
+ (atomic_rmw_and ty (put_in_reg src)
2859
+ (lower_address flags addr (zero_offset))))
2860
+
2861
+ ;; Atomic AND for 32/64-bit big-endian types, using byte-swapped input/output.
2862
+ (rule (lower (has_type (ty_32_or_64 ty)
2863
+ (atomic_rmw flags @ (littleendian) (AtomicRmwOp.And) addr src)))
2864
+ (bswap_reg ty (atomic_rmw_and ty (bswap_reg ty (put_in_reg src))
2865
+ (lower_address flags addr (zero_offset)))))
2866
+
2867
+ ;; Atomic OR for 32/64-bit big-endian types, using a single instruction.
2868
+ (rule 1 (lower (has_type (ty_32_or_64 ty)
2869
+ (atomic_rmw flags @ (bigendian) (AtomicRmwOp.Or) addr src)))
2870
+ (atomic_rmw_or ty (put_in_reg src)
2871
+ (lower_address flags addr (zero_offset))))
2872
+
2873
+ ;; Atomic OR for 32/64-bit little-endian types, using byte-swapped input/output.
2874
+ (rule (lower (has_type (ty_32_or_64 ty)
2875
+ (atomic_rmw flags @ (littleendian) (AtomicRmwOp.Or) addr src)))
2876
+ (bswap_reg ty (atomic_rmw_or ty (bswap_reg ty (put_in_reg src))
2877
+ (lower_address flags addr (zero_offset)))))
2878
+
2879
+ ;; Atomic XOR for 32/64-bit big-endian types, using a single instruction.
2880
+ (rule 1 (lower (has_type (ty_32_or_64 ty)
2881
+ (atomic_rmw flags @ (bigendian) (AtomicRmwOp.Xor) addr src)))
2882
+ (atomic_rmw_xor ty (put_in_reg src)
2883
+ (lower_address flags addr (zero_offset))))
2884
+
2885
+ ;; Atomic XOR for 32/64-bit little-endian types, using byte-swapped input/output.
2886
+ (rule (lower (has_type (ty_32_or_64 ty)
2887
+ (atomic_rmw flags @ (littleendian) (AtomicRmwOp.Xor) addr src)))
2888
+ (bswap_reg ty (atomic_rmw_xor ty (bswap_reg ty (put_in_reg src))
2889
+ (lower_address flags addr (zero_offset)))))
2890
+
2891
+ ;; Atomic ADD for 32/64-bit big-endian types, using a single instruction.
2892
+ (rule (lower (has_type (ty_32_or_64 ty)
2893
+ (atomic_rmw flags @ (bigendian) (AtomicRmwOp.Add) addr src)))
2894
+ (atomic_rmw_add ty (put_in_reg src)
2895
+ (lower_address flags addr (zero_offset))))
2896
+
2897
+ ;; Atomic SUB for 32/64-bit big-endian types, using atomic ADD with negated input.
2898
+ (rule (lower (has_type (ty_32_or_64 ty)
2899
+ (atomic_rmw flags @ (bigendian) (AtomicRmwOp.Sub) addr src)))
2900
+ (atomic_rmw_add ty (neg_reg ty (put_in_reg src))
2901
+ (lower_address flags addr (zero_offset))))
2902
+
2903
+
2904
+ ;; Atomic operations that require a compare-and-swap loop.
2905
+
2906
+ ;; Operations for 32/64-bit types can use a fullword compare-and-swap loop.
2907
+ (rule -1 (lower (has_type (ty_32_or_64 ty) (atomic_rmw flags op addr src)))
2908
+ (let ((src_reg Reg (put_in_reg src))
2909
+ (addr_reg Reg (put_in_reg addr))
2910
+ ;; Create body of compare-and-swap loop.
2911
+ (ib VecMInstBuilder (inst_builder_new))
2912
+ (val0 Reg (writable_reg_to_reg (casloop_val_reg)))
2913
+ (val1 Reg (atomic_rmw_body ib ty flags op
2914
+ (casloop_tmp_reg) val0 src_reg)))
2915
+ ;; Emit compare-and-swap loop and extract final result.
2916
+ (casloop ib ty flags addr_reg val1)))
2917
+
2918
+ ;; Operations for 8/16-bit types must operate on the surrounding aligned word.
2919
+ (rule -2 (lower (has_type (ty_8_or_16 ty) (atomic_rmw flags op addr src)))
2920
+ (let ((src_reg Reg (put_in_reg src))
2921
+ (addr_reg Reg (put_in_reg addr))
2922
+ ;; Prepare access to surrounding aligned word.
2923
+ (bitshift Reg (casloop_bitshift addr_reg))
2924
+ (aligned_addr Reg (casloop_aligned_addr addr_reg))
2925
+ ;; Create body of compare-and-swap loop.
2926
+ (ib VecMInstBuilder (inst_builder_new))
2927
+ (val0 Reg (writable_reg_to_reg (casloop_val_reg)))
2928
+ (val1 Reg (casloop_rotate_in ib ty flags bitshift val0))
2929
+ (val2 Reg (atomic_rmw_body ib ty flags op
2930
+ (casloop_tmp_reg) val1 src_reg))
2931
+ (val3 Reg (casloop_rotate_out ib ty flags bitshift val2)))
2932
+ ;; Emit compare-and-swap loop and extract final result.
2933
+ (casloop_subword ib ty flags aligned_addr bitshift val3)))
2934
+
2935
+ ;; Loop bodies for atomic read-modify-write operations.
2936
+ (decl atomic_rmw_body (VecMInstBuilder Type MemFlags AtomicRmwOp
2937
+ WritableReg Reg Reg) Reg)
2938
+
2939
+ ;; Loop bodies for 32-/64-bit atomic XCHG operations.
2940
+ ;; Simply use the source (possibly byte-swapped) as new target value.
2941
+ (rule 2 (atomic_rmw_body ib (ty_32_or_64 ty) (bigendian)
2942
+ (AtomicRmwOp.Xchg) tmp val src)
2943
+ src)
2944
+ (rule 1 (atomic_rmw_body ib (ty_32_or_64 ty) (littleendian)
2945
+ (AtomicRmwOp.Xchg) tmp val src)
2946
+ (bswap_reg ty src))
2947
+
2948
+ ;; Loop bodies for 32-/64-bit atomic NAND operations.
2949
+ ;; On z15 this can use the NN(G)RK instruction. On z14, perform an And
2950
+ ;; operation and invert the result. In the little-endian case, we can
2951
+ ;; simply byte-swap the source operand.
2952
+ (rule 4 (atomic_rmw_body ib (and (mie2_enabled) (ty_32_or_64 ty)) (bigendian)
2953
+ (AtomicRmwOp.Nand) tmp val src)
2954
+ (push_alu_reg ib (aluop_not_and ty) tmp val src))
2955
+ (rule 3 (atomic_rmw_body ib (and (mie2_enabled) (ty_32_or_64 ty)) (littleendian)
2956
+ (AtomicRmwOp.Nand) tmp val src)
2957
+ (push_alu_reg ib (aluop_not_and ty) tmp val (bswap_reg ty src)))
2958
+ (rule 2 (atomic_rmw_body ib (and (mie2_disabled) (ty_32_or_64 ty)) (bigendian)
2959
+ (AtomicRmwOp.Nand) tmp val src)
2960
+ (push_not_reg ib ty tmp
2961
+ (push_alu_reg ib (aluop_and ty) tmp val src)))
2962
+ (rule 1 (atomic_rmw_body ib (and (mie2_disabled) (ty_32_or_64 ty)) (littleendian)
2963
+ (AtomicRmwOp.Nand) tmp val src)
2964
+ (push_not_reg ib ty tmp
2965
+ (push_alu_reg ib (aluop_and ty) tmp val (bswap_reg ty src))))
2966
+
2967
+ ;; Loop bodies for 8-/16-bit atomic bit operations.
2968
+ ;; These use the "rotate-then-<op>-selected bits" family of instructions.
2969
+ ;; For the Nand operation, we again perform And and invert the result.
2970
+ (rule (atomic_rmw_body ib (ty_8_or_16 ty) flags (AtomicRmwOp.Xchg) tmp val src)
2971
+ (atomic_rmw_body_rxsbg ib ty flags (RxSBGOp.Insert) tmp val src))
2972
+ (rule (atomic_rmw_body ib (ty_8_or_16 ty) flags (AtomicRmwOp.And) tmp val src)
2973
+ (atomic_rmw_body_rxsbg ib ty flags (RxSBGOp.And) tmp val src))
2974
+ (rule (atomic_rmw_body ib (ty_8_or_16 ty) flags (AtomicRmwOp.Or) tmp val src)
2975
+ (atomic_rmw_body_rxsbg ib ty flags (RxSBGOp.Or) tmp val src))
2976
+ (rule (atomic_rmw_body ib (ty_8_or_16 ty) flags (AtomicRmwOp.Xor) tmp val src)
2977
+ (atomic_rmw_body_rxsbg ib ty flags (RxSBGOp.Xor) tmp val src))
2978
+ (rule (atomic_rmw_body ib (ty_8_or_16 ty) flags (AtomicRmwOp.Nand) tmp val src)
2979
+ (atomic_rmw_body_invert ib ty flags tmp
2980
+ (atomic_rmw_body_rxsbg ib ty flags (RxSBGOp.And) tmp val src)))
2981
+
2982
+ ;; RxSBG subword operation.
2983
+ (decl atomic_rmw_body_rxsbg (VecMInstBuilder Type MemFlags RxSBGOp
2984
+ WritableReg Reg Reg) Reg)
2985
+ ;; 8-bit case: use the low byte of "src" and the high byte of "val".
2986
+ (rule (atomic_rmw_body_rxsbg ib $I8 _ op tmp val src)
2987
+ (push_rxsbg ib op tmp val src 32 40 24))
2988
+ ;; 16-bit big-endian case: use the low two bytes of "src" and the
2989
+ ;; high two bytes of "val".
2990
+ (rule 1 (atomic_rmw_body_rxsbg ib $I16 (bigendian) op tmp val src)
2991
+ (push_rxsbg ib op tmp val src 32 48 16))
2992
+ ;; 16-bit little-endian case: use the low two bytes of "src", byte-swapped
2993
+ ;; so they end up in the high two bytes, and the low two bytes of "val".
2994
+ (rule (atomic_rmw_body_rxsbg ib $I16 (littleendian) op tmp val src)
2995
+ (push_rxsbg ib op tmp val (bswap_reg $I32 src) 48 64 -16))
2996
+
2997
+ ;; Invert a subword.
2998
+ (decl atomic_rmw_body_invert (VecMInstBuilder Type MemFlags WritableReg Reg) Reg)
2999
+ ;; 8-bit case: invert the high byte.
3000
+ (rule (atomic_rmw_body_invert ib $I8 _ tmp val)
3001
+ (push_xor_uimm32shifted ib $I32 tmp val (uimm32shifted 0xff000000 0)))
3002
+ ;; 16-bit big-endian case: invert the two high bytes.
3003
+ (rule 1 (atomic_rmw_body_invert ib $I16 (bigendian) tmp val)
3004
+ (push_xor_uimm32shifted ib $I32 tmp val (uimm32shifted 0xffff0000 0)))
3005
+ ;; 16-bit little-endian case: invert the two low bytes.
3006
+ (rule (atomic_rmw_body_invert ib $I16 (littleendian) tmp val)
3007
+ (push_xor_uimm32shifted ib $I32 tmp val (uimm32shifted 0xffff 0)))
3008
+
3009
+ ;; Loop bodies for atomic ADD/SUB operations.
3010
+ (rule (atomic_rmw_body ib ty flags (AtomicRmwOp.Add) tmp val src)
3011
+ (atomic_rmw_body_addsub ib ty flags (aluop_add (ty_ext32 ty)) tmp val src))
3012
+ (rule (atomic_rmw_body ib ty flags (AtomicRmwOp.Sub) tmp val src)
3013
+ (atomic_rmw_body_addsub ib ty flags (aluop_sub (ty_ext32 ty)) tmp val src))
3014
+
3015
+ ;; Addition or subtraction operation.
3016
+ (decl atomic_rmw_body_addsub (VecMInstBuilder Type MemFlags ALUOp
3017
+ WritableReg Reg Reg) Reg)
3018
+ ;; 32/64-bit big-endian case: just a regular add/sub operation.
3019
+ (rule 2 (atomic_rmw_body_addsub ib (ty_32_or_64 ty) (bigendian) op tmp val src)
3020
+ (push_alu_reg ib op tmp val src))
3021
+ ;; 32/64-bit little-endian case: byte-swap the value loaded from memory before
3022
+ ;; and after performing the operation in native endianness.
3023
+ (rule 1 (atomic_rmw_body_addsub ib (ty_32_or_64 ty) (littleendian) op tmp val src)
3024
+ (let ((val_swapped Reg (push_bswap_reg ib ty tmp val))
3025
+ (res_swapped Reg (push_alu_reg ib op tmp val_swapped src)))
3026
+ (push_bswap_reg ib ty tmp res_swapped)))
3027
+ ;; 8-bit case: perform a 32-bit addition of the source value shifted by 24 bits
3028
+ ;; to the memory value, which contains the target in its high byte.
3029
+ (rule (atomic_rmw_body_addsub ib $I8 _ op tmp val src)
3030
+ (let ((src_shifted Reg (lshl_imm $I32 src 24)))
3031
+ (push_alu_reg ib op tmp val src_shifted)))
3032
+ ;; 16-bit big-endian case: similar, just shift the source by 16 bits.
3033
+ (rule 3 (atomic_rmw_body_addsub ib $I16 (bigendian) op tmp val src)
3034
+ (let ((src_shifted Reg (lshl_imm $I32 src 16)))
3035
+ (push_alu_reg ib op tmp val src_shifted)))
3036
+ ;; 16-bit little-endian case: the same, but in addition we need to byte-swap
3037
+ ;; the memory value before and after the operation. Since the value was placed
3038
+ ;; in the low two bytes by our standard rotation, we can use a 32-bit byte-swap
3039
+ ;; and the native-endian value will end up in the high bytes where we need it
3040
+ ;; to perform the operation.
3041
+ (rule (atomic_rmw_body_addsub ib $I16 (littleendian) op tmp val src)
3042
+ (let ((src_shifted Reg (lshl_imm $I32 src 16))
3043
+ (val_swapped Reg (push_bswap_reg ib $I32 tmp val))
3044
+ (res_swapped Reg (push_alu_reg ib op tmp val_swapped src_shifted)))
3045
+ (push_bswap_reg ib $I32 tmp res_swapped)))
3046
+
3047
+ ;; Loop bodies for atomic MIN/MAX operations.
3048
+ (rule (atomic_rmw_body ib ty flags (AtomicRmwOp.Smin) tmp val src)
3049
+ (atomic_rmw_body_minmax ib ty flags (cmpop_cmps (ty_ext32 ty))
3050
+ (intcc_as_cond (IntCC.SignedLessThan)) tmp val src))
3051
+ (rule (atomic_rmw_body ib ty flags (AtomicRmwOp.Smax) tmp val src)
3052
+ (atomic_rmw_body_minmax ib ty flags (cmpop_cmps (ty_ext32 ty))
3053
+ (intcc_as_cond (IntCC.SignedGreaterThan)) tmp val src))
3054
+ (rule (atomic_rmw_body ib ty flags (AtomicRmwOp.Umin) tmp val src)
3055
+ (atomic_rmw_body_minmax ib ty flags (cmpop_cmpu (ty_ext32 ty))
3056
+ (intcc_as_cond (IntCC.UnsignedLessThan)) tmp val src))
3057
+ (rule (atomic_rmw_body ib ty flags (AtomicRmwOp.Umax) tmp val src)
3058
+ (atomic_rmw_body_minmax ib ty flags (cmpop_cmpu (ty_ext32 ty))
3059
+ (intcc_as_cond (IntCC.UnsignedGreaterThan)) tmp val src))
3060
+
3061
+ ;; Minimum or maximum operation.
3062
+ (decl atomic_rmw_body_minmax (VecMInstBuilder Type MemFlags CmpOp Cond
3063
+ WritableReg Reg Reg) Reg)
3064
+ ;; 32/64-bit big-endian case: just a comparison followed by a conditional
3065
+ ;; break out of the loop if the memory value does not need to change.
3066
+ ;; If it does need to change, the new value is simply the source operand.
3067
+ (rule 2 (atomic_rmw_body_minmax ib (ty_32_or_64 ty) (bigendian)
3068
+ op cond tmp val src)
3069
+ (let ((_ Reg (push_break_if ib (cmp_rr op src val) (invert_cond cond))))
3070
+ src))
3071
+ ;; 32/64-bit little-endian case: similar, but we need to byte-swap the
3072
+ ;; memory value before the comparison. If we need to store the new value,
3073
+ ;; it also needs to be byte-swapped.
3074
+ (rule 1 (atomic_rmw_body_minmax ib (ty_32_or_64 ty) (littleendian)
3075
+ op cond tmp val src)
3076
+ (let ((val_swapped Reg (push_bswap_reg ib ty tmp val))
3077
+ (_ Reg (push_break_if ib (cmp_rr op src val_swapped)
3078
+ (invert_cond cond))))
3079
+ (push_bswap_reg ib ty tmp src)))
3080
+ ;; 8-bit case: compare the memory value (which contains the target in the
3081
+ ;; high byte) with the source operand shifted by 24 bits. Note that in
3082
+ ;; the case where the high bytes are equal, the comparison may succeed
3083
+ ;; or fail depending on the unrelated low bits of the memory value, and
3084
+ ;; so we either may or may not perform the update. But it would be an
3085
+ ;; update with the same value in any case, so this does not matter.
3086
+ (rule (atomic_rmw_body_minmax ib $I8 _ op cond tmp val src)
3087
+ (let ((src_shifted Reg (lshl_imm $I32 src 24))
3088
+ (_ Reg (push_break_if ib (cmp_rr op src_shifted val)
3089
+ (invert_cond cond))))
3090
+ (push_rxsbg ib (RxSBGOp.Insert) tmp val src_shifted 32 40 0)))
3091
+ ;; 16-bit big-endian case: similar, just shift the source by 16 bits.
3092
+ (rule 3 (atomic_rmw_body_minmax ib $I16 (bigendian) op cond tmp val src)
3093
+ (let ((src_shifted Reg (lshl_imm $I32 src 16))
3094
+ (_ Reg (push_break_if ib (cmp_rr op src_shifted val)
3095
+ (invert_cond cond))))
3096
+ (push_rxsbg ib (RxSBGOp.Insert) tmp val src_shifted 32 48 0)))
3097
+ ;; 16-bit little-endian case: similar, but in addition byte-swap the
3098
+ ;; memory value before and after the operation, like for _addsub_.
3099
+ (rule (atomic_rmw_body_minmax ib $I16 (littleendian) op cond tmp val src)
3100
+ (let ((src_shifted Reg (lshl_imm $I32 src 16))
3101
+ (val_swapped Reg (push_bswap_reg ib $I32 tmp val))
3102
+ (_ Reg (push_break_if ib (cmp_rr op src_shifted val_swapped)
3103
+ (invert_cond cond)))
3104
+ (res_swapped Reg (push_rxsbg ib (RxSBGOp.Insert)
3105
+ tmp val_swapped src_shifted 32 48 0)))
3106
+ (push_bswap_reg ib $I32 tmp res_swapped)))
3107
+
3108
+
3109
+ ;;;; Rules for `atomic_cas` ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;
3110
+
3111
+ ;; 32/64-bit big-endian atomic compare-and-swap instruction.
3112
+ (rule 2 (lower (has_type (ty_32_or_64 ty)
3113
+ (atomic_cas flags @ (bigendian) addr src1 src2)))
3114
+ (atomic_cas_impl ty (put_in_reg src1) (put_in_reg src2)
3115
+ (lower_address flags addr (zero_offset))))
3116
+
3117
+ ;; 32/64-bit little-endian atomic compare-and-swap instruction.
3118
+ ;; Implemented by byte-swapping old/new inputs and the output.
3119
+ (rule 1 (lower (has_type (ty_32_or_64 ty)
3120
+ (atomic_cas flags @ (littleendian) addr src1 src2)))
3121
+ (bswap_reg ty (atomic_cas_impl ty (bswap_reg ty (put_in_reg src1))
3122
+ (bswap_reg ty (put_in_reg src2))
3123
+ (lower_address flags addr (zero_offset)))))
3124
+
3125
+ ;; 8/16-bit atomic compare-and-swap implemented via loop.
3126
+ (rule (lower (has_type (ty_8_or_16 ty) (atomic_cas flags addr src1 src2)))
3127
+ (let ((src1_reg Reg (put_in_reg src1))
3128
+ (src2_reg Reg (put_in_reg src2))
3129
+ (addr_reg Reg (put_in_reg addr))
3130
+ ;; Prepare access to the surrounding aligned word.
3131
+ (bitshift Reg (casloop_bitshift addr_reg))
3132
+ (aligned_addr Reg (casloop_aligned_addr addr_reg))
3133
+ ;; Create body of compare-and-swap loop.
3134
+ (ib VecMInstBuilder (inst_builder_new))
3135
+ (val0 Reg (writable_reg_to_reg (casloop_val_reg)))
3136
+ (val1 Reg (casloop_rotate_in ib ty flags bitshift val0))
3137
+ (val2 Reg (atomic_cas_body ib ty flags
3138
+ (casloop_tmp_reg) val1 src1_reg src2_reg))
3139
+ (val3 Reg (casloop_rotate_out ib ty flags bitshift val2)))
3140
+ ;; Emit compare-and-swap loop and extract final result.
3141
+ (casloop_subword ib ty flags aligned_addr bitshift val3)))
3142
+
3143
+ ;; Emit loop body instructions to perform a subword compare-and-swap.
3144
+ (decl atomic_cas_body (VecMInstBuilder Type MemFlags
3145
+ WritableReg Reg Reg Reg) Reg)
3146
+
3147
+ ;; 8-bit case: "val" contains the value loaded from memory in the high byte.
3148
+ ;; Compare with the comparison value in the low byte of "src1". If unequal,
3149
+ ;; break out of the loop, otherwise replace the target byte in "val" with
3150
+ ;; the low byte of "src2".
3151
+ (rule (atomic_cas_body ib $I8 _ tmp val src1 src2)
3152
+ (let ((_ Reg (push_break_if ib (rxsbg_test (RxSBGOp.Xor) val src1 32 40 24)
3153
+ (intcc_as_cond (IntCC.NotEqual)))))
3154
+ (push_rxsbg ib (RxSBGOp.Insert) tmp val src2 32 40 24)))
3155
+
3156
+ ;; 16-bit big-endian case: Same as above, except with values in the high
3157
+ ;; two bytes of "val" and low two bytes of "src1" and "src2".
3158
+ (rule 1 (atomic_cas_body ib $I16 (bigendian) tmp val src1 src2)
3159
+ (let ((_ Reg (push_break_if ib (rxsbg_test (RxSBGOp.Xor) val src1 32 48 16)
3160
+ (intcc_as_cond (IntCC.NotEqual)))))
3161
+ (push_rxsbg ib (RxSBGOp.Insert) tmp val src2 32 48 16)))
3162
+
3163
+ ;; 16-bit little-endian case: "val" here contains a little-endian value in the
3164
+ ;; *low* two bytes. "src1" and "src2" contain native (i.e. big-endian) values
3165
+ ;; in their low two bytes. Perform the operation in little-endian mode by
3166
+ ;; byte-swapping "src1" and "src" ahead of the loop. Note that this is a
3167
+ ;; 32-bit operation so the little-endian 16-bit values end up in the *high*
3168
+ ;; two bytes of the swapped values.
3169
+ (rule (atomic_cas_body ib $I16 (littleendian) tmp val src1 src2)
3170
+ (let ((src1_swapped Reg (bswap_reg $I32 src1))
3171
+ (src2_swapped Reg (bswap_reg $I32 src2))
3172
+ (_ Reg (push_break_if ib
3173
+ (rxsbg_test (RxSBGOp.Xor) val src1_swapped 48 64 -16)
3174
+ (intcc_as_cond (IntCC.NotEqual)))))
3175
+ (push_rxsbg ib (RxSBGOp.Insert) tmp val src2_swapped 48 64 -16)))
3176
+
3177
+
3178
+ ;;;; Rules for `atomic_load` ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;
3179
+
3180
+ ;; Atomic loads can be implemented via regular loads on this platform.
3181
+
3182
+ ;; 8-bit atomic load.
3183
+ (rule (lower (has_type $I8 (atomic_load flags addr)))
3184
+ (zext32_mem $I8 (lower_address flags addr (zero_offset))))
3185
+
3186
+ ;; 16-bit big-endian atomic load.
3187
+ (rule 1 (lower (has_type $I16 (atomic_load flags @ (bigendian) addr)))
3188
+ (zext32_mem $I16 (lower_address flags addr (zero_offset))))
3189
+
3190
+ ;; 16-bit little-endian atomic load.
3191
+ (rule (lower (has_type $I16 (atomic_load flags @ (littleendian) addr)))
3192
+ (loadrev16 (lower_address flags addr (zero_offset))))
3193
+
3194
+ ;; 32-bit big-endian atomic load.
3195
+ (rule 1 (lower (has_type $I32 (atomic_load flags @ (bigendian) addr)))
3196
+ (load32 (lower_address flags addr (zero_offset))))
3197
+
3198
+ ;; 32-bit little-endian atomic load.
3199
+ (rule (lower (has_type $I32 (atomic_load flags @ (littleendian) addr)))
3200
+ (loadrev32 (lower_address flags addr (zero_offset))))
3201
+
3202
+ ;; 64-bit big-endian atomic load.
3203
+ (rule 1 (lower (has_type $I64 (atomic_load flags @ (bigendian) addr)))
3204
+ (load64 (lower_address flags addr (zero_offset))))
3205
+
3206
+ ;; 64-bit little-endian atomic load.
3207
+ (rule (lower (has_type $I64 (atomic_load flags @ (littleendian) addr)))
3208
+ (loadrev64 (lower_address flags addr (zero_offset))))
3209
+
3210
+
3211
+ ;;;; Rules for `atomic_store` ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;
3212
+
3213
+ ;; Atomic stores can be implemented via regular stores followed by a fence.
3214
+ (decl atomic_store_impl (SideEffectNoResult) InstOutput)
3215
+ (rule (atomic_store_impl store)
3216
+ (let ((_ InstOutput (side_effect store)))
3217
+ (side_effect (fence_impl))))
3218
+
3219
+ ;; 8-bit atomic store.
3220
+ (rule (lower (atomic_store flags val @ (value_type $I8) addr))
3221
+ (atomic_store_impl (istore8_impl flags val addr (zero_offset))))
3222
+
3223
+ ;; 16-bit atomic store.
3224
+ (rule (lower (atomic_store flags val @ (value_type $I16) addr))
3225
+ (atomic_store_impl (istore16_impl flags val addr (zero_offset))))
3226
+
3227
+ ;; 32-bit atomic store.
3228
+ (rule (lower (atomic_store flags val @ (value_type $I32) addr))
3229
+ (atomic_store_impl (istore32_impl flags val addr (zero_offset))))
3230
+
3231
+ ;; 64-bit atomic store.
3232
+ (rule (lower (atomic_store flags val @ (value_type $I64) addr))
3233
+ (atomic_store_impl (istore64_impl flags val addr (zero_offset))))
3234
+
3235
+
3236
+ ;;;; Rules for `fence` ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;
3237
+
3238
+ ;; Fence to ensure sequential consistency.
3239
+ (rule (lower (fence))
3240
+ (side_effect (fence_impl)))
3241
+
3242
+
3243
+ ;;;; Rules for `icmp` ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;
3244
+
3245
+ ;; We want to optimize the typical use of `icmp` (generating an integer 0/1
3246
+ ;; result) followed by some user, like a `select` or a conditional branch.
3247
+ ;; Instead of first generating the integer result and later testing it again,
3248
+ ;; we want to sink the comparison to be performed at the site of use.
3249
+ ;;
3250
+ ;; To enable this, we provide generic helpers that return a `ProducesBool`
3251
+ ;; encapsulating the comparison in question, which can be used by all the
3252
+ ;; above scenarios.
3253
+ ;;
3254
+ ;; N.B. There are specific considerations when sinking a memory load into a
3255
+ ;; comparison. When emitting an `icmp` directly, this can of course be done
3256
+ ;; as usual. However, when we use the `ProducesBool` elsewhere, we need to
3257
+ ;; consider *three* instructions: the load, the `icmp`, and the final user
3258
+ ;; (e.g. a conditional branch). The only way to safely sink the load would
3259
+ ;; be to sink it direct into the final user, which is only possible if there
3260
+ ;; is no *other* user of the `icmp` result. This is not currently being
3261
+ ;; verified by the `SinkableInst` logic, so to be safe we do not perform this
3262
+ ;; optimization at all.
3263
+ ;;
3264
+ ;; The generic `icmp_val` helper therefore has a flag indicating whether
3265
+ ;; it is being invoked in a context where it is safe to sink memory loads
3266
+ ;; (e.g. when directly emitting an `icmp`), or whether it is not (e.g. when
3267
+ ;; sinking the `icmp` result into a conditional branch or select).
3268
+
3269
+ ;; Main `icmp` entry point. Generate a `ProducesBool` capturing the
3270
+ ;; integer comparison and immediately lower it to a 0/1 integer result.
3271
+ ;; In this case, it is safe to sink memory loads.
3272
+ (rule -1 (lower (has_type (fits_in_64 ty) (icmp int_cc x y)))
3273
+ (lower_bool ty (icmp_val $true int_cc x y)))
3274
+
3275
+
3276
+ ;; Return a `ProducesBool` to implement any integer comparison.
3277
+ ;; The first argument is a flag to indicate whether it is safe to sink
3278
+ ;; memory loads as discussed above.
3279
+ (decl icmp_val (bool IntCC Value Value) ProducesBool)
3280
+
3281
+ ;; Dispatch for signed comparisons.
3282
+ (rule -1 (icmp_val allow_mem int_cc @ (signed) x @ (value_type (fits_in_64 _)) y)
3283
+ (bool (icmps_val allow_mem x y) (intcc_as_cond int_cc)))
3284
+ ;; Dispatch for unsigned comparisons.
3285
+ (rule -2 (icmp_val allow_mem int_cc @ (unsigned) x @ (value_type (fits_in_64 _)) y)
3286
+ (bool (icmpu_val allow_mem x y) (intcc_as_cond int_cc)))
3287
+
3288
+
3289
+ ;; Return a `ProducesBool` to implement signed integer comparisons.
3290
+ (decl icmps_val (bool Value Value) ProducesFlags)
3291
+
3292
+ ;; Compare (signed) two registers.
3293
+ (rule 0 (icmps_val _ x @ (value_type (fits_in_64 ty)) y)
3294
+ (icmps_reg (ty_ext32 ty) (put_in_reg_sext32 x) (put_in_reg_sext32 y)))
3295
+
3296
+ ;; Compare (signed) a register and a sign-extended register.
3297
+ (rule 3 (icmps_val _ x @ (value_type (fits_in_64 ty)) (sext32_value y))
3298
+ (icmps_reg_sext32 ty x y))
3299
+
3300
+ ;; Compare (signed) a register and an immediate.
3301
+ (rule 2 (icmps_val _ x @ (value_type (fits_in_64 ty)) (i16_from_value y))
3302
+ (icmps_simm16 (ty_ext32 ty) (put_in_reg_sext32 x) y))
3303
+ (rule 1 (icmps_val _ x @ (value_type (fits_in_64 ty)) (i32_from_value y))
3304
+ (icmps_simm32 (ty_ext32 ty) (put_in_reg_sext32 x) y))
3305
+
3306
+ ;; Compare (signed) a register and memory (32/64-bit types).
3307
+ (rule 4 (icmps_val $true x @ (value_type (fits_in_64 ty)) (sinkable_load_32_64 y))
3308
+ (icmps_mem ty x (sink_load y)))
3309
+
3310
+ ;; Compare (signed) a register and memory (16-bit types).
3311
+ (rule 5 (icmps_val $true x @ (value_type (fits_in_64 ty)) (sinkable_load_16 y))
3312
+ (icmps_mem_sext16 (ty_ext32 ty) (put_in_reg_sext32 x) (sink_load y)))
3313
+
3314
+ ;; Compare (signed) a register and sign-extended memory.
3315
+ (rule 4 (icmps_val $true x @ (value_type (fits_in_64 ty)) (sinkable_sload16 y))
3316
+ (icmps_mem_sext16 ty x (sink_sload16 y)))
3317
+ (rule 4 (icmps_val $true x @ (value_type (fits_in_64 ty)) (sinkable_sload32 y))
3318
+ (icmps_mem_sext32 ty x (sink_sload32 y)))
3319
+
3320
+
3321
+ ;; Return a `ProducesBool` to implement unsigned integer comparisons.
3322
+ (decl icmpu_val (bool Value Value) ProducesFlags)
3323
+
3324
+ ;; Compare (unsigned) two registers.
3325
+ (rule (icmpu_val _ x @ (value_type (fits_in_64 ty)) y)
3326
+ (icmpu_reg (ty_ext32 ty) (put_in_reg_zext32 x) (put_in_reg_zext32 y)))
3327
+
3328
+ ;; Compare (unsigned) a register and a sign-extended register.
3329
+ (rule 1 (icmpu_val _ x @ (value_type (fits_in_64 ty)) (zext32_value y))
3330
+ (icmpu_reg_zext32 ty x y))
3331
+
3332
+ ;; Compare (unsigned) a register and an immediate.
3333
+ (rule 2 (icmpu_val _ x @ (value_type (fits_in_64 ty)) (u32_from_value y))
3334
+ (icmpu_uimm32 (ty_ext32 ty) (put_in_reg_zext32 x) y))
3335
+
3336
+ ;; Compare (unsigned) a register and memory (32/64-bit types).
3337
+ (rule 4 (icmpu_val $true x @ (value_type (fits_in_64 ty)) (sinkable_load_32_64 y))
3338
+ (icmpu_mem ty x (sink_load y)))
3339
+
3340
+ ;; Compare (unsigned) a register and memory (16-bit types).
3341
+ ;; Note that the ISA only provides instructions with a PC-relative memory
3342
+ ;; address here, so we need to check whether the sinkable load matches this.
3343
+ (rule 3 (icmpu_val $true x @ (value_type (fits_in_64 ty))
3344
+ (sinkable_load_16 ld))
3345
+ (if-let y (load_sym ld))
3346
+ (icmpu_mem_zext16 (ty_ext32 ty) (put_in_reg_zext32 x) (sink_load y)))
3347
+
3348
+ ;; Compare (unsigned) a register and zero-extended memory.
3349
+ ;; Note that the ISA only provides instructions with a PC-relative memory
3350
+ ;; address here, so we need to check whether the sinkable load matches this.
3351
+ (rule 3 (icmpu_val $true x @ (value_type (fits_in_64 ty))
3352
+ (sinkable_uload16 ld))
3353
+ (if-let y (uload16_sym ld))
3354
+ (icmpu_mem_zext16 ty x (sink_uload16 y)))
3355
+ (rule 3 (icmpu_val $true x @ (value_type (fits_in_64 ty)) (sinkable_uload32 y))
3356
+ (icmpu_mem_zext32 ty x (sink_uload32 y)))
3357
+
3358
+
3359
+ ;; Compare 128-bit integers for equality.
3360
+ ;; Implemented via element-wise comparison using the all-element true CC flag.
3361
+ (rule (icmp_val _ (IntCC.Equal) x @ (value_type (vr128_ty _)) y)
3362
+ (bool (vec_cmpeqs $I64X2 x y)
3363
+ (floatcc_as_cond (FloatCC.Equal))))
3364
+ (rule (icmp_val _ (IntCC.NotEqual) x @ (value_type (vr128_ty _)) y)
3365
+ (bool (vec_cmpeqs $I64X2 x y)
3366
+ (floatcc_as_cond (FloatCC.NotEqual))))
3367
+
3368
+ ;; Compare (signed) 128-bit integers for relational inequality.
3369
+ ;; Implemented via synthetic instruction using VECG and VCHLGS.
3370
+ (rule (icmp_val _ (IntCC.SignedGreaterThan) x @ (value_type (vr128_ty ty)) y)
3371
+ (vec_int128_scmphi x y))
3372
+ (rule (icmp_val _ (IntCC.SignedLessThan) x @ (value_type (vr128_ty ty)) y)
3373
+ (vec_int128_scmphi y x))
3374
+ (rule (icmp_val _ (IntCC.SignedGreaterThanOrEqual) x @ (value_type (vr128_ty ty)) y)
3375
+ (invert_bool (vec_int128_scmphi y x)))
3376
+ (rule (icmp_val _ (IntCC.SignedLessThanOrEqual) x @ (value_type (vr128_ty ty)) y)
3377
+ (invert_bool (vec_int128_scmphi x y)))
3378
+
3379
+ ;; Compare (unsigned) 128-bit integers for relational inequality.
3380
+ ;; Implemented via synthetic instruction using VECLG and VCHLGS.
3381
+ (rule (icmp_val _ (IntCC.UnsignedGreaterThan) x @ (value_type (vr128_ty ty)) y)
3382
+ (vec_int128_ucmphi x y))
3383
+ (rule (icmp_val _ (IntCC.UnsignedLessThan) x @ (value_type (vr128_ty ty)) y)
3384
+ (vec_int128_ucmphi y x))
3385
+ (rule (icmp_val _ (IntCC.UnsignedGreaterThanOrEqual) x @ (value_type (vr128_ty ty)) y)
3386
+ (invert_bool (vec_int128_ucmphi y x)))
3387
+ (rule (icmp_val _ (IntCC.UnsignedLessThanOrEqual) x @ (value_type (vr128_ty ty)) y)
3388
+ (invert_bool (vec_int128_ucmphi x y)))
3389
+
3390
+
3391
+ ;; Vector `icmp` produces a boolean vector.
3392
+ ;; We need to handle the various IntCC flags separately here.
3393
+
3394
+ (rule (lower (has_type (ty_vec128 ty) (icmp (IntCC.Equal) x y)))
3395
+ (vec_cmpeq ty x y))
3396
+ (rule (lower (has_type (ty_vec128 ty) (icmp (IntCC.NotEqual) x y)))
3397
+ (vec_not ty (vec_cmpeq ty x y)))
3398
+ (rule (lower (has_type (ty_vec128 ty) (icmp (IntCC.SignedGreaterThan) x y)))
3399
+ (vec_cmph ty x y))
3400
+ (rule (lower (has_type (ty_vec128 ty) (icmp (IntCC.SignedLessThanOrEqual) x y)))
3401
+ (vec_not ty (vec_cmph ty x y)))
3402
+ (rule (lower (has_type (ty_vec128 ty) (icmp (IntCC.SignedLessThan) x y)))
3403
+ (vec_cmph ty y x))
3404
+ (rule (lower (has_type (ty_vec128 ty) (icmp (IntCC.SignedGreaterThanOrEqual) x y)))
3405
+ (vec_not ty (vec_cmph ty y x)))
3406
+ (rule (lower (has_type (ty_vec128 ty) (icmp (IntCC.UnsignedGreaterThan) x y)))
3407
+ (vec_cmphl ty x y))
3408
+ (rule (lower (has_type (ty_vec128 ty) (icmp (IntCC.UnsignedLessThanOrEqual) x y)))
3409
+ (vec_not ty (vec_cmphl ty x y)))
3410
+ (rule (lower (has_type (ty_vec128 ty) (icmp (IntCC.UnsignedLessThan) x y)))
3411
+ (vec_cmphl ty y x))
3412
+ (rule (lower (has_type (ty_vec128 ty) (icmp (IntCC.UnsignedGreaterThanOrEqual) x y)))
3413
+ (vec_not ty (vec_cmphl ty y x)))
3414
+
3415
+
3416
+ ;;;; Rules for `fcmp` ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;
3417
+
3418
+ ;; Main `fcmp` entry point. Generate a `ProducesBool` capturing the
3419
+ ;; integer comparison and immediately lower it to a 0/1 integer result.
3420
+ (rule -1 (lower (has_type (fits_in_64 ty) (fcmp float_cc x y)))
3421
+ (lower_bool ty (fcmp_val float_cc x y)))
3422
+
3423
+ ;; Return a `ProducesBool` to implement any floating-point comparison.
3424
+ (decl fcmp_val (FloatCC Value Value) ProducesBool)
3425
+ (rule (fcmp_val float_cc x @ (value_type ty) y)
3426
+ (bool (fcmp_reg ty x y)
3427
+ (floatcc_as_cond float_cc)))
3428
+
3429
+ ;; Vector `fcmp` produces a boolean vector.
3430
+ ;; We need to handle the various FloatCC flags separately here.
3431
+
3432
+ (rule (lower (has_type (ty_vec128 ty) (fcmp (FloatCC.Equal) x y)))
3433
+ (vec_fcmpeq ty x y))
3434
+ (rule (lower (has_type (ty_vec128 ty) (fcmp (FloatCC.NotEqual) x y)))
3435
+ (vec_not ty (vec_fcmpeq ty x y)))
3436
+ (rule (lower (has_type (ty_vec128 ty) (fcmp (FloatCC.GreaterThan) x y)))
3437
+ (vec_fcmph ty x y))
3438
+ (rule (lower (has_type (ty_vec128 ty) (fcmp (FloatCC.UnorderedOrLessThanOrEqual) x y)))
3439
+ (vec_not ty (vec_fcmph ty x y)))
3440
+ (rule (lower (has_type (ty_vec128 ty) (fcmp (FloatCC.GreaterThanOrEqual) x y)))
3441
+ (vec_fcmphe ty x y))
3442
+ (rule (lower (has_type (ty_vec128 ty) (fcmp (FloatCC.UnorderedOrLessThan) x y)))
3443
+ (vec_not ty (vec_fcmphe ty x y)))
3444
+ (rule (lower (has_type (ty_vec128 ty) (fcmp (FloatCC.LessThan) x y)))
3445
+ (vec_fcmph ty y x))
3446
+ (rule (lower (has_type (ty_vec128 ty) (fcmp (FloatCC.UnorderedOrGreaterThanOrEqual) x y)))
3447
+ (vec_not ty (vec_fcmph ty y x)))
3448
+ (rule (lower (has_type (ty_vec128 ty) (fcmp (FloatCC.LessThanOrEqual) x y)))
3449
+ (vec_fcmphe ty y x))
3450
+ (rule (lower (has_type (ty_vec128 ty) (fcmp (FloatCC.UnorderedOrGreaterThan) x y)))
3451
+ (vec_not ty (vec_fcmphe ty y x)))
3452
+ (rule (lower (has_type (ty_vec128 ty) (fcmp (FloatCC.Ordered) x y)))
3453
+ (vec_or ty (vec_fcmphe ty x y) (vec_fcmphe ty y x)))
3454
+ (rule (lower (has_type (ty_vec128 ty) (fcmp (FloatCC.Unordered) x y)))
3455
+ (vec_not_or ty (vec_fcmphe ty x y) (vec_fcmphe ty y x)))
3456
+ (rule (lower (has_type (ty_vec128 ty) (fcmp (FloatCC.OrderedNotEqual) x y)))
3457
+ (vec_or ty (vec_fcmph ty x y) (vec_fcmph ty y x)))
3458
+ (rule (lower (has_type (ty_vec128 ty) (fcmp (FloatCC.UnorderedOrEqual) x y)))
3459
+ (vec_not_or ty (vec_fcmph ty x y) (vec_fcmph ty y x)))
3460
+
3461
+
3462
+ ;;;; Rules for `vall_true` ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;
3463
+
3464
+ ;; Main `vall_true` entry point. Generate a `ProducesBool` capturing the
3465
+ ;; comparison and immediately lower it to a 0/1 integer result.
3466
+ (rule (lower (has_type (fits_in_64 ty) (vall_true x)))
3467
+ (lower_bool ty (vall_true_val x)))
3468
+
3469
+ ;; Return a `ProducesBool` to implement `vall_true`.
3470
+ (decl vall_true_val (Value) ProducesBool)
3471
+ (rule -1 (vall_true_val x @ (value_type ty))
3472
+ (bool (vec_cmpeqs ty x (vec_imm ty 0))
3473
+ (floatcc_as_cond (FloatCC.Unordered))))
3474
+
3475
+ ;; Short-circuit `vall_true` on the result of a `icmp`.
3476
+ (rule (vall_true_val (has_type ty (icmp (IntCC.Equal) x y)))
3477
+ (bool (vec_cmpeqs ty x y)
3478
+ (floatcc_as_cond (FloatCC.Equal))))
3479
+ (rule (vall_true_val (has_type ty (icmp (IntCC.NotEqual) x y)))
3480
+ (bool (vec_cmpeqs ty x y)
3481
+ (floatcc_as_cond (FloatCC.Unordered))))
3482
+ (rule (vall_true_val (has_type ty (icmp (IntCC.SignedGreaterThan) x y)))
3483
+ (bool (vec_cmphs ty x y)
3484
+ (floatcc_as_cond (FloatCC.Equal))))
3485
+ (rule (vall_true_val (has_type ty (icmp (IntCC.SignedLessThanOrEqual) x y)))
3486
+ (bool (vec_cmphs ty x y)
3487
+ (floatcc_as_cond (FloatCC.Unordered))))
3488
+ (rule (vall_true_val (has_type ty (icmp (IntCC.SignedLessThan) x y)))
3489
+ (bool (vec_cmphs ty y x)
3490
+ (floatcc_as_cond (FloatCC.Equal))))
3491
+ (rule (vall_true_val (has_type ty (icmp (IntCC.SignedGreaterThanOrEqual) x y)))
3492
+ (bool (vec_cmphs ty y x)
3493
+ (floatcc_as_cond (FloatCC.Unordered))))
3494
+ (rule (vall_true_val (has_type ty (icmp (IntCC.UnsignedGreaterThan) x y)))
3495
+ (bool (vec_cmphls ty x y)
3496
+ (floatcc_as_cond (FloatCC.Equal))))
3497
+ (rule (vall_true_val (has_type ty (icmp (IntCC.UnsignedLessThanOrEqual) x y)))
3498
+ (bool (vec_cmphls ty x y)
3499
+ (floatcc_as_cond (FloatCC.Unordered))))
3500
+ (rule (vall_true_val (has_type ty (icmp (IntCC.UnsignedLessThan) x y)))
3501
+ (bool (vec_cmphls ty y x)
3502
+ (floatcc_as_cond (FloatCC.Equal))))
3503
+ (rule (vall_true_val (has_type ty (icmp (IntCC.UnsignedGreaterThanOrEqual) x y)))
3504
+ (bool (vec_cmphls ty y x)
3505
+ (floatcc_as_cond (FloatCC.Unordered))))
3506
+
3507
+ ;; Short-circuit `vall_true` on the result of a `fcmp` where possible.
3508
+ (rule (vall_true_val (has_type ty (fcmp (FloatCC.Equal) x y)))
3509
+ (bool (vec_fcmpeqs ty x y)
3510
+ (floatcc_as_cond (FloatCC.Equal))))
3511
+ (rule (vall_true_val (has_type ty (fcmp (FloatCC.NotEqual) x y)))
3512
+ (bool (vec_fcmpeqs ty x y)
3513
+ (floatcc_as_cond (FloatCC.Unordered))))
3514
+ (rule (vall_true_val (has_type ty (fcmp (FloatCC.GreaterThan) x y)))
3515
+ (bool (vec_fcmphs ty x y)
3516
+ (floatcc_as_cond (FloatCC.Equal))))
3517
+ (rule (vall_true_val (has_type ty (fcmp (FloatCC.UnorderedOrLessThanOrEqual) x y)))
3518
+ (bool (vec_fcmphs ty x y)
3519
+ (floatcc_as_cond (FloatCC.Unordered))))
3520
+ (rule (vall_true_val (has_type ty (fcmp (FloatCC.GreaterThanOrEqual) x y)))
3521
+ (bool (vec_fcmphes ty x y)
3522
+ (floatcc_as_cond (FloatCC.Equal))))
3523
+ (rule (vall_true_val (has_type ty (fcmp (FloatCC.UnorderedOrLessThan) x y)))
3524
+ (bool (vec_fcmphes ty x y)
3525
+ (floatcc_as_cond (FloatCC.Unordered))))
3526
+ (rule (vall_true_val (has_type ty (fcmp (FloatCC.LessThan) x y)))
3527
+ (bool (vec_fcmphs ty y x)
3528
+ (floatcc_as_cond (FloatCC.Equal))))
3529
+ (rule (vall_true_val (has_type ty (fcmp (FloatCC.UnorderedOrGreaterThanOrEqual) x y)))
3530
+ (bool (vec_fcmphs ty y x)
3531
+ (floatcc_as_cond (FloatCC.Unordered))))
3532
+ (rule (vall_true_val (has_type ty (fcmp (FloatCC.LessThanOrEqual) x y)))
3533
+ (bool (vec_fcmphes ty y x)
3534
+ (floatcc_as_cond (FloatCC.Equal))))
3535
+ (rule (vall_true_val (has_type ty (fcmp (FloatCC.UnorderedOrGreaterThan) x y)))
3536
+ (bool (vec_fcmphes ty y x)
3537
+ (floatcc_as_cond (FloatCC.Unordered))))
3538
+
3539
+
3540
+ ;;;; Rules for `vany_true` ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;
3541
+
3542
+ ;; Main `vany_true` entry point. Generate a `ProducesBool` capturing the
3543
+ ;; comparison and immediately lower it to a 0/1 integer result.
3544
+ (rule (lower (has_type (fits_in_64 ty) (vany_true x)))
3545
+ (lower_bool ty (vany_true_val x)))
3546
+
3547
+ ;; Return a `ProducesBool` to implement `vany_true`.
3548
+ (decl vany_true_val (Value) ProducesBool)
3549
+ (rule -1 (vany_true_val x @ (value_type ty))
3550
+ (bool (vec_cmpeqs ty x (vec_imm ty 0))
3551
+ (floatcc_as_cond (FloatCC.NotEqual))))
3552
+
3553
+ ;; Short-circuit `vany_true` on the result of a `icmp`.
3554
+ (rule (vany_true_val (has_type ty (icmp (IntCC.Equal) x y)))
3555
+ (bool (vec_cmpeqs ty x y)
3556
+ (floatcc_as_cond (FloatCC.Ordered))))
3557
+ (rule (vany_true_val (has_type ty (icmp (IntCC.NotEqual) x y)))
3558
+ (bool (vec_cmpeqs ty x y)
3559
+ (floatcc_as_cond (FloatCC.NotEqual))))
3560
+ (rule (vany_true_val (has_type ty (icmp (IntCC.SignedGreaterThan) x y)))
3561
+ (bool (vec_cmphs ty x y)
3562
+ (floatcc_as_cond (FloatCC.Ordered))))
3563
+ (rule (vany_true_val (has_type ty (icmp (IntCC.SignedLessThanOrEqual) x y)))
3564
+ (bool (vec_cmphs ty x y)
3565
+ (floatcc_as_cond (FloatCC.NotEqual))))
3566
+ (rule (vany_true_val (has_type ty (icmp (IntCC.SignedLessThan) x y)))
3567
+ (bool (vec_cmphs ty y x)
3568
+ (floatcc_as_cond (FloatCC.Ordered))))
3569
+ (rule (vany_true_val (has_type ty (icmp (IntCC.SignedGreaterThanOrEqual) x y)))
3570
+ (bool (vec_cmphs ty y x)
3571
+ (floatcc_as_cond (FloatCC.NotEqual))))
3572
+ (rule (vany_true_val (has_type ty (icmp (IntCC.UnsignedGreaterThan) x y)))
3573
+ (bool (vec_cmphls ty x y)
3574
+ (floatcc_as_cond (FloatCC.Ordered))))
3575
+ (rule (vany_true_val (has_type ty (icmp (IntCC.UnsignedLessThanOrEqual) x y)))
3576
+ (bool (vec_cmphls ty x y)
3577
+ (floatcc_as_cond (FloatCC.NotEqual))))
3578
+ (rule (vany_true_val (has_type ty (icmp (IntCC.UnsignedLessThan) x y)))
3579
+ (bool (vec_cmphls ty y x)
3580
+ (floatcc_as_cond (FloatCC.Ordered))))
3581
+ (rule (vany_true_val (has_type ty (icmp (IntCC.UnsignedGreaterThanOrEqual) x y)))
3582
+ (bool (vec_cmphls ty y x)
3583
+ (floatcc_as_cond (FloatCC.NotEqual))))
3584
+
3585
+ ;; Short-circuit `vany_true` on the result of a `fcmp` where possible.
3586
+ (rule (vany_true_val (has_type ty (fcmp (FloatCC.Equal) x y)))
3587
+ (bool (vec_fcmpeqs ty x y)
3588
+ (floatcc_as_cond (FloatCC.Ordered))))
3589
+ (rule (vany_true_val (has_type ty (fcmp (FloatCC.NotEqual) x y)))
3590
+ (bool (vec_fcmpeqs ty x y)
3591
+ (floatcc_as_cond (FloatCC.NotEqual))))
3592
+ (rule (vany_true_val (has_type ty (fcmp (FloatCC.GreaterThan) x y)))
3593
+ (bool (vec_fcmphs ty x y)
3594
+ (floatcc_as_cond (FloatCC.Ordered))))
3595
+ (rule (vany_true_val (has_type ty (fcmp (FloatCC.UnorderedOrLessThanOrEqual) x y)))
3596
+ (bool (vec_fcmphs ty x y)
3597
+ (floatcc_as_cond (FloatCC.NotEqual))))
3598
+ (rule (vany_true_val (has_type ty (fcmp (FloatCC.GreaterThanOrEqual) x y)))
3599
+ (bool (vec_fcmphes ty x y)
3600
+ (floatcc_as_cond (FloatCC.Ordered))))
3601
+ (rule (vany_true_val (has_type ty (fcmp (FloatCC.UnorderedOrLessThan) x y)))
3602
+ (bool (vec_fcmphes ty x y)
3603
+ (floatcc_as_cond (FloatCC.NotEqual))))
3604
+ (rule (vany_true_val (has_type ty (fcmp (FloatCC.LessThan) x y)))
3605
+ (bool (vec_fcmphs ty y x)
3606
+ (floatcc_as_cond (FloatCC.Ordered))))
3607
+ (rule (vany_true_val (has_type ty (fcmp (FloatCC.UnorderedOrGreaterThanOrEqual) x y)))
3608
+ (bool (vec_fcmphs ty y x)
3609
+ (floatcc_as_cond (FloatCC.NotEqual))))
3610
+ (rule (vany_true_val (has_type ty (fcmp (FloatCC.LessThanOrEqual) x y)))
3611
+ (bool (vec_fcmphes ty y x)
3612
+ (floatcc_as_cond (FloatCC.Ordered))))
3613
+ (rule (vany_true_val (has_type ty (fcmp (FloatCC.UnorderedOrGreaterThan) x y)))
3614
+ (bool (vec_fcmphes ty y x)
3615
+ (floatcc_as_cond (FloatCC.NotEqual))))
3616
+
3617
+
3618
+ ;;;; Rules for `vhigh_bits` ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;
3619
+
3620
+ (rule (lower (vhigh_bits x @ (value_type (multi_lane 8 16))))
3621
+ (if-let (LaneOrder.LittleEndian) (lane_order))
3622
+ (let ((mask Reg (vec_imm $I8X16 (imm8x16 0 8 16 24 32 40 48 56
3623
+ 64 72 80 88 96 104 112 120))))
3624
+ (vec_extract_lane $I64X2 (vec_bitpermute x mask) 0 (zero_reg))))
3625
+ (rule 1 (lower (vhigh_bits x @ (value_type (multi_lane 8 16))))
3626
+ (if-let (LaneOrder.BigEndian) (lane_order))
3627
+ (let ((mask Reg (vec_imm $I8X16 (imm8x16 120 112 104 96 88 80 72 64
3628
+ 56 48 40 32 24 16 8 0))))
3629
+ (vec_extract_lane $I64X2 (vec_bitpermute x mask) 0 (zero_reg))))
3630
+
3631
+ (rule (lower (vhigh_bits x @ (value_type (multi_lane 16 8))))
3632
+ (if-let (LaneOrder.LittleEndian) (lane_order))
3633
+ (let ((mask Reg (vec_imm $I8X16 (imm8x16 128 128 128 128 128 128 128 128
3634
+ 0 16 32 48 64 80 96 112))))
3635
+ (vec_extract_lane $I64X2 (vec_bitpermute x mask) 0 (zero_reg))))
3636
+ (rule 1 (lower (vhigh_bits x @ (value_type (multi_lane 16 8))))
3637
+ (if-let (LaneOrder.BigEndian) (lane_order))
3638
+ (let ((mask Reg (vec_imm $I8X16 (imm8x16 128 128 128 128 128 128 128 128
3639
+ 112 96 80 64 48 32 16 0))))
3640
+ (vec_extract_lane $I64X2 (vec_bitpermute x mask) 0 (zero_reg))))
3641
+
3642
+ (rule (lower (vhigh_bits x @ (value_type (multi_lane 32 4))))
3643
+ (if-let (LaneOrder.LittleEndian) (lane_order))
3644
+ (let ((mask Reg (vec_imm $I8X16 (imm8x16 128 128 128 128 128 128 128 128
3645
+ 128 128 128 128 0 32 64 96))))
3646
+ (vec_extract_lane $I64X2 (vec_bitpermute x mask) 0 (zero_reg))))
3647
+ (rule 1 (lower (vhigh_bits x @ (value_type (multi_lane 32 4))))
3648
+ (if-let (LaneOrder.BigEndian) (lane_order))
3649
+ (let ((mask Reg (vec_imm $I8X16 (imm8x16 128 128 128 128 128 128 128 128
3650
+ 128 128 128 128 96 64 32 0))))
3651
+ (vec_extract_lane $I64X2 (vec_bitpermute x mask) 0 (zero_reg))))
3652
+
3653
+ (rule (lower (vhigh_bits x @ (value_type (multi_lane 64 2))))
3654
+ (if-let (LaneOrder.LittleEndian) (lane_order))
3655
+ (let ((mask Reg (vec_imm $I8X16 (imm8x16 128 128 128 128 128 128 128 128
3656
+ 128 128 128 128 128 128 0 64))))
3657
+ (vec_extract_lane $I64X2 (vec_bitpermute x mask) 0 (zero_reg))))
3658
+ (rule 1 (lower (vhigh_bits x @ (value_type (multi_lane 64 2))))
3659
+ (if-let (LaneOrder.BigEndian) (lane_order))
3660
+ (let ((mask Reg (vec_imm $I8X16 (imm8x16 128 128 128 128 128 128 128 128
3661
+ 128 128 128 128 128 128 64 0))))
3662
+ (vec_extract_lane $I64X2 (vec_bitpermute x mask) 0 (zero_reg))))
3663
+
3664
+
3665
+ ;;;; Rules for `select` ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;
3666
+
3667
+ ;; Return a `ProducesBool` to capture the fact that the input value is nonzero.
3668
+ ;; In the common case where that input is the result of an `icmp` or `fcmp`
3669
+ ;; instruction, directly use that compare. Note that it is not safe to sink
3670
+ ;; memory loads here, see the `icmp` comment.
3671
+ (decl value_nonzero (Value) ProducesBool)
3672
+ (rule (value_nonzero (icmp int_cc x y)) (icmp_val $false int_cc x y))
3673
+ (rule (value_nonzero (fcmp float_cc x y)) (fcmp_val float_cc x y))
3674
+ (rule -1 (value_nonzero val @ (value_type (gpr32_ty ty)))
3675
+ (bool (icmps_simm16 $I32 (put_in_reg_sext32 val) 0)
3676
+ (intcc_as_cond (IntCC.NotEqual))))
3677
+ (rule -2 (value_nonzero val @ (value_type (gpr64_ty ty)))
3678
+ (bool (icmps_simm16 $I64 (put_in_reg val) 0)
3679
+ (intcc_as_cond (IntCC.NotEqual))))
3680
+ (rule -3 (value_nonzero val @ (value_type (vr128_ty ty)))
3681
+ (bool (vec_cmpeqs $I64X2 val (vec_imm $I64X2 0))
3682
+ (floatcc_as_cond (FloatCC.NotEqual))))
3683
+
3684
+ ;; Main `select` entry point. Lower the `value_nonzero` result.
3685
+ (rule (lower (has_type ty (select val_cond val_true val_false)))
3686
+ (select_bool_reg ty (value_nonzero val_cond)
3687
+ (put_in_reg val_true) (put_in_reg val_false)))
3688
+
3689
+ ;; Special-case some float-selection instructions for min/max
3690
+ (rule 1 (lower (has_type (ty_scalar_float ty) (select (maybe_uextend (fcmp (FloatCC.LessThan) x y)) x y)))
3691
+ (fmin_pseudo_reg ty y x))
3692
+ (rule 2 (lower (has_type (ty_scalar_float ty) (select (maybe_uextend (fcmp (FloatCC.LessThan) y x)) x y)))
3693
+ (fmax_pseudo_reg ty y x))
3694
+
3695
+
3696
+ ;;;; Rules for `select_spectre_guard` ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;
3697
+
3698
+ ;; We need to guarantee a conditional move instruction. But on this platform
3699
+ ;; this is already the best way to implement select in general, so the
3700
+ ;; implementation of `select_spectre_guard` is identical to `select`.
3701
+ (rule (lower (has_type ty (select_spectre_guard
3702
+ val_cond val_true val_false)))
3703
+ (select_bool_reg ty (value_nonzero val_cond)
3704
+ (put_in_reg val_true) (put_in_reg val_false)))
3705
+
3706
+
3707
+ ;;;; Rules for `jump` ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;
3708
+
3709
+ ;; Unconditional branch. The target is found as first (and only) element in
3710
+ ;; the list of the current block's branch targets passed as `targets`.
3711
+ (rule (lower_branch (jump _) (single_target label))
3712
+ (emit_side_effect (jump_impl label)))
3713
+
3714
+
3715
+ ;;;; Rules for `br_table` ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;
3716
+
3717
+ ;; Jump table. `targets` contains the default target followed by the
3718
+ ;; list of branch targets per index value.
3719
+ (rule (lower_branch (br_table val_idx _) (jump_table_targets default targets))
3720
+ (let ((idx Reg (put_in_reg_zext64 val_idx))
3721
+ ;; Bounds-check the index and branch to default.
3722
+ ;; This is an internal branch that is not a terminator insn.
3723
+ ;; Instead, the default target is listed a potential target
3724
+ ;; in the final JTSequence, which is the block terminator.
3725
+ (cond ProducesBool
3726
+ (bool (icmpu_uimm32 $I64 idx (jump_table_size targets))
3727
+ (intcc_as_cond (IntCC.UnsignedGreaterThanOrEqual))))
3728
+ (_ Unit (emit_side_effect (oneway_cond_br_bool cond default))))
3729
+ ;; Scale the index by the element size, and then emit the
3730
+ ;; compound instruction that does:
3731
+ ;;
3732
+ ;; larl %r1, <jt-base>
3733
+ ;; agf %r1, 0(%r1, %rScaledIndex)
3734
+ ;; br %r1
3735
+ ;; [jt entries]
3736
+ ;;
3737
+ ;; This must be *one* instruction in the vcode because
3738
+ ;; we cannot allow regalloc to insert any spills/fills
3739
+ ;; in the middle of the sequence; otherwise, the LARL's
3740
+ ;; PC-rel offset to the jumptable would be incorrect.
3741
+ ;; (The alternative is to introduce a relocation pass
3742
+ ;; for inlined jumptables, which is much worse, IMHO.)
3743
+ (emit_side_effect (jt_sequence (lshl_imm $I64 idx 2) targets))))
3744
+
3745
+
3746
+ ;;;; Rules for `brif` ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;
3747
+
3748
+ ;; Two-way conditional branch on nonzero. `targets` contains:
3749
+ ;; - element 0: target if the condition is true (i.e. value is nonzero)
3750
+ ;; - element 1: target if the condition is false (i.e. value is zero)
3751
+ (rule (lower_branch (brif val_cond _ _) (two_targets then else))
3752
+ (emit_side_effect (cond_br_bool (value_nonzero val_cond) then else)))
3753
+
3754
+
3755
+ ;;;; Rules for `trap` ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;
3756
+
3757
+ (rule (lower (trap trap_code))
3758
+ (side_effect (trap_impl trap_code)))
3759
+
3760
+
3761
+ ;;;; Rules for `trapz` ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;
3762
+
3763
+ (rule (lower (trapz val trap_code))
3764
+ (side_effect (trap_if_bool (invert_bool (value_nonzero val)) trap_code)))
3765
+
3766
+
3767
+ ;;;; Rules for `trapnz` ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;
3768
+
3769
+ (rule (lower (trapnz val trap_code))
3770
+ (side_effect (trap_if_bool (value_nonzero val) trap_code)))
3771
+
3772
+
3773
+ ;;;; Rules for `debugtrap` ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;
3774
+
3775
+ (rule (lower (debugtrap))
3776
+ (side_effect (debugtrap_impl)))
3777
+
3778
+ ;;;; Rules for `uadd_overflow_trap` ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;
3779
+
3780
+ ;; UaddOverflowTrap is implemented via a ADD LOGICAL instruction, which sets the
3781
+ ;; the condition code as follows:
3782
+ ;; 0 Result zero; no carry
3783
+ ;; 1 Result not zero; no carry
3784
+ ;; 2 Result zero; carry
3785
+ ;; 3 Result not zero; carry
3786
+ ;; This means "carry" corresponds to condition code 2 or 3, i.e.
3787
+ ;; a condition mask of 2 | 1.
3788
+ ;;
3789
+ ;; As this does not match any of the encodings used with a normal integer
3790
+ ;; comparison, this cannot be represented by any IntCC value. We need to
3791
+ ;; remap the IntCC::UnsignedGreaterThan value that we have here as result
3792
+ ;; of the unsigned_add_overflow_condition call to the correct mask.
3793
+
3794
+ (rule 0 (lower (has_type (fits_in_64 ty) (uadd_overflow_trap x y tc)))
3795
+ (with_flags
3796
+ (add_logical_reg_with_flags_paired ty x y)
3797
+ (trap_if_impl (mask_as_cond 3) tc)))
3798
+
3799
+ ;; Add a register an a zero-extended register.
3800
+ (rule 4 (lower (has_type (fits_in_64 ty)
3801
+ (uadd_overflow_trap x (zext32_value y) tc)))
3802
+ (with_flags
3803
+ (add_logical_reg_zext32_with_flags_paired ty x y)
3804
+ (trap_if_impl (mask_as_cond 3) tc)))
3805
+ (rule 8 (lower (has_type (fits_in_64 ty)
3806
+ (uadd_overflow_trap (zext32_value x) y tc)))
3807
+ (with_flags
3808
+ (add_logical_reg_zext32_with_flags_paired ty y x)
3809
+ (trap_if_impl (mask_as_cond 3) tc)))
3810
+
3811
+ ;; Add a register and an immediate
3812
+ (rule 3 (lower (has_type (fits_in_64 ty)
3813
+ (uadd_overflow_trap x (u32_from_value y) tc)))
3814
+ (with_flags
3815
+ (add_logical_zimm32_with_flags_paired ty x y)
3816
+ (trap_if_impl (mask_as_cond 3) tc)))
3817
+ (rule 7 (lower (has_type (fits_in_64 ty)
3818
+ (uadd_overflow_trap (u32_from_value x) y tc)))
3819
+ (with_flags
3820
+ (add_logical_zimm32_with_flags_paired ty y x)
3821
+ (trap_if_impl (mask_as_cond 3) tc)))
3822
+
3823
+ ;; Add a register and memory (32/64-bit types).
3824
+ (rule 2 (lower (has_type (fits_in_64 ty)
3825
+ (uadd_overflow_trap x (sinkable_load_32_64 y) tc)))
3826
+ (with_flags
3827
+ (add_logical_mem_with_flags_paired ty x (sink_load y))
3828
+ (trap_if_impl (mask_as_cond 3) tc)))
3829
+ (rule 6 (lower (has_type (fits_in_64 ty)
3830
+ (uadd_overflow_trap (sinkable_load_32_64 x) y tc)))
3831
+ (with_flags
3832
+ (add_logical_mem_with_flags_paired ty y (sink_load x))
3833
+ (trap_if_impl (mask_as_cond 3) tc)))
3834
+
3835
+ ;; Add a register and zero-extended memory.
3836
+ (rule 1 (lower (has_type (fits_in_64 ty)
3837
+ (uadd_overflow_trap x (sinkable_uload32 y) tc)))
3838
+ (with_flags
3839
+ (add_logical_mem_zext32_with_flags_paired ty x (sink_uload32 y))
3840
+ (trap_if_impl (mask_as_cond 3) tc)))
3841
+ (rule 5 (lower (has_type (fits_in_64 ty)
3842
+ (uadd_overflow_trap (sinkable_uload32 x) y tc)))
3843
+ (with_flags
3844
+ (add_logical_mem_zext32_with_flags_paired ty y (sink_uload32 x))
3845
+ (trap_if_impl (mask_as_cond 3) tc)))
3846
+
3847
+ ;;;; Rules for `return` ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;
3848
+
3849
+ (rule (lower (return args))
3850
+ (lower_return args))
3851
+
3852
+
3853
+ ;;;; Rules for `call` and `call_indirect` ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;
3854
+
3855
+ ;; Direct call to an in-range function.
3856
+ (rule 1 (lower (call (func_ref_data sig_ref name (reloc_distance_near)) args))
3857
+ (let ((abi Sig (abi_sig sig_ref))
3858
+ (uses CallArgList (lower_call_args abi (range 0 (abi_num_args abi)) args))
3859
+ (defs CallRetList (defs_init abi))
3860
+ (_ InstOutput (side_effect (abi_call abi name uses defs))))
3861
+ (lower_call_rets abi defs (range (abi_first_ret sig_ref abi)
3862
+ (abi_num_rets abi)) (output_builder_new))))
3863
+
3864
+ ;; Direct call to an out-of-range function (implicitly via pointer).
3865
+ (rule (lower (call (func_ref_data sig_ref name _) args))
3866
+ (let ((abi Sig (abi_sig sig_ref))
3867
+ (uses CallArgList (lower_call_args abi (range 0 (abi_num_args abi)) args))
3868
+ (defs CallRetList (defs_init abi))
3869
+ (target Reg (load_symbol_reloc (SymbolReloc.Absolute name 0)))
3870
+ (_ InstOutput (side_effect (abi_call_ind abi target uses defs))))
3871
+ (lower_call_rets abi defs (range (abi_first_ret sig_ref abi)
3872
+ (abi_num_rets abi)) (output_builder_new))))
3873
+
3874
+ ;; Indirect call.
3875
+ (rule (lower (call_indirect sig_ref ptr args))
3876
+ (let ((abi Sig (abi_sig sig_ref))
3877
+ (target Reg (put_in_reg ptr))
3878
+ (uses CallArgList (lower_call_args abi (range 0 (abi_num_args abi)) args))
3879
+ (defs CallRetList (defs_init abi))
3880
+ (_ InstOutput (side_effect (abi_call_ind abi target uses defs))))
3881
+ (lower_call_rets abi defs (range (abi_first_ret sig_ref abi)
3882
+ (abi_num_rets abi)) (output_builder_new))))
3883
+
3884
+ ;; Lower function arguments.
3885
+ (decl lower_call_args (Sig Range ValueSlice) CallArgList)
3886
+ (rule (lower_call_args abi range args)
3887
+ (let ((uses CallArgListBuilder (args_builder_new))
3888
+ (stack MemArg (abi_call_stack_args abi))
3889
+ (_ InstOutput (lower_call_args_buffer abi stack range args))
3890
+ (_ InstOutput (lower_call_args_slots abi uses stack range args))
3891
+ (_ InstOutput (lower_call_ret_arg abi uses stack)))
3892
+ (args_builder_finish uses)))
3893
+
3894
+ ;; Lower function return values by collecting them from registers / stack slots.
3895
+ (decl lower_call_rets (Sig CallRetList Range InstOutputBuilder) InstOutput)
3896
+ (rule (lower_call_rets abi _ (range_empty) builder) (output_builder_finish builder))
3897
+ (rule (lower_call_rets abi defs (range_unwrap head tail) builder)
3898
+ (let ((ret ValueRegs (copy_from_arg defs (abi_lane_order abi)
3899
+ (abi_call_stack_rets abi)
3900
+ (abi_get_ret abi head)))
3901
+ (_ Unit (output_builder_push builder ret)))
3902
+ (lower_call_rets abi defs tail builder)))
3903
+
3904
+
3905
+ ;;;; Rules for `return_call` and `return_call_indirect` ;;;;;;;;;;;;;;;;;;;;;;;;
3906
+
3907
+ ;; Direct tail call to an in-range function.
3908
+ (rule 1 (lower (return_call (func_ref_data sig_ref name (reloc_distance_near)) args))
3909
+ (let ((abi Sig (abi_sig sig_ref))
3910
+ (uses CallArgList (lower_return_call_args abi (range 0 (abi_num_args abi)) args)))
3911
+ (side_effect (abi_return_call abi name uses))))
3912
+
3913
+ ;; Direct tail call to an out-of-range function (implicitly via pointer).
3914
+ (rule (lower (return_call (func_ref_data sig_ref name _) args))
3915
+ (let ((abi Sig (abi_sig sig_ref))
3916
+ (uses CallArgList (lower_return_call_args abi (range 0 (abi_num_args abi)) args))
3917
+ (target Reg (load_symbol_reloc (SymbolReloc.Absolute name 0))))
3918
+ (side_effect (abi_return_call_ind abi target uses))))
3919
+
3920
+ ;; Indirect tail call.
3921
+ (rule (lower (return_call_indirect sig_ref ptr args))
3922
+ (let ((abi Sig (abi_sig sig_ref))
3923
+ (target Reg (put_in_reg ptr))
3924
+ (uses CallArgList (lower_return_call_args abi (range 0 (abi_num_args abi)) args)))
3925
+ (side_effect (abi_return_call_ind abi target uses))))
3926
+
3927
+ ;; Lower tail call function arguments.
3928
+ (decl lower_return_call_args (Sig Range ValueSlice) CallArgList)
3929
+ (rule (lower_return_call_args abi range args)
3930
+ (let ((uses CallArgListBuilder (args_builder_new))
3931
+ (stack MemArg (abi_return_call_stack_args abi))
3932
+ (_ InstOutput (lower_call_args_buffer abi stack range args))
3933
+ (_ InstOutput (lower_call_args_slots abi uses stack range args))
3934
+ (_ InstOutput (lower_return_call_ret_arg abi uses stack)))
3935
+ (args_builder_finish uses)))
3936
+
3937
+
3938
+ ;;;; Common helpers for argument lowering ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;
3939
+
3940
+ ;; Lower function arguments (part 1): prepare buffer copies.
3941
+ (decl lower_call_args_buffer (Sig MemArg Range ValueSlice) InstOutput)
3942
+ (rule (lower_call_args_buffer abi _ (range_empty) _) (output_none))
3943
+ (rule (lower_call_args_buffer abi stack (range_unwrap head tail) args)
3944
+ (let ((_ InstOutput (copy_to_buffer stack (abi_get_arg abi head)
3945
+ (value_slice_get args head))))
3946
+ (lower_call_args_buffer abi stack tail args)))
3947
+
3948
+ ;; Lower function arguments (part 2): set up registers / stack slots.
3949
+ (decl lower_call_args_slots (Sig CallArgListBuilder MemArg Range ValueSlice) InstOutput)
3950
+ (rule (lower_call_args_slots abi _ _ (range_empty) _) (output_none))
3951
+ (rule (lower_call_args_slots abi uses stack (range_unwrap head tail) args)
3952
+ (let ((_ InstOutput (copy_to_arg uses (abi_lane_order abi)
3953
+ stack (abi_get_arg abi head)
3954
+ (value_slice_get args head))))
3955
+ (lower_call_args_slots abi uses stack tail args)))
3956
+
3957
+ ;; Lower function arguments (part 3): implicit return-area pointer (call).
3958
+ (decl lower_call_ret_arg (Sig CallArgListBuilder MemArg) InstOutput)
3959
+ (rule (lower_call_ret_arg (abi_no_ret_arg) _ _) (output_none))
3960
+ (rule 1 (lower_call_ret_arg abi @ (abi_ret_arg (abi_arg_only_slot slot)) uses stack)
3961
+ (copy_reg_to_arg_slot uses (abi_lane_order abi)
3962
+ stack slot (load_addr (abi_call_stack_rets abi))))
3963
+
3964
+ ;; Lower function arguments (part 3): implicit return-area pointer (return call).
3965
+ (decl lower_return_call_ret_arg (Sig CallArgListBuilder MemArg) InstOutput)
3966
+ (rule (lower_return_call_ret_arg (abi_no_ret_arg) _ _) (output_none))
3967
+ (rule 1 (lower_return_call_ret_arg abi @ (abi_ret_arg (abi_arg_only_slot slot)) uses stack)
3968
+ (copy_reg_to_arg_slot uses (abi_lane_order abi)
3969
+ stack slot (abi_unwrap_ret_area_ptr)))
3970
+
3971
+
3972
+ ;;;; Rules for `get_{frame,stack}_pointer` and `get_return_address` ;;;;;;;;;;;;
3973
+
3974
+ (rule (lower (get_stack_pointer))
3975
+ (sp))
3976
+
3977
+ (rule (lower (get_frame_pointer))
3978
+ (load64 (memarg_frame_pointer_offset)))
3979
+
3980
+ (rule (lower (get_return_address))
3981
+ (load64 (memarg_return_address_offset)))