wasmtime 20.0.2 → 21.0.1

Sign up to get free protection for your applications and to get access to all the features.
Files changed (2089) hide show
  1. checksums.yaml +4 -4
  2. data/Cargo.lock +129 -124
  3. data/ext/Cargo.toml +8 -6
  4. data/ext/cargo-vendor/cobs-0.2.3/.cargo-checksum.json +1 -0
  5. data/ext/cargo-vendor/cobs-0.2.3/Cargo.toml +39 -0
  6. data/ext/cargo-vendor/cobs-0.2.3/LICENSE-APACHE +202 -0
  7. data/ext/cargo-vendor/cobs-0.2.3/LICENSE-MIT +19 -0
  8. data/ext/cargo-vendor/cobs-0.2.3/README.md +23 -0
  9. data/ext/cargo-vendor/cobs-0.2.3/src/dec.rs +360 -0
  10. data/ext/cargo-vendor/cobs-0.2.3/src/enc.rs +216 -0
  11. data/ext/cargo-vendor/cobs-0.2.3/src/lib.rs +14 -0
  12. data/ext/cargo-vendor/cobs-0.2.3/tests/test.rs +265 -0
  13. data/ext/cargo-vendor/cranelift-bforest-0.108.1/.cargo-checksum.json +1 -0
  14. data/ext/cargo-vendor/cranelift-bforest-0.108.1/Cargo.toml +40 -0
  15. data/ext/cargo-vendor/cranelift-codegen-0.108.1/.cargo-checksum.json +1 -0
  16. data/ext/cargo-vendor/cranelift-codegen-0.108.1/Cargo.toml +189 -0
  17. data/ext/cargo-vendor/cranelift-codegen-0.108.1/build.rs +266 -0
  18. data/ext/cargo-vendor/cranelift-codegen-0.108.1/src/alias_analysis.rs +403 -0
  19. data/ext/cargo-vendor/cranelift-codegen-0.108.1/src/context.rs +395 -0
  20. data/ext/cargo-vendor/cranelift-codegen-0.108.1/src/ctxhash.rs +167 -0
  21. data/ext/cargo-vendor/cranelift-codegen-0.108.1/src/egraph/elaborate.rs +835 -0
  22. data/ext/cargo-vendor/cranelift-codegen-0.108.1/src/egraph.rs +839 -0
  23. data/ext/cargo-vendor/cranelift-codegen-0.108.1/src/incremental_cache.rs +256 -0
  24. data/ext/cargo-vendor/cranelift-codegen-0.108.1/src/ir/instructions.rs +1020 -0
  25. data/ext/cargo-vendor/cranelift-codegen-0.108.1/src/isa/aarch64/abi.rs +1580 -0
  26. data/ext/cargo-vendor/cranelift-codegen-0.108.1/src/isa/aarch64/inst/args.rs +721 -0
  27. data/ext/cargo-vendor/cranelift-codegen-0.108.1/src/isa/aarch64/inst/emit.rs +3846 -0
  28. data/ext/cargo-vendor/cranelift-codegen-0.108.1/src/isa/aarch64/inst/emit_tests.rs +7902 -0
  29. data/ext/cargo-vendor/cranelift-codegen-0.108.1/src/isa/aarch64/inst/imms.rs +1213 -0
  30. data/ext/cargo-vendor/cranelift-codegen-0.108.1/src/isa/aarch64/inst/mod.rs +3094 -0
  31. data/ext/cargo-vendor/cranelift-codegen-0.108.1/src/isa/aarch64/inst/regs.rs +288 -0
  32. data/ext/cargo-vendor/cranelift-codegen-0.108.1/src/isa/aarch64/inst.isle +4225 -0
  33. data/ext/cargo-vendor/cranelift-codegen-0.108.1/src/isa/aarch64/lower/isle.rs +810 -0
  34. data/ext/cargo-vendor/cranelift-codegen-0.108.1/src/isa/aarch64/pcc.rs +568 -0
  35. data/ext/cargo-vendor/cranelift-codegen-0.108.1/src/isa/mod.rs +449 -0
  36. data/ext/cargo-vendor/cranelift-codegen-0.108.1/src/isa/riscv64/abi.rs +1051 -0
  37. data/ext/cargo-vendor/cranelift-codegen-0.108.1/src/isa/riscv64/inst/args.rs +1938 -0
  38. data/ext/cargo-vendor/cranelift-codegen-0.108.1/src/isa/riscv64/inst/emit.rs +2681 -0
  39. data/ext/cargo-vendor/cranelift-codegen-0.108.1/src/isa/riscv64/inst/emit_tests.rs +2197 -0
  40. data/ext/cargo-vendor/cranelift-codegen-0.108.1/src/isa/riscv64/inst/mod.rs +1975 -0
  41. data/ext/cargo-vendor/cranelift-codegen-0.108.1/src/isa/riscv64/inst/regs.rs +168 -0
  42. data/ext/cargo-vendor/cranelift-codegen-0.108.1/src/isa/riscv64/inst/vector.rs +1144 -0
  43. data/ext/cargo-vendor/cranelift-codegen-0.108.1/src/isa/riscv64/inst.isle +2969 -0
  44. data/ext/cargo-vendor/cranelift-codegen-0.108.1/src/isa/riscv64/lower/isle.rs +625 -0
  45. data/ext/cargo-vendor/cranelift-codegen-0.108.1/src/isa/riscv64/lower.isle +2883 -0
  46. data/ext/cargo-vendor/cranelift-codegen-0.108.1/src/isa/s390x/abi.rs +1037 -0
  47. data/ext/cargo-vendor/cranelift-codegen-0.108.1/src/isa/s390x/inst/args.rs +314 -0
  48. data/ext/cargo-vendor/cranelift-codegen-0.108.1/src/isa/s390x/inst/emit.rs +3646 -0
  49. data/ext/cargo-vendor/cranelift-codegen-0.108.1/src/isa/s390x/inst/imms.rs +202 -0
  50. data/ext/cargo-vendor/cranelift-codegen-0.108.1/src/isa/s390x/inst/mod.rs +3421 -0
  51. data/ext/cargo-vendor/cranelift-codegen-0.108.1/src/isa/s390x/inst/regs.rs +180 -0
  52. data/ext/cargo-vendor/cranelift-codegen-0.108.1/src/isa/x64/abi.rs +1410 -0
  53. data/ext/cargo-vendor/cranelift-codegen-0.108.1/src/isa/x64/inst/args.rs +2256 -0
  54. data/ext/cargo-vendor/cranelift-codegen-0.108.1/src/isa/x64/inst/emit.rs +4311 -0
  55. data/ext/cargo-vendor/cranelift-codegen-0.108.1/src/isa/x64/inst/emit_tests.rs +5171 -0
  56. data/ext/cargo-vendor/cranelift-codegen-0.108.1/src/isa/x64/inst/mod.rs +2838 -0
  57. data/ext/cargo-vendor/cranelift-codegen-0.108.1/src/isa/x64/inst/regs.rs +276 -0
  58. data/ext/cargo-vendor/cranelift-codegen-0.108.1/src/isa/x64/inst.isle +5294 -0
  59. data/ext/cargo-vendor/cranelift-codegen-0.108.1/src/isa/x64/lower/isle.rs +1064 -0
  60. data/ext/cargo-vendor/cranelift-codegen-0.108.1/src/isa/x64/lower.isle +4808 -0
  61. data/ext/cargo-vendor/cranelift-codegen-0.108.1/src/isa/x64/lower.rs +337 -0
  62. data/ext/cargo-vendor/cranelift-codegen-0.108.1/src/isa/x64/pcc.rs +1014 -0
  63. data/ext/cargo-vendor/cranelift-codegen-0.108.1/src/lib.rs +106 -0
  64. data/ext/cargo-vendor/cranelift-codegen-0.108.1/src/machinst/abi.rs +2506 -0
  65. data/ext/cargo-vendor/cranelift-codegen-0.108.1/src/machinst/blockorder.rs +465 -0
  66. data/ext/cargo-vendor/cranelift-codegen-0.108.1/src/machinst/isle.rs +903 -0
  67. data/ext/cargo-vendor/cranelift-codegen-0.108.1/src/machinst/lower.rs +1432 -0
  68. data/ext/cargo-vendor/cranelift-codegen-0.108.1/src/machinst/mod.rs +555 -0
  69. data/ext/cargo-vendor/cranelift-codegen-0.108.1/src/machinst/reg.rs +522 -0
  70. data/ext/cargo-vendor/cranelift-codegen-0.108.1/src/machinst/valueregs.rs +138 -0
  71. data/ext/cargo-vendor/cranelift-codegen-0.108.1/src/machinst/vcode.rs +1741 -0
  72. data/ext/cargo-vendor/cranelift-codegen-0.108.1/src/nan_canonicalization.rs +130 -0
  73. data/ext/cargo-vendor/cranelift-codegen-0.108.1/src/opts/arithmetic.isle +240 -0
  74. data/ext/cargo-vendor/cranelift-codegen-0.108.1/src/opts/icmp.isle +215 -0
  75. data/ext/cargo-vendor/cranelift-codegen-0.108.1/src/ranges.rs +131 -0
  76. data/ext/cargo-vendor/cranelift-codegen-0.108.1/src/remove_constant_phis.rs +419 -0
  77. data/ext/cargo-vendor/cranelift-codegen-0.108.1/src/scoped_hash_map.rs +310 -0
  78. data/ext/cargo-vendor/cranelift-codegen-0.108.1/src/settings.rs +590 -0
  79. data/ext/cargo-vendor/cranelift-codegen-meta-0.108.1/.cargo-checksum.json +1 -0
  80. data/ext/cargo-vendor/cranelift-codegen-meta-0.108.1/Cargo.toml +35 -0
  81. data/ext/cargo-vendor/cranelift-codegen-meta-0.108.1/src/gen_inst.rs +1278 -0
  82. data/ext/cargo-vendor/cranelift-codegen-meta-0.108.1/src/gen_isle.rs +519 -0
  83. data/ext/cargo-vendor/cranelift-codegen-meta-0.108.1/src/gen_settings.rs +508 -0
  84. data/ext/cargo-vendor/cranelift-codegen-meta-0.108.1/src/gen_types.rs +75 -0
  85. data/ext/cargo-vendor/cranelift-codegen-meta-0.108.1/src/isa/riscv64.rs +168 -0
  86. data/ext/cargo-vendor/cranelift-codegen-meta-0.108.1/src/isa/x86.rs +414 -0
  87. data/ext/cargo-vendor/cranelift-codegen-meta-0.108.1/src/isle.rs +126 -0
  88. data/ext/cargo-vendor/cranelift-codegen-meta-0.108.1/src/lib.rs +98 -0
  89. data/ext/cargo-vendor/cranelift-codegen-meta-0.108.1/src/shared/settings.rs +348 -0
  90. data/ext/cargo-vendor/cranelift-codegen-meta-0.108.1/src/srcgen.rs +464 -0
  91. data/ext/cargo-vendor/cranelift-codegen-shared-0.108.1/.cargo-checksum.json +1 -0
  92. data/ext/cargo-vendor/cranelift-codegen-shared-0.108.1/Cargo.toml +22 -0
  93. data/ext/cargo-vendor/cranelift-control-0.108.1/.cargo-checksum.json +1 -0
  94. data/ext/cargo-vendor/cranelift-control-0.108.1/Cargo.toml +30 -0
  95. data/ext/cargo-vendor/cranelift-entity-0.108.1/.cargo-checksum.json +1 -0
  96. data/ext/cargo-vendor/cranelift-entity-0.108.1/Cargo.toml +52 -0
  97. data/ext/cargo-vendor/cranelift-entity-0.108.1/src/lib.rs +381 -0
  98. data/ext/cargo-vendor/cranelift-frontend-0.108.1/.cargo-checksum.json +1 -0
  99. data/ext/cargo-vendor/cranelift-frontend-0.108.1/Cargo.toml +67 -0
  100. data/ext/cargo-vendor/cranelift-frontend-0.108.1/src/switch.rs +696 -0
  101. data/ext/cargo-vendor/cranelift-isle-0.108.1/.cargo-checksum.json +1 -0
  102. data/ext/cargo-vendor/cranelift-isle-0.108.1/Cargo.toml +46 -0
  103. data/ext/cargo-vendor/cranelift-isle-0.108.1/src/codegen.rs +886 -0
  104. data/ext/cargo-vendor/cranelift-isle-0.108.1/src/disjointsets.rs +169 -0
  105. data/ext/cargo-vendor/cranelift-isle-0.108.1/src/lib.rs +33 -0
  106. data/ext/cargo-vendor/cranelift-isle-0.108.1/src/sema.rs +2492 -0
  107. data/ext/cargo-vendor/cranelift-isle-0.108.1/src/serialize.rs +846 -0
  108. data/ext/cargo-vendor/cranelift-isle-0.108.1/src/stablemapset.rs +79 -0
  109. data/ext/cargo-vendor/cranelift-isle-0.108.1/src/trie_again.rs +684 -0
  110. data/ext/cargo-vendor/cranelift-native-0.108.1/.cargo-checksum.json +1 -0
  111. data/ext/cargo-vendor/cranelift-native-0.108.1/Cargo.toml +43 -0
  112. data/ext/cargo-vendor/cranelift-wasm-0.108.1/.cargo-checksum.json +1 -0
  113. data/ext/cargo-vendor/cranelift-wasm-0.108.1/Cargo.toml +109 -0
  114. data/ext/cargo-vendor/cranelift-wasm-0.108.1/src/code_translator.rs +3687 -0
  115. data/ext/cargo-vendor/cranelift-wasm-0.108.1/src/environ/dummy.rs +906 -0
  116. data/ext/cargo-vendor/cranelift-wasm-0.108.1/src/environ/spec.rs +945 -0
  117. data/ext/cargo-vendor/cranelift-wasm-0.108.1/src/sections_translator.rs +389 -0
  118. data/ext/cargo-vendor/deterministic-wasi-ctx-0.1.22/.cargo-checksum.json +1 -0
  119. data/ext/cargo-vendor/deterministic-wasi-ctx-0.1.22/Cargo.toml +48 -0
  120. data/ext/cargo-vendor/embedded-io-0.4.0/.cargo-checksum.json +1 -0
  121. data/ext/cargo-vendor/embedded-io-0.4.0/CHANGELOG.md +28 -0
  122. data/ext/cargo-vendor/embedded-io-0.4.0/Cargo.toml +73 -0
  123. data/ext/cargo-vendor/embedded-io-0.4.0/LICENSE-APACHE +201 -0
  124. data/ext/cargo-vendor/embedded-io-0.4.0/LICENSE-MIT +25 -0
  125. data/ext/cargo-vendor/embedded-io-0.4.0/README.md +33 -0
  126. data/ext/cargo-vendor/embedded-io-0.4.0/ci.sh +21 -0
  127. data/ext/cargo-vendor/embedded-io-0.4.0/rust-toolchain.toml +3 -0
  128. data/ext/cargo-vendor/embedded-io-0.4.0/src/adapters/futures_io.rs +65 -0
  129. data/ext/cargo-vendor/embedded-io-0.4.0/src/adapters/mod.rs +40 -0
  130. data/ext/cargo-vendor/embedded-io-0.4.0/src/adapters/std_io.rs +107 -0
  131. data/ext/cargo-vendor/embedded-io-0.4.0/src/adapters/tokio.rs +108 -0
  132. data/ext/cargo-vendor/embedded-io-0.4.0/src/asynch.rs +230 -0
  133. data/ext/cargo-vendor/embedded-io-0.4.0/src/blocking.rs +309 -0
  134. data/ext/cargo-vendor/embedded-io-0.4.0/src/fmt.rs +228 -0
  135. data/ext/cargo-vendor/embedded-io-0.4.0/src/lib.rs +125 -0
  136. data/ext/cargo-vendor/libm-0.2.8/.cargo-checksum.json +1 -0
  137. data/ext/cargo-vendor/libm-0.2.8/CHANGELOG.md +123 -0
  138. data/ext/cargo-vendor/libm-0.2.8/CONTRIBUTING.md +95 -0
  139. data/ext/cargo-vendor/libm-0.2.8/Cargo.toml +45 -0
  140. data/ext/cargo-vendor/libm-0.2.8/LICENSE-APACHE +201 -0
  141. data/ext/cargo-vendor/libm-0.2.8/LICENSE-MIT +25 -0
  142. data/ext/cargo-vendor/libm-0.2.8/README.md +51 -0
  143. data/ext/cargo-vendor/libm-0.2.8/build.rs +463 -0
  144. data/ext/cargo-vendor/libm-0.2.8/src/lib.rs +59 -0
  145. data/ext/cargo-vendor/libm-0.2.8/src/libm_helper.rs +171 -0
  146. data/ext/cargo-vendor/libm-0.2.8/src/math/acos.rs +112 -0
  147. data/ext/cargo-vendor/libm-0.2.8/src/math/acosf.rs +79 -0
  148. data/ext/cargo-vendor/libm-0.2.8/src/math/acosh.rs +27 -0
  149. data/ext/cargo-vendor/libm-0.2.8/src/math/acoshf.rs +26 -0
  150. data/ext/cargo-vendor/libm-0.2.8/src/math/asin.rs +119 -0
  151. data/ext/cargo-vendor/libm-0.2.8/src/math/asinf.rs +72 -0
  152. data/ext/cargo-vendor/libm-0.2.8/src/math/asinh.rs +40 -0
  153. data/ext/cargo-vendor/libm-0.2.8/src/math/asinhf.rs +39 -0
  154. data/ext/cargo-vendor/libm-0.2.8/src/math/atan.rs +184 -0
  155. data/ext/cargo-vendor/libm-0.2.8/src/math/atan2.rs +126 -0
  156. data/ext/cargo-vendor/libm-0.2.8/src/math/atan2f.rs +91 -0
  157. data/ext/cargo-vendor/libm-0.2.8/src/math/atanf.rs +112 -0
  158. data/ext/cargo-vendor/libm-0.2.8/src/math/atanh.rs +37 -0
  159. data/ext/cargo-vendor/libm-0.2.8/src/math/atanhf.rs +37 -0
  160. data/ext/cargo-vendor/libm-0.2.8/src/math/cbrt.rs +113 -0
  161. data/ext/cargo-vendor/libm-0.2.8/src/math/cbrtf.rs +75 -0
  162. data/ext/cargo-vendor/libm-0.2.8/src/math/ceil.rs +82 -0
  163. data/ext/cargo-vendor/libm-0.2.8/src/math/ceilf.rs +65 -0
  164. data/ext/cargo-vendor/libm-0.2.8/src/math/copysign.rs +12 -0
  165. data/ext/cargo-vendor/libm-0.2.8/src/math/copysignf.rs +12 -0
  166. data/ext/cargo-vendor/libm-0.2.8/src/math/cos.rs +73 -0
  167. data/ext/cargo-vendor/libm-0.2.8/src/math/cosf.rs +83 -0
  168. data/ext/cargo-vendor/libm-0.2.8/src/math/cosh.rs +38 -0
  169. data/ext/cargo-vendor/libm-0.2.8/src/math/coshf.rs +38 -0
  170. data/ext/cargo-vendor/libm-0.2.8/src/math/erf.rs +318 -0
  171. data/ext/cargo-vendor/libm-0.2.8/src/math/erff.rs +230 -0
  172. data/ext/cargo-vendor/libm-0.2.8/src/math/exp.rs +154 -0
  173. data/ext/cargo-vendor/libm-0.2.8/src/math/exp10.rs +22 -0
  174. data/ext/cargo-vendor/libm-0.2.8/src/math/exp10f.rs +22 -0
  175. data/ext/cargo-vendor/libm-0.2.8/src/math/exp2.rs +394 -0
  176. data/ext/cargo-vendor/libm-0.2.8/src/math/exp2f.rs +135 -0
  177. data/ext/cargo-vendor/libm-0.2.8/src/math/expf.rs +101 -0
  178. data/ext/cargo-vendor/libm-0.2.8/src/math/expm1.rs +144 -0
  179. data/ext/cargo-vendor/libm-0.2.8/src/math/expm1f.rs +134 -0
  180. data/ext/cargo-vendor/libm-0.2.8/src/math/expo2.rs +14 -0
  181. data/ext/cargo-vendor/libm-0.2.8/src/math/fabs.rs +41 -0
  182. data/ext/cargo-vendor/libm-0.2.8/src/math/fabsf.rs +41 -0
  183. data/ext/cargo-vendor/libm-0.2.8/src/math/fdim.rs +22 -0
  184. data/ext/cargo-vendor/libm-0.2.8/src/math/fdimf.rs +22 -0
  185. data/ext/cargo-vendor/libm-0.2.8/src/math/fenv.rs +27 -0
  186. data/ext/cargo-vendor/libm-0.2.8/src/math/floor.rs +81 -0
  187. data/ext/cargo-vendor/libm-0.2.8/src/math/floorf.rs +66 -0
  188. data/ext/cargo-vendor/libm-0.2.8/src/math/fma.rs +232 -0
  189. data/ext/cargo-vendor/libm-0.2.8/src/math/fmaf.rs +117 -0
  190. data/ext/cargo-vendor/libm-0.2.8/src/math/fmax.rs +12 -0
  191. data/ext/cargo-vendor/libm-0.2.8/src/math/fmaxf.rs +12 -0
  192. data/ext/cargo-vendor/libm-0.2.8/src/math/fmin.rs +12 -0
  193. data/ext/cargo-vendor/libm-0.2.8/src/math/fminf.rs +12 -0
  194. data/ext/cargo-vendor/libm-0.2.8/src/math/fmod.rs +80 -0
  195. data/ext/cargo-vendor/libm-0.2.8/src/math/fmodf.rs +89 -0
  196. data/ext/cargo-vendor/libm-0.2.8/src/math/frexp.rs +20 -0
  197. data/ext/cargo-vendor/libm-0.2.8/src/math/frexpf.rs +21 -0
  198. data/ext/cargo-vendor/libm-0.2.8/src/math/hypot.rs +74 -0
  199. data/ext/cargo-vendor/libm-0.2.8/src/math/hypotf.rs +43 -0
  200. data/ext/cargo-vendor/libm-0.2.8/src/math/ilogb.rs +32 -0
  201. data/ext/cargo-vendor/libm-0.2.8/src/math/ilogbf.rs +32 -0
  202. data/ext/cargo-vendor/libm-0.2.8/src/math/j0.rs +422 -0
  203. data/ext/cargo-vendor/libm-0.2.8/src/math/j0f.rs +359 -0
  204. data/ext/cargo-vendor/libm-0.2.8/src/math/j1.rs +414 -0
  205. data/ext/cargo-vendor/libm-0.2.8/src/math/j1f.rs +380 -0
  206. data/ext/cargo-vendor/libm-0.2.8/src/math/jn.rs +343 -0
  207. data/ext/cargo-vendor/libm-0.2.8/src/math/jnf.rs +259 -0
  208. data/ext/cargo-vendor/libm-0.2.8/src/math/k_cos.rs +62 -0
  209. data/ext/cargo-vendor/libm-0.2.8/src/math/k_cosf.rs +29 -0
  210. data/ext/cargo-vendor/libm-0.2.8/src/math/k_expo2.rs +14 -0
  211. data/ext/cargo-vendor/libm-0.2.8/src/math/k_expo2f.rs +14 -0
  212. data/ext/cargo-vendor/libm-0.2.8/src/math/k_sin.rs +57 -0
  213. data/ext/cargo-vendor/libm-0.2.8/src/math/k_sinf.rs +30 -0
  214. data/ext/cargo-vendor/libm-0.2.8/src/math/k_tan.rs +105 -0
  215. data/ext/cargo-vendor/libm-0.2.8/src/math/k_tanf.rs +46 -0
  216. data/ext/cargo-vendor/libm-0.2.8/src/math/ldexp.rs +4 -0
  217. data/ext/cargo-vendor/libm-0.2.8/src/math/ldexpf.rs +4 -0
  218. data/ext/cargo-vendor/libm-0.2.8/src/math/lgamma.rs +6 -0
  219. data/ext/cargo-vendor/libm-0.2.8/src/math/lgamma_r.rs +320 -0
  220. data/ext/cargo-vendor/libm-0.2.8/src/math/lgammaf.rs +6 -0
  221. data/ext/cargo-vendor/libm-0.2.8/src/math/lgammaf_r.rs +255 -0
  222. data/ext/cargo-vendor/libm-0.2.8/src/math/log.rs +117 -0
  223. data/ext/cargo-vendor/libm-0.2.8/src/math/log10.rs +117 -0
  224. data/ext/cargo-vendor/libm-0.2.8/src/math/log10f.rs +91 -0
  225. data/ext/cargo-vendor/libm-0.2.8/src/math/log1p.rs +143 -0
  226. data/ext/cargo-vendor/libm-0.2.8/src/math/log1pf.rs +98 -0
  227. data/ext/cargo-vendor/libm-0.2.8/src/math/log2.rs +106 -0
  228. data/ext/cargo-vendor/libm-0.2.8/src/math/log2f.rs +87 -0
  229. data/ext/cargo-vendor/libm-0.2.8/src/math/logf.rs +65 -0
  230. data/ext/cargo-vendor/libm-0.2.8/src/math/mod.rs +370 -0
  231. data/ext/cargo-vendor/libm-0.2.8/src/math/modf.rs +34 -0
  232. data/ext/cargo-vendor/libm-0.2.8/src/math/modff.rs +33 -0
  233. data/ext/cargo-vendor/libm-0.2.8/src/math/nextafter.rs +37 -0
  234. data/ext/cargo-vendor/libm-0.2.8/src/math/nextafterf.rs +37 -0
  235. data/ext/cargo-vendor/libm-0.2.8/src/math/pow.rs +637 -0
  236. data/ext/cargo-vendor/libm-0.2.8/src/math/powf.rs +342 -0
  237. data/ext/cargo-vendor/libm-0.2.8/src/math/rem_pio2.rs +233 -0
  238. data/ext/cargo-vendor/libm-0.2.8/src/math/rem_pio2_large.rs +470 -0
  239. data/ext/cargo-vendor/libm-0.2.8/src/math/rem_pio2f.rs +67 -0
  240. data/ext/cargo-vendor/libm-0.2.8/src/math/remainder.rs +5 -0
  241. data/ext/cargo-vendor/libm-0.2.8/src/math/remainderf.rs +5 -0
  242. data/ext/cargo-vendor/libm-0.2.8/src/math/remquo.rs +110 -0
  243. data/ext/cargo-vendor/libm-0.2.8/src/math/remquof.rs +97 -0
  244. data/ext/cargo-vendor/libm-0.2.8/src/math/rint.rs +58 -0
  245. data/ext/cargo-vendor/libm-0.2.8/src/math/rintf.rs +58 -0
  246. data/ext/cargo-vendor/libm-0.2.8/src/math/round.rs +28 -0
  247. data/ext/cargo-vendor/libm-0.2.8/src/math/roundf.rs +30 -0
  248. data/ext/cargo-vendor/libm-0.2.8/src/math/scalbn.rs +33 -0
  249. data/ext/cargo-vendor/libm-0.2.8/src/math/scalbnf.rs +29 -0
  250. data/ext/cargo-vendor/libm-0.2.8/src/math/sin.rs +88 -0
  251. data/ext/cargo-vendor/libm-0.2.8/src/math/sincos.rs +134 -0
  252. data/ext/cargo-vendor/libm-0.2.8/src/math/sincosf.rs +185 -0
  253. data/ext/cargo-vendor/libm-0.2.8/src/math/sinf.rs +93 -0
  254. data/ext/cargo-vendor/libm-0.2.8/src/math/sinh.rs +49 -0
  255. data/ext/cargo-vendor/libm-0.2.8/src/math/sinhf.rs +30 -0
  256. data/ext/cargo-vendor/libm-0.2.8/src/math/sqrt.rs +280 -0
  257. data/ext/cargo-vendor/libm-0.2.8/src/math/sqrtf.rs +170 -0
  258. data/ext/cargo-vendor/libm-0.2.8/src/math/tan.rs +70 -0
  259. data/ext/cargo-vendor/libm-0.2.8/src/math/tanf.rs +78 -0
  260. data/ext/cargo-vendor/libm-0.2.8/src/math/tanh.rs +53 -0
  261. data/ext/cargo-vendor/libm-0.2.8/src/math/tanhf.rs +39 -0
  262. data/ext/cargo-vendor/libm-0.2.8/src/math/tgamma.rs +208 -0
  263. data/ext/cargo-vendor/libm-0.2.8/src/math/tgammaf.rs +6 -0
  264. data/ext/cargo-vendor/libm-0.2.8/src/math/trunc.rs +40 -0
  265. data/ext/cargo-vendor/libm-0.2.8/src/math/truncf.rs +42 -0
  266. data/ext/cargo-vendor/postcard-1.0.8/.cargo-checksum.json +1 -0
  267. data/ext/cargo-vendor/postcard-1.0.8/CHANGELOG.md +141 -0
  268. data/ext/cargo-vendor/postcard-1.0.8/Cargo.toml +100 -0
  269. data/ext/cargo-vendor/postcard-1.0.8/LICENSE-APACHE +201 -0
  270. data/ext/cargo-vendor/postcard-1.0.8/LICENSE-MIT +25 -0
  271. data/ext/cargo-vendor/postcard-1.0.8/README.md +146 -0
  272. data/ext/cargo-vendor/postcard-1.0.8/spec/LICENSE-CC-BY-SA +427 -0
  273. data/ext/cargo-vendor/postcard-1.0.8/spec/book.toml +6 -0
  274. data/ext/cargo-vendor/postcard-1.0.8/spec/src/SUMMARY.md +6 -0
  275. data/ext/cargo-vendor/postcard-1.0.8/spec/src/glossary.md +17 -0
  276. data/ext/cargo-vendor/postcard-1.0.8/spec/src/intro.md +12 -0
  277. data/ext/cargo-vendor/postcard-1.0.8/spec/src/serde-data-model.md +190 -0
  278. data/ext/cargo-vendor/postcard-1.0.8/spec/src/wire-format.md +327 -0
  279. data/ext/cargo-vendor/postcard-1.0.8/src/accumulator.rs +367 -0
  280. data/ext/cargo-vendor/postcard-1.0.8/src/de/deserializer.rs +599 -0
  281. data/ext/cargo-vendor/postcard-1.0.8/src/de/flavors.rs +468 -0
  282. data/ext/cargo-vendor/postcard-1.0.8/src/de/mod.rs +568 -0
  283. data/ext/cargo-vendor/postcard-1.0.8/src/error.rs +95 -0
  284. data/ext/cargo-vendor/postcard-1.0.8/src/fixint.rs +189 -0
  285. data/ext/cargo-vendor/postcard-1.0.8/src/lib.rs +143 -0
  286. data/ext/cargo-vendor/postcard-1.0.8/src/max_size.rs +233 -0
  287. data/ext/cargo-vendor/postcard-1.0.8/src/schema.rs +282 -0
  288. data/ext/cargo-vendor/postcard-1.0.8/src/ser/flavors.rs +722 -0
  289. data/ext/cargo-vendor/postcard-1.0.8/src/ser/mod.rs +866 -0
  290. data/ext/cargo-vendor/postcard-1.0.8/src/ser/serializer.rs +564 -0
  291. data/ext/cargo-vendor/postcard-1.0.8/src/varint.rs +103 -0
  292. data/ext/cargo-vendor/postcard-1.0.8/tests/accumulator.rs +57 -0
  293. data/ext/cargo-vendor/postcard-1.0.8/tests/crc.rs +60 -0
  294. data/ext/cargo-vendor/postcard-1.0.8/tests/loopback.rs +248 -0
  295. data/ext/cargo-vendor/postcard-1.0.8/tests/max_size.rs +101 -0
  296. data/ext/cargo-vendor/postcard-1.0.8/tests/schema.rs +107 -0
  297. data/ext/cargo-vendor/rb-sys-0.9.100/.cargo-checksum.json +1 -0
  298. data/ext/cargo-vendor/rb-sys-0.9.100/Cargo.toml +58 -0
  299. data/ext/cargo-vendor/rb-sys-0.9.100/build/main.rs +267 -0
  300. data/ext/cargo-vendor/rb-sys-0.9.100/build/stable_api_config.rs +139 -0
  301. data/ext/cargo-vendor/rb-sys-0.9.100/src/bindings.rs +21 -0
  302. data/ext/cargo-vendor/rb-sys-0.9.100/src/tracking_allocator.rs +266 -0
  303. data/ext/cargo-vendor/rb-sys-build-0.9.100/.cargo-checksum.json +1 -0
  304. data/ext/cargo-vendor/rb-sys-build-0.9.100/Cargo.toml +62 -0
  305. data/ext/cargo-vendor/rb-sys-build-0.9.100/src/bindings/stable_api.rs +203 -0
  306. data/ext/cargo-vendor/rb-sys-build-0.9.100/src/bindings.rs +254 -0
  307. data/ext/cargo-vendor/rb-sys-build-0.9.100/src/cc.rs +374 -0
  308. data/ext/cargo-vendor/rb-sys-build-0.9.100/src/utils.rs +52 -0
  309. data/ext/cargo-vendor/wasi-common-21.0.1/.cargo-checksum.json +1 -0
  310. data/ext/cargo-vendor/wasi-common-21.0.1/Cargo.toml +223 -0
  311. data/ext/cargo-vendor/wasi-common-21.0.1/tests/all/async_.rs +293 -0
  312. data/ext/cargo-vendor/wasi-common-21.0.1/tests/all/main.rs +21 -0
  313. data/ext/cargo-vendor/wasi-common-21.0.1/tests/all/sync.rs +279 -0
  314. data/ext/cargo-vendor/wasm-encoder-0.207.0/.cargo-checksum.json +1 -0
  315. data/ext/cargo-vendor/wasm-encoder-0.207.0/Cargo.toml +45 -0
  316. data/ext/cargo-vendor/wasm-encoder-0.207.0/src/core/code.rs +3502 -0
  317. data/ext/cargo-vendor/wasm-encoder-0.207.0/src/core/data.rs +186 -0
  318. data/ext/cargo-vendor/wasm-encoder-0.207.0/src/core/elements.rs +221 -0
  319. data/ext/cargo-vendor/wasm-encoder-0.207.0/src/core/globals.rs +112 -0
  320. data/ext/cargo-vendor/wasm-encoder-0.207.0/src/core/imports.rs +157 -0
  321. data/ext/cargo-vendor/wasm-encoder-0.207.0/src/core/memories.rs +128 -0
  322. data/ext/cargo-vendor/wasm-encoder-0.207.0/src/core/tables.rs +134 -0
  323. data/ext/cargo-vendor/wasm-encoder-0.207.0/src/core/types.rs +678 -0
  324. data/ext/cargo-vendor/wasmparser-0.207.0/.cargo-checksum.json +1 -0
  325. data/ext/cargo-vendor/wasmparser-0.207.0/Cargo.lock +659 -0
  326. data/ext/cargo-vendor/wasmparser-0.207.0/Cargo.toml +95 -0
  327. data/ext/cargo-vendor/wasmparser-0.207.0/src/binary_reader.rs +1867 -0
  328. data/ext/cargo-vendor/wasmparser-0.207.0/src/lib.rs +805 -0
  329. data/ext/cargo-vendor/wasmparser-0.207.0/src/limits.rs +78 -0
  330. data/ext/cargo-vendor/wasmparser-0.207.0/src/map.rs +137 -0
  331. data/ext/cargo-vendor/wasmparser-0.207.0/src/parser.rs +1636 -0
  332. data/ext/cargo-vendor/wasmparser-0.207.0/src/readers/component/canonicals.rs +121 -0
  333. data/ext/cargo-vendor/wasmparser-0.207.0/src/readers/component/instances.rs +164 -0
  334. data/ext/cargo-vendor/wasmparser-0.207.0/src/readers/component/names.rs +102 -0
  335. data/ext/cargo-vendor/wasmparser-0.207.0/src/readers/component/start.rs +31 -0
  336. data/ext/cargo-vendor/wasmparser-0.207.0/src/readers/component/types.rs +551 -0
  337. data/ext/cargo-vendor/wasmparser-0.207.0/src/readers/core/code.rs +146 -0
  338. data/ext/cargo-vendor/wasmparser-0.207.0/src/readers/core/coredumps.rs +244 -0
  339. data/ext/cargo-vendor/wasmparser-0.207.0/src/readers/core/custom.rs +64 -0
  340. data/ext/cargo-vendor/wasmparser-0.207.0/src/readers/core/data.rs +96 -0
  341. data/ext/cargo-vendor/wasmparser-0.207.0/src/readers/core/dylink0.rs +110 -0
  342. data/ext/cargo-vendor/wasmparser-0.207.0/src/readers/core/elements.rs +152 -0
  343. data/ext/cargo-vendor/wasmparser-0.207.0/src/readers/core/globals.rs +51 -0
  344. data/ext/cargo-vendor/wasmparser-0.207.0/src/readers/core/linking.rs +450 -0
  345. data/ext/cargo-vendor/wasmparser-0.207.0/src/readers/core/memories.rs +57 -0
  346. data/ext/cargo-vendor/wasmparser-0.207.0/src/readers/core/names.rs +159 -0
  347. data/ext/cargo-vendor/wasmparser-0.207.0/src/readers/core/operators.rs +430 -0
  348. data/ext/cargo-vendor/wasmparser-0.207.0/src/readers/core/reloc.rs +301 -0
  349. data/ext/cargo-vendor/wasmparser-0.207.0/src/readers/core/tables.rs +93 -0
  350. data/ext/cargo-vendor/wasmparser-0.207.0/src/readers/core/types/matches.rs +277 -0
  351. data/ext/cargo-vendor/wasmparser-0.207.0/src/readers/core/types.rs +1773 -0
  352. data/ext/cargo-vendor/wasmparser-0.207.0/src/readers/core.rs +43 -0
  353. data/ext/cargo-vendor/wasmparser-0.207.0/src/readers.rs +316 -0
  354. data/ext/cargo-vendor/wasmparser-0.207.0/src/resources.rs +235 -0
  355. data/ext/cargo-vendor/wasmparser-0.207.0/src/validator/component.rs +3242 -0
  356. data/ext/cargo-vendor/wasmparser-0.207.0/src/validator/core/canonical.rs +233 -0
  357. data/ext/cargo-vendor/wasmparser-0.207.0/src/validator/core.rs +1450 -0
  358. data/ext/cargo-vendor/wasmparser-0.207.0/src/validator/func.rs +331 -0
  359. data/ext/cargo-vendor/wasmparser-0.207.0/src/validator/names.rs +947 -0
  360. data/ext/cargo-vendor/wasmparser-0.207.0/src/validator/operators.rs +4117 -0
  361. data/ext/cargo-vendor/wasmparser-0.207.0/src/validator/types.rs +4492 -0
  362. data/ext/cargo-vendor/wasmparser-0.207.0/src/validator.rs +1786 -0
  363. data/ext/cargo-vendor/wasmprinter-0.207.0/.cargo-checksum.json +1 -0
  364. data/ext/cargo-vendor/wasmprinter-0.207.0/Cargo.toml +50 -0
  365. data/ext/cargo-vendor/wasmprinter-0.207.0/src/lib.rs +3226 -0
  366. data/ext/cargo-vendor/wasmprinter-0.207.0/src/operator.rs +1164 -0
  367. data/ext/cargo-vendor/wasmprinter-0.207.0/tests/all.rs +293 -0
  368. data/ext/cargo-vendor/wasmtime-21.0.1/.cargo-checksum.json +1 -0
  369. data/ext/cargo-vendor/wasmtime-21.0.1/Cargo.toml +386 -0
  370. data/ext/cargo-vendor/wasmtime-21.0.1/build.rs +37 -0
  371. data/ext/cargo-vendor/wasmtime-21.0.1/src/compile/code_builder.rs +275 -0
  372. data/ext/cargo-vendor/wasmtime-21.0.1/src/compile/runtime.rs +176 -0
  373. data/ext/cargo-vendor/wasmtime-21.0.1/src/compile.rs +910 -0
  374. data/ext/cargo-vendor/wasmtime-21.0.1/src/config.rs +2904 -0
  375. data/ext/cargo-vendor/wasmtime-21.0.1/src/engine/serialization.rs +887 -0
  376. data/ext/cargo-vendor/wasmtime-21.0.1/src/engine.rs +728 -0
  377. data/ext/cargo-vendor/wasmtime-21.0.1/src/lib.rs +328 -0
  378. data/ext/cargo-vendor/wasmtime-21.0.1/src/profiling_agent/jitdump.rs +67 -0
  379. data/ext/cargo-vendor/wasmtime-21.0.1/src/profiling_agent/perfmap.rs +48 -0
  380. data/ext/cargo-vendor/wasmtime-21.0.1/src/profiling_agent/vtune.rs +81 -0
  381. data/ext/cargo-vendor/wasmtime-21.0.1/src/profiling_agent.rs +106 -0
  382. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/code.rs +102 -0
  383. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/code_memory.rs +337 -0
  384. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/component/component.rs +661 -0
  385. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/component/func/host.rs +440 -0
  386. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/component/func/options.rs +555 -0
  387. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/component/func/typed.rs +2498 -0
  388. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/component/func.rs +746 -0
  389. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/component/instance.rs +814 -0
  390. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/component/linker.rs +783 -0
  391. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/component/matching.rs +217 -0
  392. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/component/mod.rs +783 -0
  393. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/component/resource_table.rs +355 -0
  394. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/component/resources.rs +1133 -0
  395. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/component/storage.rs +43 -0
  396. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/component/store.rs +29 -0
  397. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/component/types.rs +892 -0
  398. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/component/values.rs +980 -0
  399. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/coredump.rs +342 -0
  400. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/debug.rs +166 -0
  401. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/externals/global.rs +310 -0
  402. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/externals/table.rs +477 -0
  403. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/externals.rs +236 -0
  404. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/func/typed.rs +899 -0
  405. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/func.rs +2627 -0
  406. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/gc/disabled/anyref.rs +46 -0
  407. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/gc/disabled/externref.rs +50 -0
  408. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/gc/disabled/rooting.rs +224 -0
  409. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/gc/enabled/anyref.rs +473 -0
  410. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/gc/enabled/externref.rs +650 -0
  411. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/gc/enabled/i31.rs +346 -0
  412. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/gc/enabled/rooting.rs +1588 -0
  413. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/gc.rs +89 -0
  414. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/instance.rs +992 -0
  415. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/instantiate.rs +346 -0
  416. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/limits.rs +399 -0
  417. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/linker.rs +1506 -0
  418. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/memory.rs +998 -0
  419. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/module/registry.rs +353 -0
  420. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/module.rs +1295 -0
  421. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/profiling.rs +221 -0
  422. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/resources.rs +33 -0
  423. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/signatures.rs +216 -0
  424. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/stack.rs +73 -0
  425. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/store/context.rs +243 -0
  426. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/store/data.rs +301 -0
  427. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/store/func_refs.rs +90 -0
  428. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/store.rs +2820 -0
  429. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/trampoline/func.rs +139 -0
  430. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/trampoline/global.rs +68 -0
  431. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/trampoline/memory.rs +287 -0
  432. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/trampoline/table.rs +29 -0
  433. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/trampoline.rs +78 -0
  434. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/trap.rs +642 -0
  435. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/type_registry.rs +807 -0
  436. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/types/matching.rs +421 -0
  437. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/types.rs +2239 -0
  438. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/unix.rs +40 -0
  439. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/v128.rs +131 -0
  440. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/values.rs +966 -0
  441. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/vm/arch/aarch64.rs +76 -0
  442. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/vm/arch/x86_64.rs +41 -0
  443. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/vm/async_yield.rs +35 -0
  444. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/vm/component/libcalls.rs +571 -0
  445. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/vm/component/resources.rs +352 -0
  446. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/vm/component.rs +860 -0
  447. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/vm/const_expr.rs +102 -0
  448. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/vm/cow.rs +893 -0
  449. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/vm/debug_builtins.rs +59 -0
  450. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/vm/export.rs +108 -0
  451. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/vm/gc/disabled.rs +24 -0
  452. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/vm/gc/enabled/drc.rs +968 -0
  453. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/vm/gc/enabled/externref.rs +116 -0
  454. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/vm/gc/enabled/free_list.rs +771 -0
  455. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/vm/gc/enabled.rs +18 -0
  456. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/vm/gc/gc_ref.rs +491 -0
  457. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/vm/gc/gc_runtime.rs +506 -0
  458. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/vm/gc/host_data.rs +82 -0
  459. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/vm/gc/i31.rs +87 -0
  460. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/vm/gc.rs +245 -0
  461. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/vm/imports.rs +29 -0
  462. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/vm/instance/allocator/on_demand.rs +218 -0
  463. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/vm/instance/allocator/pooling/gc_heap_pool.rs +93 -0
  464. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/vm/instance/allocator/pooling/generic_stack_pool.rs +66 -0
  465. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/vm/instance/allocator/pooling/index_allocator.rs +705 -0
  466. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/vm/instance/allocator/pooling/memory_pool.rs +1000 -0
  467. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/vm/instance/allocator/pooling/table_pool.rs +233 -0
  468. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/vm/instance/allocator/pooling/unix_stack_pool.rs +245 -0
  469. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/vm/instance/allocator/pooling.rs +656 -0
  470. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/vm/instance/allocator.rs +798 -0
  471. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/vm/instance.rs +1519 -0
  472. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/vm/libcalls.rs +834 -0
  473. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/vm/memory.rs +744 -0
  474. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/vm/mmap.rs +220 -0
  475. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/vm/mmap_vec.rs +162 -0
  476. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/vm/module_id.rs +43 -0
  477. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/vm/mpk/enabled.rs +214 -0
  478. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/vm/mpk/mod.rs +54 -0
  479. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/vm/mpk/pkru.rs +104 -0
  480. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/vm/mpk/sys.rs +114 -0
  481. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/vm/send_sync_ptr.rs +106 -0
  482. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/vm/store_box.rs +37 -0
  483. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/vm/sys/custom/capi.rs +200 -0
  484. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/vm/sys/custom/mmap.rs +112 -0
  485. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/vm/sys/custom/mod.rs +34 -0
  486. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/vm/sys/custom/traphandlers.rs +55 -0
  487. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/vm/sys/custom/vm.rs +109 -0
  488. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/vm/sys/miri/mmap.rs +95 -0
  489. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/vm/sys/miri/mod.rs +24 -0
  490. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/vm/sys/miri/traphandlers.rs +47 -0
  491. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/vm/sys/mod.rs +25 -0
  492. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/vm/sys/unix/machports.rs +416 -0
  493. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/vm/sys/unix/mmap.rs +162 -0
  494. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/vm/sys/unix/mod.rs +35 -0
  495. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/vm/sys/unix/signals.rs +401 -0
  496. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/vm/sys/unix/unwind.rs +150 -0
  497. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/vm/sys/unix/vm.rs +215 -0
  498. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/vm/sys/windows/mmap.rs +221 -0
  499. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/vm/sys/windows/mod.rs +20 -0
  500. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/vm/sys/windows/traphandlers.rs +104 -0
  501. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/vm/table.rs +847 -0
  502. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/vm/threads/parking_spot.rs +623 -0
  503. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/vm/threads/shared_memory.rs +233 -0
  504. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/vm/threads/shared_memory_disabled.rs +101 -0
  505. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/vm/traphandlers/backtrace.rs +267 -0
  506. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/vm/traphandlers/coredump_disabled.rs +16 -0
  507. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/vm/traphandlers/coredump_enabled.rs +42 -0
  508. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/vm/traphandlers.rs +768 -0
  509. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/vm/vmcontext/vm_host_func_context.rs +138 -0
  510. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/vm/vmcontext.rs +1337 -0
  511. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/vm.rs +287 -0
  512. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/windows.rs +35 -0
  513. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime.rs +110 -0
  514. data/ext/cargo-vendor/wasmtime-21.0.1/src/sync_nostd.rs +255 -0
  515. data/ext/cargo-vendor/wasmtime-21.0.1/src/sync_std.rs +52 -0
  516. data/ext/cargo-vendor/wasmtime-asm-macros-21.0.1/.cargo-checksum.json +1 -0
  517. data/ext/cargo-vendor/wasmtime-asm-macros-21.0.1/Cargo.toml +22 -0
  518. data/ext/cargo-vendor/wasmtime-asm-macros-21.0.1/src/lib.rs +83 -0
  519. data/ext/cargo-vendor/wasmtime-cache-21.0.1/.cargo-checksum.json +1 -0
  520. data/ext/cargo-vendor/wasmtime-cache-21.0.1/Cargo.toml +88 -0
  521. data/ext/cargo-vendor/wasmtime-cache-21.0.1/src/lib.rs +235 -0
  522. data/ext/cargo-vendor/wasmtime-component-macro-21.0.1/.cargo-checksum.json +1 -0
  523. data/ext/cargo-vendor/wasmtime-component-macro-21.0.1/Cargo.toml +79 -0
  524. data/ext/cargo-vendor/wasmtime-component-macro-21.0.1/src/bindgen.rs +436 -0
  525. data/ext/cargo-vendor/wasmtime-component-macro-21.0.1/src/component.rs +1295 -0
  526. data/ext/cargo-vendor/wasmtime-component-macro-21.0.1/tests/codegen.rs +576 -0
  527. data/ext/cargo-vendor/wasmtime-component-macro-21.0.1/tests/codegen_no_std.rs +16 -0
  528. data/ext/cargo-vendor/wasmtime-component-util-21.0.1/.cargo-checksum.json +1 -0
  529. data/ext/cargo-vendor/wasmtime-component-util-21.0.1/Cargo.toml +25 -0
  530. data/ext/cargo-vendor/wasmtime-component-util-21.0.1/src/lib.rs +182 -0
  531. data/ext/cargo-vendor/wasmtime-cranelift-21.0.1/.cargo-checksum.json +1 -0
  532. data/ext/cargo-vendor/wasmtime-cranelift-21.0.1/Cargo.toml +114 -0
  533. data/ext/cargo-vendor/wasmtime-cranelift-21.0.1/src/compiler/component.rs +968 -0
  534. data/ext/cargo-vendor/wasmtime-cranelift-21.0.1/src/compiler.rs +1383 -0
  535. data/ext/cargo-vendor/wasmtime-cranelift-21.0.1/src/debug/gc.rs +252 -0
  536. data/ext/cargo-vendor/wasmtime-cranelift-21.0.1/src/debug/transform/attr.rs +320 -0
  537. data/ext/cargo-vendor/wasmtime-cranelift-21.0.1/src/debug/transform/expression.rs +1248 -0
  538. data/ext/cargo-vendor/wasmtime-cranelift-21.0.1/src/debug/transform/line_program.rs +287 -0
  539. data/ext/cargo-vendor/wasmtime-cranelift-21.0.1/src/debug/transform/mod.rs +256 -0
  540. data/ext/cargo-vendor/wasmtime-cranelift-21.0.1/src/debug/transform/unit.rs +529 -0
  541. data/ext/cargo-vendor/wasmtime-cranelift-21.0.1/src/debug/transform/utils.rs +186 -0
  542. data/ext/cargo-vendor/wasmtime-cranelift-21.0.1/src/debug/write_debuginfo.rs +196 -0
  543. data/ext/cargo-vendor/wasmtime-cranelift-21.0.1/src/debug.rs +18 -0
  544. data/ext/cargo-vendor/wasmtime-cranelift-21.0.1/src/func_environ.rs +2888 -0
  545. data/ext/cargo-vendor/wasmtime-cranelift-21.0.1/src/gc/enabled.rs +648 -0
  546. data/ext/cargo-vendor/wasmtime-cranelift-21.0.1/src/gc.rs +198 -0
  547. data/ext/cargo-vendor/wasmtime-cranelift-21.0.1/src/lib.rs +511 -0
  548. data/ext/cargo-vendor/wasmtime-environ-21.0.1/.cargo-checksum.json +1 -0
  549. data/ext/cargo-vendor/wasmtime-environ-21.0.1/Cargo.lock +772 -0
  550. data/ext/cargo-vendor/wasmtime-environ-21.0.1/Cargo.toml +154 -0
  551. data/ext/cargo-vendor/wasmtime-environ-21.0.1/examples/factc.rs +198 -0
  552. data/ext/cargo-vendor/wasmtime-environ-21.0.1/src/compile/address_map.rs +73 -0
  553. data/ext/cargo-vendor/wasmtime-environ-21.0.1/src/compile/mod.rs +419 -0
  554. data/ext/cargo-vendor/wasmtime-environ-21.0.1/src/compile/module_artifacts.rs +315 -0
  555. data/ext/cargo-vendor/wasmtime-environ-21.0.1/src/compile/module_environ.rs +1337 -0
  556. data/ext/cargo-vendor/wasmtime-environ-21.0.1/src/compile/module_types.rs +362 -0
  557. data/ext/cargo-vendor/wasmtime-environ-21.0.1/src/compile/trap_encoding.rs +70 -0
  558. data/ext/cargo-vendor/wasmtime-environ-21.0.1/src/component/compiler.rs +20 -0
  559. data/ext/cargo-vendor/wasmtime-environ-21.0.1/src/component/dfg.rs +691 -0
  560. data/ext/cargo-vendor/wasmtime-environ-21.0.1/src/component/info.rs +672 -0
  561. data/ext/cargo-vendor/wasmtime-environ-21.0.1/src/component/translate/adapt.rs +455 -0
  562. data/ext/cargo-vendor/wasmtime-environ-21.0.1/src/component/translate.rs +978 -0
  563. data/ext/cargo-vendor/wasmtime-environ-21.0.1/src/component/types.rs +1029 -0
  564. data/ext/cargo-vendor/wasmtime-environ-21.0.1/src/component/types_builder/resources.rs +233 -0
  565. data/ext/cargo-vendor/wasmtime-environ-21.0.1/src/component/types_builder.rs +997 -0
  566. data/ext/cargo-vendor/wasmtime-environ-21.0.1/src/component.rs +107 -0
  567. data/ext/cargo-vendor/wasmtime-environ-21.0.1/src/demangling.rs +28 -0
  568. data/ext/cargo-vendor/wasmtime-environ-21.0.1/src/fact/core_types.rs +25 -0
  569. data/ext/cargo-vendor/wasmtime-environ-21.0.1/src/fact/signature.rs +119 -0
  570. data/ext/cargo-vendor/wasmtime-environ-21.0.1/src/fact/trampoline.rs +3234 -0
  571. data/ext/cargo-vendor/wasmtime-environ-21.0.1/src/fact/transcode.rs +90 -0
  572. data/ext/cargo-vendor/wasmtime-environ-21.0.1/src/fact/traps.rs +116 -0
  573. data/ext/cargo-vendor/wasmtime-environ-21.0.1/src/fact.rs +714 -0
  574. data/ext/cargo-vendor/wasmtime-environ-21.0.1/src/lib.rs +161 -0
  575. data/ext/cargo-vendor/wasmtime-environ-21.0.1/src/module.rs +697 -0
  576. data/ext/cargo-vendor/wasmtime-environ-21.0.1/src/module_artifacts.rs +146 -0
  577. data/ext/cargo-vendor/wasmtime-environ-21.0.1/src/module_types.rs +91 -0
  578. data/ext/cargo-vendor/wasmtime-environ-21.0.1/src/scopevec.rs +80 -0
  579. data/ext/cargo-vendor/wasmtime-environ-21.0.1/src/stack_map.rs +37 -0
  580. data/ext/cargo-vendor/wasmtime-environ-21.0.1/src/trap_encoding.rs +189 -0
  581. data/ext/cargo-vendor/wasmtime-environ-21.0.1/src/tunables.rs +168 -0
  582. data/ext/cargo-vendor/wasmtime-environ-21.0.1/src/vmoffsets.rs +1015 -0
  583. data/ext/cargo-vendor/wasmtime-fiber-21.0.1/.cargo-checksum.json +1 -0
  584. data/ext/cargo-vendor/wasmtime-fiber-21.0.1/Cargo.toml +64 -0
  585. data/ext/cargo-vendor/wasmtime-fiber-21.0.1/build.rs +38 -0
  586. data/ext/cargo-vendor/wasmtime-fiber-21.0.1/src/lib.rs +328 -0
  587. data/ext/cargo-vendor/wasmtime-fiber-21.0.1/src/unix.rs +490 -0
  588. data/ext/cargo-vendor/wasmtime-fiber-21.0.1/src/windows.rs +166 -0
  589. data/ext/cargo-vendor/wasmtime-jit-debug-21.0.1/.cargo-checksum.json +1 -0
  590. data/ext/cargo-vendor/wasmtime-jit-debug-21.0.1/Cargo.toml +67 -0
  591. data/ext/cargo-vendor/wasmtime-jit-icache-coherence-21.0.1/.cargo-checksum.json +1 -0
  592. data/ext/cargo-vendor/wasmtime-jit-icache-coherence-21.0.1/Cargo.toml +51 -0
  593. data/ext/cargo-vendor/wasmtime-jit-icache-coherence-21.0.1/src/lib.rs +109 -0
  594. data/ext/cargo-vendor/wasmtime-jit-icache-coherence-21.0.1/src/libc.rs +163 -0
  595. data/ext/cargo-vendor/wasmtime-jit-icache-coherence-21.0.1/src/miri.rs +10 -0
  596. data/ext/cargo-vendor/wasmtime-jit-icache-coherence-21.0.1/src/win.rs +49 -0
  597. data/ext/cargo-vendor/wasmtime-slab-21.0.1/.cargo-checksum.json +1 -0
  598. data/ext/cargo-vendor/wasmtime-slab-21.0.1/Cargo.toml +21 -0
  599. data/ext/cargo-vendor/wasmtime-slab-21.0.1/src/lib.rs +498 -0
  600. data/ext/cargo-vendor/wasmtime-types-21.0.1/.cargo-checksum.json +1 -0
  601. data/ext/cargo-vendor/wasmtime-types-21.0.1/Cargo.toml +55 -0
  602. data/ext/cargo-vendor/wasmtime-types-21.0.1/src/error.rs +81 -0
  603. data/ext/cargo-vendor/wasmtime-types-21.0.1/src/lib.rs +1572 -0
  604. data/ext/cargo-vendor/wasmtime-versioned-export-macros-21.0.1/.cargo-checksum.json +1 -0
  605. data/ext/cargo-vendor/wasmtime-versioned-export-macros-21.0.1/Cargo.toml +32 -0
  606. data/ext/cargo-vendor/wasmtime-wasi-21.0.1/.cargo-checksum.json +1 -0
  607. data/ext/cargo-vendor/wasmtime-wasi-21.0.1/Cargo.toml +200 -0
  608. data/ext/cargo-vendor/wasmtime-wasi-21.0.1/src/bindings.rs +280 -0
  609. data/ext/cargo-vendor/wasmtime-wasi-21.0.1/src/ctx.rs +667 -0
  610. data/ext/cargo-vendor/wasmtime-wasi-21.0.1/src/filesystem.rs +446 -0
  611. data/ext/cargo-vendor/wasmtime-wasi-21.0.1/src/lib.rs +426 -0
  612. data/ext/cargo-vendor/wasmtime-wasi-21.0.1/src/preview0.rs +877 -0
  613. data/ext/cargo-vendor/wasmtime-wasi-21.0.1/src/preview1.rs +2660 -0
  614. data/ext/cargo-vendor/wasmtime-wasi-21.0.1/tests/all/api.rs +198 -0
  615. data/ext/cargo-vendor/wasmtime-wasi-21.0.1/tests/all/async_.rs +397 -0
  616. data/ext/cargo-vendor/wasmtime-wasi-21.0.1/tests/all/main.rs +91 -0
  617. data/ext/cargo-vendor/wasmtime-wasi-21.0.1/tests/all/preview1.rs +251 -0
  618. data/ext/cargo-vendor/wasmtime-wasi-21.0.1/tests/all/sync.rs +331 -0
  619. data/ext/cargo-vendor/wasmtime-winch-21.0.1/.cargo-checksum.json +1 -0
  620. data/ext/cargo-vendor/wasmtime-winch-21.0.1/Cargo.toml +81 -0
  621. data/ext/cargo-vendor/wasmtime-winch-21.0.1/src/compiler.rs +261 -0
  622. data/ext/cargo-vendor/wasmtime-wit-bindgen-21.0.1/.cargo-checksum.json +1 -0
  623. data/ext/cargo-vendor/wasmtime-wit-bindgen-21.0.1/Cargo.toml +46 -0
  624. data/ext/cargo-vendor/wasmtime-wit-bindgen-21.0.1/src/lib.rs +2541 -0
  625. data/ext/cargo-vendor/wasmtime-wit-bindgen-21.0.1/src/rust.rs +421 -0
  626. data/ext/cargo-vendor/wiggle-21.0.1/.cargo-checksum.json +1 -0
  627. data/ext/cargo-vendor/wiggle-21.0.1/Cargo.toml +123 -0
  628. data/ext/cargo-vendor/wiggle-generate-21.0.1/.cargo-checksum.json +1 -0
  629. data/ext/cargo-vendor/wiggle-generate-21.0.1/Cargo.toml +66 -0
  630. data/ext/cargo-vendor/wiggle-macro-21.0.1/.cargo-checksum.json +1 -0
  631. data/ext/cargo-vendor/wiggle-macro-21.0.1/Cargo.toml +55 -0
  632. data/ext/cargo-vendor/winch-codegen-0.19.1/.cargo-checksum.json +1 -0
  633. data/ext/cargo-vendor/winch-codegen-0.19.1/Cargo.toml +76 -0
  634. data/ext/cargo-vendor/winch-codegen-0.19.1/src/codegen/context.rs +534 -0
  635. data/ext/cargo-vendor/winch-codegen-0.19.1/src/codegen/env.rs +440 -0
  636. data/ext/cargo-vendor/winch-codegen-0.19.1/src/codegen/mod.rs +882 -0
  637. data/ext/cargo-vendor/winch-codegen-0.19.1/src/isa/aarch64/abi.rs +291 -0
  638. data/ext/cargo-vendor/winch-codegen-0.19.1/src/isa/aarch64/address.rs +143 -0
  639. data/ext/cargo-vendor/winch-codegen-0.19.1/src/isa/aarch64/asm.rs +380 -0
  640. data/ext/cargo-vendor/winch-codegen-0.19.1/src/isa/aarch64/masm.rs +566 -0
  641. data/ext/cargo-vendor/winch-codegen-0.19.1/src/isa/aarch64/mod.rs +158 -0
  642. data/ext/cargo-vendor/winch-codegen-0.19.1/src/isa/aarch64/regs.rs +161 -0
  643. data/ext/cargo-vendor/winch-codegen-0.19.1/src/isa/reg.rs +73 -0
  644. data/ext/cargo-vendor/winch-codegen-0.19.1/src/isa/x64/asm.rs +1423 -0
  645. data/ext/cargo-vendor/winch-codegen-0.19.1/src/isa/x64/masm.rs +1120 -0
  646. data/ext/cargo-vendor/winch-codegen-0.19.1/src/masm.rs +941 -0
  647. data/ext/cargo-vendor/winch-codegen-0.19.1/src/regalloc.rs +65 -0
  648. data/ext/cargo-vendor/winch-codegen-0.19.1/src/regset.rs +194 -0
  649. data/ext/cargo-vendor/winch-codegen-0.19.1/src/visitor.rs +2144 -0
  650. data/ext/cargo-vendor/wit-parser-0.207.0/.cargo-checksum.json +1 -0
  651. data/ext/cargo-vendor/wit-parser-0.207.0/Cargo.toml +109 -0
  652. data/ext/cargo-vendor/wit-parser-0.207.0/src/ast/resolve.rs +1442 -0
  653. data/ext/cargo-vendor/wit-parser-0.207.0/src/decoding.rs +1764 -0
  654. data/ext/cargo-vendor/wit-parser-0.207.0/src/lib.rs +777 -0
  655. data/ext/cargo-vendor/wit-parser-0.207.0/src/live.rs +126 -0
  656. data/ext/cargo-vendor/wit-parser-0.207.0/src/resolve.rs +2337 -0
  657. data/ext/cargo-vendor/wit-parser-0.207.0/tests/ui/parse-fail/resources-multiple-returns-borrow.wit.result +5 -0
  658. data/ext/cargo-vendor/wit-parser-0.207.0/tests/ui/parse-fail/resources-return-borrow.wit.result +5 -0
  659. data/ext/cargo-vendor/wit-parser-0.207.0/tests/ui/parse-fail/return-borrow1.wit +7 -0
  660. data/ext/cargo-vendor/wit-parser-0.207.0/tests/ui/parse-fail/return-borrow1.wit.result +5 -0
  661. data/ext/cargo-vendor/wit-parser-0.207.0/tests/ui/parse-fail/return-borrow2.wit +8 -0
  662. data/ext/cargo-vendor/wit-parser-0.207.0/tests/ui/parse-fail/return-borrow2.wit.result +5 -0
  663. data/ext/cargo-vendor/wit-parser-0.207.0/tests/ui/parse-fail/return-borrow3.wit +7 -0
  664. data/ext/cargo-vendor/wit-parser-0.207.0/tests/ui/parse-fail/return-borrow3.wit.result +5 -0
  665. data/ext/cargo-vendor/wit-parser-0.207.0/tests/ui/parse-fail/return-borrow4.wit +7 -0
  666. data/ext/cargo-vendor/wit-parser-0.207.0/tests/ui/parse-fail/return-borrow4.wit.result +5 -0
  667. data/ext/cargo-vendor/wit-parser-0.207.0/tests/ui/parse-fail/return-borrow5.wit +7 -0
  668. data/ext/cargo-vendor/wit-parser-0.207.0/tests/ui/parse-fail/return-borrow5.wit.result +5 -0
  669. data/ext/cargo-vendor/wit-parser-0.207.0/tests/ui/parse-fail/return-borrow6.wit +7 -0
  670. data/ext/cargo-vendor/wit-parser-0.207.0/tests/ui/parse-fail/return-borrow6.wit.result +5 -0
  671. data/ext/cargo-vendor/wit-parser-0.207.0/tests/ui/parse-fail/return-borrow7.wit +11 -0
  672. data/ext/cargo-vendor/wit-parser-0.207.0/tests/ui/parse-fail/return-borrow7.wit.result +5 -0
  673. data/ext/cargo-vendor/wit-parser-0.207.0/tests/ui/parse-fail/return-borrow8/deps/baz.wit +9 -0
  674. data/ext/cargo-vendor/wit-parser-0.207.0/tests/ui/parse-fail/return-borrow8/foo.wit +7 -0
  675. data/ext/cargo-vendor/wit-parser-0.207.0/tests/ui/parse-fail/return-borrow8.wit.result +8 -0
  676. data/ext/cargo-vendor/wit-parser-0.207.0/tests/ui/world-top-level-resources.wit +24 -0
  677. data/ext/cargo-vendor/wit-parser-0.207.0/tests/ui/world-top-level-resources.wit.json +231 -0
  678. data/ext/src/lib.rs +1 -0
  679. data/ext/src/ruby_api/config.rs +1 -12
  680. data/ext/src/ruby_api/engine.rs +3 -6
  681. data/ext/src/ruby_api/store.rs +68 -5
  682. data/lib/wasmtime/version.rb +1 -1
  683. metadata +1601 -1408
  684. data/ext/cargo-vendor/bincode-1.3.3/.cargo-checksum.json +0 -1
  685. data/ext/cargo-vendor/bincode-1.3.3/Cargo.toml +0 -37
  686. data/ext/cargo-vendor/bincode-1.3.3/LICENSE.md +0 -21
  687. data/ext/cargo-vendor/bincode-1.3.3/readme.md +0 -112
  688. data/ext/cargo-vendor/bincode-1.3.3/src/byteorder.rs +0 -385
  689. data/ext/cargo-vendor/bincode-1.3.3/src/config/endian.rs +0 -27
  690. data/ext/cargo-vendor/bincode-1.3.3/src/config/int.rs +0 -682
  691. data/ext/cargo-vendor/bincode-1.3.3/src/config/legacy.rs +0 -253
  692. data/ext/cargo-vendor/bincode-1.3.3/src/config/limit.rs +0 -49
  693. data/ext/cargo-vendor/bincode-1.3.3/src/config/mod.rs +0 -408
  694. data/ext/cargo-vendor/bincode-1.3.3/src/config/trailing.rs +0 -37
  695. data/ext/cargo-vendor/bincode-1.3.3/src/de/mod.rs +0 -515
  696. data/ext/cargo-vendor/bincode-1.3.3/src/de/read.rs +0 -202
  697. data/ext/cargo-vendor/bincode-1.3.3/src/error.rs +0 -115
  698. data/ext/cargo-vendor/bincode-1.3.3/src/internal.rs +0 -124
  699. data/ext/cargo-vendor/bincode-1.3.3/src/lib.rs +0 -201
  700. data/ext/cargo-vendor/bincode-1.3.3/src/ser/mod.rs +0 -772
  701. data/ext/cargo-vendor/bincode-1.3.3/tests/test.rs +0 -899
  702. data/ext/cargo-vendor/cranelift-bforest-0.107.2/.cargo-checksum.json +0 -1
  703. data/ext/cargo-vendor/cranelift-bforest-0.107.2/Cargo.toml +0 -40
  704. data/ext/cargo-vendor/cranelift-codegen-0.107.2/.cargo-checksum.json +0 -1
  705. data/ext/cargo-vendor/cranelift-codegen-0.107.2/Cargo.toml +0 -178
  706. data/ext/cargo-vendor/cranelift-codegen-0.107.2/build.rs +0 -396
  707. data/ext/cargo-vendor/cranelift-codegen-0.107.2/src/alias_analysis.rs +0 -403
  708. data/ext/cargo-vendor/cranelift-codegen-0.107.2/src/context.rs +0 -386
  709. data/ext/cargo-vendor/cranelift-codegen-0.107.2/src/ctxhash.rs +0 -167
  710. data/ext/cargo-vendor/cranelift-codegen-0.107.2/src/egraph/elaborate.rs +0 -835
  711. data/ext/cargo-vendor/cranelift-codegen-0.107.2/src/egraph.rs +0 -838
  712. data/ext/cargo-vendor/cranelift-codegen-0.107.2/src/fx.rs +0 -105
  713. data/ext/cargo-vendor/cranelift-codegen-0.107.2/src/incremental_cache.rs +0 -256
  714. data/ext/cargo-vendor/cranelift-codegen-0.107.2/src/ir/instructions.rs +0 -1019
  715. data/ext/cargo-vendor/cranelift-codegen-0.107.2/src/isa/aarch64/abi.rs +0 -1707
  716. data/ext/cargo-vendor/cranelift-codegen-0.107.2/src/isa/aarch64/inst/args.rs +0 -779
  717. data/ext/cargo-vendor/cranelift-codegen-0.107.2/src/isa/aarch64/inst/emit.rs +0 -3932
  718. data/ext/cargo-vendor/cranelift-codegen-0.107.2/src/isa/aarch64/inst/emit_tests.rs +0 -7919
  719. data/ext/cargo-vendor/cranelift-codegen-0.107.2/src/isa/aarch64/inst/imms.rs +0 -1218
  720. data/ext/cargo-vendor/cranelift-codegen-0.107.2/src/isa/aarch64/inst/mod.rs +0 -3083
  721. data/ext/cargo-vendor/cranelift-codegen-0.107.2/src/isa/aarch64/inst/regs.rs +0 -292
  722. data/ext/cargo-vendor/cranelift-codegen-0.107.2/src/isa/aarch64/inst.isle +0 -4218
  723. data/ext/cargo-vendor/cranelift-codegen-0.107.2/src/isa/aarch64/lower/isle.rs +0 -884
  724. data/ext/cargo-vendor/cranelift-codegen-0.107.2/src/isa/aarch64/pcc.rs +0 -565
  725. data/ext/cargo-vendor/cranelift-codegen-0.107.2/src/isa/mod.rs +0 -432
  726. data/ext/cargo-vendor/cranelift-codegen-0.107.2/src/isa/riscv64/abi.rs +0 -1109
  727. data/ext/cargo-vendor/cranelift-codegen-0.107.2/src/isa/riscv64/inst/args.rs +0 -1968
  728. data/ext/cargo-vendor/cranelift-codegen-0.107.2/src/isa/riscv64/inst/emit.rs +0 -3466
  729. data/ext/cargo-vendor/cranelift-codegen-0.107.2/src/isa/riscv64/inst/emit_tests.rs +0 -2146
  730. data/ext/cargo-vendor/cranelift-codegen-0.107.2/src/isa/riscv64/inst/mod.rs +0 -2041
  731. data/ext/cargo-vendor/cranelift-codegen-0.107.2/src/isa/riscv64/inst/regs.rs +0 -175
  732. data/ext/cargo-vendor/cranelift-codegen-0.107.2/src/isa/riscv64/inst/vector.rs +0 -1162
  733. data/ext/cargo-vendor/cranelift-codegen-0.107.2/src/isa/riscv64/inst.isle +0 -2944
  734. data/ext/cargo-vendor/cranelift-codegen-0.107.2/src/isa/riscv64/lower/isle.rs +0 -625
  735. data/ext/cargo-vendor/cranelift-codegen-0.107.2/src/isa/riscv64/lower.isle +0 -2872
  736. data/ext/cargo-vendor/cranelift-codegen-0.107.2/src/isa/s390x/abi.rs +0 -1047
  737. data/ext/cargo-vendor/cranelift-codegen-0.107.2/src/isa/s390x/inst/args.rs +0 -347
  738. data/ext/cargo-vendor/cranelift-codegen-0.107.2/src/isa/s390x/inst/emit.rs +0 -3646
  739. data/ext/cargo-vendor/cranelift-codegen-0.107.2/src/isa/s390x/inst/imms.rs +0 -202
  740. data/ext/cargo-vendor/cranelift-codegen-0.107.2/src/isa/s390x/inst/mod.rs +0 -3423
  741. data/ext/cargo-vendor/cranelift-codegen-0.107.2/src/isa/s390x/inst/regs.rs +0 -187
  742. data/ext/cargo-vendor/cranelift-codegen-0.107.2/src/isa/x64/abi.rs +0 -1369
  743. data/ext/cargo-vendor/cranelift-codegen-0.107.2/src/isa/x64/inst/args.rs +0 -2289
  744. data/ext/cargo-vendor/cranelift-codegen-0.107.2/src/isa/x64/inst/emit.rs +0 -4383
  745. data/ext/cargo-vendor/cranelift-codegen-0.107.2/src/isa/x64/inst/emit_tests.rs +0 -5131
  746. data/ext/cargo-vendor/cranelift-codegen-0.107.2/src/isa/x64/inst/mod.rs +0 -2798
  747. data/ext/cargo-vendor/cranelift-codegen-0.107.2/src/isa/x64/inst/regs.rs +0 -276
  748. data/ext/cargo-vendor/cranelift-codegen-0.107.2/src/isa/x64/inst.isle +0 -5304
  749. data/ext/cargo-vendor/cranelift-codegen-0.107.2/src/isa/x64/lower/isle.rs +0 -1066
  750. data/ext/cargo-vendor/cranelift-codegen-0.107.2/src/isa/x64/lower.isle +0 -4809
  751. data/ext/cargo-vendor/cranelift-codegen-0.107.2/src/isa/x64/lower.rs +0 -339
  752. data/ext/cargo-vendor/cranelift-codegen-0.107.2/src/isa/x64/pcc.rs +0 -1003
  753. data/ext/cargo-vendor/cranelift-codegen-0.107.2/src/lib.rs +0 -106
  754. data/ext/cargo-vendor/cranelift-codegen-0.107.2/src/machinst/abi.rs +0 -2594
  755. data/ext/cargo-vendor/cranelift-codegen-0.107.2/src/machinst/blockorder.rs +0 -465
  756. data/ext/cargo-vendor/cranelift-codegen-0.107.2/src/machinst/isle.rs +0 -914
  757. data/ext/cargo-vendor/cranelift-codegen-0.107.2/src/machinst/lower.rs +0 -1452
  758. data/ext/cargo-vendor/cranelift-codegen-0.107.2/src/machinst/mod.rs +0 -555
  759. data/ext/cargo-vendor/cranelift-codegen-0.107.2/src/machinst/reg.rs +0 -562
  760. data/ext/cargo-vendor/cranelift-codegen-0.107.2/src/machinst/valueregs.rs +0 -132
  761. data/ext/cargo-vendor/cranelift-codegen-0.107.2/src/machinst/vcode.rs +0 -1807
  762. data/ext/cargo-vendor/cranelift-codegen-0.107.2/src/nan_canonicalization.rs +0 -110
  763. data/ext/cargo-vendor/cranelift-codegen-0.107.2/src/opts/arithmetic.isle +0 -179
  764. data/ext/cargo-vendor/cranelift-codegen-0.107.2/src/opts/icmp.isle +0 -197
  765. data/ext/cargo-vendor/cranelift-codegen-0.107.2/src/remove_constant_phis.rs +0 -420
  766. data/ext/cargo-vendor/cranelift-codegen-0.107.2/src/scoped_hash_map.rs +0 -310
  767. data/ext/cargo-vendor/cranelift-codegen-0.107.2/src/settings.rs +0 -591
  768. data/ext/cargo-vendor/cranelift-codegen-meta-0.107.2/.cargo-checksum.json +0 -1
  769. data/ext/cargo-vendor/cranelift-codegen-meta-0.107.2/Cargo.toml +0 -35
  770. data/ext/cargo-vendor/cranelift-codegen-meta-0.107.2/src/gen_inst.rs +0 -1784
  771. data/ext/cargo-vendor/cranelift-codegen-meta-0.107.2/src/gen_settings.rs +0 -508
  772. data/ext/cargo-vendor/cranelift-codegen-meta-0.107.2/src/gen_types.rs +0 -75
  773. data/ext/cargo-vendor/cranelift-codegen-meta-0.107.2/src/isa/riscv64.rs +0 -160
  774. data/ext/cargo-vendor/cranelift-codegen-meta-0.107.2/src/isa/x86.rs +0 -402
  775. data/ext/cargo-vendor/cranelift-codegen-meta-0.107.2/src/lib.rs +0 -59
  776. data/ext/cargo-vendor/cranelift-codegen-meta-0.107.2/src/shared/settings.rs +0 -355
  777. data/ext/cargo-vendor/cranelift-codegen-meta-0.107.2/src/srcgen.rs +0 -470
  778. data/ext/cargo-vendor/cranelift-codegen-shared-0.107.2/.cargo-checksum.json +0 -1
  779. data/ext/cargo-vendor/cranelift-codegen-shared-0.107.2/Cargo.toml +0 -22
  780. data/ext/cargo-vendor/cranelift-control-0.107.2/.cargo-checksum.json +0 -1
  781. data/ext/cargo-vendor/cranelift-control-0.107.2/Cargo.toml +0 -30
  782. data/ext/cargo-vendor/cranelift-entity-0.107.2/.cargo-checksum.json +0 -1
  783. data/ext/cargo-vendor/cranelift-entity-0.107.2/Cargo.toml +0 -50
  784. data/ext/cargo-vendor/cranelift-entity-0.107.2/src/lib.rs +0 -317
  785. data/ext/cargo-vendor/cranelift-frontend-0.107.2/.cargo-checksum.json +0 -1
  786. data/ext/cargo-vendor/cranelift-frontend-0.107.2/Cargo.toml +0 -69
  787. data/ext/cargo-vendor/cranelift-frontend-0.107.2/src/switch.rs +0 -654
  788. data/ext/cargo-vendor/cranelift-isle-0.107.2/.cargo-checksum.json +0 -1
  789. data/ext/cargo-vendor/cranelift-isle-0.107.2/Cargo.toml +0 -46
  790. data/ext/cargo-vendor/cranelift-isle-0.107.2/src/codegen.rs +0 -886
  791. data/ext/cargo-vendor/cranelift-isle-0.107.2/src/lib.rs +0 -271
  792. data/ext/cargo-vendor/cranelift-isle-0.107.2/src/sema.rs +0 -2492
  793. data/ext/cargo-vendor/cranelift-isle-0.107.2/src/serialize.rs +0 -846
  794. data/ext/cargo-vendor/cranelift-isle-0.107.2/src/trie_again.rs +0 -683
  795. data/ext/cargo-vendor/cranelift-native-0.107.2/.cargo-checksum.json +0 -1
  796. data/ext/cargo-vendor/cranelift-native-0.107.2/Cargo.toml +0 -45
  797. data/ext/cargo-vendor/cranelift-wasm-0.107.2/.cargo-checksum.json +0 -1
  798. data/ext/cargo-vendor/cranelift-wasm-0.107.2/Cargo.toml +0 -107
  799. data/ext/cargo-vendor/cranelift-wasm-0.107.2/src/code_translator.rs +0 -3683
  800. data/ext/cargo-vendor/cranelift-wasm-0.107.2/src/environ/dummy.rs +0 -912
  801. data/ext/cargo-vendor/cranelift-wasm-0.107.2/src/environ/spec.rs +0 -945
  802. data/ext/cargo-vendor/cranelift-wasm-0.107.2/src/sections_translator.rs +0 -409
  803. data/ext/cargo-vendor/deterministic-wasi-ctx-0.1.21/.cargo-checksum.json +0 -1
  804. data/ext/cargo-vendor/deterministic-wasi-ctx-0.1.21/Cargo.toml +0 -48
  805. data/ext/cargo-vendor/rb-sys-0.9.97/.cargo-checksum.json +0 -1
  806. data/ext/cargo-vendor/rb-sys-0.9.97/Cargo.toml +0 -54
  807. data/ext/cargo-vendor/rb-sys-0.9.97/build/main.rs +0 -238
  808. data/ext/cargo-vendor/rb-sys-0.9.97/build/stable_api_config.rs +0 -133
  809. data/ext/cargo-vendor/rb-sys-0.9.97/src/bindings.rs +0 -20
  810. data/ext/cargo-vendor/rb-sys-0.9.97/src/tracking_allocator.rs +0 -265
  811. data/ext/cargo-vendor/rb-sys-build-0.9.97/.cargo-checksum.json +0 -1
  812. data/ext/cargo-vendor/rb-sys-build-0.9.97/Cargo.toml +0 -62
  813. data/ext/cargo-vendor/rb-sys-build-0.9.97/src/bindings/stable_api.rs +0 -202
  814. data/ext/cargo-vendor/rb-sys-build-0.9.97/src/bindings.rs +0 -250
  815. data/ext/cargo-vendor/rb-sys-build-0.9.97/src/cc.rs +0 -365
  816. data/ext/cargo-vendor/rb-sys-build-0.9.97/src/utils.rs +0 -52
  817. data/ext/cargo-vendor/wasi-common-20.0.2/.cargo-checksum.json +0 -1
  818. data/ext/cargo-vendor/wasi-common-20.0.2/Cargo.toml +0 -220
  819. data/ext/cargo-vendor/wasi-common-20.0.2/tests/all/async_.rs +0 -293
  820. data/ext/cargo-vendor/wasi-common-20.0.2/tests/all/main.rs +0 -21
  821. data/ext/cargo-vendor/wasi-common-20.0.2/tests/all/sync.rs +0 -279
  822. data/ext/cargo-vendor/wasm-encoder-0.202.0/.cargo-checksum.json +0 -1
  823. data/ext/cargo-vendor/wasm-encoder-0.202.0/Cargo.toml +0 -43
  824. data/ext/cargo-vendor/wasm-encoder-0.202.0/src/core/code.rs +0 -3444
  825. data/ext/cargo-vendor/wasm-encoder-0.202.0/src/core/data.rs +0 -185
  826. data/ext/cargo-vendor/wasm-encoder-0.202.0/src/core/elements.rs +0 -220
  827. data/ext/cargo-vendor/wasm-encoder-0.202.0/src/core/globals.rs +0 -101
  828. data/ext/cargo-vendor/wasm-encoder-0.202.0/src/core/imports.rs +0 -156
  829. data/ext/cargo-vendor/wasm-encoder-0.202.0/src/core/memories.rs +0 -111
  830. data/ext/cargo-vendor/wasm-encoder-0.202.0/src/core/tables.rs +0 -116
  831. data/ext/cargo-vendor/wasm-encoder-0.202.0/src/core/types.rs +0 -673
  832. data/ext/cargo-vendor/wasmparser-0.202.0/.cargo-checksum.json +0 -1
  833. data/ext/cargo-vendor/wasmparser-0.202.0/Cargo.lock +0 -744
  834. data/ext/cargo-vendor/wasmparser-0.202.0/Cargo.toml +0 -66
  835. data/ext/cargo-vendor/wasmparser-0.202.0/src/binary_reader.rs +0 -1849
  836. data/ext/cargo-vendor/wasmparser-0.202.0/src/lib.rs +0 -766
  837. data/ext/cargo-vendor/wasmparser-0.202.0/src/limits.rs +0 -64
  838. data/ext/cargo-vendor/wasmparser-0.202.0/src/parser.rs +0 -1611
  839. data/ext/cargo-vendor/wasmparser-0.202.0/src/readers/component/canonicals.rs +0 -120
  840. data/ext/cargo-vendor/wasmparser-0.202.0/src/readers/component/instances.rs +0 -163
  841. data/ext/cargo-vendor/wasmparser-0.202.0/src/readers/component/names.rs +0 -102
  842. data/ext/cargo-vendor/wasmparser-0.202.0/src/readers/component/start.rs +0 -30
  843. data/ext/cargo-vendor/wasmparser-0.202.0/src/readers/component/types.rs +0 -549
  844. data/ext/cargo-vendor/wasmparser-0.202.0/src/readers/core/code.rs +0 -146
  845. data/ext/cargo-vendor/wasmparser-0.202.0/src/readers/core/coredumps.rs +0 -243
  846. data/ext/cargo-vendor/wasmparser-0.202.0/src/readers/core/custom.rs +0 -63
  847. data/ext/cargo-vendor/wasmparser-0.202.0/src/readers/core/data.rs +0 -96
  848. data/ext/cargo-vendor/wasmparser-0.202.0/src/readers/core/dylink0.rs +0 -109
  849. data/ext/cargo-vendor/wasmparser-0.202.0/src/readers/core/elements.rs +0 -152
  850. data/ext/cargo-vendor/wasmparser-0.202.0/src/readers/core/globals.rs +0 -49
  851. data/ext/cargo-vendor/wasmparser-0.202.0/src/readers/core/linking.rs +0 -449
  852. data/ext/cargo-vendor/wasmparser-0.202.0/src/readers/core/memories.rs +0 -56
  853. data/ext/cargo-vendor/wasmparser-0.202.0/src/readers/core/names.rs +0 -156
  854. data/ext/cargo-vendor/wasmparser-0.202.0/src/readers/core/operators.rs +0 -411
  855. data/ext/cargo-vendor/wasmparser-0.202.0/src/readers/core/tables.rs +0 -87
  856. data/ext/cargo-vendor/wasmparser-0.202.0/src/readers/core/types/matches.rs +0 -277
  857. data/ext/cargo-vendor/wasmparser-0.202.0/src/readers/core/types.rs +0 -1680
  858. data/ext/cargo-vendor/wasmparser-0.202.0/src/readers/core.rs +0 -41
  859. data/ext/cargo-vendor/wasmparser-0.202.0/src/readers.rs +0 -316
  860. data/ext/cargo-vendor/wasmparser-0.202.0/src/resources.rs +0 -235
  861. data/ext/cargo-vendor/wasmparser-0.202.0/src/validator/component.rs +0 -3238
  862. data/ext/cargo-vendor/wasmparser-0.202.0/src/validator/core/canonical.rs +0 -233
  863. data/ext/cargo-vendor/wasmparser-0.202.0/src/validator/core.rs +0 -1400
  864. data/ext/cargo-vendor/wasmparser-0.202.0/src/validator/func.rs +0 -338
  865. data/ext/cargo-vendor/wasmparser-0.202.0/src/validator/names.rs +0 -929
  866. data/ext/cargo-vendor/wasmparser-0.202.0/src/validator/operators.rs +0 -4076
  867. data/ext/cargo-vendor/wasmparser-0.202.0/src/validator/types.rs +0 -4449
  868. data/ext/cargo-vendor/wasmparser-0.202.0/src/validator.rs +0 -1619
  869. data/ext/cargo-vendor/wasmprinter-0.202.0/.cargo-checksum.json +0 -1
  870. data/ext/cargo-vendor/wasmprinter-0.202.0/Cargo.toml +0 -45
  871. data/ext/cargo-vendor/wasmprinter-0.202.0/src/lib.rs +0 -3202
  872. data/ext/cargo-vendor/wasmprinter-0.202.0/src/operator.rs +0 -1131
  873. data/ext/cargo-vendor/wasmprinter-0.202.0/tests/all.rs +0 -279
  874. data/ext/cargo-vendor/wasmtime-20.0.2/.cargo-checksum.json +0 -1
  875. data/ext/cargo-vendor/wasmtime-20.0.2/Cargo.toml +0 -268
  876. data/ext/cargo-vendor/wasmtime-20.0.2/src/compile/code_builder.rs +0 -201
  877. data/ext/cargo-vendor/wasmtime-20.0.2/src/compile/runtime.rs +0 -175
  878. data/ext/cargo-vendor/wasmtime-20.0.2/src/compile.rs +0 -897
  879. data/ext/cargo-vendor/wasmtime-20.0.2/src/config.rs +0 -2695
  880. data/ext/cargo-vendor/wasmtime-20.0.2/src/engine/serialization.rs +0 -849
  881. data/ext/cargo-vendor/wasmtime-20.0.2/src/engine.rs +0 -741
  882. data/ext/cargo-vendor/wasmtime-20.0.2/src/lib.rs +0 -303
  883. data/ext/cargo-vendor/wasmtime-20.0.2/src/profiling_agent/jitdump.rs +0 -66
  884. data/ext/cargo-vendor/wasmtime-20.0.2/src/profiling_agent/perfmap.rs +0 -47
  885. data/ext/cargo-vendor/wasmtime-20.0.2/src/profiling_agent/vtune.rs +0 -80
  886. data/ext/cargo-vendor/wasmtime-20.0.2/src/profiling_agent.rs +0 -105
  887. data/ext/cargo-vendor/wasmtime-20.0.2/src/runtime/code.rs +0 -102
  888. data/ext/cargo-vendor/wasmtime-20.0.2/src/runtime/code_memory.rs +0 -335
  889. data/ext/cargo-vendor/wasmtime-20.0.2/src/runtime/component/component.rs +0 -661
  890. data/ext/cargo-vendor/wasmtime-20.0.2/src/runtime/component/func/host.rs +0 -439
  891. data/ext/cargo-vendor/wasmtime-20.0.2/src/runtime/component/func/options.rs +0 -554
  892. data/ext/cargo-vendor/wasmtime-20.0.2/src/runtime/component/func/typed.rs +0 -2484
  893. data/ext/cargo-vendor/wasmtime-20.0.2/src/runtime/component/func.rs +0 -747
  894. data/ext/cargo-vendor/wasmtime-20.0.2/src/runtime/component/instance.rs +0 -804
  895. data/ext/cargo-vendor/wasmtime-20.0.2/src/runtime/component/linker.rs +0 -786
  896. data/ext/cargo-vendor/wasmtime-20.0.2/src/runtime/component/matching.rs +0 -217
  897. data/ext/cargo-vendor/wasmtime-20.0.2/src/runtime/component/mod.rs +0 -756
  898. data/ext/cargo-vendor/wasmtime-20.0.2/src/runtime/component/resource_table.rs +0 -350
  899. data/ext/cargo-vendor/wasmtime-20.0.2/src/runtime/component/resources.rs +0 -1133
  900. data/ext/cargo-vendor/wasmtime-20.0.2/src/runtime/component/storage.rs +0 -43
  901. data/ext/cargo-vendor/wasmtime-20.0.2/src/runtime/component/store.rs +0 -28
  902. data/ext/cargo-vendor/wasmtime-20.0.2/src/runtime/component/types.rs +0 -892
  903. data/ext/cargo-vendor/wasmtime-20.0.2/src/runtime/component/values.rs +0 -978
  904. data/ext/cargo-vendor/wasmtime-20.0.2/src/runtime/coredump.rs +0 -336
  905. data/ext/cargo-vendor/wasmtime-20.0.2/src/runtime/debug.rs +0 -165
  906. data/ext/cargo-vendor/wasmtime-20.0.2/src/runtime/externals/global.rs +0 -300
  907. data/ext/cargo-vendor/wasmtime-20.0.2/src/runtime/externals/table.rs +0 -480
  908. data/ext/cargo-vendor/wasmtime-20.0.2/src/runtime/externals.rs +0 -236
  909. data/ext/cargo-vendor/wasmtime-20.0.2/src/runtime/func/typed.rs +0 -898
  910. data/ext/cargo-vendor/wasmtime-20.0.2/src/runtime/func.rs +0 -2633
  911. data/ext/cargo-vendor/wasmtime-20.0.2/src/runtime/gc/disabled/anyref.rs +0 -46
  912. data/ext/cargo-vendor/wasmtime-20.0.2/src/runtime/gc/disabled/externref.rs +0 -50
  913. data/ext/cargo-vendor/wasmtime-20.0.2/src/runtime/gc/disabled/rooting.rs +0 -222
  914. data/ext/cargo-vendor/wasmtime-20.0.2/src/runtime/gc/enabled/anyref.rs +0 -472
  915. data/ext/cargo-vendor/wasmtime-20.0.2/src/runtime/gc/enabled/externref.rs +0 -644
  916. data/ext/cargo-vendor/wasmtime-20.0.2/src/runtime/gc/enabled/i31.rs +0 -345
  917. data/ext/cargo-vendor/wasmtime-20.0.2/src/runtime/gc/enabled/rooting.rs +0 -1543
  918. data/ext/cargo-vendor/wasmtime-20.0.2/src/runtime/gc.rs +0 -87
  919. data/ext/cargo-vendor/wasmtime-20.0.2/src/runtime/instance.rs +0 -992
  920. data/ext/cargo-vendor/wasmtime-20.0.2/src/runtime/instantiate.rs +0 -345
  921. data/ext/cargo-vendor/wasmtime-20.0.2/src/runtime/limits.rs +0 -398
  922. data/ext/cargo-vendor/wasmtime-20.0.2/src/runtime/linker.rs +0 -1521
  923. data/ext/cargo-vendor/wasmtime-20.0.2/src/runtime/memory.rs +0 -999
  924. data/ext/cargo-vendor/wasmtime-20.0.2/src/runtime/module/registry.rs +0 -354
  925. data/ext/cargo-vendor/wasmtime-20.0.2/src/runtime/module.rs +0 -1295
  926. data/ext/cargo-vendor/wasmtime-20.0.2/src/runtime/profiling.rs +0 -224
  927. data/ext/cargo-vendor/wasmtime-20.0.2/src/runtime/resources.rs +0 -33
  928. data/ext/cargo-vendor/wasmtime-20.0.2/src/runtime/signatures.rs +0 -216
  929. data/ext/cargo-vendor/wasmtime-20.0.2/src/runtime/stack.rs +0 -73
  930. data/ext/cargo-vendor/wasmtime-20.0.2/src/runtime/store/context.rs +0 -243
  931. data/ext/cargo-vendor/wasmtime-20.0.2/src/runtime/store/data.rs +0 -289
  932. data/ext/cargo-vendor/wasmtime-20.0.2/src/runtime/store/func_refs.rs +0 -85
  933. data/ext/cargo-vendor/wasmtime-20.0.2/src/runtime/store.rs +0 -2796
  934. data/ext/cargo-vendor/wasmtime-20.0.2/src/runtime/trampoline/func.rs +0 -138
  935. data/ext/cargo-vendor/wasmtime-20.0.2/src/runtime/trampoline/global.rs +0 -68
  936. data/ext/cargo-vendor/wasmtime-20.0.2/src/runtime/trampoline/memory.rs +0 -286
  937. data/ext/cargo-vendor/wasmtime-20.0.2/src/runtime/trampoline/table.rs +0 -34
  938. data/ext/cargo-vendor/wasmtime-20.0.2/src/runtime/trampoline.rs +0 -77
  939. data/ext/cargo-vendor/wasmtime-20.0.2/src/runtime/trap.rs +0 -641
  940. data/ext/cargo-vendor/wasmtime-20.0.2/src/runtime/type_registry.rs +0 -632
  941. data/ext/cargo-vendor/wasmtime-20.0.2/src/runtime/types/matching.rs +0 -367
  942. data/ext/cargo-vendor/wasmtime-20.0.2/src/runtime/types.rs +0 -1378
  943. data/ext/cargo-vendor/wasmtime-20.0.2/src/runtime/unix.rs +0 -39
  944. data/ext/cargo-vendor/wasmtime-20.0.2/src/runtime/v128.rs +0 -131
  945. data/ext/cargo-vendor/wasmtime-20.0.2/src/runtime/values.rs +0 -945
  946. data/ext/cargo-vendor/wasmtime-20.0.2/src/runtime/windows.rs +0 -34
  947. data/ext/cargo-vendor/wasmtime-20.0.2/src/runtime.rs +0 -112
  948. data/ext/cargo-vendor/wasmtime-asm-macros-20.0.2/.cargo-checksum.json +0 -1
  949. data/ext/cargo-vendor/wasmtime-asm-macros-20.0.2/Cargo.toml +0 -22
  950. data/ext/cargo-vendor/wasmtime-asm-macros-20.0.2/src/lib.rs +0 -81
  951. data/ext/cargo-vendor/wasmtime-cache-20.0.2/.cargo-checksum.json +0 -1
  952. data/ext/cargo-vendor/wasmtime-cache-20.0.2/Cargo.toml +0 -81
  953. data/ext/cargo-vendor/wasmtime-cache-20.0.2/src/lib.rs +0 -235
  954. data/ext/cargo-vendor/wasmtime-component-macro-20.0.2/.cargo-checksum.json +0 -1
  955. data/ext/cargo-vendor/wasmtime-component-macro-20.0.2/Cargo.toml +0 -67
  956. data/ext/cargo-vendor/wasmtime-component-macro-20.0.2/src/bindgen.rs +0 -390
  957. data/ext/cargo-vendor/wasmtime-component-macro-20.0.2/src/component.rs +0 -1295
  958. data/ext/cargo-vendor/wasmtime-component-macro-20.0.2/tests/codegen.rs +0 -342
  959. data/ext/cargo-vendor/wasmtime-component-util-20.0.2/.cargo-checksum.json +0 -1
  960. data/ext/cargo-vendor/wasmtime-component-util-20.0.2/Cargo.toml +0 -25
  961. data/ext/cargo-vendor/wasmtime-component-util-20.0.2/src/lib.rs +0 -180
  962. data/ext/cargo-vendor/wasmtime-cranelift-20.0.2/.cargo-checksum.json +0 -1
  963. data/ext/cargo-vendor/wasmtime-cranelift-20.0.2/Cargo.toml +0 -114
  964. data/ext/cargo-vendor/wasmtime-cranelift-20.0.2/src/compiler/component.rs +0 -962
  965. data/ext/cargo-vendor/wasmtime-cranelift-20.0.2/src/compiler.rs +0 -1369
  966. data/ext/cargo-vendor/wasmtime-cranelift-20.0.2/src/debug/gc.rs +0 -239
  967. data/ext/cargo-vendor/wasmtime-cranelift-20.0.2/src/debug/transform/attr.rs +0 -345
  968. data/ext/cargo-vendor/wasmtime-cranelift-20.0.2/src/debug/transform/expression.rs +0 -1252
  969. data/ext/cargo-vendor/wasmtime-cranelift-20.0.2/src/debug/transform/line_program.rs +0 -282
  970. data/ext/cargo-vendor/wasmtime-cranelift-20.0.2/src/debug/transform/mod.rs +0 -126
  971. data/ext/cargo-vendor/wasmtime-cranelift-20.0.2/src/debug/transform/unit.rs +0 -522
  972. data/ext/cargo-vendor/wasmtime-cranelift-20.0.2/src/debug/transform/utils.rs +0 -187
  973. data/ext/cargo-vendor/wasmtime-cranelift-20.0.2/src/debug/write_debuginfo.rs +0 -187
  974. data/ext/cargo-vendor/wasmtime-cranelift-20.0.2/src/debug.rs +0 -18
  975. data/ext/cargo-vendor/wasmtime-cranelift-20.0.2/src/func_environ.rs +0 -2672
  976. data/ext/cargo-vendor/wasmtime-cranelift-20.0.2/src/gc/enabled.rs +0 -649
  977. data/ext/cargo-vendor/wasmtime-cranelift-20.0.2/src/gc.rs +0 -198
  978. data/ext/cargo-vendor/wasmtime-cranelift-20.0.2/src/lib.rs +0 -505
  979. data/ext/cargo-vendor/wasmtime-environ-20.0.2/.cargo-checksum.json +0 -1
  980. data/ext/cargo-vendor/wasmtime-environ-20.0.2/Cargo.lock +0 -782
  981. data/ext/cargo-vendor/wasmtime-environ-20.0.2/Cargo.toml +0 -144
  982. data/ext/cargo-vendor/wasmtime-environ-20.0.2/examples/factc.rs +0 -205
  983. data/ext/cargo-vendor/wasmtime-environ-20.0.2/src/compile/address_map.rs +0 -72
  984. data/ext/cargo-vendor/wasmtime-environ-20.0.2/src/compile/mod.rs +0 -389
  985. data/ext/cargo-vendor/wasmtime-environ-20.0.2/src/compile/module_artifacts.rs +0 -300
  986. data/ext/cargo-vendor/wasmtime-environ-20.0.2/src/compile/trap_encoding.rs +0 -69
  987. data/ext/cargo-vendor/wasmtime-environ-20.0.2/src/component/compiler.rs +0 -19
  988. data/ext/cargo-vendor/wasmtime-environ-20.0.2/src/component/dfg.rs +0 -690
  989. data/ext/cargo-vendor/wasmtime-environ-20.0.2/src/component/info.rs +0 -672
  990. data/ext/cargo-vendor/wasmtime-environ-20.0.2/src/component/translate/adapt.rs +0 -459
  991. data/ext/cargo-vendor/wasmtime-environ-20.0.2/src/component/translate.rs +0 -965
  992. data/ext/cargo-vendor/wasmtime-environ-20.0.2/src/component/types/resources.rs +0 -234
  993. data/ext/cargo-vendor/wasmtime-environ-20.0.2/src/component/types.rs +0 -1972
  994. data/ext/cargo-vendor/wasmtime-environ-20.0.2/src/component.rs +0 -103
  995. data/ext/cargo-vendor/wasmtime-environ-20.0.2/src/demangling.rs +0 -28
  996. data/ext/cargo-vendor/wasmtime-environ-20.0.2/src/fact/core_types.rs +0 -24
  997. data/ext/cargo-vendor/wasmtime-environ-20.0.2/src/fact/signature.rs +0 -135
  998. data/ext/cargo-vendor/wasmtime-environ-20.0.2/src/fact/trampoline.rs +0 -3233
  999. data/ext/cargo-vendor/wasmtime-environ-20.0.2/src/fact/transcode.rs +0 -89
  1000. data/ext/cargo-vendor/wasmtime-environ-20.0.2/src/fact/traps.rs +0 -115
  1001. data/ext/cargo-vendor/wasmtime-environ-20.0.2/src/fact.rs +0 -711
  1002. data/ext/cargo-vendor/wasmtime-environ-20.0.2/src/lib.rs +0 -70
  1003. data/ext/cargo-vendor/wasmtime-environ-20.0.2/src/module.rs +0 -780
  1004. data/ext/cargo-vendor/wasmtime-environ-20.0.2/src/module_artifacts.rs +0 -145
  1005. data/ext/cargo-vendor/wasmtime-environ-20.0.2/src/module_environ.rs +0 -1288
  1006. data/ext/cargo-vendor/wasmtime-environ-20.0.2/src/module_types.rs +0 -122
  1007. data/ext/cargo-vendor/wasmtime-environ-20.0.2/src/scopevec.rs +0 -78
  1008. data/ext/cargo-vendor/wasmtime-environ-20.0.2/src/stack_map.rs +0 -36
  1009. data/ext/cargo-vendor/wasmtime-environ-20.0.2/src/trap_encoding.rs +0 -188
  1010. data/ext/cargo-vendor/wasmtime-environ-20.0.2/src/tunables.rs +0 -158
  1011. data/ext/cargo-vendor/wasmtime-environ-20.0.2/src/vmoffsets.rs +0 -952
  1012. data/ext/cargo-vendor/wasmtime-fiber-20.0.2/.cargo-checksum.json +0 -1
  1013. data/ext/cargo-vendor/wasmtime-fiber-20.0.2/Cargo.toml +0 -63
  1014. data/ext/cargo-vendor/wasmtime-fiber-20.0.2/build.rs +0 -26
  1015. data/ext/cargo-vendor/wasmtime-fiber-20.0.2/src/lib.rs +0 -328
  1016. data/ext/cargo-vendor/wasmtime-fiber-20.0.2/src/unix.rs +0 -265
  1017. data/ext/cargo-vendor/wasmtime-fiber-20.0.2/src/windows.rs +0 -166
  1018. data/ext/cargo-vendor/wasmtime-jit-debug-20.0.2/.cargo-checksum.json +0 -1
  1019. data/ext/cargo-vendor/wasmtime-jit-debug-20.0.2/Cargo.toml +0 -67
  1020. data/ext/cargo-vendor/wasmtime-jit-icache-coherence-20.0.2/.cargo-checksum.json +0 -1
  1021. data/ext/cargo-vendor/wasmtime-jit-icache-coherence-20.0.2/Cargo.toml +0 -47
  1022. data/ext/cargo-vendor/wasmtime-jit-icache-coherence-20.0.2/src/lib.rs +0 -108
  1023. data/ext/cargo-vendor/wasmtime-jit-icache-coherence-20.0.2/src/libc.rs +0 -149
  1024. data/ext/cargo-vendor/wasmtime-jit-icache-coherence-20.0.2/src/miri.rs +0 -10
  1025. data/ext/cargo-vendor/wasmtime-jit-icache-coherence-20.0.2/src/win.rs +0 -45
  1026. data/ext/cargo-vendor/wasmtime-runtime-20.0.2/.cargo-checksum.json +0 -1
  1027. data/ext/cargo-vendor/wasmtime-runtime-20.0.2/Cargo.toml +0 -147
  1028. data/ext/cargo-vendor/wasmtime-runtime-20.0.2/build.rs +0 -24
  1029. data/ext/cargo-vendor/wasmtime-runtime-20.0.2/src/arch/aarch64.rs +0 -76
  1030. data/ext/cargo-vendor/wasmtime-runtime-20.0.2/src/arch/x86_64.rs +0 -41
  1031. data/ext/cargo-vendor/wasmtime-runtime-20.0.2/src/async_yield.rs +0 -35
  1032. data/ext/cargo-vendor/wasmtime-runtime-20.0.2/src/component/libcalls.rs +0 -571
  1033. data/ext/cargo-vendor/wasmtime-runtime-20.0.2/src/component/resources.rs +0 -351
  1034. data/ext/cargo-vendor/wasmtime-runtime-20.0.2/src/component.rs +0 -860
  1035. data/ext/cargo-vendor/wasmtime-runtime-20.0.2/src/cow.rs +0 -888
  1036. data/ext/cargo-vendor/wasmtime-runtime-20.0.2/src/debug_builtins.rs +0 -59
  1037. data/ext/cargo-vendor/wasmtime-runtime-20.0.2/src/export.rs +0 -108
  1038. data/ext/cargo-vendor/wasmtime-runtime-20.0.2/src/gc/disabled.rs +0 -23
  1039. data/ext/cargo-vendor/wasmtime-runtime-20.0.2/src/gc/enabled/drc.rs +0 -963
  1040. data/ext/cargo-vendor/wasmtime-runtime-20.0.2/src/gc/enabled/externref.rs +0 -115
  1041. data/ext/cargo-vendor/wasmtime-runtime-20.0.2/src/gc/enabled/free_list.rs +0 -767
  1042. data/ext/cargo-vendor/wasmtime-runtime-20.0.2/src/gc/enabled.rs +0 -18
  1043. data/ext/cargo-vendor/wasmtime-runtime-20.0.2/src/gc/gc_ref.rs +0 -486
  1044. data/ext/cargo-vendor/wasmtime-runtime-20.0.2/src/gc/gc_runtime.rs +0 -503
  1045. data/ext/cargo-vendor/wasmtime-runtime-20.0.2/src/gc/host_data.rs +0 -81
  1046. data/ext/cargo-vendor/wasmtime-runtime-20.0.2/src/gc/i31.rs +0 -86
  1047. data/ext/cargo-vendor/wasmtime-runtime-20.0.2/src/gc.rs +0 -244
  1048. data/ext/cargo-vendor/wasmtime-runtime-20.0.2/src/imports.rs +0 -27
  1049. data/ext/cargo-vendor/wasmtime-runtime-20.0.2/src/instance/allocator/on_demand.rs +0 -217
  1050. data/ext/cargo-vendor/wasmtime-runtime-20.0.2/src/instance/allocator/pooling/gc_heap_pool.rs +0 -92
  1051. data/ext/cargo-vendor/wasmtime-runtime-20.0.2/src/instance/allocator/pooling/index_allocator.rs +0 -704
  1052. data/ext/cargo-vendor/wasmtime-runtime-20.0.2/src/instance/allocator/pooling/memory_pool.rs +0 -996
  1053. data/ext/cargo-vendor/wasmtime-runtime-20.0.2/src/instance/allocator/pooling/stack_pool.rs +0 -242
  1054. data/ext/cargo-vendor/wasmtime-runtime-20.0.2/src/instance/allocator/pooling/table_pool.rs +0 -231
  1055. data/ext/cargo-vendor/wasmtime-runtime-20.0.2/src/instance/allocator/pooling.rs +0 -699
  1056. data/ext/cargo-vendor/wasmtime-runtime-20.0.2/src/instance/allocator.rs +0 -780
  1057. data/ext/cargo-vendor/wasmtime-runtime-20.0.2/src/instance.rs +0 -1566
  1058. data/ext/cargo-vendor/wasmtime-runtime-20.0.2/src/lib.rs +0 -289
  1059. data/ext/cargo-vendor/wasmtime-runtime-20.0.2/src/libcalls.rs +0 -777
  1060. data/ext/cargo-vendor/wasmtime-runtime-20.0.2/src/memory.rs +0 -751
  1061. data/ext/cargo-vendor/wasmtime-runtime-20.0.2/src/mmap.rs +0 -214
  1062. data/ext/cargo-vendor/wasmtime-runtime-20.0.2/src/mmap_vec.rs +0 -201
  1063. data/ext/cargo-vendor/wasmtime-runtime-20.0.2/src/module_id.rs +0 -43
  1064. data/ext/cargo-vendor/wasmtime-runtime-20.0.2/src/mpk/enabled.rs +0 -213
  1065. data/ext/cargo-vendor/wasmtime-runtime-20.0.2/src/mpk/mod.rs +0 -54
  1066. data/ext/cargo-vendor/wasmtime-runtime-20.0.2/src/mpk/pkru.rs +0 -104
  1067. data/ext/cargo-vendor/wasmtime-runtime-20.0.2/src/mpk/sys.rs +0 -113
  1068. data/ext/cargo-vendor/wasmtime-runtime-20.0.2/src/send_sync_ptr.rs +0 -106
  1069. data/ext/cargo-vendor/wasmtime-runtime-20.0.2/src/store_box.rs +0 -35
  1070. data/ext/cargo-vendor/wasmtime-runtime-20.0.2/src/sys/custom/capi.rs +0 -189
  1071. data/ext/cargo-vendor/wasmtime-runtime-20.0.2/src/sys/custom/mmap.rs +0 -111
  1072. data/ext/cargo-vendor/wasmtime-runtime-20.0.2/src/sys/custom/mod.rs +0 -24
  1073. data/ext/cargo-vendor/wasmtime-runtime-20.0.2/src/sys/custom/traphandlers.rs +0 -55
  1074. data/ext/cargo-vendor/wasmtime-runtime-20.0.2/src/sys/custom/vm.rs +0 -108
  1075. data/ext/cargo-vendor/wasmtime-runtime-20.0.2/src/sys/miri/mmap.rs +0 -94
  1076. data/ext/cargo-vendor/wasmtime-runtime-20.0.2/src/sys/miri/mod.rs +0 -10
  1077. data/ext/cargo-vendor/wasmtime-runtime-20.0.2/src/sys/miri/traphandlers.rs +0 -47
  1078. data/ext/cargo-vendor/wasmtime-runtime-20.0.2/src/sys/mod.rs +0 -33
  1079. data/ext/cargo-vendor/wasmtime-runtime-20.0.2/src/sys/unix/machports.rs +0 -416
  1080. data/ext/cargo-vendor/wasmtime-runtime-20.0.2/src/sys/unix/mmap.rs +0 -151
  1081. data/ext/cargo-vendor/wasmtime-runtime-20.0.2/src/sys/unix/mod.rs +0 -21
  1082. data/ext/cargo-vendor/wasmtime-runtime-20.0.2/src/sys/unix/signals.rs +0 -401
  1083. data/ext/cargo-vendor/wasmtime-runtime-20.0.2/src/sys/unix/unwind.rs +0 -149
  1084. data/ext/cargo-vendor/wasmtime-runtime-20.0.2/src/sys/unix/vm.rs +0 -208
  1085. data/ext/cargo-vendor/wasmtime-runtime-20.0.2/src/sys/windows/mmap.rs +0 -216
  1086. data/ext/cargo-vendor/wasmtime-runtime-20.0.2/src/sys/windows/mod.rs +0 -6
  1087. data/ext/cargo-vendor/wasmtime-runtime-20.0.2/src/sys/windows/traphandlers.rs +0 -104
  1088. data/ext/cargo-vendor/wasmtime-runtime-20.0.2/src/table.rs +0 -851
  1089. data/ext/cargo-vendor/wasmtime-runtime-20.0.2/src/threads/parking_spot.rs +0 -621
  1090. data/ext/cargo-vendor/wasmtime-runtime-20.0.2/src/threads/shared_memory.rs +0 -230
  1091. data/ext/cargo-vendor/wasmtime-runtime-20.0.2/src/threads/shared_memory_disabled.rs +0 -100
  1092. data/ext/cargo-vendor/wasmtime-runtime-20.0.2/src/traphandlers/backtrace.rs +0 -265
  1093. data/ext/cargo-vendor/wasmtime-runtime-20.0.2/src/traphandlers/coredump_disabled.rs +0 -16
  1094. data/ext/cargo-vendor/wasmtime-runtime-20.0.2/src/traphandlers/coredump_enabled.rs +0 -40
  1095. data/ext/cargo-vendor/wasmtime-runtime-20.0.2/src/traphandlers.rs +0 -785
  1096. data/ext/cargo-vendor/wasmtime-runtime-20.0.2/src/vmcontext/vm_host_func_context.rs +0 -137
  1097. data/ext/cargo-vendor/wasmtime-runtime-20.0.2/src/vmcontext.rs +0 -1293
  1098. data/ext/cargo-vendor/wasmtime-slab-20.0.2/.cargo-checksum.json +0 -1
  1099. data/ext/cargo-vendor/wasmtime-slab-20.0.2/Cargo.toml +0 -21
  1100. data/ext/cargo-vendor/wasmtime-slab-20.0.2/src/lib.rs +0 -493
  1101. data/ext/cargo-vendor/wasmtime-types-20.0.2/.cargo-checksum.json +0 -1
  1102. data/ext/cargo-vendor/wasmtime-types-20.0.2/Cargo.toml +0 -36
  1103. data/ext/cargo-vendor/wasmtime-types-20.0.2/src/error.rs +0 -59
  1104. data/ext/cargo-vendor/wasmtime-types-20.0.2/src/lib.rs +0 -832
  1105. data/ext/cargo-vendor/wasmtime-versioned-export-macros-20.0.2/.cargo-checksum.json +0 -1
  1106. data/ext/cargo-vendor/wasmtime-versioned-export-macros-20.0.2/Cargo.toml +0 -32
  1107. data/ext/cargo-vendor/wasmtime-wasi-20.0.2/.cargo-checksum.json +0 -1
  1108. data/ext/cargo-vendor/wasmtime-wasi-20.0.2/Cargo.toml +0 -194
  1109. data/ext/cargo-vendor/wasmtime-wasi-20.0.2/src/bindings.rs +0 -283
  1110. data/ext/cargo-vendor/wasmtime-wasi-20.0.2/src/ctx.rs +0 -659
  1111. data/ext/cargo-vendor/wasmtime-wasi-20.0.2/src/filesystem.rs +0 -433
  1112. data/ext/cargo-vendor/wasmtime-wasi-20.0.2/src/lib.rs +0 -404
  1113. data/ext/cargo-vendor/wasmtime-wasi-20.0.2/src/preview0.rs +0 -879
  1114. data/ext/cargo-vendor/wasmtime-wasi-20.0.2/src/preview1.rs +0 -2601
  1115. data/ext/cargo-vendor/wasmtime-wasi-20.0.2/tests/all/api.rs +0 -194
  1116. data/ext/cargo-vendor/wasmtime-wasi-20.0.2/tests/all/async_.rs +0 -397
  1117. data/ext/cargo-vendor/wasmtime-wasi-20.0.2/tests/all/main.rs +0 -91
  1118. data/ext/cargo-vendor/wasmtime-wasi-20.0.2/tests/all/preview1.rs +0 -251
  1119. data/ext/cargo-vendor/wasmtime-wasi-20.0.2/tests/all/sync.rs +0 -333
  1120. data/ext/cargo-vendor/wasmtime-winch-20.0.2/.cargo-checksum.json +0 -1
  1121. data/ext/cargo-vendor/wasmtime-winch-20.0.2/Cargo.toml +0 -81
  1122. data/ext/cargo-vendor/wasmtime-winch-20.0.2/src/compiler.rs +0 -257
  1123. data/ext/cargo-vendor/wasmtime-wit-bindgen-20.0.2/.cargo-checksum.json +0 -1
  1124. data/ext/cargo-vendor/wasmtime-wit-bindgen-20.0.2/Cargo.toml +0 -41
  1125. data/ext/cargo-vendor/wasmtime-wit-bindgen-20.0.2/src/lib.rs +0 -2213
  1126. data/ext/cargo-vendor/wasmtime-wit-bindgen-20.0.2/src/rust.rs +0 -421
  1127. data/ext/cargo-vendor/wiggle-20.0.2/.cargo-checksum.json +0 -1
  1128. data/ext/cargo-vendor/wiggle-20.0.2/Cargo.toml +0 -122
  1129. data/ext/cargo-vendor/wiggle-generate-20.0.2/.cargo-checksum.json +0 -1
  1130. data/ext/cargo-vendor/wiggle-generate-20.0.2/Cargo.toml +0 -65
  1131. data/ext/cargo-vendor/wiggle-generate-20.0.2/LICENSE +0 -220
  1132. data/ext/cargo-vendor/wiggle-macro-20.0.2/.cargo-checksum.json +0 -1
  1133. data/ext/cargo-vendor/wiggle-macro-20.0.2/Cargo.toml +0 -55
  1134. data/ext/cargo-vendor/wiggle-macro-20.0.2/LICENSE +0 -220
  1135. data/ext/cargo-vendor/winch-codegen-0.18.2/.cargo-checksum.json +0 -1
  1136. data/ext/cargo-vendor/winch-codegen-0.18.2/Cargo.toml +0 -81
  1137. data/ext/cargo-vendor/winch-codegen-0.18.2/src/codegen/context.rs +0 -534
  1138. data/ext/cargo-vendor/winch-codegen-0.18.2/src/codegen/env.rs +0 -435
  1139. data/ext/cargo-vendor/winch-codegen-0.18.2/src/codegen/mod.rs +0 -756
  1140. data/ext/cargo-vendor/winch-codegen-0.18.2/src/isa/aarch64/abi.rs +0 -291
  1141. data/ext/cargo-vendor/winch-codegen-0.18.2/src/isa/aarch64/address.rs +0 -144
  1142. data/ext/cargo-vendor/winch-codegen-0.18.2/src/isa/aarch64/asm.rs +0 -252
  1143. data/ext/cargo-vendor/winch-codegen-0.18.2/src/isa/aarch64/masm.rs +0 -573
  1144. data/ext/cargo-vendor/winch-codegen-0.18.2/src/isa/aarch64/mod.rs +0 -154
  1145. data/ext/cargo-vendor/winch-codegen-0.18.2/src/isa/aarch64/regs.rs +0 -149
  1146. data/ext/cargo-vendor/winch-codegen-0.18.2/src/isa/reg.rs +0 -86
  1147. data/ext/cargo-vendor/winch-codegen-0.18.2/src/isa/x64/asm.rs +0 -1423
  1148. data/ext/cargo-vendor/winch-codegen-0.18.2/src/isa/x64/masm.rs +0 -1256
  1149. data/ext/cargo-vendor/winch-codegen-0.18.2/src/masm.rs +0 -947
  1150. data/ext/cargo-vendor/winch-codegen-0.18.2/src/regalloc.rs +0 -65
  1151. data/ext/cargo-vendor/winch-codegen-0.18.2/src/regset.rs +0 -194
  1152. data/ext/cargo-vendor/winch-codegen-0.18.2/src/visitor.rs +0 -2149
  1153. data/ext/cargo-vendor/wit-parser-0.202.0/.cargo-checksum.json +0 -1
  1154. data/ext/cargo-vendor/wit-parser-0.202.0/Cargo.toml +0 -101
  1155. data/ext/cargo-vendor/wit-parser-0.202.0/src/ast/resolve.rs +0 -1443
  1156. data/ext/cargo-vendor/wit-parser-0.202.0/src/decoding.rs +0 -1764
  1157. data/ext/cargo-vendor/wit-parser-0.202.0/src/lib.rs +0 -765
  1158. data/ext/cargo-vendor/wit-parser-0.202.0/src/live.rs +0 -111
  1159. data/ext/cargo-vendor/wit-parser-0.202.0/src/resolve.rs +0 -2240
  1160. data/ext/cargo-vendor/wit-parser-0.202.0/tests/ui/resources-multiple-returns-borrow.wit.json +0 -74
  1161. data/ext/cargo-vendor/wit-parser-0.202.0/tests/ui/resources-return-borrow.wit.json +0 -69
  1162. data/ext/cargo-vendor/wit-parser-0.202.0/tests/ui/world-top-level-resources.wit +0 -24
  1163. data/ext/cargo-vendor/wit-parser-0.202.0/tests/ui/world-top-level-resources.wit.json +0 -240
  1164. data/ext/src/ruby_api/config/tracked_memory_creator.rs +0 -82
  1165. /data/ext/cargo-vendor/{cranelift-bforest-0.107.2 → cranelift-bforest-0.108.1}/LICENSE +0 -0
  1166. /data/ext/cargo-vendor/{cranelift-bforest-0.107.2 → cranelift-bforest-0.108.1}/README.md +0 -0
  1167. /data/ext/cargo-vendor/{cranelift-bforest-0.107.2 → cranelift-bforest-0.108.1}/src/lib.rs +0 -0
  1168. /data/ext/cargo-vendor/{cranelift-bforest-0.107.2 → cranelift-bforest-0.108.1}/src/map.rs +0 -0
  1169. /data/ext/cargo-vendor/{cranelift-bforest-0.107.2 → cranelift-bforest-0.108.1}/src/node.rs +0 -0
  1170. /data/ext/cargo-vendor/{cranelift-bforest-0.107.2 → cranelift-bforest-0.108.1}/src/path.rs +0 -0
  1171. /data/ext/cargo-vendor/{cranelift-bforest-0.107.2 → cranelift-bforest-0.108.1}/src/pool.rs +0 -0
  1172. /data/ext/cargo-vendor/{cranelift-bforest-0.107.2 → cranelift-bforest-0.108.1}/src/set.rs +0 -0
  1173. /data/ext/cargo-vendor/{cranelift-codegen-0.107.2 → cranelift-codegen-0.108.1}/LICENSE +0 -0
  1174. /data/ext/cargo-vendor/{cranelift-codegen-0.107.2 → cranelift-codegen-0.108.1}/README.md +0 -0
  1175. /data/ext/cargo-vendor/{cranelift-codegen-0.107.2 → cranelift-codegen-0.108.1}/benches/x64-evex-encoding.rs +0 -0
  1176. /data/ext/cargo-vendor/{cranelift-codegen-0.107.2 → cranelift-codegen-0.108.1}/src/binemit/mod.rs +0 -0
  1177. /data/ext/cargo-vendor/{cranelift-codegen-0.107.2 → cranelift-codegen-0.108.1}/src/binemit/stack_map.rs +0 -0
  1178. /data/ext/cargo-vendor/{cranelift-codegen-0.107.2 → cranelift-codegen-0.108.1}/src/bitset.rs +0 -0
  1179. /data/ext/cargo-vendor/{cranelift-codegen-0.107.2 → cranelift-codegen-0.108.1}/src/cfg_printer.rs +0 -0
  1180. /data/ext/cargo-vendor/{cranelift-codegen-0.107.2 → cranelift-codegen-0.108.1}/src/constant_hash.rs +0 -0
  1181. /data/ext/cargo-vendor/{cranelift-codegen-0.107.2 → cranelift-codegen-0.108.1}/src/cursor.rs +0 -0
  1182. /data/ext/cargo-vendor/{cranelift-codegen-0.107.2 → cranelift-codegen-0.108.1}/src/data_value.rs +0 -0
  1183. /data/ext/cargo-vendor/{cranelift-codegen-0.107.2 → cranelift-codegen-0.108.1}/src/dbg.rs +0 -0
  1184. /data/ext/cargo-vendor/{cranelift-codegen-0.107.2 → cranelift-codegen-0.108.1}/src/dce.rs +0 -0
  1185. /data/ext/cargo-vendor/{cranelift-codegen-0.107.2 → cranelift-codegen-0.108.1}/src/dominator_tree.rs +0 -0
  1186. /data/ext/cargo-vendor/{cranelift-codegen-0.107.2 → cranelift-codegen-0.108.1}/src/egraph/cost.rs +0 -0
  1187. /data/ext/cargo-vendor/{cranelift-codegen-0.107.2 → cranelift-codegen-0.108.1}/src/flowgraph.rs +0 -0
  1188. /data/ext/cargo-vendor/{cranelift-codegen-0.107.2 → cranelift-codegen-0.108.1}/src/inst_predicates.rs +0 -0
  1189. /data/ext/cargo-vendor/{cranelift-codegen-0.107.2 → cranelift-codegen-0.108.1}/src/ir/atomic_rmw_op.rs +0 -0
  1190. /data/ext/cargo-vendor/{cranelift-codegen-0.107.2 → cranelift-codegen-0.108.1}/src/ir/builder.rs +0 -0
  1191. /data/ext/cargo-vendor/{cranelift-codegen-0.107.2 → cranelift-codegen-0.108.1}/src/ir/condcodes.rs +0 -0
  1192. /data/ext/cargo-vendor/{cranelift-codegen-0.107.2 → cranelift-codegen-0.108.1}/src/ir/constant.rs +0 -0
  1193. /data/ext/cargo-vendor/{cranelift-codegen-0.107.2 → cranelift-codegen-0.108.1}/src/ir/dfg.rs +0 -0
  1194. /data/ext/cargo-vendor/{cranelift-codegen-0.107.2 → cranelift-codegen-0.108.1}/src/ir/dynamic_type.rs +0 -0
  1195. /data/ext/cargo-vendor/{cranelift-codegen-0.107.2 → cranelift-codegen-0.108.1}/src/ir/entities.rs +0 -0
  1196. /data/ext/cargo-vendor/{cranelift-codegen-0.107.2 → cranelift-codegen-0.108.1}/src/ir/extfunc.rs +0 -0
  1197. /data/ext/cargo-vendor/{cranelift-codegen-0.107.2 → cranelift-codegen-0.108.1}/src/ir/extname.rs +0 -0
  1198. /data/ext/cargo-vendor/{cranelift-codegen-0.107.2 → cranelift-codegen-0.108.1}/src/ir/function.rs +0 -0
  1199. /data/ext/cargo-vendor/{cranelift-codegen-0.107.2 → cranelift-codegen-0.108.1}/src/ir/globalvalue.rs +0 -0
  1200. /data/ext/cargo-vendor/{cranelift-codegen-0.107.2 → cranelift-codegen-0.108.1}/src/ir/immediates.rs +0 -0
  1201. /data/ext/cargo-vendor/{cranelift-codegen-0.107.2 → cranelift-codegen-0.108.1}/src/ir/jumptable.rs +0 -0
  1202. /data/ext/cargo-vendor/{cranelift-codegen-0.107.2 → cranelift-codegen-0.108.1}/src/ir/known_symbol.rs +0 -0
  1203. /data/ext/cargo-vendor/{cranelift-codegen-0.107.2 → cranelift-codegen-0.108.1}/src/ir/layout.rs +0 -0
  1204. /data/ext/cargo-vendor/{cranelift-codegen-0.107.2 → cranelift-codegen-0.108.1}/src/ir/libcall.rs +0 -0
  1205. /data/ext/cargo-vendor/{cranelift-codegen-0.107.2 → cranelift-codegen-0.108.1}/src/ir/memflags.rs +0 -0
  1206. /data/ext/cargo-vendor/{cranelift-codegen-0.107.2 → cranelift-codegen-0.108.1}/src/ir/memtype.rs +0 -0
  1207. /data/ext/cargo-vendor/{cranelift-codegen-0.107.2 → cranelift-codegen-0.108.1}/src/ir/mod.rs +0 -0
  1208. /data/ext/cargo-vendor/{cranelift-codegen-0.107.2 → cranelift-codegen-0.108.1}/src/ir/pcc.rs +0 -0
  1209. /data/ext/cargo-vendor/{cranelift-codegen-0.107.2 → cranelift-codegen-0.108.1}/src/ir/progpoint.rs +0 -0
  1210. /data/ext/cargo-vendor/{cranelift-codegen-0.107.2 → cranelift-codegen-0.108.1}/src/ir/sourceloc.rs +0 -0
  1211. /data/ext/cargo-vendor/{cranelift-codegen-0.107.2 → cranelift-codegen-0.108.1}/src/ir/stackslot.rs +0 -0
  1212. /data/ext/cargo-vendor/{cranelift-codegen-0.107.2 → cranelift-codegen-0.108.1}/src/ir/trapcode.rs +0 -0
  1213. /data/ext/cargo-vendor/{cranelift-codegen-0.107.2 → cranelift-codegen-0.108.1}/src/ir/types.rs +0 -0
  1214. /data/ext/cargo-vendor/{cranelift-codegen-0.107.2 → cranelift-codegen-0.108.1}/src/isa/aarch64/inst/unwind/systemv.rs +0 -0
  1215. /data/ext/cargo-vendor/{cranelift-codegen-0.107.2 → cranelift-codegen-0.108.1}/src/isa/aarch64/inst/unwind.rs +0 -0
  1216. /data/ext/cargo-vendor/{cranelift-codegen-0.107.2 → cranelift-codegen-0.108.1}/src/isa/aarch64/inst_neon.isle +0 -0
  1217. /data/ext/cargo-vendor/{cranelift-codegen-0.107.2 → cranelift-codegen-0.108.1}/src/isa/aarch64/lower/isle/generated_code.rs +0 -0
  1218. /data/ext/cargo-vendor/{cranelift-codegen-0.107.2 → cranelift-codegen-0.108.1}/src/isa/aarch64/lower.isle +0 -0
  1219. /data/ext/cargo-vendor/{cranelift-codegen-0.107.2 → cranelift-codegen-0.108.1}/src/isa/aarch64/lower.rs +0 -0
  1220. /data/ext/cargo-vendor/{cranelift-codegen-0.107.2 → cranelift-codegen-0.108.1}/src/isa/aarch64/lower_dynamic_neon.isle +0 -0
  1221. /data/ext/cargo-vendor/{cranelift-codegen-0.107.2 → cranelift-codegen-0.108.1}/src/isa/aarch64/mod.rs +0 -0
  1222. /data/ext/cargo-vendor/{cranelift-codegen-0.107.2 → cranelift-codegen-0.108.1}/src/isa/aarch64/settings.rs +0 -0
  1223. /data/ext/cargo-vendor/{cranelift-codegen-0.107.2 → cranelift-codegen-0.108.1}/src/isa/call_conv.rs +0 -0
  1224. /data/ext/cargo-vendor/{cranelift-codegen-0.107.2 → cranelift-codegen-0.108.1}/src/isa/riscv64/inst/encode.rs +0 -0
  1225. /data/ext/cargo-vendor/{cranelift-codegen-0.107.2 → cranelift-codegen-0.108.1}/src/isa/riscv64/inst/imms.rs +0 -0
  1226. /data/ext/cargo-vendor/{cranelift-codegen-0.107.2 → cranelift-codegen-0.108.1}/src/isa/riscv64/inst/unwind/systemv.rs +0 -0
  1227. /data/ext/cargo-vendor/{cranelift-codegen-0.107.2 → cranelift-codegen-0.108.1}/src/isa/riscv64/inst/unwind.rs +0 -0
  1228. /data/ext/cargo-vendor/{cranelift-codegen-0.107.2 → cranelift-codegen-0.108.1}/src/isa/riscv64/inst_vector.isle +0 -0
  1229. /data/ext/cargo-vendor/{cranelift-codegen-0.107.2 → cranelift-codegen-0.108.1}/src/isa/riscv64/lower/isle/generated_code.rs +0 -0
  1230. /data/ext/cargo-vendor/{cranelift-codegen-0.107.2 → cranelift-codegen-0.108.1}/src/isa/riscv64/lower.rs +0 -0
  1231. /data/ext/cargo-vendor/{cranelift-codegen-0.107.2 → cranelift-codegen-0.108.1}/src/isa/riscv64/mod.rs +0 -0
  1232. /data/ext/cargo-vendor/{cranelift-codegen-0.107.2 → cranelift-codegen-0.108.1}/src/isa/riscv64/settings.rs +0 -0
  1233. /data/ext/cargo-vendor/{cranelift-codegen-0.107.2 → cranelift-codegen-0.108.1}/src/isa/s390x/inst/emit_tests.rs +0 -0
  1234. /data/ext/cargo-vendor/{cranelift-codegen-0.107.2 → cranelift-codegen-0.108.1}/src/isa/s390x/inst/unwind/systemv.rs +0 -0
  1235. /data/ext/cargo-vendor/{cranelift-codegen-0.107.2 → cranelift-codegen-0.108.1}/src/isa/s390x/inst/unwind.rs +0 -0
  1236. /data/ext/cargo-vendor/{cranelift-codegen-0.107.2 → cranelift-codegen-0.108.1}/src/isa/s390x/inst.isle +0 -0
  1237. /data/ext/cargo-vendor/{cranelift-codegen-0.107.2 → cranelift-codegen-0.108.1}/src/isa/s390x/lower/isle/generated_code.rs +0 -0
  1238. /data/ext/cargo-vendor/{cranelift-codegen-0.107.2 → cranelift-codegen-0.108.1}/src/isa/s390x/lower/isle.rs +0 -0
  1239. /data/ext/cargo-vendor/{cranelift-codegen-0.107.2 → cranelift-codegen-0.108.1}/src/isa/s390x/lower.isle +0 -0
  1240. /data/ext/cargo-vendor/{cranelift-codegen-0.107.2 → cranelift-codegen-0.108.1}/src/isa/s390x/lower.rs +0 -0
  1241. /data/ext/cargo-vendor/{cranelift-codegen-0.107.2 → cranelift-codegen-0.108.1}/src/isa/s390x/mod.rs +0 -0
  1242. /data/ext/cargo-vendor/{cranelift-codegen-0.107.2 → cranelift-codegen-0.108.1}/src/isa/s390x/settings.rs +0 -0
  1243. /data/ext/cargo-vendor/{cranelift-codegen-0.107.2 → cranelift-codegen-0.108.1}/src/isa/unwind/systemv.rs +0 -0
  1244. /data/ext/cargo-vendor/{cranelift-codegen-0.107.2 → cranelift-codegen-0.108.1}/src/isa/unwind/winx64.rs +0 -0
  1245. /data/ext/cargo-vendor/{cranelift-codegen-0.107.2 → cranelift-codegen-0.108.1}/src/isa/unwind.rs +0 -0
  1246. /data/ext/cargo-vendor/{cranelift-codegen-0.107.2 → cranelift-codegen-0.108.1}/src/isa/x64/encoding/evex.rs +0 -0
  1247. /data/ext/cargo-vendor/{cranelift-codegen-0.107.2 → cranelift-codegen-0.108.1}/src/isa/x64/encoding/mod.rs +0 -0
  1248. /data/ext/cargo-vendor/{cranelift-codegen-0.107.2 → cranelift-codegen-0.108.1}/src/isa/x64/encoding/rex.rs +0 -0
  1249. /data/ext/cargo-vendor/{cranelift-codegen-0.107.2 → cranelift-codegen-0.108.1}/src/isa/x64/encoding/vex.rs +0 -0
  1250. /data/ext/cargo-vendor/{cranelift-codegen-0.107.2 → cranelift-codegen-0.108.1}/src/isa/x64/inst/emit_state.rs +0 -0
  1251. /data/ext/cargo-vendor/{cranelift-codegen-0.107.2 → cranelift-codegen-0.108.1}/src/isa/x64/inst/unwind/systemv.rs +0 -0
  1252. /data/ext/cargo-vendor/{cranelift-codegen-0.107.2 → cranelift-codegen-0.108.1}/src/isa/x64/inst/unwind/winx64.rs +0 -0
  1253. /data/ext/cargo-vendor/{cranelift-codegen-0.107.2 → cranelift-codegen-0.108.1}/src/isa/x64/inst/unwind.rs +0 -0
  1254. /data/ext/cargo-vendor/{cranelift-codegen-0.107.2 → cranelift-codegen-0.108.1}/src/isa/x64/lower/isle/generated_code.rs +0 -0
  1255. /data/ext/cargo-vendor/{cranelift-codegen-0.107.2 → cranelift-codegen-0.108.1}/src/isa/x64/mod.rs +0 -0
  1256. /data/ext/cargo-vendor/{cranelift-codegen-0.107.2 → cranelift-codegen-0.108.1}/src/isa/x64/settings.rs +0 -0
  1257. /data/ext/cargo-vendor/{cranelift-codegen-0.107.2 → cranelift-codegen-0.108.1}/src/isle_prelude.rs +0 -0
  1258. /data/ext/cargo-vendor/{cranelift-codegen-0.107.2 → cranelift-codegen-0.108.1}/src/iterators.rs +0 -0
  1259. /data/ext/cargo-vendor/{cranelift-codegen-0.107.2 → cranelift-codegen-0.108.1}/src/legalizer/globalvalue.rs +0 -0
  1260. /data/ext/cargo-vendor/{cranelift-codegen-0.107.2 → cranelift-codegen-0.108.1}/src/legalizer/mod.rs +0 -0
  1261. /data/ext/cargo-vendor/{cranelift-codegen-0.107.2 → cranelift-codegen-0.108.1}/src/loop_analysis.rs +0 -0
  1262. /data/ext/cargo-vendor/{cranelift-codegen-0.107.2 → cranelift-codegen-0.108.1}/src/machinst/buffer.rs +0 -0
  1263. /data/ext/cargo-vendor/{cranelift-codegen-0.107.2 → cranelift-codegen-0.108.1}/src/machinst/compile.rs +0 -0
  1264. /data/ext/cargo-vendor/{cranelift-codegen-0.107.2 → cranelift-codegen-0.108.1}/src/machinst/helpers.rs +0 -0
  1265. /data/ext/cargo-vendor/{cranelift-codegen-0.107.2 → cranelift-codegen-0.108.1}/src/machinst/inst_common.rs +0 -0
  1266. /data/ext/cargo-vendor/{cranelift-codegen-0.107.2 → cranelift-codegen-0.108.1}/src/machinst/pcc.rs +0 -0
  1267. /data/ext/cargo-vendor/{cranelift-codegen-0.107.2 → cranelift-codegen-0.108.1}/src/opts/README.md +0 -0
  1268. /data/ext/cargo-vendor/{cranelift-codegen-0.107.2 → cranelift-codegen-0.108.1}/src/opts/bitops.isle +0 -0
  1269. /data/ext/cargo-vendor/{cranelift-codegen-0.107.2 → cranelift-codegen-0.108.1}/src/opts/cprop.isle +0 -0
  1270. /data/ext/cargo-vendor/{cranelift-codegen-0.107.2 → cranelift-codegen-0.108.1}/src/opts/extends.isle +0 -0
  1271. /data/ext/cargo-vendor/{cranelift-codegen-0.107.2 → cranelift-codegen-0.108.1}/src/opts/generated_code.rs +0 -0
  1272. /data/ext/cargo-vendor/{cranelift-codegen-0.107.2 → cranelift-codegen-0.108.1}/src/opts/remat.isle +0 -0
  1273. /data/ext/cargo-vendor/{cranelift-codegen-0.107.2 → cranelift-codegen-0.108.1}/src/opts/selects.isle +0 -0
  1274. /data/ext/cargo-vendor/{cranelift-codegen-0.107.2 → cranelift-codegen-0.108.1}/src/opts/shifts.isle +0 -0
  1275. /data/ext/cargo-vendor/{cranelift-codegen-0.107.2 → cranelift-codegen-0.108.1}/src/opts/spaceship.isle +0 -0
  1276. /data/ext/cargo-vendor/{cranelift-codegen-0.107.2 → cranelift-codegen-0.108.1}/src/opts/spectre.isle +0 -0
  1277. /data/ext/cargo-vendor/{cranelift-codegen-0.107.2 → cranelift-codegen-0.108.1}/src/opts/vector.isle +0 -0
  1278. /data/ext/cargo-vendor/{cranelift-codegen-0.107.2 → cranelift-codegen-0.108.1}/src/opts.rs +0 -0
  1279. /data/ext/cargo-vendor/{cranelift-codegen-0.107.2 → cranelift-codegen-0.108.1}/src/prelude.isle +0 -0
  1280. /data/ext/cargo-vendor/{cranelift-codegen-0.107.2 → cranelift-codegen-0.108.1}/src/prelude_lower.isle +0 -0
  1281. /data/ext/cargo-vendor/{cranelift-codegen-0.107.2 → cranelift-codegen-0.108.1}/src/prelude_opt.isle +0 -0
  1282. /data/ext/cargo-vendor/{cranelift-codegen-0.107.2 → cranelift-codegen-0.108.1}/src/print_errors.rs +0 -0
  1283. /data/ext/cargo-vendor/{cranelift-codegen-0.107.2 → cranelift-codegen-0.108.1}/src/result.rs +0 -0
  1284. /data/ext/cargo-vendor/{cranelift-codegen-0.107.2 → cranelift-codegen-0.108.1}/src/souper_harvest.rs +0 -0
  1285. /data/ext/cargo-vendor/{cranelift-codegen-0.107.2 → cranelift-codegen-0.108.1}/src/timing.rs +0 -0
  1286. /data/ext/cargo-vendor/{cranelift-codegen-0.107.2 → cranelift-codegen-0.108.1}/src/unionfind.rs +0 -0
  1287. /data/ext/cargo-vendor/{cranelift-codegen-0.107.2 → cranelift-codegen-0.108.1}/src/unreachable_code.rs +0 -0
  1288. /data/ext/cargo-vendor/{cranelift-codegen-0.107.2 → cranelift-codegen-0.108.1}/src/value_label.rs +0 -0
  1289. /data/ext/cargo-vendor/{cranelift-codegen-0.107.2 → cranelift-codegen-0.108.1}/src/verifier/mod.rs +0 -0
  1290. /data/ext/cargo-vendor/{cranelift-codegen-0.107.2 → cranelift-codegen-0.108.1}/src/write.rs +0 -0
  1291. /data/ext/cargo-vendor/{cranelift-codegen-meta-0.107.2 → cranelift-codegen-meta-0.108.1}/LICENSE +0 -0
  1292. /data/ext/cargo-vendor/{cranelift-codegen-meta-0.107.2 → cranelift-codegen-meta-0.108.1}/README.md +0 -0
  1293. /data/ext/cargo-vendor/{cranelift-codegen-meta-0.107.2 → cranelift-codegen-meta-0.108.1}/src/cdsl/formats.rs +0 -0
  1294. /data/ext/cargo-vendor/{cranelift-codegen-meta-0.107.2 → cranelift-codegen-meta-0.108.1}/src/cdsl/instructions.rs +0 -0
  1295. /data/ext/cargo-vendor/{cranelift-codegen-meta-0.107.2 → cranelift-codegen-meta-0.108.1}/src/cdsl/isa.rs +0 -0
  1296. /data/ext/cargo-vendor/{cranelift-codegen-meta-0.107.2 → cranelift-codegen-meta-0.108.1}/src/cdsl/mod.rs +0 -0
  1297. /data/ext/cargo-vendor/{cranelift-codegen-meta-0.107.2 → cranelift-codegen-meta-0.108.1}/src/cdsl/operands.rs +0 -0
  1298. /data/ext/cargo-vendor/{cranelift-codegen-meta-0.107.2 → cranelift-codegen-meta-0.108.1}/src/cdsl/settings.rs +0 -0
  1299. /data/ext/cargo-vendor/{cranelift-codegen-meta-0.107.2 → cranelift-codegen-meta-0.108.1}/src/cdsl/types.rs +0 -0
  1300. /data/ext/cargo-vendor/{cranelift-codegen-meta-0.107.2 → cranelift-codegen-meta-0.108.1}/src/cdsl/typevar.rs +0 -0
  1301. /data/ext/cargo-vendor/{cranelift-codegen-meta-0.107.2 → cranelift-codegen-meta-0.108.1}/src/constant_hash.rs +0 -0
  1302. /data/ext/cargo-vendor/{cranelift-codegen-meta-0.107.2 → cranelift-codegen-meta-0.108.1}/src/error.rs +0 -0
  1303. /data/ext/cargo-vendor/{cranelift-codegen-meta-0.107.2 → cranelift-codegen-meta-0.108.1}/src/isa/arm64.rs +0 -0
  1304. /data/ext/cargo-vendor/{cranelift-codegen-meta-0.107.2 → cranelift-codegen-meta-0.108.1}/src/isa/mod.rs +0 -0
  1305. /data/ext/cargo-vendor/{cranelift-codegen-meta-0.107.2 → cranelift-codegen-meta-0.108.1}/src/isa/s390x.rs +0 -0
  1306. /data/ext/cargo-vendor/{cranelift-codegen-meta-0.107.2 → cranelift-codegen-meta-0.108.1}/src/shared/entities.rs +0 -0
  1307. /data/ext/cargo-vendor/{cranelift-codegen-meta-0.107.2 → cranelift-codegen-meta-0.108.1}/src/shared/formats.rs +0 -0
  1308. /data/ext/cargo-vendor/{cranelift-codegen-meta-0.107.2 → cranelift-codegen-meta-0.108.1}/src/shared/immediates.rs +0 -0
  1309. /data/ext/cargo-vendor/{cranelift-codegen-meta-0.107.2 → cranelift-codegen-meta-0.108.1}/src/shared/instructions.rs +0 -0
  1310. /data/ext/cargo-vendor/{cranelift-codegen-meta-0.107.2 → cranelift-codegen-meta-0.108.1}/src/shared/mod.rs +0 -0
  1311. /data/ext/cargo-vendor/{cranelift-codegen-meta-0.107.2 → cranelift-codegen-meta-0.108.1}/src/shared/types.rs +0 -0
  1312. /data/ext/cargo-vendor/{cranelift-codegen-meta-0.107.2 → cranelift-codegen-meta-0.108.1}/src/unique_table.rs +0 -0
  1313. /data/ext/cargo-vendor/{cranelift-codegen-shared-0.107.2 → cranelift-codegen-shared-0.108.1}/LICENSE +0 -0
  1314. /data/ext/cargo-vendor/{cranelift-codegen-shared-0.107.2 → cranelift-codegen-shared-0.108.1}/README.md +0 -0
  1315. /data/ext/cargo-vendor/{cranelift-codegen-shared-0.107.2 → cranelift-codegen-shared-0.108.1}/src/constant_hash.rs +0 -0
  1316. /data/ext/cargo-vendor/{cranelift-codegen-shared-0.107.2 → cranelift-codegen-shared-0.108.1}/src/constants.rs +0 -0
  1317. /data/ext/cargo-vendor/{cranelift-codegen-shared-0.107.2 → cranelift-codegen-shared-0.108.1}/src/lib.rs +0 -0
  1318. /data/ext/cargo-vendor/{cranelift-control-0.107.2 → cranelift-control-0.108.1}/LICENSE +0 -0
  1319. /data/ext/cargo-vendor/{cranelift-control-0.107.2 → cranelift-control-0.108.1}/README.md +0 -0
  1320. /data/ext/cargo-vendor/{cranelift-control-0.107.2 → cranelift-control-0.108.1}/src/chaos.rs +0 -0
  1321. /data/ext/cargo-vendor/{cranelift-control-0.107.2 → cranelift-control-0.108.1}/src/lib.rs +0 -0
  1322. /data/ext/cargo-vendor/{cranelift-control-0.107.2 → cranelift-control-0.108.1}/src/zero_sized.rs +0 -0
  1323. /data/ext/cargo-vendor/{cranelift-entity-0.107.2 → cranelift-entity-0.108.1}/LICENSE +0 -0
  1324. /data/ext/cargo-vendor/{cranelift-entity-0.107.2 → cranelift-entity-0.108.1}/README.md +0 -0
  1325. /data/ext/cargo-vendor/{cranelift-entity-0.107.2 → cranelift-entity-0.108.1}/src/boxed_slice.rs +0 -0
  1326. /data/ext/cargo-vendor/{cranelift-entity-0.107.2 → cranelift-entity-0.108.1}/src/iter.rs +0 -0
  1327. /data/ext/cargo-vendor/{cranelift-entity-0.107.2 → cranelift-entity-0.108.1}/src/keys.rs +0 -0
  1328. /data/ext/cargo-vendor/{cranelift-entity-0.107.2 → cranelift-entity-0.108.1}/src/list.rs +0 -0
  1329. /data/ext/cargo-vendor/{cranelift-entity-0.107.2 → cranelift-entity-0.108.1}/src/map.rs +0 -0
  1330. /data/ext/cargo-vendor/{cranelift-entity-0.107.2 → cranelift-entity-0.108.1}/src/packed_option.rs +0 -0
  1331. /data/ext/cargo-vendor/{cranelift-entity-0.107.2 → cranelift-entity-0.108.1}/src/primary.rs +0 -0
  1332. /data/ext/cargo-vendor/{cranelift-entity-0.107.2 → cranelift-entity-0.108.1}/src/set.rs +0 -0
  1333. /data/ext/cargo-vendor/{cranelift-entity-0.107.2 → cranelift-entity-0.108.1}/src/sparse.rs +0 -0
  1334. /data/ext/cargo-vendor/{cranelift-entity-0.107.2 → cranelift-entity-0.108.1}/src/unsigned.rs +0 -0
  1335. /data/ext/cargo-vendor/{cranelift-frontend-0.107.2 → cranelift-frontend-0.108.1}/LICENSE +0 -0
  1336. /data/ext/cargo-vendor/{cranelift-frontend-0.107.2 → cranelift-frontend-0.108.1}/README.md +0 -0
  1337. /data/ext/cargo-vendor/{cranelift-frontend-0.107.2 → cranelift-frontend-0.108.1}/src/frontend.rs +0 -0
  1338. /data/ext/cargo-vendor/{cranelift-frontend-0.107.2 → cranelift-frontend-0.108.1}/src/lib.rs +0 -0
  1339. /data/ext/cargo-vendor/{cranelift-frontend-0.107.2 → cranelift-frontend-0.108.1}/src/ssa.rs +0 -0
  1340. /data/ext/cargo-vendor/{cranelift-frontend-0.107.2 → cranelift-frontend-0.108.1}/src/variable.rs +0 -0
  1341. /data/ext/cargo-vendor/{cranelift-isle-0.107.2 → cranelift-isle-0.108.1}/README.md +0 -0
  1342. /data/ext/cargo-vendor/{cranelift-isle-0.107.2 → cranelift-isle-0.108.1}/build.rs +0 -0
  1343. /data/ext/cargo-vendor/{cranelift-isle-0.107.2 → cranelift-isle-0.108.1}/isle_examples/fail/bad_converters.isle +0 -0
  1344. /data/ext/cargo-vendor/{cranelift-isle-0.107.2 → cranelift-isle-0.108.1}/isle_examples/fail/bound_var_type_mismatch.isle +0 -0
  1345. /data/ext/cargo-vendor/{cranelift-isle-0.107.2 → cranelift-isle-0.108.1}/isle_examples/fail/converter_extractor_constructor.isle +0 -0
  1346. /data/ext/cargo-vendor/{cranelift-isle-0.107.2 → cranelift-isle-0.108.1}/isle_examples/fail/error1.isle +0 -0
  1347. /data/ext/cargo-vendor/{cranelift-isle-0.107.2 → cranelift-isle-0.108.1}/isle_examples/fail/extra_parens.isle +0 -0
  1348. /data/ext/cargo-vendor/{cranelift-isle-0.107.2 → cranelift-isle-0.108.1}/isle_examples/fail/impure_expression.isle +0 -0
  1349. /data/ext/cargo-vendor/{cranelift-isle-0.107.2 → cranelift-isle-0.108.1}/isle_examples/fail/impure_rhs.isle +0 -0
  1350. /data/ext/cargo-vendor/{cranelift-isle-0.107.2 → cranelift-isle-0.108.1}/isle_examples/fail/multi_internal_etor.isle +0 -0
  1351. /data/ext/cargo-vendor/{cranelift-isle-0.107.2 → cranelift-isle-0.108.1}/isle_examples/fail/multi_prio.isle +0 -0
  1352. /data/ext/cargo-vendor/{cranelift-isle-0.107.2 → cranelift-isle-0.108.1}/isle_examples/link/borrows.isle +0 -0
  1353. /data/ext/cargo-vendor/{cranelift-isle-0.107.2 → cranelift-isle-0.108.1}/isle_examples/link/borrows_main.rs +0 -0
  1354. /data/ext/cargo-vendor/{cranelift-isle-0.107.2 → cranelift-isle-0.108.1}/isle_examples/link/iflets.isle +0 -0
  1355. /data/ext/cargo-vendor/{cranelift-isle-0.107.2 → cranelift-isle-0.108.1}/isle_examples/link/iflets_main.rs +0 -0
  1356. /data/ext/cargo-vendor/{cranelift-isle-0.107.2 → cranelift-isle-0.108.1}/isle_examples/link/multi_constructor.isle +0 -0
  1357. /data/ext/cargo-vendor/{cranelift-isle-0.107.2 → cranelift-isle-0.108.1}/isle_examples/link/multi_constructor_main.rs +0 -0
  1358. /data/ext/cargo-vendor/{cranelift-isle-0.107.2 → cranelift-isle-0.108.1}/isle_examples/link/multi_extractor.isle +0 -0
  1359. /data/ext/cargo-vendor/{cranelift-isle-0.107.2 → cranelift-isle-0.108.1}/isle_examples/link/multi_extractor_main.rs +0 -0
  1360. /data/ext/cargo-vendor/{cranelift-isle-0.107.2 → cranelift-isle-0.108.1}/isle_examples/link/test.isle +0 -0
  1361. /data/ext/cargo-vendor/{cranelift-isle-0.107.2 → cranelift-isle-0.108.1}/isle_examples/link/test_main.rs +0 -0
  1362. /data/ext/cargo-vendor/{cranelift-isle-0.107.2 → cranelift-isle-0.108.1}/isle_examples/pass/bound_var.isle +0 -0
  1363. /data/ext/cargo-vendor/{cranelift-isle-0.107.2 → cranelift-isle-0.108.1}/isle_examples/pass/construct_and_extract.isle +0 -0
  1364. /data/ext/cargo-vendor/{cranelift-isle-0.107.2 → cranelift-isle-0.108.1}/isle_examples/pass/conversions.isle +0 -0
  1365. /data/ext/cargo-vendor/{cranelift-isle-0.107.2 → cranelift-isle-0.108.1}/isle_examples/pass/conversions_extern.isle +0 -0
  1366. /data/ext/cargo-vendor/{cranelift-isle-0.107.2 → cranelift-isle-0.108.1}/isle_examples/pass/let.isle +0 -0
  1367. /data/ext/cargo-vendor/{cranelift-isle-0.107.2 → cranelift-isle-0.108.1}/isle_examples/pass/nodebug.isle +0 -0
  1368. /data/ext/cargo-vendor/{cranelift-isle-0.107.2 → cranelift-isle-0.108.1}/isle_examples/pass/prio_trie_bug.isle +0 -0
  1369. /data/ext/cargo-vendor/{cranelift-isle-0.107.2 → cranelift-isle-0.108.1}/isle_examples/pass/test2.isle +0 -0
  1370. /data/ext/cargo-vendor/{cranelift-isle-0.107.2 → cranelift-isle-0.108.1}/isle_examples/pass/test3.isle +0 -0
  1371. /data/ext/cargo-vendor/{cranelift-isle-0.107.2 → cranelift-isle-0.108.1}/isle_examples/pass/test4.isle +0 -0
  1372. /data/ext/cargo-vendor/{cranelift-isle-0.107.2 → cranelift-isle-0.108.1}/isle_examples/pass/tutorial.isle +0 -0
  1373. /data/ext/cargo-vendor/{cranelift-isle-0.107.2 → cranelift-isle-0.108.1}/isle_examples/run/iconst.isle +0 -0
  1374. /data/ext/cargo-vendor/{cranelift-isle-0.107.2 → cranelift-isle-0.108.1}/isle_examples/run/iconst_main.rs +0 -0
  1375. /data/ext/cargo-vendor/{cranelift-isle-0.107.2 → cranelift-isle-0.108.1}/isle_examples/run/let_shadowing.isle +0 -0
  1376. /data/ext/cargo-vendor/{cranelift-isle-0.107.2 → cranelift-isle-0.108.1}/isle_examples/run/let_shadowing_main.rs +0 -0
  1377. /data/ext/cargo-vendor/{cranelift-isle-0.107.2 → cranelift-isle-0.108.1}/src/ast.rs +0 -0
  1378. /data/ext/cargo-vendor/{cranelift-isle-0.107.2 → cranelift-isle-0.108.1}/src/compile.rs +0 -0
  1379. /data/ext/cargo-vendor/{cranelift-isle-0.107.2 → cranelift-isle-0.108.1}/src/error.rs +0 -0
  1380. /data/ext/cargo-vendor/{cranelift-isle-0.107.2 → cranelift-isle-0.108.1}/src/lexer.rs +0 -0
  1381. /data/ext/cargo-vendor/{cranelift-isle-0.107.2 → cranelift-isle-0.108.1}/src/log.rs +0 -0
  1382. /data/ext/cargo-vendor/{cranelift-isle-0.107.2 → cranelift-isle-0.108.1}/src/overlap.rs +0 -0
  1383. /data/ext/cargo-vendor/{cranelift-isle-0.107.2 → cranelift-isle-0.108.1}/src/parser.rs +0 -0
  1384. /data/ext/cargo-vendor/{cranelift-isle-0.107.2 → cranelift-isle-0.108.1}/tests/run_tests.rs +0 -0
  1385. /data/ext/cargo-vendor/{cranelift-native-0.107.2 → cranelift-native-0.108.1}/LICENSE +0 -0
  1386. /data/ext/cargo-vendor/{cranelift-native-0.107.2 → cranelift-native-0.108.1}/README.md +0 -0
  1387. /data/ext/cargo-vendor/{cranelift-native-0.107.2 → cranelift-native-0.108.1}/src/lib.rs +0 -0
  1388. /data/ext/cargo-vendor/{cranelift-native-0.107.2 → cranelift-native-0.108.1}/src/riscv.rs +0 -0
  1389. /data/ext/cargo-vendor/{cranelift-wasm-0.107.2 → cranelift-wasm-0.108.1}/LICENSE +0 -0
  1390. /data/ext/cargo-vendor/{cranelift-wasm-0.107.2 → cranelift-wasm-0.108.1}/README.md +0 -0
  1391. /data/ext/cargo-vendor/{cranelift-wasm-0.107.2 → cranelift-wasm-0.108.1}/src/code_translator/bounds_checks.rs +0 -0
  1392. /data/ext/cargo-vendor/{cranelift-wasm-0.107.2 → cranelift-wasm-0.108.1}/src/environ/mod.rs +0 -0
  1393. /data/ext/cargo-vendor/{cranelift-wasm-0.107.2 → cranelift-wasm-0.108.1}/src/func_translator.rs +0 -0
  1394. /data/ext/cargo-vendor/{cranelift-wasm-0.107.2 → cranelift-wasm-0.108.1}/src/heap.rs +0 -0
  1395. /data/ext/cargo-vendor/{cranelift-wasm-0.107.2 → cranelift-wasm-0.108.1}/src/lib.rs +0 -0
  1396. /data/ext/cargo-vendor/{cranelift-wasm-0.107.2 → cranelift-wasm-0.108.1}/src/module_translator.rs +0 -0
  1397. /data/ext/cargo-vendor/{cranelift-wasm-0.107.2 → cranelift-wasm-0.108.1}/src/state.rs +0 -0
  1398. /data/ext/cargo-vendor/{cranelift-wasm-0.107.2 → cranelift-wasm-0.108.1}/src/table.rs +0 -0
  1399. /data/ext/cargo-vendor/{cranelift-wasm-0.107.2 → cranelift-wasm-0.108.1}/src/translation_utils.rs +0 -0
  1400. /data/ext/cargo-vendor/{deterministic-wasi-ctx-0.1.21 → deterministic-wasi-ctx-0.1.22}/README.md +0 -0
  1401. /data/ext/cargo-vendor/{deterministic-wasi-ctx-0.1.21 → deterministic-wasi-ctx-0.1.22}/src/clocks.rs +0 -0
  1402. /data/ext/cargo-vendor/{deterministic-wasi-ctx-0.1.21 → deterministic-wasi-ctx-0.1.22}/src/lib.rs +0 -0
  1403. /data/ext/cargo-vendor/{deterministic-wasi-ctx-0.1.21 → deterministic-wasi-ctx-0.1.22}/src/noop_scheduler.rs +0 -0
  1404. /data/ext/cargo-vendor/{deterministic-wasi-ctx-0.1.21 → deterministic-wasi-ctx-0.1.22}/tests/clocks.rs +0 -0
  1405. /data/ext/cargo-vendor/{deterministic-wasi-ctx-0.1.21 → deterministic-wasi-ctx-0.1.22}/tests/common/mod.rs +0 -0
  1406. /data/ext/cargo-vendor/{deterministic-wasi-ctx-0.1.21 → deterministic-wasi-ctx-0.1.22}/tests/random.rs +0 -0
  1407. /data/ext/cargo-vendor/{deterministic-wasi-ctx-0.1.21 → deterministic-wasi-ctx-0.1.22}/tests/scheduler.rs +0 -0
  1408. /data/ext/cargo-vendor/{rb-sys-0.9.97 → rb-sys-0.9.100}/LICENSE-APACHE +0 -0
  1409. /data/ext/cargo-vendor/{rb-sys-0.9.97 → rb-sys-0.9.100}/LICENSE-MIT +0 -0
  1410. /data/ext/cargo-vendor/{rb-sys-0.9.97 → rb-sys-0.9.100}/bin/release.sh +0 -0
  1411. /data/ext/cargo-vendor/{rb-sys-0.9.97 → rb-sys-0.9.100}/build/features.rs +0 -0
  1412. /data/ext/cargo-vendor/{rb-sys-0.9.97 → rb-sys-0.9.100}/build/version.rs +0 -0
  1413. /data/ext/cargo-vendor/{rb-sys-0.9.97 → rb-sys-0.9.100}/readme.md +0 -0
  1414. /data/ext/cargo-vendor/{rb-sys-0.9.97 → rb-sys-0.9.100}/src/hidden.rs +0 -0
  1415. /data/ext/cargo-vendor/{rb-sys-0.9.97 → rb-sys-0.9.100}/src/lib.rs +0 -0
  1416. /data/ext/cargo-vendor/{rb-sys-0.9.97 → rb-sys-0.9.100}/src/macros.rs +0 -0
  1417. /data/ext/cargo-vendor/{rb-sys-0.9.97 → rb-sys-0.9.100}/src/memory.rs +0 -0
  1418. /data/ext/cargo-vendor/{rb-sys-0.9.97 → rb-sys-0.9.100}/src/ruby_abi_version.rs +0 -0
  1419. /data/ext/cargo-vendor/{rb-sys-0.9.97 → rb-sys-0.9.100}/src/special_consts.rs +0 -0
  1420. /data/ext/cargo-vendor/{rb-sys-0.9.97 → rb-sys-0.9.100}/src/stable_api/compiled.c +0 -0
  1421. /data/ext/cargo-vendor/{rb-sys-0.9.97 → rb-sys-0.9.100}/src/stable_api/compiled.rs +0 -0
  1422. /data/ext/cargo-vendor/{rb-sys-0.9.97 → rb-sys-0.9.100}/src/stable_api/ruby_2_6.rs +0 -0
  1423. /data/ext/cargo-vendor/{rb-sys-0.9.97 → rb-sys-0.9.100}/src/stable_api/ruby_2_7.rs +0 -0
  1424. /data/ext/cargo-vendor/{rb-sys-0.9.97 → rb-sys-0.9.100}/src/stable_api/ruby_3_0.rs +0 -0
  1425. /data/ext/cargo-vendor/{rb-sys-0.9.97 → rb-sys-0.9.100}/src/stable_api/ruby_3_1.rs +0 -0
  1426. /data/ext/cargo-vendor/{rb-sys-0.9.97 → rb-sys-0.9.100}/src/stable_api/ruby_3_2.rs +0 -0
  1427. /data/ext/cargo-vendor/{rb-sys-0.9.97 → rb-sys-0.9.100}/src/stable_api/ruby_3_3.rs +0 -0
  1428. /data/ext/cargo-vendor/{rb-sys-0.9.97 → rb-sys-0.9.100}/src/stable_api.rs +0 -0
  1429. /data/ext/cargo-vendor/{rb-sys-0.9.97 → rb-sys-0.9.100}/src/symbol.rs +0 -0
  1430. /data/ext/cargo-vendor/{rb-sys-0.9.97 → rb-sys-0.9.100}/src/utils.rs +0 -0
  1431. /data/ext/cargo-vendor/{rb-sys-0.9.97 → rb-sys-0.9.100}/src/value_type.rs +0 -0
  1432. /data/ext/cargo-vendor/{rb-sys-build-0.9.97 → rb-sys-build-0.9.100}/LICENSE-APACHE +0 -0
  1433. /data/ext/cargo-vendor/{rb-sys-build-0.9.97 → rb-sys-build-0.9.100}/LICENSE-MIT +0 -0
  1434. /data/ext/cargo-vendor/{rb-sys-build-0.9.97 → rb-sys-build-0.9.100}/src/bindings/sanitizer.rs +0 -0
  1435. /data/ext/cargo-vendor/{rb-sys-build-0.9.97 → rb-sys-build-0.9.100}/src/bindings/wrapper.h +0 -0
  1436. /data/ext/cargo-vendor/{rb-sys-build-0.9.97 → rb-sys-build-0.9.100}/src/lib.rs +0 -0
  1437. /data/ext/cargo-vendor/{rb-sys-build-0.9.97 → rb-sys-build-0.9.100}/src/rb_config/flags.rs +0 -0
  1438. /data/ext/cargo-vendor/{rb-sys-build-0.9.97 → rb-sys-build-0.9.100}/src/rb_config/library.rs +0 -0
  1439. /data/ext/cargo-vendor/{rb-sys-build-0.9.97 → rb-sys-build-0.9.100}/src/rb_config/search_path.rs +0 -0
  1440. /data/ext/cargo-vendor/{rb-sys-build-0.9.97 → rb-sys-build-0.9.100}/src/rb_config.rs +0 -0
  1441. /data/ext/cargo-vendor/{wasi-common-20.0.2 → wasi-common-21.0.1}/LICENSE +0 -0
  1442. /data/ext/cargo-vendor/{wasi-common-20.0.2 → wasi-common-21.0.1}/README.md +0 -0
  1443. /data/ext/cargo-vendor/{wasi-common-20.0.2 → wasi-common-21.0.1}/src/clocks.rs +0 -0
  1444. /data/ext/cargo-vendor/{wasi-common-20.0.2 → wasi-common-21.0.1}/src/ctx.rs +0 -0
  1445. /data/ext/cargo-vendor/{wasi-common-20.0.2 → wasi-common-21.0.1}/src/dir.rs +0 -0
  1446. /data/ext/cargo-vendor/{wasi-common-20.0.2 → wasi-common-21.0.1}/src/error.rs +0 -0
  1447. /data/ext/cargo-vendor/{wasi-common-20.0.2 → wasi-common-21.0.1}/src/file.rs +0 -0
  1448. /data/ext/cargo-vendor/{wasi-common-20.0.2 → wasi-common-21.0.1}/src/lib.rs +0 -0
  1449. /data/ext/cargo-vendor/{wasi-common-20.0.2 → wasi-common-21.0.1}/src/pipe.rs +0 -0
  1450. /data/ext/cargo-vendor/{wasi-common-20.0.2 → wasi-common-21.0.1}/src/random.rs +0 -0
  1451. /data/ext/cargo-vendor/{wasi-common-20.0.2 → wasi-common-21.0.1}/src/sched/subscription.rs +0 -0
  1452. /data/ext/cargo-vendor/{wasi-common-20.0.2 → wasi-common-21.0.1}/src/sched.rs +0 -0
  1453. /data/ext/cargo-vendor/{wasi-common-20.0.2 → wasi-common-21.0.1}/src/snapshots/mod.rs +0 -0
  1454. /data/ext/cargo-vendor/{wasi-common-20.0.2 → wasi-common-21.0.1}/src/snapshots/preview_0.rs +0 -0
  1455. /data/ext/cargo-vendor/{wasi-common-20.0.2 → wasi-common-21.0.1}/src/snapshots/preview_1/error.rs +0 -0
  1456. /data/ext/cargo-vendor/{wasi-common-20.0.2 → wasi-common-21.0.1}/src/snapshots/preview_1.rs +0 -0
  1457. /data/ext/cargo-vendor/{wasi-common-20.0.2 → wasi-common-21.0.1}/src/string_array.rs +0 -0
  1458. /data/ext/cargo-vendor/{wasi-common-20.0.2 → wasi-common-21.0.1}/src/sync/clocks.rs +0 -0
  1459. /data/ext/cargo-vendor/{wasi-common-20.0.2 → wasi-common-21.0.1}/src/sync/dir.rs +0 -0
  1460. /data/ext/cargo-vendor/{wasi-common-20.0.2 → wasi-common-21.0.1}/src/sync/file.rs +0 -0
  1461. /data/ext/cargo-vendor/{wasi-common-20.0.2 → wasi-common-21.0.1}/src/sync/mod.rs +0 -0
  1462. /data/ext/cargo-vendor/{wasi-common-20.0.2 → wasi-common-21.0.1}/src/sync/net.rs +0 -0
  1463. /data/ext/cargo-vendor/{wasi-common-20.0.2 → wasi-common-21.0.1}/src/sync/sched/unix.rs +0 -0
  1464. /data/ext/cargo-vendor/{wasi-common-20.0.2 → wasi-common-21.0.1}/src/sync/sched/windows.rs +0 -0
  1465. /data/ext/cargo-vendor/{wasi-common-20.0.2 → wasi-common-21.0.1}/src/sync/sched.rs +0 -0
  1466. /data/ext/cargo-vendor/{wasi-common-20.0.2 → wasi-common-21.0.1}/src/sync/stdio.rs +0 -0
  1467. /data/ext/cargo-vendor/{wasi-common-20.0.2 → wasi-common-21.0.1}/src/table.rs +0 -0
  1468. /data/ext/cargo-vendor/{wasi-common-20.0.2 → wasi-common-21.0.1}/src/tokio/dir.rs +0 -0
  1469. /data/ext/cargo-vendor/{wasi-common-20.0.2 → wasi-common-21.0.1}/src/tokio/file.rs +0 -0
  1470. /data/ext/cargo-vendor/{wasi-common-20.0.2 → wasi-common-21.0.1}/src/tokio/mod.rs +0 -0
  1471. /data/ext/cargo-vendor/{wasi-common-20.0.2 → wasi-common-21.0.1}/src/tokio/net.rs +0 -0
  1472. /data/ext/cargo-vendor/{wasi-common-20.0.2 → wasi-common-21.0.1}/src/tokio/sched/unix.rs +0 -0
  1473. /data/ext/cargo-vendor/{wasi-common-20.0.2 → wasi-common-21.0.1}/src/tokio/sched/windows.rs +0 -0
  1474. /data/ext/cargo-vendor/{wasi-common-20.0.2 → wasi-common-21.0.1}/src/tokio/sched.rs +0 -0
  1475. /data/ext/cargo-vendor/{wasi-common-20.0.2 → wasi-common-21.0.1}/src/tokio/stdio.rs +0 -0
  1476. /data/ext/cargo-vendor/{wasi-common-20.0.2 → wasi-common-21.0.1}/witx/preview0/typenames.witx +0 -0
  1477. /data/ext/cargo-vendor/{wasi-common-20.0.2 → wasi-common-21.0.1}/witx/preview0/wasi_unstable.witx +0 -0
  1478. /data/ext/cargo-vendor/{wasi-common-20.0.2 → wasi-common-21.0.1}/witx/preview1/typenames.witx +0 -0
  1479. /data/ext/cargo-vendor/{wasi-common-20.0.2 → wasi-common-21.0.1}/witx/preview1/wasi_snapshot_preview1.witx +0 -0
  1480. /data/ext/cargo-vendor/{wasm-encoder-0.202.0 → wasm-encoder-0.207.0}/LICENSE +0 -0
  1481. /data/ext/cargo-vendor/{wasm-encoder-0.202.0 → wasm-encoder-0.207.0}/README.md +0 -0
  1482. /data/ext/cargo-vendor/{wasm-encoder-0.202.0 → wasm-encoder-0.207.0}/src/component/aliases.rs +0 -0
  1483. /data/ext/cargo-vendor/{wasm-encoder-0.202.0 → wasm-encoder-0.207.0}/src/component/builder.rs +0 -0
  1484. /data/ext/cargo-vendor/{wasm-encoder-0.202.0 → wasm-encoder-0.207.0}/src/component/canonicals.rs +0 -0
  1485. /data/ext/cargo-vendor/{wasm-encoder-0.202.0 → wasm-encoder-0.207.0}/src/component/components.rs +0 -0
  1486. /data/ext/cargo-vendor/{wasm-encoder-0.202.0 → wasm-encoder-0.207.0}/src/component/exports.rs +0 -0
  1487. /data/ext/cargo-vendor/{wasm-encoder-0.202.0 → wasm-encoder-0.207.0}/src/component/imports.rs +0 -0
  1488. /data/ext/cargo-vendor/{wasm-encoder-0.202.0 → wasm-encoder-0.207.0}/src/component/instances.rs +0 -0
  1489. /data/ext/cargo-vendor/{wasm-encoder-0.202.0 → wasm-encoder-0.207.0}/src/component/modules.rs +0 -0
  1490. /data/ext/cargo-vendor/{wasm-encoder-0.202.0 → wasm-encoder-0.207.0}/src/component/names.rs +0 -0
  1491. /data/ext/cargo-vendor/{wasm-encoder-0.202.0 → wasm-encoder-0.207.0}/src/component/start.rs +0 -0
  1492. /data/ext/cargo-vendor/{wasm-encoder-0.202.0 → wasm-encoder-0.207.0}/src/component/types.rs +0 -0
  1493. /data/ext/cargo-vendor/{wasm-encoder-0.202.0 → wasm-encoder-0.207.0}/src/component.rs +0 -0
  1494. /data/ext/cargo-vendor/{wasm-encoder-0.202.0 → wasm-encoder-0.207.0}/src/core/custom.rs +0 -0
  1495. /data/ext/cargo-vendor/{wasm-encoder-0.202.0 → wasm-encoder-0.207.0}/src/core/dump.rs +0 -0
  1496. /data/ext/cargo-vendor/{wasm-encoder-0.202.0 → wasm-encoder-0.207.0}/src/core/exports.rs +0 -0
  1497. /data/ext/cargo-vendor/{wasm-encoder-0.202.0 → wasm-encoder-0.207.0}/src/core/functions.rs +0 -0
  1498. /data/ext/cargo-vendor/{wasm-encoder-0.202.0 → wasm-encoder-0.207.0}/src/core/linking.rs +0 -0
  1499. /data/ext/cargo-vendor/{wasm-encoder-0.202.0 → wasm-encoder-0.207.0}/src/core/names.rs +0 -0
  1500. /data/ext/cargo-vendor/{wasm-encoder-0.202.0 → wasm-encoder-0.207.0}/src/core/producers.rs +0 -0
  1501. /data/ext/cargo-vendor/{wasm-encoder-0.202.0 → wasm-encoder-0.207.0}/src/core/start.rs +0 -0
  1502. /data/ext/cargo-vendor/{wasm-encoder-0.202.0 → wasm-encoder-0.207.0}/src/core/tags.rs +0 -0
  1503. /data/ext/cargo-vendor/{wasm-encoder-0.202.0 → wasm-encoder-0.207.0}/src/core.rs +0 -0
  1504. /data/ext/cargo-vendor/{wasm-encoder-0.202.0 → wasm-encoder-0.207.0}/src/lib.rs +0 -0
  1505. /data/ext/cargo-vendor/{wasm-encoder-0.202.0 → wasm-encoder-0.207.0}/src/raw.rs +0 -0
  1506. /data/ext/cargo-vendor/{wasmparser-0.202.0 → wasmparser-0.207.0}/README.md +0 -0
  1507. /data/ext/cargo-vendor/{wasmparser-0.202.0 → wasmparser-0.207.0}/benches/benchmark.rs +0 -0
  1508. /data/ext/cargo-vendor/{wasmparser-0.202.0 → wasmparser-0.207.0}/examples/simple.rs +0 -0
  1509. /data/ext/cargo-vendor/{wasmparser-0.202.0 → wasmparser-0.207.0}/src/readers/component/aliases.rs +0 -0
  1510. /data/ext/cargo-vendor/{wasmparser-0.202.0 → wasmparser-0.207.0}/src/readers/component/exports.rs +0 -0
  1511. /data/ext/cargo-vendor/{wasmparser-0.202.0 → wasmparser-0.207.0}/src/readers/component/imports.rs +0 -0
  1512. /data/ext/cargo-vendor/{wasmparser-0.202.0 → wasmparser-0.207.0}/src/readers/component.rs +0 -0
  1513. /data/ext/cargo-vendor/{wasmparser-0.202.0 → wasmparser-0.207.0}/src/readers/core/branch_hinting.rs +0 -0
  1514. /data/ext/cargo-vendor/{wasmparser-0.202.0 → wasmparser-0.207.0}/src/readers/core/exports.rs +0 -0
  1515. /data/ext/cargo-vendor/{wasmparser-0.202.0 → wasmparser-0.207.0}/src/readers/core/functions.rs +0 -0
  1516. /data/ext/cargo-vendor/{wasmparser-0.202.0 → wasmparser-0.207.0}/src/readers/core/imports.rs +0 -0
  1517. /data/ext/cargo-vendor/{wasmparser-0.202.0 → wasmparser-0.207.0}/src/readers/core/init.rs +0 -0
  1518. /data/ext/cargo-vendor/{wasmparser-0.202.0 → wasmparser-0.207.0}/src/readers/core/producers.rs +0 -0
  1519. /data/ext/cargo-vendor/{wasmparser-0.202.0 → wasmparser-0.207.0}/src/readers/core/tags.rs +0 -0
  1520. /data/ext/cargo-vendor/{wasmparser-0.202.0 → wasmparser-0.207.0}/tests/big-module.rs +0 -0
  1521. /data/ext/cargo-vendor/{wasmparser-0.202.0 → wasmprinter-0.207.0}/LICENSE +0 -0
  1522. /data/ext/cargo-vendor/{wasmprinter-0.202.0 → wasmprinter-0.207.0}/README.md +0 -0
  1523. /data/ext/cargo-vendor/{wasmprinter-0.202.0 → wasmtime-21.0.1}/LICENSE +0 -0
  1524. /data/ext/cargo-vendor/{wasmtime-20.0.2 → wasmtime-21.0.1}/README.md +0 -0
  1525. /data/ext/cargo-vendor/{wasmtime-runtime-20.0.2/proptest-regressions → wasmtime-21.0.1/proptest-regressions/runtime/vm}/instance/allocator/pooling/memory_pool.txt +0 -0
  1526. /data/ext/cargo-vendor/{wasmtime-20.0.2 → wasmtime-21.0.1}/src/runtime/gc/disabled/i31.rs +0 -0
  1527. /data/ext/cargo-vendor/{wasmtime-20.0.2 → wasmtime-21.0.1}/src/runtime/gc/disabled.rs +0 -0
  1528. /data/ext/cargo-vendor/{wasmtime-20.0.2 → wasmtime-21.0.1}/src/runtime/gc/enabled.rs +0 -0
  1529. /data/ext/cargo-vendor/{wasmtime-20.0.2 → wasmtime-21.0.1}/src/runtime/uninhabited.rs +0 -0
  1530. /data/ext/cargo-vendor/{wasmtime-runtime-20.0.2/src → wasmtime-21.0.1/src/runtime/vm}/arch/mod.rs +0 -0
  1531. /data/ext/cargo-vendor/{wasmtime-runtime-20.0.2/src → wasmtime-21.0.1/src/runtime/vm}/arch/riscv64.rs +0 -0
  1532. /data/ext/cargo-vendor/{wasmtime-runtime-20.0.2/src → wasmtime-21.0.1/src/runtime/vm}/arch/s390x.S +0 -0
  1533. /data/ext/cargo-vendor/{wasmtime-runtime-20.0.2/src → wasmtime-21.0.1/src/runtime/vm}/arch/s390x.rs +0 -0
  1534. /data/ext/cargo-vendor/{wasmtime-runtime-20.0.2/src → wasmtime-21.0.1/src/runtime/vm}/helpers.c +0 -0
  1535. /data/ext/cargo-vendor/{wasmtime-runtime-20.0.2/src → wasmtime-21.0.1/src/runtime/vm}/mpk/disabled.rs +0 -0
  1536. /data/ext/cargo-vendor/{wasmtime-runtime-20.0.2/src → wasmtime-21.0.1/src/runtime/vm}/sys/custom/unwind.rs +0 -0
  1537. /data/ext/cargo-vendor/{wasmtime-runtime-20.0.2/src → wasmtime-21.0.1/src/runtime/vm}/sys/miri/unwind.rs +0 -0
  1538. /data/ext/cargo-vendor/{wasmtime-runtime-20.0.2/src → wasmtime-21.0.1/src/runtime/vm}/sys/miri/vm.rs +0 -0
  1539. /data/ext/cargo-vendor/{wasmtime-runtime-20.0.2/src → wasmtime-21.0.1/src/runtime/vm}/sys/unix/macos_traphandlers.rs +0 -0
  1540. /data/ext/cargo-vendor/{wasmtime-runtime-20.0.2/src → wasmtime-21.0.1/src/runtime/vm}/sys/windows/unwind.rs +0 -0
  1541. /data/ext/cargo-vendor/{wasmtime-runtime-20.0.2/src → wasmtime-21.0.1/src/runtime/vm}/sys/windows/vm.rs +0 -0
  1542. /data/ext/cargo-vendor/{wasmtime-runtime-20.0.2/src → wasmtime-21.0.1/src/runtime/vm}/threads/mod.rs +0 -0
  1543. /data/ext/cargo-vendor/{wasmtime-20.0.2 → wasmtime-cache-21.0.1}/LICENSE +0 -0
  1544. /data/ext/cargo-vendor/{wasmtime-cache-20.0.2 → wasmtime-cache-21.0.1}/build.rs +0 -0
  1545. /data/ext/cargo-vendor/{wasmtime-cache-20.0.2 → wasmtime-cache-21.0.1}/src/config/tests.rs +0 -0
  1546. /data/ext/cargo-vendor/{wasmtime-cache-20.0.2 → wasmtime-cache-21.0.1}/src/config.rs +0 -0
  1547. /data/ext/cargo-vendor/{wasmtime-cache-20.0.2 → wasmtime-cache-21.0.1}/src/tests.rs +0 -0
  1548. /data/ext/cargo-vendor/{wasmtime-cache-20.0.2 → wasmtime-cache-21.0.1}/src/worker/tests/system_time_stub.rs +0 -0
  1549. /data/ext/cargo-vendor/{wasmtime-cache-20.0.2 → wasmtime-cache-21.0.1}/src/worker/tests.rs +0 -0
  1550. /data/ext/cargo-vendor/{wasmtime-cache-20.0.2 → wasmtime-cache-21.0.1}/src/worker.rs +0 -0
  1551. /data/ext/cargo-vendor/{wasmtime-cache-20.0.2 → wasmtime-cache-21.0.1}/tests/cache_write_default_config.rs +0 -0
  1552. /data/ext/cargo-vendor/{wasmtime-component-macro-20.0.2 → wasmtime-component-macro-21.0.1}/build.rs +0 -0
  1553. /data/ext/cargo-vendor/{wasmtime-component-macro-20.0.2 → wasmtime-component-macro-21.0.1}/src/lib.rs +0 -0
  1554. /data/ext/cargo-vendor/{wasmtime-component-macro-20.0.2 → wasmtime-component-macro-21.0.1}/tests/codegen/char.wit +0 -0
  1555. /data/ext/cargo-vendor/{wasmtime-component-macro-20.0.2 → wasmtime-component-macro-21.0.1}/tests/codegen/conventions.wit +0 -0
  1556. /data/ext/cargo-vendor/{wasmtime-component-macro-20.0.2 → wasmtime-component-macro-21.0.1}/tests/codegen/dead-code.wit +0 -0
  1557. /data/ext/cargo-vendor/{wasmtime-component-macro-20.0.2 → wasmtime-component-macro-21.0.1}/tests/codegen/direct-import.wit +0 -0
  1558. /data/ext/cargo-vendor/{wasmtime-component-macro-20.0.2 → wasmtime-component-macro-21.0.1}/tests/codegen/empty.wit +0 -0
  1559. /data/ext/cargo-vendor/{wasmtime-component-macro-20.0.2 → wasmtime-component-macro-21.0.1}/tests/codegen/flags.wit +0 -0
  1560. /data/ext/cargo-vendor/{wasmtime-component-macro-20.0.2 → wasmtime-component-macro-21.0.1}/tests/codegen/floats.wit +0 -0
  1561. /data/ext/cargo-vendor/{wasmtime-component-macro-20.0.2 → wasmtime-component-macro-21.0.1}/tests/codegen/function-new.wit +0 -0
  1562. /data/ext/cargo-vendor/{wasmtime-component-macro-20.0.2 → wasmtime-component-macro-21.0.1}/tests/codegen/integers.wit +0 -0
  1563. /data/ext/cargo-vendor/{wasmtime-component-macro-20.0.2 → wasmtime-component-macro-21.0.1}/tests/codegen/lists.wit +0 -0
  1564. /data/ext/cargo-vendor/{wasmtime-component-macro-20.0.2 → wasmtime-component-macro-21.0.1}/tests/codegen/many-arguments.wit +0 -0
  1565. /data/ext/cargo-vendor/{wasmtime-component-macro-20.0.2 → wasmtime-component-macro-21.0.1}/tests/codegen/multi-return.wit +0 -0
  1566. /data/ext/cargo-vendor/{wasmtime-component-macro-20.0.2 → wasmtime-component-macro-21.0.1}/tests/codegen/multiversion/deps/v1/root.wit +0 -0
  1567. /data/ext/cargo-vendor/{wasmtime-component-macro-20.0.2 → wasmtime-component-macro-21.0.1}/tests/codegen/multiversion/deps/v2/root.wit +0 -0
  1568. /data/ext/cargo-vendor/{wasmtime-component-macro-20.0.2 → wasmtime-component-macro-21.0.1}/tests/codegen/multiversion/root.wit +0 -0
  1569. /data/ext/cargo-vendor/{wasmtime-component-macro-20.0.2 → wasmtime-component-macro-21.0.1}/tests/codegen/records.wit +0 -0
  1570. /data/ext/cargo-vendor/{wasmtime-component-macro-20.0.2 → wasmtime-component-macro-21.0.1}/tests/codegen/rename.wit +0 -0
  1571. /data/ext/cargo-vendor/{wasmtime-component-macro-20.0.2 → wasmtime-component-macro-21.0.1}/tests/codegen/resources-export.wit +0 -0
  1572. /data/ext/cargo-vendor/{wasmtime-component-macro-20.0.2 → wasmtime-component-macro-21.0.1}/tests/codegen/resources-import.wit +0 -0
  1573. /data/ext/cargo-vendor/{wasmtime-component-macro-20.0.2 → wasmtime-component-macro-21.0.1}/tests/codegen/share-types.wit +0 -0
  1574. /data/ext/cargo-vendor/{wasmtime-component-macro-20.0.2 → wasmtime-component-macro-21.0.1}/tests/codegen/simple-functions.wit +0 -0
  1575. /data/ext/cargo-vendor/{wasmtime-component-macro-20.0.2 → wasmtime-component-macro-21.0.1}/tests/codegen/simple-lists.wit +0 -0
  1576. /data/ext/cargo-vendor/{wasmtime-component-macro-20.0.2 → wasmtime-component-macro-21.0.1}/tests/codegen/simple-wasi.wit +0 -0
  1577. /data/ext/cargo-vendor/{wasmtime-component-macro-20.0.2 → wasmtime-component-macro-21.0.1}/tests/codegen/small-anonymous.wit +0 -0
  1578. /data/ext/cargo-vendor/{wasmtime-component-macro-20.0.2 → wasmtime-component-macro-21.0.1}/tests/codegen/smoke-default.wit +0 -0
  1579. /data/ext/cargo-vendor/{wasmtime-component-macro-20.0.2 → wasmtime-component-macro-21.0.1}/tests/codegen/smoke-export.wit +0 -0
  1580. /data/ext/cargo-vendor/{wasmtime-component-macro-20.0.2 → wasmtime-component-macro-21.0.1}/tests/codegen/smoke.wit +0 -0
  1581. /data/ext/cargo-vendor/{wasmtime-component-macro-20.0.2 → wasmtime-component-macro-21.0.1}/tests/codegen/strings.wit +0 -0
  1582. /data/ext/cargo-vendor/{wasmtime-component-macro-20.0.2 → wasmtime-component-macro-21.0.1}/tests/codegen/unversioned-foo.wit +0 -0
  1583. /data/ext/cargo-vendor/{wasmtime-component-macro-20.0.2 → wasmtime-component-macro-21.0.1}/tests/codegen/use-paths.wit +0 -0
  1584. /data/ext/cargo-vendor/{wasmtime-component-macro-20.0.2 → wasmtime-component-macro-21.0.1}/tests/codegen/variants.wit +0 -0
  1585. /data/ext/cargo-vendor/{wasmtime-component-macro-20.0.2 → wasmtime-component-macro-21.0.1}/tests/codegen/wat.wit +0 -0
  1586. /data/ext/cargo-vendor/{wasmtime-component-macro-20.0.2 → wasmtime-component-macro-21.0.1}/tests/codegen/worlds-with-types.wit +0 -0
  1587. /data/ext/cargo-vendor/{wasmtime-cache-20.0.2 → wasmtime-cranelift-21.0.1}/LICENSE +0 -0
  1588. /data/ext/cargo-vendor/{wasmtime-cranelift-20.0.2 → wasmtime-cranelift-21.0.1}/SECURITY.md +0 -0
  1589. /data/ext/cargo-vendor/{wasmtime-cranelift-20.0.2 → wasmtime-cranelift-21.0.1}/src/builder.rs +0 -0
  1590. /data/ext/cargo-vendor/{wasmtime-cranelift-20.0.2 → wasmtime-cranelift-21.0.1}/src/compiled_function.rs +0 -0
  1591. /data/ext/cargo-vendor/{wasmtime-cranelift-20.0.2 → wasmtime-cranelift-21.0.1}/src/debug/transform/address_transform.rs +0 -0
  1592. /data/ext/cargo-vendor/{wasmtime-cranelift-20.0.2 → wasmtime-cranelift-21.0.1}/src/debug/transform/range_info_builder.rs +0 -0
  1593. /data/ext/cargo-vendor/{wasmtime-cranelift-20.0.2 → wasmtime-cranelift-21.0.1}/src/debug/transform/refs.rs +0 -0
  1594. /data/ext/cargo-vendor/{wasmtime-cranelift-20.0.2 → wasmtime-cranelift-21.0.1}/src/debug/transform/simulate.rs +0 -0
  1595. /data/ext/cargo-vendor/{wasmtime-cranelift-20.0.2 → wasmtime-cranelift-21.0.1}/src/gc/disabled.rs +0 -0
  1596. /data/ext/cargo-vendor/{wasmtime-cranelift-20.0.2 → wasmtime-cranelift-21.0.1}/src/isa_builder.rs +0 -0
  1597. /data/ext/cargo-vendor/{wasmtime-cranelift-20.0.2 → wasmtime-cranelift-21.0.1}/src/obj.rs +0 -0
  1598. /data/ext/cargo-vendor/{wasmtime-cranelift-20.0.2 → wasmtime-environ-21.0.1}/LICENSE +0 -0
  1599. /data/ext/cargo-vendor/{wasmtime-environ-20.0.2 → wasmtime-environ-21.0.1}/src/address_map.rs +0 -0
  1600. /data/ext/cargo-vendor/{wasmtime-environ-20.0.2 → wasmtime-environ-21.0.1}/src/builtin.rs +0 -0
  1601. /data/ext/cargo-vendor/{wasmtime-environ-20.0.2 → wasmtime-environ-21.0.1}/src/component/artifacts.rs +0 -0
  1602. /data/ext/cargo-vendor/{wasmtime-environ-20.0.2 → wasmtime-environ-21.0.1}/src/component/translate/inline.rs +0 -0
  1603. /data/ext/cargo-vendor/{wasmtime-environ-20.0.2 → wasmtime-environ-21.0.1}/src/component/vmcomponent_offsets.rs +0 -0
  1604. /data/ext/cargo-vendor/{wasmtime-environ-20.0.2 → wasmtime-environ-21.0.1}/src/gc.rs +0 -0
  1605. /data/ext/cargo-vendor/{wasmtime-environ-20.0.2 → wasmtime-environ-21.0.1}/src/obj.rs +0 -0
  1606. /data/ext/cargo-vendor/{wasmtime-environ-20.0.2 → wasmtime-environ-21.0.1}/src/ref_bits.rs +0 -0
  1607. /data/ext/cargo-vendor/{wasmtime-environ-20.0.2 → wasmtime-fiber-21.0.1}/LICENSE +0 -0
  1608. /data/ext/cargo-vendor/{wasmtime-fiber-20.0.2 → wasmtime-fiber-21.0.1}/src/unix/aarch64.rs +0 -0
  1609. /data/ext/cargo-vendor/{wasmtime-fiber-20.0.2 → wasmtime-fiber-21.0.1}/src/unix/arm.rs +0 -0
  1610. /data/ext/cargo-vendor/{wasmtime-fiber-20.0.2 → wasmtime-fiber-21.0.1}/src/unix/riscv64.rs +0 -0
  1611. /data/ext/cargo-vendor/{wasmtime-fiber-20.0.2 → wasmtime-fiber-21.0.1}/src/unix/s390x.S +0 -0
  1612. /data/ext/cargo-vendor/{wasmtime-fiber-20.0.2 → wasmtime-fiber-21.0.1}/src/unix/x86.rs +0 -0
  1613. /data/ext/cargo-vendor/{wasmtime-fiber-20.0.2 → wasmtime-fiber-21.0.1}/src/unix/x86_64.rs +0 -0
  1614. /data/ext/cargo-vendor/{wasmtime-fiber-20.0.2 → wasmtime-fiber-21.0.1}/src/windows.c +0 -0
  1615. /data/ext/cargo-vendor/{wasmtime-jit-debug-20.0.2 → wasmtime-jit-debug-21.0.1}/README.md +0 -0
  1616. /data/ext/cargo-vendor/{wasmtime-jit-debug-20.0.2 → wasmtime-jit-debug-21.0.1}/src/gdb_jit_int.rs +0 -0
  1617. /data/ext/cargo-vendor/{wasmtime-jit-debug-20.0.2 → wasmtime-jit-debug-21.0.1}/src/lib.rs +0 -0
  1618. /data/ext/cargo-vendor/{wasmtime-jit-debug-20.0.2 → wasmtime-jit-debug-21.0.1}/src/perf_jitdump.rs +0 -0
  1619. /data/ext/cargo-vendor/{wasmtime-fiber-20.0.2 → wasmtime-types-21.0.1}/LICENSE +0 -0
  1620. /data/ext/cargo-vendor/{wasmtime-versioned-export-macros-20.0.2 → wasmtime-versioned-export-macros-21.0.1}/src/lib.rs +0 -0
  1621. /data/ext/cargo-vendor/{wasmtime-runtime-20.0.2 → wasmtime-wasi-21.0.1}/LICENSE +0 -0
  1622. /data/ext/cargo-vendor/{wasmtime-wasi-20.0.2 → wasmtime-wasi-21.0.1}/README.md +0 -0
  1623. /data/ext/cargo-vendor/{wasmtime-wasi-20.0.2 → wasmtime-wasi-21.0.1}/src/clocks/host.rs +0 -0
  1624. /data/ext/cargo-vendor/{wasmtime-wasi-20.0.2 → wasmtime-wasi-21.0.1}/src/clocks.rs +0 -0
  1625. /data/ext/cargo-vendor/{wasmtime-wasi-20.0.2 → wasmtime-wasi-21.0.1}/src/error.rs +0 -0
  1626. /data/ext/cargo-vendor/{wasmtime-wasi-20.0.2 → wasmtime-wasi-21.0.1}/src/host/clocks.rs +0 -0
  1627. /data/ext/cargo-vendor/{wasmtime-wasi-20.0.2 → wasmtime-wasi-21.0.1}/src/host/env.rs +0 -0
  1628. /data/ext/cargo-vendor/{wasmtime-wasi-20.0.2 → wasmtime-wasi-21.0.1}/src/host/exit.rs +0 -0
  1629. /data/ext/cargo-vendor/{wasmtime-wasi-20.0.2 → wasmtime-wasi-21.0.1}/src/host/filesystem/sync.rs +0 -0
  1630. /data/ext/cargo-vendor/{wasmtime-wasi-20.0.2 → wasmtime-wasi-21.0.1}/src/host/filesystem.rs +0 -0
  1631. /data/ext/cargo-vendor/{wasmtime-wasi-20.0.2 → wasmtime-wasi-21.0.1}/src/host/instance_network.rs +0 -0
  1632. /data/ext/cargo-vendor/{wasmtime-wasi-20.0.2 → wasmtime-wasi-21.0.1}/src/host/io.rs +0 -0
  1633. /data/ext/cargo-vendor/{wasmtime-wasi-20.0.2 → wasmtime-wasi-21.0.1}/src/host/mod.rs +0 -0
  1634. /data/ext/cargo-vendor/{wasmtime-wasi-20.0.2 → wasmtime-wasi-21.0.1}/src/host/network.rs +0 -0
  1635. /data/ext/cargo-vendor/{wasmtime-wasi-20.0.2 → wasmtime-wasi-21.0.1}/src/host/random.rs +0 -0
  1636. /data/ext/cargo-vendor/{wasmtime-wasi-20.0.2 → wasmtime-wasi-21.0.1}/src/host/tcp.rs +0 -0
  1637. /data/ext/cargo-vendor/{wasmtime-wasi-20.0.2 → wasmtime-wasi-21.0.1}/src/host/tcp_create_socket.rs +0 -0
  1638. /data/ext/cargo-vendor/{wasmtime-wasi-20.0.2 → wasmtime-wasi-21.0.1}/src/host/udp.rs +0 -0
  1639. /data/ext/cargo-vendor/{wasmtime-wasi-20.0.2 → wasmtime-wasi-21.0.1}/src/host/udp_create_socket.rs +0 -0
  1640. /data/ext/cargo-vendor/{wasmtime-wasi-20.0.2 → wasmtime-wasi-21.0.1}/src/ip_name_lookup.rs +0 -0
  1641. /data/ext/cargo-vendor/{wasmtime-wasi-20.0.2 → wasmtime-wasi-21.0.1}/src/network.rs +0 -0
  1642. /data/ext/cargo-vendor/{wasmtime-wasi-20.0.2 → wasmtime-wasi-21.0.1}/src/pipe.rs +0 -0
  1643. /data/ext/cargo-vendor/{wasmtime-wasi-20.0.2 → wasmtime-wasi-21.0.1}/src/poll.rs +0 -0
  1644. /data/ext/cargo-vendor/{wasmtime-wasi-20.0.2 → wasmtime-wasi-21.0.1}/src/random.rs +0 -0
  1645. /data/ext/cargo-vendor/{wasmtime-wasi-20.0.2 → wasmtime-wasi-21.0.1}/src/runtime.rs +0 -0
  1646. /data/ext/cargo-vendor/{wasmtime-wasi-20.0.2 → wasmtime-wasi-21.0.1}/src/stdio/worker_thread_stdin.rs +0 -0
  1647. /data/ext/cargo-vendor/{wasmtime-wasi-20.0.2 → wasmtime-wasi-21.0.1}/src/stdio.rs +0 -0
  1648. /data/ext/cargo-vendor/{wasmtime-wasi-20.0.2 → wasmtime-wasi-21.0.1}/src/stream.rs +0 -0
  1649. /data/ext/cargo-vendor/{wasmtime-wasi-20.0.2 → wasmtime-wasi-21.0.1}/src/tcp.rs +0 -0
  1650. /data/ext/cargo-vendor/{wasmtime-wasi-20.0.2 → wasmtime-wasi-21.0.1}/src/udp.rs +0 -0
  1651. /data/ext/cargo-vendor/{wasmtime-wasi-20.0.2 → wasmtime-wasi-21.0.1}/src/write_stream.rs +0 -0
  1652. /data/ext/cargo-vendor/{wasmtime-wasi-20.0.2 → wasmtime-wasi-21.0.1}/tests/process_stdin.rs +0 -0
  1653. /data/ext/cargo-vendor/{wasmtime-wasi-20.0.2 → wasmtime-wasi-21.0.1}/wit/command-extended.wit +0 -0
  1654. /data/ext/cargo-vendor/{wasmtime-wasi-20.0.2 → wasmtime-wasi-21.0.1}/wit/deps/cli/command.wit +0 -0
  1655. /data/ext/cargo-vendor/{wasmtime-wasi-20.0.2 → wasmtime-wasi-21.0.1}/wit/deps/cli/environment.wit +0 -0
  1656. /data/ext/cargo-vendor/{wasmtime-wasi-20.0.2 → wasmtime-wasi-21.0.1}/wit/deps/cli/exit.wit +0 -0
  1657. /data/ext/cargo-vendor/{wasmtime-wasi-20.0.2 → wasmtime-wasi-21.0.1}/wit/deps/cli/imports.wit +0 -0
  1658. /data/ext/cargo-vendor/{wasmtime-wasi-20.0.2 → wasmtime-wasi-21.0.1}/wit/deps/cli/run.wit +0 -0
  1659. /data/ext/cargo-vendor/{wasmtime-wasi-20.0.2 → wasmtime-wasi-21.0.1}/wit/deps/cli/stdio.wit +0 -0
  1660. /data/ext/cargo-vendor/{wasmtime-wasi-20.0.2 → wasmtime-wasi-21.0.1}/wit/deps/cli/terminal.wit +0 -0
  1661. /data/ext/cargo-vendor/{wasmtime-wasi-20.0.2 → wasmtime-wasi-21.0.1}/wit/deps/clocks/monotonic-clock.wit +0 -0
  1662. /data/ext/cargo-vendor/{wasmtime-wasi-20.0.2 → wasmtime-wasi-21.0.1}/wit/deps/clocks/wall-clock.wit +0 -0
  1663. /data/ext/cargo-vendor/{wasmtime-wasi-20.0.2 → wasmtime-wasi-21.0.1}/wit/deps/clocks/world.wit +0 -0
  1664. /data/ext/cargo-vendor/{wasmtime-wasi-20.0.2 → wasmtime-wasi-21.0.1}/wit/deps/filesystem/preopens.wit +0 -0
  1665. /data/ext/cargo-vendor/{wasmtime-wasi-20.0.2 → wasmtime-wasi-21.0.1}/wit/deps/filesystem/types.wit +0 -0
  1666. /data/ext/cargo-vendor/{wasmtime-wasi-20.0.2 → wasmtime-wasi-21.0.1}/wit/deps/filesystem/world.wit +0 -0
  1667. /data/ext/cargo-vendor/{wasmtime-wasi-20.0.2 → wasmtime-wasi-21.0.1}/wit/deps/http/handler.wit +0 -0
  1668. /data/ext/cargo-vendor/{wasmtime-wasi-20.0.2 → wasmtime-wasi-21.0.1}/wit/deps/http/proxy.wit +0 -0
  1669. /data/ext/cargo-vendor/{wasmtime-wasi-20.0.2 → wasmtime-wasi-21.0.1}/wit/deps/http/types.wit +0 -0
  1670. /data/ext/cargo-vendor/{wasmtime-wasi-20.0.2 → wasmtime-wasi-21.0.1}/wit/deps/io/error.wit +0 -0
  1671. /data/ext/cargo-vendor/{wasmtime-wasi-20.0.2 → wasmtime-wasi-21.0.1}/wit/deps/io/poll.wit +0 -0
  1672. /data/ext/cargo-vendor/{wasmtime-wasi-20.0.2 → wasmtime-wasi-21.0.1}/wit/deps/io/streams.wit +0 -0
  1673. /data/ext/cargo-vendor/{wasmtime-wasi-20.0.2 → wasmtime-wasi-21.0.1}/wit/deps/io/world.wit +0 -0
  1674. /data/ext/cargo-vendor/{wasmtime-wasi-20.0.2 → wasmtime-wasi-21.0.1}/wit/deps/random/insecure-seed.wit +0 -0
  1675. /data/ext/cargo-vendor/{wasmtime-wasi-20.0.2 → wasmtime-wasi-21.0.1}/wit/deps/random/insecure.wit +0 -0
  1676. /data/ext/cargo-vendor/{wasmtime-wasi-20.0.2 → wasmtime-wasi-21.0.1}/wit/deps/random/random.wit +0 -0
  1677. /data/ext/cargo-vendor/{wasmtime-wasi-20.0.2 → wasmtime-wasi-21.0.1}/wit/deps/random/world.wit +0 -0
  1678. /data/ext/cargo-vendor/{wasmtime-wasi-20.0.2 → wasmtime-wasi-21.0.1}/wit/deps/sockets/instance-network.wit +0 -0
  1679. /data/ext/cargo-vendor/{wasmtime-wasi-20.0.2 → wasmtime-wasi-21.0.1}/wit/deps/sockets/ip-name-lookup.wit +0 -0
  1680. /data/ext/cargo-vendor/{wasmtime-wasi-20.0.2 → wasmtime-wasi-21.0.1}/wit/deps/sockets/network.wit +0 -0
  1681. /data/ext/cargo-vendor/{wasmtime-wasi-20.0.2 → wasmtime-wasi-21.0.1}/wit/deps/sockets/tcp-create-socket.wit +0 -0
  1682. /data/ext/cargo-vendor/{wasmtime-wasi-20.0.2 → wasmtime-wasi-21.0.1}/wit/deps/sockets/tcp.wit +0 -0
  1683. /data/ext/cargo-vendor/{wasmtime-wasi-20.0.2 → wasmtime-wasi-21.0.1}/wit/deps/sockets/udp-create-socket.wit +0 -0
  1684. /data/ext/cargo-vendor/{wasmtime-wasi-20.0.2 → wasmtime-wasi-21.0.1}/wit/deps/sockets/udp.wit +0 -0
  1685. /data/ext/cargo-vendor/{wasmtime-wasi-20.0.2 → wasmtime-wasi-21.0.1}/wit/deps/sockets/world.wit +0 -0
  1686. /data/ext/cargo-vendor/{wasmtime-wasi-20.0.2 → wasmtime-wasi-21.0.1}/wit/test.wit +0 -0
  1687. /data/ext/cargo-vendor/{wasmtime-wasi-20.0.2 → wasmtime-wasi-21.0.1}/witx/preview0/typenames.witx +0 -0
  1688. /data/ext/cargo-vendor/{wasmtime-wasi-20.0.2 → wasmtime-wasi-21.0.1}/witx/preview0/wasi_unstable.witx +0 -0
  1689. /data/ext/cargo-vendor/{wasmtime-wasi-20.0.2 → wasmtime-wasi-21.0.1}/witx/preview1/typenames.witx +0 -0
  1690. /data/ext/cargo-vendor/{wasmtime-wasi-20.0.2 → wasmtime-wasi-21.0.1}/witx/preview1/wasi_snapshot_preview1.witx +0 -0
  1691. /data/ext/cargo-vendor/{wasmtime-winch-20.0.2 → wasmtime-winch-21.0.1}/LICENSE +0 -0
  1692. /data/ext/cargo-vendor/{wasmtime-winch-20.0.2 → wasmtime-winch-21.0.1}/src/builder.rs +0 -0
  1693. /data/ext/cargo-vendor/{wasmtime-winch-20.0.2 → wasmtime-winch-21.0.1}/src/lib.rs +0 -0
  1694. /data/ext/cargo-vendor/{wasmtime-wit-bindgen-20.0.2 → wasmtime-wit-bindgen-21.0.1}/src/source.rs +0 -0
  1695. /data/ext/cargo-vendor/{wasmtime-wit-bindgen-20.0.2 → wasmtime-wit-bindgen-21.0.1}/src/types.rs +0 -0
  1696. /data/ext/cargo-vendor/{wasmtime-types-20.0.2 → wiggle-21.0.1}/LICENSE +0 -0
  1697. /data/ext/cargo-vendor/{wiggle-20.0.2 → wiggle-21.0.1}/README.md +0 -0
  1698. /data/ext/cargo-vendor/{wiggle-20.0.2 → wiggle-21.0.1}/src/borrow.rs +0 -0
  1699. /data/ext/cargo-vendor/{wiggle-20.0.2 → wiggle-21.0.1}/src/error.rs +0 -0
  1700. /data/ext/cargo-vendor/{wiggle-20.0.2 → wiggle-21.0.1}/src/guest_type.rs +0 -0
  1701. /data/ext/cargo-vendor/{wiggle-20.0.2 → wiggle-21.0.1}/src/lib.rs +0 -0
  1702. /data/ext/cargo-vendor/{wiggle-20.0.2 → wiggle-21.0.1}/src/region.rs +0 -0
  1703. /data/ext/cargo-vendor/{wiggle-20.0.2 → wiggle-21.0.1}/src/wasmtime.rs +0 -0
  1704. /data/ext/cargo-vendor/{wasmtime-wasi-20.0.2 → wiggle-generate-21.0.1}/LICENSE +0 -0
  1705. /data/ext/cargo-vendor/{wiggle-generate-20.0.2 → wiggle-generate-21.0.1}/README.md +0 -0
  1706. /data/ext/cargo-vendor/{wiggle-generate-20.0.2 → wiggle-generate-21.0.1}/src/codegen_settings.rs +0 -0
  1707. /data/ext/cargo-vendor/{wiggle-generate-20.0.2 → wiggle-generate-21.0.1}/src/config.rs +0 -0
  1708. /data/ext/cargo-vendor/{wiggle-generate-20.0.2 → wiggle-generate-21.0.1}/src/funcs.rs +0 -0
  1709. /data/ext/cargo-vendor/{wiggle-generate-20.0.2 → wiggle-generate-21.0.1}/src/lib.rs +0 -0
  1710. /data/ext/cargo-vendor/{wiggle-generate-20.0.2 → wiggle-generate-21.0.1}/src/lifetimes.rs +0 -0
  1711. /data/ext/cargo-vendor/{wiggle-generate-20.0.2 → wiggle-generate-21.0.1}/src/module_trait.rs +0 -0
  1712. /data/ext/cargo-vendor/{wiggle-generate-20.0.2 → wiggle-generate-21.0.1}/src/names.rs +0 -0
  1713. /data/ext/cargo-vendor/{wiggle-generate-20.0.2 → wiggle-generate-21.0.1}/src/types/error.rs +0 -0
  1714. /data/ext/cargo-vendor/{wiggle-generate-20.0.2 → wiggle-generate-21.0.1}/src/types/flags.rs +0 -0
  1715. /data/ext/cargo-vendor/{wiggle-generate-20.0.2 → wiggle-generate-21.0.1}/src/types/handle.rs +0 -0
  1716. /data/ext/cargo-vendor/{wiggle-generate-20.0.2 → wiggle-generate-21.0.1}/src/types/mod.rs +0 -0
  1717. /data/ext/cargo-vendor/{wiggle-generate-20.0.2 → wiggle-generate-21.0.1}/src/types/record.rs +0 -0
  1718. /data/ext/cargo-vendor/{wiggle-generate-20.0.2 → wiggle-generate-21.0.1}/src/types/variant.rs +0 -0
  1719. /data/ext/cargo-vendor/{wiggle-generate-20.0.2 → wiggle-generate-21.0.1}/src/wasmtime.rs +0 -0
  1720. /data/ext/cargo-vendor/{wiggle-20.0.2 → wiggle-macro-21.0.1}/LICENSE +0 -0
  1721. /data/ext/cargo-vendor/{wiggle-macro-20.0.2 → wiggle-macro-21.0.1}/src/lib.rs +0 -0
  1722. /data/ext/cargo-vendor/{winch-codegen-0.18.2 → winch-codegen-0.19.1}/LICENSE +0 -0
  1723. /data/ext/cargo-vendor/{winch-codegen-0.18.2 → winch-codegen-0.19.1}/build.rs +0 -0
  1724. /data/ext/cargo-vendor/{winch-codegen-0.18.2 → winch-codegen-0.19.1}/src/abi/local.rs +0 -0
  1725. /data/ext/cargo-vendor/{winch-codegen-0.18.2 → winch-codegen-0.19.1}/src/abi/mod.rs +0 -0
  1726. /data/ext/cargo-vendor/{winch-codegen-0.18.2 → winch-codegen-0.19.1}/src/codegen/bounds.rs +0 -0
  1727. /data/ext/cargo-vendor/{winch-codegen-0.18.2 → winch-codegen-0.19.1}/src/codegen/builtin.rs +0 -0
  1728. /data/ext/cargo-vendor/{winch-codegen-0.18.2 → winch-codegen-0.19.1}/src/codegen/call.rs +0 -0
  1729. /data/ext/cargo-vendor/{winch-codegen-0.18.2 → winch-codegen-0.19.1}/src/codegen/control.rs +0 -0
  1730. /data/ext/cargo-vendor/{winch-codegen-0.18.2 → winch-codegen-0.19.1}/src/frame/mod.rs +0 -0
  1731. /data/ext/cargo-vendor/{winch-codegen-0.18.2 → winch-codegen-0.19.1}/src/isa/mod.rs +0 -0
  1732. /data/ext/cargo-vendor/{winch-codegen-0.18.2 → winch-codegen-0.19.1}/src/isa/x64/abi.rs +0 -0
  1733. /data/ext/cargo-vendor/{winch-codegen-0.18.2 → winch-codegen-0.19.1}/src/isa/x64/address.rs +0 -0
  1734. /data/ext/cargo-vendor/{winch-codegen-0.18.2 → winch-codegen-0.19.1}/src/isa/x64/mod.rs +0 -0
  1735. /data/ext/cargo-vendor/{winch-codegen-0.18.2 → winch-codegen-0.19.1}/src/isa/x64/regs.rs +0 -0
  1736. /data/ext/cargo-vendor/{winch-codegen-0.18.2 → winch-codegen-0.19.1}/src/lib.rs +0 -0
  1737. /data/ext/cargo-vendor/{winch-codegen-0.18.2 → winch-codegen-0.19.1}/src/stack.rs +0 -0
  1738. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/README.md +0 -0
  1739. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/src/abi.rs +0 -0
  1740. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/src/ast/lex.rs +0 -0
  1741. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/src/ast/toposort.rs +0 -0
  1742. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/src/ast.rs +0 -0
  1743. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/src/docs.rs +0 -0
  1744. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/src/serde_.rs +0 -0
  1745. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/src/sizealign.rs +0 -0
  1746. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/all.rs +0 -0
  1747. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/comments.wit +0 -0
  1748. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/comments.wit.json +0 -0
  1749. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/complex-include/deps/bar/root.wit +0 -0
  1750. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/complex-include/deps/baz/root.wit +0 -0
  1751. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/complex-include/root.wit +0 -0
  1752. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/complex-include.wit.json +0 -0
  1753. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/cross-package-resource/deps/foo/foo.wit +0 -0
  1754. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/cross-package-resource/foo.wit +0 -0
  1755. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/cross-package-resource.wit.json +0 -0
  1756. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/diamond1/deps/dep1/types.wit +0 -0
  1757. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/diamond1/deps/dep2/types.wit +0 -0
  1758. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/diamond1/join.wit +0 -0
  1759. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/diamond1.wit.json +0 -0
  1760. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/disambiguate-diamond/shared1.wit +0 -0
  1761. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/disambiguate-diamond/shared2.wit +0 -0
  1762. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/disambiguate-diamond/world.wit +0 -0
  1763. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/disambiguate-diamond.wit.json +0 -0
  1764. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/empty.wit +0 -0
  1765. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/empty.wit.json +0 -0
  1766. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/foreign-deps/deps/another-pkg/other-doc.wit +0 -0
  1767. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/foreign-deps/deps/corp/saas.wit +0 -0
  1768. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/foreign-deps/deps/different-pkg/the-doc.wit +0 -0
  1769. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/foreign-deps/deps/foreign-pkg/the-doc.wit +0 -0
  1770. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/foreign-deps/deps/some-pkg/some-doc.wit +0 -0
  1771. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/foreign-deps/deps/wasi/clocks.wit +0 -0
  1772. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/foreign-deps/deps/wasi/filesystem.wit +0 -0
  1773. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/foreign-deps/root.wit +0 -0
  1774. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/foreign-deps-union/deps/another-pkg/other-doc.wit +0 -0
  1775. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/foreign-deps-union/deps/corp/saas.wit +0 -0
  1776. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/foreign-deps-union/deps/different-pkg/the-doc.wit +0 -0
  1777. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/foreign-deps-union/deps/foreign-pkg/the-doc.wit +0 -0
  1778. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/foreign-deps-union/deps/some-pkg/some-doc.wit +0 -0
  1779. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/foreign-deps-union/deps/wasi/clocks.wit +0 -0
  1780. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/foreign-deps-union/deps/wasi/filesystem.wit +0 -0
  1781. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/foreign-deps-union/deps/wasi/wasi.wit +0 -0
  1782. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/foreign-deps-union/root.wit +0 -0
  1783. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/foreign-deps-union.wit.json +0 -0
  1784. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/foreign-deps.wit.json +0 -0
  1785. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/functions.wit +0 -0
  1786. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/functions.wit.json +0 -0
  1787. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/ignore-files-deps/deps/bar/types.wit +0 -0
  1788. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/ignore-files-deps/deps/ignore-me.txt +0 -0
  1789. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/ignore-files-deps/world.wit +0 -0
  1790. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/ignore-files-deps.wit.json +0 -0
  1791. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/import-export-overlap1.wit +0 -0
  1792. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/import-export-overlap1.wit.json +0 -0
  1793. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/import-export-overlap2.wit +0 -0
  1794. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/import-export-overlap2.wit.json +0 -0
  1795. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/include-reps.wit +0 -0
  1796. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/include-reps.wit.json +0 -0
  1797. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/kebab-name-include-with.wit +0 -0
  1798. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/kebab-name-include-with.wit.json +0 -0
  1799. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/kinds-of-deps/a.wit +0 -0
  1800. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/kinds-of-deps/deps/b/root.wit +0 -0
  1801. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/kinds-of-deps/deps/c.wit +0 -0
  1802. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/kinds-of-deps/deps/d.wat +0 -0
  1803. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/kinds-of-deps/deps/e.wasm +0 -0
  1804. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/kinds-of-deps.wit.json +0 -0
  1805. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/many-names/a.wit +0 -0
  1806. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/many-names/b.wit +0 -0
  1807. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/many-names.wit.json +0 -0
  1808. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/multi-file/bar.wit +0 -0
  1809. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/multi-file/cycle-a.wit +0 -0
  1810. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/multi-file/cycle-b.wit +0 -0
  1811. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/multi-file/foo.wit +0 -0
  1812. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/multi-file.wit.json +0 -0
  1813. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/name-both-resource-and-type/deps/dep/foo.wit +0 -0
  1814. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/name-both-resource-and-type/foo.wit +0 -0
  1815. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/name-both-resource-and-type.wit.json +0 -0
  1816. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/package-syntax1.wit +0 -0
  1817. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/package-syntax1.wit.json +0 -0
  1818. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/package-syntax3.wit +0 -0
  1819. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/package-syntax3.wit.json +0 -0
  1820. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/package-syntax4.wit +0 -0
  1821. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/package-syntax4.wit.json +0 -0
  1822. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/alias-no-type.wit +0 -0
  1823. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/alias-no-type.wit.result +0 -0
  1824. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/async.wit.result +0 -0
  1825. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/async1.wit.result +0 -0
  1826. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/bad-function.wit +0 -0
  1827. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/bad-function.wit.result +0 -0
  1828. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/bad-function2.wit +0 -0
  1829. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/bad-function2.wit.result +0 -0
  1830. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/bad-include1.wit +0 -0
  1831. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/bad-include1.wit.result +0 -0
  1832. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/bad-include2.wit +0 -0
  1833. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/bad-include2.wit.result +0 -0
  1834. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/bad-include3.wit +0 -0
  1835. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/bad-include3.wit.result +0 -0
  1836. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/bad-list.wit +0 -0
  1837. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/bad-list.wit.result +0 -0
  1838. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/bad-pkg1/root.wit +0 -0
  1839. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/bad-pkg1.wit.result +0 -0
  1840. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/bad-pkg2/deps/bar/empty.wit +0 -0
  1841. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/bad-pkg2/root.wit +0 -0
  1842. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/bad-pkg2.wit.result +0 -0
  1843. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/bad-pkg3/deps/bar/baz.wit +0 -0
  1844. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/bad-pkg3/root.wit +0 -0
  1845. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/bad-pkg3.wit.result +0 -0
  1846. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/bad-pkg4/deps/bar/baz.wit +0 -0
  1847. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/bad-pkg4/root.wit +0 -0
  1848. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/bad-pkg4.wit.result +0 -0
  1849. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/bad-pkg5/deps/bar/baz.wit +0 -0
  1850. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/bad-pkg5/root.wit +0 -0
  1851. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/bad-pkg5.wit.result +0 -0
  1852. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/bad-pkg6/deps/bar/baz.wit +0 -0
  1853. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/bad-pkg6/root.wit +0 -0
  1854. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/bad-pkg6.wit.result +0 -0
  1855. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/bad-resource1.wit +0 -0
  1856. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/bad-resource1.wit.result +0 -0
  1857. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/bad-resource10.wit +0 -0
  1858. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/bad-resource10.wit.result +0 -0
  1859. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/bad-resource11.wit +0 -0
  1860. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/bad-resource11.wit.result +0 -0
  1861. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/bad-resource12.wit +0 -0
  1862. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/bad-resource12.wit.result +0 -0
  1863. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/bad-resource13.wit +0 -0
  1864. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/bad-resource13.wit.result +0 -0
  1865. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/bad-resource14.wit +0 -0
  1866. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/bad-resource14.wit.result +0 -0
  1867. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/bad-resource15/deps/foo/foo.wit +0 -0
  1868. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/bad-resource15/foo.wit +0 -0
  1869. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/bad-resource15.wit.result +0 -0
  1870. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/bad-resource2.wit +0 -0
  1871. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/bad-resource2.wit.result +0 -0
  1872. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/bad-resource3.wit +0 -0
  1873. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/bad-resource3.wit.result +0 -0
  1874. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/bad-resource4.wit +0 -0
  1875. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/bad-resource4.wit.result +0 -0
  1876. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/bad-resource5.wit +0 -0
  1877. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/bad-resource5.wit.result +0 -0
  1878. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/bad-resource6.wit +0 -0
  1879. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/bad-resource6.wit.result +0 -0
  1880. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/bad-resource7.wit +0 -0
  1881. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/bad-resource7.wit.result +0 -0
  1882. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/bad-resource8.wit +0 -0
  1883. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/bad-resource8.wit.result +0 -0
  1884. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/bad-resource9.wit +0 -0
  1885. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/bad-resource9.wit.result +0 -0
  1886. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/bad-world-type1.wit +0 -0
  1887. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/bad-world-type1.wit.result +0 -0
  1888. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/conflicting-package/a.wit +0 -0
  1889. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/conflicting-package/b.wit +0 -0
  1890. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/conflicting-package.wit.result +0 -0
  1891. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/cycle.wit +0 -0
  1892. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/cycle.wit.result +0 -0
  1893. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/cycle2.wit +0 -0
  1894. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/cycle2.wit.result +0 -0
  1895. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/cycle3.wit +0 -0
  1896. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/cycle3.wit.result +0 -0
  1897. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/cycle4.wit +0 -0
  1898. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/cycle4.wit.result +0 -0
  1899. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/cycle5.wit +0 -0
  1900. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/cycle5.wit.result +0 -0
  1901. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/dangling-type.wit +0 -0
  1902. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/dangling-type.wit.result +0 -0
  1903. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/duplicate-function-params.wit +0 -0
  1904. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/duplicate-function-params.wit.result +0 -0
  1905. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/duplicate-functions.wit +0 -0
  1906. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/duplicate-functions.wit.result +0 -0
  1907. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/duplicate-interface.wit +0 -0
  1908. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/duplicate-interface.wit.result +0 -0
  1909. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/duplicate-interface2/foo.wit +0 -0
  1910. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/duplicate-interface2/foo2.wit +0 -0
  1911. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/duplicate-interface2.wit.result +0 -0
  1912. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/duplicate-type.wit +0 -0
  1913. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/duplicate-type.wit.result +0 -0
  1914. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/empty-enum.wit +0 -0
  1915. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/empty-enum.wit.result +0 -0
  1916. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/empty-variant1.wit +0 -0
  1917. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/empty-variant1.wit.result +0 -0
  1918. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/export-twice.wit +0 -0
  1919. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/export-twice.wit.result +0 -0
  1920. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/import-and-export1.wit +0 -0
  1921. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/import-and-export1.wit.result +0 -0
  1922. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/import-and-export2.wit +0 -0
  1923. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/import-and-export2.wit.result +0 -0
  1924. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/import-and-export3.wit +0 -0
  1925. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/import-and-export3.wit.result +0 -0
  1926. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/import-and-export4.wit +0 -0
  1927. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/import-and-export4.wit.result +0 -0
  1928. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/import-and-export5.wit +0 -0
  1929. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/import-and-export5.wit.result +0 -0
  1930. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/import-twice.wit +0 -0
  1931. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/import-twice.wit.result +0 -0
  1932. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/include-cycle.wit +0 -0
  1933. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/include-cycle.wit.result +0 -0
  1934. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/include-foreign/deps/bar/empty.wit +0 -0
  1935. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/include-foreign/root.wit +0 -0
  1936. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/include-foreign.wit.result +0 -0
  1937. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/include-with-id.wit +0 -0
  1938. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/include-with-id.wit.result +0 -0
  1939. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/include-with-on-id.wit +0 -0
  1940. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/include-with-on-id.wit.result +0 -0
  1941. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/invalid-toplevel.wit +0 -0
  1942. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/invalid-toplevel.wit.result +0 -0
  1943. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/invalid-type-reference.wit +0 -0
  1944. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/invalid-type-reference.wit.result +0 -0
  1945. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/invalid-type-reference2.wit +0 -0
  1946. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/invalid-type-reference2.wit.result +0 -0
  1947. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/kebab-name-include-not-found.wit +0 -0
  1948. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/kebab-name-include-not-found.wit.result +0 -0
  1949. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/kebab-name-include.wit +0 -0
  1950. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/kebab-name-include.wit.result +0 -0
  1951. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/keyword.wit +0 -0
  1952. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/keyword.wit.result +0 -0
  1953. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/missing-package.wit +0 -0
  1954. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/missing-package.wit.result +0 -0
  1955. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/multiple-package-docs/a.wit +0 -0
  1956. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/multiple-package-docs/b.wit +0 -0
  1957. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/multiple-package-docs.wit.result +0 -0
  1958. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/no-access-to-sibling-use/bar.wit +0 -0
  1959. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/no-access-to-sibling-use/foo.wit +0 -0
  1960. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/no-access-to-sibling-use.wit.result +0 -0
  1961. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/non-existance-world-include/deps/bar/baz.wit +0 -0
  1962. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/non-existance-world-include/root.wit +0 -0
  1963. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/non-existance-world-include.wit.result +0 -0
  1964. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/pkg-cycle/deps/a1/root.wit +0 -0
  1965. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/pkg-cycle/root.wit +0 -0
  1966. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/pkg-cycle.wit.result +0 -0
  1967. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/pkg-cycle2/deps/a1/root.wit +0 -0
  1968. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/pkg-cycle2/deps/a2/root.wit +0 -0
  1969. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/pkg-cycle2/root.wit +0 -0
  1970. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/pkg-cycle2.wit.result +0 -0
  1971. /data/ext/cargo-vendor/{wit-parser-0.202.0/tests/ui → wit-parser-0.207.0/tests/ui/parse-fail}/resources-multiple-returns-borrow.wit +0 -0
  1972. /data/ext/cargo-vendor/{wit-parser-0.202.0/tests/ui → wit-parser-0.207.0/tests/ui/parse-fail}/resources-return-borrow.wit +0 -0
  1973. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/type-and-resource-same-name/deps/dep/foo.wit +0 -0
  1974. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/type-and-resource-same-name/foo.wit +0 -0
  1975. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/type-and-resource-same-name.wit.result +0 -0
  1976. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/undefined-typed.wit +0 -0
  1977. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/undefined-typed.wit.result +0 -0
  1978. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/unknown-interface.wit +0 -0
  1979. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/unknown-interface.wit.result +0 -0
  1980. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/unresolved-interface1.wit +0 -0
  1981. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/unresolved-interface1.wit.result +0 -0
  1982. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/unresolved-interface2.wit +0 -0
  1983. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/unresolved-interface2.wit.result +0 -0
  1984. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/unresolved-interface3.wit +0 -0
  1985. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/unresolved-interface3.wit.result +0 -0
  1986. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/unresolved-interface4.wit +0 -0
  1987. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/unresolved-interface4.wit.result +0 -0
  1988. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/unresolved-use1.wit +0 -0
  1989. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/unresolved-use1.wit.result +0 -0
  1990. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/unresolved-use10/bar.wit +0 -0
  1991. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/unresolved-use10/foo.wit +0 -0
  1992. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/unresolved-use10.wit.result +0 -0
  1993. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/unresolved-use2.wit +0 -0
  1994. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/unresolved-use2.wit.result +0 -0
  1995. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/unresolved-use3.wit +0 -0
  1996. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/unresolved-use3.wit.result +0 -0
  1997. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/unresolved-use7.wit +0 -0
  1998. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/unresolved-use7.wit.result +0 -0
  1999. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/unresolved-use8.wit +0 -0
  2000. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/unresolved-use8.wit.result +0 -0
  2001. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/unresolved-use9.wit +0 -0
  2002. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/unresolved-use9.wit.result +0 -0
  2003. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/unterminated-string.wit.result +0 -0
  2004. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/use-and-include-world/deps/bar/baz.wit +0 -0
  2005. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/use-and-include-world/root.wit +0 -0
  2006. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/use-and-include-world.wit.result +0 -0
  2007. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/use-conflict.wit +0 -0
  2008. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/use-conflict.wit.result +0 -0
  2009. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/use-conflict2.wit +0 -0
  2010. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/use-conflict2.wit.result +0 -0
  2011. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/use-conflict3.wit +0 -0
  2012. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/use-conflict3.wit.result +0 -0
  2013. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/use-cycle1.wit +0 -0
  2014. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/use-cycle1.wit.result +0 -0
  2015. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/use-cycle4.wit +0 -0
  2016. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/use-cycle4.wit.result +0 -0
  2017. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/use-shadow1.wit +0 -0
  2018. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/use-shadow1.wit.result +0 -0
  2019. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/use-world/deps/bar/baz.wit +0 -0
  2020. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/use-world/root.wit +0 -0
  2021. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/use-world.wit.result +0 -0
  2022. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/world-interface-clash.wit +0 -0
  2023. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/world-interface-clash.wit.result +0 -0
  2024. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/world-same-fields2.wit +0 -0
  2025. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/world-same-fields2.wit.result +0 -0
  2026. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/world-same-fields3.wit +0 -0
  2027. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/world-same-fields3.wit.result +0 -0
  2028. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/world-top-level-func.wit +0 -0
  2029. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/world-top-level-func.wit.result +0 -0
  2030. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/world-top-level-func2.wit +0 -0
  2031. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/world-top-level-func2.wit.result +0 -0
  2032. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/random.wit +0 -0
  2033. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/random.wit.json +0 -0
  2034. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/resources-empty.wit +0 -0
  2035. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/resources-empty.wit.json +0 -0
  2036. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/resources-multiple-returns-own.wit +0 -0
  2037. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/resources-multiple-returns-own.wit.json +0 -0
  2038. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/resources-multiple.wit +0 -0
  2039. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/resources-multiple.wit.json +0 -0
  2040. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/resources-return-own.wit +0 -0
  2041. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/resources-return-own.wit.json +0 -0
  2042. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/resources.wit +0 -0
  2043. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/resources.wit.json +0 -0
  2044. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/resources1.wit +0 -0
  2045. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/resources1.wit.json +0 -0
  2046. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/same-name-import-export.wit +0 -0
  2047. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/same-name-import-export.wit.json +0 -0
  2048. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/shared-types.wit +0 -0
  2049. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/shared-types.wit.json +0 -0
  2050. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/simple-wasm-text.wat +0 -0
  2051. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/simple-wasm-text.wit.json +0 -0
  2052. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/stress-export-elaborate.wit +0 -0
  2053. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/stress-export-elaborate.wit.json +0 -0
  2054. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/type-then-eof.wit +0 -0
  2055. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/type-then-eof.wit.json +0 -0
  2056. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/types.wit +0 -0
  2057. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/types.wit.json +0 -0
  2058. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/union-fuzz-1.wit +0 -0
  2059. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/union-fuzz-1.wit.json +0 -0
  2060. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/union-fuzz-2.wit +0 -0
  2061. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/union-fuzz-2.wit.json +0 -0
  2062. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/use-chain.wit +0 -0
  2063. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/use-chain.wit.json +0 -0
  2064. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/use.wit +0 -0
  2065. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/use.wit.json +0 -0
  2066. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/versions/deps/a1/foo.wit +0 -0
  2067. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/versions/deps/a2/foo.wit +0 -0
  2068. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/versions/foo.wit +0 -0
  2069. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/versions.wit.json +0 -0
  2070. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/wasi.wit +0 -0
  2071. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/wasi.wit.json +0 -0
  2072. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/world-diamond.wit +0 -0
  2073. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/world-diamond.wit.json +0 -0
  2074. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/world-iface-no-collide.wit +0 -0
  2075. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/world-iface-no-collide.wit.json +0 -0
  2076. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/world-implicit-import1.wit +0 -0
  2077. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/world-implicit-import1.wit.json +0 -0
  2078. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/world-implicit-import2.wit +0 -0
  2079. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/world-implicit-import2.wit.json +0 -0
  2080. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/world-implicit-import3.wit +0 -0
  2081. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/world-implicit-import3.wit.json +0 -0
  2082. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/world-same-fields4.wit +0 -0
  2083. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/world-same-fields4.wit.json +0 -0
  2084. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/world-top-level-funcs.wit +0 -0
  2085. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/world-top-level-funcs.wit.json +0 -0
  2086. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/worlds-union-dedup.wit +0 -0
  2087. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/worlds-union-dedup.wit.json +0 -0
  2088. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/worlds-with-types.wit +0 -0
  2089. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/worlds-with-types.wit.json +0 -0
@@ -1,3932 +0,0 @@
1
- //! AArch64 ISA: binary code emission.
2
-
3
- use cranelift_control::ControlPlane;
4
- use regalloc2::Allocation;
5
-
6
- use crate::binemit::StackMap;
7
- use crate::ir::{self, types::*};
8
- use crate::isa::aarch64::inst::*;
9
- use crate::trace;
10
-
11
- /// Memory addressing mode finalization: convert "special" modes (e.g.,
12
- /// generic arbitrary stack offset) into real addressing modes, possibly by
13
- /// emitting some helper instructions that come immediately before the use
14
- /// of this amode.
15
- pub fn mem_finalize(
16
- sink: Option<&mut MachBuffer<Inst>>,
17
- mem: &AMode,
18
- state: &EmitState,
19
- ) -> (SmallVec<[Inst; 4]>, AMode) {
20
- match mem {
21
- &AMode::RegOffset { off, ty, .. }
22
- | &AMode::SPOffset { off, ty }
23
- | &AMode::FPOffset { off, ty }
24
- | &AMode::NominalSPOffset { off, ty } => {
25
- let basereg = match mem {
26
- &AMode::RegOffset { rn, .. } => rn,
27
- &AMode::SPOffset { .. } | &AMode::NominalSPOffset { .. } => stack_reg(),
28
- &AMode::FPOffset { .. } => fp_reg(),
29
- _ => unreachable!(),
30
- };
31
- let adj = match mem {
32
- &AMode::NominalSPOffset { .. } => {
33
- trace!(
34
- "mem_finalize: nominal SP offset {} + adj {} -> {}",
35
- off,
36
- state.virtual_sp_offset,
37
- off + state.virtual_sp_offset
38
- );
39
- state.virtual_sp_offset
40
- }
41
- _ => 0,
42
- };
43
- let off = off + adj;
44
-
45
- if let Some(simm9) = SImm9::maybe_from_i64(off) {
46
- let mem = AMode::Unscaled { rn: basereg, simm9 };
47
- (smallvec![], mem)
48
- } else if let Some(uimm12) = UImm12Scaled::maybe_from_i64(off, ty) {
49
- let mem = AMode::UnsignedOffset {
50
- rn: basereg,
51
- uimm12,
52
- };
53
- (smallvec![], mem)
54
- } else {
55
- let tmp = writable_spilltmp_reg();
56
- (
57
- Inst::load_constant(tmp, off as u64, &mut |_| tmp),
58
- AMode::RegExtended {
59
- rn: basereg,
60
- rm: tmp.to_reg(),
61
- extendop: ExtendOp::SXTX,
62
- },
63
- )
64
- }
65
- }
66
-
67
- AMode::Const { addr } => {
68
- let sink = match sink {
69
- Some(sink) => sink,
70
- None => return (smallvec![], mem.clone()),
71
- };
72
- let label = sink.get_label_for_constant(*addr);
73
- let label = MemLabel::Mach(label);
74
- (smallvec![], AMode::Label { label })
75
- }
76
-
77
- _ => (smallvec![], mem.clone()),
78
- }
79
- }
80
-
81
- //=============================================================================
82
- // Instructions and subcomponents: emission
83
-
84
- pub(crate) fn machreg_to_gpr(m: Reg) -> u32 {
85
- assert_eq!(m.class(), RegClass::Int);
86
- u32::try_from(m.to_real_reg().unwrap().hw_enc() & 31).unwrap()
87
- }
88
-
89
- pub(crate) fn machreg_to_vec(m: Reg) -> u32 {
90
- assert_eq!(m.class(), RegClass::Float);
91
- u32::try_from(m.to_real_reg().unwrap().hw_enc()).unwrap()
92
- }
93
-
94
- fn machreg_to_gpr_or_vec(m: Reg) -> u32 {
95
- u32::try_from(m.to_real_reg().unwrap().hw_enc() & 31).unwrap()
96
- }
97
-
98
- pub(crate) fn enc_arith_rrr(
99
- bits_31_21: u32,
100
- bits_15_10: u32,
101
- rd: Writable<Reg>,
102
- rn: Reg,
103
- rm: Reg,
104
- ) -> u32 {
105
- (bits_31_21 << 21)
106
- | (bits_15_10 << 10)
107
- | machreg_to_gpr(rd.to_reg())
108
- | (machreg_to_gpr(rn) << 5)
109
- | (machreg_to_gpr(rm) << 16)
110
- }
111
-
112
- fn enc_arith_rr_imm12(
113
- bits_31_24: u32,
114
- immshift: u32,
115
- imm12: u32,
116
- rn: Reg,
117
- rd: Writable<Reg>,
118
- ) -> u32 {
119
- (bits_31_24 << 24)
120
- | (immshift << 22)
121
- | (imm12 << 10)
122
- | (machreg_to_gpr(rn) << 5)
123
- | machreg_to_gpr(rd.to_reg())
124
- }
125
-
126
- fn enc_arith_rr_imml(bits_31_23: u32, imm_bits: u32, rn: Reg, rd: Writable<Reg>) -> u32 {
127
- (bits_31_23 << 23) | (imm_bits << 10) | (machreg_to_gpr(rn) << 5) | machreg_to_gpr(rd.to_reg())
128
- }
129
-
130
- fn enc_arith_rrrr(top11: u32, rm: Reg, bit15: u32, ra: Reg, rn: Reg, rd: Writable<Reg>) -> u32 {
131
- (top11 << 21)
132
- | (machreg_to_gpr(rm) << 16)
133
- | (bit15 << 15)
134
- | (machreg_to_gpr(ra) << 10)
135
- | (machreg_to_gpr(rn) << 5)
136
- | machreg_to_gpr(rd.to_reg())
137
- }
138
-
139
- fn enc_jump26(op_31_26: u32, off_26_0: u32) -> u32 {
140
- assert!(off_26_0 < (1 << 26));
141
- (op_31_26 << 26) | off_26_0
142
- }
143
-
144
- fn enc_cmpbr(op_31_24: u32, off_18_0: u32, reg: Reg) -> u32 {
145
- assert!(off_18_0 < (1 << 19));
146
- (op_31_24 << 24) | (off_18_0 << 5) | machreg_to_gpr(reg)
147
- }
148
-
149
- fn enc_cbr(op_31_24: u32, off_18_0: u32, op_4: u32, cond: u32) -> u32 {
150
- assert!(off_18_0 < (1 << 19));
151
- assert!(cond < (1 << 4));
152
- (op_31_24 << 24) | (off_18_0 << 5) | (op_4 << 4) | cond
153
- }
154
-
155
- fn enc_conditional_br(
156
- taken: BranchTarget,
157
- kind: CondBrKind,
158
- allocs: &mut AllocationConsumer<'_>,
159
- ) -> u32 {
160
- match kind {
161
- CondBrKind::Zero(reg) => {
162
- let reg = allocs.next(reg);
163
- enc_cmpbr(0b1_011010_0, taken.as_offset19_or_zero(), reg)
164
- }
165
- CondBrKind::NotZero(reg) => {
166
- let reg = allocs.next(reg);
167
- enc_cmpbr(0b1_011010_1, taken.as_offset19_or_zero(), reg)
168
- }
169
- CondBrKind::Cond(c) => enc_cbr(0b01010100, taken.as_offset19_or_zero(), 0b0, c.bits()),
170
- }
171
- }
172
-
173
- fn enc_test_bit_and_branch(
174
- kind: TestBitAndBranchKind,
175
- taken: BranchTarget,
176
- reg: Reg,
177
- bit: u8,
178
- ) -> u32 {
179
- assert!(bit < 64);
180
- let op_31 = u32::from(bit >> 5);
181
- let op_23_19 = u32::from(bit & 0b11111);
182
- let op_30_24 = 0b0110110
183
- | match kind {
184
- TestBitAndBranchKind::Z => 0,
185
- TestBitAndBranchKind::NZ => 1,
186
- };
187
- (op_31 << 31)
188
- | (op_30_24 << 24)
189
- | (op_23_19 << 19)
190
- | (taken.as_offset14_or_zero() << 5)
191
- | machreg_to_gpr(reg)
192
- }
193
-
194
- fn enc_move_wide(op: MoveWideOp, rd: Writable<Reg>, imm: MoveWideConst, size: OperandSize) -> u32 {
195
- assert!(imm.shift <= 0b11);
196
- let op = match op {
197
- MoveWideOp::MovN => 0b00,
198
- MoveWideOp::MovZ => 0b10,
199
- };
200
- 0x12800000
201
- | size.sf_bit() << 31
202
- | op << 29
203
- | u32::from(imm.shift) << 21
204
- | u32::from(imm.bits) << 5
205
- | machreg_to_gpr(rd.to_reg())
206
- }
207
-
208
- fn enc_movk(rd: Writable<Reg>, imm: MoveWideConst, size: OperandSize) -> u32 {
209
- assert!(imm.shift <= 0b11);
210
- 0x72800000
211
- | size.sf_bit() << 31
212
- | u32::from(imm.shift) << 21
213
- | u32::from(imm.bits) << 5
214
- | machreg_to_gpr(rd.to_reg())
215
- }
216
-
217
- fn enc_ldst_pair(op_31_22: u32, simm7: SImm7Scaled, rn: Reg, rt: Reg, rt2: Reg) -> u32 {
218
- (op_31_22 << 22)
219
- | (simm7.bits() << 15)
220
- | (machreg_to_gpr(rt2) << 10)
221
- | (machreg_to_gpr(rn) << 5)
222
- | machreg_to_gpr(rt)
223
- }
224
-
225
- fn enc_ldst_simm9(op_31_22: u32, simm9: SImm9, op_11_10: u32, rn: Reg, rd: Reg) -> u32 {
226
- (op_31_22 << 22)
227
- | (simm9.bits() << 12)
228
- | (op_11_10 << 10)
229
- | (machreg_to_gpr(rn) << 5)
230
- | machreg_to_gpr_or_vec(rd)
231
- }
232
-
233
- fn enc_ldst_uimm12(op_31_22: u32, uimm12: UImm12Scaled, rn: Reg, rd: Reg) -> u32 {
234
- (op_31_22 << 22)
235
- | (0b1 << 24)
236
- | (uimm12.bits() << 10)
237
- | (machreg_to_gpr(rn) << 5)
238
- | machreg_to_gpr_or_vec(rd)
239
- }
240
-
241
- fn enc_ldst_reg(
242
- op_31_22: u32,
243
- rn: Reg,
244
- rm: Reg,
245
- s_bit: bool,
246
- extendop: Option<ExtendOp>,
247
- rd: Reg,
248
- ) -> u32 {
249
- let s_bit = if s_bit { 1 } else { 0 };
250
- let extend_bits = match extendop {
251
- Some(ExtendOp::UXTW) => 0b010,
252
- Some(ExtendOp::SXTW) => 0b110,
253
- Some(ExtendOp::SXTX) => 0b111,
254
- None => 0b011, // LSL
255
- _ => panic!("bad extend mode for ld/st AMode"),
256
- };
257
- (op_31_22 << 22)
258
- | (1 << 21)
259
- | (machreg_to_gpr(rm) << 16)
260
- | (extend_bits << 13)
261
- | (s_bit << 12)
262
- | (0b10 << 10)
263
- | (machreg_to_gpr(rn) << 5)
264
- | machreg_to_gpr_or_vec(rd)
265
- }
266
-
267
- pub(crate) fn enc_ldst_imm19(op_31_24: u32, imm19: u32, rd: Reg) -> u32 {
268
- (op_31_24 << 24) | (imm19 << 5) | machreg_to_gpr_or_vec(rd)
269
- }
270
-
271
- fn enc_ldst_vec(q: u32, size: u32, rn: Reg, rt: Writable<Reg>) -> u32 {
272
- debug_assert_eq!(q & 0b1, q);
273
- debug_assert_eq!(size & 0b11, size);
274
- 0b0_0_0011010_10_00000_110_0_00_00000_00000
275
- | q << 30
276
- | size << 10
277
- | machreg_to_gpr(rn) << 5
278
- | machreg_to_vec(rt.to_reg())
279
- }
280
-
281
- fn enc_ldst_vec_pair(
282
- opc: u32,
283
- amode: u32,
284
- is_load: bool,
285
- simm7: SImm7Scaled,
286
- rn: Reg,
287
- rt: Reg,
288
- rt2: Reg,
289
- ) -> u32 {
290
- debug_assert_eq!(opc & 0b11, opc);
291
- debug_assert_eq!(amode & 0b11, amode);
292
-
293
- 0b00_10110_00_0_0000000_00000_00000_00000
294
- | opc << 30
295
- | amode << 23
296
- | (is_load as u32) << 22
297
- | simm7.bits() << 15
298
- | machreg_to_vec(rt2) << 10
299
- | machreg_to_gpr(rn) << 5
300
- | machreg_to_vec(rt)
301
- }
302
-
303
- fn enc_vec_rrr(top11: u32, rm: Reg, bit15_10: u32, rn: Reg, rd: Writable<Reg>) -> u32 {
304
- (top11 << 21)
305
- | (machreg_to_vec(rm) << 16)
306
- | (bit15_10 << 10)
307
- | (machreg_to_vec(rn) << 5)
308
- | machreg_to_vec(rd.to_reg())
309
- }
310
-
311
- fn enc_vec_rrr_long(
312
- q: u32,
313
- u: u32,
314
- size: u32,
315
- bit14: u32,
316
- rm: Reg,
317
- rn: Reg,
318
- rd: Writable<Reg>,
319
- ) -> u32 {
320
- debug_assert_eq!(q & 0b1, q);
321
- debug_assert_eq!(u & 0b1, u);
322
- debug_assert_eq!(size & 0b11, size);
323
- debug_assert_eq!(bit14 & 0b1, bit14);
324
-
325
- 0b0_0_0_01110_00_1_00000_100000_00000_00000
326
- | q << 30
327
- | u << 29
328
- | size << 22
329
- | bit14 << 14
330
- | (machreg_to_vec(rm) << 16)
331
- | (machreg_to_vec(rn) << 5)
332
- | machreg_to_vec(rd.to_reg())
333
- }
334
-
335
- fn enc_bit_rr(size: u32, opcode2: u32, opcode1: u32, rn: Reg, rd: Writable<Reg>) -> u32 {
336
- (0b01011010110 << 21)
337
- | size << 31
338
- | opcode2 << 16
339
- | opcode1 << 10
340
- | machreg_to_gpr(rn) << 5
341
- | machreg_to_gpr(rd.to_reg())
342
- }
343
-
344
- pub(crate) fn enc_br(rn: Reg) -> u32 {
345
- 0b1101011_0000_11111_000000_00000_00000 | (machreg_to_gpr(rn) << 5)
346
- }
347
-
348
- pub(crate) fn enc_adr_inst(opcode: u32, off: i32, rd: Writable<Reg>) -> u32 {
349
- let off = u32::try_from(off).unwrap();
350
- let immlo = off & 3;
351
- let immhi = (off >> 2) & ((1 << 19) - 1);
352
- opcode | (immlo << 29) | (immhi << 5) | machreg_to_gpr(rd.to_reg())
353
- }
354
-
355
- pub(crate) fn enc_adr(off: i32, rd: Writable<Reg>) -> u32 {
356
- let opcode = 0b00010000 << 24;
357
- enc_adr_inst(opcode, off, rd)
358
- }
359
-
360
- pub(crate) fn enc_adrp(off: i32, rd: Writable<Reg>) -> u32 {
361
- let opcode = 0b10010000 << 24;
362
- enc_adr_inst(opcode, off, rd)
363
- }
364
-
365
- fn enc_csel(rd: Writable<Reg>, rn: Reg, rm: Reg, cond: Cond, op: u32, o2: u32) -> u32 {
366
- debug_assert_eq!(op & 0b1, op);
367
- debug_assert_eq!(o2 & 0b1, o2);
368
- 0b100_11010100_00000_0000_00_00000_00000
369
- | (op << 30)
370
- | (machreg_to_gpr(rm) << 16)
371
- | (cond.bits() << 12)
372
- | (o2 << 10)
373
- | (machreg_to_gpr(rn) << 5)
374
- | machreg_to_gpr(rd.to_reg())
375
- }
376
-
377
- fn enc_fcsel(rd: Writable<Reg>, rn: Reg, rm: Reg, cond: Cond, size: ScalarSize) -> u32 {
378
- 0b000_11110_00_1_00000_0000_11_00000_00000
379
- | (size.ftype() << 22)
380
- | (machreg_to_vec(rm) << 16)
381
- | (machreg_to_vec(rn) << 5)
382
- | machreg_to_vec(rd.to_reg())
383
- | (cond.bits() << 12)
384
- }
385
-
386
- fn enc_ccmp(size: OperandSize, rn: Reg, rm: Reg, nzcv: NZCV, cond: Cond) -> u32 {
387
- 0b0_1_1_11010010_00000_0000_00_00000_0_0000
388
- | size.sf_bit() << 31
389
- | machreg_to_gpr(rm) << 16
390
- | cond.bits() << 12
391
- | machreg_to_gpr(rn) << 5
392
- | nzcv.bits()
393
- }
394
-
395
- fn enc_ccmp_imm(size: OperandSize, rn: Reg, imm: UImm5, nzcv: NZCV, cond: Cond) -> u32 {
396
- 0b0_1_1_11010010_00000_0000_10_00000_0_0000
397
- | size.sf_bit() << 31
398
- | imm.bits() << 16
399
- | cond.bits() << 12
400
- | machreg_to_gpr(rn) << 5
401
- | nzcv.bits()
402
- }
403
-
404
- fn enc_bfm(opc: u8, size: OperandSize, rd: Writable<Reg>, rn: Reg, immr: u8, imms: u8) -> u32 {
405
- match size {
406
- OperandSize::Size64 => {
407
- debug_assert!(immr <= 63);
408
- debug_assert!(imms <= 63);
409
- }
410
- OperandSize::Size32 => {
411
- debug_assert!(immr <= 31);
412
- debug_assert!(imms <= 31);
413
- }
414
- }
415
- debug_assert_eq!(opc & 0b11, opc);
416
- let n_bit = size.sf_bit();
417
- 0b0_00_100110_0_000000_000000_00000_00000
418
- | size.sf_bit() << 31
419
- | u32::from(opc) << 29
420
- | n_bit << 22
421
- | u32::from(immr) << 16
422
- | u32::from(imms) << 10
423
- | machreg_to_gpr(rn) << 5
424
- | machreg_to_gpr(rd.to_reg())
425
- }
426
-
427
- fn enc_vecmov(is_16b: bool, rd: Writable<Reg>, rn: Reg) -> u32 {
428
- 0b00001110_101_00000_00011_1_00000_00000
429
- | ((is_16b as u32) << 30)
430
- | machreg_to_vec(rd.to_reg())
431
- | (machreg_to_vec(rn) << 16)
432
- | (machreg_to_vec(rn) << 5)
433
- }
434
-
435
- fn enc_fpurr(top22: u32, rd: Writable<Reg>, rn: Reg) -> u32 {
436
- (top22 << 10) | (machreg_to_vec(rn) << 5) | machreg_to_vec(rd.to_reg())
437
- }
438
-
439
- fn enc_fpurrr(top22: u32, rd: Writable<Reg>, rn: Reg, rm: Reg) -> u32 {
440
- (top22 << 10)
441
- | (machreg_to_vec(rm) << 16)
442
- | (machreg_to_vec(rn) << 5)
443
- | machreg_to_vec(rd.to_reg())
444
- }
445
-
446
- fn enc_fpurrrr(top17: u32, rd: Writable<Reg>, rn: Reg, rm: Reg, ra: Reg) -> u32 {
447
- (top17 << 15)
448
- | (machreg_to_vec(rm) << 16)
449
- | (machreg_to_vec(ra) << 10)
450
- | (machreg_to_vec(rn) << 5)
451
- | machreg_to_vec(rd.to_reg())
452
- }
453
-
454
- fn enc_fcmp(size: ScalarSize, rn: Reg, rm: Reg) -> u32 {
455
- 0b000_11110_00_1_00000_00_1000_00000_00000
456
- | (size.ftype() << 22)
457
- | (machreg_to_vec(rm) << 16)
458
- | (machreg_to_vec(rn) << 5)
459
- }
460
-
461
- fn enc_fputoint(top16: u32, rd: Writable<Reg>, rn: Reg) -> u32 {
462
- (top16 << 16) | (machreg_to_vec(rn) << 5) | machreg_to_gpr(rd.to_reg())
463
- }
464
-
465
- fn enc_inttofpu(top16: u32, rd: Writable<Reg>, rn: Reg) -> u32 {
466
- (top16 << 16) | (machreg_to_gpr(rn) << 5) | machreg_to_vec(rd.to_reg())
467
- }
468
-
469
- fn enc_fround(top22: u32, rd: Writable<Reg>, rn: Reg) -> u32 {
470
- (top22 << 10) | (machreg_to_vec(rn) << 5) | machreg_to_vec(rd.to_reg())
471
- }
472
-
473
- fn enc_vec_rr_misc(qu: u32, size: u32, bits_12_16: u32, rd: Writable<Reg>, rn: Reg) -> u32 {
474
- debug_assert_eq!(qu & 0b11, qu);
475
- debug_assert_eq!(size & 0b11, size);
476
- debug_assert_eq!(bits_12_16 & 0b11111, bits_12_16);
477
- let bits = 0b0_00_01110_00_10000_00000_10_00000_00000;
478
- bits | qu << 29
479
- | size << 22
480
- | bits_12_16 << 12
481
- | machreg_to_vec(rn) << 5
482
- | machreg_to_vec(rd.to_reg())
483
- }
484
-
485
- fn enc_vec_rr_pair(bits_12_16: u32, rd: Writable<Reg>, rn: Reg) -> u32 {
486
- debug_assert_eq!(bits_12_16 & 0b11111, bits_12_16);
487
-
488
- 0b010_11110_11_11000_11011_10_00000_00000
489
- | bits_12_16 << 12
490
- | machreg_to_vec(rn) << 5
491
- | machreg_to_vec(rd.to_reg())
492
- }
493
-
494
- fn enc_vec_rr_pair_long(u: u32, enc_size: u32, rd: Writable<Reg>, rn: Reg) -> u32 {
495
- debug_assert_eq!(u & 0b1, u);
496
- debug_assert_eq!(enc_size & 0b1, enc_size);
497
-
498
- 0b0_1_0_01110_00_10000_00_0_10_10_00000_00000
499
- | u << 29
500
- | enc_size << 22
501
- | machreg_to_vec(rn) << 5
502
- | machreg_to_vec(rd.to_reg())
503
- }
504
-
505
- fn enc_vec_lanes(q: u32, u: u32, size: u32, opcode: u32, rd: Writable<Reg>, rn: Reg) -> u32 {
506
- debug_assert_eq!(q & 0b1, q);
507
- debug_assert_eq!(u & 0b1, u);
508
- debug_assert_eq!(size & 0b11, size);
509
- debug_assert_eq!(opcode & 0b11111, opcode);
510
- 0b0_0_0_01110_00_11000_0_0000_10_00000_00000
511
- | q << 30
512
- | u << 29
513
- | size << 22
514
- | opcode << 12
515
- | machreg_to_vec(rn) << 5
516
- | machreg_to_vec(rd.to_reg())
517
- }
518
-
519
- fn enc_tbl(is_extension: bool, len: u32, rd: Writable<Reg>, rn: Reg, rm: Reg) -> u32 {
520
- debug_assert_eq!(len & 0b11, len);
521
- 0b0_1_001110_000_00000_0_00_0_00_00000_00000
522
- | (machreg_to_vec(rm) << 16)
523
- | len << 13
524
- | (is_extension as u32) << 12
525
- | (machreg_to_vec(rn) << 5)
526
- | machreg_to_vec(rd.to_reg())
527
- }
528
-
529
- fn enc_dmb_ish() -> u32 {
530
- 0xD5033BBF
531
- }
532
-
533
- fn enc_acq_rel(ty: Type, op: AtomicRMWOp, rs: Reg, rt: Writable<Reg>, rn: Reg) -> u32 {
534
- assert!(machreg_to_gpr(rt.to_reg()) != 31);
535
- let sz = match ty {
536
- I64 => 0b11,
537
- I32 => 0b10,
538
- I16 => 0b01,
539
- I8 => 0b00,
540
- _ => unreachable!(),
541
- };
542
- let bit15 = match op {
543
- AtomicRMWOp::Swp => 0b1,
544
- _ => 0b0,
545
- };
546
- let op = match op {
547
- AtomicRMWOp::Add => 0b000,
548
- AtomicRMWOp::Clr => 0b001,
549
- AtomicRMWOp::Eor => 0b010,
550
- AtomicRMWOp::Set => 0b011,
551
- AtomicRMWOp::Smax => 0b100,
552
- AtomicRMWOp::Smin => 0b101,
553
- AtomicRMWOp::Umax => 0b110,
554
- AtomicRMWOp::Umin => 0b111,
555
- AtomicRMWOp::Swp => 0b000,
556
- };
557
- 0b00_111_000_111_00000_0_000_00_00000_00000
558
- | (sz << 30)
559
- | (machreg_to_gpr(rs) << 16)
560
- | bit15 << 15
561
- | (op << 12)
562
- | (machreg_to_gpr(rn) << 5)
563
- | machreg_to_gpr(rt.to_reg())
564
- }
565
-
566
- fn enc_ldar(ty: Type, rt: Writable<Reg>, rn: Reg) -> u32 {
567
- let sz = match ty {
568
- I64 => 0b11,
569
- I32 => 0b10,
570
- I16 => 0b01,
571
- I8 => 0b00,
572
- _ => unreachable!(),
573
- };
574
- 0b00_001000_1_1_0_11111_1_11111_00000_00000
575
- | (sz << 30)
576
- | (machreg_to_gpr(rn) << 5)
577
- | machreg_to_gpr(rt.to_reg())
578
- }
579
-
580
- fn enc_stlr(ty: Type, rt: Reg, rn: Reg) -> u32 {
581
- let sz = match ty {
582
- I64 => 0b11,
583
- I32 => 0b10,
584
- I16 => 0b01,
585
- I8 => 0b00,
586
- _ => unreachable!(),
587
- };
588
- 0b00_001000_100_11111_1_11111_00000_00000
589
- | (sz << 30)
590
- | (machreg_to_gpr(rn) << 5)
591
- | machreg_to_gpr(rt)
592
- }
593
-
594
- fn enc_ldaxr(ty: Type, rt: Writable<Reg>, rn: Reg) -> u32 {
595
- let sz = match ty {
596
- I64 => 0b11,
597
- I32 => 0b10,
598
- I16 => 0b01,
599
- I8 => 0b00,
600
- _ => unreachable!(),
601
- };
602
- 0b00_001000_0_1_0_11111_1_11111_00000_00000
603
- | (sz << 30)
604
- | (machreg_to_gpr(rn) << 5)
605
- | machreg_to_gpr(rt.to_reg())
606
- }
607
-
608
- fn enc_stlxr(ty: Type, rs: Writable<Reg>, rt: Reg, rn: Reg) -> u32 {
609
- let sz = match ty {
610
- I64 => 0b11,
611
- I32 => 0b10,
612
- I16 => 0b01,
613
- I8 => 0b00,
614
- _ => unreachable!(),
615
- };
616
- 0b00_001000_000_00000_1_11111_00000_00000
617
- | (sz << 30)
618
- | (machreg_to_gpr(rs.to_reg()) << 16)
619
- | (machreg_to_gpr(rn) << 5)
620
- | machreg_to_gpr(rt)
621
- }
622
-
623
- fn enc_cas(size: u32, rs: Writable<Reg>, rt: Reg, rn: Reg) -> u32 {
624
- debug_assert_eq!(size & 0b11, size);
625
-
626
- 0b00_0010001_1_1_00000_1_11111_00000_00000
627
- | size << 30
628
- | machreg_to_gpr(rs.to_reg()) << 16
629
- | machreg_to_gpr(rn) << 5
630
- | machreg_to_gpr(rt)
631
- }
632
-
633
- fn enc_asimd_mod_imm(rd: Writable<Reg>, q_op: u32, cmode: u32, imm: u8) -> u32 {
634
- let abc = (imm >> 5) as u32;
635
- let defgh = (imm & 0b11111) as u32;
636
-
637
- debug_assert_eq!(cmode & 0b1111, cmode);
638
- debug_assert_eq!(q_op & 0b11, q_op);
639
-
640
- 0b0_0_0_0111100000_000_0000_01_00000_00000
641
- | (q_op << 29)
642
- | (abc << 16)
643
- | (cmode << 12)
644
- | (defgh << 5)
645
- | machreg_to_vec(rd.to_reg())
646
- }
647
-
648
- /// State carried between emissions of a sequence of instructions.
649
- #[derive(Default, Clone, Debug)]
650
- pub struct EmitState {
651
- /// Addend to convert nominal-SP offsets to real-SP offsets at the current
652
- /// program point.
653
- pub(crate) virtual_sp_offset: i64,
654
- /// Offset of FP from nominal-SP.
655
- pub(crate) nominal_sp_to_fp: i64,
656
- /// Safepoint stack map for upcoming instruction, as provided to `pre_safepoint()`.
657
- stack_map: Option<StackMap>,
658
- /// Only used during fuzz-testing. Otherwise, it is a zero-sized struct and
659
- /// optimized away at compiletime. See [cranelift_control].
660
- ctrl_plane: ControlPlane,
661
- }
662
-
663
- impl MachInstEmitState<Inst> for EmitState {
664
- fn new(abi: &Callee<AArch64MachineDeps>, ctrl_plane: ControlPlane) -> Self {
665
- EmitState {
666
- virtual_sp_offset: 0,
667
- nominal_sp_to_fp: abi.frame_size() as i64,
668
- stack_map: None,
669
- ctrl_plane,
670
- }
671
- }
672
-
673
- fn pre_safepoint(&mut self, stack_map: StackMap) {
674
- self.stack_map = Some(stack_map);
675
- }
676
-
677
- fn ctrl_plane_mut(&mut self) -> &mut ControlPlane {
678
- &mut self.ctrl_plane
679
- }
680
-
681
- fn take_ctrl_plane(self) -> ControlPlane {
682
- self.ctrl_plane
683
- }
684
- }
685
-
686
- impl EmitState {
687
- fn take_stack_map(&mut self) -> Option<StackMap> {
688
- self.stack_map.take()
689
- }
690
-
691
- fn clear_post_insn(&mut self) {
692
- self.stack_map = None;
693
- }
694
- }
695
-
696
- /// Constant state used during function compilation.
697
- pub struct EmitInfo(settings::Flags);
698
-
699
- impl EmitInfo {
700
- /// Create a constant state for emission of instructions.
701
- pub fn new(flags: settings::Flags) -> Self {
702
- Self(flags)
703
- }
704
- }
705
-
706
- impl MachInstEmit for Inst {
707
- type State = EmitState;
708
- type Info = EmitInfo;
709
-
710
- fn emit(
711
- &self,
712
- allocs: &[Allocation],
713
- sink: &mut MachBuffer<Inst>,
714
- emit_info: &Self::Info,
715
- state: &mut EmitState,
716
- ) {
717
- let mut allocs = AllocationConsumer::new(allocs);
718
-
719
- // N.B.: we *must* not exceed the "worst-case size" used to compute
720
- // where to insert islands, except when islands are explicitly triggered
721
- // (with an `EmitIsland`). We check this in debug builds. This is `mut`
722
- // to allow disabling the check for `JTSequence`, which is always
723
- // emitted following an `EmitIsland`.
724
- let mut start_off = sink.cur_offset();
725
-
726
- match self {
727
- &Inst::AluRRR {
728
- alu_op,
729
- size,
730
- rd,
731
- rn,
732
- rm,
733
- } => {
734
- let rd = allocs.next_writable(rd);
735
- let rn = allocs.next(rn);
736
- let rm = allocs.next(rm);
737
-
738
- debug_assert!(match alu_op {
739
- ALUOp::SDiv | ALUOp::UDiv | ALUOp::SMulH | ALUOp::UMulH =>
740
- size == OperandSize::Size64,
741
- _ => true,
742
- });
743
- let top11 = match alu_op {
744
- ALUOp::Add => 0b00001011_000,
745
- ALUOp::Adc => 0b00011010_000,
746
- ALUOp::AdcS => 0b00111010_000,
747
- ALUOp::Sub => 0b01001011_000,
748
- ALUOp::Sbc => 0b01011010_000,
749
- ALUOp::SbcS => 0b01111010_000,
750
- ALUOp::Orr => 0b00101010_000,
751
- ALUOp::And => 0b00001010_000,
752
- ALUOp::AndS => 0b01101010_000,
753
- ALUOp::Eor => 0b01001010_000,
754
- ALUOp::OrrNot => 0b00101010_001,
755
- ALUOp::AndNot => 0b00001010_001,
756
- ALUOp::EorNot => 0b01001010_001,
757
- ALUOp::AddS => 0b00101011_000,
758
- ALUOp::SubS => 0b01101011_000,
759
- ALUOp::SDiv => 0b10011010_110,
760
- ALUOp::UDiv => 0b10011010_110,
761
- ALUOp::RotR | ALUOp::Lsr | ALUOp::Asr | ALUOp::Lsl => 0b00011010_110,
762
- ALUOp::SMulH => 0b10011011_010,
763
- ALUOp::UMulH => 0b10011011_110,
764
- };
765
- let top11 = top11 | size.sf_bit() << 10;
766
- let bit15_10 = match alu_op {
767
- ALUOp::SDiv => 0b000011,
768
- ALUOp::UDiv => 0b000010,
769
- ALUOp::RotR => 0b001011,
770
- ALUOp::Lsr => 0b001001,
771
- ALUOp::Asr => 0b001010,
772
- ALUOp::Lsl => 0b001000,
773
- ALUOp::SMulH | ALUOp::UMulH => 0b011111,
774
- _ => 0b000000,
775
- };
776
- debug_assert_ne!(writable_stack_reg(), rd);
777
- // The stack pointer is the zero register in this context, so this might be an
778
- // indication that something is wrong.
779
- debug_assert_ne!(stack_reg(), rn);
780
- debug_assert_ne!(stack_reg(), rm);
781
- sink.put4(enc_arith_rrr(top11, bit15_10, rd, rn, rm));
782
- }
783
- &Inst::AluRRRR {
784
- alu_op,
785
- size,
786
- rd,
787
- rm,
788
- rn,
789
- ra,
790
- } => {
791
- let rd = allocs.next_writable(rd);
792
- let rn = allocs.next(rn);
793
- let rm = allocs.next(rm);
794
- let ra = allocs.next(ra);
795
-
796
- let (top11, bit15) = match alu_op {
797
- ALUOp3::MAdd => (0b0_00_11011_000, 0),
798
- ALUOp3::MSub => (0b0_00_11011_000, 1),
799
- ALUOp3::UMAddL => {
800
- debug_assert!(size == OperandSize::Size32);
801
- (0b1_00_11011_1_01, 0)
802
- }
803
- ALUOp3::SMAddL => {
804
- debug_assert!(size == OperandSize::Size32);
805
- (0b1_00_11011_0_01, 0)
806
- }
807
- };
808
- let top11 = top11 | size.sf_bit() << 10;
809
- sink.put4(enc_arith_rrrr(top11, rm, bit15, ra, rn, rd));
810
- }
811
- &Inst::AluRRImm12 {
812
- alu_op,
813
- size,
814
- rd,
815
- rn,
816
- ref imm12,
817
- } => {
818
- let rd = allocs.next_writable(rd);
819
- let rn = allocs.next(rn);
820
- let top8 = match alu_op {
821
- ALUOp::Add => 0b000_10001,
822
- ALUOp::Sub => 0b010_10001,
823
- ALUOp::AddS => 0b001_10001,
824
- ALUOp::SubS => 0b011_10001,
825
- _ => unimplemented!("{:?}", alu_op),
826
- };
827
- let top8 = top8 | size.sf_bit() << 7;
828
- sink.put4(enc_arith_rr_imm12(
829
- top8,
830
- imm12.shift_bits(),
831
- imm12.imm_bits(),
832
- rn,
833
- rd,
834
- ));
835
- }
836
- &Inst::AluRRImmLogic {
837
- alu_op,
838
- size,
839
- rd,
840
- rn,
841
- ref imml,
842
- } => {
843
- let rd = allocs.next_writable(rd);
844
- let rn = allocs.next(rn);
845
- let (top9, inv) = match alu_op {
846
- ALUOp::Orr => (0b001_100100, false),
847
- ALUOp::And => (0b000_100100, false),
848
- ALUOp::AndS => (0b011_100100, false),
849
- ALUOp::Eor => (0b010_100100, false),
850
- ALUOp::OrrNot => (0b001_100100, true),
851
- ALUOp::AndNot => (0b000_100100, true),
852
- ALUOp::EorNot => (0b010_100100, true),
853
- _ => unimplemented!("{:?}", alu_op),
854
- };
855
- let top9 = top9 | size.sf_bit() << 8;
856
- let imml = if inv { imml.invert() } else { imml.clone() };
857
- sink.put4(enc_arith_rr_imml(top9, imml.enc_bits(), rn, rd));
858
- }
859
-
860
- &Inst::AluRRImmShift {
861
- alu_op,
862
- size,
863
- rd,
864
- rn,
865
- ref immshift,
866
- } => {
867
- let rd = allocs.next_writable(rd);
868
- let rn = allocs.next(rn);
869
- let amt = immshift.value();
870
- let (top10, immr, imms) = match alu_op {
871
- ALUOp::RotR => (0b0001001110, machreg_to_gpr(rn), u32::from(amt)),
872
- ALUOp::Lsr => (0b0101001100, u32::from(amt), 0b011111),
873
- ALUOp::Asr => (0b0001001100, u32::from(amt), 0b011111),
874
- ALUOp::Lsl => {
875
- let bits = if size.is64() { 64 } else { 32 };
876
- (
877
- 0b0101001100,
878
- u32::from((bits - amt) % bits),
879
- u32::from(bits - 1 - amt),
880
- )
881
- }
882
- _ => unimplemented!("{:?}", alu_op),
883
- };
884
- let top10 = top10 | size.sf_bit() << 9 | size.sf_bit();
885
- let imms = match alu_op {
886
- ALUOp::Lsr | ALUOp::Asr => imms | size.sf_bit() << 5,
887
- _ => imms,
888
- };
889
- sink.put4(
890
- (top10 << 22)
891
- | (immr << 16)
892
- | (imms << 10)
893
- | (machreg_to_gpr(rn) << 5)
894
- | machreg_to_gpr(rd.to_reg()),
895
- );
896
- }
897
-
898
- &Inst::AluRRRShift {
899
- alu_op,
900
- size,
901
- rd,
902
- rn,
903
- rm,
904
- ref shiftop,
905
- } => {
906
- let rd = allocs.next_writable(rd);
907
- let rn = allocs.next(rn);
908
- let rm = allocs.next(rm);
909
- let top11: u32 = match alu_op {
910
- ALUOp::Add => 0b000_01011000,
911
- ALUOp::AddS => 0b001_01011000,
912
- ALUOp::Sub => 0b010_01011000,
913
- ALUOp::SubS => 0b011_01011000,
914
- ALUOp::Orr => 0b001_01010000,
915
- ALUOp::And => 0b000_01010000,
916
- ALUOp::AndS => 0b011_01010000,
917
- ALUOp::Eor => 0b010_01010000,
918
- ALUOp::OrrNot => 0b001_01010001,
919
- ALUOp::EorNot => 0b010_01010001,
920
- ALUOp::AndNot => 0b000_01010001,
921
- _ => unimplemented!("{:?}", alu_op),
922
- };
923
- let top11 = top11 | size.sf_bit() << 10;
924
- let top11 = top11 | (u32::from(shiftop.op().bits()) << 1);
925
- let bits_15_10 = u32::from(shiftop.amt().value());
926
- sink.put4(enc_arith_rrr(top11, bits_15_10, rd, rn, rm));
927
- }
928
-
929
- &Inst::AluRRRExtend {
930
- alu_op,
931
- size,
932
- rd,
933
- rn,
934
- rm,
935
- extendop,
936
- } => {
937
- let rd = allocs.next_writable(rd);
938
- let rn = allocs.next(rn);
939
- let rm = allocs.next(rm);
940
- let top11: u32 = match alu_op {
941
- ALUOp::Add => 0b00001011001,
942
- ALUOp::Sub => 0b01001011001,
943
- ALUOp::AddS => 0b00101011001,
944
- ALUOp::SubS => 0b01101011001,
945
- _ => unimplemented!("{:?}", alu_op),
946
- };
947
- let top11 = top11 | size.sf_bit() << 10;
948
- let bits_15_10 = u32::from(extendop.bits()) << 3;
949
- sink.put4(enc_arith_rrr(top11, bits_15_10, rd, rn, rm));
950
- }
951
-
952
- &Inst::BitRR {
953
- op, size, rd, rn, ..
954
- } => {
955
- let rd = allocs.next_writable(rd);
956
- let rn = allocs.next(rn);
957
- let (op1, op2) = match op {
958
- BitOp::RBit => (0b00000, 0b000000),
959
- BitOp::Clz => (0b00000, 0b000100),
960
- BitOp::Cls => (0b00000, 0b000101),
961
- BitOp::Rev16 => (0b00000, 0b000001),
962
- BitOp::Rev32 => (0b00000, 0b000010),
963
- BitOp::Rev64 => (0b00000, 0b000011),
964
- };
965
- sink.put4(enc_bit_rr(size.sf_bit(), op1, op2, rn, rd))
966
- }
967
-
968
- &Inst::ULoad8 { rd, ref mem, flags }
969
- | &Inst::SLoad8 { rd, ref mem, flags }
970
- | &Inst::ULoad16 { rd, ref mem, flags }
971
- | &Inst::SLoad16 { rd, ref mem, flags }
972
- | &Inst::ULoad32 { rd, ref mem, flags }
973
- | &Inst::SLoad32 { rd, ref mem, flags }
974
- | &Inst::ULoad64 {
975
- rd, ref mem, flags, ..
976
- }
977
- | &Inst::FpuLoad32 { rd, ref mem, flags }
978
- | &Inst::FpuLoad64 { rd, ref mem, flags }
979
- | &Inst::FpuLoad128 { rd, ref mem, flags } => {
980
- let rd = allocs.next_writable(rd);
981
- let mem = mem.with_allocs(&mut allocs);
982
- let (mem_insts, mem) = mem_finalize(Some(sink), &mem, state);
983
-
984
- for inst in mem_insts.into_iter() {
985
- inst.emit(&[], sink, emit_info, state);
986
- }
987
-
988
- // ldst encoding helpers take Reg, not Writable<Reg>.
989
- let rd = rd.to_reg();
990
-
991
- // This is the base opcode (top 10 bits) for the "unscaled
992
- // immediate" form (Unscaled). Other addressing modes will OR in
993
- // other values for bits 24/25 (bits 1/2 of this constant).
994
- let (op, bits) = match self {
995
- &Inst::ULoad8 { .. } => (0b0011100001, 8),
996
- &Inst::SLoad8 { .. } => (0b0011100010, 8),
997
- &Inst::ULoad16 { .. } => (0b0111100001, 16),
998
- &Inst::SLoad16 { .. } => (0b0111100010, 16),
999
- &Inst::ULoad32 { .. } => (0b1011100001, 32),
1000
- &Inst::SLoad32 { .. } => (0b1011100010, 32),
1001
- &Inst::ULoad64 { .. } => (0b1111100001, 64),
1002
- &Inst::FpuLoad32 { .. } => (0b1011110001, 32),
1003
- &Inst::FpuLoad64 { .. } => (0b1111110001, 64),
1004
- &Inst::FpuLoad128 { .. } => (0b0011110011, 128),
1005
- _ => unreachable!(),
1006
- };
1007
-
1008
- if let Some(trap_code) = flags.trap_code() {
1009
- // Register the offset at which the actual load instruction starts.
1010
- sink.add_trap(trap_code);
1011
- }
1012
-
1013
- match &mem {
1014
- &AMode::Unscaled { rn, simm9 } => {
1015
- let reg = allocs.next(rn);
1016
- sink.put4(enc_ldst_simm9(op, simm9, 0b00, reg, rd));
1017
- }
1018
- &AMode::UnsignedOffset { rn, uimm12 } => {
1019
- let reg = allocs.next(rn);
1020
- if uimm12.value() != 0 {
1021
- assert_eq!(bits, ty_bits(uimm12.scale_ty()));
1022
- }
1023
- sink.put4(enc_ldst_uimm12(op, uimm12, reg, rd));
1024
- }
1025
- &AMode::RegReg { rn, rm } => {
1026
- let r1 = allocs.next(rn);
1027
- let r2 = allocs.next(rm);
1028
- sink.put4(enc_ldst_reg(
1029
- op, r1, r2, /* scaled = */ false, /* extendop = */ None, rd,
1030
- ));
1031
- }
1032
- &AMode::RegScaled { rn, rm, ty }
1033
- | &AMode::RegScaledExtended { rn, rm, ty, .. } => {
1034
- let r1 = allocs.next(rn);
1035
- let r2 = allocs.next(rm);
1036
- assert_eq!(bits, ty_bits(ty));
1037
- let extendop = match &mem {
1038
- &AMode::RegScaled { .. } => None,
1039
- &AMode::RegScaledExtended { extendop, .. } => Some(extendop),
1040
- _ => unreachable!(),
1041
- };
1042
- sink.put4(enc_ldst_reg(
1043
- op, r1, r2, /* scaled = */ true, extendop, rd,
1044
- ));
1045
- }
1046
- &AMode::RegExtended { rn, rm, extendop } => {
1047
- let r1 = allocs.next(rn);
1048
- let r2 = allocs.next(rm);
1049
- sink.put4(enc_ldst_reg(
1050
- op,
1051
- r1,
1052
- r2,
1053
- /* scaled = */ false,
1054
- Some(extendop),
1055
- rd,
1056
- ));
1057
- }
1058
- &AMode::Label { ref label } => {
1059
- let offset = match label {
1060
- // cast i32 to u32 (two's-complement)
1061
- MemLabel::PCRel(off) => *off as u32,
1062
- // Emit a relocation into the `MachBuffer`
1063
- // for the label that's being loaded from and
1064
- // encode an address of 0 in its place which will
1065
- // get filled in by relocation resolution later on.
1066
- MemLabel::Mach(label) => {
1067
- sink.use_label_at_offset(
1068
- sink.cur_offset(),
1069
- *label,
1070
- LabelUse::Ldr19,
1071
- );
1072
- 0
1073
- }
1074
- } / 4;
1075
- assert!(offset < (1 << 19));
1076
- match self {
1077
- &Inst::ULoad32 { .. } => {
1078
- sink.put4(enc_ldst_imm19(0b00011000, offset, rd));
1079
- }
1080
- &Inst::SLoad32 { .. } => {
1081
- sink.put4(enc_ldst_imm19(0b10011000, offset, rd));
1082
- }
1083
- &Inst::FpuLoad32 { .. } => {
1084
- sink.put4(enc_ldst_imm19(0b00011100, offset, rd));
1085
- }
1086
- &Inst::ULoad64 { .. } => {
1087
- sink.put4(enc_ldst_imm19(0b01011000, offset, rd));
1088
- }
1089
- &Inst::FpuLoad64 { .. } => {
1090
- sink.put4(enc_ldst_imm19(0b01011100, offset, rd));
1091
- }
1092
- &Inst::FpuLoad128 { .. } => {
1093
- sink.put4(enc_ldst_imm19(0b10011100, offset, rd));
1094
- }
1095
- _ => panic!("Unspported size for LDR from constant pool!"),
1096
- }
1097
- }
1098
- &AMode::SPPreIndexed { simm9 } => {
1099
- let reg = stack_reg();
1100
- sink.put4(enc_ldst_simm9(op, simm9, 0b11, reg, rd));
1101
- }
1102
- &AMode::SPPostIndexed { simm9 } => {
1103
- let reg = stack_reg();
1104
- sink.put4(enc_ldst_simm9(op, simm9, 0b01, reg, rd));
1105
- }
1106
- // Eliminated by `mem_finalize()` above.
1107
- &AMode::SPOffset { .. }
1108
- | &AMode::FPOffset { .. }
1109
- | &AMode::NominalSPOffset { .. }
1110
- | &AMode::Const { .. }
1111
- | &AMode::RegOffset { .. } => {
1112
- panic!("Should not see {:?} here!", mem)
1113
- }
1114
- }
1115
- }
1116
-
1117
- &Inst::Store8 { rd, ref mem, flags }
1118
- | &Inst::Store16 { rd, ref mem, flags }
1119
- | &Inst::Store32 { rd, ref mem, flags }
1120
- | &Inst::Store64 { rd, ref mem, flags }
1121
- | &Inst::FpuStore32 { rd, ref mem, flags }
1122
- | &Inst::FpuStore64 { rd, ref mem, flags }
1123
- | &Inst::FpuStore128 { rd, ref mem, flags } => {
1124
- let rd = allocs.next(rd);
1125
- let mem = mem.with_allocs(&mut allocs);
1126
- let (mem_insts, mem) = mem_finalize(Some(sink), &mem, state);
1127
-
1128
- for inst in mem_insts.into_iter() {
1129
- inst.emit(&[], sink, emit_info, state);
1130
- }
1131
-
1132
- let (op, bits) = match self {
1133
- &Inst::Store8 { .. } => (0b0011100000, 8),
1134
- &Inst::Store16 { .. } => (0b0111100000, 16),
1135
- &Inst::Store32 { .. } => (0b1011100000, 32),
1136
- &Inst::Store64 { .. } => (0b1111100000, 64),
1137
- &Inst::FpuStore32 { .. } => (0b1011110000, 32),
1138
- &Inst::FpuStore64 { .. } => (0b1111110000, 64),
1139
- &Inst::FpuStore128 { .. } => (0b0011110010, 128),
1140
- _ => unreachable!(),
1141
- };
1142
-
1143
- if let Some(trap_code) = flags.trap_code() {
1144
- // Register the offset at which the actual store instruction starts.
1145
- sink.add_trap(trap_code);
1146
- }
1147
-
1148
- match &mem {
1149
- &AMode::Unscaled { rn, simm9 } => {
1150
- let reg = allocs.next(rn);
1151
- sink.put4(enc_ldst_simm9(op, simm9, 0b00, reg, rd));
1152
- }
1153
- &AMode::UnsignedOffset { rn, uimm12 } => {
1154
- let reg = allocs.next(rn);
1155
- if uimm12.value() != 0 {
1156
- assert_eq!(bits, ty_bits(uimm12.scale_ty()));
1157
- }
1158
- sink.put4(enc_ldst_uimm12(op, uimm12, reg, rd));
1159
- }
1160
- &AMode::RegReg { rn, rm } => {
1161
- let r1 = allocs.next(rn);
1162
- let r2 = allocs.next(rm);
1163
- sink.put4(enc_ldst_reg(
1164
- op, r1, r2, /* scaled = */ false, /* extendop = */ None, rd,
1165
- ));
1166
- }
1167
- &AMode::RegScaled { rn, rm, .. } | &AMode::RegScaledExtended { rn, rm, .. } => {
1168
- let r1 = allocs.next(rn);
1169
- let r2 = allocs.next(rm);
1170
- let extendop = match &mem {
1171
- &AMode::RegScaled { .. } => None,
1172
- &AMode::RegScaledExtended { extendop, .. } => Some(extendop),
1173
- _ => unreachable!(),
1174
- };
1175
- sink.put4(enc_ldst_reg(
1176
- op, r1, r2, /* scaled = */ true, extendop, rd,
1177
- ));
1178
- }
1179
- &AMode::RegExtended { rn, rm, extendop } => {
1180
- let r1 = allocs.next(rn);
1181
- let r2 = allocs.next(rm);
1182
- sink.put4(enc_ldst_reg(
1183
- op,
1184
- r1,
1185
- r2,
1186
- /* scaled = */ false,
1187
- Some(extendop),
1188
- rd,
1189
- ));
1190
- }
1191
- &AMode::Label { .. } => {
1192
- panic!("Store to a MemLabel not implemented!");
1193
- }
1194
- &AMode::SPPreIndexed { simm9 } => {
1195
- let reg = stack_reg();
1196
- sink.put4(enc_ldst_simm9(op, simm9, 0b11, reg, rd));
1197
- }
1198
- &AMode::SPPostIndexed { simm9 } => {
1199
- let reg = stack_reg();
1200
- sink.put4(enc_ldst_simm9(op, simm9, 0b01, reg, rd));
1201
- }
1202
- // Eliminated by `mem_finalize()` above.
1203
- &AMode::SPOffset { .. }
1204
- | &AMode::FPOffset { .. }
1205
- | &AMode::NominalSPOffset { .. }
1206
- | &AMode::Const { .. }
1207
- | &AMode::RegOffset { .. } => {
1208
- panic!("Should not see {:?} here!", mem)
1209
- }
1210
- }
1211
- }
1212
-
1213
- &Inst::StoreP64 {
1214
- rt,
1215
- rt2,
1216
- ref mem,
1217
- flags,
1218
- } => {
1219
- let rt = allocs.next(rt);
1220
- let rt2 = allocs.next(rt2);
1221
- let mem = mem.with_allocs(&mut allocs);
1222
- if let Some(trap_code) = flags.trap_code() {
1223
- // Register the offset at which the actual store instruction starts.
1224
- sink.add_trap(trap_code);
1225
- }
1226
- match &mem {
1227
- &PairAMode::SignedOffset { reg, simm7 } => {
1228
- assert_eq!(simm7.scale_ty, I64);
1229
- let reg = allocs.next(reg);
1230
- sink.put4(enc_ldst_pair(0b1010100100, simm7, reg, rt, rt2));
1231
- }
1232
- &PairAMode::SPPreIndexed { simm7 } => {
1233
- assert_eq!(simm7.scale_ty, I64);
1234
- let reg = stack_reg();
1235
- sink.put4(enc_ldst_pair(0b1010100110, simm7, reg, rt, rt2));
1236
- }
1237
- &PairAMode::SPPostIndexed { simm7 } => {
1238
- assert_eq!(simm7.scale_ty, I64);
1239
- let reg = stack_reg();
1240
- sink.put4(enc_ldst_pair(0b1010100010, simm7, reg, rt, rt2));
1241
- }
1242
- }
1243
- }
1244
- &Inst::LoadP64 {
1245
- rt,
1246
- rt2,
1247
- ref mem,
1248
- flags,
1249
- } => {
1250
- let rt = allocs.next(rt.to_reg());
1251
- let rt2 = allocs.next(rt2.to_reg());
1252
- let mem = mem.with_allocs(&mut allocs);
1253
- if let Some(trap_code) = flags.trap_code() {
1254
- // Register the offset at which the actual load instruction starts.
1255
- sink.add_trap(trap_code);
1256
- }
1257
-
1258
- match &mem {
1259
- &PairAMode::SignedOffset { reg, simm7 } => {
1260
- assert_eq!(simm7.scale_ty, I64);
1261
- let reg = allocs.next(reg);
1262
- sink.put4(enc_ldst_pair(0b1010100101, simm7, reg, rt, rt2));
1263
- }
1264
- &PairAMode::SPPreIndexed { simm7 } => {
1265
- assert_eq!(simm7.scale_ty, I64);
1266
- let reg = stack_reg();
1267
- sink.put4(enc_ldst_pair(0b1010100111, simm7, reg, rt, rt2));
1268
- }
1269
- &PairAMode::SPPostIndexed { simm7 } => {
1270
- assert_eq!(simm7.scale_ty, I64);
1271
- let reg = stack_reg();
1272
- sink.put4(enc_ldst_pair(0b1010100011, simm7, reg, rt, rt2));
1273
- }
1274
- }
1275
- }
1276
- &Inst::FpuLoadP64 {
1277
- rt,
1278
- rt2,
1279
- ref mem,
1280
- flags,
1281
- }
1282
- | &Inst::FpuLoadP128 {
1283
- rt,
1284
- rt2,
1285
- ref mem,
1286
- flags,
1287
- } => {
1288
- let rt = allocs.next(rt.to_reg());
1289
- let rt2 = allocs.next(rt2.to_reg());
1290
- let mem = mem.with_allocs(&mut allocs);
1291
-
1292
- if let Some(trap_code) = flags.trap_code() {
1293
- // Register the offset at which the actual load instruction starts.
1294
- sink.add_trap(trap_code);
1295
- }
1296
-
1297
- let opc = match self {
1298
- &Inst::FpuLoadP64 { .. } => 0b01,
1299
- &Inst::FpuLoadP128 { .. } => 0b10,
1300
- _ => unreachable!(),
1301
- };
1302
-
1303
- match &mem {
1304
- &PairAMode::SignedOffset { reg, simm7 } => {
1305
- assert!(simm7.scale_ty == F64 || simm7.scale_ty == I8X16);
1306
- let reg = allocs.next(reg);
1307
- sink.put4(enc_ldst_vec_pair(opc, 0b10, true, simm7, reg, rt, rt2));
1308
- }
1309
- &PairAMode::SPPreIndexed { simm7 } => {
1310
- assert!(simm7.scale_ty == F64 || simm7.scale_ty == I8X16);
1311
- let reg = stack_reg();
1312
- sink.put4(enc_ldst_vec_pair(opc, 0b11, true, simm7, reg, rt, rt2));
1313
- }
1314
- &PairAMode::SPPostIndexed { simm7 } => {
1315
- assert!(simm7.scale_ty == F64 || simm7.scale_ty == I8X16);
1316
- let reg = stack_reg();
1317
- sink.put4(enc_ldst_vec_pair(opc, 0b01, true, simm7, reg, rt, rt2));
1318
- }
1319
- }
1320
- }
1321
- &Inst::FpuStoreP64 {
1322
- rt,
1323
- rt2,
1324
- ref mem,
1325
- flags,
1326
- }
1327
- | &Inst::FpuStoreP128 {
1328
- rt,
1329
- rt2,
1330
- ref mem,
1331
- flags,
1332
- } => {
1333
- let rt = allocs.next(rt);
1334
- let rt2 = allocs.next(rt2);
1335
- let mem = mem.with_allocs(&mut allocs);
1336
-
1337
- if let Some(trap_code) = flags.trap_code() {
1338
- // Register the offset at which the actual store instruction starts.
1339
- sink.add_trap(trap_code);
1340
- }
1341
-
1342
- let opc = match self {
1343
- &Inst::FpuStoreP64 { .. } => 0b01,
1344
- &Inst::FpuStoreP128 { .. } => 0b10,
1345
- _ => unreachable!(),
1346
- };
1347
-
1348
- match &mem {
1349
- &PairAMode::SignedOffset { reg, simm7 } => {
1350
- assert!(simm7.scale_ty == F64 || simm7.scale_ty == I8X16);
1351
- let reg = allocs.next(reg);
1352
- sink.put4(enc_ldst_vec_pair(opc, 0b10, false, simm7, reg, rt, rt2));
1353
- }
1354
- &PairAMode::SPPreIndexed { simm7 } => {
1355
- assert!(simm7.scale_ty == F64 || simm7.scale_ty == I8X16);
1356
- let reg = stack_reg();
1357
- sink.put4(enc_ldst_vec_pair(opc, 0b11, false, simm7, reg, rt, rt2));
1358
- }
1359
- &PairAMode::SPPostIndexed { simm7 } => {
1360
- assert!(simm7.scale_ty == F64 || simm7.scale_ty == I8X16);
1361
- let reg = stack_reg();
1362
- sink.put4(enc_ldst_vec_pair(opc, 0b01, false, simm7, reg, rt, rt2));
1363
- }
1364
- }
1365
- }
1366
- &Inst::Mov { size, rd, rm } => {
1367
- let rd = allocs.next_writable(rd);
1368
- let rm = allocs.next(rm);
1369
- assert!(rd.to_reg().class() == rm.class());
1370
- assert!(rm.class() == RegClass::Int);
1371
-
1372
- match size {
1373
- OperandSize::Size64 => {
1374
- // MOV to SP is interpreted as MOV to XZR instead. And our codegen
1375
- // should never MOV to XZR.
1376
- assert!(rd.to_reg() != stack_reg());
1377
-
1378
- if rm == stack_reg() {
1379
- // We can't use ORR here, so use an `add rd, sp, #0` instead.
1380
- let imm12 = Imm12::maybe_from_u64(0).unwrap();
1381
- sink.put4(enc_arith_rr_imm12(
1382
- 0b100_10001,
1383
- imm12.shift_bits(),
1384
- imm12.imm_bits(),
1385
- rm,
1386
- rd,
1387
- ));
1388
- } else {
1389
- // Encoded as ORR rd, rm, zero.
1390
- sink.put4(enc_arith_rrr(0b10101010_000, 0b000_000, rd, zero_reg(), rm));
1391
- }
1392
- }
1393
- OperandSize::Size32 => {
1394
- // MOV to SP is interpreted as MOV to XZR instead. And our codegen
1395
- // should never MOV to XZR.
1396
- assert!(machreg_to_gpr(rd.to_reg()) != 31);
1397
- // Encoded as ORR rd, rm, zero.
1398
- sink.put4(enc_arith_rrr(0b00101010_000, 0b000_000, rd, zero_reg(), rm));
1399
- }
1400
- }
1401
- }
1402
- &Inst::MovFromPReg { rd, rm } => {
1403
- let rd = allocs.next_writable(rd);
1404
- allocs.next_fixed_nonallocatable(rm);
1405
- let rm: Reg = rm.into();
1406
- debug_assert!([
1407
- regs::fp_reg(),
1408
- regs::stack_reg(),
1409
- regs::link_reg(),
1410
- regs::pinned_reg()
1411
- ]
1412
- .contains(&rm));
1413
- assert!(rm.class() == RegClass::Int);
1414
- assert!(rd.to_reg().class() == rm.class());
1415
- let size = OperandSize::Size64;
1416
- Inst::Mov { size, rd, rm }.emit(&[], sink, emit_info, state);
1417
- }
1418
- &Inst::MovToPReg { rd, rm } => {
1419
- allocs.next_fixed_nonallocatable(rd);
1420
- let rd: Writable<Reg> = Writable::from_reg(rd.into());
1421
- let rm = allocs.next(rm);
1422
- debug_assert!([
1423
- regs::fp_reg(),
1424
- regs::stack_reg(),
1425
- regs::link_reg(),
1426
- regs::pinned_reg()
1427
- ]
1428
- .contains(&rd.to_reg()));
1429
- assert!(rd.to_reg().class() == RegClass::Int);
1430
- assert!(rm.class() == rd.to_reg().class());
1431
- let size = OperandSize::Size64;
1432
- Inst::Mov { size, rd, rm }.emit(&[], sink, emit_info, state);
1433
- }
1434
- &Inst::MovWide { op, rd, imm, size } => {
1435
- let rd = allocs.next_writable(rd);
1436
- sink.put4(enc_move_wide(op, rd, imm, size));
1437
- }
1438
- &Inst::MovK { rd, rn, imm, size } => {
1439
- let rn = allocs.next(rn);
1440
- let rd = allocs.next_writable(rd);
1441
- debug_assert_eq!(rn, rd.to_reg());
1442
- sink.put4(enc_movk(rd, imm, size));
1443
- }
1444
- &Inst::CSel { rd, rn, rm, cond } => {
1445
- let rd = allocs.next_writable(rd);
1446
- let rn = allocs.next(rn);
1447
- let rm = allocs.next(rm);
1448
- sink.put4(enc_csel(rd, rn, rm, cond, 0, 0));
1449
- }
1450
- &Inst::CSNeg { rd, rn, rm, cond } => {
1451
- let rd = allocs.next_writable(rd);
1452
- let rn = allocs.next(rn);
1453
- let rm = allocs.next(rm);
1454
- sink.put4(enc_csel(rd, rn, rm, cond, 1, 1));
1455
- }
1456
- &Inst::CSet { rd, cond } => {
1457
- let rd = allocs.next_writable(rd);
1458
- sink.put4(enc_csel(rd, zero_reg(), zero_reg(), cond.invert(), 0, 1));
1459
- }
1460
- &Inst::CSetm { rd, cond } => {
1461
- let rd = allocs.next_writable(rd);
1462
- sink.put4(enc_csel(rd, zero_reg(), zero_reg(), cond.invert(), 1, 0));
1463
- }
1464
- &Inst::CCmp {
1465
- size,
1466
- rn,
1467
- rm,
1468
- nzcv,
1469
- cond,
1470
- } => {
1471
- let rn = allocs.next(rn);
1472
- let rm = allocs.next(rm);
1473
- sink.put4(enc_ccmp(size, rn, rm, nzcv, cond));
1474
- }
1475
- &Inst::CCmpImm {
1476
- size,
1477
- rn,
1478
- imm,
1479
- nzcv,
1480
- cond,
1481
- } => {
1482
- let rn = allocs.next(rn);
1483
- sink.put4(enc_ccmp_imm(size, rn, imm, nzcv, cond));
1484
- }
1485
- &Inst::AtomicRMW {
1486
- ty,
1487
- op,
1488
- rs,
1489
- rt,
1490
- rn,
1491
- flags,
1492
- } => {
1493
- let rs = allocs.next(rs);
1494
- let rt = allocs.next_writable(rt);
1495
- let rn = allocs.next(rn);
1496
-
1497
- if let Some(trap_code) = flags.trap_code() {
1498
- sink.add_trap(trap_code);
1499
- }
1500
-
1501
- sink.put4(enc_acq_rel(ty, op, rs, rt, rn));
1502
- }
1503
- &Inst::AtomicRMWLoop { ty, op, flags, .. } => {
1504
- /* Emit this:
1505
- again:
1506
- ldaxr{,b,h} x/w27, [x25]
1507
- // maybe sign extend
1508
- op x28, x27, x26 // op is add,sub,and,orr,eor
1509
- stlxr{,b,h} w24, x/w28, [x25]
1510
- cbnz x24, again
1511
-
1512
- Operand conventions:
1513
- IN: x25 (addr), x26 (2nd arg for op)
1514
- OUT: x27 (old value), x24 (trashed), x28 (trashed)
1515
-
1516
- It is unfortunate that, per the ARM documentation, x28 cannot be used for
1517
- both the store-data and success-flag operands of stlxr. This causes the
1518
- instruction's behaviour to be "CONSTRAINED UNPREDICTABLE", so we use x24
1519
- instead for the success-flag.
1520
- */
1521
- // TODO: We should not hardcode registers here, a better idea would be to
1522
- // pass some scratch registers in the AtomicRMWLoop pseudo-instruction, and use those
1523
- let xzr = zero_reg();
1524
- let x24 = xreg(24);
1525
- let x25 = xreg(25);
1526
- let x26 = xreg(26);
1527
- let x27 = xreg(27);
1528
- let x28 = xreg(28);
1529
- let x24wr = writable_xreg(24);
1530
- let x27wr = writable_xreg(27);
1531
- let x28wr = writable_xreg(28);
1532
- let again_label = sink.get_label();
1533
-
1534
- // again:
1535
- sink.bind_label(again_label, &mut state.ctrl_plane);
1536
-
1537
- if let Some(trap_code) = flags.trap_code() {
1538
- sink.add_trap(trap_code);
1539
- }
1540
-
1541
- sink.put4(enc_ldaxr(ty, x27wr, x25)); // ldaxr x27, [x25]
1542
- let size = OperandSize::from_ty(ty);
1543
- let sign_ext = match op {
1544
- AtomicRMWLoopOp::Smin | AtomicRMWLoopOp::Smax => match ty {
1545
- I16 => Some((ExtendOp::SXTH, 16)),
1546
- I8 => Some((ExtendOp::SXTB, 8)),
1547
- _ => None,
1548
- },
1549
- _ => None,
1550
- };
1551
-
1552
- // sxt{b|h} the loaded result if necessary.
1553
- if sign_ext.is_some() {
1554
- let (_, from_bits) = sign_ext.unwrap();
1555
- Inst::Extend {
1556
- rd: x27wr,
1557
- rn: x27,
1558
- signed: true,
1559
- from_bits,
1560
- to_bits: size.bits(),
1561
- }
1562
- .emit(&[], sink, emit_info, state);
1563
- }
1564
-
1565
- match op {
1566
- AtomicRMWLoopOp::Xchg => {} // do nothing
1567
- AtomicRMWLoopOp::Nand => {
1568
- // and x28, x27, x26
1569
- // mvn x28, x28
1570
-
1571
- Inst::AluRRR {
1572
- alu_op: ALUOp::And,
1573
- size,
1574
- rd: x28wr,
1575
- rn: x27,
1576
- rm: x26,
1577
- }
1578
- .emit(&[], sink, emit_info, state);
1579
-
1580
- Inst::AluRRR {
1581
- alu_op: ALUOp::OrrNot,
1582
- size,
1583
- rd: x28wr,
1584
- rn: xzr,
1585
- rm: x28,
1586
- }
1587
- .emit(&[], sink, emit_info, state);
1588
- }
1589
- AtomicRMWLoopOp::Umin
1590
- | AtomicRMWLoopOp::Umax
1591
- | AtomicRMWLoopOp::Smin
1592
- | AtomicRMWLoopOp::Smax => {
1593
- // cmp x27, x26 {?sxt}
1594
- // csel.op x28, x27, x26
1595
-
1596
- let cond = match op {
1597
- AtomicRMWLoopOp::Umin => Cond::Lo,
1598
- AtomicRMWLoopOp::Umax => Cond::Hi,
1599
- AtomicRMWLoopOp::Smin => Cond::Lt,
1600
- AtomicRMWLoopOp::Smax => Cond::Gt,
1601
- _ => unreachable!(),
1602
- };
1603
-
1604
- if sign_ext.is_some() {
1605
- let (extendop, _) = sign_ext.unwrap();
1606
- Inst::AluRRRExtend {
1607
- alu_op: ALUOp::SubS,
1608
- size,
1609
- rd: writable_zero_reg(),
1610
- rn: x27,
1611
- rm: x26,
1612
- extendop,
1613
- }
1614
- .emit(&[], sink, emit_info, state);
1615
- } else {
1616
- Inst::AluRRR {
1617
- alu_op: ALUOp::SubS,
1618
- size,
1619
- rd: writable_zero_reg(),
1620
- rn: x27,
1621
- rm: x26,
1622
- }
1623
- .emit(&[], sink, emit_info, state);
1624
- }
1625
-
1626
- Inst::CSel {
1627
- cond,
1628
- rd: x28wr,
1629
- rn: x27,
1630
- rm: x26,
1631
- }
1632
- .emit(&[], sink, emit_info, state);
1633
- }
1634
- _ => {
1635
- // add/sub/and/orr/eor x28, x27, x26
1636
- let alu_op = match op {
1637
- AtomicRMWLoopOp::Add => ALUOp::Add,
1638
- AtomicRMWLoopOp::Sub => ALUOp::Sub,
1639
- AtomicRMWLoopOp::And => ALUOp::And,
1640
- AtomicRMWLoopOp::Orr => ALUOp::Orr,
1641
- AtomicRMWLoopOp::Eor => ALUOp::Eor,
1642
- AtomicRMWLoopOp::Nand
1643
- | AtomicRMWLoopOp::Umin
1644
- | AtomicRMWLoopOp::Umax
1645
- | AtomicRMWLoopOp::Smin
1646
- | AtomicRMWLoopOp::Smax
1647
- | AtomicRMWLoopOp::Xchg => unreachable!(),
1648
- };
1649
-
1650
- Inst::AluRRR {
1651
- alu_op,
1652
- size,
1653
- rd: x28wr,
1654
- rn: x27,
1655
- rm: x26,
1656
- }
1657
- .emit(&[], sink, emit_info, state);
1658
- }
1659
- }
1660
-
1661
- if let Some(trap_code) = flags.trap_code() {
1662
- sink.add_trap(trap_code);
1663
- }
1664
- if op == AtomicRMWLoopOp::Xchg {
1665
- sink.put4(enc_stlxr(ty, x24wr, x26, x25)); // stlxr w24, x26, [x25]
1666
- } else {
1667
- sink.put4(enc_stlxr(ty, x24wr, x28, x25)); // stlxr w24, x28, [x25]
1668
- }
1669
-
1670
- // cbnz w24, again
1671
- // Note, we're actually testing x24, and relying on the default zero-high-half
1672
- // rule in the assignment that `stlxr` does.
1673
- let br_offset = sink.cur_offset();
1674
- sink.put4(enc_conditional_br(
1675
- BranchTarget::Label(again_label),
1676
- CondBrKind::NotZero(x24),
1677
- &mut AllocationConsumer::default(),
1678
- ));
1679
- sink.use_label_at_offset(br_offset, again_label, LabelUse::Branch19);
1680
- }
1681
- &Inst::AtomicCAS {
1682
- rd,
1683
- rs,
1684
- rt,
1685
- rn,
1686
- ty,
1687
- flags,
1688
- } => {
1689
- let rd = allocs.next_writable(rd);
1690
- let rs = allocs.next(rs);
1691
- debug_assert_eq!(rd.to_reg(), rs);
1692
- let rt = allocs.next(rt);
1693
- let rn = allocs.next(rn);
1694
- let size = match ty {
1695
- I8 => 0b00,
1696
- I16 => 0b01,
1697
- I32 => 0b10,
1698
- I64 => 0b11,
1699
- _ => panic!("Unsupported type: {}", ty),
1700
- };
1701
-
1702
- if let Some(trap_code) = flags.trap_code() {
1703
- sink.add_trap(trap_code);
1704
- }
1705
-
1706
- sink.put4(enc_cas(size, rd, rt, rn));
1707
- }
1708
- &Inst::AtomicCASLoop { ty, flags, .. } => {
1709
- /* Emit this:
1710
- again:
1711
- ldaxr{,b,h} x/w27, [x25]
1712
- cmp x27, x/w26 uxt{b,h}
1713
- b.ne out
1714
- stlxr{,b,h} w24, x/w28, [x25]
1715
- cbnz x24, again
1716
- out:
1717
-
1718
- Operand conventions:
1719
- IN: x25 (addr), x26 (expected value), x28 (replacement value)
1720
- OUT: x27 (old value), x24 (trashed)
1721
- */
1722
- let x24 = xreg(24);
1723
- let x25 = xreg(25);
1724
- let x26 = xreg(26);
1725
- let x27 = xreg(27);
1726
- let x28 = xreg(28);
1727
- let xzrwr = writable_zero_reg();
1728
- let x24wr = writable_xreg(24);
1729
- let x27wr = writable_xreg(27);
1730
- let again_label = sink.get_label();
1731
- let out_label = sink.get_label();
1732
-
1733
- // again:
1734
- sink.bind_label(again_label, &mut state.ctrl_plane);
1735
-
1736
- if let Some(trap_code) = flags.trap_code() {
1737
- sink.add_trap(trap_code);
1738
- }
1739
-
1740
- // ldaxr x27, [x25]
1741
- sink.put4(enc_ldaxr(ty, x27wr, x25));
1742
-
1743
- // The top 32-bits are zero-extended by the ldaxr so we don't
1744
- // have to use UXTW, just the x-form of the register.
1745
- let (bit21, extend_op) = match ty {
1746
- I8 => (0b1, 0b000000),
1747
- I16 => (0b1, 0b001000),
1748
- _ => (0b0, 0b000000),
1749
- };
1750
- let bits_31_21 = 0b111_01011_000 | bit21;
1751
- // cmp x27, x26 (== subs xzr, x27, x26)
1752
- sink.put4(enc_arith_rrr(bits_31_21, extend_op, xzrwr, x27, x26));
1753
-
1754
- // b.ne out
1755
- let br_out_offset = sink.cur_offset();
1756
- sink.put4(enc_conditional_br(
1757
- BranchTarget::Label(out_label),
1758
- CondBrKind::Cond(Cond::Ne),
1759
- &mut AllocationConsumer::default(),
1760
- ));
1761
- sink.use_label_at_offset(br_out_offset, out_label, LabelUse::Branch19);
1762
-
1763
- if let Some(trap_code) = flags.trap_code() {
1764
- sink.add_trap(trap_code);
1765
- }
1766
-
1767
- sink.put4(enc_stlxr(ty, x24wr, x28, x25)); // stlxr w24, x28, [x25]
1768
-
1769
- // cbnz w24, again.
1770
- // Note, we're actually testing x24, and relying on the default zero-high-half
1771
- // rule in the assignment that `stlxr` does.
1772
- let br_again_offset = sink.cur_offset();
1773
- sink.put4(enc_conditional_br(
1774
- BranchTarget::Label(again_label),
1775
- CondBrKind::NotZero(x24),
1776
- &mut AllocationConsumer::default(),
1777
- ));
1778
- sink.use_label_at_offset(br_again_offset, again_label, LabelUse::Branch19);
1779
-
1780
- // out:
1781
- sink.bind_label(out_label, &mut state.ctrl_plane);
1782
- }
1783
- &Inst::LoadAcquire {
1784
- access_ty,
1785
- rt,
1786
- rn,
1787
- flags,
1788
- } => {
1789
- let rn = allocs.next(rn);
1790
- let rt = allocs.next_writable(rt);
1791
-
1792
- if let Some(trap_code) = flags.trap_code() {
1793
- sink.add_trap(trap_code);
1794
- }
1795
-
1796
- sink.put4(enc_ldar(access_ty, rt, rn));
1797
- }
1798
- &Inst::StoreRelease {
1799
- access_ty,
1800
- rt,
1801
- rn,
1802
- flags,
1803
- } => {
1804
- let rn = allocs.next(rn);
1805
- let rt = allocs.next(rt);
1806
-
1807
- if let Some(trap_code) = flags.trap_code() {
1808
- sink.add_trap(trap_code);
1809
- }
1810
-
1811
- sink.put4(enc_stlr(access_ty, rt, rn));
1812
- }
1813
- &Inst::Fence {} => {
1814
- sink.put4(enc_dmb_ish()); // dmb ish
1815
- }
1816
- &Inst::Csdb {} => {
1817
- sink.put4(0xd503229f);
1818
- }
1819
- &Inst::FpuMove64 { rd, rn } => {
1820
- let rd = allocs.next_writable(rd);
1821
- let rn = allocs.next(rn);
1822
- sink.put4(enc_fpurr(0b000_11110_01_1_000000_10000, rd, rn));
1823
- }
1824
- &Inst::FpuMove128 { rd, rn } => {
1825
- let rd = allocs.next_writable(rd);
1826
- let rn = allocs.next(rn);
1827
- sink.put4(enc_vecmov(/* 16b = */ true, rd, rn));
1828
- }
1829
- &Inst::FpuMoveFromVec { rd, rn, idx, size } => {
1830
- let rd = allocs.next_writable(rd);
1831
- let rn = allocs.next(rn);
1832
- let (imm5, shift, mask) = match size.lane_size() {
1833
- ScalarSize::Size32 => (0b00100, 3, 0b011),
1834
- ScalarSize::Size64 => (0b01000, 4, 0b001),
1835
- _ => unimplemented!(),
1836
- };
1837
- debug_assert_eq!(idx & mask, idx);
1838
- let imm5 = imm5 | ((idx as u32) << shift);
1839
- sink.put4(
1840
- 0b010_11110000_00000_000001_00000_00000
1841
- | (imm5 << 16)
1842
- | (machreg_to_vec(rn) << 5)
1843
- | machreg_to_vec(rd.to_reg()),
1844
- );
1845
- }
1846
- &Inst::FpuExtend { rd, rn, size } => {
1847
- let rd = allocs.next_writable(rd);
1848
- let rn = allocs.next(rn);
1849
- sink.put4(enc_fpurr(
1850
- 0b000_11110_00_1_000000_10000 | (size.ftype() << 12),
1851
- rd,
1852
- rn,
1853
- ));
1854
- }
1855
- &Inst::FpuRR {
1856
- fpu_op,
1857
- size,
1858
- rd,
1859
- rn,
1860
- } => {
1861
- let rd = allocs.next_writable(rd);
1862
- let rn = allocs.next(rn);
1863
- let top22 = match fpu_op {
1864
- FPUOp1::Abs => 0b000_11110_00_1_000001_10000,
1865
- FPUOp1::Neg => 0b000_11110_00_1_000010_10000,
1866
- FPUOp1::Sqrt => 0b000_11110_00_1_000011_10000,
1867
- FPUOp1::Cvt32To64 => {
1868
- debug_assert_eq!(size, ScalarSize::Size32);
1869
- 0b000_11110_00_1_000101_10000
1870
- }
1871
- FPUOp1::Cvt64To32 => {
1872
- debug_assert_eq!(size, ScalarSize::Size64);
1873
- 0b000_11110_01_1_000100_10000
1874
- }
1875
- };
1876
- let top22 = top22 | size.ftype() << 12;
1877
- sink.put4(enc_fpurr(top22, rd, rn));
1878
- }
1879
- &Inst::FpuRRR {
1880
- fpu_op,
1881
- size,
1882
- rd,
1883
- rn,
1884
- rm,
1885
- } => {
1886
- let rd = allocs.next_writable(rd);
1887
- let rn = allocs.next(rn);
1888
- let rm = allocs.next(rm);
1889
- let top22 = match fpu_op {
1890
- FPUOp2::Add => 0b000_11110_00_1_00000_001010,
1891
- FPUOp2::Sub => 0b000_11110_00_1_00000_001110,
1892
- FPUOp2::Mul => 0b000_11110_00_1_00000_000010,
1893
- FPUOp2::Div => 0b000_11110_00_1_00000_000110,
1894
- FPUOp2::Max => 0b000_11110_00_1_00000_010010,
1895
- FPUOp2::Min => 0b000_11110_00_1_00000_010110,
1896
- };
1897
- let top22 = top22 | size.ftype() << 12;
1898
- sink.put4(enc_fpurrr(top22, rd, rn, rm));
1899
- }
1900
- &Inst::FpuRRI { fpu_op, rd, rn } => {
1901
- let rd = allocs.next_writable(rd);
1902
- let rn = allocs.next(rn);
1903
- match fpu_op {
1904
- FPUOpRI::UShr32(imm) => {
1905
- debug_assert_eq!(32, imm.lane_size_in_bits);
1906
- sink.put4(
1907
- 0b0_0_1_011110_0000000_00_0_0_0_1_00000_00000
1908
- | imm.enc() << 16
1909
- | machreg_to_vec(rn) << 5
1910
- | machreg_to_vec(rd.to_reg()),
1911
- )
1912
- }
1913
- FPUOpRI::UShr64(imm) => {
1914
- debug_assert_eq!(64, imm.lane_size_in_bits);
1915
- sink.put4(
1916
- 0b01_1_111110_0000000_00_0_0_0_1_00000_00000
1917
- | imm.enc() << 16
1918
- | machreg_to_vec(rn) << 5
1919
- | machreg_to_vec(rd.to_reg()),
1920
- )
1921
- }
1922
- }
1923
- }
1924
- &Inst::FpuRRIMod { fpu_op, rd, ri, rn } => {
1925
- let rd = allocs.next_writable(rd);
1926
- let ri = allocs.next(ri);
1927
- let rn = allocs.next(rn);
1928
- debug_assert_eq!(rd.to_reg(), ri);
1929
- match fpu_op {
1930
- FPUOpRIMod::Sli64(imm) => {
1931
- debug_assert_eq!(64, imm.lane_size_in_bits);
1932
- sink.put4(
1933
- 0b01_1_111110_0000000_010101_00000_00000
1934
- | imm.enc() << 16
1935
- | machreg_to_vec(rn) << 5
1936
- | machreg_to_vec(rd.to_reg()),
1937
- )
1938
- }
1939
- FPUOpRIMod::Sli32(imm) => {
1940
- debug_assert_eq!(32, imm.lane_size_in_bits);
1941
- sink.put4(
1942
- 0b0_0_1_011110_0000000_010101_00000_00000
1943
- | imm.enc() << 16
1944
- | machreg_to_vec(rn) << 5
1945
- | machreg_to_vec(rd.to_reg()),
1946
- )
1947
- }
1948
- }
1949
- }
1950
- &Inst::FpuRRRR {
1951
- fpu_op,
1952
- size,
1953
- rd,
1954
- rn,
1955
- rm,
1956
- ra,
1957
- } => {
1958
- let rd = allocs.next_writable(rd);
1959
- let rn = allocs.next(rn);
1960
- let rm = allocs.next(rm);
1961
- let ra = allocs.next(ra);
1962
- let top17 = match fpu_op {
1963
- FPUOp3::MAdd => 0b000_11111_00_0_00000_0,
1964
- };
1965
- let top17 = top17 | size.ftype() << 7;
1966
- sink.put4(enc_fpurrrr(top17, rd, rn, rm, ra));
1967
- }
1968
- &Inst::VecMisc { op, rd, rn, size } => {
1969
- let rd = allocs.next_writable(rd);
1970
- let rn = allocs.next(rn);
1971
- let (q, enc_size) = size.enc_size();
1972
- let (u, bits_12_16, size) = match op {
1973
- VecMisc2::Not => (0b1, 0b00101, 0b00),
1974
- VecMisc2::Neg => (0b1, 0b01011, enc_size),
1975
- VecMisc2::Abs => (0b0, 0b01011, enc_size),
1976
- VecMisc2::Fabs => {
1977
- debug_assert!(
1978
- size == VectorSize::Size32x2
1979
- || size == VectorSize::Size32x4
1980
- || size == VectorSize::Size64x2
1981
- );
1982
- (0b0, 0b01111, enc_size)
1983
- }
1984
- VecMisc2::Fneg => {
1985
- debug_assert!(
1986
- size == VectorSize::Size32x2
1987
- || size == VectorSize::Size32x4
1988
- || size == VectorSize::Size64x2
1989
- );
1990
- (0b1, 0b01111, enc_size)
1991
- }
1992
- VecMisc2::Fsqrt => {
1993
- debug_assert!(
1994
- size == VectorSize::Size32x2
1995
- || size == VectorSize::Size32x4
1996
- || size == VectorSize::Size64x2
1997
- );
1998
- (0b1, 0b11111, enc_size)
1999
- }
2000
- VecMisc2::Rev16 => {
2001
- debug_assert_eq!(size, VectorSize::Size8x16);
2002
- (0b0, 0b00001, enc_size)
2003
- }
2004
- VecMisc2::Rev32 => {
2005
- debug_assert!(size == VectorSize::Size8x16 || size == VectorSize::Size16x8);
2006
- (0b1, 0b00000, enc_size)
2007
- }
2008
- VecMisc2::Rev64 => {
2009
- debug_assert!(
2010
- size == VectorSize::Size8x16
2011
- || size == VectorSize::Size16x8
2012
- || size == VectorSize::Size32x4
2013
- );
2014
- (0b0, 0b00000, enc_size)
2015
- }
2016
- VecMisc2::Fcvtzs => {
2017
- debug_assert!(
2018
- size == VectorSize::Size32x2
2019
- || size == VectorSize::Size32x4
2020
- || size == VectorSize::Size64x2
2021
- );
2022
- (0b0, 0b11011, enc_size)
2023
- }
2024
- VecMisc2::Fcvtzu => {
2025
- debug_assert!(
2026
- size == VectorSize::Size32x2
2027
- || size == VectorSize::Size32x4
2028
- || size == VectorSize::Size64x2
2029
- );
2030
- (0b1, 0b11011, enc_size)
2031
- }
2032
- VecMisc2::Scvtf => {
2033
- debug_assert!(size == VectorSize::Size32x4 || size == VectorSize::Size64x2);
2034
- (0b0, 0b11101, enc_size & 0b1)
2035
- }
2036
- VecMisc2::Ucvtf => {
2037
- debug_assert!(size == VectorSize::Size32x4 || size == VectorSize::Size64x2);
2038
- (0b1, 0b11101, enc_size & 0b1)
2039
- }
2040
- VecMisc2::Frintn => {
2041
- debug_assert!(
2042
- size == VectorSize::Size32x2
2043
- || size == VectorSize::Size32x4
2044
- || size == VectorSize::Size64x2
2045
- );
2046
- (0b0, 0b11000, enc_size & 0b01)
2047
- }
2048
- VecMisc2::Frintz => {
2049
- debug_assert!(
2050
- size == VectorSize::Size32x2
2051
- || size == VectorSize::Size32x4
2052
- || size == VectorSize::Size64x2
2053
- );
2054
- (0b0, 0b11001, enc_size)
2055
- }
2056
- VecMisc2::Frintm => {
2057
- debug_assert!(
2058
- size == VectorSize::Size32x2
2059
- || size == VectorSize::Size32x4
2060
- || size == VectorSize::Size64x2
2061
- );
2062
- (0b0, 0b11001, enc_size & 0b01)
2063
- }
2064
- VecMisc2::Frintp => {
2065
- debug_assert!(
2066
- size == VectorSize::Size32x2
2067
- || size == VectorSize::Size32x4
2068
- || size == VectorSize::Size64x2
2069
- );
2070
- (0b0, 0b11000, enc_size)
2071
- }
2072
- VecMisc2::Cnt => {
2073
- debug_assert!(size == VectorSize::Size8x8 || size == VectorSize::Size8x16);
2074
- (0b0, 0b00101, enc_size)
2075
- }
2076
- VecMisc2::Cmeq0 => (0b0, 0b01001, enc_size),
2077
- VecMisc2::Cmge0 => (0b1, 0b01000, enc_size),
2078
- VecMisc2::Cmgt0 => (0b0, 0b01000, enc_size),
2079
- VecMisc2::Cmle0 => (0b1, 0b01001, enc_size),
2080
- VecMisc2::Cmlt0 => (0b0, 0b01010, enc_size),
2081
- VecMisc2::Fcmeq0 => {
2082
- debug_assert!(
2083
- size == VectorSize::Size32x2
2084
- || size == VectorSize::Size32x4
2085
- || size == VectorSize::Size64x2
2086
- );
2087
- (0b0, 0b01101, enc_size)
2088
- }
2089
- VecMisc2::Fcmge0 => {
2090
- debug_assert!(
2091
- size == VectorSize::Size32x2
2092
- || size == VectorSize::Size32x4
2093
- || size == VectorSize::Size64x2
2094
- );
2095
- (0b1, 0b01100, enc_size)
2096
- }
2097
- VecMisc2::Fcmgt0 => {
2098
- debug_assert!(
2099
- size == VectorSize::Size32x2
2100
- || size == VectorSize::Size32x4
2101
- || size == VectorSize::Size64x2
2102
- );
2103
- (0b0, 0b01100, enc_size)
2104
- }
2105
- VecMisc2::Fcmle0 => {
2106
- debug_assert!(
2107
- size == VectorSize::Size32x2
2108
- || size == VectorSize::Size32x4
2109
- || size == VectorSize::Size64x2
2110
- );
2111
- (0b1, 0b01101, enc_size)
2112
- }
2113
- VecMisc2::Fcmlt0 => {
2114
- debug_assert!(
2115
- size == VectorSize::Size32x2
2116
- || size == VectorSize::Size32x4
2117
- || size == VectorSize::Size64x2
2118
- );
2119
- (0b0, 0b01110, enc_size)
2120
- }
2121
- };
2122
- sink.put4(enc_vec_rr_misc((q << 1) | u, size, bits_12_16, rd, rn));
2123
- }
2124
- &Inst::VecLanes { op, rd, rn, size } => {
2125
- let rd = allocs.next_writable(rd);
2126
- let rn = allocs.next(rn);
2127
- let (q, size) = match size {
2128
- VectorSize::Size8x8 => (0b0, 0b00),
2129
- VectorSize::Size8x16 => (0b1, 0b00),
2130
- VectorSize::Size16x4 => (0b0, 0b01),
2131
- VectorSize::Size16x8 => (0b1, 0b01),
2132
- VectorSize::Size32x4 => (0b1, 0b10),
2133
- _ => unreachable!(),
2134
- };
2135
- let (u, opcode) = match op {
2136
- VecLanesOp::Uminv => (0b1, 0b11010),
2137
- VecLanesOp::Addv => (0b0, 0b11011),
2138
- };
2139
- sink.put4(enc_vec_lanes(q, u, size, opcode, rd, rn));
2140
- }
2141
- &Inst::VecShiftImm {
2142
- op,
2143
- rd,
2144
- rn,
2145
- size,
2146
- imm,
2147
- } => {
2148
- let rd = allocs.next_writable(rd);
2149
- let rn = allocs.next(rn);
2150
- let (is_shr, mut template) = match op {
2151
- VecShiftImmOp::Ushr => (true, 0b_001_011110_0000_000_000001_00000_00000_u32),
2152
- VecShiftImmOp::Sshr => (true, 0b_000_011110_0000_000_000001_00000_00000_u32),
2153
- VecShiftImmOp::Shl => (false, 0b_000_011110_0000_000_010101_00000_00000_u32),
2154
- };
2155
- if size.is_128bits() {
2156
- template |= 0b1 << 30;
2157
- }
2158
- let imm = imm as u32;
2159
- // Deal with the somewhat strange encoding scheme for, and limits on,
2160
- // the shift amount.
2161
- let immh_immb = match (size.lane_size(), is_shr) {
2162
- (ScalarSize::Size64, true) if imm >= 1 && imm <= 64 => {
2163
- 0b_1000_000_u32 | (64 - imm)
2164
- }
2165
- (ScalarSize::Size32, true) if imm >= 1 && imm <= 32 => {
2166
- 0b_0100_000_u32 | (32 - imm)
2167
- }
2168
- (ScalarSize::Size16, true) if imm >= 1 && imm <= 16 => {
2169
- 0b_0010_000_u32 | (16 - imm)
2170
- }
2171
- (ScalarSize::Size8, true) if imm >= 1 && imm <= 8 => {
2172
- 0b_0001_000_u32 | (8 - imm)
2173
- }
2174
- (ScalarSize::Size64, false) if imm <= 63 => 0b_1000_000_u32 | imm,
2175
- (ScalarSize::Size32, false) if imm <= 31 => 0b_0100_000_u32 | imm,
2176
- (ScalarSize::Size16, false) if imm <= 15 => 0b_0010_000_u32 | imm,
2177
- (ScalarSize::Size8, false) if imm <= 7 => 0b_0001_000_u32 | imm,
2178
- _ => panic!(
2179
- "aarch64: Inst::VecShiftImm: emit: invalid op/size/imm {:?}, {:?}, {:?}",
2180
- op, size, imm
2181
- ),
2182
- };
2183
- let rn_enc = machreg_to_vec(rn);
2184
- let rd_enc = machreg_to_vec(rd.to_reg());
2185
- sink.put4(template | (immh_immb << 16) | (rn_enc << 5) | rd_enc);
2186
- }
2187
- &Inst::VecShiftImmMod {
2188
- op,
2189
- rd,
2190
- ri,
2191
- rn,
2192
- size,
2193
- imm,
2194
- } => {
2195
- let rd = allocs.next_writable(rd);
2196
- let ri = allocs.next(ri);
2197
- debug_assert_eq!(rd.to_reg(), ri);
2198
- let rn = allocs.next(rn);
2199
- let (is_shr, mut template) = match op {
2200
- VecShiftImmModOp::Sli => (false, 0b_001_011110_0000_000_010101_00000_00000_u32),
2201
- };
2202
- if size.is_128bits() {
2203
- template |= 0b1 << 30;
2204
- }
2205
- let imm = imm as u32;
2206
- // Deal with the somewhat strange encoding scheme for, and limits on,
2207
- // the shift amount.
2208
- let immh_immb = match (size.lane_size(), is_shr) {
2209
- (ScalarSize::Size64, true) if imm >= 1 && imm <= 64 => {
2210
- 0b_1000_000_u32 | (64 - imm)
2211
- }
2212
- (ScalarSize::Size32, true) if imm >= 1 && imm <= 32 => {
2213
- 0b_0100_000_u32 | (32 - imm)
2214
- }
2215
- (ScalarSize::Size16, true) if imm >= 1 && imm <= 16 => {
2216
- 0b_0010_000_u32 | (16 - imm)
2217
- }
2218
- (ScalarSize::Size8, true) if imm >= 1 && imm <= 8 => {
2219
- 0b_0001_000_u32 | (8 - imm)
2220
- }
2221
- (ScalarSize::Size64, false) if imm <= 63 => 0b_1000_000_u32 | imm,
2222
- (ScalarSize::Size32, false) if imm <= 31 => 0b_0100_000_u32 | imm,
2223
- (ScalarSize::Size16, false) if imm <= 15 => 0b_0010_000_u32 | imm,
2224
- (ScalarSize::Size8, false) if imm <= 7 => 0b_0001_000_u32 | imm,
2225
- _ => panic!(
2226
- "aarch64: Inst::VecShiftImmMod: emit: invalid op/size/imm {:?}, {:?}, {:?}",
2227
- op, size, imm
2228
- ),
2229
- };
2230
- let rn_enc = machreg_to_vec(rn);
2231
- let rd_enc = machreg_to_vec(rd.to_reg());
2232
- sink.put4(template | (immh_immb << 16) | (rn_enc << 5) | rd_enc);
2233
- }
2234
- &Inst::VecExtract { rd, rn, rm, imm4 } => {
2235
- let rd = allocs.next_writable(rd);
2236
- let rn = allocs.next(rn);
2237
- let rm = allocs.next(rm);
2238
- if imm4 < 16 {
2239
- let template = 0b_01_101110_000_00000_0_0000_0_00000_00000_u32;
2240
- let rm_enc = machreg_to_vec(rm);
2241
- let rn_enc = machreg_to_vec(rn);
2242
- let rd_enc = machreg_to_vec(rd.to_reg());
2243
- sink.put4(
2244
- template | (rm_enc << 16) | ((imm4 as u32) << 11) | (rn_enc << 5) | rd_enc,
2245
- );
2246
- } else {
2247
- panic!(
2248
- "aarch64: Inst::VecExtract: emit: invalid extract index {}",
2249
- imm4
2250
- );
2251
- }
2252
- }
2253
- &Inst::VecTbl { rd, rn, rm } => {
2254
- let rn = allocs.next(rn);
2255
- let rm = allocs.next(rm);
2256
- let rd = allocs.next_writable(rd);
2257
- sink.put4(enc_tbl(/* is_extension = */ false, 0b00, rd, rn, rm));
2258
- }
2259
- &Inst::VecTblExt { rd, ri, rn, rm } => {
2260
- let rn = allocs.next(rn);
2261
- let rm = allocs.next(rm);
2262
- let rd = allocs.next_writable(rd);
2263
- let ri = allocs.next(ri);
2264
- debug_assert_eq!(rd.to_reg(), ri);
2265
- sink.put4(enc_tbl(/* is_extension = */ true, 0b00, rd, rn, rm));
2266
- }
2267
- &Inst::VecTbl2 { rd, rn, rn2, rm } => {
2268
- let rn = allocs.next(rn);
2269
- let rn2 = allocs.next(rn2);
2270
- let rm = allocs.next(rm);
2271
- let rd = allocs.next_writable(rd);
2272
- assert_eq!(machreg_to_vec(rn2), (machreg_to_vec(rn) + 1) % 32);
2273
- sink.put4(enc_tbl(/* is_extension = */ false, 0b01, rd, rn, rm));
2274
- }
2275
- &Inst::VecTbl2Ext {
2276
- rd,
2277
- ri,
2278
- rn,
2279
- rn2,
2280
- rm,
2281
- } => {
2282
- let rn = allocs.next(rn);
2283
- let rn2 = allocs.next(rn2);
2284
- let rm = allocs.next(rm);
2285
- let rd = allocs.next_writable(rd);
2286
- let ri = allocs.next(ri);
2287
- debug_assert_eq!(rd.to_reg(), ri);
2288
- assert_eq!(machreg_to_vec(rn2), (machreg_to_vec(rn) + 1) % 32);
2289
- sink.put4(enc_tbl(/* is_extension = */ true, 0b01, rd, rn, rm));
2290
- }
2291
- &Inst::FpuCmp { size, rn, rm } => {
2292
- let rn = allocs.next(rn);
2293
- let rm = allocs.next(rm);
2294
- sink.put4(enc_fcmp(size, rn, rm));
2295
- }
2296
- &Inst::FpuToInt { op, rd, rn } => {
2297
- let rd = allocs.next_writable(rd);
2298
- let rn = allocs.next(rn);
2299
- let top16 = match op {
2300
- // FCVTZS (32/32-bit)
2301
- FpuToIntOp::F32ToI32 => 0b000_11110_00_1_11_000,
2302
- // FCVTZU (32/32-bit)
2303
- FpuToIntOp::F32ToU32 => 0b000_11110_00_1_11_001,
2304
- // FCVTZS (32/64-bit)
2305
- FpuToIntOp::F32ToI64 => 0b100_11110_00_1_11_000,
2306
- // FCVTZU (32/64-bit)
2307
- FpuToIntOp::F32ToU64 => 0b100_11110_00_1_11_001,
2308
- // FCVTZS (64/32-bit)
2309
- FpuToIntOp::F64ToI32 => 0b000_11110_01_1_11_000,
2310
- // FCVTZU (64/32-bit)
2311
- FpuToIntOp::F64ToU32 => 0b000_11110_01_1_11_001,
2312
- // FCVTZS (64/64-bit)
2313
- FpuToIntOp::F64ToI64 => 0b100_11110_01_1_11_000,
2314
- // FCVTZU (64/64-bit)
2315
- FpuToIntOp::F64ToU64 => 0b100_11110_01_1_11_001,
2316
- };
2317
- sink.put4(enc_fputoint(top16, rd, rn));
2318
- }
2319
- &Inst::IntToFpu { op, rd, rn } => {
2320
- let rd = allocs.next_writable(rd);
2321
- let rn = allocs.next(rn);
2322
- let top16 = match op {
2323
- // SCVTF (32/32-bit)
2324
- IntToFpuOp::I32ToF32 => 0b000_11110_00_1_00_010,
2325
- // UCVTF (32/32-bit)
2326
- IntToFpuOp::U32ToF32 => 0b000_11110_00_1_00_011,
2327
- // SCVTF (64/32-bit)
2328
- IntToFpuOp::I64ToF32 => 0b100_11110_00_1_00_010,
2329
- // UCVTF (64/32-bit)
2330
- IntToFpuOp::U64ToF32 => 0b100_11110_00_1_00_011,
2331
- // SCVTF (32/64-bit)
2332
- IntToFpuOp::I32ToF64 => 0b000_11110_01_1_00_010,
2333
- // UCVTF (32/64-bit)
2334
- IntToFpuOp::U32ToF64 => 0b000_11110_01_1_00_011,
2335
- // SCVTF (64/64-bit)
2336
- IntToFpuOp::I64ToF64 => 0b100_11110_01_1_00_010,
2337
- // UCVTF (64/64-bit)
2338
- IntToFpuOp::U64ToF64 => 0b100_11110_01_1_00_011,
2339
- };
2340
- sink.put4(enc_inttofpu(top16, rd, rn));
2341
- }
2342
- &Inst::FpuCSel32 { rd, rn, rm, cond } => {
2343
- let rd = allocs.next_writable(rd);
2344
- let rn = allocs.next(rn);
2345
- let rm = allocs.next(rm);
2346
- sink.put4(enc_fcsel(rd, rn, rm, cond, ScalarSize::Size32));
2347
- }
2348
- &Inst::FpuCSel64 { rd, rn, rm, cond } => {
2349
- let rd = allocs.next_writable(rd);
2350
- let rn = allocs.next(rn);
2351
- let rm = allocs.next(rm);
2352
- sink.put4(enc_fcsel(rd, rn, rm, cond, ScalarSize::Size64));
2353
- }
2354
- &Inst::FpuRound { op, rd, rn } => {
2355
- let rd = allocs.next_writable(rd);
2356
- let rn = allocs.next(rn);
2357
- let top22 = match op {
2358
- FpuRoundMode::Minus32 => 0b000_11110_00_1_001_010_10000,
2359
- FpuRoundMode::Minus64 => 0b000_11110_01_1_001_010_10000,
2360
- FpuRoundMode::Plus32 => 0b000_11110_00_1_001_001_10000,
2361
- FpuRoundMode::Plus64 => 0b000_11110_01_1_001_001_10000,
2362
- FpuRoundMode::Zero32 => 0b000_11110_00_1_001_011_10000,
2363
- FpuRoundMode::Zero64 => 0b000_11110_01_1_001_011_10000,
2364
- FpuRoundMode::Nearest32 => 0b000_11110_00_1_001_000_10000,
2365
- FpuRoundMode::Nearest64 => 0b000_11110_01_1_001_000_10000,
2366
- };
2367
- sink.put4(enc_fround(top22, rd, rn));
2368
- }
2369
- &Inst::MovToFpu { rd, rn, size } => {
2370
- let rd = allocs.next_writable(rd);
2371
- let rn = allocs.next(rn);
2372
- let template = match size {
2373
- ScalarSize::Size32 => 0b000_11110_00_1_00_111_000000_00000_00000,
2374
- ScalarSize::Size64 => 0b100_11110_01_1_00_111_000000_00000_00000,
2375
- _ => unreachable!(),
2376
- };
2377
- sink.put4(template | (machreg_to_gpr(rn) << 5) | machreg_to_vec(rd.to_reg()));
2378
- }
2379
- &Inst::FpuMoveFPImm { rd, imm, size } => {
2380
- let rd = allocs.next_writable(rd);
2381
- let size_code = match size {
2382
- ScalarSize::Size32 => 0b00,
2383
- ScalarSize::Size64 => 0b01,
2384
- _ => unimplemented!(),
2385
- };
2386
- sink.put4(
2387
- 0b000_11110_00_1_00_000_000100_00000_00000
2388
- | size_code << 22
2389
- | ((imm.enc_bits() as u32) << 13)
2390
- | machreg_to_vec(rd.to_reg()),
2391
- );
2392
- }
2393
- &Inst::MovToVec {
2394
- rd,
2395
- ri,
2396
- rn,
2397
- idx,
2398
- size,
2399
- } => {
2400
- let rd = allocs.next_writable(rd);
2401
- let ri = allocs.next(ri);
2402
- debug_assert_eq!(rd.to_reg(), ri);
2403
- let rn = allocs.next(rn);
2404
- let (imm5, shift) = match size.lane_size() {
2405
- ScalarSize::Size8 => (0b00001, 1),
2406
- ScalarSize::Size16 => (0b00010, 2),
2407
- ScalarSize::Size32 => (0b00100, 3),
2408
- ScalarSize::Size64 => (0b01000, 4),
2409
- _ => unreachable!(),
2410
- };
2411
- debug_assert_eq!(idx & (0b11111 >> shift), idx);
2412
- let imm5 = imm5 | ((idx as u32) << shift);
2413
- sink.put4(
2414
- 0b010_01110000_00000_0_0011_1_00000_00000
2415
- | (imm5 << 16)
2416
- | (machreg_to_gpr(rn) << 5)
2417
- | machreg_to_vec(rd.to_reg()),
2418
- );
2419
- }
2420
- &Inst::MovFromVec { rd, rn, idx, size } => {
2421
- let rd = allocs.next_writable(rd);
2422
- let rn = allocs.next(rn);
2423
- let (q, imm5, shift, mask) = match size {
2424
- ScalarSize::Size8 => (0b0, 0b00001, 1, 0b1111),
2425
- ScalarSize::Size16 => (0b0, 0b00010, 2, 0b0111),
2426
- ScalarSize::Size32 => (0b0, 0b00100, 3, 0b0011),
2427
- ScalarSize::Size64 => (0b1, 0b01000, 4, 0b0001),
2428
- _ => panic!("Unexpected scalar FP operand size: {:?}", size),
2429
- };
2430
- debug_assert_eq!(idx & mask, idx);
2431
- let imm5 = imm5 | ((idx as u32) << shift);
2432
- sink.put4(
2433
- 0b000_01110000_00000_0_0111_1_00000_00000
2434
- | (q << 30)
2435
- | (imm5 << 16)
2436
- | (machreg_to_vec(rn) << 5)
2437
- | machreg_to_gpr(rd.to_reg()),
2438
- );
2439
- }
2440
- &Inst::MovFromVecSigned {
2441
- rd,
2442
- rn,
2443
- idx,
2444
- size,
2445
- scalar_size,
2446
- } => {
2447
- let rd = allocs.next_writable(rd);
2448
- let rn = allocs.next(rn);
2449
- let (imm5, shift, half) = match size {
2450
- VectorSize::Size8x8 => (0b00001, 1, true),
2451
- VectorSize::Size8x16 => (0b00001, 1, false),
2452
- VectorSize::Size16x4 => (0b00010, 2, true),
2453
- VectorSize::Size16x8 => (0b00010, 2, false),
2454
- VectorSize::Size32x2 => {
2455
- debug_assert_ne!(scalar_size, OperandSize::Size32);
2456
- (0b00100, 3, true)
2457
- }
2458
- VectorSize::Size32x4 => {
2459
- debug_assert_ne!(scalar_size, OperandSize::Size32);
2460
- (0b00100, 3, false)
2461
- }
2462
- _ => panic!("Unexpected vector operand size"),
2463
- };
2464
- debug_assert_eq!(idx & (0b11111 >> (half as u32 + shift)), idx);
2465
- let imm5 = imm5 | ((idx as u32) << shift);
2466
- sink.put4(
2467
- 0b000_01110000_00000_0_0101_1_00000_00000
2468
- | (scalar_size.is64() as u32) << 30
2469
- | (imm5 << 16)
2470
- | (machreg_to_vec(rn) << 5)
2471
- | machreg_to_gpr(rd.to_reg()),
2472
- );
2473
- }
2474
- &Inst::VecDup { rd, rn, size } => {
2475
- let rd = allocs.next_writable(rd);
2476
- let rn = allocs.next(rn);
2477
- let q = size.is_128bits() as u32;
2478
- let imm5 = match size.lane_size() {
2479
- ScalarSize::Size8 => 0b00001,
2480
- ScalarSize::Size16 => 0b00010,
2481
- ScalarSize::Size32 => 0b00100,
2482
- ScalarSize::Size64 => 0b01000,
2483
- _ => unreachable!(),
2484
- };
2485
- sink.put4(
2486
- 0b0_0_0_01110000_00000_000011_00000_00000
2487
- | (q << 30)
2488
- | (imm5 << 16)
2489
- | (machreg_to_gpr(rn) << 5)
2490
- | machreg_to_vec(rd.to_reg()),
2491
- );
2492
- }
2493
- &Inst::VecDupFromFpu { rd, rn, size, lane } => {
2494
- let rd = allocs.next_writable(rd);
2495
- let rn = allocs.next(rn);
2496
- let q = size.is_128bits() as u32;
2497
- let imm5 = match size.lane_size() {
2498
- ScalarSize::Size8 => {
2499
- assert!(lane < 16);
2500
- 0b00001 | (u32::from(lane) << 1)
2501
- }
2502
- ScalarSize::Size16 => {
2503
- assert!(lane < 8);
2504
- 0b00010 | (u32::from(lane) << 2)
2505
- }
2506
- ScalarSize::Size32 => {
2507
- assert!(lane < 4);
2508
- 0b00100 | (u32::from(lane) << 3)
2509
- }
2510
- ScalarSize::Size64 => {
2511
- assert!(lane < 2);
2512
- 0b01000 | (u32::from(lane) << 4)
2513
- }
2514
- _ => unimplemented!(),
2515
- };
2516
- sink.put4(
2517
- 0b000_01110000_00000_000001_00000_00000
2518
- | (q << 30)
2519
- | (imm5 << 16)
2520
- | (machreg_to_vec(rn) << 5)
2521
- | machreg_to_vec(rd.to_reg()),
2522
- );
2523
- }
2524
- &Inst::VecDupFPImm { rd, imm, size } => {
2525
- let rd = allocs.next_writable(rd);
2526
- let imm = imm.enc_bits();
2527
- let op = match size.lane_size() {
2528
- ScalarSize::Size32 => 0,
2529
- ScalarSize::Size64 => 1,
2530
- _ => unimplemented!(),
2531
- };
2532
- let q_op = op | ((size.is_128bits() as u32) << 1);
2533
-
2534
- sink.put4(enc_asimd_mod_imm(rd, q_op, 0b1111, imm));
2535
- }
2536
- &Inst::VecDupImm {
2537
- rd,
2538
- imm,
2539
- invert,
2540
- size,
2541
- } => {
2542
- let rd = allocs.next_writable(rd);
2543
- let (imm, shift, shift_ones) = imm.value();
2544
- let (op, cmode) = match size.lane_size() {
2545
- ScalarSize::Size8 => {
2546
- assert!(!invert);
2547
- assert_eq!(shift, 0);
2548
-
2549
- (0, 0b1110)
2550
- }
2551
- ScalarSize::Size16 => {
2552
- let s = shift & 8;
2553
-
2554
- assert!(!shift_ones);
2555
- assert_eq!(s, shift);
2556
-
2557
- (invert as u32, 0b1000 | (s >> 2))
2558
- }
2559
- ScalarSize::Size32 => {
2560
- if shift_ones {
2561
- assert!(shift == 8 || shift == 16);
2562
-
2563
- (invert as u32, 0b1100 | (shift >> 4))
2564
- } else {
2565
- let s = shift & 24;
2566
-
2567
- assert_eq!(s, shift);
2568
-
2569
- (invert as u32, 0b0000 | (s >> 2))
2570
- }
2571
- }
2572
- ScalarSize::Size64 => {
2573
- assert!(!invert);
2574
- assert_eq!(shift, 0);
2575
-
2576
- (1, 0b1110)
2577
- }
2578
- _ => unreachable!(),
2579
- };
2580
- let q_op = op | ((size.is_128bits() as u32) << 1);
2581
-
2582
- sink.put4(enc_asimd_mod_imm(rd, q_op, cmode, imm));
2583
- }
2584
- &Inst::VecExtend {
2585
- t,
2586
- rd,
2587
- rn,
2588
- high_half,
2589
- lane_size,
2590
- } => {
2591
- let rd = allocs.next_writable(rd);
2592
- let rn = allocs.next(rn);
2593
- let immh = match lane_size {
2594
- ScalarSize::Size16 => 0b001,
2595
- ScalarSize::Size32 => 0b010,
2596
- ScalarSize::Size64 => 0b100,
2597
- _ => panic!("Unexpected VecExtend to lane size of {:?}", lane_size),
2598
- };
2599
- let u = match t {
2600
- VecExtendOp::Sxtl => 0b0,
2601
- VecExtendOp::Uxtl => 0b1,
2602
- };
2603
- sink.put4(
2604
- 0b000_011110_0000_000_101001_00000_00000
2605
- | ((high_half as u32) << 30)
2606
- | (u << 29)
2607
- | (immh << 19)
2608
- | (machreg_to_vec(rn) << 5)
2609
- | machreg_to_vec(rd.to_reg()),
2610
- );
2611
- }
2612
- &Inst::VecRRLong {
2613
- op,
2614
- rd,
2615
- rn,
2616
- high_half,
2617
- } => {
2618
- let rd = allocs.next_writable(rd);
2619
- let rn = allocs.next(rn);
2620
- let (u, size, bits_12_16) = match op {
2621
- VecRRLongOp::Fcvtl16 => (0b0, 0b00, 0b10111),
2622
- VecRRLongOp::Fcvtl32 => (0b0, 0b01, 0b10111),
2623
- VecRRLongOp::Shll8 => (0b1, 0b00, 0b10011),
2624
- VecRRLongOp::Shll16 => (0b1, 0b01, 0b10011),
2625
- VecRRLongOp::Shll32 => (0b1, 0b10, 0b10011),
2626
- };
2627
-
2628
- sink.put4(enc_vec_rr_misc(
2629
- ((high_half as u32) << 1) | u,
2630
- size,
2631
- bits_12_16,
2632
- rd,
2633
- rn,
2634
- ));
2635
- }
2636
- &Inst::VecRRNarrowLow {
2637
- op,
2638
- rd,
2639
- rn,
2640
- lane_size,
2641
- }
2642
- | &Inst::VecRRNarrowHigh {
2643
- op,
2644
- rd,
2645
- rn,
2646
- lane_size,
2647
- ..
2648
- } => {
2649
- let rn = allocs.next(rn);
2650
- let rd = allocs.next_writable(rd);
2651
- let high_half = match self {
2652
- &Inst::VecRRNarrowLow { .. } => false,
2653
- &Inst::VecRRNarrowHigh { .. } => true,
2654
- _ => unreachable!(),
2655
- };
2656
-
2657
- let size = match lane_size {
2658
- ScalarSize::Size8 => 0b00,
2659
- ScalarSize::Size16 => 0b01,
2660
- ScalarSize::Size32 => 0b10,
2661
- _ => panic!("unsupported size: {:?}", lane_size),
2662
- };
2663
-
2664
- // Floats use a single bit, to encode either half or single.
2665
- let size = match op {
2666
- VecRRNarrowOp::Fcvtn => size >> 1,
2667
- _ => size,
2668
- };
2669
-
2670
- let (u, bits_12_16) = match op {
2671
- VecRRNarrowOp::Xtn => (0b0, 0b10010),
2672
- VecRRNarrowOp::Sqxtn => (0b0, 0b10100),
2673
- VecRRNarrowOp::Sqxtun => (0b1, 0b10010),
2674
- VecRRNarrowOp::Uqxtn => (0b1, 0b10100),
2675
- VecRRNarrowOp::Fcvtn => (0b0, 0b10110),
2676
- };
2677
-
2678
- sink.put4(enc_vec_rr_misc(
2679
- ((high_half as u32) << 1) | u,
2680
- size,
2681
- bits_12_16,
2682
- rd,
2683
- rn,
2684
- ));
2685
- }
2686
- &Inst::VecMovElement {
2687
- rd,
2688
- ri,
2689
- rn,
2690
- dest_idx,
2691
- src_idx,
2692
- size,
2693
- } => {
2694
- let rd = allocs.next_writable(rd);
2695
- let ri = allocs.next(ri);
2696
- debug_assert_eq!(rd.to_reg(), ri);
2697
- let rn = allocs.next(rn);
2698
- let (imm5, shift) = match size.lane_size() {
2699
- ScalarSize::Size8 => (0b00001, 1),
2700
- ScalarSize::Size16 => (0b00010, 2),
2701
- ScalarSize::Size32 => (0b00100, 3),
2702
- ScalarSize::Size64 => (0b01000, 4),
2703
- _ => unreachable!(),
2704
- };
2705
- let mask = 0b11111 >> shift;
2706
- debug_assert_eq!(dest_idx & mask, dest_idx);
2707
- debug_assert_eq!(src_idx & mask, src_idx);
2708
- let imm4 = (src_idx as u32) << (shift - 1);
2709
- let imm5 = imm5 | ((dest_idx as u32) << shift);
2710
- sink.put4(
2711
- 0b011_01110000_00000_0_0000_1_00000_00000
2712
- | (imm5 << 16)
2713
- | (imm4 << 11)
2714
- | (machreg_to_vec(rn) << 5)
2715
- | machreg_to_vec(rd.to_reg()),
2716
- );
2717
- }
2718
- &Inst::VecRRPair { op, rd, rn } => {
2719
- let rd = allocs.next_writable(rd);
2720
- let rn = allocs.next(rn);
2721
- let bits_12_16 = match op {
2722
- VecPairOp::Addp => 0b11011,
2723
- };
2724
-
2725
- sink.put4(enc_vec_rr_pair(bits_12_16, rd, rn));
2726
- }
2727
- &Inst::VecRRRLong {
2728
- rd,
2729
- rn,
2730
- rm,
2731
- alu_op,
2732
- high_half,
2733
- } => {
2734
- let rd = allocs.next_writable(rd);
2735
- let rn = allocs.next(rn);
2736
- let rm = allocs.next(rm);
2737
- let (u, size, bit14) = match alu_op {
2738
- VecRRRLongOp::Smull8 => (0b0, 0b00, 0b1),
2739
- VecRRRLongOp::Smull16 => (0b0, 0b01, 0b1),
2740
- VecRRRLongOp::Smull32 => (0b0, 0b10, 0b1),
2741
- VecRRRLongOp::Umull8 => (0b1, 0b00, 0b1),
2742
- VecRRRLongOp::Umull16 => (0b1, 0b01, 0b1),
2743
- VecRRRLongOp::Umull32 => (0b1, 0b10, 0b1),
2744
- };
2745
- sink.put4(enc_vec_rrr_long(
2746
- high_half as u32,
2747
- u,
2748
- size,
2749
- bit14,
2750
- rm,
2751
- rn,
2752
- rd,
2753
- ));
2754
- }
2755
- &Inst::VecRRRLongMod {
2756
- rd,
2757
- ri,
2758
- rn,
2759
- rm,
2760
- alu_op,
2761
- high_half,
2762
- } => {
2763
- let rd = allocs.next_writable(rd);
2764
- let ri = allocs.next(ri);
2765
- debug_assert_eq!(rd.to_reg(), ri);
2766
- let rn = allocs.next(rn);
2767
- let rm = allocs.next(rm);
2768
- let (u, size, bit14) = match alu_op {
2769
- VecRRRLongModOp::Umlal8 => (0b1, 0b00, 0b0),
2770
- VecRRRLongModOp::Umlal16 => (0b1, 0b01, 0b0),
2771
- VecRRRLongModOp::Umlal32 => (0b1, 0b10, 0b0),
2772
- };
2773
- sink.put4(enc_vec_rrr_long(
2774
- high_half as u32,
2775
- u,
2776
- size,
2777
- bit14,
2778
- rm,
2779
- rn,
2780
- rd,
2781
- ));
2782
- }
2783
- &Inst::VecRRPairLong { op, rd, rn } => {
2784
- let rd = allocs.next_writable(rd);
2785
- let rn = allocs.next(rn);
2786
- let (u, size) = match op {
2787
- VecRRPairLongOp::Saddlp8 => (0b0, 0b0),
2788
- VecRRPairLongOp::Uaddlp8 => (0b1, 0b0),
2789
- VecRRPairLongOp::Saddlp16 => (0b0, 0b1),
2790
- VecRRPairLongOp::Uaddlp16 => (0b1, 0b1),
2791
- };
2792
-
2793
- sink.put4(enc_vec_rr_pair_long(u, size, rd, rn));
2794
- }
2795
- &Inst::VecRRR {
2796
- rd,
2797
- rn,
2798
- rm,
2799
- alu_op,
2800
- size,
2801
- } => {
2802
- let rd = allocs.next_writable(rd);
2803
- let rn = allocs.next(rn);
2804
- let rm = allocs.next(rm);
2805
- let (q, enc_size) = size.enc_size();
2806
- let is_float = match alu_op {
2807
- VecALUOp::Fcmeq
2808
- | VecALUOp::Fcmgt
2809
- | VecALUOp::Fcmge
2810
- | VecALUOp::Fadd
2811
- | VecALUOp::Fsub
2812
- | VecALUOp::Fdiv
2813
- | VecALUOp::Fmax
2814
- | VecALUOp::Fmin
2815
- | VecALUOp::Fmul => true,
2816
- _ => false,
2817
- };
2818
-
2819
- let (top11, bit15_10) = match alu_op {
2820
- VecALUOp::Sqadd => (0b000_01110_00_1 | enc_size << 1, 0b000011),
2821
- VecALUOp::Sqsub => (0b000_01110_00_1 | enc_size << 1, 0b001011),
2822
- VecALUOp::Uqadd => (0b001_01110_00_1 | enc_size << 1, 0b000011),
2823
- VecALUOp::Uqsub => (0b001_01110_00_1 | enc_size << 1, 0b001011),
2824
- VecALUOp::Cmeq => (0b001_01110_00_1 | enc_size << 1, 0b100011),
2825
- VecALUOp::Cmge => (0b000_01110_00_1 | enc_size << 1, 0b001111),
2826
- VecALUOp::Cmgt => (0b000_01110_00_1 | enc_size << 1, 0b001101),
2827
- VecALUOp::Cmhi => (0b001_01110_00_1 | enc_size << 1, 0b001101),
2828
- VecALUOp::Cmhs => (0b001_01110_00_1 | enc_size << 1, 0b001111),
2829
- VecALUOp::Fcmeq => (0b000_01110_00_1, 0b111001),
2830
- VecALUOp::Fcmgt => (0b001_01110_10_1, 0b111001),
2831
- VecALUOp::Fcmge => (0b001_01110_00_1, 0b111001),
2832
- // The following logical instructions operate on bytes, so are not encoded differently
2833
- // for the different vector types.
2834
- VecALUOp::And => (0b000_01110_00_1, 0b000111),
2835
- VecALUOp::Bic => (0b000_01110_01_1, 0b000111),
2836
- VecALUOp::Orr => (0b000_01110_10_1, 0b000111),
2837
- VecALUOp::Eor => (0b001_01110_00_1, 0b000111),
2838
- VecALUOp::Umaxp => {
2839
- debug_assert_ne!(size, VectorSize::Size64x2);
2840
-
2841
- (0b001_01110_00_1 | enc_size << 1, 0b101001)
2842
- }
2843
- VecALUOp::Add => (0b000_01110_00_1 | enc_size << 1, 0b100001),
2844
- VecALUOp::Sub => (0b001_01110_00_1 | enc_size << 1, 0b100001),
2845
- VecALUOp::Mul => {
2846
- debug_assert_ne!(size, VectorSize::Size64x2);
2847
- (0b000_01110_00_1 | enc_size << 1, 0b100111)
2848
- }
2849
- VecALUOp::Sshl => (0b000_01110_00_1 | enc_size << 1, 0b010001),
2850
- VecALUOp::Ushl => (0b001_01110_00_1 | enc_size << 1, 0b010001),
2851
- VecALUOp::Umin => {
2852
- debug_assert_ne!(size, VectorSize::Size64x2);
2853
-
2854
- (0b001_01110_00_1 | enc_size << 1, 0b011011)
2855
- }
2856
- VecALUOp::Smin => {
2857
- debug_assert_ne!(size, VectorSize::Size64x2);
2858
-
2859
- (0b000_01110_00_1 | enc_size << 1, 0b011011)
2860
- }
2861
- VecALUOp::Umax => {
2862
- debug_assert_ne!(size, VectorSize::Size64x2);
2863
-
2864
- (0b001_01110_00_1 | enc_size << 1, 0b011001)
2865
- }
2866
- VecALUOp::Smax => {
2867
- debug_assert_ne!(size, VectorSize::Size64x2);
2868
-
2869
- (0b000_01110_00_1 | enc_size << 1, 0b011001)
2870
- }
2871
- VecALUOp::Urhadd => {
2872
- debug_assert_ne!(size, VectorSize::Size64x2);
2873
-
2874
- (0b001_01110_00_1 | enc_size << 1, 0b000101)
2875
- }
2876
- VecALUOp::Fadd => (0b000_01110_00_1, 0b110101),
2877
- VecALUOp::Fsub => (0b000_01110_10_1, 0b110101),
2878
- VecALUOp::Fdiv => (0b001_01110_00_1, 0b111111),
2879
- VecALUOp::Fmax => (0b000_01110_00_1, 0b111101),
2880
- VecALUOp::Fmin => (0b000_01110_10_1, 0b111101),
2881
- VecALUOp::Fmul => (0b001_01110_00_1, 0b110111),
2882
- VecALUOp::Addp => (0b000_01110_00_1 | enc_size << 1, 0b101111),
2883
- VecALUOp::Zip1 => (0b01001110_00_0 | enc_size << 1, 0b001110),
2884
- VecALUOp::Zip2 => (0b01001110_00_0 | enc_size << 1, 0b011110),
2885
- VecALUOp::Sqrdmulh => {
2886
- debug_assert!(
2887
- size.lane_size() == ScalarSize::Size16
2888
- || size.lane_size() == ScalarSize::Size32
2889
- );
2890
-
2891
- (0b001_01110_00_1 | enc_size << 1, 0b101101)
2892
- }
2893
- VecALUOp::Uzp1 => (0b01001110_00_0 | enc_size << 1, 0b000110),
2894
- VecALUOp::Uzp2 => (0b01001110_00_0 | enc_size << 1, 0b010110),
2895
- VecALUOp::Trn1 => (0b01001110_00_0 | enc_size << 1, 0b001010),
2896
- VecALUOp::Trn2 => (0b01001110_00_0 | enc_size << 1, 0b011010),
2897
- };
2898
- let top11 = if is_float {
2899
- top11 | size.enc_float_size() << 1
2900
- } else {
2901
- top11
2902
- };
2903
- sink.put4(enc_vec_rrr(top11 | q << 9, rm, bit15_10, rn, rd));
2904
- }
2905
- &Inst::VecRRRMod {
2906
- rd,
2907
- ri,
2908
- rn,
2909
- rm,
2910
- alu_op,
2911
- size,
2912
- } => {
2913
- let rd = allocs.next_writable(rd);
2914
- let ri = allocs.next(ri);
2915
- debug_assert_eq!(rd.to_reg(), ri);
2916
- let rn = allocs.next(rn);
2917
- let rm = allocs.next(rm);
2918
- let (q, _enc_size) = size.enc_size();
2919
-
2920
- let (top11, bit15_10) = match alu_op {
2921
- VecALUModOp::Bsl => (0b001_01110_01_1, 0b000111),
2922
- VecALUModOp::Fmla => {
2923
- (0b000_01110_00_1 | (size.enc_float_size() << 1), 0b110011)
2924
- }
2925
- VecALUModOp::Fmls => {
2926
- (0b000_01110_10_1 | (size.enc_float_size() << 1), 0b110011)
2927
- }
2928
- };
2929
- sink.put4(enc_vec_rrr(top11 | q << 9, rm, bit15_10, rn, rd));
2930
- }
2931
- &Inst::VecFmlaElem {
2932
- rd,
2933
- ri,
2934
- rn,
2935
- rm,
2936
- alu_op,
2937
- size,
2938
- idx,
2939
- } => {
2940
- let rd = allocs.next_writable(rd);
2941
- let ri = allocs.next(ri);
2942
- debug_assert_eq!(rd.to_reg(), ri);
2943
- let rn = allocs.next(rn);
2944
- let rm = allocs.next(rm);
2945
- let idx = u32::from(idx);
2946
-
2947
- let (q, _size) = size.enc_size();
2948
- let o2 = match alu_op {
2949
- VecALUModOp::Fmla => 0b0,
2950
- VecALUModOp::Fmls => 0b1,
2951
- _ => unreachable!(),
2952
- };
2953
-
2954
- let (h, l) = match size {
2955
- VectorSize::Size32x4 => {
2956
- assert!(idx < 4);
2957
- (idx >> 1, idx & 1)
2958
- }
2959
- VectorSize::Size64x2 => {
2960
- assert!(idx < 2);
2961
- (idx, 0)
2962
- }
2963
- _ => unreachable!(),
2964
- };
2965
-
2966
- let top11 = 0b000_011111_00 | (q << 9) | (size.enc_float_size() << 1) | l;
2967
- let bit15_10 = 0b000100 | (o2 << 4) | (h << 1);
2968
- sink.put4(enc_vec_rrr(top11, rm, bit15_10, rn, rd));
2969
- }
2970
- &Inst::VecLoadReplicate {
2971
- rd,
2972
- rn,
2973
- size,
2974
- flags,
2975
- } => {
2976
- let rd = allocs.next_writable(rd);
2977
- let rn = allocs.next(rn);
2978
- let (q, size) = size.enc_size();
2979
-
2980
- if let Some(trap_code) = flags.trap_code() {
2981
- // Register the offset at which the actual load instruction starts.
2982
- sink.add_trap(trap_code);
2983
- }
2984
-
2985
- sink.put4(enc_ldst_vec(q, size, rn, rd));
2986
- }
2987
- &Inst::VecCSel { rd, rn, rm, cond } => {
2988
- let rd = allocs.next_writable(rd);
2989
- let rn = allocs.next(rn);
2990
- let rm = allocs.next(rm);
2991
- /* Emit this:
2992
- b.cond else
2993
- mov rd, rm
2994
- b out
2995
- else:
2996
- mov rd, rn
2997
- out:
2998
-
2999
- Note, we could do better in the cases where rd == rn or rd == rm.
3000
- */
3001
- let else_label = sink.get_label();
3002
- let out_label = sink.get_label();
3003
-
3004
- // b.cond else
3005
- let br_else_offset = sink.cur_offset();
3006
- sink.put4(enc_conditional_br(
3007
- BranchTarget::Label(else_label),
3008
- CondBrKind::Cond(cond),
3009
- &mut AllocationConsumer::default(),
3010
- ));
3011
- sink.use_label_at_offset(br_else_offset, else_label, LabelUse::Branch19);
3012
-
3013
- // mov rd, rm
3014
- sink.put4(enc_vecmov(/* 16b = */ true, rd, rm));
3015
-
3016
- // b out
3017
- let b_out_offset = sink.cur_offset();
3018
- sink.use_label_at_offset(b_out_offset, out_label, LabelUse::Branch26);
3019
- sink.add_uncond_branch(b_out_offset, b_out_offset + 4, out_label);
3020
- sink.put4(enc_jump26(0b000101, 0 /* will be fixed up later */));
3021
-
3022
- // else:
3023
- sink.bind_label(else_label, &mut state.ctrl_plane);
3024
-
3025
- // mov rd, rn
3026
- sink.put4(enc_vecmov(/* 16b = */ true, rd, rn));
3027
-
3028
- // out:
3029
- sink.bind_label(out_label, &mut state.ctrl_plane);
3030
- }
3031
- &Inst::MovToNZCV { rn } => {
3032
- let rn = allocs.next(rn);
3033
- sink.put4(0xd51b4200 | machreg_to_gpr(rn));
3034
- }
3035
- &Inst::MovFromNZCV { rd } => {
3036
- let rd = allocs.next_writable(rd);
3037
- sink.put4(0xd53b4200 | machreg_to_gpr(rd.to_reg()));
3038
- }
3039
- &Inst::Extend {
3040
- rd,
3041
- rn,
3042
- signed: false,
3043
- from_bits: 1,
3044
- to_bits,
3045
- } => {
3046
- let rd = allocs.next_writable(rd);
3047
- let rn = allocs.next(rn);
3048
- assert!(to_bits <= 64);
3049
- // Reduce zero-extend-from-1-bit to:
3050
- // - and rd, rn, #1
3051
- // Note: This is special cased as UBFX may take more cycles
3052
- // than AND on smaller cores.
3053
- let imml = ImmLogic::maybe_from_u64(1, I32).unwrap();
3054
- Inst::AluRRImmLogic {
3055
- alu_op: ALUOp::And,
3056
- size: OperandSize::Size32,
3057
- rd,
3058
- rn,
3059
- imml,
3060
- }
3061
- .emit(&[], sink, emit_info, state);
3062
- }
3063
- &Inst::Extend {
3064
- rd,
3065
- rn,
3066
- signed: false,
3067
- from_bits: 32,
3068
- to_bits: 64,
3069
- } => {
3070
- let rd = allocs.next_writable(rd);
3071
- let rn = allocs.next(rn);
3072
- let mov = Inst::Mov {
3073
- size: OperandSize::Size32,
3074
- rd,
3075
- rm: rn,
3076
- };
3077
- mov.emit(&[], sink, emit_info, state);
3078
- }
3079
- &Inst::Extend {
3080
- rd,
3081
- rn,
3082
- signed,
3083
- from_bits,
3084
- to_bits,
3085
- } => {
3086
- let rd = allocs.next_writable(rd);
3087
- let rn = allocs.next(rn);
3088
- let (opc, size) = if signed {
3089
- (0b00, OperandSize::from_bits(to_bits))
3090
- } else {
3091
- (0b10, OperandSize::Size32)
3092
- };
3093
- sink.put4(enc_bfm(opc, size, rd, rn, 0, from_bits - 1));
3094
- }
3095
- &Inst::Jump { ref dest } => {
3096
- let off = sink.cur_offset();
3097
- // Indicate that the jump uses a label, if so, so that a fixup can occur later.
3098
- if let Some(l) = dest.as_label() {
3099
- sink.use_label_at_offset(off, l, LabelUse::Branch26);
3100
- sink.add_uncond_branch(off, off + 4, l);
3101
- }
3102
- // Emit the jump itself.
3103
- sink.put4(enc_jump26(0b000101, dest.as_offset26_or_zero()));
3104
- }
3105
- &Inst::Args { .. } | &Inst::Rets { .. } => {
3106
- // Nothing: this is a pseudoinstruction that serves
3107
- // only to constrain registers at a certain point.
3108
- }
3109
- &Inst::Ret {} => {
3110
- sink.put4(0xd65f03c0);
3111
- }
3112
- &Inst::AuthenticatedRet { key, is_hint } => {
3113
- let (op2, is_hint) = match key {
3114
- APIKey::AZ => (0b100, true),
3115
- APIKey::ASP => (0b101, is_hint),
3116
- APIKey::BZ => (0b110, true),
3117
- APIKey::BSP => (0b111, is_hint),
3118
- };
3119
-
3120
- if is_hint {
3121
- sink.put4(key.enc_auti_hint());
3122
- Inst::Ret {}.emit(&[], sink, emit_info, state);
3123
- } else {
3124
- sink.put4(0xd65f0bff | (op2 << 9)); // reta{key}
3125
- }
3126
- }
3127
- &Inst::Call { ref info } => {
3128
- if let Some(s) = state.take_stack_map() {
3129
- sink.add_stack_map(StackMapExtent::UpcomingBytes(4), s);
3130
- }
3131
- sink.add_reloc(Reloc::Arm64Call, &info.dest, 0);
3132
- sink.put4(enc_jump26(0b100101, 0));
3133
- if info.opcode.is_call() {
3134
- sink.add_call_site(info.opcode);
3135
- }
3136
-
3137
- let callee_pop_size = i64::from(info.callee_pop_size);
3138
- state.virtual_sp_offset -= callee_pop_size;
3139
- trace!(
3140
- "call adjusts virtual sp offset by {callee_pop_size} -> {}",
3141
- state.virtual_sp_offset
3142
- );
3143
- }
3144
- &Inst::CallInd { ref info } => {
3145
- if let Some(s) = state.take_stack_map() {
3146
- sink.add_stack_map(StackMapExtent::UpcomingBytes(4), s);
3147
- }
3148
- let rn = allocs.next(info.rn);
3149
- sink.put4(0b1101011_0001_11111_000000_00000_00000 | (machreg_to_gpr(rn) << 5));
3150
- if info.opcode.is_call() {
3151
- sink.add_call_site(info.opcode);
3152
- }
3153
-
3154
- let callee_pop_size = i64::from(info.callee_pop_size);
3155
- state.virtual_sp_offset -= callee_pop_size;
3156
- trace!(
3157
- "call adjusts virtual sp offset by {callee_pop_size} -> {}",
3158
- state.virtual_sp_offset
3159
- );
3160
- }
3161
- &Inst::ReturnCall {
3162
- ref callee,
3163
- ref info,
3164
- } => {
3165
- emit_return_call_common_sequence(&mut allocs, sink, emit_info, state, info);
3166
-
3167
- // Note: this is not `Inst::Jump { .. }.emit(..)` because we
3168
- // have different metadata in this case: we don't have a label
3169
- // for the target, but rather a function relocation.
3170
- sink.add_reloc(Reloc::Arm64Call, &**callee, 0);
3171
- sink.put4(enc_jump26(0b000101, 0));
3172
- sink.add_call_site(ir::Opcode::ReturnCall);
3173
-
3174
- // `emit_return_call_common_sequence` emits an island if
3175
- // necessary, so we can safely disable the worst-case-size check
3176
- // in this case.
3177
- start_off = sink.cur_offset();
3178
- }
3179
- &Inst::ReturnCallInd { callee, ref info } => {
3180
- let callee = allocs.next(callee);
3181
-
3182
- emit_return_call_common_sequence(&mut allocs, sink, emit_info, state, info);
3183
-
3184
- Inst::IndirectBr {
3185
- rn: callee,
3186
- targets: vec![],
3187
- }
3188
- .emit(&[], sink, emit_info, state);
3189
- sink.add_call_site(ir::Opcode::ReturnCallIndirect);
3190
-
3191
- // `emit_return_call_common_sequence` emits an island if
3192
- // necessary, so we can safely disable the worst-case-size check
3193
- // in this case.
3194
- start_off = sink.cur_offset();
3195
- }
3196
- &Inst::CondBr {
3197
- taken,
3198
- not_taken,
3199
- kind,
3200
- } => {
3201
- // Conditional part first.
3202
- let cond_off = sink.cur_offset();
3203
- if let Some(l) = taken.as_label() {
3204
- sink.use_label_at_offset(cond_off, l, LabelUse::Branch19);
3205
- let mut allocs_inv = allocs.clone();
3206
- let inverted =
3207
- enc_conditional_br(taken, kind.invert(), &mut allocs_inv).to_le_bytes();
3208
- sink.add_cond_branch(cond_off, cond_off + 4, l, &inverted[..]);
3209
- }
3210
- sink.put4(enc_conditional_br(taken, kind, &mut allocs));
3211
-
3212
- // Unconditional part next.
3213
- let uncond_off = sink.cur_offset();
3214
- if let Some(l) = not_taken.as_label() {
3215
- sink.use_label_at_offset(uncond_off, l, LabelUse::Branch26);
3216
- sink.add_uncond_branch(uncond_off, uncond_off + 4, l);
3217
- }
3218
- sink.put4(enc_jump26(0b000101, not_taken.as_offset26_or_zero()));
3219
- }
3220
- &Inst::TestBitAndBranch {
3221
- taken,
3222
- not_taken,
3223
- kind,
3224
- rn,
3225
- bit,
3226
- } => {
3227
- let rn = allocs.next(rn);
3228
- // Emit the conditional branch first
3229
- let cond_off = sink.cur_offset();
3230
- if let Some(l) = taken.as_label() {
3231
- sink.use_label_at_offset(cond_off, l, LabelUse::Branch14);
3232
- let inverted =
3233
- enc_test_bit_and_branch(kind.complement(), taken, rn, bit).to_le_bytes();
3234
- sink.add_cond_branch(cond_off, cond_off + 4, l, &inverted[..]);
3235
- }
3236
- sink.put4(enc_test_bit_and_branch(kind, taken, rn, bit));
3237
-
3238
- // Unconditional part next.
3239
- let uncond_off = sink.cur_offset();
3240
- if let Some(l) = not_taken.as_label() {
3241
- sink.use_label_at_offset(uncond_off, l, LabelUse::Branch26);
3242
- sink.add_uncond_branch(uncond_off, uncond_off + 4, l);
3243
- }
3244
- sink.put4(enc_jump26(0b000101, not_taken.as_offset26_or_zero()));
3245
- }
3246
- &Inst::TrapIf { kind, trap_code } => {
3247
- let label = sink.defer_trap(trap_code, state.take_stack_map());
3248
- // condbr KIND, LABEL
3249
- let off = sink.cur_offset();
3250
- sink.put4(enc_conditional_br(
3251
- BranchTarget::Label(label),
3252
- kind,
3253
- &mut allocs,
3254
- ));
3255
- sink.use_label_at_offset(off, label, LabelUse::Branch19);
3256
- }
3257
- &Inst::IndirectBr { rn, .. } => {
3258
- let rn = allocs.next(rn);
3259
- sink.put4(enc_br(rn));
3260
- }
3261
- &Inst::Nop0 => {}
3262
- &Inst::Nop4 => {
3263
- sink.put4(0xd503201f);
3264
- }
3265
- &Inst::Brk => {
3266
- sink.put4(0xd4200000);
3267
- }
3268
- &Inst::Udf { trap_code } => {
3269
- sink.add_trap(trap_code);
3270
- if let Some(s) = state.take_stack_map() {
3271
- sink.add_stack_map(StackMapExtent::UpcomingBytes(4), s);
3272
- }
3273
- sink.put_data(Inst::TRAP_OPCODE);
3274
- }
3275
- &Inst::Adr { rd, off } => {
3276
- let rd = allocs.next_writable(rd);
3277
- assert!(off > -(1 << 20));
3278
- assert!(off < (1 << 20));
3279
- sink.put4(enc_adr(off, rd));
3280
- }
3281
- &Inst::Adrp { rd, off } => {
3282
- let rd = allocs.next_writable(rd);
3283
- assert!(off > -(1 << 20));
3284
- assert!(off < (1 << 20));
3285
- sink.put4(enc_adrp(off, rd));
3286
- }
3287
- &Inst::Word4 { data } => {
3288
- sink.put4(data);
3289
- }
3290
- &Inst::Word8 { data } => {
3291
- sink.put8(data);
3292
- }
3293
- &Inst::JTSequence {
3294
- ridx,
3295
- rtmp1,
3296
- rtmp2,
3297
- default,
3298
- ref targets,
3299
- ..
3300
- } => {
3301
- let ridx = allocs.next(ridx);
3302
- let rtmp1 = allocs.next_writable(rtmp1);
3303
- let rtmp2 = allocs.next_writable(rtmp2);
3304
- // This sequence is *one* instruction in the vcode, and is expanded only here at
3305
- // emission time, because we cannot allow the regalloc to insert spills/reloads in
3306
- // the middle; we depend on hardcoded PC-rel addressing below.
3307
-
3308
- // Branch to default when condition code from prior comparison indicates.
3309
- let br = enc_conditional_br(
3310
- BranchTarget::Label(default),
3311
- CondBrKind::Cond(Cond::Hs),
3312
- &mut AllocationConsumer::default(),
3313
- );
3314
-
3315
- // No need to inform the sink's branch folding logic about this branch, because it
3316
- // will not be merged with any other branch, flipped, or elided (it is not preceded
3317
- // or succeeded by any other branch). Just emit it with the label use.
3318
- let default_br_offset = sink.cur_offset();
3319
- sink.use_label_at_offset(default_br_offset, default, LabelUse::Branch19);
3320
- sink.put4(br);
3321
-
3322
- // Overwrite the index with a zero when the above
3323
- // branch misspeculates (Spectre mitigation). Save the
3324
- // resulting index in rtmp2.
3325
- let inst = Inst::CSel {
3326
- rd: rtmp2,
3327
- cond: Cond::Hs,
3328
- rn: zero_reg(),
3329
- rm: ridx,
3330
- };
3331
- inst.emit(&[], sink, emit_info, state);
3332
- // Prevent any data value speculation.
3333
- Inst::Csdb.emit(&[], sink, emit_info, state);
3334
-
3335
- // Load address of jump table
3336
- let inst = Inst::Adr { rd: rtmp1, off: 16 };
3337
- inst.emit(&[], sink, emit_info, state);
3338
- // Load value out of jump table
3339
- let inst = Inst::SLoad32 {
3340
- rd: rtmp2,
3341
- mem: AMode::reg_plus_reg_scaled_extended(
3342
- rtmp1.to_reg(),
3343
- rtmp2.to_reg(),
3344
- I32,
3345
- ExtendOp::UXTW,
3346
- ),
3347
- flags: MemFlags::trusted(),
3348
- };
3349
- inst.emit(&[], sink, emit_info, state);
3350
- // Add base of jump table to jump-table-sourced block offset
3351
- let inst = Inst::AluRRR {
3352
- alu_op: ALUOp::Add,
3353
- size: OperandSize::Size64,
3354
- rd: rtmp1,
3355
- rn: rtmp1.to_reg(),
3356
- rm: rtmp2.to_reg(),
3357
- };
3358
- inst.emit(&[], sink, emit_info, state);
3359
- // Branch to computed address. (`targets` here is only used for successor queries
3360
- // and is not needed for emission.)
3361
- let inst = Inst::IndirectBr {
3362
- rn: rtmp1.to_reg(),
3363
- targets: vec![],
3364
- };
3365
- inst.emit(&[], sink, emit_info, state);
3366
- // Emit jump table (table of 32-bit offsets).
3367
- let jt_off = sink.cur_offset();
3368
- for &target in targets.iter() {
3369
- let word_off = sink.cur_offset();
3370
- // off_into_table is an addend here embedded in the label to be later patched
3371
- // at the end of codegen. The offset is initially relative to this jump table
3372
- // entry; with the extra addend, it'll be relative to the jump table's start,
3373
- // after patching.
3374
- let off_into_table = word_off - jt_off;
3375
- sink.use_label_at_offset(word_off, target, LabelUse::PCRel32);
3376
- sink.put4(off_into_table);
3377
- }
3378
-
3379
- // Lowering produces an EmitIsland before using a JTSequence, so we can safely
3380
- // disable the worst-case-size check in this case.
3381
- start_off = sink.cur_offset();
3382
- }
3383
- &Inst::LoadExtName {
3384
- rd,
3385
- ref name,
3386
- offset,
3387
- } => {
3388
- let rd = allocs.next_writable(rd);
3389
-
3390
- if emit_info.0.is_pic() {
3391
- // See this CE Example for the variations of this with and without BTI & PAUTH
3392
- // https://godbolt.org/z/ncqjbbvvn
3393
- //
3394
- // Emit the following code:
3395
- // adrp rd, :got:X
3396
- // ldr rd, [rd, :got_lo12:X]
3397
-
3398
- // adrp rd, symbol
3399
- sink.add_reloc(Reloc::Aarch64AdrGotPage21, &**name, 0);
3400
- let inst = Inst::Adrp { rd, off: 0 };
3401
- inst.emit(&[], sink, emit_info, state);
3402
-
3403
- // ldr rd, [rd, :got_lo12:X]
3404
- sink.add_reloc(Reloc::Aarch64Ld64GotLo12Nc, &**name, 0);
3405
- let inst = Inst::ULoad64 {
3406
- rd,
3407
- mem: AMode::reg(rd.to_reg()),
3408
- flags: MemFlags::trusted(),
3409
- };
3410
- inst.emit(&[], sink, emit_info, state);
3411
- } else {
3412
- // With absolute offsets we set up a load from a preallocated space, and then jump
3413
- // over it.
3414
- //
3415
- // Emit the following code:
3416
- // ldr rd, #8
3417
- // b #0x10
3418
- // <8 byte space>
3419
-
3420
- let inst = Inst::ULoad64 {
3421
- rd,
3422
- mem: AMode::Label {
3423
- label: MemLabel::PCRel(8),
3424
- },
3425
- flags: MemFlags::trusted(),
3426
- };
3427
- inst.emit(&[], sink, emit_info, state);
3428
- let inst = Inst::Jump {
3429
- dest: BranchTarget::ResolvedOffset(12),
3430
- };
3431
- inst.emit(&[], sink, emit_info, state);
3432
- sink.add_reloc(Reloc::Abs8, &**name, offset);
3433
- sink.put8(0);
3434
- }
3435
- }
3436
- &Inst::LoadAddr { rd, ref mem } => {
3437
- let rd = allocs.next_writable(rd);
3438
- let mem = mem.with_allocs(&mut allocs);
3439
- let (mem_insts, mem) = mem_finalize(Some(sink), &mem, state);
3440
- for inst in mem_insts.into_iter() {
3441
- inst.emit(&[], sink, emit_info, state);
3442
- }
3443
-
3444
- let (reg, index_reg, offset) = match mem {
3445
- AMode::RegExtended { rn, rm, extendop } => {
3446
- let r = allocs.next(rn);
3447
- (r, Some((rm, extendop)), 0)
3448
- }
3449
- AMode::Unscaled { rn, simm9 } => {
3450
- let r = allocs.next(rn);
3451
- (r, None, simm9.value())
3452
- }
3453
- AMode::UnsignedOffset { rn, uimm12 } => {
3454
- let r = allocs.next(rn);
3455
- (r, None, uimm12.value() as i32)
3456
- }
3457
- _ => panic!("Unsupported case for LoadAddr: {:?}", mem),
3458
- };
3459
- let abs_offset = if offset < 0 {
3460
- -offset as u64
3461
- } else {
3462
- offset as u64
3463
- };
3464
- let alu_op = if offset < 0 { ALUOp::Sub } else { ALUOp::Add };
3465
-
3466
- if let Some((idx, extendop)) = index_reg {
3467
- let add = Inst::AluRRRExtend {
3468
- alu_op: ALUOp::Add,
3469
- size: OperandSize::Size64,
3470
- rd,
3471
- rn: reg,
3472
- rm: idx,
3473
- extendop,
3474
- };
3475
-
3476
- add.emit(&[], sink, emit_info, state);
3477
- } else if offset == 0 {
3478
- if reg != rd.to_reg() {
3479
- let mov = Inst::Mov {
3480
- size: OperandSize::Size64,
3481
- rd,
3482
- rm: reg,
3483
- };
3484
-
3485
- mov.emit(&[], sink, emit_info, state);
3486
- }
3487
- } else if let Some(imm12) = Imm12::maybe_from_u64(abs_offset) {
3488
- let add = Inst::AluRRImm12 {
3489
- alu_op,
3490
- size: OperandSize::Size64,
3491
- rd,
3492
- rn: reg,
3493
- imm12,
3494
- };
3495
- add.emit(&[], sink, emit_info, state);
3496
- } else {
3497
- // Use `tmp2` here: `reg` may be `spilltmp` if the `AMode` on this instruction
3498
- // was initially an `SPOffset`. Assert that `tmp2` is truly free to use. Note
3499
- // that no other instructions will be inserted here (we're emitting directly),
3500
- // and a live range of `tmp2` should not span this instruction, so this use
3501
- // should otherwise be correct.
3502
- debug_assert!(rd.to_reg() != tmp2_reg());
3503
- debug_assert!(reg != tmp2_reg());
3504
- let tmp = writable_tmp2_reg();
3505
- for insn in Inst::load_constant(tmp, abs_offset, &mut |_| tmp).into_iter() {
3506
- insn.emit(&[], sink, emit_info, state);
3507
- }
3508
- let add = Inst::AluRRR {
3509
- alu_op,
3510
- size: OperandSize::Size64,
3511
- rd,
3512
- rn: reg,
3513
- rm: tmp.to_reg(),
3514
- };
3515
- add.emit(&[], sink, emit_info, state);
3516
- }
3517
- }
3518
- &Inst::Paci { key } => {
3519
- let (crm, op2) = match key {
3520
- APIKey::AZ => (0b0011, 0b000),
3521
- APIKey::ASP => (0b0011, 0b001),
3522
- APIKey::BZ => (0b0011, 0b010),
3523
- APIKey::BSP => (0b0011, 0b011),
3524
- };
3525
-
3526
- sink.put4(0xd503211f | (crm << 8) | (op2 << 5));
3527
- }
3528
- &Inst::Xpaclri => sink.put4(0xd50320ff),
3529
- &Inst::Bti { targets } => {
3530
- let targets = match targets {
3531
- BranchTargetType::None => 0b00,
3532
- BranchTargetType::C => 0b01,
3533
- BranchTargetType::J => 0b10,
3534
- BranchTargetType::JC => 0b11,
3535
- };
3536
-
3537
- sink.put4(0xd503241f | targets << 6);
3538
- }
3539
- &Inst::VirtualSPOffsetAdj { offset } => {
3540
- trace!(
3541
- "virtual sp offset adjusted by {} -> {}",
3542
- offset,
3543
- state.virtual_sp_offset + offset,
3544
- );
3545
- state.virtual_sp_offset += offset;
3546
- }
3547
- &Inst::EmitIsland { needed_space } => {
3548
- if sink.island_needed(needed_space + 4) {
3549
- let jump_around_label = sink.get_label();
3550
- let jmp = Inst::Jump {
3551
- dest: BranchTarget::Label(jump_around_label),
3552
- };
3553
- jmp.emit(&[], sink, emit_info, state);
3554
- sink.emit_island(needed_space + 4, &mut state.ctrl_plane);
3555
- sink.bind_label(jump_around_label, &mut state.ctrl_plane);
3556
- }
3557
- }
3558
-
3559
- &Inst::ElfTlsGetAddr {
3560
- ref symbol,
3561
- rd,
3562
- tmp,
3563
- } => {
3564
- let rd = allocs.next_writable(rd);
3565
- let tmp = allocs.next_writable(tmp);
3566
- assert_eq!(xreg(0), rd.to_reg());
3567
-
3568
- // See the original proposal for TLSDESC.
3569
- // http://www.fsfla.org/~lxoliva/writeups/TLS/paper-lk2006.pdf
3570
- //
3571
- // Implement the TLSDESC instruction sequence:
3572
- // adrp x0, :tlsdesc:tlsvar
3573
- // ldr tmp, [x0, :tlsdesc_lo12:tlsvar]
3574
- // add x0, x0, :tlsdesc_lo12:tlsvar
3575
- // blr tmp
3576
- // mrs tmp, tpidr_el0
3577
- // add x0, x0, tmp
3578
- //
3579
- // This is the instruction sequence that GCC emits for ELF GD TLS Relocations in aarch64
3580
- // See: https://gcc.godbolt.org/z/e4j7MdErh
3581
-
3582
- // adrp x0, :tlsdesc:tlsvar
3583
- sink.add_reloc(Reloc::Aarch64TlsDescAdrPage21, &**symbol, 0);
3584
- Inst::Adrp { rd, off: 0 }.emit(&[], sink, emit_info, state);
3585
-
3586
- // ldr tmp, [x0, :tlsdesc_lo12:tlsvar]
3587
- sink.add_reloc(Reloc::Aarch64TlsDescLd64Lo12, &**symbol, 0);
3588
- Inst::ULoad64 {
3589
- rd: tmp,
3590
- mem: AMode::reg(rd.to_reg()),
3591
- flags: MemFlags::trusted(),
3592
- }
3593
- .emit(&[], sink, emit_info, state);
3594
-
3595
- // add x0, x0, :tlsdesc_lo12:tlsvar
3596
- sink.add_reloc(Reloc::Aarch64TlsDescAddLo12, &**symbol, 0);
3597
- Inst::AluRRImm12 {
3598
- alu_op: ALUOp::Add,
3599
- size: OperandSize::Size64,
3600
- rd,
3601
- rn: rd.to_reg(),
3602
- imm12: Imm12::maybe_from_u64(0).unwrap(),
3603
- }
3604
- .emit(&[], sink, emit_info, state);
3605
-
3606
- // blr tmp
3607
- sink.add_reloc(Reloc::Aarch64TlsDescCall, &**symbol, 0);
3608
- Inst::CallInd {
3609
- info: crate::isa::Box::new(CallIndInfo {
3610
- rn: tmp.to_reg(),
3611
- uses: smallvec![],
3612
- defs: smallvec![],
3613
- clobbers: PRegSet::empty(),
3614
- opcode: Opcode::CallIndirect,
3615
- caller_callconv: CallConv::SystemV,
3616
- callee_callconv: CallConv::SystemV,
3617
- callee_pop_size: 0,
3618
- }),
3619
- }
3620
- .emit(&[], sink, emit_info, state);
3621
-
3622
- // mrs tmp, tpidr_el0
3623
- sink.put4(0xd53bd040 | machreg_to_gpr(tmp.to_reg()));
3624
-
3625
- // add x0, x0, tmp
3626
- Inst::AluRRR {
3627
- alu_op: ALUOp::Add,
3628
- size: OperandSize::Size64,
3629
- rd,
3630
- rn: rd.to_reg(),
3631
- rm: tmp.to_reg(),
3632
- }
3633
- .emit(&[], sink, emit_info, state);
3634
- }
3635
-
3636
- &Inst::MachOTlsGetAddr { ref symbol, rd } => {
3637
- // Each thread local variable gets a descriptor, where the first xword of the descriptor is a pointer
3638
- // to a function that takes the descriptor address in x0, and after the function returns x0
3639
- // contains the address for the thread local variable
3640
- //
3641
- // what we want to emit is basically:
3642
- //
3643
- // adrp x0, <label>@TLVPPAGE ; Load the address of the page of the thread local variable pointer (TLVP)
3644
- // ldr x0, [x0, <label>@TLVPPAGEOFF] ; Load the descriptor's address into x0
3645
- // ldr x1, [x0] ; Load the function pointer (the first part of the descriptor)
3646
- // blr x1 ; Call the function pointer with the descriptor address in x0
3647
- // ; x0 now contains the TLV address
3648
-
3649
- let rd = allocs.next_writable(rd);
3650
- assert_eq!(xreg(0), rd.to_reg());
3651
- let rtmp = writable_xreg(1);
3652
-
3653
- // adrp x0, <label>@TLVPPAGE
3654
- sink.add_reloc(Reloc::MachOAarch64TlsAdrPage21, symbol, 0);
3655
- sink.put4(0x90000000);
3656
-
3657
- // ldr x0, [x0, <label>@TLVPPAGEOFF]
3658
- sink.add_reloc(Reloc::MachOAarch64TlsAdrPageOff12, symbol, 0);
3659
- sink.put4(0xf9400000);
3660
-
3661
- // load [x0] into temp register
3662
- Inst::ULoad64 {
3663
- rd: rtmp,
3664
- mem: AMode::reg(rd.to_reg()),
3665
- flags: MemFlags::trusted(),
3666
- }
3667
- .emit(&[], sink, emit_info, state);
3668
-
3669
- // call function pointer in temp register
3670
- Inst::CallInd {
3671
- info: crate::isa::Box::new(CallIndInfo {
3672
- rn: rtmp.to_reg(),
3673
- uses: smallvec![],
3674
- defs: smallvec![],
3675
- clobbers: PRegSet::empty(),
3676
- opcode: Opcode::CallIndirect,
3677
- caller_callconv: CallConv::AppleAarch64,
3678
- callee_callconv: CallConv::AppleAarch64,
3679
- callee_pop_size: 0,
3680
- }),
3681
- }
3682
- .emit(&[], sink, emit_info, state);
3683
- }
3684
-
3685
- &Inst::Unwind { ref inst } => {
3686
- sink.add_unwind(inst.clone());
3687
- }
3688
-
3689
- &Inst::DummyUse { .. } => {}
3690
-
3691
- &Inst::StackProbeLoop { start, end, step } => {
3692
- assert!(emit_info.0.enable_probestack());
3693
- let start = allocs.next_writable(start);
3694
- let end = allocs.next(end);
3695
-
3696
- // The loop generated here uses `start` as a counter register to
3697
- // count backwards until negating it exceeds `end`. In other
3698
- // words `start` is an offset from `sp` we're testing where
3699
- // `end` is the max size we need to test. The loop looks like:
3700
- //
3701
- // loop_start:
3702
- // sub start, start, #step
3703
- // stur xzr, [sp, start]
3704
- // cmn start, end
3705
- // br.gt loop_start
3706
- // loop_end:
3707
- //
3708
- // Note that this loop cannot use the spilltmp and tmp2
3709
- // registers as those are currently used as the input to this
3710
- // loop when generating the instruction. This means that some
3711
- // more flavorful address modes and lowerings need to be
3712
- // avoided.
3713
- //
3714
- // Perhaps someone more clever than I can figure out how to use
3715
- // `subs` or the like and skip the `cmn`, but I can't figure it
3716
- // out at this time.
3717
-
3718
- let loop_start = sink.get_label();
3719
- sink.bind_label(loop_start, &mut state.ctrl_plane);
3720
-
3721
- Inst::AluRRImm12 {
3722
- alu_op: ALUOp::Sub,
3723
- size: OperandSize::Size64,
3724
- rd: start,
3725
- rn: start.to_reg(),
3726
- imm12: step,
3727
- }
3728
- .emit(&[], sink, emit_info, state);
3729
- Inst::Store32 {
3730
- rd: regs::zero_reg(),
3731
- mem: AMode::RegReg {
3732
- rn: regs::stack_reg(),
3733
- rm: start.to_reg(),
3734
- },
3735
- flags: MemFlags::trusted(),
3736
- }
3737
- .emit(&[], sink, emit_info, state);
3738
- Inst::AluRRR {
3739
- alu_op: ALUOp::AddS,
3740
- size: OperandSize::Size64,
3741
- rd: regs::writable_zero_reg(),
3742
- rn: start.to_reg(),
3743
- rm: end,
3744
- }
3745
- .emit(&[], sink, emit_info, state);
3746
-
3747
- let loop_end = sink.get_label();
3748
- Inst::CondBr {
3749
- taken: BranchTarget::Label(loop_start),
3750
- not_taken: BranchTarget::Label(loop_end),
3751
- kind: CondBrKind::Cond(Cond::Gt),
3752
- }
3753
- .emit(&[], sink, emit_info, state);
3754
- sink.bind_label(loop_end, &mut state.ctrl_plane);
3755
- }
3756
- }
3757
-
3758
- let end_off = sink.cur_offset();
3759
- debug_assert!(
3760
- (end_off - start_off) <= Inst::worst_case_size()
3761
- || matches!(self, Inst::EmitIsland { .. }),
3762
- "Worst case size exceed for {:?}: {}",
3763
- self,
3764
- end_off - start_off
3765
- );
3766
-
3767
- state.clear_post_insn();
3768
- }
3769
-
3770
- fn pretty_print_inst(&self, allocs: &[Allocation], state: &mut Self::State) -> String {
3771
- let mut allocs = AllocationConsumer::new(allocs);
3772
- self.print_with_state(state, &mut allocs)
3773
- }
3774
- }
3775
-
3776
- fn emit_return_call_common_sequence(
3777
- allocs: &mut AllocationConsumer<'_>,
3778
- sink: &mut MachBuffer<Inst>,
3779
- emit_info: &EmitInfo,
3780
- state: &mut EmitState,
3781
- info: &ReturnCallInfo,
3782
- ) {
3783
- for u in info.uses.iter() {
3784
- let _ = allocs.next(u.vreg);
3785
- }
3786
-
3787
- // We are emitting a dynamic number of instructions and might need an
3788
- // island. We emit four instructions regardless of how many stack arguments
3789
- // we have, and then two instructions per word of stack argument space.
3790
- let new_stack_words = info.new_stack_arg_size / 8;
3791
- let insts = 4 + 2 * new_stack_words;
3792
- let size_of_inst = 4;
3793
- let space_needed = insts * size_of_inst;
3794
- if sink.island_needed(space_needed) {
3795
- let jump_around_label = sink.get_label();
3796
- let jmp = Inst::Jump {
3797
- dest: BranchTarget::Label(jump_around_label),
3798
- };
3799
- jmp.emit(&[], sink, emit_info, state);
3800
- sink.emit_island(space_needed + 4, &mut state.ctrl_plane);
3801
- sink.bind_label(jump_around_label, &mut state.ctrl_plane);
3802
- }
3803
-
3804
- // Copy the new frame on top of our current frame.
3805
- //
3806
- // The current stack layout is the following:
3807
- //
3808
- // | ... |
3809
- // +---------------------+
3810
- // | ... |
3811
- // | stack arguments |
3812
- // | ... |
3813
- // current | return address |
3814
- // frame | old FP | <-- FP
3815
- // | ... |
3816
- // | old stack slots |
3817
- // | ... |
3818
- // +---------------------+
3819
- // | ... |
3820
- // new | new stack arguments |
3821
- // frame | ... | <-- SP
3822
- // +---------------------+
3823
- //
3824
- // We need to restore the old FP, restore the return address from the stack
3825
- // to the link register, copy the new stack arguments over the old stack
3826
- // arguments, adjust SP to point to the new stack arguments, and then jump
3827
- // to the callee (which will push the old FP and RA again). Note that the
3828
- // actual jump happens outside this helper function.
3829
-
3830
- assert_eq!(
3831
- info.new_stack_arg_size % 8,
3832
- 0,
3833
- "size of new stack arguments must be 8-byte aligned"
3834
- );
3835
-
3836
- // The delta from our frame pointer to the (eventual) stack pointer value
3837
- // when we jump to the tail callee. This is the difference in size of stack
3838
- // arguments as well as accounting for the two words we pushed onto the
3839
- // stack upon entry to this function (the return address and old frame
3840
- // pointer).
3841
- let fp_to_callee_sp =
3842
- i64::from(info.old_stack_arg_size) - i64::from(info.new_stack_arg_size) + 16;
3843
-
3844
- let tmp1 = regs::writable_spilltmp_reg();
3845
- let tmp2 = regs::writable_tmp2_reg();
3846
-
3847
- // Restore the return address to the link register, and load the old FP into
3848
- // a temporary register.
3849
- //
3850
- // We can't put the old FP into the FP register until after we copy the
3851
- // stack arguments into place, since that uses address modes that are
3852
- // relative to our current FP.
3853
- //
3854
- // Note that the FP is saved in the function prologue for all non-leaf
3855
- // functions, even when `preserve_frame_pointers=false`. Note also that
3856
- // `return_call` instructions make it so that a function is considered
3857
- // non-leaf. Therefore we always have an FP to restore here.
3858
- Inst::LoadP64 {
3859
- rt: tmp1,
3860
- rt2: writable_link_reg(),
3861
- mem: PairAMode::SignedOffset {
3862
- reg: regs::fp_reg(),
3863
- simm7: SImm7Scaled::maybe_from_i64(0, types::I64).unwrap(),
3864
- },
3865
- flags: MemFlags::trusted(),
3866
- }
3867
- .emit(&[], sink, emit_info, state);
3868
-
3869
- // Copy the new stack arguments over the old stack arguments.
3870
- for i in (0..new_stack_words).rev() {
3871
- // Load the `i`th new stack argument word from the temporary stack
3872
- // space.
3873
- Inst::ULoad64 {
3874
- rd: tmp2,
3875
- mem: AMode::SPOffset {
3876
- off: i64::from(i * 8),
3877
- ty: types::I64,
3878
- },
3879
- flags: ir::MemFlags::trusted(),
3880
- }
3881
- .emit(&[], sink, emit_info, state);
3882
-
3883
- // Store it to its final destination on the stack, overwriting our
3884
- // current frame.
3885
- Inst::Store64 {
3886
- rd: tmp2.to_reg(),
3887
- mem: AMode::FPOffset {
3888
- off: fp_to_callee_sp + i64::from(i * 8),
3889
- ty: types::I64,
3890
- },
3891
- flags: ir::MemFlags::trusted(),
3892
- }
3893
- .emit(&[], sink, emit_info, state);
3894
- }
3895
-
3896
- // Initialize the SP for the tail callee, deallocating the temporary stack
3897
- // argument space and our current frame at the same time.
3898
- let (off, alu_op) = if let Ok(off) = u64::try_from(fp_to_callee_sp) {
3899
- (off, ALUOp::Add)
3900
- } else {
3901
- let abs = fp_to_callee_sp.abs();
3902
- let off = u64::try_from(abs).unwrap();
3903
- (off, ALUOp::Sub)
3904
- };
3905
- Inst::AluRRImm12 {
3906
- alu_op,
3907
- size: OperandSize::Size64,
3908
- rd: regs::writable_stack_reg(),
3909
- rn: regs::fp_reg(),
3910
- imm12: Imm12::maybe_from_u64(off).unwrap(),
3911
- }
3912
- .emit(&[], sink, emit_info, state);
3913
-
3914
- // Move the old FP value from the temporary into the FP register.
3915
- Inst::Mov {
3916
- size: OperandSize::Size64,
3917
- rd: regs::writable_fp_reg(),
3918
- rm: tmp1.to_reg(),
3919
- }
3920
- .emit(&[], sink, emit_info, state);
3921
-
3922
- state.virtual_sp_offset -= i64::from(info.new_stack_arg_size);
3923
- trace!(
3924
- "return_call[_ind] adjusts virtual sp offset by {} -> {}",
3925
- info.new_stack_arg_size,
3926
- state.virtual_sp_offset
3927
- );
3928
-
3929
- if let Some(key) = info.key {
3930
- sink.put4(key.enc_auti_hint());
3931
- }
3932
- }