wasmtime 20.0.2 → 21.0.1

Sign up to get free protection for your applications and to get access to all the features.
Files changed (2089) hide show
  1. checksums.yaml +4 -4
  2. data/Cargo.lock +129 -124
  3. data/ext/Cargo.toml +8 -6
  4. data/ext/cargo-vendor/cobs-0.2.3/.cargo-checksum.json +1 -0
  5. data/ext/cargo-vendor/cobs-0.2.3/Cargo.toml +39 -0
  6. data/ext/cargo-vendor/cobs-0.2.3/LICENSE-APACHE +202 -0
  7. data/ext/cargo-vendor/cobs-0.2.3/LICENSE-MIT +19 -0
  8. data/ext/cargo-vendor/cobs-0.2.3/README.md +23 -0
  9. data/ext/cargo-vendor/cobs-0.2.3/src/dec.rs +360 -0
  10. data/ext/cargo-vendor/cobs-0.2.3/src/enc.rs +216 -0
  11. data/ext/cargo-vendor/cobs-0.2.3/src/lib.rs +14 -0
  12. data/ext/cargo-vendor/cobs-0.2.3/tests/test.rs +265 -0
  13. data/ext/cargo-vendor/cranelift-bforest-0.108.1/.cargo-checksum.json +1 -0
  14. data/ext/cargo-vendor/cranelift-bforest-0.108.1/Cargo.toml +40 -0
  15. data/ext/cargo-vendor/cranelift-codegen-0.108.1/.cargo-checksum.json +1 -0
  16. data/ext/cargo-vendor/cranelift-codegen-0.108.1/Cargo.toml +189 -0
  17. data/ext/cargo-vendor/cranelift-codegen-0.108.1/build.rs +266 -0
  18. data/ext/cargo-vendor/cranelift-codegen-0.108.1/src/alias_analysis.rs +403 -0
  19. data/ext/cargo-vendor/cranelift-codegen-0.108.1/src/context.rs +395 -0
  20. data/ext/cargo-vendor/cranelift-codegen-0.108.1/src/ctxhash.rs +167 -0
  21. data/ext/cargo-vendor/cranelift-codegen-0.108.1/src/egraph/elaborate.rs +835 -0
  22. data/ext/cargo-vendor/cranelift-codegen-0.108.1/src/egraph.rs +839 -0
  23. data/ext/cargo-vendor/cranelift-codegen-0.108.1/src/incremental_cache.rs +256 -0
  24. data/ext/cargo-vendor/cranelift-codegen-0.108.1/src/ir/instructions.rs +1020 -0
  25. data/ext/cargo-vendor/cranelift-codegen-0.108.1/src/isa/aarch64/abi.rs +1580 -0
  26. data/ext/cargo-vendor/cranelift-codegen-0.108.1/src/isa/aarch64/inst/args.rs +721 -0
  27. data/ext/cargo-vendor/cranelift-codegen-0.108.1/src/isa/aarch64/inst/emit.rs +3846 -0
  28. data/ext/cargo-vendor/cranelift-codegen-0.108.1/src/isa/aarch64/inst/emit_tests.rs +7902 -0
  29. data/ext/cargo-vendor/cranelift-codegen-0.108.1/src/isa/aarch64/inst/imms.rs +1213 -0
  30. data/ext/cargo-vendor/cranelift-codegen-0.108.1/src/isa/aarch64/inst/mod.rs +3094 -0
  31. data/ext/cargo-vendor/cranelift-codegen-0.108.1/src/isa/aarch64/inst/regs.rs +288 -0
  32. data/ext/cargo-vendor/cranelift-codegen-0.108.1/src/isa/aarch64/inst.isle +4225 -0
  33. data/ext/cargo-vendor/cranelift-codegen-0.108.1/src/isa/aarch64/lower/isle.rs +810 -0
  34. data/ext/cargo-vendor/cranelift-codegen-0.108.1/src/isa/aarch64/pcc.rs +568 -0
  35. data/ext/cargo-vendor/cranelift-codegen-0.108.1/src/isa/mod.rs +449 -0
  36. data/ext/cargo-vendor/cranelift-codegen-0.108.1/src/isa/riscv64/abi.rs +1051 -0
  37. data/ext/cargo-vendor/cranelift-codegen-0.108.1/src/isa/riscv64/inst/args.rs +1938 -0
  38. data/ext/cargo-vendor/cranelift-codegen-0.108.1/src/isa/riscv64/inst/emit.rs +2681 -0
  39. data/ext/cargo-vendor/cranelift-codegen-0.108.1/src/isa/riscv64/inst/emit_tests.rs +2197 -0
  40. data/ext/cargo-vendor/cranelift-codegen-0.108.1/src/isa/riscv64/inst/mod.rs +1975 -0
  41. data/ext/cargo-vendor/cranelift-codegen-0.108.1/src/isa/riscv64/inst/regs.rs +168 -0
  42. data/ext/cargo-vendor/cranelift-codegen-0.108.1/src/isa/riscv64/inst/vector.rs +1144 -0
  43. data/ext/cargo-vendor/cranelift-codegen-0.108.1/src/isa/riscv64/inst.isle +2969 -0
  44. data/ext/cargo-vendor/cranelift-codegen-0.108.1/src/isa/riscv64/lower/isle.rs +625 -0
  45. data/ext/cargo-vendor/cranelift-codegen-0.108.1/src/isa/riscv64/lower.isle +2883 -0
  46. data/ext/cargo-vendor/cranelift-codegen-0.108.1/src/isa/s390x/abi.rs +1037 -0
  47. data/ext/cargo-vendor/cranelift-codegen-0.108.1/src/isa/s390x/inst/args.rs +314 -0
  48. data/ext/cargo-vendor/cranelift-codegen-0.108.1/src/isa/s390x/inst/emit.rs +3646 -0
  49. data/ext/cargo-vendor/cranelift-codegen-0.108.1/src/isa/s390x/inst/imms.rs +202 -0
  50. data/ext/cargo-vendor/cranelift-codegen-0.108.1/src/isa/s390x/inst/mod.rs +3421 -0
  51. data/ext/cargo-vendor/cranelift-codegen-0.108.1/src/isa/s390x/inst/regs.rs +180 -0
  52. data/ext/cargo-vendor/cranelift-codegen-0.108.1/src/isa/x64/abi.rs +1410 -0
  53. data/ext/cargo-vendor/cranelift-codegen-0.108.1/src/isa/x64/inst/args.rs +2256 -0
  54. data/ext/cargo-vendor/cranelift-codegen-0.108.1/src/isa/x64/inst/emit.rs +4311 -0
  55. data/ext/cargo-vendor/cranelift-codegen-0.108.1/src/isa/x64/inst/emit_tests.rs +5171 -0
  56. data/ext/cargo-vendor/cranelift-codegen-0.108.1/src/isa/x64/inst/mod.rs +2838 -0
  57. data/ext/cargo-vendor/cranelift-codegen-0.108.1/src/isa/x64/inst/regs.rs +276 -0
  58. data/ext/cargo-vendor/cranelift-codegen-0.108.1/src/isa/x64/inst.isle +5294 -0
  59. data/ext/cargo-vendor/cranelift-codegen-0.108.1/src/isa/x64/lower/isle.rs +1064 -0
  60. data/ext/cargo-vendor/cranelift-codegen-0.108.1/src/isa/x64/lower.isle +4808 -0
  61. data/ext/cargo-vendor/cranelift-codegen-0.108.1/src/isa/x64/lower.rs +337 -0
  62. data/ext/cargo-vendor/cranelift-codegen-0.108.1/src/isa/x64/pcc.rs +1014 -0
  63. data/ext/cargo-vendor/cranelift-codegen-0.108.1/src/lib.rs +106 -0
  64. data/ext/cargo-vendor/cranelift-codegen-0.108.1/src/machinst/abi.rs +2506 -0
  65. data/ext/cargo-vendor/cranelift-codegen-0.108.1/src/machinst/blockorder.rs +465 -0
  66. data/ext/cargo-vendor/cranelift-codegen-0.108.1/src/machinst/isle.rs +903 -0
  67. data/ext/cargo-vendor/cranelift-codegen-0.108.1/src/machinst/lower.rs +1432 -0
  68. data/ext/cargo-vendor/cranelift-codegen-0.108.1/src/machinst/mod.rs +555 -0
  69. data/ext/cargo-vendor/cranelift-codegen-0.108.1/src/machinst/reg.rs +522 -0
  70. data/ext/cargo-vendor/cranelift-codegen-0.108.1/src/machinst/valueregs.rs +138 -0
  71. data/ext/cargo-vendor/cranelift-codegen-0.108.1/src/machinst/vcode.rs +1741 -0
  72. data/ext/cargo-vendor/cranelift-codegen-0.108.1/src/nan_canonicalization.rs +130 -0
  73. data/ext/cargo-vendor/cranelift-codegen-0.108.1/src/opts/arithmetic.isle +240 -0
  74. data/ext/cargo-vendor/cranelift-codegen-0.108.1/src/opts/icmp.isle +215 -0
  75. data/ext/cargo-vendor/cranelift-codegen-0.108.1/src/ranges.rs +131 -0
  76. data/ext/cargo-vendor/cranelift-codegen-0.108.1/src/remove_constant_phis.rs +419 -0
  77. data/ext/cargo-vendor/cranelift-codegen-0.108.1/src/scoped_hash_map.rs +310 -0
  78. data/ext/cargo-vendor/cranelift-codegen-0.108.1/src/settings.rs +590 -0
  79. data/ext/cargo-vendor/cranelift-codegen-meta-0.108.1/.cargo-checksum.json +1 -0
  80. data/ext/cargo-vendor/cranelift-codegen-meta-0.108.1/Cargo.toml +35 -0
  81. data/ext/cargo-vendor/cranelift-codegen-meta-0.108.1/src/gen_inst.rs +1278 -0
  82. data/ext/cargo-vendor/cranelift-codegen-meta-0.108.1/src/gen_isle.rs +519 -0
  83. data/ext/cargo-vendor/cranelift-codegen-meta-0.108.1/src/gen_settings.rs +508 -0
  84. data/ext/cargo-vendor/cranelift-codegen-meta-0.108.1/src/gen_types.rs +75 -0
  85. data/ext/cargo-vendor/cranelift-codegen-meta-0.108.1/src/isa/riscv64.rs +168 -0
  86. data/ext/cargo-vendor/cranelift-codegen-meta-0.108.1/src/isa/x86.rs +414 -0
  87. data/ext/cargo-vendor/cranelift-codegen-meta-0.108.1/src/isle.rs +126 -0
  88. data/ext/cargo-vendor/cranelift-codegen-meta-0.108.1/src/lib.rs +98 -0
  89. data/ext/cargo-vendor/cranelift-codegen-meta-0.108.1/src/shared/settings.rs +348 -0
  90. data/ext/cargo-vendor/cranelift-codegen-meta-0.108.1/src/srcgen.rs +464 -0
  91. data/ext/cargo-vendor/cranelift-codegen-shared-0.108.1/.cargo-checksum.json +1 -0
  92. data/ext/cargo-vendor/cranelift-codegen-shared-0.108.1/Cargo.toml +22 -0
  93. data/ext/cargo-vendor/cranelift-control-0.108.1/.cargo-checksum.json +1 -0
  94. data/ext/cargo-vendor/cranelift-control-0.108.1/Cargo.toml +30 -0
  95. data/ext/cargo-vendor/cranelift-entity-0.108.1/.cargo-checksum.json +1 -0
  96. data/ext/cargo-vendor/cranelift-entity-0.108.1/Cargo.toml +52 -0
  97. data/ext/cargo-vendor/cranelift-entity-0.108.1/src/lib.rs +381 -0
  98. data/ext/cargo-vendor/cranelift-frontend-0.108.1/.cargo-checksum.json +1 -0
  99. data/ext/cargo-vendor/cranelift-frontend-0.108.1/Cargo.toml +67 -0
  100. data/ext/cargo-vendor/cranelift-frontend-0.108.1/src/switch.rs +696 -0
  101. data/ext/cargo-vendor/cranelift-isle-0.108.1/.cargo-checksum.json +1 -0
  102. data/ext/cargo-vendor/cranelift-isle-0.108.1/Cargo.toml +46 -0
  103. data/ext/cargo-vendor/cranelift-isle-0.108.1/src/codegen.rs +886 -0
  104. data/ext/cargo-vendor/cranelift-isle-0.108.1/src/disjointsets.rs +169 -0
  105. data/ext/cargo-vendor/cranelift-isle-0.108.1/src/lib.rs +33 -0
  106. data/ext/cargo-vendor/cranelift-isle-0.108.1/src/sema.rs +2492 -0
  107. data/ext/cargo-vendor/cranelift-isle-0.108.1/src/serialize.rs +846 -0
  108. data/ext/cargo-vendor/cranelift-isle-0.108.1/src/stablemapset.rs +79 -0
  109. data/ext/cargo-vendor/cranelift-isle-0.108.1/src/trie_again.rs +684 -0
  110. data/ext/cargo-vendor/cranelift-native-0.108.1/.cargo-checksum.json +1 -0
  111. data/ext/cargo-vendor/cranelift-native-0.108.1/Cargo.toml +43 -0
  112. data/ext/cargo-vendor/cranelift-wasm-0.108.1/.cargo-checksum.json +1 -0
  113. data/ext/cargo-vendor/cranelift-wasm-0.108.1/Cargo.toml +109 -0
  114. data/ext/cargo-vendor/cranelift-wasm-0.108.1/src/code_translator.rs +3687 -0
  115. data/ext/cargo-vendor/cranelift-wasm-0.108.1/src/environ/dummy.rs +906 -0
  116. data/ext/cargo-vendor/cranelift-wasm-0.108.1/src/environ/spec.rs +945 -0
  117. data/ext/cargo-vendor/cranelift-wasm-0.108.1/src/sections_translator.rs +389 -0
  118. data/ext/cargo-vendor/deterministic-wasi-ctx-0.1.22/.cargo-checksum.json +1 -0
  119. data/ext/cargo-vendor/deterministic-wasi-ctx-0.1.22/Cargo.toml +48 -0
  120. data/ext/cargo-vendor/embedded-io-0.4.0/.cargo-checksum.json +1 -0
  121. data/ext/cargo-vendor/embedded-io-0.4.0/CHANGELOG.md +28 -0
  122. data/ext/cargo-vendor/embedded-io-0.4.0/Cargo.toml +73 -0
  123. data/ext/cargo-vendor/embedded-io-0.4.0/LICENSE-APACHE +201 -0
  124. data/ext/cargo-vendor/embedded-io-0.4.0/LICENSE-MIT +25 -0
  125. data/ext/cargo-vendor/embedded-io-0.4.0/README.md +33 -0
  126. data/ext/cargo-vendor/embedded-io-0.4.0/ci.sh +21 -0
  127. data/ext/cargo-vendor/embedded-io-0.4.0/rust-toolchain.toml +3 -0
  128. data/ext/cargo-vendor/embedded-io-0.4.0/src/adapters/futures_io.rs +65 -0
  129. data/ext/cargo-vendor/embedded-io-0.4.0/src/adapters/mod.rs +40 -0
  130. data/ext/cargo-vendor/embedded-io-0.4.0/src/adapters/std_io.rs +107 -0
  131. data/ext/cargo-vendor/embedded-io-0.4.0/src/adapters/tokio.rs +108 -0
  132. data/ext/cargo-vendor/embedded-io-0.4.0/src/asynch.rs +230 -0
  133. data/ext/cargo-vendor/embedded-io-0.4.0/src/blocking.rs +309 -0
  134. data/ext/cargo-vendor/embedded-io-0.4.0/src/fmt.rs +228 -0
  135. data/ext/cargo-vendor/embedded-io-0.4.0/src/lib.rs +125 -0
  136. data/ext/cargo-vendor/libm-0.2.8/.cargo-checksum.json +1 -0
  137. data/ext/cargo-vendor/libm-0.2.8/CHANGELOG.md +123 -0
  138. data/ext/cargo-vendor/libm-0.2.8/CONTRIBUTING.md +95 -0
  139. data/ext/cargo-vendor/libm-0.2.8/Cargo.toml +45 -0
  140. data/ext/cargo-vendor/libm-0.2.8/LICENSE-APACHE +201 -0
  141. data/ext/cargo-vendor/libm-0.2.8/LICENSE-MIT +25 -0
  142. data/ext/cargo-vendor/libm-0.2.8/README.md +51 -0
  143. data/ext/cargo-vendor/libm-0.2.8/build.rs +463 -0
  144. data/ext/cargo-vendor/libm-0.2.8/src/lib.rs +59 -0
  145. data/ext/cargo-vendor/libm-0.2.8/src/libm_helper.rs +171 -0
  146. data/ext/cargo-vendor/libm-0.2.8/src/math/acos.rs +112 -0
  147. data/ext/cargo-vendor/libm-0.2.8/src/math/acosf.rs +79 -0
  148. data/ext/cargo-vendor/libm-0.2.8/src/math/acosh.rs +27 -0
  149. data/ext/cargo-vendor/libm-0.2.8/src/math/acoshf.rs +26 -0
  150. data/ext/cargo-vendor/libm-0.2.8/src/math/asin.rs +119 -0
  151. data/ext/cargo-vendor/libm-0.2.8/src/math/asinf.rs +72 -0
  152. data/ext/cargo-vendor/libm-0.2.8/src/math/asinh.rs +40 -0
  153. data/ext/cargo-vendor/libm-0.2.8/src/math/asinhf.rs +39 -0
  154. data/ext/cargo-vendor/libm-0.2.8/src/math/atan.rs +184 -0
  155. data/ext/cargo-vendor/libm-0.2.8/src/math/atan2.rs +126 -0
  156. data/ext/cargo-vendor/libm-0.2.8/src/math/atan2f.rs +91 -0
  157. data/ext/cargo-vendor/libm-0.2.8/src/math/atanf.rs +112 -0
  158. data/ext/cargo-vendor/libm-0.2.8/src/math/atanh.rs +37 -0
  159. data/ext/cargo-vendor/libm-0.2.8/src/math/atanhf.rs +37 -0
  160. data/ext/cargo-vendor/libm-0.2.8/src/math/cbrt.rs +113 -0
  161. data/ext/cargo-vendor/libm-0.2.8/src/math/cbrtf.rs +75 -0
  162. data/ext/cargo-vendor/libm-0.2.8/src/math/ceil.rs +82 -0
  163. data/ext/cargo-vendor/libm-0.2.8/src/math/ceilf.rs +65 -0
  164. data/ext/cargo-vendor/libm-0.2.8/src/math/copysign.rs +12 -0
  165. data/ext/cargo-vendor/libm-0.2.8/src/math/copysignf.rs +12 -0
  166. data/ext/cargo-vendor/libm-0.2.8/src/math/cos.rs +73 -0
  167. data/ext/cargo-vendor/libm-0.2.8/src/math/cosf.rs +83 -0
  168. data/ext/cargo-vendor/libm-0.2.8/src/math/cosh.rs +38 -0
  169. data/ext/cargo-vendor/libm-0.2.8/src/math/coshf.rs +38 -0
  170. data/ext/cargo-vendor/libm-0.2.8/src/math/erf.rs +318 -0
  171. data/ext/cargo-vendor/libm-0.2.8/src/math/erff.rs +230 -0
  172. data/ext/cargo-vendor/libm-0.2.8/src/math/exp.rs +154 -0
  173. data/ext/cargo-vendor/libm-0.2.8/src/math/exp10.rs +22 -0
  174. data/ext/cargo-vendor/libm-0.2.8/src/math/exp10f.rs +22 -0
  175. data/ext/cargo-vendor/libm-0.2.8/src/math/exp2.rs +394 -0
  176. data/ext/cargo-vendor/libm-0.2.8/src/math/exp2f.rs +135 -0
  177. data/ext/cargo-vendor/libm-0.2.8/src/math/expf.rs +101 -0
  178. data/ext/cargo-vendor/libm-0.2.8/src/math/expm1.rs +144 -0
  179. data/ext/cargo-vendor/libm-0.2.8/src/math/expm1f.rs +134 -0
  180. data/ext/cargo-vendor/libm-0.2.8/src/math/expo2.rs +14 -0
  181. data/ext/cargo-vendor/libm-0.2.8/src/math/fabs.rs +41 -0
  182. data/ext/cargo-vendor/libm-0.2.8/src/math/fabsf.rs +41 -0
  183. data/ext/cargo-vendor/libm-0.2.8/src/math/fdim.rs +22 -0
  184. data/ext/cargo-vendor/libm-0.2.8/src/math/fdimf.rs +22 -0
  185. data/ext/cargo-vendor/libm-0.2.8/src/math/fenv.rs +27 -0
  186. data/ext/cargo-vendor/libm-0.2.8/src/math/floor.rs +81 -0
  187. data/ext/cargo-vendor/libm-0.2.8/src/math/floorf.rs +66 -0
  188. data/ext/cargo-vendor/libm-0.2.8/src/math/fma.rs +232 -0
  189. data/ext/cargo-vendor/libm-0.2.8/src/math/fmaf.rs +117 -0
  190. data/ext/cargo-vendor/libm-0.2.8/src/math/fmax.rs +12 -0
  191. data/ext/cargo-vendor/libm-0.2.8/src/math/fmaxf.rs +12 -0
  192. data/ext/cargo-vendor/libm-0.2.8/src/math/fmin.rs +12 -0
  193. data/ext/cargo-vendor/libm-0.2.8/src/math/fminf.rs +12 -0
  194. data/ext/cargo-vendor/libm-0.2.8/src/math/fmod.rs +80 -0
  195. data/ext/cargo-vendor/libm-0.2.8/src/math/fmodf.rs +89 -0
  196. data/ext/cargo-vendor/libm-0.2.8/src/math/frexp.rs +20 -0
  197. data/ext/cargo-vendor/libm-0.2.8/src/math/frexpf.rs +21 -0
  198. data/ext/cargo-vendor/libm-0.2.8/src/math/hypot.rs +74 -0
  199. data/ext/cargo-vendor/libm-0.2.8/src/math/hypotf.rs +43 -0
  200. data/ext/cargo-vendor/libm-0.2.8/src/math/ilogb.rs +32 -0
  201. data/ext/cargo-vendor/libm-0.2.8/src/math/ilogbf.rs +32 -0
  202. data/ext/cargo-vendor/libm-0.2.8/src/math/j0.rs +422 -0
  203. data/ext/cargo-vendor/libm-0.2.8/src/math/j0f.rs +359 -0
  204. data/ext/cargo-vendor/libm-0.2.8/src/math/j1.rs +414 -0
  205. data/ext/cargo-vendor/libm-0.2.8/src/math/j1f.rs +380 -0
  206. data/ext/cargo-vendor/libm-0.2.8/src/math/jn.rs +343 -0
  207. data/ext/cargo-vendor/libm-0.2.8/src/math/jnf.rs +259 -0
  208. data/ext/cargo-vendor/libm-0.2.8/src/math/k_cos.rs +62 -0
  209. data/ext/cargo-vendor/libm-0.2.8/src/math/k_cosf.rs +29 -0
  210. data/ext/cargo-vendor/libm-0.2.8/src/math/k_expo2.rs +14 -0
  211. data/ext/cargo-vendor/libm-0.2.8/src/math/k_expo2f.rs +14 -0
  212. data/ext/cargo-vendor/libm-0.2.8/src/math/k_sin.rs +57 -0
  213. data/ext/cargo-vendor/libm-0.2.8/src/math/k_sinf.rs +30 -0
  214. data/ext/cargo-vendor/libm-0.2.8/src/math/k_tan.rs +105 -0
  215. data/ext/cargo-vendor/libm-0.2.8/src/math/k_tanf.rs +46 -0
  216. data/ext/cargo-vendor/libm-0.2.8/src/math/ldexp.rs +4 -0
  217. data/ext/cargo-vendor/libm-0.2.8/src/math/ldexpf.rs +4 -0
  218. data/ext/cargo-vendor/libm-0.2.8/src/math/lgamma.rs +6 -0
  219. data/ext/cargo-vendor/libm-0.2.8/src/math/lgamma_r.rs +320 -0
  220. data/ext/cargo-vendor/libm-0.2.8/src/math/lgammaf.rs +6 -0
  221. data/ext/cargo-vendor/libm-0.2.8/src/math/lgammaf_r.rs +255 -0
  222. data/ext/cargo-vendor/libm-0.2.8/src/math/log.rs +117 -0
  223. data/ext/cargo-vendor/libm-0.2.8/src/math/log10.rs +117 -0
  224. data/ext/cargo-vendor/libm-0.2.8/src/math/log10f.rs +91 -0
  225. data/ext/cargo-vendor/libm-0.2.8/src/math/log1p.rs +143 -0
  226. data/ext/cargo-vendor/libm-0.2.8/src/math/log1pf.rs +98 -0
  227. data/ext/cargo-vendor/libm-0.2.8/src/math/log2.rs +106 -0
  228. data/ext/cargo-vendor/libm-0.2.8/src/math/log2f.rs +87 -0
  229. data/ext/cargo-vendor/libm-0.2.8/src/math/logf.rs +65 -0
  230. data/ext/cargo-vendor/libm-0.2.8/src/math/mod.rs +370 -0
  231. data/ext/cargo-vendor/libm-0.2.8/src/math/modf.rs +34 -0
  232. data/ext/cargo-vendor/libm-0.2.8/src/math/modff.rs +33 -0
  233. data/ext/cargo-vendor/libm-0.2.8/src/math/nextafter.rs +37 -0
  234. data/ext/cargo-vendor/libm-0.2.8/src/math/nextafterf.rs +37 -0
  235. data/ext/cargo-vendor/libm-0.2.8/src/math/pow.rs +637 -0
  236. data/ext/cargo-vendor/libm-0.2.8/src/math/powf.rs +342 -0
  237. data/ext/cargo-vendor/libm-0.2.8/src/math/rem_pio2.rs +233 -0
  238. data/ext/cargo-vendor/libm-0.2.8/src/math/rem_pio2_large.rs +470 -0
  239. data/ext/cargo-vendor/libm-0.2.8/src/math/rem_pio2f.rs +67 -0
  240. data/ext/cargo-vendor/libm-0.2.8/src/math/remainder.rs +5 -0
  241. data/ext/cargo-vendor/libm-0.2.8/src/math/remainderf.rs +5 -0
  242. data/ext/cargo-vendor/libm-0.2.8/src/math/remquo.rs +110 -0
  243. data/ext/cargo-vendor/libm-0.2.8/src/math/remquof.rs +97 -0
  244. data/ext/cargo-vendor/libm-0.2.8/src/math/rint.rs +58 -0
  245. data/ext/cargo-vendor/libm-0.2.8/src/math/rintf.rs +58 -0
  246. data/ext/cargo-vendor/libm-0.2.8/src/math/round.rs +28 -0
  247. data/ext/cargo-vendor/libm-0.2.8/src/math/roundf.rs +30 -0
  248. data/ext/cargo-vendor/libm-0.2.8/src/math/scalbn.rs +33 -0
  249. data/ext/cargo-vendor/libm-0.2.8/src/math/scalbnf.rs +29 -0
  250. data/ext/cargo-vendor/libm-0.2.8/src/math/sin.rs +88 -0
  251. data/ext/cargo-vendor/libm-0.2.8/src/math/sincos.rs +134 -0
  252. data/ext/cargo-vendor/libm-0.2.8/src/math/sincosf.rs +185 -0
  253. data/ext/cargo-vendor/libm-0.2.8/src/math/sinf.rs +93 -0
  254. data/ext/cargo-vendor/libm-0.2.8/src/math/sinh.rs +49 -0
  255. data/ext/cargo-vendor/libm-0.2.8/src/math/sinhf.rs +30 -0
  256. data/ext/cargo-vendor/libm-0.2.8/src/math/sqrt.rs +280 -0
  257. data/ext/cargo-vendor/libm-0.2.8/src/math/sqrtf.rs +170 -0
  258. data/ext/cargo-vendor/libm-0.2.8/src/math/tan.rs +70 -0
  259. data/ext/cargo-vendor/libm-0.2.8/src/math/tanf.rs +78 -0
  260. data/ext/cargo-vendor/libm-0.2.8/src/math/tanh.rs +53 -0
  261. data/ext/cargo-vendor/libm-0.2.8/src/math/tanhf.rs +39 -0
  262. data/ext/cargo-vendor/libm-0.2.8/src/math/tgamma.rs +208 -0
  263. data/ext/cargo-vendor/libm-0.2.8/src/math/tgammaf.rs +6 -0
  264. data/ext/cargo-vendor/libm-0.2.8/src/math/trunc.rs +40 -0
  265. data/ext/cargo-vendor/libm-0.2.8/src/math/truncf.rs +42 -0
  266. data/ext/cargo-vendor/postcard-1.0.8/.cargo-checksum.json +1 -0
  267. data/ext/cargo-vendor/postcard-1.0.8/CHANGELOG.md +141 -0
  268. data/ext/cargo-vendor/postcard-1.0.8/Cargo.toml +100 -0
  269. data/ext/cargo-vendor/postcard-1.0.8/LICENSE-APACHE +201 -0
  270. data/ext/cargo-vendor/postcard-1.0.8/LICENSE-MIT +25 -0
  271. data/ext/cargo-vendor/postcard-1.0.8/README.md +146 -0
  272. data/ext/cargo-vendor/postcard-1.0.8/spec/LICENSE-CC-BY-SA +427 -0
  273. data/ext/cargo-vendor/postcard-1.0.8/spec/book.toml +6 -0
  274. data/ext/cargo-vendor/postcard-1.0.8/spec/src/SUMMARY.md +6 -0
  275. data/ext/cargo-vendor/postcard-1.0.8/spec/src/glossary.md +17 -0
  276. data/ext/cargo-vendor/postcard-1.0.8/spec/src/intro.md +12 -0
  277. data/ext/cargo-vendor/postcard-1.0.8/spec/src/serde-data-model.md +190 -0
  278. data/ext/cargo-vendor/postcard-1.0.8/spec/src/wire-format.md +327 -0
  279. data/ext/cargo-vendor/postcard-1.0.8/src/accumulator.rs +367 -0
  280. data/ext/cargo-vendor/postcard-1.0.8/src/de/deserializer.rs +599 -0
  281. data/ext/cargo-vendor/postcard-1.0.8/src/de/flavors.rs +468 -0
  282. data/ext/cargo-vendor/postcard-1.0.8/src/de/mod.rs +568 -0
  283. data/ext/cargo-vendor/postcard-1.0.8/src/error.rs +95 -0
  284. data/ext/cargo-vendor/postcard-1.0.8/src/fixint.rs +189 -0
  285. data/ext/cargo-vendor/postcard-1.0.8/src/lib.rs +143 -0
  286. data/ext/cargo-vendor/postcard-1.0.8/src/max_size.rs +233 -0
  287. data/ext/cargo-vendor/postcard-1.0.8/src/schema.rs +282 -0
  288. data/ext/cargo-vendor/postcard-1.0.8/src/ser/flavors.rs +722 -0
  289. data/ext/cargo-vendor/postcard-1.0.8/src/ser/mod.rs +866 -0
  290. data/ext/cargo-vendor/postcard-1.0.8/src/ser/serializer.rs +564 -0
  291. data/ext/cargo-vendor/postcard-1.0.8/src/varint.rs +103 -0
  292. data/ext/cargo-vendor/postcard-1.0.8/tests/accumulator.rs +57 -0
  293. data/ext/cargo-vendor/postcard-1.0.8/tests/crc.rs +60 -0
  294. data/ext/cargo-vendor/postcard-1.0.8/tests/loopback.rs +248 -0
  295. data/ext/cargo-vendor/postcard-1.0.8/tests/max_size.rs +101 -0
  296. data/ext/cargo-vendor/postcard-1.0.8/tests/schema.rs +107 -0
  297. data/ext/cargo-vendor/rb-sys-0.9.100/.cargo-checksum.json +1 -0
  298. data/ext/cargo-vendor/rb-sys-0.9.100/Cargo.toml +58 -0
  299. data/ext/cargo-vendor/rb-sys-0.9.100/build/main.rs +267 -0
  300. data/ext/cargo-vendor/rb-sys-0.9.100/build/stable_api_config.rs +139 -0
  301. data/ext/cargo-vendor/rb-sys-0.9.100/src/bindings.rs +21 -0
  302. data/ext/cargo-vendor/rb-sys-0.9.100/src/tracking_allocator.rs +266 -0
  303. data/ext/cargo-vendor/rb-sys-build-0.9.100/.cargo-checksum.json +1 -0
  304. data/ext/cargo-vendor/rb-sys-build-0.9.100/Cargo.toml +62 -0
  305. data/ext/cargo-vendor/rb-sys-build-0.9.100/src/bindings/stable_api.rs +203 -0
  306. data/ext/cargo-vendor/rb-sys-build-0.9.100/src/bindings.rs +254 -0
  307. data/ext/cargo-vendor/rb-sys-build-0.9.100/src/cc.rs +374 -0
  308. data/ext/cargo-vendor/rb-sys-build-0.9.100/src/utils.rs +52 -0
  309. data/ext/cargo-vendor/wasi-common-21.0.1/.cargo-checksum.json +1 -0
  310. data/ext/cargo-vendor/wasi-common-21.0.1/Cargo.toml +223 -0
  311. data/ext/cargo-vendor/wasi-common-21.0.1/tests/all/async_.rs +293 -0
  312. data/ext/cargo-vendor/wasi-common-21.0.1/tests/all/main.rs +21 -0
  313. data/ext/cargo-vendor/wasi-common-21.0.1/tests/all/sync.rs +279 -0
  314. data/ext/cargo-vendor/wasm-encoder-0.207.0/.cargo-checksum.json +1 -0
  315. data/ext/cargo-vendor/wasm-encoder-0.207.0/Cargo.toml +45 -0
  316. data/ext/cargo-vendor/wasm-encoder-0.207.0/src/core/code.rs +3502 -0
  317. data/ext/cargo-vendor/wasm-encoder-0.207.0/src/core/data.rs +186 -0
  318. data/ext/cargo-vendor/wasm-encoder-0.207.0/src/core/elements.rs +221 -0
  319. data/ext/cargo-vendor/wasm-encoder-0.207.0/src/core/globals.rs +112 -0
  320. data/ext/cargo-vendor/wasm-encoder-0.207.0/src/core/imports.rs +157 -0
  321. data/ext/cargo-vendor/wasm-encoder-0.207.0/src/core/memories.rs +128 -0
  322. data/ext/cargo-vendor/wasm-encoder-0.207.0/src/core/tables.rs +134 -0
  323. data/ext/cargo-vendor/wasm-encoder-0.207.0/src/core/types.rs +678 -0
  324. data/ext/cargo-vendor/wasmparser-0.207.0/.cargo-checksum.json +1 -0
  325. data/ext/cargo-vendor/wasmparser-0.207.0/Cargo.lock +659 -0
  326. data/ext/cargo-vendor/wasmparser-0.207.0/Cargo.toml +95 -0
  327. data/ext/cargo-vendor/wasmparser-0.207.0/src/binary_reader.rs +1867 -0
  328. data/ext/cargo-vendor/wasmparser-0.207.0/src/lib.rs +805 -0
  329. data/ext/cargo-vendor/wasmparser-0.207.0/src/limits.rs +78 -0
  330. data/ext/cargo-vendor/wasmparser-0.207.0/src/map.rs +137 -0
  331. data/ext/cargo-vendor/wasmparser-0.207.0/src/parser.rs +1636 -0
  332. data/ext/cargo-vendor/wasmparser-0.207.0/src/readers/component/canonicals.rs +121 -0
  333. data/ext/cargo-vendor/wasmparser-0.207.0/src/readers/component/instances.rs +164 -0
  334. data/ext/cargo-vendor/wasmparser-0.207.0/src/readers/component/names.rs +102 -0
  335. data/ext/cargo-vendor/wasmparser-0.207.0/src/readers/component/start.rs +31 -0
  336. data/ext/cargo-vendor/wasmparser-0.207.0/src/readers/component/types.rs +551 -0
  337. data/ext/cargo-vendor/wasmparser-0.207.0/src/readers/core/code.rs +146 -0
  338. data/ext/cargo-vendor/wasmparser-0.207.0/src/readers/core/coredumps.rs +244 -0
  339. data/ext/cargo-vendor/wasmparser-0.207.0/src/readers/core/custom.rs +64 -0
  340. data/ext/cargo-vendor/wasmparser-0.207.0/src/readers/core/data.rs +96 -0
  341. data/ext/cargo-vendor/wasmparser-0.207.0/src/readers/core/dylink0.rs +110 -0
  342. data/ext/cargo-vendor/wasmparser-0.207.0/src/readers/core/elements.rs +152 -0
  343. data/ext/cargo-vendor/wasmparser-0.207.0/src/readers/core/globals.rs +51 -0
  344. data/ext/cargo-vendor/wasmparser-0.207.0/src/readers/core/linking.rs +450 -0
  345. data/ext/cargo-vendor/wasmparser-0.207.0/src/readers/core/memories.rs +57 -0
  346. data/ext/cargo-vendor/wasmparser-0.207.0/src/readers/core/names.rs +159 -0
  347. data/ext/cargo-vendor/wasmparser-0.207.0/src/readers/core/operators.rs +430 -0
  348. data/ext/cargo-vendor/wasmparser-0.207.0/src/readers/core/reloc.rs +301 -0
  349. data/ext/cargo-vendor/wasmparser-0.207.0/src/readers/core/tables.rs +93 -0
  350. data/ext/cargo-vendor/wasmparser-0.207.0/src/readers/core/types/matches.rs +277 -0
  351. data/ext/cargo-vendor/wasmparser-0.207.0/src/readers/core/types.rs +1773 -0
  352. data/ext/cargo-vendor/wasmparser-0.207.0/src/readers/core.rs +43 -0
  353. data/ext/cargo-vendor/wasmparser-0.207.0/src/readers.rs +316 -0
  354. data/ext/cargo-vendor/wasmparser-0.207.0/src/resources.rs +235 -0
  355. data/ext/cargo-vendor/wasmparser-0.207.0/src/validator/component.rs +3242 -0
  356. data/ext/cargo-vendor/wasmparser-0.207.0/src/validator/core/canonical.rs +233 -0
  357. data/ext/cargo-vendor/wasmparser-0.207.0/src/validator/core.rs +1450 -0
  358. data/ext/cargo-vendor/wasmparser-0.207.0/src/validator/func.rs +331 -0
  359. data/ext/cargo-vendor/wasmparser-0.207.0/src/validator/names.rs +947 -0
  360. data/ext/cargo-vendor/wasmparser-0.207.0/src/validator/operators.rs +4117 -0
  361. data/ext/cargo-vendor/wasmparser-0.207.0/src/validator/types.rs +4492 -0
  362. data/ext/cargo-vendor/wasmparser-0.207.0/src/validator.rs +1786 -0
  363. data/ext/cargo-vendor/wasmprinter-0.207.0/.cargo-checksum.json +1 -0
  364. data/ext/cargo-vendor/wasmprinter-0.207.0/Cargo.toml +50 -0
  365. data/ext/cargo-vendor/wasmprinter-0.207.0/src/lib.rs +3226 -0
  366. data/ext/cargo-vendor/wasmprinter-0.207.0/src/operator.rs +1164 -0
  367. data/ext/cargo-vendor/wasmprinter-0.207.0/tests/all.rs +293 -0
  368. data/ext/cargo-vendor/wasmtime-21.0.1/.cargo-checksum.json +1 -0
  369. data/ext/cargo-vendor/wasmtime-21.0.1/Cargo.toml +386 -0
  370. data/ext/cargo-vendor/wasmtime-21.0.1/build.rs +37 -0
  371. data/ext/cargo-vendor/wasmtime-21.0.1/src/compile/code_builder.rs +275 -0
  372. data/ext/cargo-vendor/wasmtime-21.0.1/src/compile/runtime.rs +176 -0
  373. data/ext/cargo-vendor/wasmtime-21.0.1/src/compile.rs +910 -0
  374. data/ext/cargo-vendor/wasmtime-21.0.1/src/config.rs +2904 -0
  375. data/ext/cargo-vendor/wasmtime-21.0.1/src/engine/serialization.rs +887 -0
  376. data/ext/cargo-vendor/wasmtime-21.0.1/src/engine.rs +728 -0
  377. data/ext/cargo-vendor/wasmtime-21.0.1/src/lib.rs +328 -0
  378. data/ext/cargo-vendor/wasmtime-21.0.1/src/profiling_agent/jitdump.rs +67 -0
  379. data/ext/cargo-vendor/wasmtime-21.0.1/src/profiling_agent/perfmap.rs +48 -0
  380. data/ext/cargo-vendor/wasmtime-21.0.1/src/profiling_agent/vtune.rs +81 -0
  381. data/ext/cargo-vendor/wasmtime-21.0.1/src/profiling_agent.rs +106 -0
  382. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/code.rs +102 -0
  383. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/code_memory.rs +337 -0
  384. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/component/component.rs +661 -0
  385. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/component/func/host.rs +440 -0
  386. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/component/func/options.rs +555 -0
  387. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/component/func/typed.rs +2498 -0
  388. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/component/func.rs +746 -0
  389. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/component/instance.rs +814 -0
  390. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/component/linker.rs +783 -0
  391. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/component/matching.rs +217 -0
  392. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/component/mod.rs +783 -0
  393. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/component/resource_table.rs +355 -0
  394. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/component/resources.rs +1133 -0
  395. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/component/storage.rs +43 -0
  396. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/component/store.rs +29 -0
  397. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/component/types.rs +892 -0
  398. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/component/values.rs +980 -0
  399. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/coredump.rs +342 -0
  400. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/debug.rs +166 -0
  401. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/externals/global.rs +310 -0
  402. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/externals/table.rs +477 -0
  403. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/externals.rs +236 -0
  404. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/func/typed.rs +899 -0
  405. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/func.rs +2627 -0
  406. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/gc/disabled/anyref.rs +46 -0
  407. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/gc/disabled/externref.rs +50 -0
  408. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/gc/disabled/rooting.rs +224 -0
  409. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/gc/enabled/anyref.rs +473 -0
  410. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/gc/enabled/externref.rs +650 -0
  411. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/gc/enabled/i31.rs +346 -0
  412. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/gc/enabled/rooting.rs +1588 -0
  413. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/gc.rs +89 -0
  414. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/instance.rs +992 -0
  415. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/instantiate.rs +346 -0
  416. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/limits.rs +399 -0
  417. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/linker.rs +1506 -0
  418. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/memory.rs +998 -0
  419. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/module/registry.rs +353 -0
  420. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/module.rs +1295 -0
  421. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/profiling.rs +221 -0
  422. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/resources.rs +33 -0
  423. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/signatures.rs +216 -0
  424. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/stack.rs +73 -0
  425. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/store/context.rs +243 -0
  426. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/store/data.rs +301 -0
  427. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/store/func_refs.rs +90 -0
  428. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/store.rs +2820 -0
  429. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/trampoline/func.rs +139 -0
  430. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/trampoline/global.rs +68 -0
  431. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/trampoline/memory.rs +287 -0
  432. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/trampoline/table.rs +29 -0
  433. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/trampoline.rs +78 -0
  434. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/trap.rs +642 -0
  435. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/type_registry.rs +807 -0
  436. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/types/matching.rs +421 -0
  437. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/types.rs +2239 -0
  438. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/unix.rs +40 -0
  439. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/v128.rs +131 -0
  440. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/values.rs +966 -0
  441. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/vm/arch/aarch64.rs +76 -0
  442. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/vm/arch/x86_64.rs +41 -0
  443. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/vm/async_yield.rs +35 -0
  444. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/vm/component/libcalls.rs +571 -0
  445. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/vm/component/resources.rs +352 -0
  446. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/vm/component.rs +860 -0
  447. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/vm/const_expr.rs +102 -0
  448. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/vm/cow.rs +893 -0
  449. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/vm/debug_builtins.rs +59 -0
  450. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/vm/export.rs +108 -0
  451. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/vm/gc/disabled.rs +24 -0
  452. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/vm/gc/enabled/drc.rs +968 -0
  453. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/vm/gc/enabled/externref.rs +116 -0
  454. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/vm/gc/enabled/free_list.rs +771 -0
  455. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/vm/gc/enabled.rs +18 -0
  456. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/vm/gc/gc_ref.rs +491 -0
  457. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/vm/gc/gc_runtime.rs +506 -0
  458. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/vm/gc/host_data.rs +82 -0
  459. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/vm/gc/i31.rs +87 -0
  460. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/vm/gc.rs +245 -0
  461. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/vm/imports.rs +29 -0
  462. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/vm/instance/allocator/on_demand.rs +218 -0
  463. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/vm/instance/allocator/pooling/gc_heap_pool.rs +93 -0
  464. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/vm/instance/allocator/pooling/generic_stack_pool.rs +66 -0
  465. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/vm/instance/allocator/pooling/index_allocator.rs +705 -0
  466. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/vm/instance/allocator/pooling/memory_pool.rs +1000 -0
  467. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/vm/instance/allocator/pooling/table_pool.rs +233 -0
  468. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/vm/instance/allocator/pooling/unix_stack_pool.rs +245 -0
  469. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/vm/instance/allocator/pooling.rs +656 -0
  470. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/vm/instance/allocator.rs +798 -0
  471. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/vm/instance.rs +1519 -0
  472. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/vm/libcalls.rs +834 -0
  473. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/vm/memory.rs +744 -0
  474. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/vm/mmap.rs +220 -0
  475. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/vm/mmap_vec.rs +162 -0
  476. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/vm/module_id.rs +43 -0
  477. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/vm/mpk/enabled.rs +214 -0
  478. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/vm/mpk/mod.rs +54 -0
  479. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/vm/mpk/pkru.rs +104 -0
  480. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/vm/mpk/sys.rs +114 -0
  481. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/vm/send_sync_ptr.rs +106 -0
  482. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/vm/store_box.rs +37 -0
  483. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/vm/sys/custom/capi.rs +200 -0
  484. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/vm/sys/custom/mmap.rs +112 -0
  485. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/vm/sys/custom/mod.rs +34 -0
  486. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/vm/sys/custom/traphandlers.rs +55 -0
  487. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/vm/sys/custom/vm.rs +109 -0
  488. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/vm/sys/miri/mmap.rs +95 -0
  489. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/vm/sys/miri/mod.rs +24 -0
  490. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/vm/sys/miri/traphandlers.rs +47 -0
  491. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/vm/sys/mod.rs +25 -0
  492. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/vm/sys/unix/machports.rs +416 -0
  493. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/vm/sys/unix/mmap.rs +162 -0
  494. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/vm/sys/unix/mod.rs +35 -0
  495. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/vm/sys/unix/signals.rs +401 -0
  496. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/vm/sys/unix/unwind.rs +150 -0
  497. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/vm/sys/unix/vm.rs +215 -0
  498. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/vm/sys/windows/mmap.rs +221 -0
  499. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/vm/sys/windows/mod.rs +20 -0
  500. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/vm/sys/windows/traphandlers.rs +104 -0
  501. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/vm/table.rs +847 -0
  502. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/vm/threads/parking_spot.rs +623 -0
  503. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/vm/threads/shared_memory.rs +233 -0
  504. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/vm/threads/shared_memory_disabled.rs +101 -0
  505. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/vm/traphandlers/backtrace.rs +267 -0
  506. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/vm/traphandlers/coredump_disabled.rs +16 -0
  507. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/vm/traphandlers/coredump_enabled.rs +42 -0
  508. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/vm/traphandlers.rs +768 -0
  509. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/vm/vmcontext/vm_host_func_context.rs +138 -0
  510. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/vm/vmcontext.rs +1337 -0
  511. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/vm.rs +287 -0
  512. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/windows.rs +35 -0
  513. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime.rs +110 -0
  514. data/ext/cargo-vendor/wasmtime-21.0.1/src/sync_nostd.rs +255 -0
  515. data/ext/cargo-vendor/wasmtime-21.0.1/src/sync_std.rs +52 -0
  516. data/ext/cargo-vendor/wasmtime-asm-macros-21.0.1/.cargo-checksum.json +1 -0
  517. data/ext/cargo-vendor/wasmtime-asm-macros-21.0.1/Cargo.toml +22 -0
  518. data/ext/cargo-vendor/wasmtime-asm-macros-21.0.1/src/lib.rs +83 -0
  519. data/ext/cargo-vendor/wasmtime-cache-21.0.1/.cargo-checksum.json +1 -0
  520. data/ext/cargo-vendor/wasmtime-cache-21.0.1/Cargo.toml +88 -0
  521. data/ext/cargo-vendor/wasmtime-cache-21.0.1/src/lib.rs +235 -0
  522. data/ext/cargo-vendor/wasmtime-component-macro-21.0.1/.cargo-checksum.json +1 -0
  523. data/ext/cargo-vendor/wasmtime-component-macro-21.0.1/Cargo.toml +79 -0
  524. data/ext/cargo-vendor/wasmtime-component-macro-21.0.1/src/bindgen.rs +436 -0
  525. data/ext/cargo-vendor/wasmtime-component-macro-21.0.1/src/component.rs +1295 -0
  526. data/ext/cargo-vendor/wasmtime-component-macro-21.0.1/tests/codegen.rs +576 -0
  527. data/ext/cargo-vendor/wasmtime-component-macro-21.0.1/tests/codegen_no_std.rs +16 -0
  528. data/ext/cargo-vendor/wasmtime-component-util-21.0.1/.cargo-checksum.json +1 -0
  529. data/ext/cargo-vendor/wasmtime-component-util-21.0.1/Cargo.toml +25 -0
  530. data/ext/cargo-vendor/wasmtime-component-util-21.0.1/src/lib.rs +182 -0
  531. data/ext/cargo-vendor/wasmtime-cranelift-21.0.1/.cargo-checksum.json +1 -0
  532. data/ext/cargo-vendor/wasmtime-cranelift-21.0.1/Cargo.toml +114 -0
  533. data/ext/cargo-vendor/wasmtime-cranelift-21.0.1/src/compiler/component.rs +968 -0
  534. data/ext/cargo-vendor/wasmtime-cranelift-21.0.1/src/compiler.rs +1383 -0
  535. data/ext/cargo-vendor/wasmtime-cranelift-21.0.1/src/debug/gc.rs +252 -0
  536. data/ext/cargo-vendor/wasmtime-cranelift-21.0.1/src/debug/transform/attr.rs +320 -0
  537. data/ext/cargo-vendor/wasmtime-cranelift-21.0.1/src/debug/transform/expression.rs +1248 -0
  538. data/ext/cargo-vendor/wasmtime-cranelift-21.0.1/src/debug/transform/line_program.rs +287 -0
  539. data/ext/cargo-vendor/wasmtime-cranelift-21.0.1/src/debug/transform/mod.rs +256 -0
  540. data/ext/cargo-vendor/wasmtime-cranelift-21.0.1/src/debug/transform/unit.rs +529 -0
  541. data/ext/cargo-vendor/wasmtime-cranelift-21.0.1/src/debug/transform/utils.rs +186 -0
  542. data/ext/cargo-vendor/wasmtime-cranelift-21.0.1/src/debug/write_debuginfo.rs +196 -0
  543. data/ext/cargo-vendor/wasmtime-cranelift-21.0.1/src/debug.rs +18 -0
  544. data/ext/cargo-vendor/wasmtime-cranelift-21.0.1/src/func_environ.rs +2888 -0
  545. data/ext/cargo-vendor/wasmtime-cranelift-21.0.1/src/gc/enabled.rs +648 -0
  546. data/ext/cargo-vendor/wasmtime-cranelift-21.0.1/src/gc.rs +198 -0
  547. data/ext/cargo-vendor/wasmtime-cranelift-21.0.1/src/lib.rs +511 -0
  548. data/ext/cargo-vendor/wasmtime-environ-21.0.1/.cargo-checksum.json +1 -0
  549. data/ext/cargo-vendor/wasmtime-environ-21.0.1/Cargo.lock +772 -0
  550. data/ext/cargo-vendor/wasmtime-environ-21.0.1/Cargo.toml +154 -0
  551. data/ext/cargo-vendor/wasmtime-environ-21.0.1/examples/factc.rs +198 -0
  552. data/ext/cargo-vendor/wasmtime-environ-21.0.1/src/compile/address_map.rs +73 -0
  553. data/ext/cargo-vendor/wasmtime-environ-21.0.1/src/compile/mod.rs +419 -0
  554. data/ext/cargo-vendor/wasmtime-environ-21.0.1/src/compile/module_artifacts.rs +315 -0
  555. data/ext/cargo-vendor/wasmtime-environ-21.0.1/src/compile/module_environ.rs +1337 -0
  556. data/ext/cargo-vendor/wasmtime-environ-21.0.1/src/compile/module_types.rs +362 -0
  557. data/ext/cargo-vendor/wasmtime-environ-21.0.1/src/compile/trap_encoding.rs +70 -0
  558. data/ext/cargo-vendor/wasmtime-environ-21.0.1/src/component/compiler.rs +20 -0
  559. data/ext/cargo-vendor/wasmtime-environ-21.0.1/src/component/dfg.rs +691 -0
  560. data/ext/cargo-vendor/wasmtime-environ-21.0.1/src/component/info.rs +672 -0
  561. data/ext/cargo-vendor/wasmtime-environ-21.0.1/src/component/translate/adapt.rs +455 -0
  562. data/ext/cargo-vendor/wasmtime-environ-21.0.1/src/component/translate.rs +978 -0
  563. data/ext/cargo-vendor/wasmtime-environ-21.0.1/src/component/types.rs +1029 -0
  564. data/ext/cargo-vendor/wasmtime-environ-21.0.1/src/component/types_builder/resources.rs +233 -0
  565. data/ext/cargo-vendor/wasmtime-environ-21.0.1/src/component/types_builder.rs +997 -0
  566. data/ext/cargo-vendor/wasmtime-environ-21.0.1/src/component.rs +107 -0
  567. data/ext/cargo-vendor/wasmtime-environ-21.0.1/src/demangling.rs +28 -0
  568. data/ext/cargo-vendor/wasmtime-environ-21.0.1/src/fact/core_types.rs +25 -0
  569. data/ext/cargo-vendor/wasmtime-environ-21.0.1/src/fact/signature.rs +119 -0
  570. data/ext/cargo-vendor/wasmtime-environ-21.0.1/src/fact/trampoline.rs +3234 -0
  571. data/ext/cargo-vendor/wasmtime-environ-21.0.1/src/fact/transcode.rs +90 -0
  572. data/ext/cargo-vendor/wasmtime-environ-21.0.1/src/fact/traps.rs +116 -0
  573. data/ext/cargo-vendor/wasmtime-environ-21.0.1/src/fact.rs +714 -0
  574. data/ext/cargo-vendor/wasmtime-environ-21.0.1/src/lib.rs +161 -0
  575. data/ext/cargo-vendor/wasmtime-environ-21.0.1/src/module.rs +697 -0
  576. data/ext/cargo-vendor/wasmtime-environ-21.0.1/src/module_artifacts.rs +146 -0
  577. data/ext/cargo-vendor/wasmtime-environ-21.0.1/src/module_types.rs +91 -0
  578. data/ext/cargo-vendor/wasmtime-environ-21.0.1/src/scopevec.rs +80 -0
  579. data/ext/cargo-vendor/wasmtime-environ-21.0.1/src/stack_map.rs +37 -0
  580. data/ext/cargo-vendor/wasmtime-environ-21.0.1/src/trap_encoding.rs +189 -0
  581. data/ext/cargo-vendor/wasmtime-environ-21.0.1/src/tunables.rs +168 -0
  582. data/ext/cargo-vendor/wasmtime-environ-21.0.1/src/vmoffsets.rs +1015 -0
  583. data/ext/cargo-vendor/wasmtime-fiber-21.0.1/.cargo-checksum.json +1 -0
  584. data/ext/cargo-vendor/wasmtime-fiber-21.0.1/Cargo.toml +64 -0
  585. data/ext/cargo-vendor/wasmtime-fiber-21.0.1/build.rs +38 -0
  586. data/ext/cargo-vendor/wasmtime-fiber-21.0.1/src/lib.rs +328 -0
  587. data/ext/cargo-vendor/wasmtime-fiber-21.0.1/src/unix.rs +490 -0
  588. data/ext/cargo-vendor/wasmtime-fiber-21.0.1/src/windows.rs +166 -0
  589. data/ext/cargo-vendor/wasmtime-jit-debug-21.0.1/.cargo-checksum.json +1 -0
  590. data/ext/cargo-vendor/wasmtime-jit-debug-21.0.1/Cargo.toml +67 -0
  591. data/ext/cargo-vendor/wasmtime-jit-icache-coherence-21.0.1/.cargo-checksum.json +1 -0
  592. data/ext/cargo-vendor/wasmtime-jit-icache-coherence-21.0.1/Cargo.toml +51 -0
  593. data/ext/cargo-vendor/wasmtime-jit-icache-coherence-21.0.1/src/lib.rs +109 -0
  594. data/ext/cargo-vendor/wasmtime-jit-icache-coherence-21.0.1/src/libc.rs +163 -0
  595. data/ext/cargo-vendor/wasmtime-jit-icache-coherence-21.0.1/src/miri.rs +10 -0
  596. data/ext/cargo-vendor/wasmtime-jit-icache-coherence-21.0.1/src/win.rs +49 -0
  597. data/ext/cargo-vendor/wasmtime-slab-21.0.1/.cargo-checksum.json +1 -0
  598. data/ext/cargo-vendor/wasmtime-slab-21.0.1/Cargo.toml +21 -0
  599. data/ext/cargo-vendor/wasmtime-slab-21.0.1/src/lib.rs +498 -0
  600. data/ext/cargo-vendor/wasmtime-types-21.0.1/.cargo-checksum.json +1 -0
  601. data/ext/cargo-vendor/wasmtime-types-21.0.1/Cargo.toml +55 -0
  602. data/ext/cargo-vendor/wasmtime-types-21.0.1/src/error.rs +81 -0
  603. data/ext/cargo-vendor/wasmtime-types-21.0.1/src/lib.rs +1572 -0
  604. data/ext/cargo-vendor/wasmtime-versioned-export-macros-21.0.1/.cargo-checksum.json +1 -0
  605. data/ext/cargo-vendor/wasmtime-versioned-export-macros-21.0.1/Cargo.toml +32 -0
  606. data/ext/cargo-vendor/wasmtime-wasi-21.0.1/.cargo-checksum.json +1 -0
  607. data/ext/cargo-vendor/wasmtime-wasi-21.0.1/Cargo.toml +200 -0
  608. data/ext/cargo-vendor/wasmtime-wasi-21.0.1/src/bindings.rs +280 -0
  609. data/ext/cargo-vendor/wasmtime-wasi-21.0.1/src/ctx.rs +667 -0
  610. data/ext/cargo-vendor/wasmtime-wasi-21.0.1/src/filesystem.rs +446 -0
  611. data/ext/cargo-vendor/wasmtime-wasi-21.0.1/src/lib.rs +426 -0
  612. data/ext/cargo-vendor/wasmtime-wasi-21.0.1/src/preview0.rs +877 -0
  613. data/ext/cargo-vendor/wasmtime-wasi-21.0.1/src/preview1.rs +2660 -0
  614. data/ext/cargo-vendor/wasmtime-wasi-21.0.1/tests/all/api.rs +198 -0
  615. data/ext/cargo-vendor/wasmtime-wasi-21.0.1/tests/all/async_.rs +397 -0
  616. data/ext/cargo-vendor/wasmtime-wasi-21.0.1/tests/all/main.rs +91 -0
  617. data/ext/cargo-vendor/wasmtime-wasi-21.0.1/tests/all/preview1.rs +251 -0
  618. data/ext/cargo-vendor/wasmtime-wasi-21.0.1/tests/all/sync.rs +331 -0
  619. data/ext/cargo-vendor/wasmtime-winch-21.0.1/.cargo-checksum.json +1 -0
  620. data/ext/cargo-vendor/wasmtime-winch-21.0.1/Cargo.toml +81 -0
  621. data/ext/cargo-vendor/wasmtime-winch-21.0.1/src/compiler.rs +261 -0
  622. data/ext/cargo-vendor/wasmtime-wit-bindgen-21.0.1/.cargo-checksum.json +1 -0
  623. data/ext/cargo-vendor/wasmtime-wit-bindgen-21.0.1/Cargo.toml +46 -0
  624. data/ext/cargo-vendor/wasmtime-wit-bindgen-21.0.1/src/lib.rs +2541 -0
  625. data/ext/cargo-vendor/wasmtime-wit-bindgen-21.0.1/src/rust.rs +421 -0
  626. data/ext/cargo-vendor/wiggle-21.0.1/.cargo-checksum.json +1 -0
  627. data/ext/cargo-vendor/wiggle-21.0.1/Cargo.toml +123 -0
  628. data/ext/cargo-vendor/wiggle-generate-21.0.1/.cargo-checksum.json +1 -0
  629. data/ext/cargo-vendor/wiggle-generate-21.0.1/Cargo.toml +66 -0
  630. data/ext/cargo-vendor/wiggle-macro-21.0.1/.cargo-checksum.json +1 -0
  631. data/ext/cargo-vendor/wiggle-macro-21.0.1/Cargo.toml +55 -0
  632. data/ext/cargo-vendor/winch-codegen-0.19.1/.cargo-checksum.json +1 -0
  633. data/ext/cargo-vendor/winch-codegen-0.19.1/Cargo.toml +76 -0
  634. data/ext/cargo-vendor/winch-codegen-0.19.1/src/codegen/context.rs +534 -0
  635. data/ext/cargo-vendor/winch-codegen-0.19.1/src/codegen/env.rs +440 -0
  636. data/ext/cargo-vendor/winch-codegen-0.19.1/src/codegen/mod.rs +882 -0
  637. data/ext/cargo-vendor/winch-codegen-0.19.1/src/isa/aarch64/abi.rs +291 -0
  638. data/ext/cargo-vendor/winch-codegen-0.19.1/src/isa/aarch64/address.rs +143 -0
  639. data/ext/cargo-vendor/winch-codegen-0.19.1/src/isa/aarch64/asm.rs +380 -0
  640. data/ext/cargo-vendor/winch-codegen-0.19.1/src/isa/aarch64/masm.rs +566 -0
  641. data/ext/cargo-vendor/winch-codegen-0.19.1/src/isa/aarch64/mod.rs +158 -0
  642. data/ext/cargo-vendor/winch-codegen-0.19.1/src/isa/aarch64/regs.rs +161 -0
  643. data/ext/cargo-vendor/winch-codegen-0.19.1/src/isa/reg.rs +73 -0
  644. data/ext/cargo-vendor/winch-codegen-0.19.1/src/isa/x64/asm.rs +1423 -0
  645. data/ext/cargo-vendor/winch-codegen-0.19.1/src/isa/x64/masm.rs +1120 -0
  646. data/ext/cargo-vendor/winch-codegen-0.19.1/src/masm.rs +941 -0
  647. data/ext/cargo-vendor/winch-codegen-0.19.1/src/regalloc.rs +65 -0
  648. data/ext/cargo-vendor/winch-codegen-0.19.1/src/regset.rs +194 -0
  649. data/ext/cargo-vendor/winch-codegen-0.19.1/src/visitor.rs +2144 -0
  650. data/ext/cargo-vendor/wit-parser-0.207.0/.cargo-checksum.json +1 -0
  651. data/ext/cargo-vendor/wit-parser-0.207.0/Cargo.toml +109 -0
  652. data/ext/cargo-vendor/wit-parser-0.207.0/src/ast/resolve.rs +1442 -0
  653. data/ext/cargo-vendor/wit-parser-0.207.0/src/decoding.rs +1764 -0
  654. data/ext/cargo-vendor/wit-parser-0.207.0/src/lib.rs +777 -0
  655. data/ext/cargo-vendor/wit-parser-0.207.0/src/live.rs +126 -0
  656. data/ext/cargo-vendor/wit-parser-0.207.0/src/resolve.rs +2337 -0
  657. data/ext/cargo-vendor/wit-parser-0.207.0/tests/ui/parse-fail/resources-multiple-returns-borrow.wit.result +5 -0
  658. data/ext/cargo-vendor/wit-parser-0.207.0/tests/ui/parse-fail/resources-return-borrow.wit.result +5 -0
  659. data/ext/cargo-vendor/wit-parser-0.207.0/tests/ui/parse-fail/return-borrow1.wit +7 -0
  660. data/ext/cargo-vendor/wit-parser-0.207.0/tests/ui/parse-fail/return-borrow1.wit.result +5 -0
  661. data/ext/cargo-vendor/wit-parser-0.207.0/tests/ui/parse-fail/return-borrow2.wit +8 -0
  662. data/ext/cargo-vendor/wit-parser-0.207.0/tests/ui/parse-fail/return-borrow2.wit.result +5 -0
  663. data/ext/cargo-vendor/wit-parser-0.207.0/tests/ui/parse-fail/return-borrow3.wit +7 -0
  664. data/ext/cargo-vendor/wit-parser-0.207.0/tests/ui/parse-fail/return-borrow3.wit.result +5 -0
  665. data/ext/cargo-vendor/wit-parser-0.207.0/tests/ui/parse-fail/return-borrow4.wit +7 -0
  666. data/ext/cargo-vendor/wit-parser-0.207.0/tests/ui/parse-fail/return-borrow4.wit.result +5 -0
  667. data/ext/cargo-vendor/wit-parser-0.207.0/tests/ui/parse-fail/return-borrow5.wit +7 -0
  668. data/ext/cargo-vendor/wit-parser-0.207.0/tests/ui/parse-fail/return-borrow5.wit.result +5 -0
  669. data/ext/cargo-vendor/wit-parser-0.207.0/tests/ui/parse-fail/return-borrow6.wit +7 -0
  670. data/ext/cargo-vendor/wit-parser-0.207.0/tests/ui/parse-fail/return-borrow6.wit.result +5 -0
  671. data/ext/cargo-vendor/wit-parser-0.207.0/tests/ui/parse-fail/return-borrow7.wit +11 -0
  672. data/ext/cargo-vendor/wit-parser-0.207.0/tests/ui/parse-fail/return-borrow7.wit.result +5 -0
  673. data/ext/cargo-vendor/wit-parser-0.207.0/tests/ui/parse-fail/return-borrow8/deps/baz.wit +9 -0
  674. data/ext/cargo-vendor/wit-parser-0.207.0/tests/ui/parse-fail/return-borrow8/foo.wit +7 -0
  675. data/ext/cargo-vendor/wit-parser-0.207.0/tests/ui/parse-fail/return-borrow8.wit.result +8 -0
  676. data/ext/cargo-vendor/wit-parser-0.207.0/tests/ui/world-top-level-resources.wit +24 -0
  677. data/ext/cargo-vendor/wit-parser-0.207.0/tests/ui/world-top-level-resources.wit.json +231 -0
  678. data/ext/src/lib.rs +1 -0
  679. data/ext/src/ruby_api/config.rs +1 -12
  680. data/ext/src/ruby_api/engine.rs +3 -6
  681. data/ext/src/ruby_api/store.rs +68 -5
  682. data/lib/wasmtime/version.rb +1 -1
  683. metadata +1601 -1408
  684. data/ext/cargo-vendor/bincode-1.3.3/.cargo-checksum.json +0 -1
  685. data/ext/cargo-vendor/bincode-1.3.3/Cargo.toml +0 -37
  686. data/ext/cargo-vendor/bincode-1.3.3/LICENSE.md +0 -21
  687. data/ext/cargo-vendor/bincode-1.3.3/readme.md +0 -112
  688. data/ext/cargo-vendor/bincode-1.3.3/src/byteorder.rs +0 -385
  689. data/ext/cargo-vendor/bincode-1.3.3/src/config/endian.rs +0 -27
  690. data/ext/cargo-vendor/bincode-1.3.3/src/config/int.rs +0 -682
  691. data/ext/cargo-vendor/bincode-1.3.3/src/config/legacy.rs +0 -253
  692. data/ext/cargo-vendor/bincode-1.3.3/src/config/limit.rs +0 -49
  693. data/ext/cargo-vendor/bincode-1.3.3/src/config/mod.rs +0 -408
  694. data/ext/cargo-vendor/bincode-1.3.3/src/config/trailing.rs +0 -37
  695. data/ext/cargo-vendor/bincode-1.3.3/src/de/mod.rs +0 -515
  696. data/ext/cargo-vendor/bincode-1.3.3/src/de/read.rs +0 -202
  697. data/ext/cargo-vendor/bincode-1.3.3/src/error.rs +0 -115
  698. data/ext/cargo-vendor/bincode-1.3.3/src/internal.rs +0 -124
  699. data/ext/cargo-vendor/bincode-1.3.3/src/lib.rs +0 -201
  700. data/ext/cargo-vendor/bincode-1.3.3/src/ser/mod.rs +0 -772
  701. data/ext/cargo-vendor/bincode-1.3.3/tests/test.rs +0 -899
  702. data/ext/cargo-vendor/cranelift-bforest-0.107.2/.cargo-checksum.json +0 -1
  703. data/ext/cargo-vendor/cranelift-bforest-0.107.2/Cargo.toml +0 -40
  704. data/ext/cargo-vendor/cranelift-codegen-0.107.2/.cargo-checksum.json +0 -1
  705. data/ext/cargo-vendor/cranelift-codegen-0.107.2/Cargo.toml +0 -178
  706. data/ext/cargo-vendor/cranelift-codegen-0.107.2/build.rs +0 -396
  707. data/ext/cargo-vendor/cranelift-codegen-0.107.2/src/alias_analysis.rs +0 -403
  708. data/ext/cargo-vendor/cranelift-codegen-0.107.2/src/context.rs +0 -386
  709. data/ext/cargo-vendor/cranelift-codegen-0.107.2/src/ctxhash.rs +0 -167
  710. data/ext/cargo-vendor/cranelift-codegen-0.107.2/src/egraph/elaborate.rs +0 -835
  711. data/ext/cargo-vendor/cranelift-codegen-0.107.2/src/egraph.rs +0 -838
  712. data/ext/cargo-vendor/cranelift-codegen-0.107.2/src/fx.rs +0 -105
  713. data/ext/cargo-vendor/cranelift-codegen-0.107.2/src/incremental_cache.rs +0 -256
  714. data/ext/cargo-vendor/cranelift-codegen-0.107.2/src/ir/instructions.rs +0 -1019
  715. data/ext/cargo-vendor/cranelift-codegen-0.107.2/src/isa/aarch64/abi.rs +0 -1707
  716. data/ext/cargo-vendor/cranelift-codegen-0.107.2/src/isa/aarch64/inst/args.rs +0 -779
  717. data/ext/cargo-vendor/cranelift-codegen-0.107.2/src/isa/aarch64/inst/emit.rs +0 -3932
  718. data/ext/cargo-vendor/cranelift-codegen-0.107.2/src/isa/aarch64/inst/emit_tests.rs +0 -7919
  719. data/ext/cargo-vendor/cranelift-codegen-0.107.2/src/isa/aarch64/inst/imms.rs +0 -1218
  720. data/ext/cargo-vendor/cranelift-codegen-0.107.2/src/isa/aarch64/inst/mod.rs +0 -3083
  721. data/ext/cargo-vendor/cranelift-codegen-0.107.2/src/isa/aarch64/inst/regs.rs +0 -292
  722. data/ext/cargo-vendor/cranelift-codegen-0.107.2/src/isa/aarch64/inst.isle +0 -4218
  723. data/ext/cargo-vendor/cranelift-codegen-0.107.2/src/isa/aarch64/lower/isle.rs +0 -884
  724. data/ext/cargo-vendor/cranelift-codegen-0.107.2/src/isa/aarch64/pcc.rs +0 -565
  725. data/ext/cargo-vendor/cranelift-codegen-0.107.2/src/isa/mod.rs +0 -432
  726. data/ext/cargo-vendor/cranelift-codegen-0.107.2/src/isa/riscv64/abi.rs +0 -1109
  727. data/ext/cargo-vendor/cranelift-codegen-0.107.2/src/isa/riscv64/inst/args.rs +0 -1968
  728. data/ext/cargo-vendor/cranelift-codegen-0.107.2/src/isa/riscv64/inst/emit.rs +0 -3466
  729. data/ext/cargo-vendor/cranelift-codegen-0.107.2/src/isa/riscv64/inst/emit_tests.rs +0 -2146
  730. data/ext/cargo-vendor/cranelift-codegen-0.107.2/src/isa/riscv64/inst/mod.rs +0 -2041
  731. data/ext/cargo-vendor/cranelift-codegen-0.107.2/src/isa/riscv64/inst/regs.rs +0 -175
  732. data/ext/cargo-vendor/cranelift-codegen-0.107.2/src/isa/riscv64/inst/vector.rs +0 -1162
  733. data/ext/cargo-vendor/cranelift-codegen-0.107.2/src/isa/riscv64/inst.isle +0 -2944
  734. data/ext/cargo-vendor/cranelift-codegen-0.107.2/src/isa/riscv64/lower/isle.rs +0 -625
  735. data/ext/cargo-vendor/cranelift-codegen-0.107.2/src/isa/riscv64/lower.isle +0 -2872
  736. data/ext/cargo-vendor/cranelift-codegen-0.107.2/src/isa/s390x/abi.rs +0 -1047
  737. data/ext/cargo-vendor/cranelift-codegen-0.107.2/src/isa/s390x/inst/args.rs +0 -347
  738. data/ext/cargo-vendor/cranelift-codegen-0.107.2/src/isa/s390x/inst/emit.rs +0 -3646
  739. data/ext/cargo-vendor/cranelift-codegen-0.107.2/src/isa/s390x/inst/imms.rs +0 -202
  740. data/ext/cargo-vendor/cranelift-codegen-0.107.2/src/isa/s390x/inst/mod.rs +0 -3423
  741. data/ext/cargo-vendor/cranelift-codegen-0.107.2/src/isa/s390x/inst/regs.rs +0 -187
  742. data/ext/cargo-vendor/cranelift-codegen-0.107.2/src/isa/x64/abi.rs +0 -1369
  743. data/ext/cargo-vendor/cranelift-codegen-0.107.2/src/isa/x64/inst/args.rs +0 -2289
  744. data/ext/cargo-vendor/cranelift-codegen-0.107.2/src/isa/x64/inst/emit.rs +0 -4383
  745. data/ext/cargo-vendor/cranelift-codegen-0.107.2/src/isa/x64/inst/emit_tests.rs +0 -5131
  746. data/ext/cargo-vendor/cranelift-codegen-0.107.2/src/isa/x64/inst/mod.rs +0 -2798
  747. data/ext/cargo-vendor/cranelift-codegen-0.107.2/src/isa/x64/inst/regs.rs +0 -276
  748. data/ext/cargo-vendor/cranelift-codegen-0.107.2/src/isa/x64/inst.isle +0 -5304
  749. data/ext/cargo-vendor/cranelift-codegen-0.107.2/src/isa/x64/lower/isle.rs +0 -1066
  750. data/ext/cargo-vendor/cranelift-codegen-0.107.2/src/isa/x64/lower.isle +0 -4809
  751. data/ext/cargo-vendor/cranelift-codegen-0.107.2/src/isa/x64/lower.rs +0 -339
  752. data/ext/cargo-vendor/cranelift-codegen-0.107.2/src/isa/x64/pcc.rs +0 -1003
  753. data/ext/cargo-vendor/cranelift-codegen-0.107.2/src/lib.rs +0 -106
  754. data/ext/cargo-vendor/cranelift-codegen-0.107.2/src/machinst/abi.rs +0 -2594
  755. data/ext/cargo-vendor/cranelift-codegen-0.107.2/src/machinst/blockorder.rs +0 -465
  756. data/ext/cargo-vendor/cranelift-codegen-0.107.2/src/machinst/isle.rs +0 -914
  757. data/ext/cargo-vendor/cranelift-codegen-0.107.2/src/machinst/lower.rs +0 -1452
  758. data/ext/cargo-vendor/cranelift-codegen-0.107.2/src/machinst/mod.rs +0 -555
  759. data/ext/cargo-vendor/cranelift-codegen-0.107.2/src/machinst/reg.rs +0 -562
  760. data/ext/cargo-vendor/cranelift-codegen-0.107.2/src/machinst/valueregs.rs +0 -132
  761. data/ext/cargo-vendor/cranelift-codegen-0.107.2/src/machinst/vcode.rs +0 -1807
  762. data/ext/cargo-vendor/cranelift-codegen-0.107.2/src/nan_canonicalization.rs +0 -110
  763. data/ext/cargo-vendor/cranelift-codegen-0.107.2/src/opts/arithmetic.isle +0 -179
  764. data/ext/cargo-vendor/cranelift-codegen-0.107.2/src/opts/icmp.isle +0 -197
  765. data/ext/cargo-vendor/cranelift-codegen-0.107.2/src/remove_constant_phis.rs +0 -420
  766. data/ext/cargo-vendor/cranelift-codegen-0.107.2/src/scoped_hash_map.rs +0 -310
  767. data/ext/cargo-vendor/cranelift-codegen-0.107.2/src/settings.rs +0 -591
  768. data/ext/cargo-vendor/cranelift-codegen-meta-0.107.2/.cargo-checksum.json +0 -1
  769. data/ext/cargo-vendor/cranelift-codegen-meta-0.107.2/Cargo.toml +0 -35
  770. data/ext/cargo-vendor/cranelift-codegen-meta-0.107.2/src/gen_inst.rs +0 -1784
  771. data/ext/cargo-vendor/cranelift-codegen-meta-0.107.2/src/gen_settings.rs +0 -508
  772. data/ext/cargo-vendor/cranelift-codegen-meta-0.107.2/src/gen_types.rs +0 -75
  773. data/ext/cargo-vendor/cranelift-codegen-meta-0.107.2/src/isa/riscv64.rs +0 -160
  774. data/ext/cargo-vendor/cranelift-codegen-meta-0.107.2/src/isa/x86.rs +0 -402
  775. data/ext/cargo-vendor/cranelift-codegen-meta-0.107.2/src/lib.rs +0 -59
  776. data/ext/cargo-vendor/cranelift-codegen-meta-0.107.2/src/shared/settings.rs +0 -355
  777. data/ext/cargo-vendor/cranelift-codegen-meta-0.107.2/src/srcgen.rs +0 -470
  778. data/ext/cargo-vendor/cranelift-codegen-shared-0.107.2/.cargo-checksum.json +0 -1
  779. data/ext/cargo-vendor/cranelift-codegen-shared-0.107.2/Cargo.toml +0 -22
  780. data/ext/cargo-vendor/cranelift-control-0.107.2/.cargo-checksum.json +0 -1
  781. data/ext/cargo-vendor/cranelift-control-0.107.2/Cargo.toml +0 -30
  782. data/ext/cargo-vendor/cranelift-entity-0.107.2/.cargo-checksum.json +0 -1
  783. data/ext/cargo-vendor/cranelift-entity-0.107.2/Cargo.toml +0 -50
  784. data/ext/cargo-vendor/cranelift-entity-0.107.2/src/lib.rs +0 -317
  785. data/ext/cargo-vendor/cranelift-frontend-0.107.2/.cargo-checksum.json +0 -1
  786. data/ext/cargo-vendor/cranelift-frontend-0.107.2/Cargo.toml +0 -69
  787. data/ext/cargo-vendor/cranelift-frontend-0.107.2/src/switch.rs +0 -654
  788. data/ext/cargo-vendor/cranelift-isle-0.107.2/.cargo-checksum.json +0 -1
  789. data/ext/cargo-vendor/cranelift-isle-0.107.2/Cargo.toml +0 -46
  790. data/ext/cargo-vendor/cranelift-isle-0.107.2/src/codegen.rs +0 -886
  791. data/ext/cargo-vendor/cranelift-isle-0.107.2/src/lib.rs +0 -271
  792. data/ext/cargo-vendor/cranelift-isle-0.107.2/src/sema.rs +0 -2492
  793. data/ext/cargo-vendor/cranelift-isle-0.107.2/src/serialize.rs +0 -846
  794. data/ext/cargo-vendor/cranelift-isle-0.107.2/src/trie_again.rs +0 -683
  795. data/ext/cargo-vendor/cranelift-native-0.107.2/.cargo-checksum.json +0 -1
  796. data/ext/cargo-vendor/cranelift-native-0.107.2/Cargo.toml +0 -45
  797. data/ext/cargo-vendor/cranelift-wasm-0.107.2/.cargo-checksum.json +0 -1
  798. data/ext/cargo-vendor/cranelift-wasm-0.107.2/Cargo.toml +0 -107
  799. data/ext/cargo-vendor/cranelift-wasm-0.107.2/src/code_translator.rs +0 -3683
  800. data/ext/cargo-vendor/cranelift-wasm-0.107.2/src/environ/dummy.rs +0 -912
  801. data/ext/cargo-vendor/cranelift-wasm-0.107.2/src/environ/spec.rs +0 -945
  802. data/ext/cargo-vendor/cranelift-wasm-0.107.2/src/sections_translator.rs +0 -409
  803. data/ext/cargo-vendor/deterministic-wasi-ctx-0.1.21/.cargo-checksum.json +0 -1
  804. data/ext/cargo-vendor/deterministic-wasi-ctx-0.1.21/Cargo.toml +0 -48
  805. data/ext/cargo-vendor/rb-sys-0.9.97/.cargo-checksum.json +0 -1
  806. data/ext/cargo-vendor/rb-sys-0.9.97/Cargo.toml +0 -54
  807. data/ext/cargo-vendor/rb-sys-0.9.97/build/main.rs +0 -238
  808. data/ext/cargo-vendor/rb-sys-0.9.97/build/stable_api_config.rs +0 -133
  809. data/ext/cargo-vendor/rb-sys-0.9.97/src/bindings.rs +0 -20
  810. data/ext/cargo-vendor/rb-sys-0.9.97/src/tracking_allocator.rs +0 -265
  811. data/ext/cargo-vendor/rb-sys-build-0.9.97/.cargo-checksum.json +0 -1
  812. data/ext/cargo-vendor/rb-sys-build-0.9.97/Cargo.toml +0 -62
  813. data/ext/cargo-vendor/rb-sys-build-0.9.97/src/bindings/stable_api.rs +0 -202
  814. data/ext/cargo-vendor/rb-sys-build-0.9.97/src/bindings.rs +0 -250
  815. data/ext/cargo-vendor/rb-sys-build-0.9.97/src/cc.rs +0 -365
  816. data/ext/cargo-vendor/rb-sys-build-0.9.97/src/utils.rs +0 -52
  817. data/ext/cargo-vendor/wasi-common-20.0.2/.cargo-checksum.json +0 -1
  818. data/ext/cargo-vendor/wasi-common-20.0.2/Cargo.toml +0 -220
  819. data/ext/cargo-vendor/wasi-common-20.0.2/tests/all/async_.rs +0 -293
  820. data/ext/cargo-vendor/wasi-common-20.0.2/tests/all/main.rs +0 -21
  821. data/ext/cargo-vendor/wasi-common-20.0.2/tests/all/sync.rs +0 -279
  822. data/ext/cargo-vendor/wasm-encoder-0.202.0/.cargo-checksum.json +0 -1
  823. data/ext/cargo-vendor/wasm-encoder-0.202.0/Cargo.toml +0 -43
  824. data/ext/cargo-vendor/wasm-encoder-0.202.0/src/core/code.rs +0 -3444
  825. data/ext/cargo-vendor/wasm-encoder-0.202.0/src/core/data.rs +0 -185
  826. data/ext/cargo-vendor/wasm-encoder-0.202.0/src/core/elements.rs +0 -220
  827. data/ext/cargo-vendor/wasm-encoder-0.202.0/src/core/globals.rs +0 -101
  828. data/ext/cargo-vendor/wasm-encoder-0.202.0/src/core/imports.rs +0 -156
  829. data/ext/cargo-vendor/wasm-encoder-0.202.0/src/core/memories.rs +0 -111
  830. data/ext/cargo-vendor/wasm-encoder-0.202.0/src/core/tables.rs +0 -116
  831. data/ext/cargo-vendor/wasm-encoder-0.202.0/src/core/types.rs +0 -673
  832. data/ext/cargo-vendor/wasmparser-0.202.0/.cargo-checksum.json +0 -1
  833. data/ext/cargo-vendor/wasmparser-0.202.0/Cargo.lock +0 -744
  834. data/ext/cargo-vendor/wasmparser-0.202.0/Cargo.toml +0 -66
  835. data/ext/cargo-vendor/wasmparser-0.202.0/src/binary_reader.rs +0 -1849
  836. data/ext/cargo-vendor/wasmparser-0.202.0/src/lib.rs +0 -766
  837. data/ext/cargo-vendor/wasmparser-0.202.0/src/limits.rs +0 -64
  838. data/ext/cargo-vendor/wasmparser-0.202.0/src/parser.rs +0 -1611
  839. data/ext/cargo-vendor/wasmparser-0.202.0/src/readers/component/canonicals.rs +0 -120
  840. data/ext/cargo-vendor/wasmparser-0.202.0/src/readers/component/instances.rs +0 -163
  841. data/ext/cargo-vendor/wasmparser-0.202.0/src/readers/component/names.rs +0 -102
  842. data/ext/cargo-vendor/wasmparser-0.202.0/src/readers/component/start.rs +0 -30
  843. data/ext/cargo-vendor/wasmparser-0.202.0/src/readers/component/types.rs +0 -549
  844. data/ext/cargo-vendor/wasmparser-0.202.0/src/readers/core/code.rs +0 -146
  845. data/ext/cargo-vendor/wasmparser-0.202.0/src/readers/core/coredumps.rs +0 -243
  846. data/ext/cargo-vendor/wasmparser-0.202.0/src/readers/core/custom.rs +0 -63
  847. data/ext/cargo-vendor/wasmparser-0.202.0/src/readers/core/data.rs +0 -96
  848. data/ext/cargo-vendor/wasmparser-0.202.0/src/readers/core/dylink0.rs +0 -109
  849. data/ext/cargo-vendor/wasmparser-0.202.0/src/readers/core/elements.rs +0 -152
  850. data/ext/cargo-vendor/wasmparser-0.202.0/src/readers/core/globals.rs +0 -49
  851. data/ext/cargo-vendor/wasmparser-0.202.0/src/readers/core/linking.rs +0 -449
  852. data/ext/cargo-vendor/wasmparser-0.202.0/src/readers/core/memories.rs +0 -56
  853. data/ext/cargo-vendor/wasmparser-0.202.0/src/readers/core/names.rs +0 -156
  854. data/ext/cargo-vendor/wasmparser-0.202.0/src/readers/core/operators.rs +0 -411
  855. data/ext/cargo-vendor/wasmparser-0.202.0/src/readers/core/tables.rs +0 -87
  856. data/ext/cargo-vendor/wasmparser-0.202.0/src/readers/core/types/matches.rs +0 -277
  857. data/ext/cargo-vendor/wasmparser-0.202.0/src/readers/core/types.rs +0 -1680
  858. data/ext/cargo-vendor/wasmparser-0.202.0/src/readers/core.rs +0 -41
  859. data/ext/cargo-vendor/wasmparser-0.202.0/src/readers.rs +0 -316
  860. data/ext/cargo-vendor/wasmparser-0.202.0/src/resources.rs +0 -235
  861. data/ext/cargo-vendor/wasmparser-0.202.0/src/validator/component.rs +0 -3238
  862. data/ext/cargo-vendor/wasmparser-0.202.0/src/validator/core/canonical.rs +0 -233
  863. data/ext/cargo-vendor/wasmparser-0.202.0/src/validator/core.rs +0 -1400
  864. data/ext/cargo-vendor/wasmparser-0.202.0/src/validator/func.rs +0 -338
  865. data/ext/cargo-vendor/wasmparser-0.202.0/src/validator/names.rs +0 -929
  866. data/ext/cargo-vendor/wasmparser-0.202.0/src/validator/operators.rs +0 -4076
  867. data/ext/cargo-vendor/wasmparser-0.202.0/src/validator/types.rs +0 -4449
  868. data/ext/cargo-vendor/wasmparser-0.202.0/src/validator.rs +0 -1619
  869. data/ext/cargo-vendor/wasmprinter-0.202.0/.cargo-checksum.json +0 -1
  870. data/ext/cargo-vendor/wasmprinter-0.202.0/Cargo.toml +0 -45
  871. data/ext/cargo-vendor/wasmprinter-0.202.0/src/lib.rs +0 -3202
  872. data/ext/cargo-vendor/wasmprinter-0.202.0/src/operator.rs +0 -1131
  873. data/ext/cargo-vendor/wasmprinter-0.202.0/tests/all.rs +0 -279
  874. data/ext/cargo-vendor/wasmtime-20.0.2/.cargo-checksum.json +0 -1
  875. data/ext/cargo-vendor/wasmtime-20.0.2/Cargo.toml +0 -268
  876. data/ext/cargo-vendor/wasmtime-20.0.2/src/compile/code_builder.rs +0 -201
  877. data/ext/cargo-vendor/wasmtime-20.0.2/src/compile/runtime.rs +0 -175
  878. data/ext/cargo-vendor/wasmtime-20.0.2/src/compile.rs +0 -897
  879. data/ext/cargo-vendor/wasmtime-20.0.2/src/config.rs +0 -2695
  880. data/ext/cargo-vendor/wasmtime-20.0.2/src/engine/serialization.rs +0 -849
  881. data/ext/cargo-vendor/wasmtime-20.0.2/src/engine.rs +0 -741
  882. data/ext/cargo-vendor/wasmtime-20.0.2/src/lib.rs +0 -303
  883. data/ext/cargo-vendor/wasmtime-20.0.2/src/profiling_agent/jitdump.rs +0 -66
  884. data/ext/cargo-vendor/wasmtime-20.0.2/src/profiling_agent/perfmap.rs +0 -47
  885. data/ext/cargo-vendor/wasmtime-20.0.2/src/profiling_agent/vtune.rs +0 -80
  886. data/ext/cargo-vendor/wasmtime-20.0.2/src/profiling_agent.rs +0 -105
  887. data/ext/cargo-vendor/wasmtime-20.0.2/src/runtime/code.rs +0 -102
  888. data/ext/cargo-vendor/wasmtime-20.0.2/src/runtime/code_memory.rs +0 -335
  889. data/ext/cargo-vendor/wasmtime-20.0.2/src/runtime/component/component.rs +0 -661
  890. data/ext/cargo-vendor/wasmtime-20.0.2/src/runtime/component/func/host.rs +0 -439
  891. data/ext/cargo-vendor/wasmtime-20.0.2/src/runtime/component/func/options.rs +0 -554
  892. data/ext/cargo-vendor/wasmtime-20.0.2/src/runtime/component/func/typed.rs +0 -2484
  893. data/ext/cargo-vendor/wasmtime-20.0.2/src/runtime/component/func.rs +0 -747
  894. data/ext/cargo-vendor/wasmtime-20.0.2/src/runtime/component/instance.rs +0 -804
  895. data/ext/cargo-vendor/wasmtime-20.0.2/src/runtime/component/linker.rs +0 -786
  896. data/ext/cargo-vendor/wasmtime-20.0.2/src/runtime/component/matching.rs +0 -217
  897. data/ext/cargo-vendor/wasmtime-20.0.2/src/runtime/component/mod.rs +0 -756
  898. data/ext/cargo-vendor/wasmtime-20.0.2/src/runtime/component/resource_table.rs +0 -350
  899. data/ext/cargo-vendor/wasmtime-20.0.2/src/runtime/component/resources.rs +0 -1133
  900. data/ext/cargo-vendor/wasmtime-20.0.2/src/runtime/component/storage.rs +0 -43
  901. data/ext/cargo-vendor/wasmtime-20.0.2/src/runtime/component/store.rs +0 -28
  902. data/ext/cargo-vendor/wasmtime-20.0.2/src/runtime/component/types.rs +0 -892
  903. data/ext/cargo-vendor/wasmtime-20.0.2/src/runtime/component/values.rs +0 -978
  904. data/ext/cargo-vendor/wasmtime-20.0.2/src/runtime/coredump.rs +0 -336
  905. data/ext/cargo-vendor/wasmtime-20.0.2/src/runtime/debug.rs +0 -165
  906. data/ext/cargo-vendor/wasmtime-20.0.2/src/runtime/externals/global.rs +0 -300
  907. data/ext/cargo-vendor/wasmtime-20.0.2/src/runtime/externals/table.rs +0 -480
  908. data/ext/cargo-vendor/wasmtime-20.0.2/src/runtime/externals.rs +0 -236
  909. data/ext/cargo-vendor/wasmtime-20.0.2/src/runtime/func/typed.rs +0 -898
  910. data/ext/cargo-vendor/wasmtime-20.0.2/src/runtime/func.rs +0 -2633
  911. data/ext/cargo-vendor/wasmtime-20.0.2/src/runtime/gc/disabled/anyref.rs +0 -46
  912. data/ext/cargo-vendor/wasmtime-20.0.2/src/runtime/gc/disabled/externref.rs +0 -50
  913. data/ext/cargo-vendor/wasmtime-20.0.2/src/runtime/gc/disabled/rooting.rs +0 -222
  914. data/ext/cargo-vendor/wasmtime-20.0.2/src/runtime/gc/enabled/anyref.rs +0 -472
  915. data/ext/cargo-vendor/wasmtime-20.0.2/src/runtime/gc/enabled/externref.rs +0 -644
  916. data/ext/cargo-vendor/wasmtime-20.0.2/src/runtime/gc/enabled/i31.rs +0 -345
  917. data/ext/cargo-vendor/wasmtime-20.0.2/src/runtime/gc/enabled/rooting.rs +0 -1543
  918. data/ext/cargo-vendor/wasmtime-20.0.2/src/runtime/gc.rs +0 -87
  919. data/ext/cargo-vendor/wasmtime-20.0.2/src/runtime/instance.rs +0 -992
  920. data/ext/cargo-vendor/wasmtime-20.0.2/src/runtime/instantiate.rs +0 -345
  921. data/ext/cargo-vendor/wasmtime-20.0.2/src/runtime/limits.rs +0 -398
  922. data/ext/cargo-vendor/wasmtime-20.0.2/src/runtime/linker.rs +0 -1521
  923. data/ext/cargo-vendor/wasmtime-20.0.2/src/runtime/memory.rs +0 -999
  924. data/ext/cargo-vendor/wasmtime-20.0.2/src/runtime/module/registry.rs +0 -354
  925. data/ext/cargo-vendor/wasmtime-20.0.2/src/runtime/module.rs +0 -1295
  926. data/ext/cargo-vendor/wasmtime-20.0.2/src/runtime/profiling.rs +0 -224
  927. data/ext/cargo-vendor/wasmtime-20.0.2/src/runtime/resources.rs +0 -33
  928. data/ext/cargo-vendor/wasmtime-20.0.2/src/runtime/signatures.rs +0 -216
  929. data/ext/cargo-vendor/wasmtime-20.0.2/src/runtime/stack.rs +0 -73
  930. data/ext/cargo-vendor/wasmtime-20.0.2/src/runtime/store/context.rs +0 -243
  931. data/ext/cargo-vendor/wasmtime-20.0.2/src/runtime/store/data.rs +0 -289
  932. data/ext/cargo-vendor/wasmtime-20.0.2/src/runtime/store/func_refs.rs +0 -85
  933. data/ext/cargo-vendor/wasmtime-20.0.2/src/runtime/store.rs +0 -2796
  934. data/ext/cargo-vendor/wasmtime-20.0.2/src/runtime/trampoline/func.rs +0 -138
  935. data/ext/cargo-vendor/wasmtime-20.0.2/src/runtime/trampoline/global.rs +0 -68
  936. data/ext/cargo-vendor/wasmtime-20.0.2/src/runtime/trampoline/memory.rs +0 -286
  937. data/ext/cargo-vendor/wasmtime-20.0.2/src/runtime/trampoline/table.rs +0 -34
  938. data/ext/cargo-vendor/wasmtime-20.0.2/src/runtime/trampoline.rs +0 -77
  939. data/ext/cargo-vendor/wasmtime-20.0.2/src/runtime/trap.rs +0 -641
  940. data/ext/cargo-vendor/wasmtime-20.0.2/src/runtime/type_registry.rs +0 -632
  941. data/ext/cargo-vendor/wasmtime-20.0.2/src/runtime/types/matching.rs +0 -367
  942. data/ext/cargo-vendor/wasmtime-20.0.2/src/runtime/types.rs +0 -1378
  943. data/ext/cargo-vendor/wasmtime-20.0.2/src/runtime/unix.rs +0 -39
  944. data/ext/cargo-vendor/wasmtime-20.0.2/src/runtime/v128.rs +0 -131
  945. data/ext/cargo-vendor/wasmtime-20.0.2/src/runtime/values.rs +0 -945
  946. data/ext/cargo-vendor/wasmtime-20.0.2/src/runtime/windows.rs +0 -34
  947. data/ext/cargo-vendor/wasmtime-20.0.2/src/runtime.rs +0 -112
  948. data/ext/cargo-vendor/wasmtime-asm-macros-20.0.2/.cargo-checksum.json +0 -1
  949. data/ext/cargo-vendor/wasmtime-asm-macros-20.0.2/Cargo.toml +0 -22
  950. data/ext/cargo-vendor/wasmtime-asm-macros-20.0.2/src/lib.rs +0 -81
  951. data/ext/cargo-vendor/wasmtime-cache-20.0.2/.cargo-checksum.json +0 -1
  952. data/ext/cargo-vendor/wasmtime-cache-20.0.2/Cargo.toml +0 -81
  953. data/ext/cargo-vendor/wasmtime-cache-20.0.2/src/lib.rs +0 -235
  954. data/ext/cargo-vendor/wasmtime-component-macro-20.0.2/.cargo-checksum.json +0 -1
  955. data/ext/cargo-vendor/wasmtime-component-macro-20.0.2/Cargo.toml +0 -67
  956. data/ext/cargo-vendor/wasmtime-component-macro-20.0.2/src/bindgen.rs +0 -390
  957. data/ext/cargo-vendor/wasmtime-component-macro-20.0.2/src/component.rs +0 -1295
  958. data/ext/cargo-vendor/wasmtime-component-macro-20.0.2/tests/codegen.rs +0 -342
  959. data/ext/cargo-vendor/wasmtime-component-util-20.0.2/.cargo-checksum.json +0 -1
  960. data/ext/cargo-vendor/wasmtime-component-util-20.0.2/Cargo.toml +0 -25
  961. data/ext/cargo-vendor/wasmtime-component-util-20.0.2/src/lib.rs +0 -180
  962. data/ext/cargo-vendor/wasmtime-cranelift-20.0.2/.cargo-checksum.json +0 -1
  963. data/ext/cargo-vendor/wasmtime-cranelift-20.0.2/Cargo.toml +0 -114
  964. data/ext/cargo-vendor/wasmtime-cranelift-20.0.2/src/compiler/component.rs +0 -962
  965. data/ext/cargo-vendor/wasmtime-cranelift-20.0.2/src/compiler.rs +0 -1369
  966. data/ext/cargo-vendor/wasmtime-cranelift-20.0.2/src/debug/gc.rs +0 -239
  967. data/ext/cargo-vendor/wasmtime-cranelift-20.0.2/src/debug/transform/attr.rs +0 -345
  968. data/ext/cargo-vendor/wasmtime-cranelift-20.0.2/src/debug/transform/expression.rs +0 -1252
  969. data/ext/cargo-vendor/wasmtime-cranelift-20.0.2/src/debug/transform/line_program.rs +0 -282
  970. data/ext/cargo-vendor/wasmtime-cranelift-20.0.2/src/debug/transform/mod.rs +0 -126
  971. data/ext/cargo-vendor/wasmtime-cranelift-20.0.2/src/debug/transform/unit.rs +0 -522
  972. data/ext/cargo-vendor/wasmtime-cranelift-20.0.2/src/debug/transform/utils.rs +0 -187
  973. data/ext/cargo-vendor/wasmtime-cranelift-20.0.2/src/debug/write_debuginfo.rs +0 -187
  974. data/ext/cargo-vendor/wasmtime-cranelift-20.0.2/src/debug.rs +0 -18
  975. data/ext/cargo-vendor/wasmtime-cranelift-20.0.2/src/func_environ.rs +0 -2672
  976. data/ext/cargo-vendor/wasmtime-cranelift-20.0.2/src/gc/enabled.rs +0 -649
  977. data/ext/cargo-vendor/wasmtime-cranelift-20.0.2/src/gc.rs +0 -198
  978. data/ext/cargo-vendor/wasmtime-cranelift-20.0.2/src/lib.rs +0 -505
  979. data/ext/cargo-vendor/wasmtime-environ-20.0.2/.cargo-checksum.json +0 -1
  980. data/ext/cargo-vendor/wasmtime-environ-20.0.2/Cargo.lock +0 -782
  981. data/ext/cargo-vendor/wasmtime-environ-20.0.2/Cargo.toml +0 -144
  982. data/ext/cargo-vendor/wasmtime-environ-20.0.2/examples/factc.rs +0 -205
  983. data/ext/cargo-vendor/wasmtime-environ-20.0.2/src/compile/address_map.rs +0 -72
  984. data/ext/cargo-vendor/wasmtime-environ-20.0.2/src/compile/mod.rs +0 -389
  985. data/ext/cargo-vendor/wasmtime-environ-20.0.2/src/compile/module_artifacts.rs +0 -300
  986. data/ext/cargo-vendor/wasmtime-environ-20.0.2/src/compile/trap_encoding.rs +0 -69
  987. data/ext/cargo-vendor/wasmtime-environ-20.0.2/src/component/compiler.rs +0 -19
  988. data/ext/cargo-vendor/wasmtime-environ-20.0.2/src/component/dfg.rs +0 -690
  989. data/ext/cargo-vendor/wasmtime-environ-20.0.2/src/component/info.rs +0 -672
  990. data/ext/cargo-vendor/wasmtime-environ-20.0.2/src/component/translate/adapt.rs +0 -459
  991. data/ext/cargo-vendor/wasmtime-environ-20.0.2/src/component/translate.rs +0 -965
  992. data/ext/cargo-vendor/wasmtime-environ-20.0.2/src/component/types/resources.rs +0 -234
  993. data/ext/cargo-vendor/wasmtime-environ-20.0.2/src/component/types.rs +0 -1972
  994. data/ext/cargo-vendor/wasmtime-environ-20.0.2/src/component.rs +0 -103
  995. data/ext/cargo-vendor/wasmtime-environ-20.0.2/src/demangling.rs +0 -28
  996. data/ext/cargo-vendor/wasmtime-environ-20.0.2/src/fact/core_types.rs +0 -24
  997. data/ext/cargo-vendor/wasmtime-environ-20.0.2/src/fact/signature.rs +0 -135
  998. data/ext/cargo-vendor/wasmtime-environ-20.0.2/src/fact/trampoline.rs +0 -3233
  999. data/ext/cargo-vendor/wasmtime-environ-20.0.2/src/fact/transcode.rs +0 -89
  1000. data/ext/cargo-vendor/wasmtime-environ-20.0.2/src/fact/traps.rs +0 -115
  1001. data/ext/cargo-vendor/wasmtime-environ-20.0.2/src/fact.rs +0 -711
  1002. data/ext/cargo-vendor/wasmtime-environ-20.0.2/src/lib.rs +0 -70
  1003. data/ext/cargo-vendor/wasmtime-environ-20.0.2/src/module.rs +0 -780
  1004. data/ext/cargo-vendor/wasmtime-environ-20.0.2/src/module_artifacts.rs +0 -145
  1005. data/ext/cargo-vendor/wasmtime-environ-20.0.2/src/module_environ.rs +0 -1288
  1006. data/ext/cargo-vendor/wasmtime-environ-20.0.2/src/module_types.rs +0 -122
  1007. data/ext/cargo-vendor/wasmtime-environ-20.0.2/src/scopevec.rs +0 -78
  1008. data/ext/cargo-vendor/wasmtime-environ-20.0.2/src/stack_map.rs +0 -36
  1009. data/ext/cargo-vendor/wasmtime-environ-20.0.2/src/trap_encoding.rs +0 -188
  1010. data/ext/cargo-vendor/wasmtime-environ-20.0.2/src/tunables.rs +0 -158
  1011. data/ext/cargo-vendor/wasmtime-environ-20.0.2/src/vmoffsets.rs +0 -952
  1012. data/ext/cargo-vendor/wasmtime-fiber-20.0.2/.cargo-checksum.json +0 -1
  1013. data/ext/cargo-vendor/wasmtime-fiber-20.0.2/Cargo.toml +0 -63
  1014. data/ext/cargo-vendor/wasmtime-fiber-20.0.2/build.rs +0 -26
  1015. data/ext/cargo-vendor/wasmtime-fiber-20.0.2/src/lib.rs +0 -328
  1016. data/ext/cargo-vendor/wasmtime-fiber-20.0.2/src/unix.rs +0 -265
  1017. data/ext/cargo-vendor/wasmtime-fiber-20.0.2/src/windows.rs +0 -166
  1018. data/ext/cargo-vendor/wasmtime-jit-debug-20.0.2/.cargo-checksum.json +0 -1
  1019. data/ext/cargo-vendor/wasmtime-jit-debug-20.0.2/Cargo.toml +0 -67
  1020. data/ext/cargo-vendor/wasmtime-jit-icache-coherence-20.0.2/.cargo-checksum.json +0 -1
  1021. data/ext/cargo-vendor/wasmtime-jit-icache-coherence-20.0.2/Cargo.toml +0 -47
  1022. data/ext/cargo-vendor/wasmtime-jit-icache-coherence-20.0.2/src/lib.rs +0 -108
  1023. data/ext/cargo-vendor/wasmtime-jit-icache-coherence-20.0.2/src/libc.rs +0 -149
  1024. data/ext/cargo-vendor/wasmtime-jit-icache-coherence-20.0.2/src/miri.rs +0 -10
  1025. data/ext/cargo-vendor/wasmtime-jit-icache-coherence-20.0.2/src/win.rs +0 -45
  1026. data/ext/cargo-vendor/wasmtime-runtime-20.0.2/.cargo-checksum.json +0 -1
  1027. data/ext/cargo-vendor/wasmtime-runtime-20.0.2/Cargo.toml +0 -147
  1028. data/ext/cargo-vendor/wasmtime-runtime-20.0.2/build.rs +0 -24
  1029. data/ext/cargo-vendor/wasmtime-runtime-20.0.2/src/arch/aarch64.rs +0 -76
  1030. data/ext/cargo-vendor/wasmtime-runtime-20.0.2/src/arch/x86_64.rs +0 -41
  1031. data/ext/cargo-vendor/wasmtime-runtime-20.0.2/src/async_yield.rs +0 -35
  1032. data/ext/cargo-vendor/wasmtime-runtime-20.0.2/src/component/libcalls.rs +0 -571
  1033. data/ext/cargo-vendor/wasmtime-runtime-20.0.2/src/component/resources.rs +0 -351
  1034. data/ext/cargo-vendor/wasmtime-runtime-20.0.2/src/component.rs +0 -860
  1035. data/ext/cargo-vendor/wasmtime-runtime-20.0.2/src/cow.rs +0 -888
  1036. data/ext/cargo-vendor/wasmtime-runtime-20.0.2/src/debug_builtins.rs +0 -59
  1037. data/ext/cargo-vendor/wasmtime-runtime-20.0.2/src/export.rs +0 -108
  1038. data/ext/cargo-vendor/wasmtime-runtime-20.0.2/src/gc/disabled.rs +0 -23
  1039. data/ext/cargo-vendor/wasmtime-runtime-20.0.2/src/gc/enabled/drc.rs +0 -963
  1040. data/ext/cargo-vendor/wasmtime-runtime-20.0.2/src/gc/enabled/externref.rs +0 -115
  1041. data/ext/cargo-vendor/wasmtime-runtime-20.0.2/src/gc/enabled/free_list.rs +0 -767
  1042. data/ext/cargo-vendor/wasmtime-runtime-20.0.2/src/gc/enabled.rs +0 -18
  1043. data/ext/cargo-vendor/wasmtime-runtime-20.0.2/src/gc/gc_ref.rs +0 -486
  1044. data/ext/cargo-vendor/wasmtime-runtime-20.0.2/src/gc/gc_runtime.rs +0 -503
  1045. data/ext/cargo-vendor/wasmtime-runtime-20.0.2/src/gc/host_data.rs +0 -81
  1046. data/ext/cargo-vendor/wasmtime-runtime-20.0.2/src/gc/i31.rs +0 -86
  1047. data/ext/cargo-vendor/wasmtime-runtime-20.0.2/src/gc.rs +0 -244
  1048. data/ext/cargo-vendor/wasmtime-runtime-20.0.2/src/imports.rs +0 -27
  1049. data/ext/cargo-vendor/wasmtime-runtime-20.0.2/src/instance/allocator/on_demand.rs +0 -217
  1050. data/ext/cargo-vendor/wasmtime-runtime-20.0.2/src/instance/allocator/pooling/gc_heap_pool.rs +0 -92
  1051. data/ext/cargo-vendor/wasmtime-runtime-20.0.2/src/instance/allocator/pooling/index_allocator.rs +0 -704
  1052. data/ext/cargo-vendor/wasmtime-runtime-20.0.2/src/instance/allocator/pooling/memory_pool.rs +0 -996
  1053. data/ext/cargo-vendor/wasmtime-runtime-20.0.2/src/instance/allocator/pooling/stack_pool.rs +0 -242
  1054. data/ext/cargo-vendor/wasmtime-runtime-20.0.2/src/instance/allocator/pooling/table_pool.rs +0 -231
  1055. data/ext/cargo-vendor/wasmtime-runtime-20.0.2/src/instance/allocator/pooling.rs +0 -699
  1056. data/ext/cargo-vendor/wasmtime-runtime-20.0.2/src/instance/allocator.rs +0 -780
  1057. data/ext/cargo-vendor/wasmtime-runtime-20.0.2/src/instance.rs +0 -1566
  1058. data/ext/cargo-vendor/wasmtime-runtime-20.0.2/src/lib.rs +0 -289
  1059. data/ext/cargo-vendor/wasmtime-runtime-20.0.2/src/libcalls.rs +0 -777
  1060. data/ext/cargo-vendor/wasmtime-runtime-20.0.2/src/memory.rs +0 -751
  1061. data/ext/cargo-vendor/wasmtime-runtime-20.0.2/src/mmap.rs +0 -214
  1062. data/ext/cargo-vendor/wasmtime-runtime-20.0.2/src/mmap_vec.rs +0 -201
  1063. data/ext/cargo-vendor/wasmtime-runtime-20.0.2/src/module_id.rs +0 -43
  1064. data/ext/cargo-vendor/wasmtime-runtime-20.0.2/src/mpk/enabled.rs +0 -213
  1065. data/ext/cargo-vendor/wasmtime-runtime-20.0.2/src/mpk/mod.rs +0 -54
  1066. data/ext/cargo-vendor/wasmtime-runtime-20.0.2/src/mpk/pkru.rs +0 -104
  1067. data/ext/cargo-vendor/wasmtime-runtime-20.0.2/src/mpk/sys.rs +0 -113
  1068. data/ext/cargo-vendor/wasmtime-runtime-20.0.2/src/send_sync_ptr.rs +0 -106
  1069. data/ext/cargo-vendor/wasmtime-runtime-20.0.2/src/store_box.rs +0 -35
  1070. data/ext/cargo-vendor/wasmtime-runtime-20.0.2/src/sys/custom/capi.rs +0 -189
  1071. data/ext/cargo-vendor/wasmtime-runtime-20.0.2/src/sys/custom/mmap.rs +0 -111
  1072. data/ext/cargo-vendor/wasmtime-runtime-20.0.2/src/sys/custom/mod.rs +0 -24
  1073. data/ext/cargo-vendor/wasmtime-runtime-20.0.2/src/sys/custom/traphandlers.rs +0 -55
  1074. data/ext/cargo-vendor/wasmtime-runtime-20.0.2/src/sys/custom/vm.rs +0 -108
  1075. data/ext/cargo-vendor/wasmtime-runtime-20.0.2/src/sys/miri/mmap.rs +0 -94
  1076. data/ext/cargo-vendor/wasmtime-runtime-20.0.2/src/sys/miri/mod.rs +0 -10
  1077. data/ext/cargo-vendor/wasmtime-runtime-20.0.2/src/sys/miri/traphandlers.rs +0 -47
  1078. data/ext/cargo-vendor/wasmtime-runtime-20.0.2/src/sys/mod.rs +0 -33
  1079. data/ext/cargo-vendor/wasmtime-runtime-20.0.2/src/sys/unix/machports.rs +0 -416
  1080. data/ext/cargo-vendor/wasmtime-runtime-20.0.2/src/sys/unix/mmap.rs +0 -151
  1081. data/ext/cargo-vendor/wasmtime-runtime-20.0.2/src/sys/unix/mod.rs +0 -21
  1082. data/ext/cargo-vendor/wasmtime-runtime-20.0.2/src/sys/unix/signals.rs +0 -401
  1083. data/ext/cargo-vendor/wasmtime-runtime-20.0.2/src/sys/unix/unwind.rs +0 -149
  1084. data/ext/cargo-vendor/wasmtime-runtime-20.0.2/src/sys/unix/vm.rs +0 -208
  1085. data/ext/cargo-vendor/wasmtime-runtime-20.0.2/src/sys/windows/mmap.rs +0 -216
  1086. data/ext/cargo-vendor/wasmtime-runtime-20.0.2/src/sys/windows/mod.rs +0 -6
  1087. data/ext/cargo-vendor/wasmtime-runtime-20.0.2/src/sys/windows/traphandlers.rs +0 -104
  1088. data/ext/cargo-vendor/wasmtime-runtime-20.0.2/src/table.rs +0 -851
  1089. data/ext/cargo-vendor/wasmtime-runtime-20.0.2/src/threads/parking_spot.rs +0 -621
  1090. data/ext/cargo-vendor/wasmtime-runtime-20.0.2/src/threads/shared_memory.rs +0 -230
  1091. data/ext/cargo-vendor/wasmtime-runtime-20.0.2/src/threads/shared_memory_disabled.rs +0 -100
  1092. data/ext/cargo-vendor/wasmtime-runtime-20.0.2/src/traphandlers/backtrace.rs +0 -265
  1093. data/ext/cargo-vendor/wasmtime-runtime-20.0.2/src/traphandlers/coredump_disabled.rs +0 -16
  1094. data/ext/cargo-vendor/wasmtime-runtime-20.0.2/src/traphandlers/coredump_enabled.rs +0 -40
  1095. data/ext/cargo-vendor/wasmtime-runtime-20.0.2/src/traphandlers.rs +0 -785
  1096. data/ext/cargo-vendor/wasmtime-runtime-20.0.2/src/vmcontext/vm_host_func_context.rs +0 -137
  1097. data/ext/cargo-vendor/wasmtime-runtime-20.0.2/src/vmcontext.rs +0 -1293
  1098. data/ext/cargo-vendor/wasmtime-slab-20.0.2/.cargo-checksum.json +0 -1
  1099. data/ext/cargo-vendor/wasmtime-slab-20.0.2/Cargo.toml +0 -21
  1100. data/ext/cargo-vendor/wasmtime-slab-20.0.2/src/lib.rs +0 -493
  1101. data/ext/cargo-vendor/wasmtime-types-20.0.2/.cargo-checksum.json +0 -1
  1102. data/ext/cargo-vendor/wasmtime-types-20.0.2/Cargo.toml +0 -36
  1103. data/ext/cargo-vendor/wasmtime-types-20.0.2/src/error.rs +0 -59
  1104. data/ext/cargo-vendor/wasmtime-types-20.0.2/src/lib.rs +0 -832
  1105. data/ext/cargo-vendor/wasmtime-versioned-export-macros-20.0.2/.cargo-checksum.json +0 -1
  1106. data/ext/cargo-vendor/wasmtime-versioned-export-macros-20.0.2/Cargo.toml +0 -32
  1107. data/ext/cargo-vendor/wasmtime-wasi-20.0.2/.cargo-checksum.json +0 -1
  1108. data/ext/cargo-vendor/wasmtime-wasi-20.0.2/Cargo.toml +0 -194
  1109. data/ext/cargo-vendor/wasmtime-wasi-20.0.2/src/bindings.rs +0 -283
  1110. data/ext/cargo-vendor/wasmtime-wasi-20.0.2/src/ctx.rs +0 -659
  1111. data/ext/cargo-vendor/wasmtime-wasi-20.0.2/src/filesystem.rs +0 -433
  1112. data/ext/cargo-vendor/wasmtime-wasi-20.0.2/src/lib.rs +0 -404
  1113. data/ext/cargo-vendor/wasmtime-wasi-20.0.2/src/preview0.rs +0 -879
  1114. data/ext/cargo-vendor/wasmtime-wasi-20.0.2/src/preview1.rs +0 -2601
  1115. data/ext/cargo-vendor/wasmtime-wasi-20.0.2/tests/all/api.rs +0 -194
  1116. data/ext/cargo-vendor/wasmtime-wasi-20.0.2/tests/all/async_.rs +0 -397
  1117. data/ext/cargo-vendor/wasmtime-wasi-20.0.2/tests/all/main.rs +0 -91
  1118. data/ext/cargo-vendor/wasmtime-wasi-20.0.2/tests/all/preview1.rs +0 -251
  1119. data/ext/cargo-vendor/wasmtime-wasi-20.0.2/tests/all/sync.rs +0 -333
  1120. data/ext/cargo-vendor/wasmtime-winch-20.0.2/.cargo-checksum.json +0 -1
  1121. data/ext/cargo-vendor/wasmtime-winch-20.0.2/Cargo.toml +0 -81
  1122. data/ext/cargo-vendor/wasmtime-winch-20.0.2/src/compiler.rs +0 -257
  1123. data/ext/cargo-vendor/wasmtime-wit-bindgen-20.0.2/.cargo-checksum.json +0 -1
  1124. data/ext/cargo-vendor/wasmtime-wit-bindgen-20.0.2/Cargo.toml +0 -41
  1125. data/ext/cargo-vendor/wasmtime-wit-bindgen-20.0.2/src/lib.rs +0 -2213
  1126. data/ext/cargo-vendor/wasmtime-wit-bindgen-20.0.2/src/rust.rs +0 -421
  1127. data/ext/cargo-vendor/wiggle-20.0.2/.cargo-checksum.json +0 -1
  1128. data/ext/cargo-vendor/wiggle-20.0.2/Cargo.toml +0 -122
  1129. data/ext/cargo-vendor/wiggle-generate-20.0.2/.cargo-checksum.json +0 -1
  1130. data/ext/cargo-vendor/wiggle-generate-20.0.2/Cargo.toml +0 -65
  1131. data/ext/cargo-vendor/wiggle-generate-20.0.2/LICENSE +0 -220
  1132. data/ext/cargo-vendor/wiggle-macro-20.0.2/.cargo-checksum.json +0 -1
  1133. data/ext/cargo-vendor/wiggle-macro-20.0.2/Cargo.toml +0 -55
  1134. data/ext/cargo-vendor/wiggle-macro-20.0.2/LICENSE +0 -220
  1135. data/ext/cargo-vendor/winch-codegen-0.18.2/.cargo-checksum.json +0 -1
  1136. data/ext/cargo-vendor/winch-codegen-0.18.2/Cargo.toml +0 -81
  1137. data/ext/cargo-vendor/winch-codegen-0.18.2/src/codegen/context.rs +0 -534
  1138. data/ext/cargo-vendor/winch-codegen-0.18.2/src/codegen/env.rs +0 -435
  1139. data/ext/cargo-vendor/winch-codegen-0.18.2/src/codegen/mod.rs +0 -756
  1140. data/ext/cargo-vendor/winch-codegen-0.18.2/src/isa/aarch64/abi.rs +0 -291
  1141. data/ext/cargo-vendor/winch-codegen-0.18.2/src/isa/aarch64/address.rs +0 -144
  1142. data/ext/cargo-vendor/winch-codegen-0.18.2/src/isa/aarch64/asm.rs +0 -252
  1143. data/ext/cargo-vendor/winch-codegen-0.18.2/src/isa/aarch64/masm.rs +0 -573
  1144. data/ext/cargo-vendor/winch-codegen-0.18.2/src/isa/aarch64/mod.rs +0 -154
  1145. data/ext/cargo-vendor/winch-codegen-0.18.2/src/isa/aarch64/regs.rs +0 -149
  1146. data/ext/cargo-vendor/winch-codegen-0.18.2/src/isa/reg.rs +0 -86
  1147. data/ext/cargo-vendor/winch-codegen-0.18.2/src/isa/x64/asm.rs +0 -1423
  1148. data/ext/cargo-vendor/winch-codegen-0.18.2/src/isa/x64/masm.rs +0 -1256
  1149. data/ext/cargo-vendor/winch-codegen-0.18.2/src/masm.rs +0 -947
  1150. data/ext/cargo-vendor/winch-codegen-0.18.2/src/regalloc.rs +0 -65
  1151. data/ext/cargo-vendor/winch-codegen-0.18.2/src/regset.rs +0 -194
  1152. data/ext/cargo-vendor/winch-codegen-0.18.2/src/visitor.rs +0 -2149
  1153. data/ext/cargo-vendor/wit-parser-0.202.0/.cargo-checksum.json +0 -1
  1154. data/ext/cargo-vendor/wit-parser-0.202.0/Cargo.toml +0 -101
  1155. data/ext/cargo-vendor/wit-parser-0.202.0/src/ast/resolve.rs +0 -1443
  1156. data/ext/cargo-vendor/wit-parser-0.202.0/src/decoding.rs +0 -1764
  1157. data/ext/cargo-vendor/wit-parser-0.202.0/src/lib.rs +0 -765
  1158. data/ext/cargo-vendor/wit-parser-0.202.0/src/live.rs +0 -111
  1159. data/ext/cargo-vendor/wit-parser-0.202.0/src/resolve.rs +0 -2240
  1160. data/ext/cargo-vendor/wit-parser-0.202.0/tests/ui/resources-multiple-returns-borrow.wit.json +0 -74
  1161. data/ext/cargo-vendor/wit-parser-0.202.0/tests/ui/resources-return-borrow.wit.json +0 -69
  1162. data/ext/cargo-vendor/wit-parser-0.202.0/tests/ui/world-top-level-resources.wit +0 -24
  1163. data/ext/cargo-vendor/wit-parser-0.202.0/tests/ui/world-top-level-resources.wit.json +0 -240
  1164. data/ext/src/ruby_api/config/tracked_memory_creator.rs +0 -82
  1165. /data/ext/cargo-vendor/{cranelift-bforest-0.107.2 → cranelift-bforest-0.108.1}/LICENSE +0 -0
  1166. /data/ext/cargo-vendor/{cranelift-bforest-0.107.2 → cranelift-bforest-0.108.1}/README.md +0 -0
  1167. /data/ext/cargo-vendor/{cranelift-bforest-0.107.2 → cranelift-bforest-0.108.1}/src/lib.rs +0 -0
  1168. /data/ext/cargo-vendor/{cranelift-bforest-0.107.2 → cranelift-bforest-0.108.1}/src/map.rs +0 -0
  1169. /data/ext/cargo-vendor/{cranelift-bforest-0.107.2 → cranelift-bforest-0.108.1}/src/node.rs +0 -0
  1170. /data/ext/cargo-vendor/{cranelift-bforest-0.107.2 → cranelift-bforest-0.108.1}/src/path.rs +0 -0
  1171. /data/ext/cargo-vendor/{cranelift-bforest-0.107.2 → cranelift-bforest-0.108.1}/src/pool.rs +0 -0
  1172. /data/ext/cargo-vendor/{cranelift-bforest-0.107.2 → cranelift-bforest-0.108.1}/src/set.rs +0 -0
  1173. /data/ext/cargo-vendor/{cranelift-codegen-0.107.2 → cranelift-codegen-0.108.1}/LICENSE +0 -0
  1174. /data/ext/cargo-vendor/{cranelift-codegen-0.107.2 → cranelift-codegen-0.108.1}/README.md +0 -0
  1175. /data/ext/cargo-vendor/{cranelift-codegen-0.107.2 → cranelift-codegen-0.108.1}/benches/x64-evex-encoding.rs +0 -0
  1176. /data/ext/cargo-vendor/{cranelift-codegen-0.107.2 → cranelift-codegen-0.108.1}/src/binemit/mod.rs +0 -0
  1177. /data/ext/cargo-vendor/{cranelift-codegen-0.107.2 → cranelift-codegen-0.108.1}/src/binemit/stack_map.rs +0 -0
  1178. /data/ext/cargo-vendor/{cranelift-codegen-0.107.2 → cranelift-codegen-0.108.1}/src/bitset.rs +0 -0
  1179. /data/ext/cargo-vendor/{cranelift-codegen-0.107.2 → cranelift-codegen-0.108.1}/src/cfg_printer.rs +0 -0
  1180. /data/ext/cargo-vendor/{cranelift-codegen-0.107.2 → cranelift-codegen-0.108.1}/src/constant_hash.rs +0 -0
  1181. /data/ext/cargo-vendor/{cranelift-codegen-0.107.2 → cranelift-codegen-0.108.1}/src/cursor.rs +0 -0
  1182. /data/ext/cargo-vendor/{cranelift-codegen-0.107.2 → cranelift-codegen-0.108.1}/src/data_value.rs +0 -0
  1183. /data/ext/cargo-vendor/{cranelift-codegen-0.107.2 → cranelift-codegen-0.108.1}/src/dbg.rs +0 -0
  1184. /data/ext/cargo-vendor/{cranelift-codegen-0.107.2 → cranelift-codegen-0.108.1}/src/dce.rs +0 -0
  1185. /data/ext/cargo-vendor/{cranelift-codegen-0.107.2 → cranelift-codegen-0.108.1}/src/dominator_tree.rs +0 -0
  1186. /data/ext/cargo-vendor/{cranelift-codegen-0.107.2 → cranelift-codegen-0.108.1}/src/egraph/cost.rs +0 -0
  1187. /data/ext/cargo-vendor/{cranelift-codegen-0.107.2 → cranelift-codegen-0.108.1}/src/flowgraph.rs +0 -0
  1188. /data/ext/cargo-vendor/{cranelift-codegen-0.107.2 → cranelift-codegen-0.108.1}/src/inst_predicates.rs +0 -0
  1189. /data/ext/cargo-vendor/{cranelift-codegen-0.107.2 → cranelift-codegen-0.108.1}/src/ir/atomic_rmw_op.rs +0 -0
  1190. /data/ext/cargo-vendor/{cranelift-codegen-0.107.2 → cranelift-codegen-0.108.1}/src/ir/builder.rs +0 -0
  1191. /data/ext/cargo-vendor/{cranelift-codegen-0.107.2 → cranelift-codegen-0.108.1}/src/ir/condcodes.rs +0 -0
  1192. /data/ext/cargo-vendor/{cranelift-codegen-0.107.2 → cranelift-codegen-0.108.1}/src/ir/constant.rs +0 -0
  1193. /data/ext/cargo-vendor/{cranelift-codegen-0.107.2 → cranelift-codegen-0.108.1}/src/ir/dfg.rs +0 -0
  1194. /data/ext/cargo-vendor/{cranelift-codegen-0.107.2 → cranelift-codegen-0.108.1}/src/ir/dynamic_type.rs +0 -0
  1195. /data/ext/cargo-vendor/{cranelift-codegen-0.107.2 → cranelift-codegen-0.108.1}/src/ir/entities.rs +0 -0
  1196. /data/ext/cargo-vendor/{cranelift-codegen-0.107.2 → cranelift-codegen-0.108.1}/src/ir/extfunc.rs +0 -0
  1197. /data/ext/cargo-vendor/{cranelift-codegen-0.107.2 → cranelift-codegen-0.108.1}/src/ir/extname.rs +0 -0
  1198. /data/ext/cargo-vendor/{cranelift-codegen-0.107.2 → cranelift-codegen-0.108.1}/src/ir/function.rs +0 -0
  1199. /data/ext/cargo-vendor/{cranelift-codegen-0.107.2 → cranelift-codegen-0.108.1}/src/ir/globalvalue.rs +0 -0
  1200. /data/ext/cargo-vendor/{cranelift-codegen-0.107.2 → cranelift-codegen-0.108.1}/src/ir/immediates.rs +0 -0
  1201. /data/ext/cargo-vendor/{cranelift-codegen-0.107.2 → cranelift-codegen-0.108.1}/src/ir/jumptable.rs +0 -0
  1202. /data/ext/cargo-vendor/{cranelift-codegen-0.107.2 → cranelift-codegen-0.108.1}/src/ir/known_symbol.rs +0 -0
  1203. /data/ext/cargo-vendor/{cranelift-codegen-0.107.2 → cranelift-codegen-0.108.1}/src/ir/layout.rs +0 -0
  1204. /data/ext/cargo-vendor/{cranelift-codegen-0.107.2 → cranelift-codegen-0.108.1}/src/ir/libcall.rs +0 -0
  1205. /data/ext/cargo-vendor/{cranelift-codegen-0.107.2 → cranelift-codegen-0.108.1}/src/ir/memflags.rs +0 -0
  1206. /data/ext/cargo-vendor/{cranelift-codegen-0.107.2 → cranelift-codegen-0.108.1}/src/ir/memtype.rs +0 -0
  1207. /data/ext/cargo-vendor/{cranelift-codegen-0.107.2 → cranelift-codegen-0.108.1}/src/ir/mod.rs +0 -0
  1208. /data/ext/cargo-vendor/{cranelift-codegen-0.107.2 → cranelift-codegen-0.108.1}/src/ir/pcc.rs +0 -0
  1209. /data/ext/cargo-vendor/{cranelift-codegen-0.107.2 → cranelift-codegen-0.108.1}/src/ir/progpoint.rs +0 -0
  1210. /data/ext/cargo-vendor/{cranelift-codegen-0.107.2 → cranelift-codegen-0.108.1}/src/ir/sourceloc.rs +0 -0
  1211. /data/ext/cargo-vendor/{cranelift-codegen-0.107.2 → cranelift-codegen-0.108.1}/src/ir/stackslot.rs +0 -0
  1212. /data/ext/cargo-vendor/{cranelift-codegen-0.107.2 → cranelift-codegen-0.108.1}/src/ir/trapcode.rs +0 -0
  1213. /data/ext/cargo-vendor/{cranelift-codegen-0.107.2 → cranelift-codegen-0.108.1}/src/ir/types.rs +0 -0
  1214. /data/ext/cargo-vendor/{cranelift-codegen-0.107.2 → cranelift-codegen-0.108.1}/src/isa/aarch64/inst/unwind/systemv.rs +0 -0
  1215. /data/ext/cargo-vendor/{cranelift-codegen-0.107.2 → cranelift-codegen-0.108.1}/src/isa/aarch64/inst/unwind.rs +0 -0
  1216. /data/ext/cargo-vendor/{cranelift-codegen-0.107.2 → cranelift-codegen-0.108.1}/src/isa/aarch64/inst_neon.isle +0 -0
  1217. /data/ext/cargo-vendor/{cranelift-codegen-0.107.2 → cranelift-codegen-0.108.1}/src/isa/aarch64/lower/isle/generated_code.rs +0 -0
  1218. /data/ext/cargo-vendor/{cranelift-codegen-0.107.2 → cranelift-codegen-0.108.1}/src/isa/aarch64/lower.isle +0 -0
  1219. /data/ext/cargo-vendor/{cranelift-codegen-0.107.2 → cranelift-codegen-0.108.1}/src/isa/aarch64/lower.rs +0 -0
  1220. /data/ext/cargo-vendor/{cranelift-codegen-0.107.2 → cranelift-codegen-0.108.1}/src/isa/aarch64/lower_dynamic_neon.isle +0 -0
  1221. /data/ext/cargo-vendor/{cranelift-codegen-0.107.2 → cranelift-codegen-0.108.1}/src/isa/aarch64/mod.rs +0 -0
  1222. /data/ext/cargo-vendor/{cranelift-codegen-0.107.2 → cranelift-codegen-0.108.1}/src/isa/aarch64/settings.rs +0 -0
  1223. /data/ext/cargo-vendor/{cranelift-codegen-0.107.2 → cranelift-codegen-0.108.1}/src/isa/call_conv.rs +0 -0
  1224. /data/ext/cargo-vendor/{cranelift-codegen-0.107.2 → cranelift-codegen-0.108.1}/src/isa/riscv64/inst/encode.rs +0 -0
  1225. /data/ext/cargo-vendor/{cranelift-codegen-0.107.2 → cranelift-codegen-0.108.1}/src/isa/riscv64/inst/imms.rs +0 -0
  1226. /data/ext/cargo-vendor/{cranelift-codegen-0.107.2 → cranelift-codegen-0.108.1}/src/isa/riscv64/inst/unwind/systemv.rs +0 -0
  1227. /data/ext/cargo-vendor/{cranelift-codegen-0.107.2 → cranelift-codegen-0.108.1}/src/isa/riscv64/inst/unwind.rs +0 -0
  1228. /data/ext/cargo-vendor/{cranelift-codegen-0.107.2 → cranelift-codegen-0.108.1}/src/isa/riscv64/inst_vector.isle +0 -0
  1229. /data/ext/cargo-vendor/{cranelift-codegen-0.107.2 → cranelift-codegen-0.108.1}/src/isa/riscv64/lower/isle/generated_code.rs +0 -0
  1230. /data/ext/cargo-vendor/{cranelift-codegen-0.107.2 → cranelift-codegen-0.108.1}/src/isa/riscv64/lower.rs +0 -0
  1231. /data/ext/cargo-vendor/{cranelift-codegen-0.107.2 → cranelift-codegen-0.108.1}/src/isa/riscv64/mod.rs +0 -0
  1232. /data/ext/cargo-vendor/{cranelift-codegen-0.107.2 → cranelift-codegen-0.108.1}/src/isa/riscv64/settings.rs +0 -0
  1233. /data/ext/cargo-vendor/{cranelift-codegen-0.107.2 → cranelift-codegen-0.108.1}/src/isa/s390x/inst/emit_tests.rs +0 -0
  1234. /data/ext/cargo-vendor/{cranelift-codegen-0.107.2 → cranelift-codegen-0.108.1}/src/isa/s390x/inst/unwind/systemv.rs +0 -0
  1235. /data/ext/cargo-vendor/{cranelift-codegen-0.107.2 → cranelift-codegen-0.108.1}/src/isa/s390x/inst/unwind.rs +0 -0
  1236. /data/ext/cargo-vendor/{cranelift-codegen-0.107.2 → cranelift-codegen-0.108.1}/src/isa/s390x/inst.isle +0 -0
  1237. /data/ext/cargo-vendor/{cranelift-codegen-0.107.2 → cranelift-codegen-0.108.1}/src/isa/s390x/lower/isle/generated_code.rs +0 -0
  1238. /data/ext/cargo-vendor/{cranelift-codegen-0.107.2 → cranelift-codegen-0.108.1}/src/isa/s390x/lower/isle.rs +0 -0
  1239. /data/ext/cargo-vendor/{cranelift-codegen-0.107.2 → cranelift-codegen-0.108.1}/src/isa/s390x/lower.isle +0 -0
  1240. /data/ext/cargo-vendor/{cranelift-codegen-0.107.2 → cranelift-codegen-0.108.1}/src/isa/s390x/lower.rs +0 -0
  1241. /data/ext/cargo-vendor/{cranelift-codegen-0.107.2 → cranelift-codegen-0.108.1}/src/isa/s390x/mod.rs +0 -0
  1242. /data/ext/cargo-vendor/{cranelift-codegen-0.107.2 → cranelift-codegen-0.108.1}/src/isa/s390x/settings.rs +0 -0
  1243. /data/ext/cargo-vendor/{cranelift-codegen-0.107.2 → cranelift-codegen-0.108.1}/src/isa/unwind/systemv.rs +0 -0
  1244. /data/ext/cargo-vendor/{cranelift-codegen-0.107.2 → cranelift-codegen-0.108.1}/src/isa/unwind/winx64.rs +0 -0
  1245. /data/ext/cargo-vendor/{cranelift-codegen-0.107.2 → cranelift-codegen-0.108.1}/src/isa/unwind.rs +0 -0
  1246. /data/ext/cargo-vendor/{cranelift-codegen-0.107.2 → cranelift-codegen-0.108.1}/src/isa/x64/encoding/evex.rs +0 -0
  1247. /data/ext/cargo-vendor/{cranelift-codegen-0.107.2 → cranelift-codegen-0.108.1}/src/isa/x64/encoding/mod.rs +0 -0
  1248. /data/ext/cargo-vendor/{cranelift-codegen-0.107.2 → cranelift-codegen-0.108.1}/src/isa/x64/encoding/rex.rs +0 -0
  1249. /data/ext/cargo-vendor/{cranelift-codegen-0.107.2 → cranelift-codegen-0.108.1}/src/isa/x64/encoding/vex.rs +0 -0
  1250. /data/ext/cargo-vendor/{cranelift-codegen-0.107.2 → cranelift-codegen-0.108.1}/src/isa/x64/inst/emit_state.rs +0 -0
  1251. /data/ext/cargo-vendor/{cranelift-codegen-0.107.2 → cranelift-codegen-0.108.1}/src/isa/x64/inst/unwind/systemv.rs +0 -0
  1252. /data/ext/cargo-vendor/{cranelift-codegen-0.107.2 → cranelift-codegen-0.108.1}/src/isa/x64/inst/unwind/winx64.rs +0 -0
  1253. /data/ext/cargo-vendor/{cranelift-codegen-0.107.2 → cranelift-codegen-0.108.1}/src/isa/x64/inst/unwind.rs +0 -0
  1254. /data/ext/cargo-vendor/{cranelift-codegen-0.107.2 → cranelift-codegen-0.108.1}/src/isa/x64/lower/isle/generated_code.rs +0 -0
  1255. /data/ext/cargo-vendor/{cranelift-codegen-0.107.2 → cranelift-codegen-0.108.1}/src/isa/x64/mod.rs +0 -0
  1256. /data/ext/cargo-vendor/{cranelift-codegen-0.107.2 → cranelift-codegen-0.108.1}/src/isa/x64/settings.rs +0 -0
  1257. /data/ext/cargo-vendor/{cranelift-codegen-0.107.2 → cranelift-codegen-0.108.1}/src/isle_prelude.rs +0 -0
  1258. /data/ext/cargo-vendor/{cranelift-codegen-0.107.2 → cranelift-codegen-0.108.1}/src/iterators.rs +0 -0
  1259. /data/ext/cargo-vendor/{cranelift-codegen-0.107.2 → cranelift-codegen-0.108.1}/src/legalizer/globalvalue.rs +0 -0
  1260. /data/ext/cargo-vendor/{cranelift-codegen-0.107.2 → cranelift-codegen-0.108.1}/src/legalizer/mod.rs +0 -0
  1261. /data/ext/cargo-vendor/{cranelift-codegen-0.107.2 → cranelift-codegen-0.108.1}/src/loop_analysis.rs +0 -0
  1262. /data/ext/cargo-vendor/{cranelift-codegen-0.107.2 → cranelift-codegen-0.108.1}/src/machinst/buffer.rs +0 -0
  1263. /data/ext/cargo-vendor/{cranelift-codegen-0.107.2 → cranelift-codegen-0.108.1}/src/machinst/compile.rs +0 -0
  1264. /data/ext/cargo-vendor/{cranelift-codegen-0.107.2 → cranelift-codegen-0.108.1}/src/machinst/helpers.rs +0 -0
  1265. /data/ext/cargo-vendor/{cranelift-codegen-0.107.2 → cranelift-codegen-0.108.1}/src/machinst/inst_common.rs +0 -0
  1266. /data/ext/cargo-vendor/{cranelift-codegen-0.107.2 → cranelift-codegen-0.108.1}/src/machinst/pcc.rs +0 -0
  1267. /data/ext/cargo-vendor/{cranelift-codegen-0.107.2 → cranelift-codegen-0.108.1}/src/opts/README.md +0 -0
  1268. /data/ext/cargo-vendor/{cranelift-codegen-0.107.2 → cranelift-codegen-0.108.1}/src/opts/bitops.isle +0 -0
  1269. /data/ext/cargo-vendor/{cranelift-codegen-0.107.2 → cranelift-codegen-0.108.1}/src/opts/cprop.isle +0 -0
  1270. /data/ext/cargo-vendor/{cranelift-codegen-0.107.2 → cranelift-codegen-0.108.1}/src/opts/extends.isle +0 -0
  1271. /data/ext/cargo-vendor/{cranelift-codegen-0.107.2 → cranelift-codegen-0.108.1}/src/opts/generated_code.rs +0 -0
  1272. /data/ext/cargo-vendor/{cranelift-codegen-0.107.2 → cranelift-codegen-0.108.1}/src/opts/remat.isle +0 -0
  1273. /data/ext/cargo-vendor/{cranelift-codegen-0.107.2 → cranelift-codegen-0.108.1}/src/opts/selects.isle +0 -0
  1274. /data/ext/cargo-vendor/{cranelift-codegen-0.107.2 → cranelift-codegen-0.108.1}/src/opts/shifts.isle +0 -0
  1275. /data/ext/cargo-vendor/{cranelift-codegen-0.107.2 → cranelift-codegen-0.108.1}/src/opts/spaceship.isle +0 -0
  1276. /data/ext/cargo-vendor/{cranelift-codegen-0.107.2 → cranelift-codegen-0.108.1}/src/opts/spectre.isle +0 -0
  1277. /data/ext/cargo-vendor/{cranelift-codegen-0.107.2 → cranelift-codegen-0.108.1}/src/opts/vector.isle +0 -0
  1278. /data/ext/cargo-vendor/{cranelift-codegen-0.107.2 → cranelift-codegen-0.108.1}/src/opts.rs +0 -0
  1279. /data/ext/cargo-vendor/{cranelift-codegen-0.107.2 → cranelift-codegen-0.108.1}/src/prelude.isle +0 -0
  1280. /data/ext/cargo-vendor/{cranelift-codegen-0.107.2 → cranelift-codegen-0.108.1}/src/prelude_lower.isle +0 -0
  1281. /data/ext/cargo-vendor/{cranelift-codegen-0.107.2 → cranelift-codegen-0.108.1}/src/prelude_opt.isle +0 -0
  1282. /data/ext/cargo-vendor/{cranelift-codegen-0.107.2 → cranelift-codegen-0.108.1}/src/print_errors.rs +0 -0
  1283. /data/ext/cargo-vendor/{cranelift-codegen-0.107.2 → cranelift-codegen-0.108.1}/src/result.rs +0 -0
  1284. /data/ext/cargo-vendor/{cranelift-codegen-0.107.2 → cranelift-codegen-0.108.1}/src/souper_harvest.rs +0 -0
  1285. /data/ext/cargo-vendor/{cranelift-codegen-0.107.2 → cranelift-codegen-0.108.1}/src/timing.rs +0 -0
  1286. /data/ext/cargo-vendor/{cranelift-codegen-0.107.2 → cranelift-codegen-0.108.1}/src/unionfind.rs +0 -0
  1287. /data/ext/cargo-vendor/{cranelift-codegen-0.107.2 → cranelift-codegen-0.108.1}/src/unreachable_code.rs +0 -0
  1288. /data/ext/cargo-vendor/{cranelift-codegen-0.107.2 → cranelift-codegen-0.108.1}/src/value_label.rs +0 -0
  1289. /data/ext/cargo-vendor/{cranelift-codegen-0.107.2 → cranelift-codegen-0.108.1}/src/verifier/mod.rs +0 -0
  1290. /data/ext/cargo-vendor/{cranelift-codegen-0.107.2 → cranelift-codegen-0.108.1}/src/write.rs +0 -0
  1291. /data/ext/cargo-vendor/{cranelift-codegen-meta-0.107.2 → cranelift-codegen-meta-0.108.1}/LICENSE +0 -0
  1292. /data/ext/cargo-vendor/{cranelift-codegen-meta-0.107.2 → cranelift-codegen-meta-0.108.1}/README.md +0 -0
  1293. /data/ext/cargo-vendor/{cranelift-codegen-meta-0.107.2 → cranelift-codegen-meta-0.108.1}/src/cdsl/formats.rs +0 -0
  1294. /data/ext/cargo-vendor/{cranelift-codegen-meta-0.107.2 → cranelift-codegen-meta-0.108.1}/src/cdsl/instructions.rs +0 -0
  1295. /data/ext/cargo-vendor/{cranelift-codegen-meta-0.107.2 → cranelift-codegen-meta-0.108.1}/src/cdsl/isa.rs +0 -0
  1296. /data/ext/cargo-vendor/{cranelift-codegen-meta-0.107.2 → cranelift-codegen-meta-0.108.1}/src/cdsl/mod.rs +0 -0
  1297. /data/ext/cargo-vendor/{cranelift-codegen-meta-0.107.2 → cranelift-codegen-meta-0.108.1}/src/cdsl/operands.rs +0 -0
  1298. /data/ext/cargo-vendor/{cranelift-codegen-meta-0.107.2 → cranelift-codegen-meta-0.108.1}/src/cdsl/settings.rs +0 -0
  1299. /data/ext/cargo-vendor/{cranelift-codegen-meta-0.107.2 → cranelift-codegen-meta-0.108.1}/src/cdsl/types.rs +0 -0
  1300. /data/ext/cargo-vendor/{cranelift-codegen-meta-0.107.2 → cranelift-codegen-meta-0.108.1}/src/cdsl/typevar.rs +0 -0
  1301. /data/ext/cargo-vendor/{cranelift-codegen-meta-0.107.2 → cranelift-codegen-meta-0.108.1}/src/constant_hash.rs +0 -0
  1302. /data/ext/cargo-vendor/{cranelift-codegen-meta-0.107.2 → cranelift-codegen-meta-0.108.1}/src/error.rs +0 -0
  1303. /data/ext/cargo-vendor/{cranelift-codegen-meta-0.107.2 → cranelift-codegen-meta-0.108.1}/src/isa/arm64.rs +0 -0
  1304. /data/ext/cargo-vendor/{cranelift-codegen-meta-0.107.2 → cranelift-codegen-meta-0.108.1}/src/isa/mod.rs +0 -0
  1305. /data/ext/cargo-vendor/{cranelift-codegen-meta-0.107.2 → cranelift-codegen-meta-0.108.1}/src/isa/s390x.rs +0 -0
  1306. /data/ext/cargo-vendor/{cranelift-codegen-meta-0.107.2 → cranelift-codegen-meta-0.108.1}/src/shared/entities.rs +0 -0
  1307. /data/ext/cargo-vendor/{cranelift-codegen-meta-0.107.2 → cranelift-codegen-meta-0.108.1}/src/shared/formats.rs +0 -0
  1308. /data/ext/cargo-vendor/{cranelift-codegen-meta-0.107.2 → cranelift-codegen-meta-0.108.1}/src/shared/immediates.rs +0 -0
  1309. /data/ext/cargo-vendor/{cranelift-codegen-meta-0.107.2 → cranelift-codegen-meta-0.108.1}/src/shared/instructions.rs +0 -0
  1310. /data/ext/cargo-vendor/{cranelift-codegen-meta-0.107.2 → cranelift-codegen-meta-0.108.1}/src/shared/mod.rs +0 -0
  1311. /data/ext/cargo-vendor/{cranelift-codegen-meta-0.107.2 → cranelift-codegen-meta-0.108.1}/src/shared/types.rs +0 -0
  1312. /data/ext/cargo-vendor/{cranelift-codegen-meta-0.107.2 → cranelift-codegen-meta-0.108.1}/src/unique_table.rs +0 -0
  1313. /data/ext/cargo-vendor/{cranelift-codegen-shared-0.107.2 → cranelift-codegen-shared-0.108.1}/LICENSE +0 -0
  1314. /data/ext/cargo-vendor/{cranelift-codegen-shared-0.107.2 → cranelift-codegen-shared-0.108.1}/README.md +0 -0
  1315. /data/ext/cargo-vendor/{cranelift-codegen-shared-0.107.2 → cranelift-codegen-shared-0.108.1}/src/constant_hash.rs +0 -0
  1316. /data/ext/cargo-vendor/{cranelift-codegen-shared-0.107.2 → cranelift-codegen-shared-0.108.1}/src/constants.rs +0 -0
  1317. /data/ext/cargo-vendor/{cranelift-codegen-shared-0.107.2 → cranelift-codegen-shared-0.108.1}/src/lib.rs +0 -0
  1318. /data/ext/cargo-vendor/{cranelift-control-0.107.2 → cranelift-control-0.108.1}/LICENSE +0 -0
  1319. /data/ext/cargo-vendor/{cranelift-control-0.107.2 → cranelift-control-0.108.1}/README.md +0 -0
  1320. /data/ext/cargo-vendor/{cranelift-control-0.107.2 → cranelift-control-0.108.1}/src/chaos.rs +0 -0
  1321. /data/ext/cargo-vendor/{cranelift-control-0.107.2 → cranelift-control-0.108.1}/src/lib.rs +0 -0
  1322. /data/ext/cargo-vendor/{cranelift-control-0.107.2 → cranelift-control-0.108.1}/src/zero_sized.rs +0 -0
  1323. /data/ext/cargo-vendor/{cranelift-entity-0.107.2 → cranelift-entity-0.108.1}/LICENSE +0 -0
  1324. /data/ext/cargo-vendor/{cranelift-entity-0.107.2 → cranelift-entity-0.108.1}/README.md +0 -0
  1325. /data/ext/cargo-vendor/{cranelift-entity-0.107.2 → cranelift-entity-0.108.1}/src/boxed_slice.rs +0 -0
  1326. /data/ext/cargo-vendor/{cranelift-entity-0.107.2 → cranelift-entity-0.108.1}/src/iter.rs +0 -0
  1327. /data/ext/cargo-vendor/{cranelift-entity-0.107.2 → cranelift-entity-0.108.1}/src/keys.rs +0 -0
  1328. /data/ext/cargo-vendor/{cranelift-entity-0.107.2 → cranelift-entity-0.108.1}/src/list.rs +0 -0
  1329. /data/ext/cargo-vendor/{cranelift-entity-0.107.2 → cranelift-entity-0.108.1}/src/map.rs +0 -0
  1330. /data/ext/cargo-vendor/{cranelift-entity-0.107.2 → cranelift-entity-0.108.1}/src/packed_option.rs +0 -0
  1331. /data/ext/cargo-vendor/{cranelift-entity-0.107.2 → cranelift-entity-0.108.1}/src/primary.rs +0 -0
  1332. /data/ext/cargo-vendor/{cranelift-entity-0.107.2 → cranelift-entity-0.108.1}/src/set.rs +0 -0
  1333. /data/ext/cargo-vendor/{cranelift-entity-0.107.2 → cranelift-entity-0.108.1}/src/sparse.rs +0 -0
  1334. /data/ext/cargo-vendor/{cranelift-entity-0.107.2 → cranelift-entity-0.108.1}/src/unsigned.rs +0 -0
  1335. /data/ext/cargo-vendor/{cranelift-frontend-0.107.2 → cranelift-frontend-0.108.1}/LICENSE +0 -0
  1336. /data/ext/cargo-vendor/{cranelift-frontend-0.107.2 → cranelift-frontend-0.108.1}/README.md +0 -0
  1337. /data/ext/cargo-vendor/{cranelift-frontend-0.107.2 → cranelift-frontend-0.108.1}/src/frontend.rs +0 -0
  1338. /data/ext/cargo-vendor/{cranelift-frontend-0.107.2 → cranelift-frontend-0.108.1}/src/lib.rs +0 -0
  1339. /data/ext/cargo-vendor/{cranelift-frontend-0.107.2 → cranelift-frontend-0.108.1}/src/ssa.rs +0 -0
  1340. /data/ext/cargo-vendor/{cranelift-frontend-0.107.2 → cranelift-frontend-0.108.1}/src/variable.rs +0 -0
  1341. /data/ext/cargo-vendor/{cranelift-isle-0.107.2 → cranelift-isle-0.108.1}/README.md +0 -0
  1342. /data/ext/cargo-vendor/{cranelift-isle-0.107.2 → cranelift-isle-0.108.1}/build.rs +0 -0
  1343. /data/ext/cargo-vendor/{cranelift-isle-0.107.2 → cranelift-isle-0.108.1}/isle_examples/fail/bad_converters.isle +0 -0
  1344. /data/ext/cargo-vendor/{cranelift-isle-0.107.2 → cranelift-isle-0.108.1}/isle_examples/fail/bound_var_type_mismatch.isle +0 -0
  1345. /data/ext/cargo-vendor/{cranelift-isle-0.107.2 → cranelift-isle-0.108.1}/isle_examples/fail/converter_extractor_constructor.isle +0 -0
  1346. /data/ext/cargo-vendor/{cranelift-isle-0.107.2 → cranelift-isle-0.108.1}/isle_examples/fail/error1.isle +0 -0
  1347. /data/ext/cargo-vendor/{cranelift-isle-0.107.2 → cranelift-isle-0.108.1}/isle_examples/fail/extra_parens.isle +0 -0
  1348. /data/ext/cargo-vendor/{cranelift-isle-0.107.2 → cranelift-isle-0.108.1}/isle_examples/fail/impure_expression.isle +0 -0
  1349. /data/ext/cargo-vendor/{cranelift-isle-0.107.2 → cranelift-isle-0.108.1}/isle_examples/fail/impure_rhs.isle +0 -0
  1350. /data/ext/cargo-vendor/{cranelift-isle-0.107.2 → cranelift-isle-0.108.1}/isle_examples/fail/multi_internal_etor.isle +0 -0
  1351. /data/ext/cargo-vendor/{cranelift-isle-0.107.2 → cranelift-isle-0.108.1}/isle_examples/fail/multi_prio.isle +0 -0
  1352. /data/ext/cargo-vendor/{cranelift-isle-0.107.2 → cranelift-isle-0.108.1}/isle_examples/link/borrows.isle +0 -0
  1353. /data/ext/cargo-vendor/{cranelift-isle-0.107.2 → cranelift-isle-0.108.1}/isle_examples/link/borrows_main.rs +0 -0
  1354. /data/ext/cargo-vendor/{cranelift-isle-0.107.2 → cranelift-isle-0.108.1}/isle_examples/link/iflets.isle +0 -0
  1355. /data/ext/cargo-vendor/{cranelift-isle-0.107.2 → cranelift-isle-0.108.1}/isle_examples/link/iflets_main.rs +0 -0
  1356. /data/ext/cargo-vendor/{cranelift-isle-0.107.2 → cranelift-isle-0.108.1}/isle_examples/link/multi_constructor.isle +0 -0
  1357. /data/ext/cargo-vendor/{cranelift-isle-0.107.2 → cranelift-isle-0.108.1}/isle_examples/link/multi_constructor_main.rs +0 -0
  1358. /data/ext/cargo-vendor/{cranelift-isle-0.107.2 → cranelift-isle-0.108.1}/isle_examples/link/multi_extractor.isle +0 -0
  1359. /data/ext/cargo-vendor/{cranelift-isle-0.107.2 → cranelift-isle-0.108.1}/isle_examples/link/multi_extractor_main.rs +0 -0
  1360. /data/ext/cargo-vendor/{cranelift-isle-0.107.2 → cranelift-isle-0.108.1}/isle_examples/link/test.isle +0 -0
  1361. /data/ext/cargo-vendor/{cranelift-isle-0.107.2 → cranelift-isle-0.108.1}/isle_examples/link/test_main.rs +0 -0
  1362. /data/ext/cargo-vendor/{cranelift-isle-0.107.2 → cranelift-isle-0.108.1}/isle_examples/pass/bound_var.isle +0 -0
  1363. /data/ext/cargo-vendor/{cranelift-isle-0.107.2 → cranelift-isle-0.108.1}/isle_examples/pass/construct_and_extract.isle +0 -0
  1364. /data/ext/cargo-vendor/{cranelift-isle-0.107.2 → cranelift-isle-0.108.1}/isle_examples/pass/conversions.isle +0 -0
  1365. /data/ext/cargo-vendor/{cranelift-isle-0.107.2 → cranelift-isle-0.108.1}/isle_examples/pass/conversions_extern.isle +0 -0
  1366. /data/ext/cargo-vendor/{cranelift-isle-0.107.2 → cranelift-isle-0.108.1}/isle_examples/pass/let.isle +0 -0
  1367. /data/ext/cargo-vendor/{cranelift-isle-0.107.2 → cranelift-isle-0.108.1}/isle_examples/pass/nodebug.isle +0 -0
  1368. /data/ext/cargo-vendor/{cranelift-isle-0.107.2 → cranelift-isle-0.108.1}/isle_examples/pass/prio_trie_bug.isle +0 -0
  1369. /data/ext/cargo-vendor/{cranelift-isle-0.107.2 → cranelift-isle-0.108.1}/isle_examples/pass/test2.isle +0 -0
  1370. /data/ext/cargo-vendor/{cranelift-isle-0.107.2 → cranelift-isle-0.108.1}/isle_examples/pass/test3.isle +0 -0
  1371. /data/ext/cargo-vendor/{cranelift-isle-0.107.2 → cranelift-isle-0.108.1}/isle_examples/pass/test4.isle +0 -0
  1372. /data/ext/cargo-vendor/{cranelift-isle-0.107.2 → cranelift-isle-0.108.1}/isle_examples/pass/tutorial.isle +0 -0
  1373. /data/ext/cargo-vendor/{cranelift-isle-0.107.2 → cranelift-isle-0.108.1}/isle_examples/run/iconst.isle +0 -0
  1374. /data/ext/cargo-vendor/{cranelift-isle-0.107.2 → cranelift-isle-0.108.1}/isle_examples/run/iconst_main.rs +0 -0
  1375. /data/ext/cargo-vendor/{cranelift-isle-0.107.2 → cranelift-isle-0.108.1}/isle_examples/run/let_shadowing.isle +0 -0
  1376. /data/ext/cargo-vendor/{cranelift-isle-0.107.2 → cranelift-isle-0.108.1}/isle_examples/run/let_shadowing_main.rs +0 -0
  1377. /data/ext/cargo-vendor/{cranelift-isle-0.107.2 → cranelift-isle-0.108.1}/src/ast.rs +0 -0
  1378. /data/ext/cargo-vendor/{cranelift-isle-0.107.2 → cranelift-isle-0.108.1}/src/compile.rs +0 -0
  1379. /data/ext/cargo-vendor/{cranelift-isle-0.107.2 → cranelift-isle-0.108.1}/src/error.rs +0 -0
  1380. /data/ext/cargo-vendor/{cranelift-isle-0.107.2 → cranelift-isle-0.108.1}/src/lexer.rs +0 -0
  1381. /data/ext/cargo-vendor/{cranelift-isle-0.107.2 → cranelift-isle-0.108.1}/src/log.rs +0 -0
  1382. /data/ext/cargo-vendor/{cranelift-isle-0.107.2 → cranelift-isle-0.108.1}/src/overlap.rs +0 -0
  1383. /data/ext/cargo-vendor/{cranelift-isle-0.107.2 → cranelift-isle-0.108.1}/src/parser.rs +0 -0
  1384. /data/ext/cargo-vendor/{cranelift-isle-0.107.2 → cranelift-isle-0.108.1}/tests/run_tests.rs +0 -0
  1385. /data/ext/cargo-vendor/{cranelift-native-0.107.2 → cranelift-native-0.108.1}/LICENSE +0 -0
  1386. /data/ext/cargo-vendor/{cranelift-native-0.107.2 → cranelift-native-0.108.1}/README.md +0 -0
  1387. /data/ext/cargo-vendor/{cranelift-native-0.107.2 → cranelift-native-0.108.1}/src/lib.rs +0 -0
  1388. /data/ext/cargo-vendor/{cranelift-native-0.107.2 → cranelift-native-0.108.1}/src/riscv.rs +0 -0
  1389. /data/ext/cargo-vendor/{cranelift-wasm-0.107.2 → cranelift-wasm-0.108.1}/LICENSE +0 -0
  1390. /data/ext/cargo-vendor/{cranelift-wasm-0.107.2 → cranelift-wasm-0.108.1}/README.md +0 -0
  1391. /data/ext/cargo-vendor/{cranelift-wasm-0.107.2 → cranelift-wasm-0.108.1}/src/code_translator/bounds_checks.rs +0 -0
  1392. /data/ext/cargo-vendor/{cranelift-wasm-0.107.2 → cranelift-wasm-0.108.1}/src/environ/mod.rs +0 -0
  1393. /data/ext/cargo-vendor/{cranelift-wasm-0.107.2 → cranelift-wasm-0.108.1}/src/func_translator.rs +0 -0
  1394. /data/ext/cargo-vendor/{cranelift-wasm-0.107.2 → cranelift-wasm-0.108.1}/src/heap.rs +0 -0
  1395. /data/ext/cargo-vendor/{cranelift-wasm-0.107.2 → cranelift-wasm-0.108.1}/src/lib.rs +0 -0
  1396. /data/ext/cargo-vendor/{cranelift-wasm-0.107.2 → cranelift-wasm-0.108.1}/src/module_translator.rs +0 -0
  1397. /data/ext/cargo-vendor/{cranelift-wasm-0.107.2 → cranelift-wasm-0.108.1}/src/state.rs +0 -0
  1398. /data/ext/cargo-vendor/{cranelift-wasm-0.107.2 → cranelift-wasm-0.108.1}/src/table.rs +0 -0
  1399. /data/ext/cargo-vendor/{cranelift-wasm-0.107.2 → cranelift-wasm-0.108.1}/src/translation_utils.rs +0 -0
  1400. /data/ext/cargo-vendor/{deterministic-wasi-ctx-0.1.21 → deterministic-wasi-ctx-0.1.22}/README.md +0 -0
  1401. /data/ext/cargo-vendor/{deterministic-wasi-ctx-0.1.21 → deterministic-wasi-ctx-0.1.22}/src/clocks.rs +0 -0
  1402. /data/ext/cargo-vendor/{deterministic-wasi-ctx-0.1.21 → deterministic-wasi-ctx-0.1.22}/src/lib.rs +0 -0
  1403. /data/ext/cargo-vendor/{deterministic-wasi-ctx-0.1.21 → deterministic-wasi-ctx-0.1.22}/src/noop_scheduler.rs +0 -0
  1404. /data/ext/cargo-vendor/{deterministic-wasi-ctx-0.1.21 → deterministic-wasi-ctx-0.1.22}/tests/clocks.rs +0 -0
  1405. /data/ext/cargo-vendor/{deterministic-wasi-ctx-0.1.21 → deterministic-wasi-ctx-0.1.22}/tests/common/mod.rs +0 -0
  1406. /data/ext/cargo-vendor/{deterministic-wasi-ctx-0.1.21 → deterministic-wasi-ctx-0.1.22}/tests/random.rs +0 -0
  1407. /data/ext/cargo-vendor/{deterministic-wasi-ctx-0.1.21 → deterministic-wasi-ctx-0.1.22}/tests/scheduler.rs +0 -0
  1408. /data/ext/cargo-vendor/{rb-sys-0.9.97 → rb-sys-0.9.100}/LICENSE-APACHE +0 -0
  1409. /data/ext/cargo-vendor/{rb-sys-0.9.97 → rb-sys-0.9.100}/LICENSE-MIT +0 -0
  1410. /data/ext/cargo-vendor/{rb-sys-0.9.97 → rb-sys-0.9.100}/bin/release.sh +0 -0
  1411. /data/ext/cargo-vendor/{rb-sys-0.9.97 → rb-sys-0.9.100}/build/features.rs +0 -0
  1412. /data/ext/cargo-vendor/{rb-sys-0.9.97 → rb-sys-0.9.100}/build/version.rs +0 -0
  1413. /data/ext/cargo-vendor/{rb-sys-0.9.97 → rb-sys-0.9.100}/readme.md +0 -0
  1414. /data/ext/cargo-vendor/{rb-sys-0.9.97 → rb-sys-0.9.100}/src/hidden.rs +0 -0
  1415. /data/ext/cargo-vendor/{rb-sys-0.9.97 → rb-sys-0.9.100}/src/lib.rs +0 -0
  1416. /data/ext/cargo-vendor/{rb-sys-0.9.97 → rb-sys-0.9.100}/src/macros.rs +0 -0
  1417. /data/ext/cargo-vendor/{rb-sys-0.9.97 → rb-sys-0.9.100}/src/memory.rs +0 -0
  1418. /data/ext/cargo-vendor/{rb-sys-0.9.97 → rb-sys-0.9.100}/src/ruby_abi_version.rs +0 -0
  1419. /data/ext/cargo-vendor/{rb-sys-0.9.97 → rb-sys-0.9.100}/src/special_consts.rs +0 -0
  1420. /data/ext/cargo-vendor/{rb-sys-0.9.97 → rb-sys-0.9.100}/src/stable_api/compiled.c +0 -0
  1421. /data/ext/cargo-vendor/{rb-sys-0.9.97 → rb-sys-0.9.100}/src/stable_api/compiled.rs +0 -0
  1422. /data/ext/cargo-vendor/{rb-sys-0.9.97 → rb-sys-0.9.100}/src/stable_api/ruby_2_6.rs +0 -0
  1423. /data/ext/cargo-vendor/{rb-sys-0.9.97 → rb-sys-0.9.100}/src/stable_api/ruby_2_7.rs +0 -0
  1424. /data/ext/cargo-vendor/{rb-sys-0.9.97 → rb-sys-0.9.100}/src/stable_api/ruby_3_0.rs +0 -0
  1425. /data/ext/cargo-vendor/{rb-sys-0.9.97 → rb-sys-0.9.100}/src/stable_api/ruby_3_1.rs +0 -0
  1426. /data/ext/cargo-vendor/{rb-sys-0.9.97 → rb-sys-0.9.100}/src/stable_api/ruby_3_2.rs +0 -0
  1427. /data/ext/cargo-vendor/{rb-sys-0.9.97 → rb-sys-0.9.100}/src/stable_api/ruby_3_3.rs +0 -0
  1428. /data/ext/cargo-vendor/{rb-sys-0.9.97 → rb-sys-0.9.100}/src/stable_api.rs +0 -0
  1429. /data/ext/cargo-vendor/{rb-sys-0.9.97 → rb-sys-0.9.100}/src/symbol.rs +0 -0
  1430. /data/ext/cargo-vendor/{rb-sys-0.9.97 → rb-sys-0.9.100}/src/utils.rs +0 -0
  1431. /data/ext/cargo-vendor/{rb-sys-0.9.97 → rb-sys-0.9.100}/src/value_type.rs +0 -0
  1432. /data/ext/cargo-vendor/{rb-sys-build-0.9.97 → rb-sys-build-0.9.100}/LICENSE-APACHE +0 -0
  1433. /data/ext/cargo-vendor/{rb-sys-build-0.9.97 → rb-sys-build-0.9.100}/LICENSE-MIT +0 -0
  1434. /data/ext/cargo-vendor/{rb-sys-build-0.9.97 → rb-sys-build-0.9.100}/src/bindings/sanitizer.rs +0 -0
  1435. /data/ext/cargo-vendor/{rb-sys-build-0.9.97 → rb-sys-build-0.9.100}/src/bindings/wrapper.h +0 -0
  1436. /data/ext/cargo-vendor/{rb-sys-build-0.9.97 → rb-sys-build-0.9.100}/src/lib.rs +0 -0
  1437. /data/ext/cargo-vendor/{rb-sys-build-0.9.97 → rb-sys-build-0.9.100}/src/rb_config/flags.rs +0 -0
  1438. /data/ext/cargo-vendor/{rb-sys-build-0.9.97 → rb-sys-build-0.9.100}/src/rb_config/library.rs +0 -0
  1439. /data/ext/cargo-vendor/{rb-sys-build-0.9.97 → rb-sys-build-0.9.100}/src/rb_config/search_path.rs +0 -0
  1440. /data/ext/cargo-vendor/{rb-sys-build-0.9.97 → rb-sys-build-0.9.100}/src/rb_config.rs +0 -0
  1441. /data/ext/cargo-vendor/{wasi-common-20.0.2 → wasi-common-21.0.1}/LICENSE +0 -0
  1442. /data/ext/cargo-vendor/{wasi-common-20.0.2 → wasi-common-21.0.1}/README.md +0 -0
  1443. /data/ext/cargo-vendor/{wasi-common-20.0.2 → wasi-common-21.0.1}/src/clocks.rs +0 -0
  1444. /data/ext/cargo-vendor/{wasi-common-20.0.2 → wasi-common-21.0.1}/src/ctx.rs +0 -0
  1445. /data/ext/cargo-vendor/{wasi-common-20.0.2 → wasi-common-21.0.1}/src/dir.rs +0 -0
  1446. /data/ext/cargo-vendor/{wasi-common-20.0.2 → wasi-common-21.0.1}/src/error.rs +0 -0
  1447. /data/ext/cargo-vendor/{wasi-common-20.0.2 → wasi-common-21.0.1}/src/file.rs +0 -0
  1448. /data/ext/cargo-vendor/{wasi-common-20.0.2 → wasi-common-21.0.1}/src/lib.rs +0 -0
  1449. /data/ext/cargo-vendor/{wasi-common-20.0.2 → wasi-common-21.0.1}/src/pipe.rs +0 -0
  1450. /data/ext/cargo-vendor/{wasi-common-20.0.2 → wasi-common-21.0.1}/src/random.rs +0 -0
  1451. /data/ext/cargo-vendor/{wasi-common-20.0.2 → wasi-common-21.0.1}/src/sched/subscription.rs +0 -0
  1452. /data/ext/cargo-vendor/{wasi-common-20.0.2 → wasi-common-21.0.1}/src/sched.rs +0 -0
  1453. /data/ext/cargo-vendor/{wasi-common-20.0.2 → wasi-common-21.0.1}/src/snapshots/mod.rs +0 -0
  1454. /data/ext/cargo-vendor/{wasi-common-20.0.2 → wasi-common-21.0.1}/src/snapshots/preview_0.rs +0 -0
  1455. /data/ext/cargo-vendor/{wasi-common-20.0.2 → wasi-common-21.0.1}/src/snapshots/preview_1/error.rs +0 -0
  1456. /data/ext/cargo-vendor/{wasi-common-20.0.2 → wasi-common-21.0.1}/src/snapshots/preview_1.rs +0 -0
  1457. /data/ext/cargo-vendor/{wasi-common-20.0.2 → wasi-common-21.0.1}/src/string_array.rs +0 -0
  1458. /data/ext/cargo-vendor/{wasi-common-20.0.2 → wasi-common-21.0.1}/src/sync/clocks.rs +0 -0
  1459. /data/ext/cargo-vendor/{wasi-common-20.0.2 → wasi-common-21.0.1}/src/sync/dir.rs +0 -0
  1460. /data/ext/cargo-vendor/{wasi-common-20.0.2 → wasi-common-21.0.1}/src/sync/file.rs +0 -0
  1461. /data/ext/cargo-vendor/{wasi-common-20.0.2 → wasi-common-21.0.1}/src/sync/mod.rs +0 -0
  1462. /data/ext/cargo-vendor/{wasi-common-20.0.2 → wasi-common-21.0.1}/src/sync/net.rs +0 -0
  1463. /data/ext/cargo-vendor/{wasi-common-20.0.2 → wasi-common-21.0.1}/src/sync/sched/unix.rs +0 -0
  1464. /data/ext/cargo-vendor/{wasi-common-20.0.2 → wasi-common-21.0.1}/src/sync/sched/windows.rs +0 -0
  1465. /data/ext/cargo-vendor/{wasi-common-20.0.2 → wasi-common-21.0.1}/src/sync/sched.rs +0 -0
  1466. /data/ext/cargo-vendor/{wasi-common-20.0.2 → wasi-common-21.0.1}/src/sync/stdio.rs +0 -0
  1467. /data/ext/cargo-vendor/{wasi-common-20.0.2 → wasi-common-21.0.1}/src/table.rs +0 -0
  1468. /data/ext/cargo-vendor/{wasi-common-20.0.2 → wasi-common-21.0.1}/src/tokio/dir.rs +0 -0
  1469. /data/ext/cargo-vendor/{wasi-common-20.0.2 → wasi-common-21.0.1}/src/tokio/file.rs +0 -0
  1470. /data/ext/cargo-vendor/{wasi-common-20.0.2 → wasi-common-21.0.1}/src/tokio/mod.rs +0 -0
  1471. /data/ext/cargo-vendor/{wasi-common-20.0.2 → wasi-common-21.0.1}/src/tokio/net.rs +0 -0
  1472. /data/ext/cargo-vendor/{wasi-common-20.0.2 → wasi-common-21.0.1}/src/tokio/sched/unix.rs +0 -0
  1473. /data/ext/cargo-vendor/{wasi-common-20.0.2 → wasi-common-21.0.1}/src/tokio/sched/windows.rs +0 -0
  1474. /data/ext/cargo-vendor/{wasi-common-20.0.2 → wasi-common-21.0.1}/src/tokio/sched.rs +0 -0
  1475. /data/ext/cargo-vendor/{wasi-common-20.0.2 → wasi-common-21.0.1}/src/tokio/stdio.rs +0 -0
  1476. /data/ext/cargo-vendor/{wasi-common-20.0.2 → wasi-common-21.0.1}/witx/preview0/typenames.witx +0 -0
  1477. /data/ext/cargo-vendor/{wasi-common-20.0.2 → wasi-common-21.0.1}/witx/preview0/wasi_unstable.witx +0 -0
  1478. /data/ext/cargo-vendor/{wasi-common-20.0.2 → wasi-common-21.0.1}/witx/preview1/typenames.witx +0 -0
  1479. /data/ext/cargo-vendor/{wasi-common-20.0.2 → wasi-common-21.0.1}/witx/preview1/wasi_snapshot_preview1.witx +0 -0
  1480. /data/ext/cargo-vendor/{wasm-encoder-0.202.0 → wasm-encoder-0.207.0}/LICENSE +0 -0
  1481. /data/ext/cargo-vendor/{wasm-encoder-0.202.0 → wasm-encoder-0.207.0}/README.md +0 -0
  1482. /data/ext/cargo-vendor/{wasm-encoder-0.202.0 → wasm-encoder-0.207.0}/src/component/aliases.rs +0 -0
  1483. /data/ext/cargo-vendor/{wasm-encoder-0.202.0 → wasm-encoder-0.207.0}/src/component/builder.rs +0 -0
  1484. /data/ext/cargo-vendor/{wasm-encoder-0.202.0 → wasm-encoder-0.207.0}/src/component/canonicals.rs +0 -0
  1485. /data/ext/cargo-vendor/{wasm-encoder-0.202.0 → wasm-encoder-0.207.0}/src/component/components.rs +0 -0
  1486. /data/ext/cargo-vendor/{wasm-encoder-0.202.0 → wasm-encoder-0.207.0}/src/component/exports.rs +0 -0
  1487. /data/ext/cargo-vendor/{wasm-encoder-0.202.0 → wasm-encoder-0.207.0}/src/component/imports.rs +0 -0
  1488. /data/ext/cargo-vendor/{wasm-encoder-0.202.0 → wasm-encoder-0.207.0}/src/component/instances.rs +0 -0
  1489. /data/ext/cargo-vendor/{wasm-encoder-0.202.0 → wasm-encoder-0.207.0}/src/component/modules.rs +0 -0
  1490. /data/ext/cargo-vendor/{wasm-encoder-0.202.0 → wasm-encoder-0.207.0}/src/component/names.rs +0 -0
  1491. /data/ext/cargo-vendor/{wasm-encoder-0.202.0 → wasm-encoder-0.207.0}/src/component/start.rs +0 -0
  1492. /data/ext/cargo-vendor/{wasm-encoder-0.202.0 → wasm-encoder-0.207.0}/src/component/types.rs +0 -0
  1493. /data/ext/cargo-vendor/{wasm-encoder-0.202.0 → wasm-encoder-0.207.0}/src/component.rs +0 -0
  1494. /data/ext/cargo-vendor/{wasm-encoder-0.202.0 → wasm-encoder-0.207.0}/src/core/custom.rs +0 -0
  1495. /data/ext/cargo-vendor/{wasm-encoder-0.202.0 → wasm-encoder-0.207.0}/src/core/dump.rs +0 -0
  1496. /data/ext/cargo-vendor/{wasm-encoder-0.202.0 → wasm-encoder-0.207.0}/src/core/exports.rs +0 -0
  1497. /data/ext/cargo-vendor/{wasm-encoder-0.202.0 → wasm-encoder-0.207.0}/src/core/functions.rs +0 -0
  1498. /data/ext/cargo-vendor/{wasm-encoder-0.202.0 → wasm-encoder-0.207.0}/src/core/linking.rs +0 -0
  1499. /data/ext/cargo-vendor/{wasm-encoder-0.202.0 → wasm-encoder-0.207.0}/src/core/names.rs +0 -0
  1500. /data/ext/cargo-vendor/{wasm-encoder-0.202.0 → wasm-encoder-0.207.0}/src/core/producers.rs +0 -0
  1501. /data/ext/cargo-vendor/{wasm-encoder-0.202.0 → wasm-encoder-0.207.0}/src/core/start.rs +0 -0
  1502. /data/ext/cargo-vendor/{wasm-encoder-0.202.0 → wasm-encoder-0.207.0}/src/core/tags.rs +0 -0
  1503. /data/ext/cargo-vendor/{wasm-encoder-0.202.0 → wasm-encoder-0.207.0}/src/core.rs +0 -0
  1504. /data/ext/cargo-vendor/{wasm-encoder-0.202.0 → wasm-encoder-0.207.0}/src/lib.rs +0 -0
  1505. /data/ext/cargo-vendor/{wasm-encoder-0.202.0 → wasm-encoder-0.207.0}/src/raw.rs +0 -0
  1506. /data/ext/cargo-vendor/{wasmparser-0.202.0 → wasmparser-0.207.0}/README.md +0 -0
  1507. /data/ext/cargo-vendor/{wasmparser-0.202.0 → wasmparser-0.207.0}/benches/benchmark.rs +0 -0
  1508. /data/ext/cargo-vendor/{wasmparser-0.202.0 → wasmparser-0.207.0}/examples/simple.rs +0 -0
  1509. /data/ext/cargo-vendor/{wasmparser-0.202.0 → wasmparser-0.207.0}/src/readers/component/aliases.rs +0 -0
  1510. /data/ext/cargo-vendor/{wasmparser-0.202.0 → wasmparser-0.207.0}/src/readers/component/exports.rs +0 -0
  1511. /data/ext/cargo-vendor/{wasmparser-0.202.0 → wasmparser-0.207.0}/src/readers/component/imports.rs +0 -0
  1512. /data/ext/cargo-vendor/{wasmparser-0.202.0 → wasmparser-0.207.0}/src/readers/component.rs +0 -0
  1513. /data/ext/cargo-vendor/{wasmparser-0.202.0 → wasmparser-0.207.0}/src/readers/core/branch_hinting.rs +0 -0
  1514. /data/ext/cargo-vendor/{wasmparser-0.202.0 → wasmparser-0.207.0}/src/readers/core/exports.rs +0 -0
  1515. /data/ext/cargo-vendor/{wasmparser-0.202.0 → wasmparser-0.207.0}/src/readers/core/functions.rs +0 -0
  1516. /data/ext/cargo-vendor/{wasmparser-0.202.0 → wasmparser-0.207.0}/src/readers/core/imports.rs +0 -0
  1517. /data/ext/cargo-vendor/{wasmparser-0.202.0 → wasmparser-0.207.0}/src/readers/core/init.rs +0 -0
  1518. /data/ext/cargo-vendor/{wasmparser-0.202.0 → wasmparser-0.207.0}/src/readers/core/producers.rs +0 -0
  1519. /data/ext/cargo-vendor/{wasmparser-0.202.0 → wasmparser-0.207.0}/src/readers/core/tags.rs +0 -0
  1520. /data/ext/cargo-vendor/{wasmparser-0.202.0 → wasmparser-0.207.0}/tests/big-module.rs +0 -0
  1521. /data/ext/cargo-vendor/{wasmparser-0.202.0 → wasmprinter-0.207.0}/LICENSE +0 -0
  1522. /data/ext/cargo-vendor/{wasmprinter-0.202.0 → wasmprinter-0.207.0}/README.md +0 -0
  1523. /data/ext/cargo-vendor/{wasmprinter-0.202.0 → wasmtime-21.0.1}/LICENSE +0 -0
  1524. /data/ext/cargo-vendor/{wasmtime-20.0.2 → wasmtime-21.0.1}/README.md +0 -0
  1525. /data/ext/cargo-vendor/{wasmtime-runtime-20.0.2/proptest-regressions → wasmtime-21.0.1/proptest-regressions/runtime/vm}/instance/allocator/pooling/memory_pool.txt +0 -0
  1526. /data/ext/cargo-vendor/{wasmtime-20.0.2 → wasmtime-21.0.1}/src/runtime/gc/disabled/i31.rs +0 -0
  1527. /data/ext/cargo-vendor/{wasmtime-20.0.2 → wasmtime-21.0.1}/src/runtime/gc/disabled.rs +0 -0
  1528. /data/ext/cargo-vendor/{wasmtime-20.0.2 → wasmtime-21.0.1}/src/runtime/gc/enabled.rs +0 -0
  1529. /data/ext/cargo-vendor/{wasmtime-20.0.2 → wasmtime-21.0.1}/src/runtime/uninhabited.rs +0 -0
  1530. /data/ext/cargo-vendor/{wasmtime-runtime-20.0.2/src → wasmtime-21.0.1/src/runtime/vm}/arch/mod.rs +0 -0
  1531. /data/ext/cargo-vendor/{wasmtime-runtime-20.0.2/src → wasmtime-21.0.1/src/runtime/vm}/arch/riscv64.rs +0 -0
  1532. /data/ext/cargo-vendor/{wasmtime-runtime-20.0.2/src → wasmtime-21.0.1/src/runtime/vm}/arch/s390x.S +0 -0
  1533. /data/ext/cargo-vendor/{wasmtime-runtime-20.0.2/src → wasmtime-21.0.1/src/runtime/vm}/arch/s390x.rs +0 -0
  1534. /data/ext/cargo-vendor/{wasmtime-runtime-20.0.2/src → wasmtime-21.0.1/src/runtime/vm}/helpers.c +0 -0
  1535. /data/ext/cargo-vendor/{wasmtime-runtime-20.0.2/src → wasmtime-21.0.1/src/runtime/vm}/mpk/disabled.rs +0 -0
  1536. /data/ext/cargo-vendor/{wasmtime-runtime-20.0.2/src → wasmtime-21.0.1/src/runtime/vm}/sys/custom/unwind.rs +0 -0
  1537. /data/ext/cargo-vendor/{wasmtime-runtime-20.0.2/src → wasmtime-21.0.1/src/runtime/vm}/sys/miri/unwind.rs +0 -0
  1538. /data/ext/cargo-vendor/{wasmtime-runtime-20.0.2/src → wasmtime-21.0.1/src/runtime/vm}/sys/miri/vm.rs +0 -0
  1539. /data/ext/cargo-vendor/{wasmtime-runtime-20.0.2/src → wasmtime-21.0.1/src/runtime/vm}/sys/unix/macos_traphandlers.rs +0 -0
  1540. /data/ext/cargo-vendor/{wasmtime-runtime-20.0.2/src → wasmtime-21.0.1/src/runtime/vm}/sys/windows/unwind.rs +0 -0
  1541. /data/ext/cargo-vendor/{wasmtime-runtime-20.0.2/src → wasmtime-21.0.1/src/runtime/vm}/sys/windows/vm.rs +0 -0
  1542. /data/ext/cargo-vendor/{wasmtime-runtime-20.0.2/src → wasmtime-21.0.1/src/runtime/vm}/threads/mod.rs +0 -0
  1543. /data/ext/cargo-vendor/{wasmtime-20.0.2 → wasmtime-cache-21.0.1}/LICENSE +0 -0
  1544. /data/ext/cargo-vendor/{wasmtime-cache-20.0.2 → wasmtime-cache-21.0.1}/build.rs +0 -0
  1545. /data/ext/cargo-vendor/{wasmtime-cache-20.0.2 → wasmtime-cache-21.0.1}/src/config/tests.rs +0 -0
  1546. /data/ext/cargo-vendor/{wasmtime-cache-20.0.2 → wasmtime-cache-21.0.1}/src/config.rs +0 -0
  1547. /data/ext/cargo-vendor/{wasmtime-cache-20.0.2 → wasmtime-cache-21.0.1}/src/tests.rs +0 -0
  1548. /data/ext/cargo-vendor/{wasmtime-cache-20.0.2 → wasmtime-cache-21.0.1}/src/worker/tests/system_time_stub.rs +0 -0
  1549. /data/ext/cargo-vendor/{wasmtime-cache-20.0.2 → wasmtime-cache-21.0.1}/src/worker/tests.rs +0 -0
  1550. /data/ext/cargo-vendor/{wasmtime-cache-20.0.2 → wasmtime-cache-21.0.1}/src/worker.rs +0 -0
  1551. /data/ext/cargo-vendor/{wasmtime-cache-20.0.2 → wasmtime-cache-21.0.1}/tests/cache_write_default_config.rs +0 -0
  1552. /data/ext/cargo-vendor/{wasmtime-component-macro-20.0.2 → wasmtime-component-macro-21.0.1}/build.rs +0 -0
  1553. /data/ext/cargo-vendor/{wasmtime-component-macro-20.0.2 → wasmtime-component-macro-21.0.1}/src/lib.rs +0 -0
  1554. /data/ext/cargo-vendor/{wasmtime-component-macro-20.0.2 → wasmtime-component-macro-21.0.1}/tests/codegen/char.wit +0 -0
  1555. /data/ext/cargo-vendor/{wasmtime-component-macro-20.0.2 → wasmtime-component-macro-21.0.1}/tests/codegen/conventions.wit +0 -0
  1556. /data/ext/cargo-vendor/{wasmtime-component-macro-20.0.2 → wasmtime-component-macro-21.0.1}/tests/codegen/dead-code.wit +0 -0
  1557. /data/ext/cargo-vendor/{wasmtime-component-macro-20.0.2 → wasmtime-component-macro-21.0.1}/tests/codegen/direct-import.wit +0 -0
  1558. /data/ext/cargo-vendor/{wasmtime-component-macro-20.0.2 → wasmtime-component-macro-21.0.1}/tests/codegen/empty.wit +0 -0
  1559. /data/ext/cargo-vendor/{wasmtime-component-macro-20.0.2 → wasmtime-component-macro-21.0.1}/tests/codegen/flags.wit +0 -0
  1560. /data/ext/cargo-vendor/{wasmtime-component-macro-20.0.2 → wasmtime-component-macro-21.0.1}/tests/codegen/floats.wit +0 -0
  1561. /data/ext/cargo-vendor/{wasmtime-component-macro-20.0.2 → wasmtime-component-macro-21.0.1}/tests/codegen/function-new.wit +0 -0
  1562. /data/ext/cargo-vendor/{wasmtime-component-macro-20.0.2 → wasmtime-component-macro-21.0.1}/tests/codegen/integers.wit +0 -0
  1563. /data/ext/cargo-vendor/{wasmtime-component-macro-20.0.2 → wasmtime-component-macro-21.0.1}/tests/codegen/lists.wit +0 -0
  1564. /data/ext/cargo-vendor/{wasmtime-component-macro-20.0.2 → wasmtime-component-macro-21.0.1}/tests/codegen/many-arguments.wit +0 -0
  1565. /data/ext/cargo-vendor/{wasmtime-component-macro-20.0.2 → wasmtime-component-macro-21.0.1}/tests/codegen/multi-return.wit +0 -0
  1566. /data/ext/cargo-vendor/{wasmtime-component-macro-20.0.2 → wasmtime-component-macro-21.0.1}/tests/codegen/multiversion/deps/v1/root.wit +0 -0
  1567. /data/ext/cargo-vendor/{wasmtime-component-macro-20.0.2 → wasmtime-component-macro-21.0.1}/tests/codegen/multiversion/deps/v2/root.wit +0 -0
  1568. /data/ext/cargo-vendor/{wasmtime-component-macro-20.0.2 → wasmtime-component-macro-21.0.1}/tests/codegen/multiversion/root.wit +0 -0
  1569. /data/ext/cargo-vendor/{wasmtime-component-macro-20.0.2 → wasmtime-component-macro-21.0.1}/tests/codegen/records.wit +0 -0
  1570. /data/ext/cargo-vendor/{wasmtime-component-macro-20.0.2 → wasmtime-component-macro-21.0.1}/tests/codegen/rename.wit +0 -0
  1571. /data/ext/cargo-vendor/{wasmtime-component-macro-20.0.2 → wasmtime-component-macro-21.0.1}/tests/codegen/resources-export.wit +0 -0
  1572. /data/ext/cargo-vendor/{wasmtime-component-macro-20.0.2 → wasmtime-component-macro-21.0.1}/tests/codegen/resources-import.wit +0 -0
  1573. /data/ext/cargo-vendor/{wasmtime-component-macro-20.0.2 → wasmtime-component-macro-21.0.1}/tests/codegen/share-types.wit +0 -0
  1574. /data/ext/cargo-vendor/{wasmtime-component-macro-20.0.2 → wasmtime-component-macro-21.0.1}/tests/codegen/simple-functions.wit +0 -0
  1575. /data/ext/cargo-vendor/{wasmtime-component-macro-20.0.2 → wasmtime-component-macro-21.0.1}/tests/codegen/simple-lists.wit +0 -0
  1576. /data/ext/cargo-vendor/{wasmtime-component-macro-20.0.2 → wasmtime-component-macro-21.0.1}/tests/codegen/simple-wasi.wit +0 -0
  1577. /data/ext/cargo-vendor/{wasmtime-component-macro-20.0.2 → wasmtime-component-macro-21.0.1}/tests/codegen/small-anonymous.wit +0 -0
  1578. /data/ext/cargo-vendor/{wasmtime-component-macro-20.0.2 → wasmtime-component-macro-21.0.1}/tests/codegen/smoke-default.wit +0 -0
  1579. /data/ext/cargo-vendor/{wasmtime-component-macro-20.0.2 → wasmtime-component-macro-21.0.1}/tests/codegen/smoke-export.wit +0 -0
  1580. /data/ext/cargo-vendor/{wasmtime-component-macro-20.0.2 → wasmtime-component-macro-21.0.1}/tests/codegen/smoke.wit +0 -0
  1581. /data/ext/cargo-vendor/{wasmtime-component-macro-20.0.2 → wasmtime-component-macro-21.0.1}/tests/codegen/strings.wit +0 -0
  1582. /data/ext/cargo-vendor/{wasmtime-component-macro-20.0.2 → wasmtime-component-macro-21.0.1}/tests/codegen/unversioned-foo.wit +0 -0
  1583. /data/ext/cargo-vendor/{wasmtime-component-macro-20.0.2 → wasmtime-component-macro-21.0.1}/tests/codegen/use-paths.wit +0 -0
  1584. /data/ext/cargo-vendor/{wasmtime-component-macro-20.0.2 → wasmtime-component-macro-21.0.1}/tests/codegen/variants.wit +0 -0
  1585. /data/ext/cargo-vendor/{wasmtime-component-macro-20.0.2 → wasmtime-component-macro-21.0.1}/tests/codegen/wat.wit +0 -0
  1586. /data/ext/cargo-vendor/{wasmtime-component-macro-20.0.2 → wasmtime-component-macro-21.0.1}/tests/codegen/worlds-with-types.wit +0 -0
  1587. /data/ext/cargo-vendor/{wasmtime-cache-20.0.2 → wasmtime-cranelift-21.0.1}/LICENSE +0 -0
  1588. /data/ext/cargo-vendor/{wasmtime-cranelift-20.0.2 → wasmtime-cranelift-21.0.1}/SECURITY.md +0 -0
  1589. /data/ext/cargo-vendor/{wasmtime-cranelift-20.0.2 → wasmtime-cranelift-21.0.1}/src/builder.rs +0 -0
  1590. /data/ext/cargo-vendor/{wasmtime-cranelift-20.0.2 → wasmtime-cranelift-21.0.1}/src/compiled_function.rs +0 -0
  1591. /data/ext/cargo-vendor/{wasmtime-cranelift-20.0.2 → wasmtime-cranelift-21.0.1}/src/debug/transform/address_transform.rs +0 -0
  1592. /data/ext/cargo-vendor/{wasmtime-cranelift-20.0.2 → wasmtime-cranelift-21.0.1}/src/debug/transform/range_info_builder.rs +0 -0
  1593. /data/ext/cargo-vendor/{wasmtime-cranelift-20.0.2 → wasmtime-cranelift-21.0.1}/src/debug/transform/refs.rs +0 -0
  1594. /data/ext/cargo-vendor/{wasmtime-cranelift-20.0.2 → wasmtime-cranelift-21.0.1}/src/debug/transform/simulate.rs +0 -0
  1595. /data/ext/cargo-vendor/{wasmtime-cranelift-20.0.2 → wasmtime-cranelift-21.0.1}/src/gc/disabled.rs +0 -0
  1596. /data/ext/cargo-vendor/{wasmtime-cranelift-20.0.2 → wasmtime-cranelift-21.0.1}/src/isa_builder.rs +0 -0
  1597. /data/ext/cargo-vendor/{wasmtime-cranelift-20.0.2 → wasmtime-cranelift-21.0.1}/src/obj.rs +0 -0
  1598. /data/ext/cargo-vendor/{wasmtime-cranelift-20.0.2 → wasmtime-environ-21.0.1}/LICENSE +0 -0
  1599. /data/ext/cargo-vendor/{wasmtime-environ-20.0.2 → wasmtime-environ-21.0.1}/src/address_map.rs +0 -0
  1600. /data/ext/cargo-vendor/{wasmtime-environ-20.0.2 → wasmtime-environ-21.0.1}/src/builtin.rs +0 -0
  1601. /data/ext/cargo-vendor/{wasmtime-environ-20.0.2 → wasmtime-environ-21.0.1}/src/component/artifacts.rs +0 -0
  1602. /data/ext/cargo-vendor/{wasmtime-environ-20.0.2 → wasmtime-environ-21.0.1}/src/component/translate/inline.rs +0 -0
  1603. /data/ext/cargo-vendor/{wasmtime-environ-20.0.2 → wasmtime-environ-21.0.1}/src/component/vmcomponent_offsets.rs +0 -0
  1604. /data/ext/cargo-vendor/{wasmtime-environ-20.0.2 → wasmtime-environ-21.0.1}/src/gc.rs +0 -0
  1605. /data/ext/cargo-vendor/{wasmtime-environ-20.0.2 → wasmtime-environ-21.0.1}/src/obj.rs +0 -0
  1606. /data/ext/cargo-vendor/{wasmtime-environ-20.0.2 → wasmtime-environ-21.0.1}/src/ref_bits.rs +0 -0
  1607. /data/ext/cargo-vendor/{wasmtime-environ-20.0.2 → wasmtime-fiber-21.0.1}/LICENSE +0 -0
  1608. /data/ext/cargo-vendor/{wasmtime-fiber-20.0.2 → wasmtime-fiber-21.0.1}/src/unix/aarch64.rs +0 -0
  1609. /data/ext/cargo-vendor/{wasmtime-fiber-20.0.2 → wasmtime-fiber-21.0.1}/src/unix/arm.rs +0 -0
  1610. /data/ext/cargo-vendor/{wasmtime-fiber-20.0.2 → wasmtime-fiber-21.0.1}/src/unix/riscv64.rs +0 -0
  1611. /data/ext/cargo-vendor/{wasmtime-fiber-20.0.2 → wasmtime-fiber-21.0.1}/src/unix/s390x.S +0 -0
  1612. /data/ext/cargo-vendor/{wasmtime-fiber-20.0.2 → wasmtime-fiber-21.0.1}/src/unix/x86.rs +0 -0
  1613. /data/ext/cargo-vendor/{wasmtime-fiber-20.0.2 → wasmtime-fiber-21.0.1}/src/unix/x86_64.rs +0 -0
  1614. /data/ext/cargo-vendor/{wasmtime-fiber-20.0.2 → wasmtime-fiber-21.0.1}/src/windows.c +0 -0
  1615. /data/ext/cargo-vendor/{wasmtime-jit-debug-20.0.2 → wasmtime-jit-debug-21.0.1}/README.md +0 -0
  1616. /data/ext/cargo-vendor/{wasmtime-jit-debug-20.0.2 → wasmtime-jit-debug-21.0.1}/src/gdb_jit_int.rs +0 -0
  1617. /data/ext/cargo-vendor/{wasmtime-jit-debug-20.0.2 → wasmtime-jit-debug-21.0.1}/src/lib.rs +0 -0
  1618. /data/ext/cargo-vendor/{wasmtime-jit-debug-20.0.2 → wasmtime-jit-debug-21.0.1}/src/perf_jitdump.rs +0 -0
  1619. /data/ext/cargo-vendor/{wasmtime-fiber-20.0.2 → wasmtime-types-21.0.1}/LICENSE +0 -0
  1620. /data/ext/cargo-vendor/{wasmtime-versioned-export-macros-20.0.2 → wasmtime-versioned-export-macros-21.0.1}/src/lib.rs +0 -0
  1621. /data/ext/cargo-vendor/{wasmtime-runtime-20.0.2 → wasmtime-wasi-21.0.1}/LICENSE +0 -0
  1622. /data/ext/cargo-vendor/{wasmtime-wasi-20.0.2 → wasmtime-wasi-21.0.1}/README.md +0 -0
  1623. /data/ext/cargo-vendor/{wasmtime-wasi-20.0.2 → wasmtime-wasi-21.0.1}/src/clocks/host.rs +0 -0
  1624. /data/ext/cargo-vendor/{wasmtime-wasi-20.0.2 → wasmtime-wasi-21.0.1}/src/clocks.rs +0 -0
  1625. /data/ext/cargo-vendor/{wasmtime-wasi-20.0.2 → wasmtime-wasi-21.0.1}/src/error.rs +0 -0
  1626. /data/ext/cargo-vendor/{wasmtime-wasi-20.0.2 → wasmtime-wasi-21.0.1}/src/host/clocks.rs +0 -0
  1627. /data/ext/cargo-vendor/{wasmtime-wasi-20.0.2 → wasmtime-wasi-21.0.1}/src/host/env.rs +0 -0
  1628. /data/ext/cargo-vendor/{wasmtime-wasi-20.0.2 → wasmtime-wasi-21.0.1}/src/host/exit.rs +0 -0
  1629. /data/ext/cargo-vendor/{wasmtime-wasi-20.0.2 → wasmtime-wasi-21.0.1}/src/host/filesystem/sync.rs +0 -0
  1630. /data/ext/cargo-vendor/{wasmtime-wasi-20.0.2 → wasmtime-wasi-21.0.1}/src/host/filesystem.rs +0 -0
  1631. /data/ext/cargo-vendor/{wasmtime-wasi-20.0.2 → wasmtime-wasi-21.0.1}/src/host/instance_network.rs +0 -0
  1632. /data/ext/cargo-vendor/{wasmtime-wasi-20.0.2 → wasmtime-wasi-21.0.1}/src/host/io.rs +0 -0
  1633. /data/ext/cargo-vendor/{wasmtime-wasi-20.0.2 → wasmtime-wasi-21.0.1}/src/host/mod.rs +0 -0
  1634. /data/ext/cargo-vendor/{wasmtime-wasi-20.0.2 → wasmtime-wasi-21.0.1}/src/host/network.rs +0 -0
  1635. /data/ext/cargo-vendor/{wasmtime-wasi-20.0.2 → wasmtime-wasi-21.0.1}/src/host/random.rs +0 -0
  1636. /data/ext/cargo-vendor/{wasmtime-wasi-20.0.2 → wasmtime-wasi-21.0.1}/src/host/tcp.rs +0 -0
  1637. /data/ext/cargo-vendor/{wasmtime-wasi-20.0.2 → wasmtime-wasi-21.0.1}/src/host/tcp_create_socket.rs +0 -0
  1638. /data/ext/cargo-vendor/{wasmtime-wasi-20.0.2 → wasmtime-wasi-21.0.1}/src/host/udp.rs +0 -0
  1639. /data/ext/cargo-vendor/{wasmtime-wasi-20.0.2 → wasmtime-wasi-21.0.1}/src/host/udp_create_socket.rs +0 -0
  1640. /data/ext/cargo-vendor/{wasmtime-wasi-20.0.2 → wasmtime-wasi-21.0.1}/src/ip_name_lookup.rs +0 -0
  1641. /data/ext/cargo-vendor/{wasmtime-wasi-20.0.2 → wasmtime-wasi-21.0.1}/src/network.rs +0 -0
  1642. /data/ext/cargo-vendor/{wasmtime-wasi-20.0.2 → wasmtime-wasi-21.0.1}/src/pipe.rs +0 -0
  1643. /data/ext/cargo-vendor/{wasmtime-wasi-20.0.2 → wasmtime-wasi-21.0.1}/src/poll.rs +0 -0
  1644. /data/ext/cargo-vendor/{wasmtime-wasi-20.0.2 → wasmtime-wasi-21.0.1}/src/random.rs +0 -0
  1645. /data/ext/cargo-vendor/{wasmtime-wasi-20.0.2 → wasmtime-wasi-21.0.1}/src/runtime.rs +0 -0
  1646. /data/ext/cargo-vendor/{wasmtime-wasi-20.0.2 → wasmtime-wasi-21.0.1}/src/stdio/worker_thread_stdin.rs +0 -0
  1647. /data/ext/cargo-vendor/{wasmtime-wasi-20.0.2 → wasmtime-wasi-21.0.1}/src/stdio.rs +0 -0
  1648. /data/ext/cargo-vendor/{wasmtime-wasi-20.0.2 → wasmtime-wasi-21.0.1}/src/stream.rs +0 -0
  1649. /data/ext/cargo-vendor/{wasmtime-wasi-20.0.2 → wasmtime-wasi-21.0.1}/src/tcp.rs +0 -0
  1650. /data/ext/cargo-vendor/{wasmtime-wasi-20.0.2 → wasmtime-wasi-21.0.1}/src/udp.rs +0 -0
  1651. /data/ext/cargo-vendor/{wasmtime-wasi-20.0.2 → wasmtime-wasi-21.0.1}/src/write_stream.rs +0 -0
  1652. /data/ext/cargo-vendor/{wasmtime-wasi-20.0.2 → wasmtime-wasi-21.0.1}/tests/process_stdin.rs +0 -0
  1653. /data/ext/cargo-vendor/{wasmtime-wasi-20.0.2 → wasmtime-wasi-21.0.1}/wit/command-extended.wit +0 -0
  1654. /data/ext/cargo-vendor/{wasmtime-wasi-20.0.2 → wasmtime-wasi-21.0.1}/wit/deps/cli/command.wit +0 -0
  1655. /data/ext/cargo-vendor/{wasmtime-wasi-20.0.2 → wasmtime-wasi-21.0.1}/wit/deps/cli/environment.wit +0 -0
  1656. /data/ext/cargo-vendor/{wasmtime-wasi-20.0.2 → wasmtime-wasi-21.0.1}/wit/deps/cli/exit.wit +0 -0
  1657. /data/ext/cargo-vendor/{wasmtime-wasi-20.0.2 → wasmtime-wasi-21.0.1}/wit/deps/cli/imports.wit +0 -0
  1658. /data/ext/cargo-vendor/{wasmtime-wasi-20.0.2 → wasmtime-wasi-21.0.1}/wit/deps/cli/run.wit +0 -0
  1659. /data/ext/cargo-vendor/{wasmtime-wasi-20.0.2 → wasmtime-wasi-21.0.1}/wit/deps/cli/stdio.wit +0 -0
  1660. /data/ext/cargo-vendor/{wasmtime-wasi-20.0.2 → wasmtime-wasi-21.0.1}/wit/deps/cli/terminal.wit +0 -0
  1661. /data/ext/cargo-vendor/{wasmtime-wasi-20.0.2 → wasmtime-wasi-21.0.1}/wit/deps/clocks/monotonic-clock.wit +0 -0
  1662. /data/ext/cargo-vendor/{wasmtime-wasi-20.0.2 → wasmtime-wasi-21.0.1}/wit/deps/clocks/wall-clock.wit +0 -0
  1663. /data/ext/cargo-vendor/{wasmtime-wasi-20.0.2 → wasmtime-wasi-21.0.1}/wit/deps/clocks/world.wit +0 -0
  1664. /data/ext/cargo-vendor/{wasmtime-wasi-20.0.2 → wasmtime-wasi-21.0.1}/wit/deps/filesystem/preopens.wit +0 -0
  1665. /data/ext/cargo-vendor/{wasmtime-wasi-20.0.2 → wasmtime-wasi-21.0.1}/wit/deps/filesystem/types.wit +0 -0
  1666. /data/ext/cargo-vendor/{wasmtime-wasi-20.0.2 → wasmtime-wasi-21.0.1}/wit/deps/filesystem/world.wit +0 -0
  1667. /data/ext/cargo-vendor/{wasmtime-wasi-20.0.2 → wasmtime-wasi-21.0.1}/wit/deps/http/handler.wit +0 -0
  1668. /data/ext/cargo-vendor/{wasmtime-wasi-20.0.2 → wasmtime-wasi-21.0.1}/wit/deps/http/proxy.wit +0 -0
  1669. /data/ext/cargo-vendor/{wasmtime-wasi-20.0.2 → wasmtime-wasi-21.0.1}/wit/deps/http/types.wit +0 -0
  1670. /data/ext/cargo-vendor/{wasmtime-wasi-20.0.2 → wasmtime-wasi-21.0.1}/wit/deps/io/error.wit +0 -0
  1671. /data/ext/cargo-vendor/{wasmtime-wasi-20.0.2 → wasmtime-wasi-21.0.1}/wit/deps/io/poll.wit +0 -0
  1672. /data/ext/cargo-vendor/{wasmtime-wasi-20.0.2 → wasmtime-wasi-21.0.1}/wit/deps/io/streams.wit +0 -0
  1673. /data/ext/cargo-vendor/{wasmtime-wasi-20.0.2 → wasmtime-wasi-21.0.1}/wit/deps/io/world.wit +0 -0
  1674. /data/ext/cargo-vendor/{wasmtime-wasi-20.0.2 → wasmtime-wasi-21.0.1}/wit/deps/random/insecure-seed.wit +0 -0
  1675. /data/ext/cargo-vendor/{wasmtime-wasi-20.0.2 → wasmtime-wasi-21.0.1}/wit/deps/random/insecure.wit +0 -0
  1676. /data/ext/cargo-vendor/{wasmtime-wasi-20.0.2 → wasmtime-wasi-21.0.1}/wit/deps/random/random.wit +0 -0
  1677. /data/ext/cargo-vendor/{wasmtime-wasi-20.0.2 → wasmtime-wasi-21.0.1}/wit/deps/random/world.wit +0 -0
  1678. /data/ext/cargo-vendor/{wasmtime-wasi-20.0.2 → wasmtime-wasi-21.0.1}/wit/deps/sockets/instance-network.wit +0 -0
  1679. /data/ext/cargo-vendor/{wasmtime-wasi-20.0.2 → wasmtime-wasi-21.0.1}/wit/deps/sockets/ip-name-lookup.wit +0 -0
  1680. /data/ext/cargo-vendor/{wasmtime-wasi-20.0.2 → wasmtime-wasi-21.0.1}/wit/deps/sockets/network.wit +0 -0
  1681. /data/ext/cargo-vendor/{wasmtime-wasi-20.0.2 → wasmtime-wasi-21.0.1}/wit/deps/sockets/tcp-create-socket.wit +0 -0
  1682. /data/ext/cargo-vendor/{wasmtime-wasi-20.0.2 → wasmtime-wasi-21.0.1}/wit/deps/sockets/tcp.wit +0 -0
  1683. /data/ext/cargo-vendor/{wasmtime-wasi-20.0.2 → wasmtime-wasi-21.0.1}/wit/deps/sockets/udp-create-socket.wit +0 -0
  1684. /data/ext/cargo-vendor/{wasmtime-wasi-20.0.2 → wasmtime-wasi-21.0.1}/wit/deps/sockets/udp.wit +0 -0
  1685. /data/ext/cargo-vendor/{wasmtime-wasi-20.0.2 → wasmtime-wasi-21.0.1}/wit/deps/sockets/world.wit +0 -0
  1686. /data/ext/cargo-vendor/{wasmtime-wasi-20.0.2 → wasmtime-wasi-21.0.1}/wit/test.wit +0 -0
  1687. /data/ext/cargo-vendor/{wasmtime-wasi-20.0.2 → wasmtime-wasi-21.0.1}/witx/preview0/typenames.witx +0 -0
  1688. /data/ext/cargo-vendor/{wasmtime-wasi-20.0.2 → wasmtime-wasi-21.0.1}/witx/preview0/wasi_unstable.witx +0 -0
  1689. /data/ext/cargo-vendor/{wasmtime-wasi-20.0.2 → wasmtime-wasi-21.0.1}/witx/preview1/typenames.witx +0 -0
  1690. /data/ext/cargo-vendor/{wasmtime-wasi-20.0.2 → wasmtime-wasi-21.0.1}/witx/preview1/wasi_snapshot_preview1.witx +0 -0
  1691. /data/ext/cargo-vendor/{wasmtime-winch-20.0.2 → wasmtime-winch-21.0.1}/LICENSE +0 -0
  1692. /data/ext/cargo-vendor/{wasmtime-winch-20.0.2 → wasmtime-winch-21.0.1}/src/builder.rs +0 -0
  1693. /data/ext/cargo-vendor/{wasmtime-winch-20.0.2 → wasmtime-winch-21.0.1}/src/lib.rs +0 -0
  1694. /data/ext/cargo-vendor/{wasmtime-wit-bindgen-20.0.2 → wasmtime-wit-bindgen-21.0.1}/src/source.rs +0 -0
  1695. /data/ext/cargo-vendor/{wasmtime-wit-bindgen-20.0.2 → wasmtime-wit-bindgen-21.0.1}/src/types.rs +0 -0
  1696. /data/ext/cargo-vendor/{wasmtime-types-20.0.2 → wiggle-21.0.1}/LICENSE +0 -0
  1697. /data/ext/cargo-vendor/{wiggle-20.0.2 → wiggle-21.0.1}/README.md +0 -0
  1698. /data/ext/cargo-vendor/{wiggle-20.0.2 → wiggle-21.0.1}/src/borrow.rs +0 -0
  1699. /data/ext/cargo-vendor/{wiggle-20.0.2 → wiggle-21.0.1}/src/error.rs +0 -0
  1700. /data/ext/cargo-vendor/{wiggle-20.0.2 → wiggle-21.0.1}/src/guest_type.rs +0 -0
  1701. /data/ext/cargo-vendor/{wiggle-20.0.2 → wiggle-21.0.1}/src/lib.rs +0 -0
  1702. /data/ext/cargo-vendor/{wiggle-20.0.2 → wiggle-21.0.1}/src/region.rs +0 -0
  1703. /data/ext/cargo-vendor/{wiggle-20.0.2 → wiggle-21.0.1}/src/wasmtime.rs +0 -0
  1704. /data/ext/cargo-vendor/{wasmtime-wasi-20.0.2 → wiggle-generate-21.0.1}/LICENSE +0 -0
  1705. /data/ext/cargo-vendor/{wiggle-generate-20.0.2 → wiggle-generate-21.0.1}/README.md +0 -0
  1706. /data/ext/cargo-vendor/{wiggle-generate-20.0.2 → wiggle-generate-21.0.1}/src/codegen_settings.rs +0 -0
  1707. /data/ext/cargo-vendor/{wiggle-generate-20.0.2 → wiggle-generate-21.0.1}/src/config.rs +0 -0
  1708. /data/ext/cargo-vendor/{wiggle-generate-20.0.2 → wiggle-generate-21.0.1}/src/funcs.rs +0 -0
  1709. /data/ext/cargo-vendor/{wiggle-generate-20.0.2 → wiggle-generate-21.0.1}/src/lib.rs +0 -0
  1710. /data/ext/cargo-vendor/{wiggle-generate-20.0.2 → wiggle-generate-21.0.1}/src/lifetimes.rs +0 -0
  1711. /data/ext/cargo-vendor/{wiggle-generate-20.0.2 → wiggle-generate-21.0.1}/src/module_trait.rs +0 -0
  1712. /data/ext/cargo-vendor/{wiggle-generate-20.0.2 → wiggle-generate-21.0.1}/src/names.rs +0 -0
  1713. /data/ext/cargo-vendor/{wiggle-generate-20.0.2 → wiggle-generate-21.0.1}/src/types/error.rs +0 -0
  1714. /data/ext/cargo-vendor/{wiggle-generate-20.0.2 → wiggle-generate-21.0.1}/src/types/flags.rs +0 -0
  1715. /data/ext/cargo-vendor/{wiggle-generate-20.0.2 → wiggle-generate-21.0.1}/src/types/handle.rs +0 -0
  1716. /data/ext/cargo-vendor/{wiggle-generate-20.0.2 → wiggle-generate-21.0.1}/src/types/mod.rs +0 -0
  1717. /data/ext/cargo-vendor/{wiggle-generate-20.0.2 → wiggle-generate-21.0.1}/src/types/record.rs +0 -0
  1718. /data/ext/cargo-vendor/{wiggle-generate-20.0.2 → wiggle-generate-21.0.1}/src/types/variant.rs +0 -0
  1719. /data/ext/cargo-vendor/{wiggle-generate-20.0.2 → wiggle-generate-21.0.1}/src/wasmtime.rs +0 -0
  1720. /data/ext/cargo-vendor/{wiggle-20.0.2 → wiggle-macro-21.0.1}/LICENSE +0 -0
  1721. /data/ext/cargo-vendor/{wiggle-macro-20.0.2 → wiggle-macro-21.0.1}/src/lib.rs +0 -0
  1722. /data/ext/cargo-vendor/{winch-codegen-0.18.2 → winch-codegen-0.19.1}/LICENSE +0 -0
  1723. /data/ext/cargo-vendor/{winch-codegen-0.18.2 → winch-codegen-0.19.1}/build.rs +0 -0
  1724. /data/ext/cargo-vendor/{winch-codegen-0.18.2 → winch-codegen-0.19.1}/src/abi/local.rs +0 -0
  1725. /data/ext/cargo-vendor/{winch-codegen-0.18.2 → winch-codegen-0.19.1}/src/abi/mod.rs +0 -0
  1726. /data/ext/cargo-vendor/{winch-codegen-0.18.2 → winch-codegen-0.19.1}/src/codegen/bounds.rs +0 -0
  1727. /data/ext/cargo-vendor/{winch-codegen-0.18.2 → winch-codegen-0.19.1}/src/codegen/builtin.rs +0 -0
  1728. /data/ext/cargo-vendor/{winch-codegen-0.18.2 → winch-codegen-0.19.1}/src/codegen/call.rs +0 -0
  1729. /data/ext/cargo-vendor/{winch-codegen-0.18.2 → winch-codegen-0.19.1}/src/codegen/control.rs +0 -0
  1730. /data/ext/cargo-vendor/{winch-codegen-0.18.2 → winch-codegen-0.19.1}/src/frame/mod.rs +0 -0
  1731. /data/ext/cargo-vendor/{winch-codegen-0.18.2 → winch-codegen-0.19.1}/src/isa/mod.rs +0 -0
  1732. /data/ext/cargo-vendor/{winch-codegen-0.18.2 → winch-codegen-0.19.1}/src/isa/x64/abi.rs +0 -0
  1733. /data/ext/cargo-vendor/{winch-codegen-0.18.2 → winch-codegen-0.19.1}/src/isa/x64/address.rs +0 -0
  1734. /data/ext/cargo-vendor/{winch-codegen-0.18.2 → winch-codegen-0.19.1}/src/isa/x64/mod.rs +0 -0
  1735. /data/ext/cargo-vendor/{winch-codegen-0.18.2 → winch-codegen-0.19.1}/src/isa/x64/regs.rs +0 -0
  1736. /data/ext/cargo-vendor/{winch-codegen-0.18.2 → winch-codegen-0.19.1}/src/lib.rs +0 -0
  1737. /data/ext/cargo-vendor/{winch-codegen-0.18.2 → winch-codegen-0.19.1}/src/stack.rs +0 -0
  1738. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/README.md +0 -0
  1739. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/src/abi.rs +0 -0
  1740. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/src/ast/lex.rs +0 -0
  1741. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/src/ast/toposort.rs +0 -0
  1742. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/src/ast.rs +0 -0
  1743. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/src/docs.rs +0 -0
  1744. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/src/serde_.rs +0 -0
  1745. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/src/sizealign.rs +0 -0
  1746. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/all.rs +0 -0
  1747. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/comments.wit +0 -0
  1748. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/comments.wit.json +0 -0
  1749. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/complex-include/deps/bar/root.wit +0 -0
  1750. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/complex-include/deps/baz/root.wit +0 -0
  1751. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/complex-include/root.wit +0 -0
  1752. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/complex-include.wit.json +0 -0
  1753. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/cross-package-resource/deps/foo/foo.wit +0 -0
  1754. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/cross-package-resource/foo.wit +0 -0
  1755. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/cross-package-resource.wit.json +0 -0
  1756. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/diamond1/deps/dep1/types.wit +0 -0
  1757. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/diamond1/deps/dep2/types.wit +0 -0
  1758. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/diamond1/join.wit +0 -0
  1759. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/diamond1.wit.json +0 -0
  1760. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/disambiguate-diamond/shared1.wit +0 -0
  1761. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/disambiguate-diamond/shared2.wit +0 -0
  1762. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/disambiguate-diamond/world.wit +0 -0
  1763. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/disambiguate-diamond.wit.json +0 -0
  1764. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/empty.wit +0 -0
  1765. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/empty.wit.json +0 -0
  1766. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/foreign-deps/deps/another-pkg/other-doc.wit +0 -0
  1767. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/foreign-deps/deps/corp/saas.wit +0 -0
  1768. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/foreign-deps/deps/different-pkg/the-doc.wit +0 -0
  1769. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/foreign-deps/deps/foreign-pkg/the-doc.wit +0 -0
  1770. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/foreign-deps/deps/some-pkg/some-doc.wit +0 -0
  1771. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/foreign-deps/deps/wasi/clocks.wit +0 -0
  1772. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/foreign-deps/deps/wasi/filesystem.wit +0 -0
  1773. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/foreign-deps/root.wit +0 -0
  1774. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/foreign-deps-union/deps/another-pkg/other-doc.wit +0 -0
  1775. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/foreign-deps-union/deps/corp/saas.wit +0 -0
  1776. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/foreign-deps-union/deps/different-pkg/the-doc.wit +0 -0
  1777. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/foreign-deps-union/deps/foreign-pkg/the-doc.wit +0 -0
  1778. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/foreign-deps-union/deps/some-pkg/some-doc.wit +0 -0
  1779. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/foreign-deps-union/deps/wasi/clocks.wit +0 -0
  1780. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/foreign-deps-union/deps/wasi/filesystem.wit +0 -0
  1781. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/foreign-deps-union/deps/wasi/wasi.wit +0 -0
  1782. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/foreign-deps-union/root.wit +0 -0
  1783. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/foreign-deps-union.wit.json +0 -0
  1784. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/foreign-deps.wit.json +0 -0
  1785. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/functions.wit +0 -0
  1786. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/functions.wit.json +0 -0
  1787. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/ignore-files-deps/deps/bar/types.wit +0 -0
  1788. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/ignore-files-deps/deps/ignore-me.txt +0 -0
  1789. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/ignore-files-deps/world.wit +0 -0
  1790. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/ignore-files-deps.wit.json +0 -0
  1791. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/import-export-overlap1.wit +0 -0
  1792. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/import-export-overlap1.wit.json +0 -0
  1793. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/import-export-overlap2.wit +0 -0
  1794. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/import-export-overlap2.wit.json +0 -0
  1795. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/include-reps.wit +0 -0
  1796. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/include-reps.wit.json +0 -0
  1797. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/kebab-name-include-with.wit +0 -0
  1798. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/kebab-name-include-with.wit.json +0 -0
  1799. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/kinds-of-deps/a.wit +0 -0
  1800. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/kinds-of-deps/deps/b/root.wit +0 -0
  1801. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/kinds-of-deps/deps/c.wit +0 -0
  1802. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/kinds-of-deps/deps/d.wat +0 -0
  1803. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/kinds-of-deps/deps/e.wasm +0 -0
  1804. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/kinds-of-deps.wit.json +0 -0
  1805. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/many-names/a.wit +0 -0
  1806. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/many-names/b.wit +0 -0
  1807. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/many-names.wit.json +0 -0
  1808. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/multi-file/bar.wit +0 -0
  1809. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/multi-file/cycle-a.wit +0 -0
  1810. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/multi-file/cycle-b.wit +0 -0
  1811. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/multi-file/foo.wit +0 -0
  1812. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/multi-file.wit.json +0 -0
  1813. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/name-both-resource-and-type/deps/dep/foo.wit +0 -0
  1814. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/name-both-resource-and-type/foo.wit +0 -0
  1815. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/name-both-resource-and-type.wit.json +0 -0
  1816. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/package-syntax1.wit +0 -0
  1817. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/package-syntax1.wit.json +0 -0
  1818. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/package-syntax3.wit +0 -0
  1819. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/package-syntax3.wit.json +0 -0
  1820. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/package-syntax4.wit +0 -0
  1821. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/package-syntax4.wit.json +0 -0
  1822. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/alias-no-type.wit +0 -0
  1823. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/alias-no-type.wit.result +0 -0
  1824. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/async.wit.result +0 -0
  1825. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/async1.wit.result +0 -0
  1826. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/bad-function.wit +0 -0
  1827. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/bad-function.wit.result +0 -0
  1828. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/bad-function2.wit +0 -0
  1829. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/bad-function2.wit.result +0 -0
  1830. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/bad-include1.wit +0 -0
  1831. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/bad-include1.wit.result +0 -0
  1832. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/bad-include2.wit +0 -0
  1833. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/bad-include2.wit.result +0 -0
  1834. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/bad-include3.wit +0 -0
  1835. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/bad-include3.wit.result +0 -0
  1836. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/bad-list.wit +0 -0
  1837. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/bad-list.wit.result +0 -0
  1838. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/bad-pkg1/root.wit +0 -0
  1839. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/bad-pkg1.wit.result +0 -0
  1840. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/bad-pkg2/deps/bar/empty.wit +0 -0
  1841. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/bad-pkg2/root.wit +0 -0
  1842. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/bad-pkg2.wit.result +0 -0
  1843. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/bad-pkg3/deps/bar/baz.wit +0 -0
  1844. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/bad-pkg3/root.wit +0 -0
  1845. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/bad-pkg3.wit.result +0 -0
  1846. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/bad-pkg4/deps/bar/baz.wit +0 -0
  1847. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/bad-pkg4/root.wit +0 -0
  1848. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/bad-pkg4.wit.result +0 -0
  1849. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/bad-pkg5/deps/bar/baz.wit +0 -0
  1850. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/bad-pkg5/root.wit +0 -0
  1851. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/bad-pkg5.wit.result +0 -0
  1852. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/bad-pkg6/deps/bar/baz.wit +0 -0
  1853. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/bad-pkg6/root.wit +0 -0
  1854. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/bad-pkg6.wit.result +0 -0
  1855. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/bad-resource1.wit +0 -0
  1856. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/bad-resource1.wit.result +0 -0
  1857. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/bad-resource10.wit +0 -0
  1858. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/bad-resource10.wit.result +0 -0
  1859. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/bad-resource11.wit +0 -0
  1860. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/bad-resource11.wit.result +0 -0
  1861. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/bad-resource12.wit +0 -0
  1862. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/bad-resource12.wit.result +0 -0
  1863. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/bad-resource13.wit +0 -0
  1864. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/bad-resource13.wit.result +0 -0
  1865. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/bad-resource14.wit +0 -0
  1866. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/bad-resource14.wit.result +0 -0
  1867. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/bad-resource15/deps/foo/foo.wit +0 -0
  1868. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/bad-resource15/foo.wit +0 -0
  1869. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/bad-resource15.wit.result +0 -0
  1870. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/bad-resource2.wit +0 -0
  1871. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/bad-resource2.wit.result +0 -0
  1872. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/bad-resource3.wit +0 -0
  1873. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/bad-resource3.wit.result +0 -0
  1874. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/bad-resource4.wit +0 -0
  1875. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/bad-resource4.wit.result +0 -0
  1876. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/bad-resource5.wit +0 -0
  1877. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/bad-resource5.wit.result +0 -0
  1878. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/bad-resource6.wit +0 -0
  1879. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/bad-resource6.wit.result +0 -0
  1880. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/bad-resource7.wit +0 -0
  1881. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/bad-resource7.wit.result +0 -0
  1882. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/bad-resource8.wit +0 -0
  1883. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/bad-resource8.wit.result +0 -0
  1884. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/bad-resource9.wit +0 -0
  1885. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/bad-resource9.wit.result +0 -0
  1886. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/bad-world-type1.wit +0 -0
  1887. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/bad-world-type1.wit.result +0 -0
  1888. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/conflicting-package/a.wit +0 -0
  1889. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/conflicting-package/b.wit +0 -0
  1890. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/conflicting-package.wit.result +0 -0
  1891. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/cycle.wit +0 -0
  1892. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/cycle.wit.result +0 -0
  1893. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/cycle2.wit +0 -0
  1894. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/cycle2.wit.result +0 -0
  1895. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/cycle3.wit +0 -0
  1896. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/cycle3.wit.result +0 -0
  1897. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/cycle4.wit +0 -0
  1898. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/cycle4.wit.result +0 -0
  1899. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/cycle5.wit +0 -0
  1900. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/cycle5.wit.result +0 -0
  1901. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/dangling-type.wit +0 -0
  1902. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/dangling-type.wit.result +0 -0
  1903. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/duplicate-function-params.wit +0 -0
  1904. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/duplicate-function-params.wit.result +0 -0
  1905. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/duplicate-functions.wit +0 -0
  1906. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/duplicate-functions.wit.result +0 -0
  1907. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/duplicate-interface.wit +0 -0
  1908. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/duplicate-interface.wit.result +0 -0
  1909. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/duplicate-interface2/foo.wit +0 -0
  1910. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/duplicate-interface2/foo2.wit +0 -0
  1911. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/duplicate-interface2.wit.result +0 -0
  1912. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/duplicate-type.wit +0 -0
  1913. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/duplicate-type.wit.result +0 -0
  1914. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/empty-enum.wit +0 -0
  1915. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/empty-enum.wit.result +0 -0
  1916. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/empty-variant1.wit +0 -0
  1917. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/empty-variant1.wit.result +0 -0
  1918. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/export-twice.wit +0 -0
  1919. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/export-twice.wit.result +0 -0
  1920. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/import-and-export1.wit +0 -0
  1921. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/import-and-export1.wit.result +0 -0
  1922. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/import-and-export2.wit +0 -0
  1923. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/import-and-export2.wit.result +0 -0
  1924. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/import-and-export3.wit +0 -0
  1925. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/import-and-export3.wit.result +0 -0
  1926. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/import-and-export4.wit +0 -0
  1927. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/import-and-export4.wit.result +0 -0
  1928. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/import-and-export5.wit +0 -0
  1929. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/import-and-export5.wit.result +0 -0
  1930. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/import-twice.wit +0 -0
  1931. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/import-twice.wit.result +0 -0
  1932. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/include-cycle.wit +0 -0
  1933. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/include-cycle.wit.result +0 -0
  1934. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/include-foreign/deps/bar/empty.wit +0 -0
  1935. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/include-foreign/root.wit +0 -0
  1936. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/include-foreign.wit.result +0 -0
  1937. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/include-with-id.wit +0 -0
  1938. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/include-with-id.wit.result +0 -0
  1939. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/include-with-on-id.wit +0 -0
  1940. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/include-with-on-id.wit.result +0 -0
  1941. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/invalid-toplevel.wit +0 -0
  1942. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/invalid-toplevel.wit.result +0 -0
  1943. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/invalid-type-reference.wit +0 -0
  1944. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/invalid-type-reference.wit.result +0 -0
  1945. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/invalid-type-reference2.wit +0 -0
  1946. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/invalid-type-reference2.wit.result +0 -0
  1947. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/kebab-name-include-not-found.wit +0 -0
  1948. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/kebab-name-include-not-found.wit.result +0 -0
  1949. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/kebab-name-include.wit +0 -0
  1950. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/kebab-name-include.wit.result +0 -0
  1951. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/keyword.wit +0 -0
  1952. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/keyword.wit.result +0 -0
  1953. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/missing-package.wit +0 -0
  1954. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/missing-package.wit.result +0 -0
  1955. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/multiple-package-docs/a.wit +0 -0
  1956. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/multiple-package-docs/b.wit +0 -0
  1957. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/multiple-package-docs.wit.result +0 -0
  1958. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/no-access-to-sibling-use/bar.wit +0 -0
  1959. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/no-access-to-sibling-use/foo.wit +0 -0
  1960. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/no-access-to-sibling-use.wit.result +0 -0
  1961. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/non-existance-world-include/deps/bar/baz.wit +0 -0
  1962. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/non-existance-world-include/root.wit +0 -0
  1963. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/non-existance-world-include.wit.result +0 -0
  1964. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/pkg-cycle/deps/a1/root.wit +0 -0
  1965. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/pkg-cycle/root.wit +0 -0
  1966. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/pkg-cycle.wit.result +0 -0
  1967. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/pkg-cycle2/deps/a1/root.wit +0 -0
  1968. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/pkg-cycle2/deps/a2/root.wit +0 -0
  1969. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/pkg-cycle2/root.wit +0 -0
  1970. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/pkg-cycle2.wit.result +0 -0
  1971. /data/ext/cargo-vendor/{wit-parser-0.202.0/tests/ui → wit-parser-0.207.0/tests/ui/parse-fail}/resources-multiple-returns-borrow.wit +0 -0
  1972. /data/ext/cargo-vendor/{wit-parser-0.202.0/tests/ui → wit-parser-0.207.0/tests/ui/parse-fail}/resources-return-borrow.wit +0 -0
  1973. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/type-and-resource-same-name/deps/dep/foo.wit +0 -0
  1974. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/type-and-resource-same-name/foo.wit +0 -0
  1975. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/type-and-resource-same-name.wit.result +0 -0
  1976. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/undefined-typed.wit +0 -0
  1977. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/undefined-typed.wit.result +0 -0
  1978. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/unknown-interface.wit +0 -0
  1979. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/unknown-interface.wit.result +0 -0
  1980. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/unresolved-interface1.wit +0 -0
  1981. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/unresolved-interface1.wit.result +0 -0
  1982. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/unresolved-interface2.wit +0 -0
  1983. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/unresolved-interface2.wit.result +0 -0
  1984. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/unresolved-interface3.wit +0 -0
  1985. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/unresolved-interface3.wit.result +0 -0
  1986. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/unresolved-interface4.wit +0 -0
  1987. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/unresolved-interface4.wit.result +0 -0
  1988. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/unresolved-use1.wit +0 -0
  1989. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/unresolved-use1.wit.result +0 -0
  1990. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/unresolved-use10/bar.wit +0 -0
  1991. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/unresolved-use10/foo.wit +0 -0
  1992. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/unresolved-use10.wit.result +0 -0
  1993. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/unresolved-use2.wit +0 -0
  1994. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/unresolved-use2.wit.result +0 -0
  1995. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/unresolved-use3.wit +0 -0
  1996. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/unresolved-use3.wit.result +0 -0
  1997. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/unresolved-use7.wit +0 -0
  1998. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/unresolved-use7.wit.result +0 -0
  1999. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/unresolved-use8.wit +0 -0
  2000. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/unresolved-use8.wit.result +0 -0
  2001. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/unresolved-use9.wit +0 -0
  2002. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/unresolved-use9.wit.result +0 -0
  2003. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/unterminated-string.wit.result +0 -0
  2004. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/use-and-include-world/deps/bar/baz.wit +0 -0
  2005. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/use-and-include-world/root.wit +0 -0
  2006. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/use-and-include-world.wit.result +0 -0
  2007. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/use-conflict.wit +0 -0
  2008. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/use-conflict.wit.result +0 -0
  2009. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/use-conflict2.wit +0 -0
  2010. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/use-conflict2.wit.result +0 -0
  2011. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/use-conflict3.wit +0 -0
  2012. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/use-conflict3.wit.result +0 -0
  2013. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/use-cycle1.wit +0 -0
  2014. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/use-cycle1.wit.result +0 -0
  2015. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/use-cycle4.wit +0 -0
  2016. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/use-cycle4.wit.result +0 -0
  2017. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/use-shadow1.wit +0 -0
  2018. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/use-shadow1.wit.result +0 -0
  2019. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/use-world/deps/bar/baz.wit +0 -0
  2020. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/use-world/root.wit +0 -0
  2021. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/use-world.wit.result +0 -0
  2022. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/world-interface-clash.wit +0 -0
  2023. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/world-interface-clash.wit.result +0 -0
  2024. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/world-same-fields2.wit +0 -0
  2025. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/world-same-fields2.wit.result +0 -0
  2026. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/world-same-fields3.wit +0 -0
  2027. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/world-same-fields3.wit.result +0 -0
  2028. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/world-top-level-func.wit +0 -0
  2029. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/world-top-level-func.wit.result +0 -0
  2030. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/world-top-level-func2.wit +0 -0
  2031. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/parse-fail/world-top-level-func2.wit.result +0 -0
  2032. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/random.wit +0 -0
  2033. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/random.wit.json +0 -0
  2034. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/resources-empty.wit +0 -0
  2035. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/resources-empty.wit.json +0 -0
  2036. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/resources-multiple-returns-own.wit +0 -0
  2037. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/resources-multiple-returns-own.wit.json +0 -0
  2038. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/resources-multiple.wit +0 -0
  2039. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/resources-multiple.wit.json +0 -0
  2040. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/resources-return-own.wit +0 -0
  2041. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/resources-return-own.wit.json +0 -0
  2042. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/resources.wit +0 -0
  2043. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/resources.wit.json +0 -0
  2044. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/resources1.wit +0 -0
  2045. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/resources1.wit.json +0 -0
  2046. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/same-name-import-export.wit +0 -0
  2047. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/same-name-import-export.wit.json +0 -0
  2048. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/shared-types.wit +0 -0
  2049. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/shared-types.wit.json +0 -0
  2050. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/simple-wasm-text.wat +0 -0
  2051. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/simple-wasm-text.wit.json +0 -0
  2052. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/stress-export-elaborate.wit +0 -0
  2053. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/stress-export-elaborate.wit.json +0 -0
  2054. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/type-then-eof.wit +0 -0
  2055. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/type-then-eof.wit.json +0 -0
  2056. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/types.wit +0 -0
  2057. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/types.wit.json +0 -0
  2058. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/union-fuzz-1.wit +0 -0
  2059. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/union-fuzz-1.wit.json +0 -0
  2060. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/union-fuzz-2.wit +0 -0
  2061. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/union-fuzz-2.wit.json +0 -0
  2062. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/use-chain.wit +0 -0
  2063. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/use-chain.wit.json +0 -0
  2064. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/use.wit +0 -0
  2065. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/use.wit.json +0 -0
  2066. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/versions/deps/a1/foo.wit +0 -0
  2067. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/versions/deps/a2/foo.wit +0 -0
  2068. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/versions/foo.wit +0 -0
  2069. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/versions.wit.json +0 -0
  2070. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/wasi.wit +0 -0
  2071. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/wasi.wit.json +0 -0
  2072. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/world-diamond.wit +0 -0
  2073. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/world-diamond.wit.json +0 -0
  2074. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/world-iface-no-collide.wit +0 -0
  2075. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/world-iface-no-collide.wit.json +0 -0
  2076. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/world-implicit-import1.wit +0 -0
  2077. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/world-implicit-import1.wit.json +0 -0
  2078. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/world-implicit-import2.wit +0 -0
  2079. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/world-implicit-import2.wit.json +0 -0
  2080. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/world-implicit-import3.wit +0 -0
  2081. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/world-implicit-import3.wit.json +0 -0
  2082. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/world-same-fields4.wit +0 -0
  2083. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/world-same-fields4.wit.json +0 -0
  2084. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/world-top-level-funcs.wit +0 -0
  2085. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/world-top-level-funcs.wit.json +0 -0
  2086. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/worlds-union-dedup.wit +0 -0
  2087. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/worlds-union-dedup.wit.json +0 -0
  2088. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/worlds-with-types.wit +0 -0
  2089. /data/ext/cargo-vendor/{wit-parser-0.202.0 → wit-parser-0.207.0}/tests/ui/worlds-with-types.wit.json +0 -0
@@ -0,0 +1,3846 @@
1
+ //! AArch64 ISA: binary code emission.
2
+
3
+ use cranelift_control::ControlPlane;
4
+ use regalloc2::Allocation;
5
+
6
+ use crate::binemit::StackMap;
7
+ use crate::ir::{self, types::*};
8
+ use crate::isa::aarch64::inst::*;
9
+ use crate::trace;
10
+
11
+ /// Memory addressing mode finalization: convert "special" modes (e.g.,
12
+ /// generic arbitrary stack offset) into real addressing modes, possibly by
13
+ /// emitting some helper instructions that come immediately before the use
14
+ /// of this amode.
15
+ pub fn mem_finalize(
16
+ sink: Option<&mut MachBuffer<Inst>>,
17
+ mem: &AMode,
18
+ access_ty: Type,
19
+ state: &EmitState,
20
+ ) -> (SmallVec<[Inst; 4]>, AMode) {
21
+ match mem {
22
+ &AMode::RegOffset { off, .. }
23
+ | &AMode::SPOffset { off }
24
+ | &AMode::FPOffset { off }
25
+ | &AMode::IncomingArg { off }
26
+ | &AMode::NominalSPOffset { off } => {
27
+ let basereg = match mem {
28
+ &AMode::RegOffset { rn, .. } => rn,
29
+ &AMode::SPOffset { .. }
30
+ | &AMode::NominalSPOffset { .. }
31
+ | &AMode::IncomingArg { .. } => stack_reg(),
32
+ &AMode::FPOffset { .. } => fp_reg(),
33
+ _ => unreachable!(),
34
+ };
35
+ let off = match mem {
36
+ &AMode::IncomingArg { .. } => {
37
+ let frame_layout = state.frame_layout();
38
+ i64::from(
39
+ frame_layout.setup_area_size
40
+ + frame_layout.tail_args_size
41
+ + frame_layout.clobber_size
42
+ + frame_layout.fixed_frame_storage_size
43
+ + frame_layout.outgoing_args_size,
44
+ ) - off
45
+ }
46
+ &AMode::NominalSPOffset { .. } => {
47
+ trace!(
48
+ "mem_finalize: nominal SP offset {} + adj {} -> {}",
49
+ off,
50
+ state.virtual_sp_offset,
51
+ off + state.virtual_sp_offset
52
+ );
53
+ off + state.virtual_sp_offset
54
+ }
55
+ _ => off,
56
+ };
57
+
58
+ if let Some(simm9) = SImm9::maybe_from_i64(off) {
59
+ let mem = AMode::Unscaled { rn: basereg, simm9 };
60
+ (smallvec![], mem)
61
+ } else if let Some(uimm12) = UImm12Scaled::maybe_from_i64(off, access_ty) {
62
+ let mem = AMode::UnsignedOffset {
63
+ rn: basereg,
64
+ uimm12,
65
+ };
66
+ (smallvec![], mem)
67
+ } else {
68
+ let tmp = writable_spilltmp_reg();
69
+ (
70
+ Inst::load_constant(tmp, off as u64, &mut |_| tmp),
71
+ AMode::RegExtended {
72
+ rn: basereg,
73
+ rm: tmp.to_reg(),
74
+ extendop: ExtendOp::SXTX,
75
+ },
76
+ )
77
+ }
78
+ }
79
+
80
+ AMode::Const { addr } => {
81
+ let sink = match sink {
82
+ Some(sink) => sink,
83
+ None => return (smallvec![], mem.clone()),
84
+ };
85
+ let label = sink.get_label_for_constant(*addr);
86
+ let label = MemLabel::Mach(label);
87
+ (smallvec![], AMode::Label { label })
88
+ }
89
+
90
+ _ => (smallvec![], mem.clone()),
91
+ }
92
+ }
93
+
94
+ //=============================================================================
95
+ // Instructions and subcomponents: emission
96
+
97
+ pub(crate) fn machreg_to_gpr(m: Reg) -> u32 {
98
+ assert_eq!(m.class(), RegClass::Int);
99
+ u32::try_from(m.to_real_reg().unwrap().hw_enc() & 31).unwrap()
100
+ }
101
+
102
+ pub(crate) fn machreg_to_vec(m: Reg) -> u32 {
103
+ assert_eq!(m.class(), RegClass::Float);
104
+ u32::try_from(m.to_real_reg().unwrap().hw_enc()).unwrap()
105
+ }
106
+
107
+ fn machreg_to_gpr_or_vec(m: Reg) -> u32 {
108
+ u32::try_from(m.to_real_reg().unwrap().hw_enc() & 31).unwrap()
109
+ }
110
+
111
+ pub(crate) fn enc_arith_rrr(
112
+ bits_31_21: u32,
113
+ bits_15_10: u32,
114
+ rd: Writable<Reg>,
115
+ rn: Reg,
116
+ rm: Reg,
117
+ ) -> u32 {
118
+ (bits_31_21 << 21)
119
+ | (bits_15_10 << 10)
120
+ | machreg_to_gpr(rd.to_reg())
121
+ | (machreg_to_gpr(rn) << 5)
122
+ | (machreg_to_gpr(rm) << 16)
123
+ }
124
+
125
+ fn enc_arith_rr_imm12(
126
+ bits_31_24: u32,
127
+ immshift: u32,
128
+ imm12: u32,
129
+ rn: Reg,
130
+ rd: Writable<Reg>,
131
+ ) -> u32 {
132
+ (bits_31_24 << 24)
133
+ | (immshift << 22)
134
+ | (imm12 << 10)
135
+ | (machreg_to_gpr(rn) << 5)
136
+ | machreg_to_gpr(rd.to_reg())
137
+ }
138
+
139
+ fn enc_arith_rr_imml(bits_31_23: u32, imm_bits: u32, rn: Reg, rd: Writable<Reg>) -> u32 {
140
+ (bits_31_23 << 23) | (imm_bits << 10) | (machreg_to_gpr(rn) << 5) | machreg_to_gpr(rd.to_reg())
141
+ }
142
+
143
+ fn enc_arith_rrrr(top11: u32, rm: Reg, bit15: u32, ra: Reg, rn: Reg, rd: Writable<Reg>) -> u32 {
144
+ (top11 << 21)
145
+ | (machreg_to_gpr(rm) << 16)
146
+ | (bit15 << 15)
147
+ | (machreg_to_gpr(ra) << 10)
148
+ | (machreg_to_gpr(rn) << 5)
149
+ | machreg_to_gpr(rd.to_reg())
150
+ }
151
+
152
+ fn enc_jump26(op_31_26: u32, off_26_0: u32) -> u32 {
153
+ assert!(off_26_0 < (1 << 26));
154
+ (op_31_26 << 26) | off_26_0
155
+ }
156
+
157
+ fn enc_cmpbr(op_31_24: u32, off_18_0: u32, reg: Reg) -> u32 {
158
+ assert!(off_18_0 < (1 << 19));
159
+ (op_31_24 << 24) | (off_18_0 << 5) | machreg_to_gpr(reg)
160
+ }
161
+
162
+ fn enc_cbr(op_31_24: u32, off_18_0: u32, op_4: u32, cond: u32) -> u32 {
163
+ assert!(off_18_0 < (1 << 19));
164
+ assert!(cond < (1 << 4));
165
+ (op_31_24 << 24) | (off_18_0 << 5) | (op_4 << 4) | cond
166
+ }
167
+
168
+ fn enc_conditional_br(
169
+ taken: BranchTarget,
170
+ kind: CondBrKind,
171
+ allocs: &mut AllocationConsumer,
172
+ ) -> u32 {
173
+ match kind {
174
+ CondBrKind::Zero(reg) => {
175
+ let reg = allocs.next(reg);
176
+ enc_cmpbr(0b1_011010_0, taken.as_offset19_or_zero(), reg)
177
+ }
178
+ CondBrKind::NotZero(reg) => {
179
+ let reg = allocs.next(reg);
180
+ enc_cmpbr(0b1_011010_1, taken.as_offset19_or_zero(), reg)
181
+ }
182
+ CondBrKind::Cond(c) => enc_cbr(0b01010100, taken.as_offset19_or_zero(), 0b0, c.bits()),
183
+ }
184
+ }
185
+
186
+ fn enc_test_bit_and_branch(
187
+ kind: TestBitAndBranchKind,
188
+ taken: BranchTarget,
189
+ reg: Reg,
190
+ bit: u8,
191
+ ) -> u32 {
192
+ assert!(bit < 64);
193
+ let op_31 = u32::from(bit >> 5);
194
+ let op_23_19 = u32::from(bit & 0b11111);
195
+ let op_30_24 = 0b0110110
196
+ | match kind {
197
+ TestBitAndBranchKind::Z => 0,
198
+ TestBitAndBranchKind::NZ => 1,
199
+ };
200
+ (op_31 << 31)
201
+ | (op_30_24 << 24)
202
+ | (op_23_19 << 19)
203
+ | (taken.as_offset14_or_zero() << 5)
204
+ | machreg_to_gpr(reg)
205
+ }
206
+
207
+ fn enc_move_wide(op: MoveWideOp, rd: Writable<Reg>, imm: MoveWideConst, size: OperandSize) -> u32 {
208
+ assert!(imm.shift <= 0b11);
209
+ let op = match op {
210
+ MoveWideOp::MovN => 0b00,
211
+ MoveWideOp::MovZ => 0b10,
212
+ };
213
+ 0x12800000
214
+ | size.sf_bit() << 31
215
+ | op << 29
216
+ | u32::from(imm.shift) << 21
217
+ | u32::from(imm.bits) << 5
218
+ | machreg_to_gpr(rd.to_reg())
219
+ }
220
+
221
+ fn enc_movk(rd: Writable<Reg>, imm: MoveWideConst, size: OperandSize) -> u32 {
222
+ assert!(imm.shift <= 0b11);
223
+ 0x72800000
224
+ | size.sf_bit() << 31
225
+ | u32::from(imm.shift) << 21
226
+ | u32::from(imm.bits) << 5
227
+ | machreg_to_gpr(rd.to_reg())
228
+ }
229
+
230
+ fn enc_ldst_pair(op_31_22: u32, simm7: SImm7Scaled, rn: Reg, rt: Reg, rt2: Reg) -> u32 {
231
+ (op_31_22 << 22)
232
+ | (simm7.bits() << 15)
233
+ | (machreg_to_gpr(rt2) << 10)
234
+ | (machreg_to_gpr(rn) << 5)
235
+ | machreg_to_gpr(rt)
236
+ }
237
+
238
+ fn enc_ldst_simm9(op_31_22: u32, simm9: SImm9, op_11_10: u32, rn: Reg, rd: Reg) -> u32 {
239
+ (op_31_22 << 22)
240
+ | (simm9.bits() << 12)
241
+ | (op_11_10 << 10)
242
+ | (machreg_to_gpr(rn) << 5)
243
+ | machreg_to_gpr_or_vec(rd)
244
+ }
245
+
246
+ fn enc_ldst_uimm12(op_31_22: u32, uimm12: UImm12Scaled, rn: Reg, rd: Reg) -> u32 {
247
+ (op_31_22 << 22)
248
+ | (0b1 << 24)
249
+ | (uimm12.bits() << 10)
250
+ | (machreg_to_gpr(rn) << 5)
251
+ | machreg_to_gpr_or_vec(rd)
252
+ }
253
+
254
+ fn enc_ldst_reg(
255
+ op_31_22: u32,
256
+ rn: Reg,
257
+ rm: Reg,
258
+ s_bit: bool,
259
+ extendop: Option<ExtendOp>,
260
+ rd: Reg,
261
+ ) -> u32 {
262
+ let s_bit = if s_bit { 1 } else { 0 };
263
+ let extend_bits = match extendop {
264
+ Some(ExtendOp::UXTW) => 0b010,
265
+ Some(ExtendOp::SXTW) => 0b110,
266
+ Some(ExtendOp::SXTX) => 0b111,
267
+ None => 0b011, // LSL
268
+ _ => panic!("bad extend mode for ld/st AMode"),
269
+ };
270
+ (op_31_22 << 22)
271
+ | (1 << 21)
272
+ | (machreg_to_gpr(rm) << 16)
273
+ | (extend_bits << 13)
274
+ | (s_bit << 12)
275
+ | (0b10 << 10)
276
+ | (machreg_to_gpr(rn) << 5)
277
+ | machreg_to_gpr_or_vec(rd)
278
+ }
279
+
280
+ pub(crate) fn enc_ldst_imm19(op_31_24: u32, imm19: u32, rd: Reg) -> u32 {
281
+ (op_31_24 << 24) | (imm19 << 5) | machreg_to_gpr_or_vec(rd)
282
+ }
283
+
284
+ fn enc_ldst_vec(q: u32, size: u32, rn: Reg, rt: Writable<Reg>) -> u32 {
285
+ debug_assert_eq!(q & 0b1, q);
286
+ debug_assert_eq!(size & 0b11, size);
287
+ 0b0_0_0011010_10_00000_110_0_00_00000_00000
288
+ | q << 30
289
+ | size << 10
290
+ | machreg_to_gpr(rn) << 5
291
+ | machreg_to_vec(rt.to_reg())
292
+ }
293
+
294
+ fn enc_ldst_vec_pair(
295
+ opc: u32,
296
+ amode: u32,
297
+ is_load: bool,
298
+ simm7: SImm7Scaled,
299
+ rn: Reg,
300
+ rt: Reg,
301
+ rt2: Reg,
302
+ ) -> u32 {
303
+ debug_assert_eq!(opc & 0b11, opc);
304
+ debug_assert_eq!(amode & 0b11, amode);
305
+
306
+ 0b00_10110_00_0_0000000_00000_00000_00000
307
+ | opc << 30
308
+ | amode << 23
309
+ | (is_load as u32) << 22
310
+ | simm7.bits() << 15
311
+ | machreg_to_vec(rt2) << 10
312
+ | machreg_to_gpr(rn) << 5
313
+ | machreg_to_vec(rt)
314
+ }
315
+
316
+ fn enc_vec_rrr(top11: u32, rm: Reg, bit15_10: u32, rn: Reg, rd: Writable<Reg>) -> u32 {
317
+ (top11 << 21)
318
+ | (machreg_to_vec(rm) << 16)
319
+ | (bit15_10 << 10)
320
+ | (machreg_to_vec(rn) << 5)
321
+ | machreg_to_vec(rd.to_reg())
322
+ }
323
+
324
+ fn enc_vec_rrr_long(
325
+ q: u32,
326
+ u: u32,
327
+ size: u32,
328
+ bit14: u32,
329
+ rm: Reg,
330
+ rn: Reg,
331
+ rd: Writable<Reg>,
332
+ ) -> u32 {
333
+ debug_assert_eq!(q & 0b1, q);
334
+ debug_assert_eq!(u & 0b1, u);
335
+ debug_assert_eq!(size & 0b11, size);
336
+ debug_assert_eq!(bit14 & 0b1, bit14);
337
+
338
+ 0b0_0_0_01110_00_1_00000_100000_00000_00000
339
+ | q << 30
340
+ | u << 29
341
+ | size << 22
342
+ | bit14 << 14
343
+ | (machreg_to_vec(rm) << 16)
344
+ | (machreg_to_vec(rn) << 5)
345
+ | machreg_to_vec(rd.to_reg())
346
+ }
347
+
348
+ fn enc_bit_rr(size: u32, opcode2: u32, opcode1: u32, rn: Reg, rd: Writable<Reg>) -> u32 {
349
+ (0b01011010110 << 21)
350
+ | size << 31
351
+ | opcode2 << 16
352
+ | opcode1 << 10
353
+ | machreg_to_gpr(rn) << 5
354
+ | machreg_to_gpr(rd.to_reg())
355
+ }
356
+
357
+ pub(crate) fn enc_br(rn: Reg) -> u32 {
358
+ 0b1101011_0000_11111_000000_00000_00000 | (machreg_to_gpr(rn) << 5)
359
+ }
360
+
361
+ pub(crate) fn enc_adr_inst(opcode: u32, off: i32, rd: Writable<Reg>) -> u32 {
362
+ let off = u32::try_from(off).unwrap();
363
+ let immlo = off & 3;
364
+ let immhi = (off >> 2) & ((1 << 19) - 1);
365
+ opcode | (immlo << 29) | (immhi << 5) | machreg_to_gpr(rd.to_reg())
366
+ }
367
+
368
+ pub(crate) fn enc_adr(off: i32, rd: Writable<Reg>) -> u32 {
369
+ let opcode = 0b00010000 << 24;
370
+ enc_adr_inst(opcode, off, rd)
371
+ }
372
+
373
+ pub(crate) fn enc_adrp(off: i32, rd: Writable<Reg>) -> u32 {
374
+ let opcode = 0b10010000 << 24;
375
+ enc_adr_inst(opcode, off, rd)
376
+ }
377
+
378
+ fn enc_csel(rd: Writable<Reg>, rn: Reg, rm: Reg, cond: Cond, op: u32, o2: u32) -> u32 {
379
+ debug_assert_eq!(op & 0b1, op);
380
+ debug_assert_eq!(o2 & 0b1, o2);
381
+ 0b100_11010100_00000_0000_00_00000_00000
382
+ | (op << 30)
383
+ | (machreg_to_gpr(rm) << 16)
384
+ | (cond.bits() << 12)
385
+ | (o2 << 10)
386
+ | (machreg_to_gpr(rn) << 5)
387
+ | machreg_to_gpr(rd.to_reg())
388
+ }
389
+
390
+ fn enc_fcsel(rd: Writable<Reg>, rn: Reg, rm: Reg, cond: Cond, size: ScalarSize) -> u32 {
391
+ 0b000_11110_00_1_00000_0000_11_00000_00000
392
+ | (size.ftype() << 22)
393
+ | (machreg_to_vec(rm) << 16)
394
+ | (machreg_to_vec(rn) << 5)
395
+ | machreg_to_vec(rd.to_reg())
396
+ | (cond.bits() << 12)
397
+ }
398
+
399
+ fn enc_ccmp(size: OperandSize, rn: Reg, rm: Reg, nzcv: NZCV, cond: Cond) -> u32 {
400
+ 0b0_1_1_11010010_00000_0000_00_00000_0_0000
401
+ | size.sf_bit() << 31
402
+ | machreg_to_gpr(rm) << 16
403
+ | cond.bits() << 12
404
+ | machreg_to_gpr(rn) << 5
405
+ | nzcv.bits()
406
+ }
407
+
408
+ fn enc_ccmp_imm(size: OperandSize, rn: Reg, imm: UImm5, nzcv: NZCV, cond: Cond) -> u32 {
409
+ 0b0_1_1_11010010_00000_0000_10_00000_0_0000
410
+ | size.sf_bit() << 31
411
+ | imm.bits() << 16
412
+ | cond.bits() << 12
413
+ | machreg_to_gpr(rn) << 5
414
+ | nzcv.bits()
415
+ }
416
+
417
+ fn enc_bfm(opc: u8, size: OperandSize, rd: Writable<Reg>, rn: Reg, immr: u8, imms: u8) -> u32 {
418
+ match size {
419
+ OperandSize::Size64 => {
420
+ debug_assert!(immr <= 63);
421
+ debug_assert!(imms <= 63);
422
+ }
423
+ OperandSize::Size32 => {
424
+ debug_assert!(immr <= 31);
425
+ debug_assert!(imms <= 31);
426
+ }
427
+ }
428
+ debug_assert_eq!(opc & 0b11, opc);
429
+ let n_bit = size.sf_bit();
430
+ 0b0_00_100110_0_000000_000000_00000_00000
431
+ | size.sf_bit() << 31
432
+ | u32::from(opc) << 29
433
+ | n_bit << 22
434
+ | u32::from(immr) << 16
435
+ | u32::from(imms) << 10
436
+ | machreg_to_gpr(rn) << 5
437
+ | machreg_to_gpr(rd.to_reg())
438
+ }
439
+
440
+ fn enc_vecmov(is_16b: bool, rd: Writable<Reg>, rn: Reg) -> u32 {
441
+ 0b00001110_101_00000_00011_1_00000_00000
442
+ | ((is_16b as u32) << 30)
443
+ | machreg_to_vec(rd.to_reg())
444
+ | (machreg_to_vec(rn) << 16)
445
+ | (machreg_to_vec(rn) << 5)
446
+ }
447
+
448
+ fn enc_fpurr(top22: u32, rd: Writable<Reg>, rn: Reg) -> u32 {
449
+ (top22 << 10) | (machreg_to_vec(rn) << 5) | machreg_to_vec(rd.to_reg())
450
+ }
451
+
452
+ fn enc_fpurrr(top22: u32, rd: Writable<Reg>, rn: Reg, rm: Reg) -> u32 {
453
+ (top22 << 10)
454
+ | (machreg_to_vec(rm) << 16)
455
+ | (machreg_to_vec(rn) << 5)
456
+ | machreg_to_vec(rd.to_reg())
457
+ }
458
+
459
+ fn enc_fpurrrr(top17: u32, rd: Writable<Reg>, rn: Reg, rm: Reg, ra: Reg) -> u32 {
460
+ (top17 << 15)
461
+ | (machreg_to_vec(rm) << 16)
462
+ | (machreg_to_vec(ra) << 10)
463
+ | (machreg_to_vec(rn) << 5)
464
+ | machreg_to_vec(rd.to_reg())
465
+ }
466
+
467
+ fn enc_fcmp(size: ScalarSize, rn: Reg, rm: Reg) -> u32 {
468
+ 0b000_11110_00_1_00000_00_1000_00000_00000
469
+ | (size.ftype() << 22)
470
+ | (machreg_to_vec(rm) << 16)
471
+ | (machreg_to_vec(rn) << 5)
472
+ }
473
+
474
+ fn enc_fputoint(top16: u32, rd: Writable<Reg>, rn: Reg) -> u32 {
475
+ (top16 << 16) | (machreg_to_vec(rn) << 5) | machreg_to_gpr(rd.to_reg())
476
+ }
477
+
478
+ fn enc_inttofpu(top16: u32, rd: Writable<Reg>, rn: Reg) -> u32 {
479
+ (top16 << 16) | (machreg_to_gpr(rn) << 5) | machreg_to_vec(rd.to_reg())
480
+ }
481
+
482
+ fn enc_fround(top22: u32, rd: Writable<Reg>, rn: Reg) -> u32 {
483
+ (top22 << 10) | (machreg_to_vec(rn) << 5) | machreg_to_vec(rd.to_reg())
484
+ }
485
+
486
+ fn enc_vec_rr_misc(qu: u32, size: u32, bits_12_16: u32, rd: Writable<Reg>, rn: Reg) -> u32 {
487
+ debug_assert_eq!(qu & 0b11, qu);
488
+ debug_assert_eq!(size & 0b11, size);
489
+ debug_assert_eq!(bits_12_16 & 0b11111, bits_12_16);
490
+ let bits = 0b0_00_01110_00_10000_00000_10_00000_00000;
491
+ bits | qu << 29
492
+ | size << 22
493
+ | bits_12_16 << 12
494
+ | machreg_to_vec(rn) << 5
495
+ | machreg_to_vec(rd.to_reg())
496
+ }
497
+
498
+ fn enc_vec_rr_pair(bits_12_16: u32, rd: Writable<Reg>, rn: Reg) -> u32 {
499
+ debug_assert_eq!(bits_12_16 & 0b11111, bits_12_16);
500
+
501
+ 0b010_11110_11_11000_11011_10_00000_00000
502
+ | bits_12_16 << 12
503
+ | machreg_to_vec(rn) << 5
504
+ | machreg_to_vec(rd.to_reg())
505
+ }
506
+
507
+ fn enc_vec_rr_pair_long(u: u32, enc_size: u32, rd: Writable<Reg>, rn: Reg) -> u32 {
508
+ debug_assert_eq!(u & 0b1, u);
509
+ debug_assert_eq!(enc_size & 0b1, enc_size);
510
+
511
+ 0b0_1_0_01110_00_10000_00_0_10_10_00000_00000
512
+ | u << 29
513
+ | enc_size << 22
514
+ | machreg_to_vec(rn) << 5
515
+ | machreg_to_vec(rd.to_reg())
516
+ }
517
+
518
+ fn enc_vec_lanes(q: u32, u: u32, size: u32, opcode: u32, rd: Writable<Reg>, rn: Reg) -> u32 {
519
+ debug_assert_eq!(q & 0b1, q);
520
+ debug_assert_eq!(u & 0b1, u);
521
+ debug_assert_eq!(size & 0b11, size);
522
+ debug_assert_eq!(opcode & 0b11111, opcode);
523
+ 0b0_0_0_01110_00_11000_0_0000_10_00000_00000
524
+ | q << 30
525
+ | u << 29
526
+ | size << 22
527
+ | opcode << 12
528
+ | machreg_to_vec(rn) << 5
529
+ | machreg_to_vec(rd.to_reg())
530
+ }
531
+
532
+ fn enc_tbl(is_extension: bool, len: u32, rd: Writable<Reg>, rn: Reg, rm: Reg) -> u32 {
533
+ debug_assert_eq!(len & 0b11, len);
534
+ 0b0_1_001110_000_00000_0_00_0_00_00000_00000
535
+ | (machreg_to_vec(rm) << 16)
536
+ | len << 13
537
+ | (is_extension as u32) << 12
538
+ | (machreg_to_vec(rn) << 5)
539
+ | machreg_to_vec(rd.to_reg())
540
+ }
541
+
542
+ fn enc_dmb_ish() -> u32 {
543
+ 0xD5033BBF
544
+ }
545
+
546
+ fn enc_acq_rel(ty: Type, op: AtomicRMWOp, rs: Reg, rt: Writable<Reg>, rn: Reg) -> u32 {
547
+ assert!(machreg_to_gpr(rt.to_reg()) != 31);
548
+ let sz = match ty {
549
+ I64 => 0b11,
550
+ I32 => 0b10,
551
+ I16 => 0b01,
552
+ I8 => 0b00,
553
+ _ => unreachable!(),
554
+ };
555
+ let bit15 = match op {
556
+ AtomicRMWOp::Swp => 0b1,
557
+ _ => 0b0,
558
+ };
559
+ let op = match op {
560
+ AtomicRMWOp::Add => 0b000,
561
+ AtomicRMWOp::Clr => 0b001,
562
+ AtomicRMWOp::Eor => 0b010,
563
+ AtomicRMWOp::Set => 0b011,
564
+ AtomicRMWOp::Smax => 0b100,
565
+ AtomicRMWOp::Smin => 0b101,
566
+ AtomicRMWOp::Umax => 0b110,
567
+ AtomicRMWOp::Umin => 0b111,
568
+ AtomicRMWOp::Swp => 0b000,
569
+ };
570
+ 0b00_111_000_111_00000_0_000_00_00000_00000
571
+ | (sz << 30)
572
+ | (machreg_to_gpr(rs) << 16)
573
+ | bit15 << 15
574
+ | (op << 12)
575
+ | (machreg_to_gpr(rn) << 5)
576
+ | machreg_to_gpr(rt.to_reg())
577
+ }
578
+
579
+ fn enc_ldar(ty: Type, rt: Writable<Reg>, rn: Reg) -> u32 {
580
+ let sz = match ty {
581
+ I64 => 0b11,
582
+ I32 => 0b10,
583
+ I16 => 0b01,
584
+ I8 => 0b00,
585
+ _ => unreachable!(),
586
+ };
587
+ 0b00_001000_1_1_0_11111_1_11111_00000_00000
588
+ | (sz << 30)
589
+ | (machreg_to_gpr(rn) << 5)
590
+ | machreg_to_gpr(rt.to_reg())
591
+ }
592
+
593
+ fn enc_stlr(ty: Type, rt: Reg, rn: Reg) -> u32 {
594
+ let sz = match ty {
595
+ I64 => 0b11,
596
+ I32 => 0b10,
597
+ I16 => 0b01,
598
+ I8 => 0b00,
599
+ _ => unreachable!(),
600
+ };
601
+ 0b00_001000_100_11111_1_11111_00000_00000
602
+ | (sz << 30)
603
+ | (machreg_to_gpr(rn) << 5)
604
+ | machreg_to_gpr(rt)
605
+ }
606
+
607
+ fn enc_ldaxr(ty: Type, rt: Writable<Reg>, rn: Reg) -> u32 {
608
+ let sz = match ty {
609
+ I64 => 0b11,
610
+ I32 => 0b10,
611
+ I16 => 0b01,
612
+ I8 => 0b00,
613
+ _ => unreachable!(),
614
+ };
615
+ 0b00_001000_0_1_0_11111_1_11111_00000_00000
616
+ | (sz << 30)
617
+ | (machreg_to_gpr(rn) << 5)
618
+ | machreg_to_gpr(rt.to_reg())
619
+ }
620
+
621
+ fn enc_stlxr(ty: Type, rs: Writable<Reg>, rt: Reg, rn: Reg) -> u32 {
622
+ let sz = match ty {
623
+ I64 => 0b11,
624
+ I32 => 0b10,
625
+ I16 => 0b01,
626
+ I8 => 0b00,
627
+ _ => unreachable!(),
628
+ };
629
+ 0b00_001000_000_00000_1_11111_00000_00000
630
+ | (sz << 30)
631
+ | (machreg_to_gpr(rs.to_reg()) << 16)
632
+ | (machreg_to_gpr(rn) << 5)
633
+ | machreg_to_gpr(rt)
634
+ }
635
+
636
+ fn enc_cas(size: u32, rs: Writable<Reg>, rt: Reg, rn: Reg) -> u32 {
637
+ debug_assert_eq!(size & 0b11, size);
638
+
639
+ 0b00_0010001_1_1_00000_1_11111_00000_00000
640
+ | size << 30
641
+ | machreg_to_gpr(rs.to_reg()) << 16
642
+ | machreg_to_gpr(rn) << 5
643
+ | machreg_to_gpr(rt)
644
+ }
645
+
646
+ fn enc_asimd_mod_imm(rd: Writable<Reg>, q_op: u32, cmode: u32, imm: u8) -> u32 {
647
+ let abc = (imm >> 5) as u32;
648
+ let defgh = (imm & 0b11111) as u32;
649
+
650
+ debug_assert_eq!(cmode & 0b1111, cmode);
651
+ debug_assert_eq!(q_op & 0b11, q_op);
652
+
653
+ 0b0_0_0_0111100000_000_0000_01_00000_00000
654
+ | (q_op << 29)
655
+ | (abc << 16)
656
+ | (cmode << 12)
657
+ | (defgh << 5)
658
+ | machreg_to_vec(rd.to_reg())
659
+ }
660
+
661
+ /// State carried between emissions of a sequence of instructions.
662
+ #[derive(Default, Clone, Debug)]
663
+ pub struct EmitState {
664
+ /// Addend to convert nominal-SP offsets to real-SP offsets at the current
665
+ /// program point.
666
+ pub(crate) virtual_sp_offset: i64,
667
+ /// Offset of FP from nominal-SP.
668
+ pub(crate) nominal_sp_to_fp: i64,
669
+ /// Safepoint stack map for upcoming instruction, as provided to `pre_safepoint()`.
670
+ stack_map: Option<StackMap>,
671
+ /// Only used during fuzz-testing. Otherwise, it is a zero-sized struct and
672
+ /// optimized away at compiletime. See [cranelift_control].
673
+ ctrl_plane: ControlPlane,
674
+ frame_layout: FrameLayout,
675
+ }
676
+
677
+ impl MachInstEmitState<Inst> for EmitState {
678
+ fn new(abi: &Callee<AArch64MachineDeps>, ctrl_plane: ControlPlane) -> Self {
679
+ EmitState {
680
+ virtual_sp_offset: 0,
681
+ nominal_sp_to_fp: abi.frame_size() as i64,
682
+ stack_map: None,
683
+ ctrl_plane,
684
+ frame_layout: abi.frame_layout().clone(),
685
+ }
686
+ }
687
+
688
+ fn pre_safepoint(&mut self, stack_map: StackMap) {
689
+ self.stack_map = Some(stack_map);
690
+ }
691
+
692
+ fn ctrl_plane_mut(&mut self) -> &mut ControlPlane {
693
+ &mut self.ctrl_plane
694
+ }
695
+
696
+ fn take_ctrl_plane(self) -> ControlPlane {
697
+ self.ctrl_plane
698
+ }
699
+ }
700
+
701
+ impl EmitState {
702
+ fn take_stack_map(&mut self) -> Option<StackMap> {
703
+ self.stack_map.take()
704
+ }
705
+
706
+ fn clear_post_insn(&mut self) {
707
+ self.stack_map = None;
708
+ }
709
+
710
+ fn frame_layout(&self) -> &FrameLayout {
711
+ &self.frame_layout
712
+ }
713
+ }
714
+
715
+ /// Constant state used during function compilation.
716
+ pub struct EmitInfo(settings::Flags);
717
+
718
+ impl EmitInfo {
719
+ /// Create a constant state for emission of instructions.
720
+ pub fn new(flags: settings::Flags) -> Self {
721
+ Self(flags)
722
+ }
723
+ }
724
+
725
+ impl MachInstEmit for Inst {
726
+ type State = EmitState;
727
+ type Info = EmitInfo;
728
+
729
+ fn emit(
730
+ &self,
731
+ allocs: &[Allocation],
732
+ sink: &mut MachBuffer<Inst>,
733
+ emit_info: &Self::Info,
734
+ state: &mut EmitState,
735
+ ) {
736
+ let mut allocs = AllocationConsumer::new(allocs);
737
+
738
+ // N.B.: we *must* not exceed the "worst-case size" used to compute
739
+ // where to insert islands, except when islands are explicitly triggered
740
+ // (with an `EmitIsland`). We check this in debug builds. This is `mut`
741
+ // to allow disabling the check for `JTSequence`, which is always
742
+ // emitted following an `EmitIsland`.
743
+ let mut start_off = sink.cur_offset();
744
+
745
+ match self {
746
+ &Inst::AluRRR {
747
+ alu_op,
748
+ size,
749
+ rd,
750
+ rn,
751
+ rm,
752
+ } => {
753
+ let rd = allocs.next_writable(rd);
754
+ let rn = allocs.next(rn);
755
+ let rm = allocs.next(rm);
756
+
757
+ debug_assert!(match alu_op {
758
+ ALUOp::SDiv | ALUOp::UDiv | ALUOp::SMulH | ALUOp::UMulH =>
759
+ size == OperandSize::Size64,
760
+ _ => true,
761
+ });
762
+ let top11 = match alu_op {
763
+ ALUOp::Add => 0b00001011_000,
764
+ ALUOp::Adc => 0b00011010_000,
765
+ ALUOp::AdcS => 0b00111010_000,
766
+ ALUOp::Sub => 0b01001011_000,
767
+ ALUOp::Sbc => 0b01011010_000,
768
+ ALUOp::SbcS => 0b01111010_000,
769
+ ALUOp::Orr => 0b00101010_000,
770
+ ALUOp::And => 0b00001010_000,
771
+ ALUOp::AndS => 0b01101010_000,
772
+ ALUOp::Eor => 0b01001010_000,
773
+ ALUOp::OrrNot => 0b00101010_001,
774
+ ALUOp::AndNot => 0b00001010_001,
775
+ ALUOp::EorNot => 0b01001010_001,
776
+ ALUOp::AddS => 0b00101011_000,
777
+ ALUOp::SubS => 0b01101011_000,
778
+ ALUOp::SDiv => 0b10011010_110,
779
+ ALUOp::UDiv => 0b10011010_110,
780
+ ALUOp::RotR | ALUOp::Lsr | ALUOp::Asr | ALUOp::Lsl => 0b00011010_110,
781
+ ALUOp::SMulH => 0b10011011_010,
782
+ ALUOp::UMulH => 0b10011011_110,
783
+ };
784
+ let top11 = top11 | size.sf_bit() << 10;
785
+ let bit15_10 = match alu_op {
786
+ ALUOp::SDiv => 0b000011,
787
+ ALUOp::UDiv => 0b000010,
788
+ ALUOp::RotR => 0b001011,
789
+ ALUOp::Lsr => 0b001001,
790
+ ALUOp::Asr => 0b001010,
791
+ ALUOp::Lsl => 0b001000,
792
+ ALUOp::SMulH | ALUOp::UMulH => 0b011111,
793
+ _ => 0b000000,
794
+ };
795
+ debug_assert_ne!(writable_stack_reg(), rd);
796
+ // The stack pointer is the zero register in this context, so this might be an
797
+ // indication that something is wrong.
798
+ debug_assert_ne!(stack_reg(), rn);
799
+ debug_assert_ne!(stack_reg(), rm);
800
+ sink.put4(enc_arith_rrr(top11, bit15_10, rd, rn, rm));
801
+ }
802
+ &Inst::AluRRRR {
803
+ alu_op,
804
+ size,
805
+ rd,
806
+ rm,
807
+ rn,
808
+ ra,
809
+ } => {
810
+ let rd = allocs.next_writable(rd);
811
+ let rn = allocs.next(rn);
812
+ let rm = allocs.next(rm);
813
+ let ra = allocs.next(ra);
814
+
815
+ let (top11, bit15) = match alu_op {
816
+ ALUOp3::MAdd => (0b0_00_11011_000, 0),
817
+ ALUOp3::MSub => (0b0_00_11011_000, 1),
818
+ ALUOp3::UMAddL => {
819
+ debug_assert!(size == OperandSize::Size32);
820
+ (0b1_00_11011_1_01, 0)
821
+ }
822
+ ALUOp3::SMAddL => {
823
+ debug_assert!(size == OperandSize::Size32);
824
+ (0b1_00_11011_0_01, 0)
825
+ }
826
+ };
827
+ let top11 = top11 | size.sf_bit() << 10;
828
+ sink.put4(enc_arith_rrrr(top11, rm, bit15, ra, rn, rd));
829
+ }
830
+ &Inst::AluRRImm12 {
831
+ alu_op,
832
+ size,
833
+ rd,
834
+ rn,
835
+ ref imm12,
836
+ } => {
837
+ let rd = allocs.next_writable(rd);
838
+ let rn = allocs.next(rn);
839
+ let top8 = match alu_op {
840
+ ALUOp::Add => 0b000_10001,
841
+ ALUOp::Sub => 0b010_10001,
842
+ ALUOp::AddS => 0b001_10001,
843
+ ALUOp::SubS => 0b011_10001,
844
+ _ => unimplemented!("{:?}", alu_op),
845
+ };
846
+ let top8 = top8 | size.sf_bit() << 7;
847
+ sink.put4(enc_arith_rr_imm12(
848
+ top8,
849
+ imm12.shift_bits(),
850
+ imm12.imm_bits(),
851
+ rn,
852
+ rd,
853
+ ));
854
+ }
855
+ &Inst::AluRRImmLogic {
856
+ alu_op,
857
+ size,
858
+ rd,
859
+ rn,
860
+ ref imml,
861
+ } => {
862
+ let rd = allocs.next_writable(rd);
863
+ let rn = allocs.next(rn);
864
+ let (top9, inv) = match alu_op {
865
+ ALUOp::Orr => (0b001_100100, false),
866
+ ALUOp::And => (0b000_100100, false),
867
+ ALUOp::AndS => (0b011_100100, false),
868
+ ALUOp::Eor => (0b010_100100, false),
869
+ ALUOp::OrrNot => (0b001_100100, true),
870
+ ALUOp::AndNot => (0b000_100100, true),
871
+ ALUOp::EorNot => (0b010_100100, true),
872
+ _ => unimplemented!("{:?}", alu_op),
873
+ };
874
+ let top9 = top9 | size.sf_bit() << 8;
875
+ let imml = if inv { imml.invert() } else { imml.clone() };
876
+ sink.put4(enc_arith_rr_imml(top9, imml.enc_bits(), rn, rd));
877
+ }
878
+
879
+ &Inst::AluRRImmShift {
880
+ alu_op,
881
+ size,
882
+ rd,
883
+ rn,
884
+ ref immshift,
885
+ } => {
886
+ let rd = allocs.next_writable(rd);
887
+ let rn = allocs.next(rn);
888
+ let amt = immshift.value();
889
+ let (top10, immr, imms) = match alu_op {
890
+ ALUOp::RotR => (0b0001001110, machreg_to_gpr(rn), u32::from(amt)),
891
+ ALUOp::Lsr => (0b0101001100, u32::from(amt), 0b011111),
892
+ ALUOp::Asr => (0b0001001100, u32::from(amt), 0b011111),
893
+ ALUOp::Lsl => {
894
+ let bits = if size.is64() { 64 } else { 32 };
895
+ (
896
+ 0b0101001100,
897
+ u32::from((bits - amt) % bits),
898
+ u32::from(bits - 1 - amt),
899
+ )
900
+ }
901
+ _ => unimplemented!("{:?}", alu_op),
902
+ };
903
+ let top10 = top10 | size.sf_bit() << 9 | size.sf_bit();
904
+ let imms = match alu_op {
905
+ ALUOp::Lsr | ALUOp::Asr => imms | size.sf_bit() << 5,
906
+ _ => imms,
907
+ };
908
+ sink.put4(
909
+ (top10 << 22)
910
+ | (immr << 16)
911
+ | (imms << 10)
912
+ | (machreg_to_gpr(rn) << 5)
913
+ | machreg_to_gpr(rd.to_reg()),
914
+ );
915
+ }
916
+
917
+ &Inst::AluRRRShift {
918
+ alu_op,
919
+ size,
920
+ rd,
921
+ rn,
922
+ rm,
923
+ ref shiftop,
924
+ } => {
925
+ let rd = allocs.next_writable(rd);
926
+ let rn = allocs.next(rn);
927
+ let rm = allocs.next(rm);
928
+ let top11: u32 = match alu_op {
929
+ ALUOp::Add => 0b000_01011000,
930
+ ALUOp::AddS => 0b001_01011000,
931
+ ALUOp::Sub => 0b010_01011000,
932
+ ALUOp::SubS => 0b011_01011000,
933
+ ALUOp::Orr => 0b001_01010000,
934
+ ALUOp::And => 0b000_01010000,
935
+ ALUOp::AndS => 0b011_01010000,
936
+ ALUOp::Eor => 0b010_01010000,
937
+ ALUOp::OrrNot => 0b001_01010001,
938
+ ALUOp::EorNot => 0b010_01010001,
939
+ ALUOp::AndNot => 0b000_01010001,
940
+ _ => unimplemented!("{:?}", alu_op),
941
+ };
942
+ let top11 = top11 | size.sf_bit() << 10;
943
+ let top11 = top11 | (u32::from(shiftop.op().bits()) << 1);
944
+ let bits_15_10 = u32::from(shiftop.amt().value());
945
+ sink.put4(enc_arith_rrr(top11, bits_15_10, rd, rn, rm));
946
+ }
947
+
948
+ &Inst::AluRRRExtend {
949
+ alu_op,
950
+ size,
951
+ rd,
952
+ rn,
953
+ rm,
954
+ extendop,
955
+ } => {
956
+ let rd = allocs.next_writable(rd);
957
+ let rn = allocs.next(rn);
958
+ let rm = allocs.next(rm);
959
+ let top11: u32 = match alu_op {
960
+ ALUOp::Add => 0b00001011001,
961
+ ALUOp::Sub => 0b01001011001,
962
+ ALUOp::AddS => 0b00101011001,
963
+ ALUOp::SubS => 0b01101011001,
964
+ _ => unimplemented!("{:?}", alu_op),
965
+ };
966
+ let top11 = top11 | size.sf_bit() << 10;
967
+ let bits_15_10 = u32::from(extendop.bits()) << 3;
968
+ sink.put4(enc_arith_rrr(top11, bits_15_10, rd, rn, rm));
969
+ }
970
+
971
+ &Inst::BitRR {
972
+ op, size, rd, rn, ..
973
+ } => {
974
+ let rd = allocs.next_writable(rd);
975
+ let rn = allocs.next(rn);
976
+ let (op1, op2) = match op {
977
+ BitOp::RBit => (0b00000, 0b000000),
978
+ BitOp::Clz => (0b00000, 0b000100),
979
+ BitOp::Cls => (0b00000, 0b000101),
980
+ BitOp::Rev16 => (0b00000, 0b000001),
981
+ BitOp::Rev32 => (0b00000, 0b000010),
982
+ BitOp::Rev64 => (0b00000, 0b000011),
983
+ };
984
+ sink.put4(enc_bit_rr(size.sf_bit(), op1, op2, rn, rd))
985
+ }
986
+
987
+ &Inst::ULoad8 { rd, ref mem, flags }
988
+ | &Inst::SLoad8 { rd, ref mem, flags }
989
+ | &Inst::ULoad16 { rd, ref mem, flags }
990
+ | &Inst::SLoad16 { rd, ref mem, flags }
991
+ | &Inst::ULoad32 { rd, ref mem, flags }
992
+ | &Inst::SLoad32 { rd, ref mem, flags }
993
+ | &Inst::ULoad64 {
994
+ rd, ref mem, flags, ..
995
+ }
996
+ | &Inst::FpuLoad32 { rd, ref mem, flags }
997
+ | &Inst::FpuLoad64 { rd, ref mem, flags }
998
+ | &Inst::FpuLoad128 { rd, ref mem, flags } => {
999
+ let rd = allocs.next_writable(rd);
1000
+ let mem = mem.with_allocs(&mut allocs);
1001
+ let access_ty = self.mem_type().unwrap();
1002
+ let (mem_insts, mem) = mem_finalize(Some(sink), &mem, access_ty, state);
1003
+
1004
+ for inst in mem_insts.into_iter() {
1005
+ inst.emit(&[], sink, emit_info, state);
1006
+ }
1007
+
1008
+ // ldst encoding helpers take Reg, not Writable<Reg>.
1009
+ let rd = rd.to_reg();
1010
+
1011
+ // This is the base opcode (top 10 bits) for the "unscaled
1012
+ // immediate" form (Unscaled). Other addressing modes will OR in
1013
+ // other values for bits 24/25 (bits 1/2 of this constant).
1014
+ let op = match self {
1015
+ Inst::ULoad8 { .. } => 0b0011100001,
1016
+ Inst::SLoad8 { .. } => 0b0011100010,
1017
+ Inst::ULoad16 { .. } => 0b0111100001,
1018
+ Inst::SLoad16 { .. } => 0b0111100010,
1019
+ Inst::ULoad32 { .. } => 0b1011100001,
1020
+ Inst::SLoad32 { .. } => 0b1011100010,
1021
+ Inst::ULoad64 { .. } => 0b1111100001,
1022
+ Inst::FpuLoad32 { .. } => 0b1011110001,
1023
+ Inst::FpuLoad64 { .. } => 0b1111110001,
1024
+ Inst::FpuLoad128 { .. } => 0b0011110011,
1025
+ _ => unreachable!(),
1026
+ };
1027
+
1028
+ if let Some(trap_code) = flags.trap_code() {
1029
+ // Register the offset at which the actual load instruction starts.
1030
+ sink.add_trap(trap_code);
1031
+ }
1032
+
1033
+ match &mem {
1034
+ &AMode::Unscaled { rn, simm9 } => {
1035
+ let reg = allocs.next(rn);
1036
+ sink.put4(enc_ldst_simm9(op, simm9, 0b00, reg, rd));
1037
+ }
1038
+ &AMode::UnsignedOffset { rn, uimm12 } => {
1039
+ let reg = allocs.next(rn);
1040
+ sink.put4(enc_ldst_uimm12(op, uimm12, reg, rd));
1041
+ }
1042
+ &AMode::RegReg { rn, rm } => {
1043
+ let r1 = allocs.next(rn);
1044
+ let r2 = allocs.next(rm);
1045
+ sink.put4(enc_ldst_reg(
1046
+ op, r1, r2, /* scaled = */ false, /* extendop = */ None, rd,
1047
+ ));
1048
+ }
1049
+ &AMode::RegScaled { rn, rm } | &AMode::RegScaledExtended { rn, rm, .. } => {
1050
+ let r1 = allocs.next(rn);
1051
+ let r2 = allocs.next(rm);
1052
+ let extendop = match &mem {
1053
+ &AMode::RegScaled { .. } => None,
1054
+ &AMode::RegScaledExtended { extendop, .. } => Some(extendop),
1055
+ _ => unreachable!(),
1056
+ };
1057
+ sink.put4(enc_ldst_reg(
1058
+ op, r1, r2, /* scaled = */ true, extendop, rd,
1059
+ ));
1060
+ }
1061
+ &AMode::RegExtended { rn, rm, extendop } => {
1062
+ let r1 = allocs.next(rn);
1063
+ let r2 = allocs.next(rm);
1064
+ sink.put4(enc_ldst_reg(
1065
+ op,
1066
+ r1,
1067
+ r2,
1068
+ /* scaled = */ false,
1069
+ Some(extendop),
1070
+ rd,
1071
+ ));
1072
+ }
1073
+ &AMode::Label { ref label } => {
1074
+ let offset = match label {
1075
+ // cast i32 to u32 (two's-complement)
1076
+ MemLabel::PCRel(off) => *off as u32,
1077
+ // Emit a relocation into the `MachBuffer`
1078
+ // for the label that's being loaded from and
1079
+ // encode an address of 0 in its place which will
1080
+ // get filled in by relocation resolution later on.
1081
+ MemLabel::Mach(label) => {
1082
+ sink.use_label_at_offset(
1083
+ sink.cur_offset(),
1084
+ *label,
1085
+ LabelUse::Ldr19,
1086
+ );
1087
+ 0
1088
+ }
1089
+ } / 4;
1090
+ assert!(offset < (1 << 19));
1091
+ match self {
1092
+ &Inst::ULoad32 { .. } => {
1093
+ sink.put4(enc_ldst_imm19(0b00011000, offset, rd));
1094
+ }
1095
+ &Inst::SLoad32 { .. } => {
1096
+ sink.put4(enc_ldst_imm19(0b10011000, offset, rd));
1097
+ }
1098
+ &Inst::FpuLoad32 { .. } => {
1099
+ sink.put4(enc_ldst_imm19(0b00011100, offset, rd));
1100
+ }
1101
+ &Inst::ULoad64 { .. } => {
1102
+ sink.put4(enc_ldst_imm19(0b01011000, offset, rd));
1103
+ }
1104
+ &Inst::FpuLoad64 { .. } => {
1105
+ sink.put4(enc_ldst_imm19(0b01011100, offset, rd));
1106
+ }
1107
+ &Inst::FpuLoad128 { .. } => {
1108
+ sink.put4(enc_ldst_imm19(0b10011100, offset, rd));
1109
+ }
1110
+ _ => panic!("Unspported size for LDR from constant pool!"),
1111
+ }
1112
+ }
1113
+ &AMode::SPPreIndexed { simm9 } => {
1114
+ let reg = stack_reg();
1115
+ sink.put4(enc_ldst_simm9(op, simm9, 0b11, reg, rd));
1116
+ }
1117
+ &AMode::SPPostIndexed { simm9 } => {
1118
+ let reg = stack_reg();
1119
+ sink.put4(enc_ldst_simm9(op, simm9, 0b01, reg, rd));
1120
+ }
1121
+ // Eliminated by `mem_finalize()` above.
1122
+ &AMode::SPOffset { .. }
1123
+ | &AMode::FPOffset { .. }
1124
+ | &AMode::IncomingArg { .. }
1125
+ | &AMode::NominalSPOffset { .. }
1126
+ | &AMode::Const { .. }
1127
+ | &AMode::RegOffset { .. } => {
1128
+ panic!("Should not see {:?} here!", mem)
1129
+ }
1130
+ }
1131
+ }
1132
+
1133
+ &Inst::Store8 { rd, ref mem, flags }
1134
+ | &Inst::Store16 { rd, ref mem, flags }
1135
+ | &Inst::Store32 { rd, ref mem, flags }
1136
+ | &Inst::Store64 { rd, ref mem, flags }
1137
+ | &Inst::FpuStore32 { rd, ref mem, flags }
1138
+ | &Inst::FpuStore64 { rd, ref mem, flags }
1139
+ | &Inst::FpuStore128 { rd, ref mem, flags } => {
1140
+ let rd = allocs.next(rd);
1141
+ let mem = mem.with_allocs(&mut allocs);
1142
+ let access_ty = self.mem_type().unwrap();
1143
+ let (mem_insts, mem) = mem_finalize(Some(sink), &mem, access_ty, state);
1144
+
1145
+ for inst in mem_insts.into_iter() {
1146
+ inst.emit(&[], sink, emit_info, state);
1147
+ }
1148
+
1149
+ let op = match self {
1150
+ Inst::Store8 { .. } => 0b0011100000,
1151
+ Inst::Store16 { .. } => 0b0111100000,
1152
+ Inst::Store32 { .. } => 0b1011100000,
1153
+ Inst::Store64 { .. } => 0b1111100000,
1154
+ Inst::FpuStore32 { .. } => 0b1011110000,
1155
+ Inst::FpuStore64 { .. } => 0b1111110000,
1156
+ Inst::FpuStore128 { .. } => 0b0011110010,
1157
+ _ => unreachable!(),
1158
+ };
1159
+
1160
+ if let Some(trap_code) = flags.trap_code() {
1161
+ // Register the offset at which the actual store instruction starts.
1162
+ sink.add_trap(trap_code);
1163
+ }
1164
+
1165
+ match &mem {
1166
+ &AMode::Unscaled { rn, simm9 } => {
1167
+ let reg = allocs.next(rn);
1168
+ sink.put4(enc_ldst_simm9(op, simm9, 0b00, reg, rd));
1169
+ }
1170
+ &AMode::UnsignedOffset { rn, uimm12 } => {
1171
+ let reg = allocs.next(rn);
1172
+ sink.put4(enc_ldst_uimm12(op, uimm12, reg, rd));
1173
+ }
1174
+ &AMode::RegReg { rn, rm } => {
1175
+ let r1 = allocs.next(rn);
1176
+ let r2 = allocs.next(rm);
1177
+ sink.put4(enc_ldst_reg(
1178
+ op, r1, r2, /* scaled = */ false, /* extendop = */ None, rd,
1179
+ ));
1180
+ }
1181
+ &AMode::RegScaled { rn, rm } | &AMode::RegScaledExtended { rn, rm, .. } => {
1182
+ let r1 = allocs.next(rn);
1183
+ let r2 = allocs.next(rm);
1184
+ let extendop = match &mem {
1185
+ &AMode::RegScaled { .. } => None,
1186
+ &AMode::RegScaledExtended { extendop, .. } => Some(extendop),
1187
+ _ => unreachable!(),
1188
+ };
1189
+ sink.put4(enc_ldst_reg(
1190
+ op, r1, r2, /* scaled = */ true, extendop, rd,
1191
+ ));
1192
+ }
1193
+ &AMode::RegExtended { rn, rm, extendop } => {
1194
+ let r1 = allocs.next(rn);
1195
+ let r2 = allocs.next(rm);
1196
+ sink.put4(enc_ldst_reg(
1197
+ op,
1198
+ r1,
1199
+ r2,
1200
+ /* scaled = */ false,
1201
+ Some(extendop),
1202
+ rd,
1203
+ ));
1204
+ }
1205
+ &AMode::Label { .. } => {
1206
+ panic!("Store to a MemLabel not implemented!");
1207
+ }
1208
+ &AMode::SPPreIndexed { simm9 } => {
1209
+ let reg = stack_reg();
1210
+ sink.put4(enc_ldst_simm9(op, simm9, 0b11, reg, rd));
1211
+ }
1212
+ &AMode::SPPostIndexed { simm9 } => {
1213
+ let reg = stack_reg();
1214
+ sink.put4(enc_ldst_simm9(op, simm9, 0b01, reg, rd));
1215
+ }
1216
+ // Eliminated by `mem_finalize()` above.
1217
+ &AMode::SPOffset { .. }
1218
+ | &AMode::FPOffset { .. }
1219
+ | &AMode::IncomingArg { .. }
1220
+ | &AMode::NominalSPOffset { .. }
1221
+ | &AMode::Const { .. }
1222
+ | &AMode::RegOffset { .. } => {
1223
+ panic!("Should not see {:?} here!", mem)
1224
+ }
1225
+ }
1226
+ }
1227
+
1228
+ &Inst::StoreP64 {
1229
+ rt,
1230
+ rt2,
1231
+ ref mem,
1232
+ flags,
1233
+ } => {
1234
+ let rt = allocs.next(rt);
1235
+ let rt2 = allocs.next(rt2);
1236
+ let mem = mem.with_allocs(&mut allocs);
1237
+ if let Some(trap_code) = flags.trap_code() {
1238
+ // Register the offset at which the actual store instruction starts.
1239
+ sink.add_trap(trap_code);
1240
+ }
1241
+ match &mem {
1242
+ &PairAMode::SignedOffset { reg, simm7 } => {
1243
+ assert_eq!(simm7.scale_ty, I64);
1244
+ let reg = allocs.next(reg);
1245
+ sink.put4(enc_ldst_pair(0b1010100100, simm7, reg, rt, rt2));
1246
+ }
1247
+ &PairAMode::SPPreIndexed { simm7 } => {
1248
+ assert_eq!(simm7.scale_ty, I64);
1249
+ let reg = stack_reg();
1250
+ sink.put4(enc_ldst_pair(0b1010100110, simm7, reg, rt, rt2));
1251
+ }
1252
+ &PairAMode::SPPostIndexed { simm7 } => {
1253
+ assert_eq!(simm7.scale_ty, I64);
1254
+ let reg = stack_reg();
1255
+ sink.put4(enc_ldst_pair(0b1010100010, simm7, reg, rt, rt2));
1256
+ }
1257
+ }
1258
+ }
1259
+ &Inst::LoadP64 {
1260
+ rt,
1261
+ rt2,
1262
+ ref mem,
1263
+ flags,
1264
+ } => {
1265
+ let rt = allocs.next(rt.to_reg());
1266
+ let rt2 = allocs.next(rt2.to_reg());
1267
+ let mem = mem.with_allocs(&mut allocs);
1268
+ if let Some(trap_code) = flags.trap_code() {
1269
+ // Register the offset at which the actual load instruction starts.
1270
+ sink.add_trap(trap_code);
1271
+ }
1272
+
1273
+ match &mem {
1274
+ &PairAMode::SignedOffset { reg, simm7 } => {
1275
+ assert_eq!(simm7.scale_ty, I64);
1276
+ let reg = allocs.next(reg);
1277
+ sink.put4(enc_ldst_pair(0b1010100101, simm7, reg, rt, rt2));
1278
+ }
1279
+ &PairAMode::SPPreIndexed { simm7 } => {
1280
+ assert_eq!(simm7.scale_ty, I64);
1281
+ let reg = stack_reg();
1282
+ sink.put4(enc_ldst_pair(0b1010100111, simm7, reg, rt, rt2));
1283
+ }
1284
+ &PairAMode::SPPostIndexed { simm7 } => {
1285
+ assert_eq!(simm7.scale_ty, I64);
1286
+ let reg = stack_reg();
1287
+ sink.put4(enc_ldst_pair(0b1010100011, simm7, reg, rt, rt2));
1288
+ }
1289
+ }
1290
+ }
1291
+ &Inst::FpuLoadP64 {
1292
+ rt,
1293
+ rt2,
1294
+ ref mem,
1295
+ flags,
1296
+ }
1297
+ | &Inst::FpuLoadP128 {
1298
+ rt,
1299
+ rt2,
1300
+ ref mem,
1301
+ flags,
1302
+ } => {
1303
+ let rt = allocs.next(rt.to_reg());
1304
+ let rt2 = allocs.next(rt2.to_reg());
1305
+ let mem = mem.with_allocs(&mut allocs);
1306
+
1307
+ if let Some(trap_code) = flags.trap_code() {
1308
+ // Register the offset at which the actual load instruction starts.
1309
+ sink.add_trap(trap_code);
1310
+ }
1311
+
1312
+ let opc = match self {
1313
+ &Inst::FpuLoadP64 { .. } => 0b01,
1314
+ &Inst::FpuLoadP128 { .. } => 0b10,
1315
+ _ => unreachable!(),
1316
+ };
1317
+
1318
+ match &mem {
1319
+ &PairAMode::SignedOffset { reg, simm7 } => {
1320
+ assert!(simm7.scale_ty == F64 || simm7.scale_ty == I8X16);
1321
+ let reg = allocs.next(reg);
1322
+ sink.put4(enc_ldst_vec_pair(opc, 0b10, true, simm7, reg, rt, rt2));
1323
+ }
1324
+ &PairAMode::SPPreIndexed { simm7 } => {
1325
+ assert!(simm7.scale_ty == F64 || simm7.scale_ty == I8X16);
1326
+ let reg = stack_reg();
1327
+ sink.put4(enc_ldst_vec_pair(opc, 0b11, true, simm7, reg, rt, rt2));
1328
+ }
1329
+ &PairAMode::SPPostIndexed { simm7 } => {
1330
+ assert!(simm7.scale_ty == F64 || simm7.scale_ty == I8X16);
1331
+ let reg = stack_reg();
1332
+ sink.put4(enc_ldst_vec_pair(opc, 0b01, true, simm7, reg, rt, rt2));
1333
+ }
1334
+ }
1335
+ }
1336
+ &Inst::FpuStoreP64 {
1337
+ rt,
1338
+ rt2,
1339
+ ref mem,
1340
+ flags,
1341
+ }
1342
+ | &Inst::FpuStoreP128 {
1343
+ rt,
1344
+ rt2,
1345
+ ref mem,
1346
+ flags,
1347
+ } => {
1348
+ let rt = allocs.next(rt);
1349
+ let rt2 = allocs.next(rt2);
1350
+ let mem = mem.with_allocs(&mut allocs);
1351
+
1352
+ if let Some(trap_code) = flags.trap_code() {
1353
+ // Register the offset at which the actual store instruction starts.
1354
+ sink.add_trap(trap_code);
1355
+ }
1356
+
1357
+ let opc = match self {
1358
+ &Inst::FpuStoreP64 { .. } => 0b01,
1359
+ &Inst::FpuStoreP128 { .. } => 0b10,
1360
+ _ => unreachable!(),
1361
+ };
1362
+
1363
+ match &mem {
1364
+ &PairAMode::SignedOffset { reg, simm7 } => {
1365
+ assert!(simm7.scale_ty == F64 || simm7.scale_ty == I8X16);
1366
+ let reg = allocs.next(reg);
1367
+ sink.put4(enc_ldst_vec_pair(opc, 0b10, false, simm7, reg, rt, rt2));
1368
+ }
1369
+ &PairAMode::SPPreIndexed { simm7 } => {
1370
+ assert!(simm7.scale_ty == F64 || simm7.scale_ty == I8X16);
1371
+ let reg = stack_reg();
1372
+ sink.put4(enc_ldst_vec_pair(opc, 0b11, false, simm7, reg, rt, rt2));
1373
+ }
1374
+ &PairAMode::SPPostIndexed { simm7 } => {
1375
+ assert!(simm7.scale_ty == F64 || simm7.scale_ty == I8X16);
1376
+ let reg = stack_reg();
1377
+ sink.put4(enc_ldst_vec_pair(opc, 0b01, false, simm7, reg, rt, rt2));
1378
+ }
1379
+ }
1380
+ }
1381
+ &Inst::Mov { size, rd, rm } => {
1382
+ let rd = allocs.next_writable(rd);
1383
+ let rm = allocs.next(rm);
1384
+ assert!(rd.to_reg().class() == rm.class());
1385
+ assert!(rm.class() == RegClass::Int);
1386
+
1387
+ match size {
1388
+ OperandSize::Size64 => {
1389
+ // MOV to SP is interpreted as MOV to XZR instead. And our codegen
1390
+ // should never MOV to XZR.
1391
+ assert!(rd.to_reg() != stack_reg());
1392
+
1393
+ if rm == stack_reg() {
1394
+ // We can't use ORR here, so use an `add rd, sp, #0` instead.
1395
+ let imm12 = Imm12::maybe_from_u64(0).unwrap();
1396
+ sink.put4(enc_arith_rr_imm12(
1397
+ 0b100_10001,
1398
+ imm12.shift_bits(),
1399
+ imm12.imm_bits(),
1400
+ rm,
1401
+ rd,
1402
+ ));
1403
+ } else {
1404
+ // Encoded as ORR rd, rm, zero.
1405
+ sink.put4(enc_arith_rrr(0b10101010_000, 0b000_000, rd, zero_reg(), rm));
1406
+ }
1407
+ }
1408
+ OperandSize::Size32 => {
1409
+ // MOV to SP is interpreted as MOV to XZR instead. And our codegen
1410
+ // should never MOV to XZR.
1411
+ assert!(machreg_to_gpr(rd.to_reg()) != 31);
1412
+ // Encoded as ORR rd, rm, zero.
1413
+ sink.put4(enc_arith_rrr(0b00101010_000, 0b000_000, rd, zero_reg(), rm));
1414
+ }
1415
+ }
1416
+ }
1417
+ &Inst::MovFromPReg { rd, rm } => {
1418
+ let rd = allocs.next_writable(rd);
1419
+ allocs.next_fixed_nonallocatable(rm);
1420
+ let rm: Reg = rm.into();
1421
+ debug_assert!([
1422
+ regs::fp_reg(),
1423
+ regs::stack_reg(),
1424
+ regs::link_reg(),
1425
+ regs::pinned_reg()
1426
+ ]
1427
+ .contains(&rm));
1428
+ assert!(rm.class() == RegClass::Int);
1429
+ assert!(rd.to_reg().class() == rm.class());
1430
+ let size = OperandSize::Size64;
1431
+ Inst::Mov { size, rd, rm }.emit(&[], sink, emit_info, state);
1432
+ }
1433
+ &Inst::MovToPReg { rd, rm } => {
1434
+ allocs.next_fixed_nonallocatable(rd);
1435
+ let rd: Writable<Reg> = Writable::from_reg(rd.into());
1436
+ let rm = allocs.next(rm);
1437
+ debug_assert!([
1438
+ regs::fp_reg(),
1439
+ regs::stack_reg(),
1440
+ regs::link_reg(),
1441
+ regs::pinned_reg()
1442
+ ]
1443
+ .contains(&rd.to_reg()));
1444
+ assert!(rd.to_reg().class() == RegClass::Int);
1445
+ assert!(rm.class() == rd.to_reg().class());
1446
+ let size = OperandSize::Size64;
1447
+ Inst::Mov { size, rd, rm }.emit(&[], sink, emit_info, state);
1448
+ }
1449
+ &Inst::MovWide { op, rd, imm, size } => {
1450
+ let rd = allocs.next_writable(rd);
1451
+ sink.put4(enc_move_wide(op, rd, imm, size));
1452
+ }
1453
+ &Inst::MovK { rd, rn, imm, size } => {
1454
+ let rn = allocs.next(rn);
1455
+ let rd = allocs.next_writable(rd);
1456
+ debug_assert_eq!(rn, rd.to_reg());
1457
+ sink.put4(enc_movk(rd, imm, size));
1458
+ }
1459
+ &Inst::CSel { rd, rn, rm, cond } => {
1460
+ let rd = allocs.next_writable(rd);
1461
+ let rn = allocs.next(rn);
1462
+ let rm = allocs.next(rm);
1463
+ sink.put4(enc_csel(rd, rn, rm, cond, 0, 0));
1464
+ }
1465
+ &Inst::CSNeg { rd, rn, rm, cond } => {
1466
+ let rd = allocs.next_writable(rd);
1467
+ let rn = allocs.next(rn);
1468
+ let rm = allocs.next(rm);
1469
+ sink.put4(enc_csel(rd, rn, rm, cond, 1, 1));
1470
+ }
1471
+ &Inst::CSet { rd, cond } => {
1472
+ let rd = allocs.next_writable(rd);
1473
+ sink.put4(enc_csel(rd, zero_reg(), zero_reg(), cond.invert(), 0, 1));
1474
+ }
1475
+ &Inst::CSetm { rd, cond } => {
1476
+ let rd = allocs.next_writable(rd);
1477
+ sink.put4(enc_csel(rd, zero_reg(), zero_reg(), cond.invert(), 1, 0));
1478
+ }
1479
+ &Inst::CCmp {
1480
+ size,
1481
+ rn,
1482
+ rm,
1483
+ nzcv,
1484
+ cond,
1485
+ } => {
1486
+ let rn = allocs.next(rn);
1487
+ let rm = allocs.next(rm);
1488
+ sink.put4(enc_ccmp(size, rn, rm, nzcv, cond));
1489
+ }
1490
+ &Inst::CCmpImm {
1491
+ size,
1492
+ rn,
1493
+ imm,
1494
+ nzcv,
1495
+ cond,
1496
+ } => {
1497
+ let rn = allocs.next(rn);
1498
+ sink.put4(enc_ccmp_imm(size, rn, imm, nzcv, cond));
1499
+ }
1500
+ &Inst::AtomicRMW {
1501
+ ty,
1502
+ op,
1503
+ rs,
1504
+ rt,
1505
+ rn,
1506
+ flags,
1507
+ } => {
1508
+ let rs = allocs.next(rs);
1509
+ let rt = allocs.next_writable(rt);
1510
+ let rn = allocs.next(rn);
1511
+
1512
+ if let Some(trap_code) = flags.trap_code() {
1513
+ sink.add_trap(trap_code);
1514
+ }
1515
+
1516
+ sink.put4(enc_acq_rel(ty, op, rs, rt, rn));
1517
+ }
1518
+ &Inst::AtomicRMWLoop { ty, op, flags, .. } => {
1519
+ /* Emit this:
1520
+ again:
1521
+ ldaxr{,b,h} x/w27, [x25]
1522
+ // maybe sign extend
1523
+ op x28, x27, x26 // op is add,sub,and,orr,eor
1524
+ stlxr{,b,h} w24, x/w28, [x25]
1525
+ cbnz x24, again
1526
+
1527
+ Operand conventions:
1528
+ IN: x25 (addr), x26 (2nd arg for op)
1529
+ OUT: x27 (old value), x24 (trashed), x28 (trashed)
1530
+
1531
+ It is unfortunate that, per the ARM documentation, x28 cannot be used for
1532
+ both the store-data and success-flag operands of stlxr. This causes the
1533
+ instruction's behaviour to be "CONSTRAINED UNPREDICTABLE", so we use x24
1534
+ instead for the success-flag.
1535
+ */
1536
+ // TODO: We should not hardcode registers here, a better idea would be to
1537
+ // pass some scratch registers in the AtomicRMWLoop pseudo-instruction, and use those
1538
+ let xzr = zero_reg();
1539
+ let x24 = xreg(24);
1540
+ let x25 = xreg(25);
1541
+ let x26 = xreg(26);
1542
+ let x27 = xreg(27);
1543
+ let x28 = xreg(28);
1544
+ let x24wr = writable_xreg(24);
1545
+ let x27wr = writable_xreg(27);
1546
+ let x28wr = writable_xreg(28);
1547
+ let again_label = sink.get_label();
1548
+
1549
+ // again:
1550
+ sink.bind_label(again_label, &mut state.ctrl_plane);
1551
+
1552
+ if let Some(trap_code) = flags.trap_code() {
1553
+ sink.add_trap(trap_code);
1554
+ }
1555
+
1556
+ sink.put4(enc_ldaxr(ty, x27wr, x25)); // ldaxr x27, [x25]
1557
+ let size = OperandSize::from_ty(ty);
1558
+ let sign_ext = match op {
1559
+ AtomicRMWLoopOp::Smin | AtomicRMWLoopOp::Smax => match ty {
1560
+ I16 => Some((ExtendOp::SXTH, 16)),
1561
+ I8 => Some((ExtendOp::SXTB, 8)),
1562
+ _ => None,
1563
+ },
1564
+ _ => None,
1565
+ };
1566
+
1567
+ // sxt{b|h} the loaded result if necessary.
1568
+ if sign_ext.is_some() {
1569
+ let (_, from_bits) = sign_ext.unwrap();
1570
+ Inst::Extend {
1571
+ rd: x27wr,
1572
+ rn: x27,
1573
+ signed: true,
1574
+ from_bits,
1575
+ to_bits: size.bits(),
1576
+ }
1577
+ .emit(&[], sink, emit_info, state);
1578
+ }
1579
+
1580
+ match op {
1581
+ AtomicRMWLoopOp::Xchg => {} // do nothing
1582
+ AtomicRMWLoopOp::Nand => {
1583
+ // and x28, x27, x26
1584
+ // mvn x28, x28
1585
+
1586
+ Inst::AluRRR {
1587
+ alu_op: ALUOp::And,
1588
+ size,
1589
+ rd: x28wr,
1590
+ rn: x27,
1591
+ rm: x26,
1592
+ }
1593
+ .emit(&[], sink, emit_info, state);
1594
+
1595
+ Inst::AluRRR {
1596
+ alu_op: ALUOp::OrrNot,
1597
+ size,
1598
+ rd: x28wr,
1599
+ rn: xzr,
1600
+ rm: x28,
1601
+ }
1602
+ .emit(&[], sink, emit_info, state);
1603
+ }
1604
+ AtomicRMWLoopOp::Umin
1605
+ | AtomicRMWLoopOp::Umax
1606
+ | AtomicRMWLoopOp::Smin
1607
+ | AtomicRMWLoopOp::Smax => {
1608
+ // cmp x27, x26 {?sxt}
1609
+ // csel.op x28, x27, x26
1610
+
1611
+ let cond = match op {
1612
+ AtomicRMWLoopOp::Umin => Cond::Lo,
1613
+ AtomicRMWLoopOp::Umax => Cond::Hi,
1614
+ AtomicRMWLoopOp::Smin => Cond::Lt,
1615
+ AtomicRMWLoopOp::Smax => Cond::Gt,
1616
+ _ => unreachable!(),
1617
+ };
1618
+
1619
+ if sign_ext.is_some() {
1620
+ let (extendop, _) = sign_ext.unwrap();
1621
+ Inst::AluRRRExtend {
1622
+ alu_op: ALUOp::SubS,
1623
+ size,
1624
+ rd: writable_zero_reg(),
1625
+ rn: x27,
1626
+ rm: x26,
1627
+ extendop,
1628
+ }
1629
+ .emit(&[], sink, emit_info, state);
1630
+ } else {
1631
+ Inst::AluRRR {
1632
+ alu_op: ALUOp::SubS,
1633
+ size,
1634
+ rd: writable_zero_reg(),
1635
+ rn: x27,
1636
+ rm: x26,
1637
+ }
1638
+ .emit(&[], sink, emit_info, state);
1639
+ }
1640
+
1641
+ Inst::CSel {
1642
+ cond,
1643
+ rd: x28wr,
1644
+ rn: x27,
1645
+ rm: x26,
1646
+ }
1647
+ .emit(&[], sink, emit_info, state);
1648
+ }
1649
+ _ => {
1650
+ // add/sub/and/orr/eor x28, x27, x26
1651
+ let alu_op = match op {
1652
+ AtomicRMWLoopOp::Add => ALUOp::Add,
1653
+ AtomicRMWLoopOp::Sub => ALUOp::Sub,
1654
+ AtomicRMWLoopOp::And => ALUOp::And,
1655
+ AtomicRMWLoopOp::Orr => ALUOp::Orr,
1656
+ AtomicRMWLoopOp::Eor => ALUOp::Eor,
1657
+ AtomicRMWLoopOp::Nand
1658
+ | AtomicRMWLoopOp::Umin
1659
+ | AtomicRMWLoopOp::Umax
1660
+ | AtomicRMWLoopOp::Smin
1661
+ | AtomicRMWLoopOp::Smax
1662
+ | AtomicRMWLoopOp::Xchg => unreachable!(),
1663
+ };
1664
+
1665
+ Inst::AluRRR {
1666
+ alu_op,
1667
+ size,
1668
+ rd: x28wr,
1669
+ rn: x27,
1670
+ rm: x26,
1671
+ }
1672
+ .emit(&[], sink, emit_info, state);
1673
+ }
1674
+ }
1675
+
1676
+ if let Some(trap_code) = flags.trap_code() {
1677
+ sink.add_trap(trap_code);
1678
+ }
1679
+ if op == AtomicRMWLoopOp::Xchg {
1680
+ sink.put4(enc_stlxr(ty, x24wr, x26, x25)); // stlxr w24, x26, [x25]
1681
+ } else {
1682
+ sink.put4(enc_stlxr(ty, x24wr, x28, x25)); // stlxr w24, x28, [x25]
1683
+ }
1684
+
1685
+ // cbnz w24, again
1686
+ // Note, we're actually testing x24, and relying on the default zero-high-half
1687
+ // rule in the assignment that `stlxr` does.
1688
+ let br_offset = sink.cur_offset();
1689
+ sink.put4(enc_conditional_br(
1690
+ BranchTarget::Label(again_label),
1691
+ CondBrKind::NotZero(x24),
1692
+ &mut AllocationConsumer::default(),
1693
+ ));
1694
+ sink.use_label_at_offset(br_offset, again_label, LabelUse::Branch19);
1695
+ }
1696
+ &Inst::AtomicCAS {
1697
+ rd,
1698
+ rs,
1699
+ rt,
1700
+ rn,
1701
+ ty,
1702
+ flags,
1703
+ } => {
1704
+ let rd = allocs.next_writable(rd);
1705
+ let rs = allocs.next(rs);
1706
+ debug_assert_eq!(rd.to_reg(), rs);
1707
+ let rt = allocs.next(rt);
1708
+ let rn = allocs.next(rn);
1709
+ let size = match ty {
1710
+ I8 => 0b00,
1711
+ I16 => 0b01,
1712
+ I32 => 0b10,
1713
+ I64 => 0b11,
1714
+ _ => panic!("Unsupported type: {}", ty),
1715
+ };
1716
+
1717
+ if let Some(trap_code) = flags.trap_code() {
1718
+ sink.add_trap(trap_code);
1719
+ }
1720
+
1721
+ sink.put4(enc_cas(size, rd, rt, rn));
1722
+ }
1723
+ &Inst::AtomicCASLoop { ty, flags, .. } => {
1724
+ /* Emit this:
1725
+ again:
1726
+ ldaxr{,b,h} x/w27, [x25]
1727
+ cmp x27, x/w26 uxt{b,h}
1728
+ b.ne out
1729
+ stlxr{,b,h} w24, x/w28, [x25]
1730
+ cbnz x24, again
1731
+ out:
1732
+
1733
+ Operand conventions:
1734
+ IN: x25 (addr), x26 (expected value), x28 (replacement value)
1735
+ OUT: x27 (old value), x24 (trashed)
1736
+ */
1737
+ let x24 = xreg(24);
1738
+ let x25 = xreg(25);
1739
+ let x26 = xreg(26);
1740
+ let x27 = xreg(27);
1741
+ let x28 = xreg(28);
1742
+ let xzrwr = writable_zero_reg();
1743
+ let x24wr = writable_xreg(24);
1744
+ let x27wr = writable_xreg(27);
1745
+ let again_label = sink.get_label();
1746
+ let out_label = sink.get_label();
1747
+
1748
+ // again:
1749
+ sink.bind_label(again_label, &mut state.ctrl_plane);
1750
+
1751
+ if let Some(trap_code) = flags.trap_code() {
1752
+ sink.add_trap(trap_code);
1753
+ }
1754
+
1755
+ // ldaxr x27, [x25]
1756
+ sink.put4(enc_ldaxr(ty, x27wr, x25));
1757
+
1758
+ // The top 32-bits are zero-extended by the ldaxr so we don't
1759
+ // have to use UXTW, just the x-form of the register.
1760
+ let (bit21, extend_op) = match ty {
1761
+ I8 => (0b1, 0b000000),
1762
+ I16 => (0b1, 0b001000),
1763
+ _ => (0b0, 0b000000),
1764
+ };
1765
+ let bits_31_21 = 0b111_01011_000 | bit21;
1766
+ // cmp x27, x26 (== subs xzr, x27, x26)
1767
+ sink.put4(enc_arith_rrr(bits_31_21, extend_op, xzrwr, x27, x26));
1768
+
1769
+ // b.ne out
1770
+ let br_out_offset = sink.cur_offset();
1771
+ sink.put4(enc_conditional_br(
1772
+ BranchTarget::Label(out_label),
1773
+ CondBrKind::Cond(Cond::Ne),
1774
+ &mut AllocationConsumer::default(),
1775
+ ));
1776
+ sink.use_label_at_offset(br_out_offset, out_label, LabelUse::Branch19);
1777
+
1778
+ if let Some(trap_code) = flags.trap_code() {
1779
+ sink.add_trap(trap_code);
1780
+ }
1781
+
1782
+ sink.put4(enc_stlxr(ty, x24wr, x28, x25)); // stlxr w24, x28, [x25]
1783
+
1784
+ // cbnz w24, again.
1785
+ // Note, we're actually testing x24, and relying on the default zero-high-half
1786
+ // rule in the assignment that `stlxr` does.
1787
+ let br_again_offset = sink.cur_offset();
1788
+ sink.put4(enc_conditional_br(
1789
+ BranchTarget::Label(again_label),
1790
+ CondBrKind::NotZero(x24),
1791
+ &mut AllocationConsumer::default(),
1792
+ ));
1793
+ sink.use_label_at_offset(br_again_offset, again_label, LabelUse::Branch19);
1794
+
1795
+ // out:
1796
+ sink.bind_label(out_label, &mut state.ctrl_plane);
1797
+ }
1798
+ &Inst::LoadAcquire {
1799
+ access_ty,
1800
+ rt,
1801
+ rn,
1802
+ flags,
1803
+ } => {
1804
+ let rn = allocs.next(rn);
1805
+ let rt = allocs.next_writable(rt);
1806
+
1807
+ if let Some(trap_code) = flags.trap_code() {
1808
+ sink.add_trap(trap_code);
1809
+ }
1810
+
1811
+ sink.put4(enc_ldar(access_ty, rt, rn));
1812
+ }
1813
+ &Inst::StoreRelease {
1814
+ access_ty,
1815
+ rt,
1816
+ rn,
1817
+ flags,
1818
+ } => {
1819
+ let rn = allocs.next(rn);
1820
+ let rt = allocs.next(rt);
1821
+
1822
+ if let Some(trap_code) = flags.trap_code() {
1823
+ sink.add_trap(trap_code);
1824
+ }
1825
+
1826
+ sink.put4(enc_stlr(access_ty, rt, rn));
1827
+ }
1828
+ &Inst::Fence {} => {
1829
+ sink.put4(enc_dmb_ish()); // dmb ish
1830
+ }
1831
+ &Inst::Csdb {} => {
1832
+ sink.put4(0xd503229f);
1833
+ }
1834
+ &Inst::FpuMove32 { rd, rn } => {
1835
+ let rd = allocs.next_writable(rd);
1836
+ let rn = allocs.next(rn);
1837
+ sink.put4(enc_fpurr(0b000_11110_00_1_000000_10000, rd, rn));
1838
+ }
1839
+ &Inst::FpuMove64 { rd, rn } => {
1840
+ let rd = allocs.next_writable(rd);
1841
+ let rn = allocs.next(rn);
1842
+ sink.put4(enc_fpurr(0b000_11110_01_1_000000_10000, rd, rn));
1843
+ }
1844
+ &Inst::FpuMove128 { rd, rn } => {
1845
+ let rd = allocs.next_writable(rd);
1846
+ let rn = allocs.next(rn);
1847
+ sink.put4(enc_vecmov(/* 16b = */ true, rd, rn));
1848
+ }
1849
+ &Inst::FpuMoveFromVec { rd, rn, idx, size } => {
1850
+ let rd = allocs.next_writable(rd);
1851
+ let rn = allocs.next(rn);
1852
+ let (imm5, shift, mask) = match size.lane_size() {
1853
+ ScalarSize::Size32 => (0b00100, 3, 0b011),
1854
+ ScalarSize::Size64 => (0b01000, 4, 0b001),
1855
+ _ => unimplemented!(),
1856
+ };
1857
+ debug_assert_eq!(idx & mask, idx);
1858
+ let imm5 = imm5 | ((idx as u32) << shift);
1859
+ sink.put4(
1860
+ 0b010_11110000_00000_000001_00000_00000
1861
+ | (imm5 << 16)
1862
+ | (machreg_to_vec(rn) << 5)
1863
+ | machreg_to_vec(rd.to_reg()),
1864
+ );
1865
+ }
1866
+ &Inst::FpuExtend { rd, rn, size } => {
1867
+ let rd = allocs.next_writable(rd);
1868
+ let rn = allocs.next(rn);
1869
+ sink.put4(enc_fpurr(
1870
+ 0b000_11110_00_1_000000_10000 | (size.ftype() << 12),
1871
+ rd,
1872
+ rn,
1873
+ ));
1874
+ }
1875
+ &Inst::FpuRR {
1876
+ fpu_op,
1877
+ size,
1878
+ rd,
1879
+ rn,
1880
+ } => {
1881
+ let rd = allocs.next_writable(rd);
1882
+ let rn = allocs.next(rn);
1883
+ let top22 = match fpu_op {
1884
+ FPUOp1::Abs => 0b000_11110_00_1_000001_10000,
1885
+ FPUOp1::Neg => 0b000_11110_00_1_000010_10000,
1886
+ FPUOp1::Sqrt => 0b000_11110_00_1_000011_10000,
1887
+ FPUOp1::Cvt32To64 => {
1888
+ debug_assert_eq!(size, ScalarSize::Size32);
1889
+ 0b000_11110_00_1_000101_10000
1890
+ }
1891
+ FPUOp1::Cvt64To32 => {
1892
+ debug_assert_eq!(size, ScalarSize::Size64);
1893
+ 0b000_11110_01_1_000100_10000
1894
+ }
1895
+ };
1896
+ let top22 = top22 | size.ftype() << 12;
1897
+ sink.put4(enc_fpurr(top22, rd, rn));
1898
+ }
1899
+ &Inst::FpuRRR {
1900
+ fpu_op,
1901
+ size,
1902
+ rd,
1903
+ rn,
1904
+ rm,
1905
+ } => {
1906
+ let rd = allocs.next_writable(rd);
1907
+ let rn = allocs.next(rn);
1908
+ let rm = allocs.next(rm);
1909
+ let top22 = match fpu_op {
1910
+ FPUOp2::Add => 0b000_11110_00_1_00000_001010,
1911
+ FPUOp2::Sub => 0b000_11110_00_1_00000_001110,
1912
+ FPUOp2::Mul => 0b000_11110_00_1_00000_000010,
1913
+ FPUOp2::Div => 0b000_11110_00_1_00000_000110,
1914
+ FPUOp2::Max => 0b000_11110_00_1_00000_010010,
1915
+ FPUOp2::Min => 0b000_11110_00_1_00000_010110,
1916
+ };
1917
+ let top22 = top22 | size.ftype() << 12;
1918
+ sink.put4(enc_fpurrr(top22, rd, rn, rm));
1919
+ }
1920
+ &Inst::FpuRRI { fpu_op, rd, rn } => {
1921
+ let rd = allocs.next_writable(rd);
1922
+ let rn = allocs.next(rn);
1923
+ match fpu_op {
1924
+ FPUOpRI::UShr32(imm) => {
1925
+ debug_assert_eq!(32, imm.lane_size_in_bits);
1926
+ sink.put4(
1927
+ 0b0_0_1_011110_0000000_00_0_0_0_1_00000_00000
1928
+ | imm.enc() << 16
1929
+ | machreg_to_vec(rn) << 5
1930
+ | machreg_to_vec(rd.to_reg()),
1931
+ )
1932
+ }
1933
+ FPUOpRI::UShr64(imm) => {
1934
+ debug_assert_eq!(64, imm.lane_size_in_bits);
1935
+ sink.put4(
1936
+ 0b01_1_111110_0000000_00_0_0_0_1_00000_00000
1937
+ | imm.enc() << 16
1938
+ | machreg_to_vec(rn) << 5
1939
+ | machreg_to_vec(rd.to_reg()),
1940
+ )
1941
+ }
1942
+ }
1943
+ }
1944
+ &Inst::FpuRRIMod { fpu_op, rd, ri, rn } => {
1945
+ let rd = allocs.next_writable(rd);
1946
+ let ri = allocs.next(ri);
1947
+ let rn = allocs.next(rn);
1948
+ debug_assert_eq!(rd.to_reg(), ri);
1949
+ match fpu_op {
1950
+ FPUOpRIMod::Sli64(imm) => {
1951
+ debug_assert_eq!(64, imm.lane_size_in_bits);
1952
+ sink.put4(
1953
+ 0b01_1_111110_0000000_010101_00000_00000
1954
+ | imm.enc() << 16
1955
+ | machreg_to_vec(rn) << 5
1956
+ | machreg_to_vec(rd.to_reg()),
1957
+ )
1958
+ }
1959
+ FPUOpRIMod::Sli32(imm) => {
1960
+ debug_assert_eq!(32, imm.lane_size_in_bits);
1961
+ sink.put4(
1962
+ 0b0_0_1_011110_0000000_010101_00000_00000
1963
+ | imm.enc() << 16
1964
+ | machreg_to_vec(rn) << 5
1965
+ | machreg_to_vec(rd.to_reg()),
1966
+ )
1967
+ }
1968
+ }
1969
+ }
1970
+ &Inst::FpuRRRR {
1971
+ fpu_op,
1972
+ size,
1973
+ rd,
1974
+ rn,
1975
+ rm,
1976
+ ra,
1977
+ } => {
1978
+ let rd = allocs.next_writable(rd);
1979
+ let rn = allocs.next(rn);
1980
+ let rm = allocs.next(rm);
1981
+ let ra = allocs.next(ra);
1982
+ let top17 = match fpu_op {
1983
+ FPUOp3::MAdd => 0b000_11111_00_0_00000_0,
1984
+ };
1985
+ let top17 = top17 | size.ftype() << 7;
1986
+ sink.put4(enc_fpurrrr(top17, rd, rn, rm, ra));
1987
+ }
1988
+ &Inst::VecMisc { op, rd, rn, size } => {
1989
+ let rd = allocs.next_writable(rd);
1990
+ let rn = allocs.next(rn);
1991
+ let (q, enc_size) = size.enc_size();
1992
+ let (u, bits_12_16, size) = match op {
1993
+ VecMisc2::Not => (0b1, 0b00101, 0b00),
1994
+ VecMisc2::Neg => (0b1, 0b01011, enc_size),
1995
+ VecMisc2::Abs => (0b0, 0b01011, enc_size),
1996
+ VecMisc2::Fabs => {
1997
+ debug_assert!(
1998
+ size == VectorSize::Size32x2
1999
+ || size == VectorSize::Size32x4
2000
+ || size == VectorSize::Size64x2
2001
+ );
2002
+ (0b0, 0b01111, enc_size)
2003
+ }
2004
+ VecMisc2::Fneg => {
2005
+ debug_assert!(
2006
+ size == VectorSize::Size32x2
2007
+ || size == VectorSize::Size32x4
2008
+ || size == VectorSize::Size64x2
2009
+ );
2010
+ (0b1, 0b01111, enc_size)
2011
+ }
2012
+ VecMisc2::Fsqrt => {
2013
+ debug_assert!(
2014
+ size == VectorSize::Size32x2
2015
+ || size == VectorSize::Size32x4
2016
+ || size == VectorSize::Size64x2
2017
+ );
2018
+ (0b1, 0b11111, enc_size)
2019
+ }
2020
+ VecMisc2::Rev16 => {
2021
+ debug_assert_eq!(size, VectorSize::Size8x16);
2022
+ (0b0, 0b00001, enc_size)
2023
+ }
2024
+ VecMisc2::Rev32 => {
2025
+ debug_assert!(size == VectorSize::Size8x16 || size == VectorSize::Size16x8);
2026
+ (0b1, 0b00000, enc_size)
2027
+ }
2028
+ VecMisc2::Rev64 => {
2029
+ debug_assert!(
2030
+ size == VectorSize::Size8x16
2031
+ || size == VectorSize::Size16x8
2032
+ || size == VectorSize::Size32x4
2033
+ );
2034
+ (0b0, 0b00000, enc_size)
2035
+ }
2036
+ VecMisc2::Fcvtzs => {
2037
+ debug_assert!(
2038
+ size == VectorSize::Size32x2
2039
+ || size == VectorSize::Size32x4
2040
+ || size == VectorSize::Size64x2
2041
+ );
2042
+ (0b0, 0b11011, enc_size)
2043
+ }
2044
+ VecMisc2::Fcvtzu => {
2045
+ debug_assert!(
2046
+ size == VectorSize::Size32x2
2047
+ || size == VectorSize::Size32x4
2048
+ || size == VectorSize::Size64x2
2049
+ );
2050
+ (0b1, 0b11011, enc_size)
2051
+ }
2052
+ VecMisc2::Scvtf => {
2053
+ debug_assert!(size == VectorSize::Size32x4 || size == VectorSize::Size64x2);
2054
+ (0b0, 0b11101, enc_size & 0b1)
2055
+ }
2056
+ VecMisc2::Ucvtf => {
2057
+ debug_assert!(size == VectorSize::Size32x4 || size == VectorSize::Size64x2);
2058
+ (0b1, 0b11101, enc_size & 0b1)
2059
+ }
2060
+ VecMisc2::Frintn => {
2061
+ debug_assert!(
2062
+ size == VectorSize::Size32x2
2063
+ || size == VectorSize::Size32x4
2064
+ || size == VectorSize::Size64x2
2065
+ );
2066
+ (0b0, 0b11000, enc_size & 0b01)
2067
+ }
2068
+ VecMisc2::Frintz => {
2069
+ debug_assert!(
2070
+ size == VectorSize::Size32x2
2071
+ || size == VectorSize::Size32x4
2072
+ || size == VectorSize::Size64x2
2073
+ );
2074
+ (0b0, 0b11001, enc_size)
2075
+ }
2076
+ VecMisc2::Frintm => {
2077
+ debug_assert!(
2078
+ size == VectorSize::Size32x2
2079
+ || size == VectorSize::Size32x4
2080
+ || size == VectorSize::Size64x2
2081
+ );
2082
+ (0b0, 0b11001, enc_size & 0b01)
2083
+ }
2084
+ VecMisc2::Frintp => {
2085
+ debug_assert!(
2086
+ size == VectorSize::Size32x2
2087
+ || size == VectorSize::Size32x4
2088
+ || size == VectorSize::Size64x2
2089
+ );
2090
+ (0b0, 0b11000, enc_size)
2091
+ }
2092
+ VecMisc2::Cnt => {
2093
+ debug_assert!(size == VectorSize::Size8x8 || size == VectorSize::Size8x16);
2094
+ (0b0, 0b00101, enc_size)
2095
+ }
2096
+ VecMisc2::Cmeq0 => (0b0, 0b01001, enc_size),
2097
+ VecMisc2::Cmge0 => (0b1, 0b01000, enc_size),
2098
+ VecMisc2::Cmgt0 => (0b0, 0b01000, enc_size),
2099
+ VecMisc2::Cmle0 => (0b1, 0b01001, enc_size),
2100
+ VecMisc2::Cmlt0 => (0b0, 0b01010, enc_size),
2101
+ VecMisc2::Fcmeq0 => {
2102
+ debug_assert!(
2103
+ size == VectorSize::Size32x2
2104
+ || size == VectorSize::Size32x4
2105
+ || size == VectorSize::Size64x2
2106
+ );
2107
+ (0b0, 0b01101, enc_size)
2108
+ }
2109
+ VecMisc2::Fcmge0 => {
2110
+ debug_assert!(
2111
+ size == VectorSize::Size32x2
2112
+ || size == VectorSize::Size32x4
2113
+ || size == VectorSize::Size64x2
2114
+ );
2115
+ (0b1, 0b01100, enc_size)
2116
+ }
2117
+ VecMisc2::Fcmgt0 => {
2118
+ debug_assert!(
2119
+ size == VectorSize::Size32x2
2120
+ || size == VectorSize::Size32x4
2121
+ || size == VectorSize::Size64x2
2122
+ );
2123
+ (0b0, 0b01100, enc_size)
2124
+ }
2125
+ VecMisc2::Fcmle0 => {
2126
+ debug_assert!(
2127
+ size == VectorSize::Size32x2
2128
+ || size == VectorSize::Size32x4
2129
+ || size == VectorSize::Size64x2
2130
+ );
2131
+ (0b1, 0b01101, enc_size)
2132
+ }
2133
+ VecMisc2::Fcmlt0 => {
2134
+ debug_assert!(
2135
+ size == VectorSize::Size32x2
2136
+ || size == VectorSize::Size32x4
2137
+ || size == VectorSize::Size64x2
2138
+ );
2139
+ (0b0, 0b01110, enc_size)
2140
+ }
2141
+ };
2142
+ sink.put4(enc_vec_rr_misc((q << 1) | u, size, bits_12_16, rd, rn));
2143
+ }
2144
+ &Inst::VecLanes { op, rd, rn, size } => {
2145
+ let rd = allocs.next_writable(rd);
2146
+ let rn = allocs.next(rn);
2147
+ let (q, size) = match size {
2148
+ VectorSize::Size8x8 => (0b0, 0b00),
2149
+ VectorSize::Size8x16 => (0b1, 0b00),
2150
+ VectorSize::Size16x4 => (0b0, 0b01),
2151
+ VectorSize::Size16x8 => (0b1, 0b01),
2152
+ VectorSize::Size32x4 => (0b1, 0b10),
2153
+ _ => unreachable!(),
2154
+ };
2155
+ let (u, opcode) = match op {
2156
+ VecLanesOp::Uminv => (0b1, 0b11010),
2157
+ VecLanesOp::Addv => (0b0, 0b11011),
2158
+ };
2159
+ sink.put4(enc_vec_lanes(q, u, size, opcode, rd, rn));
2160
+ }
2161
+ &Inst::VecShiftImm {
2162
+ op,
2163
+ rd,
2164
+ rn,
2165
+ size,
2166
+ imm,
2167
+ } => {
2168
+ let rd = allocs.next_writable(rd);
2169
+ let rn = allocs.next(rn);
2170
+ let (is_shr, mut template) = match op {
2171
+ VecShiftImmOp::Ushr => (true, 0b_001_011110_0000_000_000001_00000_00000_u32),
2172
+ VecShiftImmOp::Sshr => (true, 0b_000_011110_0000_000_000001_00000_00000_u32),
2173
+ VecShiftImmOp::Shl => (false, 0b_000_011110_0000_000_010101_00000_00000_u32),
2174
+ };
2175
+ if size.is_128bits() {
2176
+ template |= 0b1 << 30;
2177
+ }
2178
+ let imm = imm as u32;
2179
+ // Deal with the somewhat strange encoding scheme for, and limits on,
2180
+ // the shift amount.
2181
+ let immh_immb = match (size.lane_size(), is_shr) {
2182
+ (ScalarSize::Size64, true) if imm >= 1 && imm <= 64 => {
2183
+ 0b_1000_000_u32 | (64 - imm)
2184
+ }
2185
+ (ScalarSize::Size32, true) if imm >= 1 && imm <= 32 => {
2186
+ 0b_0100_000_u32 | (32 - imm)
2187
+ }
2188
+ (ScalarSize::Size16, true) if imm >= 1 && imm <= 16 => {
2189
+ 0b_0010_000_u32 | (16 - imm)
2190
+ }
2191
+ (ScalarSize::Size8, true) if imm >= 1 && imm <= 8 => {
2192
+ 0b_0001_000_u32 | (8 - imm)
2193
+ }
2194
+ (ScalarSize::Size64, false) if imm <= 63 => 0b_1000_000_u32 | imm,
2195
+ (ScalarSize::Size32, false) if imm <= 31 => 0b_0100_000_u32 | imm,
2196
+ (ScalarSize::Size16, false) if imm <= 15 => 0b_0010_000_u32 | imm,
2197
+ (ScalarSize::Size8, false) if imm <= 7 => 0b_0001_000_u32 | imm,
2198
+ _ => panic!(
2199
+ "aarch64: Inst::VecShiftImm: emit: invalid op/size/imm {:?}, {:?}, {:?}",
2200
+ op, size, imm
2201
+ ),
2202
+ };
2203
+ let rn_enc = machreg_to_vec(rn);
2204
+ let rd_enc = machreg_to_vec(rd.to_reg());
2205
+ sink.put4(template | (immh_immb << 16) | (rn_enc << 5) | rd_enc);
2206
+ }
2207
+ &Inst::VecShiftImmMod {
2208
+ op,
2209
+ rd,
2210
+ ri,
2211
+ rn,
2212
+ size,
2213
+ imm,
2214
+ } => {
2215
+ let rd = allocs.next_writable(rd);
2216
+ let ri = allocs.next(ri);
2217
+ debug_assert_eq!(rd.to_reg(), ri);
2218
+ let rn = allocs.next(rn);
2219
+ let (is_shr, mut template) = match op {
2220
+ VecShiftImmModOp::Sli => (false, 0b_001_011110_0000_000_010101_00000_00000_u32),
2221
+ };
2222
+ if size.is_128bits() {
2223
+ template |= 0b1 << 30;
2224
+ }
2225
+ let imm = imm as u32;
2226
+ // Deal with the somewhat strange encoding scheme for, and limits on,
2227
+ // the shift amount.
2228
+ let immh_immb = match (size.lane_size(), is_shr) {
2229
+ (ScalarSize::Size64, true) if imm >= 1 && imm <= 64 => {
2230
+ 0b_1000_000_u32 | (64 - imm)
2231
+ }
2232
+ (ScalarSize::Size32, true) if imm >= 1 && imm <= 32 => {
2233
+ 0b_0100_000_u32 | (32 - imm)
2234
+ }
2235
+ (ScalarSize::Size16, true) if imm >= 1 && imm <= 16 => {
2236
+ 0b_0010_000_u32 | (16 - imm)
2237
+ }
2238
+ (ScalarSize::Size8, true) if imm >= 1 && imm <= 8 => {
2239
+ 0b_0001_000_u32 | (8 - imm)
2240
+ }
2241
+ (ScalarSize::Size64, false) if imm <= 63 => 0b_1000_000_u32 | imm,
2242
+ (ScalarSize::Size32, false) if imm <= 31 => 0b_0100_000_u32 | imm,
2243
+ (ScalarSize::Size16, false) if imm <= 15 => 0b_0010_000_u32 | imm,
2244
+ (ScalarSize::Size8, false) if imm <= 7 => 0b_0001_000_u32 | imm,
2245
+ _ => panic!(
2246
+ "aarch64: Inst::VecShiftImmMod: emit: invalid op/size/imm {:?}, {:?}, {:?}",
2247
+ op, size, imm
2248
+ ),
2249
+ };
2250
+ let rn_enc = machreg_to_vec(rn);
2251
+ let rd_enc = machreg_to_vec(rd.to_reg());
2252
+ sink.put4(template | (immh_immb << 16) | (rn_enc << 5) | rd_enc);
2253
+ }
2254
+ &Inst::VecExtract { rd, rn, rm, imm4 } => {
2255
+ let rd = allocs.next_writable(rd);
2256
+ let rn = allocs.next(rn);
2257
+ let rm = allocs.next(rm);
2258
+ if imm4 < 16 {
2259
+ let template = 0b_01_101110_000_00000_0_0000_0_00000_00000_u32;
2260
+ let rm_enc = machreg_to_vec(rm);
2261
+ let rn_enc = machreg_to_vec(rn);
2262
+ let rd_enc = machreg_to_vec(rd.to_reg());
2263
+ sink.put4(
2264
+ template | (rm_enc << 16) | ((imm4 as u32) << 11) | (rn_enc << 5) | rd_enc,
2265
+ );
2266
+ } else {
2267
+ panic!(
2268
+ "aarch64: Inst::VecExtract: emit: invalid extract index {}",
2269
+ imm4
2270
+ );
2271
+ }
2272
+ }
2273
+ &Inst::VecTbl { rd, rn, rm } => {
2274
+ let rn = allocs.next(rn);
2275
+ let rm = allocs.next(rm);
2276
+ let rd = allocs.next_writable(rd);
2277
+ sink.put4(enc_tbl(/* is_extension = */ false, 0b00, rd, rn, rm));
2278
+ }
2279
+ &Inst::VecTblExt { rd, ri, rn, rm } => {
2280
+ let rn = allocs.next(rn);
2281
+ let rm = allocs.next(rm);
2282
+ let rd = allocs.next_writable(rd);
2283
+ let ri = allocs.next(ri);
2284
+ debug_assert_eq!(rd.to_reg(), ri);
2285
+ sink.put4(enc_tbl(/* is_extension = */ true, 0b00, rd, rn, rm));
2286
+ }
2287
+ &Inst::VecTbl2 { rd, rn, rn2, rm } => {
2288
+ let rn = allocs.next(rn);
2289
+ let rn2 = allocs.next(rn2);
2290
+ let rm = allocs.next(rm);
2291
+ let rd = allocs.next_writable(rd);
2292
+ assert_eq!(machreg_to_vec(rn2), (machreg_to_vec(rn) + 1) % 32);
2293
+ sink.put4(enc_tbl(/* is_extension = */ false, 0b01, rd, rn, rm));
2294
+ }
2295
+ &Inst::VecTbl2Ext {
2296
+ rd,
2297
+ ri,
2298
+ rn,
2299
+ rn2,
2300
+ rm,
2301
+ } => {
2302
+ let rn = allocs.next(rn);
2303
+ let rn2 = allocs.next(rn2);
2304
+ let rm = allocs.next(rm);
2305
+ let rd = allocs.next_writable(rd);
2306
+ let ri = allocs.next(ri);
2307
+ debug_assert_eq!(rd.to_reg(), ri);
2308
+ assert_eq!(machreg_to_vec(rn2), (machreg_to_vec(rn) + 1) % 32);
2309
+ sink.put4(enc_tbl(/* is_extension = */ true, 0b01, rd, rn, rm));
2310
+ }
2311
+ &Inst::FpuCmp { size, rn, rm } => {
2312
+ let rn = allocs.next(rn);
2313
+ let rm = allocs.next(rm);
2314
+ sink.put4(enc_fcmp(size, rn, rm));
2315
+ }
2316
+ &Inst::FpuToInt { op, rd, rn } => {
2317
+ let rd = allocs.next_writable(rd);
2318
+ let rn = allocs.next(rn);
2319
+ let top16 = match op {
2320
+ // FCVTZS (32/32-bit)
2321
+ FpuToIntOp::F32ToI32 => 0b000_11110_00_1_11_000,
2322
+ // FCVTZU (32/32-bit)
2323
+ FpuToIntOp::F32ToU32 => 0b000_11110_00_1_11_001,
2324
+ // FCVTZS (32/64-bit)
2325
+ FpuToIntOp::F32ToI64 => 0b100_11110_00_1_11_000,
2326
+ // FCVTZU (32/64-bit)
2327
+ FpuToIntOp::F32ToU64 => 0b100_11110_00_1_11_001,
2328
+ // FCVTZS (64/32-bit)
2329
+ FpuToIntOp::F64ToI32 => 0b000_11110_01_1_11_000,
2330
+ // FCVTZU (64/32-bit)
2331
+ FpuToIntOp::F64ToU32 => 0b000_11110_01_1_11_001,
2332
+ // FCVTZS (64/64-bit)
2333
+ FpuToIntOp::F64ToI64 => 0b100_11110_01_1_11_000,
2334
+ // FCVTZU (64/64-bit)
2335
+ FpuToIntOp::F64ToU64 => 0b100_11110_01_1_11_001,
2336
+ };
2337
+ sink.put4(enc_fputoint(top16, rd, rn));
2338
+ }
2339
+ &Inst::IntToFpu { op, rd, rn } => {
2340
+ let rd = allocs.next_writable(rd);
2341
+ let rn = allocs.next(rn);
2342
+ let top16 = match op {
2343
+ // SCVTF (32/32-bit)
2344
+ IntToFpuOp::I32ToF32 => 0b000_11110_00_1_00_010,
2345
+ // UCVTF (32/32-bit)
2346
+ IntToFpuOp::U32ToF32 => 0b000_11110_00_1_00_011,
2347
+ // SCVTF (64/32-bit)
2348
+ IntToFpuOp::I64ToF32 => 0b100_11110_00_1_00_010,
2349
+ // UCVTF (64/32-bit)
2350
+ IntToFpuOp::U64ToF32 => 0b100_11110_00_1_00_011,
2351
+ // SCVTF (32/64-bit)
2352
+ IntToFpuOp::I32ToF64 => 0b000_11110_01_1_00_010,
2353
+ // UCVTF (32/64-bit)
2354
+ IntToFpuOp::U32ToF64 => 0b000_11110_01_1_00_011,
2355
+ // SCVTF (64/64-bit)
2356
+ IntToFpuOp::I64ToF64 => 0b100_11110_01_1_00_010,
2357
+ // UCVTF (64/64-bit)
2358
+ IntToFpuOp::U64ToF64 => 0b100_11110_01_1_00_011,
2359
+ };
2360
+ sink.put4(enc_inttofpu(top16, rd, rn));
2361
+ }
2362
+ &Inst::FpuCSel32 { rd, rn, rm, cond } => {
2363
+ let rd = allocs.next_writable(rd);
2364
+ let rn = allocs.next(rn);
2365
+ let rm = allocs.next(rm);
2366
+ sink.put4(enc_fcsel(rd, rn, rm, cond, ScalarSize::Size32));
2367
+ }
2368
+ &Inst::FpuCSel64 { rd, rn, rm, cond } => {
2369
+ let rd = allocs.next_writable(rd);
2370
+ let rn = allocs.next(rn);
2371
+ let rm = allocs.next(rm);
2372
+ sink.put4(enc_fcsel(rd, rn, rm, cond, ScalarSize::Size64));
2373
+ }
2374
+ &Inst::FpuRound { op, rd, rn } => {
2375
+ let rd = allocs.next_writable(rd);
2376
+ let rn = allocs.next(rn);
2377
+ let top22 = match op {
2378
+ FpuRoundMode::Minus32 => 0b000_11110_00_1_001_010_10000,
2379
+ FpuRoundMode::Minus64 => 0b000_11110_01_1_001_010_10000,
2380
+ FpuRoundMode::Plus32 => 0b000_11110_00_1_001_001_10000,
2381
+ FpuRoundMode::Plus64 => 0b000_11110_01_1_001_001_10000,
2382
+ FpuRoundMode::Zero32 => 0b000_11110_00_1_001_011_10000,
2383
+ FpuRoundMode::Zero64 => 0b000_11110_01_1_001_011_10000,
2384
+ FpuRoundMode::Nearest32 => 0b000_11110_00_1_001_000_10000,
2385
+ FpuRoundMode::Nearest64 => 0b000_11110_01_1_001_000_10000,
2386
+ };
2387
+ sink.put4(enc_fround(top22, rd, rn));
2388
+ }
2389
+ &Inst::MovToFpu { rd, rn, size } => {
2390
+ let rd = allocs.next_writable(rd);
2391
+ let rn = allocs.next(rn);
2392
+ let template = match size {
2393
+ ScalarSize::Size32 => 0b000_11110_00_1_00_111_000000_00000_00000,
2394
+ ScalarSize::Size64 => 0b100_11110_01_1_00_111_000000_00000_00000,
2395
+ _ => unreachable!(),
2396
+ };
2397
+ sink.put4(template | (machreg_to_gpr(rn) << 5) | machreg_to_vec(rd.to_reg()));
2398
+ }
2399
+ &Inst::FpuMoveFPImm { rd, imm, size } => {
2400
+ let rd = allocs.next_writable(rd);
2401
+ let size_code = match size {
2402
+ ScalarSize::Size32 => 0b00,
2403
+ ScalarSize::Size64 => 0b01,
2404
+ _ => unimplemented!(),
2405
+ };
2406
+ sink.put4(
2407
+ 0b000_11110_00_1_00_000_000100_00000_00000
2408
+ | size_code << 22
2409
+ | ((imm.enc_bits() as u32) << 13)
2410
+ | machreg_to_vec(rd.to_reg()),
2411
+ );
2412
+ }
2413
+ &Inst::MovToVec {
2414
+ rd,
2415
+ ri,
2416
+ rn,
2417
+ idx,
2418
+ size,
2419
+ } => {
2420
+ let rd = allocs.next_writable(rd);
2421
+ let ri = allocs.next(ri);
2422
+ debug_assert_eq!(rd.to_reg(), ri);
2423
+ let rn = allocs.next(rn);
2424
+ let (imm5, shift) = match size.lane_size() {
2425
+ ScalarSize::Size8 => (0b00001, 1),
2426
+ ScalarSize::Size16 => (0b00010, 2),
2427
+ ScalarSize::Size32 => (0b00100, 3),
2428
+ ScalarSize::Size64 => (0b01000, 4),
2429
+ _ => unreachable!(),
2430
+ };
2431
+ debug_assert_eq!(idx & (0b11111 >> shift), idx);
2432
+ let imm5 = imm5 | ((idx as u32) << shift);
2433
+ sink.put4(
2434
+ 0b010_01110000_00000_0_0011_1_00000_00000
2435
+ | (imm5 << 16)
2436
+ | (machreg_to_gpr(rn) << 5)
2437
+ | machreg_to_vec(rd.to_reg()),
2438
+ );
2439
+ }
2440
+ &Inst::MovFromVec { rd, rn, idx, size } => {
2441
+ let rd = allocs.next_writable(rd);
2442
+ let rn = allocs.next(rn);
2443
+ let (q, imm5, shift, mask) = match size {
2444
+ ScalarSize::Size8 => (0b0, 0b00001, 1, 0b1111),
2445
+ ScalarSize::Size16 => (0b0, 0b00010, 2, 0b0111),
2446
+ ScalarSize::Size32 => (0b0, 0b00100, 3, 0b0011),
2447
+ ScalarSize::Size64 => (0b1, 0b01000, 4, 0b0001),
2448
+ _ => panic!("Unexpected scalar FP operand size: {:?}", size),
2449
+ };
2450
+ debug_assert_eq!(idx & mask, idx);
2451
+ let imm5 = imm5 | ((idx as u32) << shift);
2452
+ sink.put4(
2453
+ 0b000_01110000_00000_0_0111_1_00000_00000
2454
+ | (q << 30)
2455
+ | (imm5 << 16)
2456
+ | (machreg_to_vec(rn) << 5)
2457
+ | machreg_to_gpr(rd.to_reg()),
2458
+ );
2459
+ }
2460
+ &Inst::MovFromVecSigned {
2461
+ rd,
2462
+ rn,
2463
+ idx,
2464
+ size,
2465
+ scalar_size,
2466
+ } => {
2467
+ let rd = allocs.next_writable(rd);
2468
+ let rn = allocs.next(rn);
2469
+ let (imm5, shift, half) = match size {
2470
+ VectorSize::Size8x8 => (0b00001, 1, true),
2471
+ VectorSize::Size8x16 => (0b00001, 1, false),
2472
+ VectorSize::Size16x4 => (0b00010, 2, true),
2473
+ VectorSize::Size16x8 => (0b00010, 2, false),
2474
+ VectorSize::Size32x2 => {
2475
+ debug_assert_ne!(scalar_size, OperandSize::Size32);
2476
+ (0b00100, 3, true)
2477
+ }
2478
+ VectorSize::Size32x4 => {
2479
+ debug_assert_ne!(scalar_size, OperandSize::Size32);
2480
+ (0b00100, 3, false)
2481
+ }
2482
+ _ => panic!("Unexpected vector operand size"),
2483
+ };
2484
+ debug_assert_eq!(idx & (0b11111 >> (half as u32 + shift)), idx);
2485
+ let imm5 = imm5 | ((idx as u32) << shift);
2486
+ sink.put4(
2487
+ 0b000_01110000_00000_0_0101_1_00000_00000
2488
+ | (scalar_size.is64() as u32) << 30
2489
+ | (imm5 << 16)
2490
+ | (machreg_to_vec(rn) << 5)
2491
+ | machreg_to_gpr(rd.to_reg()),
2492
+ );
2493
+ }
2494
+ &Inst::VecDup { rd, rn, size } => {
2495
+ let rd = allocs.next_writable(rd);
2496
+ let rn = allocs.next(rn);
2497
+ let q = size.is_128bits() as u32;
2498
+ let imm5 = match size.lane_size() {
2499
+ ScalarSize::Size8 => 0b00001,
2500
+ ScalarSize::Size16 => 0b00010,
2501
+ ScalarSize::Size32 => 0b00100,
2502
+ ScalarSize::Size64 => 0b01000,
2503
+ _ => unreachable!(),
2504
+ };
2505
+ sink.put4(
2506
+ 0b0_0_0_01110000_00000_000011_00000_00000
2507
+ | (q << 30)
2508
+ | (imm5 << 16)
2509
+ | (machreg_to_gpr(rn) << 5)
2510
+ | machreg_to_vec(rd.to_reg()),
2511
+ );
2512
+ }
2513
+ &Inst::VecDupFromFpu { rd, rn, size, lane } => {
2514
+ let rd = allocs.next_writable(rd);
2515
+ let rn = allocs.next(rn);
2516
+ let q = size.is_128bits() as u32;
2517
+ let imm5 = match size.lane_size() {
2518
+ ScalarSize::Size8 => {
2519
+ assert!(lane < 16);
2520
+ 0b00001 | (u32::from(lane) << 1)
2521
+ }
2522
+ ScalarSize::Size16 => {
2523
+ assert!(lane < 8);
2524
+ 0b00010 | (u32::from(lane) << 2)
2525
+ }
2526
+ ScalarSize::Size32 => {
2527
+ assert!(lane < 4);
2528
+ 0b00100 | (u32::from(lane) << 3)
2529
+ }
2530
+ ScalarSize::Size64 => {
2531
+ assert!(lane < 2);
2532
+ 0b01000 | (u32::from(lane) << 4)
2533
+ }
2534
+ _ => unimplemented!(),
2535
+ };
2536
+ sink.put4(
2537
+ 0b000_01110000_00000_000001_00000_00000
2538
+ | (q << 30)
2539
+ | (imm5 << 16)
2540
+ | (machreg_to_vec(rn) << 5)
2541
+ | machreg_to_vec(rd.to_reg()),
2542
+ );
2543
+ }
2544
+ &Inst::VecDupFPImm { rd, imm, size } => {
2545
+ let rd = allocs.next_writable(rd);
2546
+ let imm = imm.enc_bits();
2547
+ let op = match size.lane_size() {
2548
+ ScalarSize::Size32 => 0,
2549
+ ScalarSize::Size64 => 1,
2550
+ _ => unimplemented!(),
2551
+ };
2552
+ let q_op = op | ((size.is_128bits() as u32) << 1);
2553
+
2554
+ sink.put4(enc_asimd_mod_imm(rd, q_op, 0b1111, imm));
2555
+ }
2556
+ &Inst::VecDupImm {
2557
+ rd,
2558
+ imm,
2559
+ invert,
2560
+ size,
2561
+ } => {
2562
+ let rd = allocs.next_writable(rd);
2563
+ let (imm, shift, shift_ones) = imm.value();
2564
+ let (op, cmode) = match size.lane_size() {
2565
+ ScalarSize::Size8 => {
2566
+ assert!(!invert);
2567
+ assert_eq!(shift, 0);
2568
+
2569
+ (0, 0b1110)
2570
+ }
2571
+ ScalarSize::Size16 => {
2572
+ let s = shift & 8;
2573
+
2574
+ assert!(!shift_ones);
2575
+ assert_eq!(s, shift);
2576
+
2577
+ (invert as u32, 0b1000 | (s >> 2))
2578
+ }
2579
+ ScalarSize::Size32 => {
2580
+ if shift_ones {
2581
+ assert!(shift == 8 || shift == 16);
2582
+
2583
+ (invert as u32, 0b1100 | (shift >> 4))
2584
+ } else {
2585
+ let s = shift & 24;
2586
+
2587
+ assert_eq!(s, shift);
2588
+
2589
+ (invert as u32, 0b0000 | (s >> 2))
2590
+ }
2591
+ }
2592
+ ScalarSize::Size64 => {
2593
+ assert!(!invert);
2594
+ assert_eq!(shift, 0);
2595
+
2596
+ (1, 0b1110)
2597
+ }
2598
+ _ => unreachable!(),
2599
+ };
2600
+ let q_op = op | ((size.is_128bits() as u32) << 1);
2601
+
2602
+ sink.put4(enc_asimd_mod_imm(rd, q_op, cmode, imm));
2603
+ }
2604
+ &Inst::VecExtend {
2605
+ t,
2606
+ rd,
2607
+ rn,
2608
+ high_half,
2609
+ lane_size,
2610
+ } => {
2611
+ let rd = allocs.next_writable(rd);
2612
+ let rn = allocs.next(rn);
2613
+ let immh = match lane_size {
2614
+ ScalarSize::Size16 => 0b001,
2615
+ ScalarSize::Size32 => 0b010,
2616
+ ScalarSize::Size64 => 0b100,
2617
+ _ => panic!("Unexpected VecExtend to lane size of {:?}", lane_size),
2618
+ };
2619
+ let u = match t {
2620
+ VecExtendOp::Sxtl => 0b0,
2621
+ VecExtendOp::Uxtl => 0b1,
2622
+ };
2623
+ sink.put4(
2624
+ 0b000_011110_0000_000_101001_00000_00000
2625
+ | ((high_half as u32) << 30)
2626
+ | (u << 29)
2627
+ | (immh << 19)
2628
+ | (machreg_to_vec(rn) << 5)
2629
+ | machreg_to_vec(rd.to_reg()),
2630
+ );
2631
+ }
2632
+ &Inst::VecRRLong {
2633
+ op,
2634
+ rd,
2635
+ rn,
2636
+ high_half,
2637
+ } => {
2638
+ let rd = allocs.next_writable(rd);
2639
+ let rn = allocs.next(rn);
2640
+ let (u, size, bits_12_16) = match op {
2641
+ VecRRLongOp::Fcvtl16 => (0b0, 0b00, 0b10111),
2642
+ VecRRLongOp::Fcvtl32 => (0b0, 0b01, 0b10111),
2643
+ VecRRLongOp::Shll8 => (0b1, 0b00, 0b10011),
2644
+ VecRRLongOp::Shll16 => (0b1, 0b01, 0b10011),
2645
+ VecRRLongOp::Shll32 => (0b1, 0b10, 0b10011),
2646
+ };
2647
+
2648
+ sink.put4(enc_vec_rr_misc(
2649
+ ((high_half as u32) << 1) | u,
2650
+ size,
2651
+ bits_12_16,
2652
+ rd,
2653
+ rn,
2654
+ ));
2655
+ }
2656
+ &Inst::VecRRNarrowLow {
2657
+ op,
2658
+ rd,
2659
+ rn,
2660
+ lane_size,
2661
+ }
2662
+ | &Inst::VecRRNarrowHigh {
2663
+ op,
2664
+ rd,
2665
+ rn,
2666
+ lane_size,
2667
+ ..
2668
+ } => {
2669
+ let rn = allocs.next(rn);
2670
+ let rd = allocs.next_writable(rd);
2671
+ let high_half = match self {
2672
+ &Inst::VecRRNarrowLow { .. } => false,
2673
+ &Inst::VecRRNarrowHigh { .. } => true,
2674
+ _ => unreachable!(),
2675
+ };
2676
+
2677
+ let size = match lane_size {
2678
+ ScalarSize::Size8 => 0b00,
2679
+ ScalarSize::Size16 => 0b01,
2680
+ ScalarSize::Size32 => 0b10,
2681
+ _ => panic!("unsupported size: {:?}", lane_size),
2682
+ };
2683
+
2684
+ // Floats use a single bit, to encode either half or single.
2685
+ let size = match op {
2686
+ VecRRNarrowOp::Fcvtn => size >> 1,
2687
+ _ => size,
2688
+ };
2689
+
2690
+ let (u, bits_12_16) = match op {
2691
+ VecRRNarrowOp::Xtn => (0b0, 0b10010),
2692
+ VecRRNarrowOp::Sqxtn => (0b0, 0b10100),
2693
+ VecRRNarrowOp::Sqxtun => (0b1, 0b10010),
2694
+ VecRRNarrowOp::Uqxtn => (0b1, 0b10100),
2695
+ VecRRNarrowOp::Fcvtn => (0b0, 0b10110),
2696
+ };
2697
+
2698
+ sink.put4(enc_vec_rr_misc(
2699
+ ((high_half as u32) << 1) | u,
2700
+ size,
2701
+ bits_12_16,
2702
+ rd,
2703
+ rn,
2704
+ ));
2705
+ }
2706
+ &Inst::VecMovElement {
2707
+ rd,
2708
+ ri,
2709
+ rn,
2710
+ dest_idx,
2711
+ src_idx,
2712
+ size,
2713
+ } => {
2714
+ let rd = allocs.next_writable(rd);
2715
+ let ri = allocs.next(ri);
2716
+ debug_assert_eq!(rd.to_reg(), ri);
2717
+ let rn = allocs.next(rn);
2718
+ let (imm5, shift) = match size.lane_size() {
2719
+ ScalarSize::Size8 => (0b00001, 1),
2720
+ ScalarSize::Size16 => (0b00010, 2),
2721
+ ScalarSize::Size32 => (0b00100, 3),
2722
+ ScalarSize::Size64 => (0b01000, 4),
2723
+ _ => unreachable!(),
2724
+ };
2725
+ let mask = 0b11111 >> shift;
2726
+ debug_assert_eq!(dest_idx & mask, dest_idx);
2727
+ debug_assert_eq!(src_idx & mask, src_idx);
2728
+ let imm4 = (src_idx as u32) << (shift - 1);
2729
+ let imm5 = imm5 | ((dest_idx as u32) << shift);
2730
+ sink.put4(
2731
+ 0b011_01110000_00000_0_0000_1_00000_00000
2732
+ | (imm5 << 16)
2733
+ | (imm4 << 11)
2734
+ | (machreg_to_vec(rn) << 5)
2735
+ | machreg_to_vec(rd.to_reg()),
2736
+ );
2737
+ }
2738
+ &Inst::VecRRPair { op, rd, rn } => {
2739
+ let rd = allocs.next_writable(rd);
2740
+ let rn = allocs.next(rn);
2741
+ let bits_12_16 = match op {
2742
+ VecPairOp::Addp => 0b11011,
2743
+ };
2744
+
2745
+ sink.put4(enc_vec_rr_pair(bits_12_16, rd, rn));
2746
+ }
2747
+ &Inst::VecRRRLong {
2748
+ rd,
2749
+ rn,
2750
+ rm,
2751
+ alu_op,
2752
+ high_half,
2753
+ } => {
2754
+ let rd = allocs.next_writable(rd);
2755
+ let rn = allocs.next(rn);
2756
+ let rm = allocs.next(rm);
2757
+ let (u, size, bit14) = match alu_op {
2758
+ VecRRRLongOp::Smull8 => (0b0, 0b00, 0b1),
2759
+ VecRRRLongOp::Smull16 => (0b0, 0b01, 0b1),
2760
+ VecRRRLongOp::Smull32 => (0b0, 0b10, 0b1),
2761
+ VecRRRLongOp::Umull8 => (0b1, 0b00, 0b1),
2762
+ VecRRRLongOp::Umull16 => (0b1, 0b01, 0b1),
2763
+ VecRRRLongOp::Umull32 => (0b1, 0b10, 0b1),
2764
+ };
2765
+ sink.put4(enc_vec_rrr_long(
2766
+ high_half as u32,
2767
+ u,
2768
+ size,
2769
+ bit14,
2770
+ rm,
2771
+ rn,
2772
+ rd,
2773
+ ));
2774
+ }
2775
+ &Inst::VecRRRLongMod {
2776
+ rd,
2777
+ ri,
2778
+ rn,
2779
+ rm,
2780
+ alu_op,
2781
+ high_half,
2782
+ } => {
2783
+ let rd = allocs.next_writable(rd);
2784
+ let ri = allocs.next(ri);
2785
+ debug_assert_eq!(rd.to_reg(), ri);
2786
+ let rn = allocs.next(rn);
2787
+ let rm = allocs.next(rm);
2788
+ let (u, size, bit14) = match alu_op {
2789
+ VecRRRLongModOp::Umlal8 => (0b1, 0b00, 0b0),
2790
+ VecRRRLongModOp::Umlal16 => (0b1, 0b01, 0b0),
2791
+ VecRRRLongModOp::Umlal32 => (0b1, 0b10, 0b0),
2792
+ };
2793
+ sink.put4(enc_vec_rrr_long(
2794
+ high_half as u32,
2795
+ u,
2796
+ size,
2797
+ bit14,
2798
+ rm,
2799
+ rn,
2800
+ rd,
2801
+ ));
2802
+ }
2803
+ &Inst::VecRRPairLong { op, rd, rn } => {
2804
+ let rd = allocs.next_writable(rd);
2805
+ let rn = allocs.next(rn);
2806
+ let (u, size) = match op {
2807
+ VecRRPairLongOp::Saddlp8 => (0b0, 0b0),
2808
+ VecRRPairLongOp::Uaddlp8 => (0b1, 0b0),
2809
+ VecRRPairLongOp::Saddlp16 => (0b0, 0b1),
2810
+ VecRRPairLongOp::Uaddlp16 => (0b1, 0b1),
2811
+ };
2812
+
2813
+ sink.put4(enc_vec_rr_pair_long(u, size, rd, rn));
2814
+ }
2815
+ &Inst::VecRRR {
2816
+ rd,
2817
+ rn,
2818
+ rm,
2819
+ alu_op,
2820
+ size,
2821
+ } => {
2822
+ let rd = allocs.next_writable(rd);
2823
+ let rn = allocs.next(rn);
2824
+ let rm = allocs.next(rm);
2825
+ let (q, enc_size) = size.enc_size();
2826
+ let is_float = match alu_op {
2827
+ VecALUOp::Fcmeq
2828
+ | VecALUOp::Fcmgt
2829
+ | VecALUOp::Fcmge
2830
+ | VecALUOp::Fadd
2831
+ | VecALUOp::Fsub
2832
+ | VecALUOp::Fdiv
2833
+ | VecALUOp::Fmax
2834
+ | VecALUOp::Fmin
2835
+ | VecALUOp::Fmul => true,
2836
+ _ => false,
2837
+ };
2838
+
2839
+ let (top11, bit15_10) = match alu_op {
2840
+ VecALUOp::Sqadd => (0b000_01110_00_1 | enc_size << 1, 0b000011),
2841
+ VecALUOp::Sqsub => (0b000_01110_00_1 | enc_size << 1, 0b001011),
2842
+ VecALUOp::Uqadd => (0b001_01110_00_1 | enc_size << 1, 0b000011),
2843
+ VecALUOp::Uqsub => (0b001_01110_00_1 | enc_size << 1, 0b001011),
2844
+ VecALUOp::Cmeq => (0b001_01110_00_1 | enc_size << 1, 0b100011),
2845
+ VecALUOp::Cmge => (0b000_01110_00_1 | enc_size << 1, 0b001111),
2846
+ VecALUOp::Cmgt => (0b000_01110_00_1 | enc_size << 1, 0b001101),
2847
+ VecALUOp::Cmhi => (0b001_01110_00_1 | enc_size << 1, 0b001101),
2848
+ VecALUOp::Cmhs => (0b001_01110_00_1 | enc_size << 1, 0b001111),
2849
+ VecALUOp::Fcmeq => (0b000_01110_00_1, 0b111001),
2850
+ VecALUOp::Fcmgt => (0b001_01110_10_1, 0b111001),
2851
+ VecALUOp::Fcmge => (0b001_01110_00_1, 0b111001),
2852
+ // The following logical instructions operate on bytes, so are not encoded differently
2853
+ // for the different vector types.
2854
+ VecALUOp::And => (0b000_01110_00_1, 0b000111),
2855
+ VecALUOp::Bic => (0b000_01110_01_1, 0b000111),
2856
+ VecALUOp::Orr => (0b000_01110_10_1, 0b000111),
2857
+ VecALUOp::Eor => (0b001_01110_00_1, 0b000111),
2858
+ VecALUOp::Umaxp => {
2859
+ debug_assert_ne!(size, VectorSize::Size64x2);
2860
+
2861
+ (0b001_01110_00_1 | enc_size << 1, 0b101001)
2862
+ }
2863
+ VecALUOp::Add => (0b000_01110_00_1 | enc_size << 1, 0b100001),
2864
+ VecALUOp::Sub => (0b001_01110_00_1 | enc_size << 1, 0b100001),
2865
+ VecALUOp::Mul => {
2866
+ debug_assert_ne!(size, VectorSize::Size64x2);
2867
+ (0b000_01110_00_1 | enc_size << 1, 0b100111)
2868
+ }
2869
+ VecALUOp::Sshl => (0b000_01110_00_1 | enc_size << 1, 0b010001),
2870
+ VecALUOp::Ushl => (0b001_01110_00_1 | enc_size << 1, 0b010001),
2871
+ VecALUOp::Umin => {
2872
+ debug_assert_ne!(size, VectorSize::Size64x2);
2873
+
2874
+ (0b001_01110_00_1 | enc_size << 1, 0b011011)
2875
+ }
2876
+ VecALUOp::Smin => {
2877
+ debug_assert_ne!(size, VectorSize::Size64x2);
2878
+
2879
+ (0b000_01110_00_1 | enc_size << 1, 0b011011)
2880
+ }
2881
+ VecALUOp::Umax => {
2882
+ debug_assert_ne!(size, VectorSize::Size64x2);
2883
+
2884
+ (0b001_01110_00_1 | enc_size << 1, 0b011001)
2885
+ }
2886
+ VecALUOp::Smax => {
2887
+ debug_assert_ne!(size, VectorSize::Size64x2);
2888
+
2889
+ (0b000_01110_00_1 | enc_size << 1, 0b011001)
2890
+ }
2891
+ VecALUOp::Urhadd => {
2892
+ debug_assert_ne!(size, VectorSize::Size64x2);
2893
+
2894
+ (0b001_01110_00_1 | enc_size << 1, 0b000101)
2895
+ }
2896
+ VecALUOp::Fadd => (0b000_01110_00_1, 0b110101),
2897
+ VecALUOp::Fsub => (0b000_01110_10_1, 0b110101),
2898
+ VecALUOp::Fdiv => (0b001_01110_00_1, 0b111111),
2899
+ VecALUOp::Fmax => (0b000_01110_00_1, 0b111101),
2900
+ VecALUOp::Fmin => (0b000_01110_10_1, 0b111101),
2901
+ VecALUOp::Fmul => (0b001_01110_00_1, 0b110111),
2902
+ VecALUOp::Addp => (0b000_01110_00_1 | enc_size << 1, 0b101111),
2903
+ VecALUOp::Zip1 => (0b01001110_00_0 | enc_size << 1, 0b001110),
2904
+ VecALUOp::Zip2 => (0b01001110_00_0 | enc_size << 1, 0b011110),
2905
+ VecALUOp::Sqrdmulh => {
2906
+ debug_assert!(
2907
+ size.lane_size() == ScalarSize::Size16
2908
+ || size.lane_size() == ScalarSize::Size32
2909
+ );
2910
+
2911
+ (0b001_01110_00_1 | enc_size << 1, 0b101101)
2912
+ }
2913
+ VecALUOp::Uzp1 => (0b01001110_00_0 | enc_size << 1, 0b000110),
2914
+ VecALUOp::Uzp2 => (0b01001110_00_0 | enc_size << 1, 0b010110),
2915
+ VecALUOp::Trn1 => (0b01001110_00_0 | enc_size << 1, 0b001010),
2916
+ VecALUOp::Trn2 => (0b01001110_00_0 | enc_size << 1, 0b011010),
2917
+ };
2918
+ let top11 = if is_float {
2919
+ top11 | size.enc_float_size() << 1
2920
+ } else {
2921
+ top11
2922
+ };
2923
+ sink.put4(enc_vec_rrr(top11 | q << 9, rm, bit15_10, rn, rd));
2924
+ }
2925
+ &Inst::VecRRRMod {
2926
+ rd,
2927
+ ri,
2928
+ rn,
2929
+ rm,
2930
+ alu_op,
2931
+ size,
2932
+ } => {
2933
+ let rd = allocs.next_writable(rd);
2934
+ let ri = allocs.next(ri);
2935
+ debug_assert_eq!(rd.to_reg(), ri);
2936
+ let rn = allocs.next(rn);
2937
+ let rm = allocs.next(rm);
2938
+ let (q, _enc_size) = size.enc_size();
2939
+
2940
+ let (top11, bit15_10) = match alu_op {
2941
+ VecALUModOp::Bsl => (0b001_01110_01_1, 0b000111),
2942
+ VecALUModOp::Fmla => {
2943
+ (0b000_01110_00_1 | (size.enc_float_size() << 1), 0b110011)
2944
+ }
2945
+ VecALUModOp::Fmls => {
2946
+ (0b000_01110_10_1 | (size.enc_float_size() << 1), 0b110011)
2947
+ }
2948
+ };
2949
+ sink.put4(enc_vec_rrr(top11 | q << 9, rm, bit15_10, rn, rd));
2950
+ }
2951
+ &Inst::VecFmlaElem {
2952
+ rd,
2953
+ ri,
2954
+ rn,
2955
+ rm,
2956
+ alu_op,
2957
+ size,
2958
+ idx,
2959
+ } => {
2960
+ let rd = allocs.next_writable(rd);
2961
+ let ri = allocs.next(ri);
2962
+ debug_assert_eq!(rd.to_reg(), ri);
2963
+ let rn = allocs.next(rn);
2964
+ let rm = allocs.next(rm);
2965
+ let idx = u32::from(idx);
2966
+
2967
+ let (q, _size) = size.enc_size();
2968
+ let o2 = match alu_op {
2969
+ VecALUModOp::Fmla => 0b0,
2970
+ VecALUModOp::Fmls => 0b1,
2971
+ _ => unreachable!(),
2972
+ };
2973
+
2974
+ let (h, l) = match size {
2975
+ VectorSize::Size32x4 => {
2976
+ assert!(idx < 4);
2977
+ (idx >> 1, idx & 1)
2978
+ }
2979
+ VectorSize::Size64x2 => {
2980
+ assert!(idx < 2);
2981
+ (idx, 0)
2982
+ }
2983
+ _ => unreachable!(),
2984
+ };
2985
+
2986
+ let top11 = 0b000_011111_00 | (q << 9) | (size.enc_float_size() << 1) | l;
2987
+ let bit15_10 = 0b000100 | (o2 << 4) | (h << 1);
2988
+ sink.put4(enc_vec_rrr(top11, rm, bit15_10, rn, rd));
2989
+ }
2990
+ &Inst::VecLoadReplicate {
2991
+ rd,
2992
+ rn,
2993
+ size,
2994
+ flags,
2995
+ } => {
2996
+ let rd = allocs.next_writable(rd);
2997
+ let rn = allocs.next(rn);
2998
+ let (q, size) = size.enc_size();
2999
+
3000
+ if let Some(trap_code) = flags.trap_code() {
3001
+ // Register the offset at which the actual load instruction starts.
3002
+ sink.add_trap(trap_code);
3003
+ }
3004
+
3005
+ sink.put4(enc_ldst_vec(q, size, rn, rd));
3006
+ }
3007
+ &Inst::VecCSel { rd, rn, rm, cond } => {
3008
+ let rd = allocs.next_writable(rd);
3009
+ let rn = allocs.next(rn);
3010
+ let rm = allocs.next(rm);
3011
+ /* Emit this:
3012
+ b.cond else
3013
+ mov rd, rm
3014
+ b out
3015
+ else:
3016
+ mov rd, rn
3017
+ out:
3018
+
3019
+ Note, we could do better in the cases where rd == rn or rd == rm.
3020
+ */
3021
+ let else_label = sink.get_label();
3022
+ let out_label = sink.get_label();
3023
+
3024
+ // b.cond else
3025
+ let br_else_offset = sink.cur_offset();
3026
+ sink.put4(enc_conditional_br(
3027
+ BranchTarget::Label(else_label),
3028
+ CondBrKind::Cond(cond),
3029
+ &mut AllocationConsumer::default(),
3030
+ ));
3031
+ sink.use_label_at_offset(br_else_offset, else_label, LabelUse::Branch19);
3032
+
3033
+ // mov rd, rm
3034
+ sink.put4(enc_vecmov(/* 16b = */ true, rd, rm));
3035
+
3036
+ // b out
3037
+ let b_out_offset = sink.cur_offset();
3038
+ sink.use_label_at_offset(b_out_offset, out_label, LabelUse::Branch26);
3039
+ sink.add_uncond_branch(b_out_offset, b_out_offset + 4, out_label);
3040
+ sink.put4(enc_jump26(0b000101, 0 /* will be fixed up later */));
3041
+
3042
+ // else:
3043
+ sink.bind_label(else_label, &mut state.ctrl_plane);
3044
+
3045
+ // mov rd, rn
3046
+ sink.put4(enc_vecmov(/* 16b = */ true, rd, rn));
3047
+
3048
+ // out:
3049
+ sink.bind_label(out_label, &mut state.ctrl_plane);
3050
+ }
3051
+ &Inst::MovToNZCV { rn } => {
3052
+ let rn = allocs.next(rn);
3053
+ sink.put4(0xd51b4200 | machreg_to_gpr(rn));
3054
+ }
3055
+ &Inst::MovFromNZCV { rd } => {
3056
+ let rd = allocs.next_writable(rd);
3057
+ sink.put4(0xd53b4200 | machreg_to_gpr(rd.to_reg()));
3058
+ }
3059
+ &Inst::Extend {
3060
+ rd,
3061
+ rn,
3062
+ signed: false,
3063
+ from_bits: 1,
3064
+ to_bits,
3065
+ } => {
3066
+ let rd = allocs.next_writable(rd);
3067
+ let rn = allocs.next(rn);
3068
+ assert!(to_bits <= 64);
3069
+ // Reduce zero-extend-from-1-bit to:
3070
+ // - and rd, rn, #1
3071
+ // Note: This is special cased as UBFX may take more cycles
3072
+ // than AND on smaller cores.
3073
+ let imml = ImmLogic::maybe_from_u64(1, I32).unwrap();
3074
+ Inst::AluRRImmLogic {
3075
+ alu_op: ALUOp::And,
3076
+ size: OperandSize::Size32,
3077
+ rd,
3078
+ rn,
3079
+ imml,
3080
+ }
3081
+ .emit(&[], sink, emit_info, state);
3082
+ }
3083
+ &Inst::Extend {
3084
+ rd,
3085
+ rn,
3086
+ signed: false,
3087
+ from_bits: 32,
3088
+ to_bits: 64,
3089
+ } => {
3090
+ let rd = allocs.next_writable(rd);
3091
+ let rn = allocs.next(rn);
3092
+ let mov = Inst::Mov {
3093
+ size: OperandSize::Size32,
3094
+ rd,
3095
+ rm: rn,
3096
+ };
3097
+ mov.emit(&[], sink, emit_info, state);
3098
+ }
3099
+ &Inst::Extend {
3100
+ rd,
3101
+ rn,
3102
+ signed,
3103
+ from_bits,
3104
+ to_bits,
3105
+ } => {
3106
+ let rd = allocs.next_writable(rd);
3107
+ let rn = allocs.next(rn);
3108
+ let (opc, size) = if signed {
3109
+ (0b00, OperandSize::from_bits(to_bits))
3110
+ } else {
3111
+ (0b10, OperandSize::Size32)
3112
+ };
3113
+ sink.put4(enc_bfm(opc, size, rd, rn, 0, from_bits - 1));
3114
+ }
3115
+ &Inst::Jump { ref dest } => {
3116
+ let off = sink.cur_offset();
3117
+ // Indicate that the jump uses a label, if so, so that a fixup can occur later.
3118
+ if let Some(l) = dest.as_label() {
3119
+ sink.use_label_at_offset(off, l, LabelUse::Branch26);
3120
+ sink.add_uncond_branch(off, off + 4, l);
3121
+ }
3122
+ // Emit the jump itself.
3123
+ sink.put4(enc_jump26(0b000101, dest.as_offset26_or_zero()));
3124
+ }
3125
+ &Inst::Args { .. } | &Inst::Rets { .. } => {
3126
+ // Nothing: this is a pseudoinstruction that serves
3127
+ // only to constrain registers at a certain point.
3128
+ }
3129
+ &Inst::Ret {} => {
3130
+ sink.put4(0xd65f03c0);
3131
+ }
3132
+ &Inst::AuthenticatedRet { key, is_hint } => {
3133
+ let (op2, is_hint) = match key {
3134
+ APIKey::AZ => (0b100, true),
3135
+ APIKey::ASP => (0b101, is_hint),
3136
+ APIKey::BZ => (0b110, true),
3137
+ APIKey::BSP => (0b111, is_hint),
3138
+ };
3139
+
3140
+ if is_hint {
3141
+ sink.put4(key.enc_auti_hint());
3142
+ Inst::Ret {}.emit(&[], sink, emit_info, state);
3143
+ } else {
3144
+ sink.put4(0xd65f0bff | (op2 << 9)); // reta{key}
3145
+ }
3146
+ }
3147
+ &Inst::Call { ref info } => {
3148
+ if let Some(s) = state.take_stack_map() {
3149
+ sink.add_stack_map(StackMapExtent::UpcomingBytes(4), s);
3150
+ }
3151
+ sink.add_reloc(Reloc::Arm64Call, &info.dest, 0);
3152
+ sink.put4(enc_jump26(0b100101, 0));
3153
+ if info.opcode.is_call() {
3154
+ sink.add_call_site(info.opcode);
3155
+ }
3156
+
3157
+ let callee_pop_size = i64::from(info.callee_pop_size);
3158
+ state.virtual_sp_offset -= callee_pop_size;
3159
+ trace!(
3160
+ "call adjusts virtual sp offset by {callee_pop_size} -> {}",
3161
+ state.virtual_sp_offset
3162
+ );
3163
+ }
3164
+ &Inst::CallInd { ref info } => {
3165
+ if let Some(s) = state.take_stack_map() {
3166
+ sink.add_stack_map(StackMapExtent::UpcomingBytes(4), s);
3167
+ }
3168
+ let rn = allocs.next(info.rn);
3169
+ sink.put4(0b1101011_0001_11111_000000_00000_00000 | (machreg_to_gpr(rn) << 5));
3170
+ if info.opcode.is_call() {
3171
+ sink.add_call_site(info.opcode);
3172
+ }
3173
+
3174
+ let callee_pop_size = i64::from(info.callee_pop_size);
3175
+ state.virtual_sp_offset -= callee_pop_size;
3176
+ trace!(
3177
+ "call adjusts virtual sp offset by {callee_pop_size} -> {}",
3178
+ state.virtual_sp_offset
3179
+ );
3180
+ }
3181
+ &Inst::ReturnCall {
3182
+ ref callee,
3183
+ ref info,
3184
+ } => {
3185
+ emit_return_call_common_sequence(&mut allocs, sink, emit_info, state, info);
3186
+
3187
+ // Note: this is not `Inst::Jump { .. }.emit(..)` because we
3188
+ // have different metadata in this case: we don't have a label
3189
+ // for the target, but rather a function relocation.
3190
+ sink.add_reloc(Reloc::Arm64Call, &**callee, 0);
3191
+ sink.put4(enc_jump26(0b000101, 0));
3192
+ sink.add_call_site(ir::Opcode::ReturnCall);
3193
+
3194
+ // `emit_return_call_common_sequence` emits an island if
3195
+ // necessary, so we can safely disable the worst-case-size check
3196
+ // in this case.
3197
+ start_off = sink.cur_offset();
3198
+ }
3199
+ &Inst::ReturnCallInd { callee, ref info } => {
3200
+ let callee = allocs.next(callee);
3201
+
3202
+ emit_return_call_common_sequence(&mut allocs, sink, emit_info, state, info);
3203
+
3204
+ Inst::IndirectBr {
3205
+ rn: callee,
3206
+ targets: vec![],
3207
+ }
3208
+ .emit(&[], sink, emit_info, state);
3209
+ sink.add_call_site(ir::Opcode::ReturnCallIndirect);
3210
+
3211
+ // `emit_return_call_common_sequence` emits an island if
3212
+ // necessary, so we can safely disable the worst-case-size check
3213
+ // in this case.
3214
+ start_off = sink.cur_offset();
3215
+ }
3216
+ &Inst::CondBr {
3217
+ taken,
3218
+ not_taken,
3219
+ kind,
3220
+ } => {
3221
+ // Conditional part first.
3222
+ let cond_off = sink.cur_offset();
3223
+ if let Some(l) = taken.as_label() {
3224
+ sink.use_label_at_offset(cond_off, l, LabelUse::Branch19);
3225
+ let mut allocs_inv = allocs.clone();
3226
+ let inverted =
3227
+ enc_conditional_br(taken, kind.invert(), &mut allocs_inv).to_le_bytes();
3228
+ sink.add_cond_branch(cond_off, cond_off + 4, l, &inverted[..]);
3229
+ }
3230
+ sink.put4(enc_conditional_br(taken, kind, &mut allocs));
3231
+
3232
+ // Unconditional part next.
3233
+ let uncond_off = sink.cur_offset();
3234
+ if let Some(l) = not_taken.as_label() {
3235
+ sink.use_label_at_offset(uncond_off, l, LabelUse::Branch26);
3236
+ sink.add_uncond_branch(uncond_off, uncond_off + 4, l);
3237
+ }
3238
+ sink.put4(enc_jump26(0b000101, not_taken.as_offset26_or_zero()));
3239
+ }
3240
+ &Inst::TestBitAndBranch {
3241
+ taken,
3242
+ not_taken,
3243
+ kind,
3244
+ rn,
3245
+ bit,
3246
+ } => {
3247
+ let rn = allocs.next(rn);
3248
+ // Emit the conditional branch first
3249
+ let cond_off = sink.cur_offset();
3250
+ if let Some(l) = taken.as_label() {
3251
+ sink.use_label_at_offset(cond_off, l, LabelUse::Branch14);
3252
+ let inverted =
3253
+ enc_test_bit_and_branch(kind.complement(), taken, rn, bit).to_le_bytes();
3254
+ sink.add_cond_branch(cond_off, cond_off + 4, l, &inverted[..]);
3255
+ }
3256
+ sink.put4(enc_test_bit_and_branch(kind, taken, rn, bit));
3257
+
3258
+ // Unconditional part next.
3259
+ let uncond_off = sink.cur_offset();
3260
+ if let Some(l) = not_taken.as_label() {
3261
+ sink.use_label_at_offset(uncond_off, l, LabelUse::Branch26);
3262
+ sink.add_uncond_branch(uncond_off, uncond_off + 4, l);
3263
+ }
3264
+ sink.put4(enc_jump26(0b000101, not_taken.as_offset26_or_zero()));
3265
+ }
3266
+ &Inst::TrapIf { kind, trap_code } => {
3267
+ let label = sink.defer_trap(trap_code, state.take_stack_map());
3268
+ // condbr KIND, LABEL
3269
+ let off = sink.cur_offset();
3270
+ sink.put4(enc_conditional_br(
3271
+ BranchTarget::Label(label),
3272
+ kind,
3273
+ &mut allocs,
3274
+ ));
3275
+ sink.use_label_at_offset(off, label, LabelUse::Branch19);
3276
+ }
3277
+ &Inst::IndirectBr { rn, .. } => {
3278
+ let rn = allocs.next(rn);
3279
+ sink.put4(enc_br(rn));
3280
+ }
3281
+ &Inst::Nop0 => {}
3282
+ &Inst::Nop4 => {
3283
+ sink.put4(0xd503201f);
3284
+ }
3285
+ &Inst::Brk => {
3286
+ sink.put4(0xd4200000);
3287
+ }
3288
+ &Inst::Udf { trap_code } => {
3289
+ sink.add_trap(trap_code);
3290
+ if let Some(s) = state.take_stack_map() {
3291
+ sink.add_stack_map(StackMapExtent::UpcomingBytes(4), s);
3292
+ }
3293
+ sink.put_data(Inst::TRAP_OPCODE);
3294
+ }
3295
+ &Inst::Adr { rd, off } => {
3296
+ let rd = allocs.next_writable(rd);
3297
+ assert!(off > -(1 << 20));
3298
+ assert!(off < (1 << 20));
3299
+ sink.put4(enc_adr(off, rd));
3300
+ }
3301
+ &Inst::Adrp { rd, off } => {
3302
+ let rd = allocs.next_writable(rd);
3303
+ assert!(off > -(1 << 20));
3304
+ assert!(off < (1 << 20));
3305
+ sink.put4(enc_adrp(off, rd));
3306
+ }
3307
+ &Inst::Word4 { data } => {
3308
+ sink.put4(data);
3309
+ }
3310
+ &Inst::Word8 { data } => {
3311
+ sink.put8(data);
3312
+ }
3313
+ &Inst::JTSequence {
3314
+ ridx,
3315
+ rtmp1,
3316
+ rtmp2,
3317
+ default,
3318
+ ref targets,
3319
+ ..
3320
+ } => {
3321
+ let ridx = allocs.next(ridx);
3322
+ let rtmp1 = allocs.next_writable(rtmp1);
3323
+ let rtmp2 = allocs.next_writable(rtmp2);
3324
+ // This sequence is *one* instruction in the vcode, and is expanded only here at
3325
+ // emission time, because we cannot allow the regalloc to insert spills/reloads in
3326
+ // the middle; we depend on hardcoded PC-rel addressing below.
3327
+
3328
+ // Branch to default when condition code from prior comparison indicates.
3329
+ let br = enc_conditional_br(
3330
+ BranchTarget::Label(default),
3331
+ CondBrKind::Cond(Cond::Hs),
3332
+ &mut AllocationConsumer::default(),
3333
+ );
3334
+
3335
+ // No need to inform the sink's branch folding logic about this branch, because it
3336
+ // will not be merged with any other branch, flipped, or elided (it is not preceded
3337
+ // or succeeded by any other branch). Just emit it with the label use.
3338
+ let default_br_offset = sink.cur_offset();
3339
+ sink.use_label_at_offset(default_br_offset, default, LabelUse::Branch19);
3340
+ sink.put4(br);
3341
+
3342
+ // Overwrite the index with a zero when the above
3343
+ // branch misspeculates (Spectre mitigation). Save the
3344
+ // resulting index in rtmp2.
3345
+ let inst = Inst::CSel {
3346
+ rd: rtmp2,
3347
+ cond: Cond::Hs,
3348
+ rn: zero_reg(),
3349
+ rm: ridx,
3350
+ };
3351
+ inst.emit(&[], sink, emit_info, state);
3352
+ // Prevent any data value speculation.
3353
+ Inst::Csdb.emit(&[], sink, emit_info, state);
3354
+
3355
+ // Load address of jump table
3356
+ let inst = Inst::Adr { rd: rtmp1, off: 16 };
3357
+ inst.emit(&[], sink, emit_info, state);
3358
+ // Load value out of jump table
3359
+ let inst = Inst::SLoad32 {
3360
+ rd: rtmp2,
3361
+ mem: AMode::reg_plus_reg_scaled_extended(
3362
+ rtmp1.to_reg(),
3363
+ rtmp2.to_reg(),
3364
+ ExtendOp::UXTW,
3365
+ ),
3366
+ flags: MemFlags::trusted(),
3367
+ };
3368
+ inst.emit(&[], sink, emit_info, state);
3369
+ // Add base of jump table to jump-table-sourced block offset
3370
+ let inst = Inst::AluRRR {
3371
+ alu_op: ALUOp::Add,
3372
+ size: OperandSize::Size64,
3373
+ rd: rtmp1,
3374
+ rn: rtmp1.to_reg(),
3375
+ rm: rtmp2.to_reg(),
3376
+ };
3377
+ inst.emit(&[], sink, emit_info, state);
3378
+ // Branch to computed address. (`targets` here is only used for successor queries
3379
+ // and is not needed for emission.)
3380
+ let inst = Inst::IndirectBr {
3381
+ rn: rtmp1.to_reg(),
3382
+ targets: vec![],
3383
+ };
3384
+ inst.emit(&[], sink, emit_info, state);
3385
+ // Emit jump table (table of 32-bit offsets).
3386
+ let jt_off = sink.cur_offset();
3387
+ for &target in targets.iter() {
3388
+ let word_off = sink.cur_offset();
3389
+ // off_into_table is an addend here embedded in the label to be later patched
3390
+ // at the end of codegen. The offset is initially relative to this jump table
3391
+ // entry; with the extra addend, it'll be relative to the jump table's start,
3392
+ // after patching.
3393
+ let off_into_table = word_off - jt_off;
3394
+ sink.use_label_at_offset(word_off, target, LabelUse::PCRel32);
3395
+ sink.put4(off_into_table);
3396
+ }
3397
+
3398
+ // Lowering produces an EmitIsland before using a JTSequence, so we can safely
3399
+ // disable the worst-case-size check in this case.
3400
+ start_off = sink.cur_offset();
3401
+ }
3402
+ &Inst::LoadExtName {
3403
+ rd,
3404
+ ref name,
3405
+ offset,
3406
+ } => {
3407
+ let rd = allocs.next_writable(rd);
3408
+
3409
+ if emit_info.0.is_pic() {
3410
+ // See this CE Example for the variations of this with and without BTI & PAUTH
3411
+ // https://godbolt.org/z/ncqjbbvvn
3412
+ //
3413
+ // Emit the following code:
3414
+ // adrp rd, :got:X
3415
+ // ldr rd, [rd, :got_lo12:X]
3416
+
3417
+ // adrp rd, symbol
3418
+ sink.add_reloc(Reloc::Aarch64AdrGotPage21, &**name, 0);
3419
+ let inst = Inst::Adrp { rd, off: 0 };
3420
+ inst.emit(&[], sink, emit_info, state);
3421
+
3422
+ // ldr rd, [rd, :got_lo12:X]
3423
+ sink.add_reloc(Reloc::Aarch64Ld64GotLo12Nc, &**name, 0);
3424
+ let inst = Inst::ULoad64 {
3425
+ rd,
3426
+ mem: AMode::reg(rd.to_reg()),
3427
+ flags: MemFlags::trusted(),
3428
+ };
3429
+ inst.emit(&[], sink, emit_info, state);
3430
+ } else {
3431
+ // With absolute offsets we set up a load from a preallocated space, and then jump
3432
+ // over it.
3433
+ //
3434
+ // Emit the following code:
3435
+ // ldr rd, #8
3436
+ // b #0x10
3437
+ // <8 byte space>
3438
+
3439
+ let inst = Inst::ULoad64 {
3440
+ rd,
3441
+ mem: AMode::Label {
3442
+ label: MemLabel::PCRel(8),
3443
+ },
3444
+ flags: MemFlags::trusted(),
3445
+ };
3446
+ inst.emit(&[], sink, emit_info, state);
3447
+ let inst = Inst::Jump {
3448
+ dest: BranchTarget::ResolvedOffset(12),
3449
+ };
3450
+ inst.emit(&[], sink, emit_info, state);
3451
+ sink.add_reloc(Reloc::Abs8, &**name, offset);
3452
+ sink.put8(0);
3453
+ }
3454
+ }
3455
+ &Inst::LoadAddr { rd, ref mem } => {
3456
+ let rd = allocs.next_writable(rd);
3457
+ let mem = mem.with_allocs(&mut allocs);
3458
+ let (mem_insts, mem) = mem_finalize(Some(sink), &mem, I8, state);
3459
+ for inst in mem_insts.into_iter() {
3460
+ inst.emit(&[], sink, emit_info, state);
3461
+ }
3462
+
3463
+ let (reg, index_reg, offset) = match mem {
3464
+ AMode::RegExtended { rn, rm, extendop } => {
3465
+ let r = allocs.next(rn);
3466
+ (r, Some((rm, extendop)), 0)
3467
+ }
3468
+ AMode::Unscaled { rn, simm9 } => {
3469
+ let r = allocs.next(rn);
3470
+ (r, None, simm9.value())
3471
+ }
3472
+ AMode::UnsignedOffset { rn, uimm12 } => {
3473
+ let r = allocs.next(rn);
3474
+ (r, None, uimm12.value() as i32)
3475
+ }
3476
+ _ => panic!("Unsupported case for LoadAddr: {:?}", mem),
3477
+ };
3478
+ let abs_offset = if offset < 0 {
3479
+ -offset as u64
3480
+ } else {
3481
+ offset as u64
3482
+ };
3483
+ let alu_op = if offset < 0 { ALUOp::Sub } else { ALUOp::Add };
3484
+
3485
+ if let Some((idx, extendop)) = index_reg {
3486
+ let add = Inst::AluRRRExtend {
3487
+ alu_op: ALUOp::Add,
3488
+ size: OperandSize::Size64,
3489
+ rd,
3490
+ rn: reg,
3491
+ rm: idx,
3492
+ extendop,
3493
+ };
3494
+
3495
+ add.emit(&[], sink, emit_info, state);
3496
+ } else if offset == 0 {
3497
+ if reg != rd.to_reg() {
3498
+ let mov = Inst::Mov {
3499
+ size: OperandSize::Size64,
3500
+ rd,
3501
+ rm: reg,
3502
+ };
3503
+
3504
+ mov.emit(&[], sink, emit_info, state);
3505
+ }
3506
+ } else if let Some(imm12) = Imm12::maybe_from_u64(abs_offset) {
3507
+ let add = Inst::AluRRImm12 {
3508
+ alu_op,
3509
+ size: OperandSize::Size64,
3510
+ rd,
3511
+ rn: reg,
3512
+ imm12,
3513
+ };
3514
+ add.emit(&[], sink, emit_info, state);
3515
+ } else {
3516
+ // Use `tmp2` here: `reg` may be `spilltmp` if the `AMode` on this instruction
3517
+ // was initially an `SPOffset`. Assert that `tmp2` is truly free to use. Note
3518
+ // that no other instructions will be inserted here (we're emitting directly),
3519
+ // and a live range of `tmp2` should not span this instruction, so this use
3520
+ // should otherwise be correct.
3521
+ debug_assert!(rd.to_reg() != tmp2_reg());
3522
+ debug_assert!(reg != tmp2_reg());
3523
+ let tmp = writable_tmp2_reg();
3524
+ for insn in Inst::load_constant(tmp, abs_offset, &mut |_| tmp).into_iter() {
3525
+ insn.emit(&[], sink, emit_info, state);
3526
+ }
3527
+ let add = Inst::AluRRR {
3528
+ alu_op,
3529
+ size: OperandSize::Size64,
3530
+ rd,
3531
+ rn: reg,
3532
+ rm: tmp.to_reg(),
3533
+ };
3534
+ add.emit(&[], sink, emit_info, state);
3535
+ }
3536
+ }
3537
+ &Inst::Paci { key } => {
3538
+ let (crm, op2) = match key {
3539
+ APIKey::AZ => (0b0011, 0b000),
3540
+ APIKey::ASP => (0b0011, 0b001),
3541
+ APIKey::BZ => (0b0011, 0b010),
3542
+ APIKey::BSP => (0b0011, 0b011),
3543
+ };
3544
+
3545
+ sink.put4(0xd503211f | (crm << 8) | (op2 << 5));
3546
+ }
3547
+ &Inst::Xpaclri => sink.put4(0xd50320ff),
3548
+ &Inst::Bti { targets } => {
3549
+ let targets = match targets {
3550
+ BranchTargetType::None => 0b00,
3551
+ BranchTargetType::C => 0b01,
3552
+ BranchTargetType::J => 0b10,
3553
+ BranchTargetType::JC => 0b11,
3554
+ };
3555
+
3556
+ sink.put4(0xd503241f | targets << 6);
3557
+ }
3558
+ &Inst::VirtualSPOffsetAdj { offset } => {
3559
+ trace!(
3560
+ "virtual sp offset adjusted by {} -> {}",
3561
+ offset,
3562
+ state.virtual_sp_offset + offset,
3563
+ );
3564
+ state.virtual_sp_offset += offset;
3565
+ }
3566
+ &Inst::EmitIsland { needed_space } => {
3567
+ if sink.island_needed(needed_space + 4) {
3568
+ let jump_around_label = sink.get_label();
3569
+ let jmp = Inst::Jump {
3570
+ dest: BranchTarget::Label(jump_around_label),
3571
+ };
3572
+ jmp.emit(&[], sink, emit_info, state);
3573
+ sink.emit_island(needed_space + 4, &mut state.ctrl_plane);
3574
+ sink.bind_label(jump_around_label, &mut state.ctrl_plane);
3575
+ }
3576
+ }
3577
+
3578
+ &Inst::ElfTlsGetAddr {
3579
+ ref symbol,
3580
+ rd,
3581
+ tmp,
3582
+ } => {
3583
+ let rd = allocs.next_writable(rd);
3584
+ let tmp = allocs.next_writable(tmp);
3585
+ assert_eq!(xreg(0), rd.to_reg());
3586
+
3587
+ // See the original proposal for TLSDESC.
3588
+ // http://www.fsfla.org/~lxoliva/writeups/TLS/paper-lk2006.pdf
3589
+ //
3590
+ // Implement the TLSDESC instruction sequence:
3591
+ // adrp x0, :tlsdesc:tlsvar
3592
+ // ldr tmp, [x0, :tlsdesc_lo12:tlsvar]
3593
+ // add x0, x0, :tlsdesc_lo12:tlsvar
3594
+ // blr tmp
3595
+ // mrs tmp, tpidr_el0
3596
+ // add x0, x0, tmp
3597
+ //
3598
+ // This is the instruction sequence that GCC emits for ELF GD TLS Relocations in aarch64
3599
+ // See: https://gcc.godbolt.org/z/e4j7MdErh
3600
+
3601
+ // adrp x0, :tlsdesc:tlsvar
3602
+ sink.add_reloc(Reloc::Aarch64TlsDescAdrPage21, &**symbol, 0);
3603
+ Inst::Adrp { rd, off: 0 }.emit(&[], sink, emit_info, state);
3604
+
3605
+ // ldr tmp, [x0, :tlsdesc_lo12:tlsvar]
3606
+ sink.add_reloc(Reloc::Aarch64TlsDescLd64Lo12, &**symbol, 0);
3607
+ Inst::ULoad64 {
3608
+ rd: tmp,
3609
+ mem: AMode::reg(rd.to_reg()),
3610
+ flags: MemFlags::trusted(),
3611
+ }
3612
+ .emit(&[], sink, emit_info, state);
3613
+
3614
+ // add x0, x0, :tlsdesc_lo12:tlsvar
3615
+ sink.add_reloc(Reloc::Aarch64TlsDescAddLo12, &**symbol, 0);
3616
+ Inst::AluRRImm12 {
3617
+ alu_op: ALUOp::Add,
3618
+ size: OperandSize::Size64,
3619
+ rd,
3620
+ rn: rd.to_reg(),
3621
+ imm12: Imm12::maybe_from_u64(0).unwrap(),
3622
+ }
3623
+ .emit(&[], sink, emit_info, state);
3624
+
3625
+ // blr tmp
3626
+ sink.add_reloc(Reloc::Aarch64TlsDescCall, &**symbol, 0);
3627
+ Inst::CallInd {
3628
+ info: crate::isa::Box::new(CallIndInfo {
3629
+ rn: tmp.to_reg(),
3630
+ uses: smallvec![],
3631
+ defs: smallvec![],
3632
+ clobbers: PRegSet::empty(),
3633
+ opcode: Opcode::CallIndirect,
3634
+ caller_callconv: CallConv::SystemV,
3635
+ callee_callconv: CallConv::SystemV,
3636
+ callee_pop_size: 0,
3637
+ }),
3638
+ }
3639
+ .emit(&[], sink, emit_info, state);
3640
+
3641
+ // mrs tmp, tpidr_el0
3642
+ sink.put4(0xd53bd040 | machreg_to_gpr(tmp.to_reg()));
3643
+
3644
+ // add x0, x0, tmp
3645
+ Inst::AluRRR {
3646
+ alu_op: ALUOp::Add,
3647
+ size: OperandSize::Size64,
3648
+ rd,
3649
+ rn: rd.to_reg(),
3650
+ rm: tmp.to_reg(),
3651
+ }
3652
+ .emit(&[], sink, emit_info, state);
3653
+ }
3654
+
3655
+ &Inst::MachOTlsGetAddr { ref symbol, rd } => {
3656
+ // Each thread local variable gets a descriptor, where the first xword of the descriptor is a pointer
3657
+ // to a function that takes the descriptor address in x0, and after the function returns x0
3658
+ // contains the address for the thread local variable
3659
+ //
3660
+ // what we want to emit is basically:
3661
+ //
3662
+ // adrp x0, <label>@TLVPPAGE ; Load the address of the page of the thread local variable pointer (TLVP)
3663
+ // ldr x0, [x0, <label>@TLVPPAGEOFF] ; Load the descriptor's address into x0
3664
+ // ldr x1, [x0] ; Load the function pointer (the first part of the descriptor)
3665
+ // blr x1 ; Call the function pointer with the descriptor address in x0
3666
+ // ; x0 now contains the TLV address
3667
+
3668
+ let rd = allocs.next_writable(rd);
3669
+ assert_eq!(xreg(0), rd.to_reg());
3670
+ let rtmp = writable_xreg(1);
3671
+
3672
+ // adrp x0, <label>@TLVPPAGE
3673
+ sink.add_reloc(Reloc::MachOAarch64TlsAdrPage21, symbol, 0);
3674
+ sink.put4(0x90000000);
3675
+
3676
+ // ldr x0, [x0, <label>@TLVPPAGEOFF]
3677
+ sink.add_reloc(Reloc::MachOAarch64TlsAdrPageOff12, symbol, 0);
3678
+ sink.put4(0xf9400000);
3679
+
3680
+ // load [x0] into temp register
3681
+ Inst::ULoad64 {
3682
+ rd: rtmp,
3683
+ mem: AMode::reg(rd.to_reg()),
3684
+ flags: MemFlags::trusted(),
3685
+ }
3686
+ .emit(&[], sink, emit_info, state);
3687
+
3688
+ // call function pointer in temp register
3689
+ Inst::CallInd {
3690
+ info: crate::isa::Box::new(CallIndInfo {
3691
+ rn: rtmp.to_reg(),
3692
+ uses: smallvec![],
3693
+ defs: smallvec![],
3694
+ clobbers: PRegSet::empty(),
3695
+ opcode: Opcode::CallIndirect,
3696
+ caller_callconv: CallConv::AppleAarch64,
3697
+ callee_callconv: CallConv::AppleAarch64,
3698
+ callee_pop_size: 0,
3699
+ }),
3700
+ }
3701
+ .emit(&[], sink, emit_info, state);
3702
+ }
3703
+
3704
+ &Inst::Unwind { ref inst } => {
3705
+ sink.add_unwind(inst.clone());
3706
+ }
3707
+
3708
+ &Inst::DummyUse { .. } => {}
3709
+
3710
+ &Inst::StackProbeLoop { start, end, step } => {
3711
+ assert!(emit_info.0.enable_probestack());
3712
+ let start = allocs.next_writable(start);
3713
+ let end = allocs.next(end);
3714
+
3715
+ // The loop generated here uses `start` as a counter register to
3716
+ // count backwards until negating it exceeds `end`. In other
3717
+ // words `start` is an offset from `sp` we're testing where
3718
+ // `end` is the max size we need to test. The loop looks like:
3719
+ //
3720
+ // loop_start:
3721
+ // sub start, start, #step
3722
+ // stur xzr, [sp, start]
3723
+ // cmn start, end
3724
+ // br.gt loop_start
3725
+ // loop_end:
3726
+ //
3727
+ // Note that this loop cannot use the spilltmp and tmp2
3728
+ // registers as those are currently used as the input to this
3729
+ // loop when generating the instruction. This means that some
3730
+ // more flavorful address modes and lowerings need to be
3731
+ // avoided.
3732
+ //
3733
+ // Perhaps someone more clever than I can figure out how to use
3734
+ // `subs` or the like and skip the `cmn`, but I can't figure it
3735
+ // out at this time.
3736
+
3737
+ let loop_start = sink.get_label();
3738
+ sink.bind_label(loop_start, &mut state.ctrl_plane);
3739
+
3740
+ Inst::AluRRImm12 {
3741
+ alu_op: ALUOp::Sub,
3742
+ size: OperandSize::Size64,
3743
+ rd: start,
3744
+ rn: start.to_reg(),
3745
+ imm12: step,
3746
+ }
3747
+ .emit(&[], sink, emit_info, state);
3748
+ Inst::Store32 {
3749
+ rd: regs::zero_reg(),
3750
+ mem: AMode::RegReg {
3751
+ rn: regs::stack_reg(),
3752
+ rm: start.to_reg(),
3753
+ },
3754
+ flags: MemFlags::trusted(),
3755
+ }
3756
+ .emit(&[], sink, emit_info, state);
3757
+ Inst::AluRRR {
3758
+ alu_op: ALUOp::AddS,
3759
+ size: OperandSize::Size64,
3760
+ rd: regs::writable_zero_reg(),
3761
+ rn: start.to_reg(),
3762
+ rm: end,
3763
+ }
3764
+ .emit(&[], sink, emit_info, state);
3765
+
3766
+ let loop_end = sink.get_label();
3767
+ Inst::CondBr {
3768
+ taken: BranchTarget::Label(loop_start),
3769
+ not_taken: BranchTarget::Label(loop_end),
3770
+ kind: CondBrKind::Cond(Cond::Gt),
3771
+ }
3772
+ .emit(&[], sink, emit_info, state);
3773
+ sink.bind_label(loop_end, &mut state.ctrl_plane);
3774
+ }
3775
+ }
3776
+
3777
+ let end_off = sink.cur_offset();
3778
+ debug_assert!(
3779
+ (end_off - start_off) <= Inst::worst_case_size()
3780
+ || matches!(self, Inst::EmitIsland { .. }),
3781
+ "Worst case size exceed for {:?}: {}",
3782
+ self,
3783
+ end_off - start_off
3784
+ );
3785
+
3786
+ state.clear_post_insn();
3787
+ }
3788
+
3789
+ fn pretty_print_inst(&self, allocs: &[Allocation], state: &mut Self::State) -> String {
3790
+ let mut allocs = AllocationConsumer::new(allocs);
3791
+ self.print_with_state(state, &mut allocs)
3792
+ }
3793
+ }
3794
+
3795
+ fn emit_return_call_common_sequence(
3796
+ allocs: &mut AllocationConsumer,
3797
+ sink: &mut MachBuffer<Inst>,
3798
+ emit_info: &EmitInfo,
3799
+ state: &mut EmitState,
3800
+ info: &ReturnCallInfo,
3801
+ ) {
3802
+ for u in info.uses.iter() {
3803
+ let _ = allocs.next(u.vreg);
3804
+ }
3805
+
3806
+ for inst in
3807
+ AArch64MachineDeps::gen_clobber_restore(CallConv::Tail, &emit_info.0, state.frame_layout())
3808
+ {
3809
+ inst.emit(&[], sink, emit_info, state);
3810
+ }
3811
+
3812
+ let setup_area_size = state.frame_layout().setup_area_size;
3813
+ if setup_area_size > 0 {
3814
+ // N.B.: sp is already adjusted to the appropriate place by the
3815
+ // clobber-restore code (which also frees the fixed frame). Hence, there
3816
+ // is no need for the usual `mov sp, fp` here.
3817
+
3818
+ // `ldp fp, lr, [sp], #16`
3819
+ Inst::LoadP64 {
3820
+ rt: writable_fp_reg(),
3821
+ rt2: writable_link_reg(),
3822
+ mem: PairAMode::SPPostIndexed {
3823
+ // TODO: we could fold the increment for incoming_args_diff here, as long as that
3824
+ // value is less than 502*8, by adding it to `setup_area_size`.
3825
+ // https://developer.arm.com/documentation/ddi0596/2020-12/Base-Instructions/LDP--Load-Pair-of-Registers-
3826
+ simm7: SImm7Scaled::maybe_from_i64(i64::from(setup_area_size), types::I64).unwrap(),
3827
+ },
3828
+ flags: MemFlags::trusted(),
3829
+ }
3830
+ .emit(&[], sink, emit_info, state);
3831
+ }
3832
+
3833
+ // Adjust SP to account for the possible over-allocation in the prologue.
3834
+ let incoming_args_diff = state.frame_layout().tail_args_size - info.new_stack_arg_size;
3835
+ if incoming_args_diff > 0 {
3836
+ for inst in
3837
+ AArch64MachineDeps::gen_sp_reg_adjust(i32::try_from(incoming_args_diff).unwrap())
3838
+ {
3839
+ inst.emit(&[], sink, emit_info, state);
3840
+ }
3841
+ }
3842
+
3843
+ if let Some(key) = info.key {
3844
+ sink.put4(key.enc_auti_hint());
3845
+ }
3846
+ }