arduino_ci 0.1.3 → 0.1.4
This diff represents the content of publicly available package versions that have been released to one of the supported registries. The information contained in this diff is provided for informational purposes only and reflects changes between package versions as they appear in their respective public registries.
- checksums.yaml +4 -4
- data/README.md +77 -1
- data/cpp/arduino/Arduino.cpp +17 -7
- data/cpp/arduino/Arduino.h +151 -5
- data/cpp/arduino/ArduinoDefines.h +90 -0
- data/cpp/arduino/AvrMath.h +18 -28
- data/cpp/arduino/Godmode.cpp +62 -0
- data/cpp/arduino/Godmode.h +74 -0
- data/cpp/arduino/HardwareSerial.h +81 -0
- data/cpp/arduino/Print.h +67 -0
- data/cpp/arduino/Stream.h +210 -0
- data/cpp/arduino/WCharacter.h +96 -0
- data/cpp/arduino/WString.h +164 -0
- data/cpp/arduino/binary.h +518 -0
- data/cpp/arduino/include/README.md +3 -0
- data/cpp/arduino/include/common.h +333 -0
- data/cpp/arduino/include/fuse.h +274 -0
- data/cpp/arduino/include/io.h +643 -0
- data/cpp/arduino/include/io1200.h +274 -0
- data/cpp/arduino/include/io2313.h +385 -0
- data/cpp/arduino/include/io2323.h +210 -0
- data/cpp/arduino/include/io2333.h +461 -0
- data/cpp/arduino/include/io2343.h +214 -0
- data/cpp/arduino/include/io43u32x.h +440 -0
- data/cpp/arduino/include/io43u35x.h +432 -0
- data/cpp/arduino/include/io4414.h +500 -0
- data/cpp/arduino/include/io4433.h +489 -0
- data/cpp/arduino/include/io4434.h +588 -0
- data/cpp/arduino/include/io76c711.h +499 -0
- data/cpp/arduino/include/io8515.h +501 -0
- data/cpp/arduino/include/io8534.h +217 -0
- data/cpp/arduino/include/io8535.h +589 -0
- data/cpp/arduino/include/io86r401.h +309 -0
- data/cpp/arduino/include/io90pwm1.h +1157 -0
- data/cpp/arduino/include/io90pwm161.h +918 -0
- data/cpp/arduino/include/io90pwm216.h +1225 -0
- data/cpp/arduino/include/io90pwm2b.h +1466 -0
- data/cpp/arduino/include/io90pwm316.h +1272 -0
- data/cpp/arduino/include/io90pwm3b.h +1466 -0
- data/cpp/arduino/include/io90pwm81.h +1036 -0
- data/cpp/arduino/include/io90pwmx.h +1415 -0
- data/cpp/arduino/include/io90scr100.h +1719 -0
- data/cpp/arduino/include/ioa5272.h +803 -0
- data/cpp/arduino/include/ioa5505.h +803 -0
- data/cpp/arduino/include/ioa5702m322.h +2591 -0
- data/cpp/arduino/include/ioa5782.h +1843 -0
- data/cpp/arduino/include/ioa5790.h +907 -0
- data/cpp/arduino/include/ioa5790n.h +922 -0
- data/cpp/arduino/include/ioa5791.h +923 -0
- data/cpp/arduino/include/ioa5795.h +756 -0
- data/cpp/arduino/include/ioa5831.h +1949 -0
- data/cpp/arduino/include/ioa6285.h +740 -0
- data/cpp/arduino/include/ioa6286.h +740 -0
- data/cpp/arduino/include/ioa6289.h +847 -0
- data/cpp/arduino/include/ioa6612c.h +795 -0
- data/cpp/arduino/include/ioa6613c.h +795 -0
- data/cpp/arduino/include/ioa6614q.h +798 -0
- data/cpp/arduino/include/ioa6616c.h +865 -0
- data/cpp/arduino/include/ioa6617c.h +865 -0
- data/cpp/arduino/include/ioa664251.h +857 -0
- data/cpp/arduino/include/ioa8210.h +1843 -0
- data/cpp/arduino/include/ioa8510.h +1949 -0
- data/cpp/arduino/include/ioat94k.h +565 -0
- data/cpp/arduino/include/iocan128.h +100 -0
- data/cpp/arduino/include/iocan32.h +100 -0
- data/cpp/arduino/include/iocan64.h +100 -0
- data/cpp/arduino/include/iocanxx.h +2020 -0
- data/cpp/arduino/include/iom103.h +735 -0
- data/cpp/arduino/include/iom128.h +1299 -0
- data/cpp/arduino/include/iom1280.h +101 -0
- data/cpp/arduino/include/iom1281.h +101 -0
- data/cpp/arduino/include/iom1284.h +1099 -0
- data/cpp/arduino/include/iom1284p.h +1219 -0
- data/cpp/arduino/include/iom1284rfr2.h +2690 -0
- data/cpp/arduino/include/iom128a.h +1070 -0
- data/cpp/arduino/include/iom128rfa1.h +5385 -0
- data/cpp/arduino/include/iom128rfr2.h +2706 -0
- data/cpp/arduino/include/iom16.h +676 -0
- data/cpp/arduino/include/iom161.h +726 -0
- data/cpp/arduino/include/iom162.h +1022 -0
- data/cpp/arduino/include/iom163.h +686 -0
- data/cpp/arduino/include/iom164.h +101 -0
- data/cpp/arduino/include/iom164a.h +34 -0
- data/cpp/arduino/include/iom164p.h +34 -0
- data/cpp/arduino/include/iom164pa.h +1016 -0
- data/cpp/arduino/include/iom165.h +887 -0
- data/cpp/arduino/include/iom165a.h +832 -0
- data/cpp/arduino/include/iom165p.h +889 -0
- data/cpp/arduino/include/iom165pa.h +948 -0
- data/cpp/arduino/include/iom168.h +97 -0
- data/cpp/arduino/include/iom168a.h +35 -0
- data/cpp/arduino/include/iom168p.h +942 -0
- data/cpp/arduino/include/iom168pa.h +843 -0
- data/cpp/arduino/include/iom168pb.h +899 -0
- data/cpp/arduino/include/iom169.h +1174 -0
- data/cpp/arduino/include/iom169a.h +44 -0
- data/cpp/arduino/include/iom169p.h +1097 -0
- data/cpp/arduino/include/iom169pa.h +1485 -0
- data/cpp/arduino/include/iom16a.h +923 -0
- data/cpp/arduino/include/iom16hva.h +80 -0
- data/cpp/arduino/include/iom16hva2.h +883 -0
- data/cpp/arduino/include/iom16hvb.h +1052 -0
- data/cpp/arduino/include/iom16hvbrevb.h +1052 -0
- data/cpp/arduino/include/iom16m1.h +1571 -0
- data/cpp/arduino/include/iom16u2.h +1000 -0
- data/cpp/arduino/include/iom16u4.h +1423 -0
- data/cpp/arduino/include/iom2560.h +101 -0
- data/cpp/arduino/include/iom2561.h +101 -0
- data/cpp/arduino/include/iom2564rfr2.h +2691 -0
- data/cpp/arduino/include/iom256rfr2.h +2707 -0
- data/cpp/arduino/include/iom3000.h +237 -0
- data/cpp/arduino/include/iom32.h +755 -0
- data/cpp/arduino/include/iom323.h +744 -0
- data/cpp/arduino/include/iom324a.h +1014 -0
- data/cpp/arduino/include/iom324p.h +1016 -0
- data/cpp/arduino/include/iom324pa.h +1372 -0
- data/cpp/arduino/include/iom325.h +886 -0
- data/cpp/arduino/include/iom3250.h +982 -0
- data/cpp/arduino/include/iom3250a.h +34 -0
- data/cpp/arduino/include/iom3250p.h +34 -0
- data/cpp/arduino/include/iom3250pa.h +1042 -0
- data/cpp/arduino/include/iom325a.h +34 -0
- data/cpp/arduino/include/iom325p.h +34 -0
- data/cpp/arduino/include/iom325pa.h +937 -0
- data/cpp/arduino/include/iom328.h +34 -0
- data/cpp/arduino/include/iom328p.h +948 -0
- data/cpp/arduino/include/iom329.h +1069 -0
- data/cpp/arduino/include/iom3290.h +1227 -0
- data/cpp/arduino/include/iom3290a.h +34 -0
- data/cpp/arduino/include/iom3290pa.h +1123 -0
- data/cpp/arduino/include/iom329a.h +34 -0
- data/cpp/arduino/include/iom329p.h +1164 -0
- data/cpp/arduino/include/iom329pa.h +34 -0
- data/cpp/arduino/include/iom32a.h +686 -0
- data/cpp/arduino/include/iom32c1.h +1320 -0
- data/cpp/arduino/include/iom32hvb.h +1052 -0
- data/cpp/arduino/include/iom32hvbrevb.h +953 -0
- data/cpp/arduino/include/iom32m1.h +1625 -0
- data/cpp/arduino/include/iom32u2.h +1000 -0
- data/cpp/arduino/include/iom32u4.h +1512 -0
- data/cpp/arduino/include/iom32u6.h +1431 -0
- data/cpp/arduino/include/iom406.h +783 -0
- data/cpp/arduino/include/iom48.h +93 -0
- data/cpp/arduino/include/iom48a.h +35 -0
- data/cpp/arduino/include/iom48p.h +936 -0
- data/cpp/arduino/include/iom48pa.h +839 -0
- data/cpp/arduino/include/iom48pb.h +890 -0
- data/cpp/arduino/include/iom64.h +1311 -0
- data/cpp/arduino/include/iom640.h +101 -0
- data/cpp/arduino/include/iom644.h +101 -0
- data/cpp/arduino/include/iom644a.h +34 -0
- data/cpp/arduino/include/iom644p.h +101 -0
- data/cpp/arduino/include/iom644pa.h +1387 -0
- data/cpp/arduino/include/iom644rfr2.h +2685 -0
- data/cpp/arduino/include/iom645.h +881 -0
- data/cpp/arduino/include/iom6450.h +978 -0
- data/cpp/arduino/include/iom6450a.h +34 -0
- data/cpp/arduino/include/iom6450p.h +34 -0
- data/cpp/arduino/include/iom645a.h +34 -0
- data/cpp/arduino/include/iom645p.h +34 -0
- data/cpp/arduino/include/iom649.h +1061 -0
- data/cpp/arduino/include/iom6490.h +1182 -0
- data/cpp/arduino/include/iom6490a.h +34 -0
- data/cpp/arduino/include/iom6490p.h +34 -0
- data/cpp/arduino/include/iom649a.h +34 -0
- data/cpp/arduino/include/iom649p.h +1490 -0
- data/cpp/arduino/include/iom64a.h +1084 -0
- data/cpp/arduino/include/iom64c1.h +1321 -0
- data/cpp/arduino/include/iom64hve.h +1034 -0
- data/cpp/arduino/include/iom64hve2.h +767 -0
- data/cpp/arduino/include/iom64m1.h +1572 -0
- data/cpp/arduino/include/iom64rfr2.h +2701 -0
- data/cpp/arduino/include/iom8.h +665 -0
- data/cpp/arduino/include/iom8515.h +687 -0
- data/cpp/arduino/include/iom8535.h +772 -0
- data/cpp/arduino/include/iom88.h +97 -0
- data/cpp/arduino/include/iom88a.h +35 -0
- data/cpp/arduino/include/iom88p.h +941 -0
- data/cpp/arduino/include/iom88pa.h +1185 -0
- data/cpp/arduino/include/iom88pb.h +899 -0
- data/cpp/arduino/include/iom8a.h +621 -0
- data/cpp/arduino/include/iom8hva.h +76 -0
- data/cpp/arduino/include/iom8u2.h +997 -0
- data/cpp/arduino/include/iomx8.h +808 -0
- data/cpp/arduino/include/iomxx0_1.h +1692 -0
- data/cpp/arduino/include/iomxx4.h +954 -0
- data/cpp/arduino/include/iomxxhva.h +550 -0
- data/cpp/arduino/include/iotn10.h +512 -0
- data/cpp/arduino/include/iotn11.h +255 -0
- data/cpp/arduino/include/iotn12.h +288 -0
- data/cpp/arduino/include/iotn13.h +395 -0
- data/cpp/arduino/include/iotn13a.h +394 -0
- data/cpp/arduino/include/iotn15.h +363 -0
- data/cpp/arduino/include/iotn1634.h +914 -0
- data/cpp/arduino/include/iotn167.h +883 -0
- data/cpp/arduino/include/iotn20.h +776 -0
- data/cpp/arduino/include/iotn22.h +221 -0
- data/cpp/arduino/include/iotn2313.h +702 -0
- data/cpp/arduino/include/iotn2313a.h +812 -0
- data/cpp/arduino/include/iotn24.h +94 -0
- data/cpp/arduino/include/iotn24a.h +846 -0
- data/cpp/arduino/include/iotn25.h +93 -0
- data/cpp/arduino/include/iotn26.h +422 -0
- data/cpp/arduino/include/iotn261.h +93 -0
- data/cpp/arduino/include/iotn261a.h +987 -0
- data/cpp/arduino/include/iotn28.h +297 -0
- data/cpp/arduino/include/iotn4.h +477 -0
- data/cpp/arduino/include/iotn40.h +767 -0
- data/cpp/arduino/include/iotn4313.h +813 -0
- data/cpp/arduino/include/iotn43u.h +604 -0
- data/cpp/arduino/include/iotn44.h +94 -0
- data/cpp/arduino/include/iotn441.h +903 -0
- data/cpp/arduino/include/iotn44a.h +844 -0
- data/cpp/arduino/include/iotn45.h +93 -0
- data/cpp/arduino/include/iotn461.h +94 -0
- data/cpp/arduino/include/iotn461a.h +987 -0
- data/cpp/arduino/include/iotn48.h +806 -0
- data/cpp/arduino/include/iotn5.h +512 -0
- data/cpp/arduino/include/iotn828.h +911 -0
- data/cpp/arduino/include/iotn84.h +94 -0
- data/cpp/arduino/include/iotn841.h +903 -0
- data/cpp/arduino/include/iotn84a.h +844 -0
- data/cpp/arduino/include/iotn85.h +93 -0
- data/cpp/arduino/include/iotn861.h +94 -0
- data/cpp/arduino/include/iotn861a.h +988 -0
- data/cpp/arduino/include/iotn87.h +859 -0
- data/cpp/arduino/include/iotn88.h +806 -0
- data/cpp/arduino/include/iotn9.h +477 -0
- data/cpp/arduino/include/iotnx4.h +482 -0
- data/cpp/arduino/include/iotnx5.h +442 -0
- data/cpp/arduino/include/iotnx61.h +541 -0
- data/cpp/arduino/include/iousb1286.h +101 -0
- data/cpp/arduino/include/iousb1287.h +101 -0
- data/cpp/arduino/include/iousb162.h +101 -0
- data/cpp/arduino/include/iousb646.h +102 -0
- data/cpp/arduino/include/iousb647.h +102 -0
- data/cpp/arduino/include/iousb82.h +95 -0
- data/cpp/arduino/include/iousbxx2.h +807 -0
- data/cpp/arduino/include/iousbxx6_7.h +1336 -0
- data/cpp/arduino/include/iox128a1.h +7236 -0
- data/cpp/arduino/include/iox128a1u.h +8305 -0
- data/cpp/arduino/include/iox128a3.h +6987 -0
- data/cpp/arduino/include/iox128a3u.h +7697 -0
- data/cpp/arduino/include/iox128a4u.h +7309 -0
- data/cpp/arduino/include/iox128b1.h +6872 -0
- data/cpp/arduino/include/iox128b3.h +6288 -0
- data/cpp/arduino/include/iox128c3.h +6264 -0
- data/cpp/arduino/include/iox128d3.h +5749 -0
- data/cpp/arduino/include/iox128d4.h +5562 -0
- data/cpp/arduino/include/iox16a4.h +6748 -0
- data/cpp/arduino/include/iox16a4u.h +7309 -0
- data/cpp/arduino/include/iox16c4.h +6078 -0
- data/cpp/arduino/include/iox16d4.h +5717 -0
- data/cpp/arduino/include/iox16e5.h +7699 -0
- data/cpp/arduino/include/iox192a3.h +6987 -0
- data/cpp/arduino/include/iox192a3u.h +7697 -0
- data/cpp/arduino/include/iox192c3.h +6264 -0
- data/cpp/arduino/include/iox192d3.h +5749 -0
- data/cpp/arduino/include/iox256a3.h +6987 -0
- data/cpp/arduino/include/iox256a3b.h +6983 -0
- data/cpp/arduino/include/iox256a3bu.h +7706 -0
- data/cpp/arduino/include/iox256a3u.h +7697 -0
- data/cpp/arduino/include/iox256c3.h +6264 -0
- data/cpp/arduino/include/iox256d3.h +5709 -0
- data/cpp/arduino/include/iox32a4.h +6747 -0
- data/cpp/arduino/include/iox32a4u.h +7309 -0
- data/cpp/arduino/include/iox32c3.h +6264 -0
- data/cpp/arduino/include/iox32c4.h +6078 -0
- data/cpp/arduino/include/iox32d3.h +5105 -0
- data/cpp/arduino/include/iox32d4.h +5685 -0
- data/cpp/arduino/include/iox32e5.h +7699 -0
- data/cpp/arduino/include/iox384c3.h +6849 -0
- data/cpp/arduino/include/iox384d3.h +5833 -0
- data/cpp/arduino/include/iox64a1.h +7236 -0
- data/cpp/arduino/include/iox64a1u.h +8305 -0
- data/cpp/arduino/include/iox64a3.h +6987 -0
- data/cpp/arduino/include/iox64a3u.h +7697 -0
- data/cpp/arduino/include/iox64a4u.h +7309 -0
- data/cpp/arduino/include/iox64b1.h +6454 -0
- data/cpp/arduino/include/iox64b3.h +6288 -0
- data/cpp/arduino/include/iox64c3.h +6264 -0
- data/cpp/arduino/include/iox64d3.h +5764 -0
- data/cpp/arduino/include/iox64d4.h +5555 -0
- data/cpp/arduino/include/iox8e5.h +7699 -0
- data/cpp/arduino/include/lock.h +239 -0
- data/cpp/arduino/include/portpins.h +549 -0
- data/cpp/arduino/include/version.h +90 -0
- data/cpp/arduino/include/xmega.h +71 -0
- data/cpp/unittest/Assertion.h +9 -4
- data/cpp/unittest/Compare.h +93 -0
- data/lib/arduino_ci/arduino_installation.rb +1 -1
- data/lib/arduino_ci/cpp_library.rb +4 -1
- data/lib/arduino_ci/version.rb +1 -1
- data/misc/default.yaml +7 -0
- metadata +285 -2
@@ -0,0 +1,34 @@
|
|
1
|
+
/*****************************************************************************
|
2
|
+
*
|
3
|
+
* Copyright (C) 2011 Atmel Corporation
|
4
|
+
* All rights reserved.
|
5
|
+
*
|
6
|
+
* Redistribution and use in source and binary forms, with or without
|
7
|
+
* modification, are permitted provided that the following conditions are met:
|
8
|
+
*
|
9
|
+
* * Redistributions of source code must retain the above copyright
|
10
|
+
* notice, this list of conditions and the following disclaimer.
|
11
|
+
*
|
12
|
+
* * Redistributions in binary form must reproduce the above copyright
|
13
|
+
* notice, this list of conditions and the following disclaimer in
|
14
|
+
* the documentation and/or other materials provided with the
|
15
|
+
* distribution.
|
16
|
+
*
|
17
|
+
* * Neither the name of the copyright holders nor the names of
|
18
|
+
* contributors may be used to endorse or promote products derived
|
19
|
+
* from this software without specific prior written permission.
|
20
|
+
*
|
21
|
+
* THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
|
22
|
+
* AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
|
23
|
+
* IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
|
24
|
+
* ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR CONTRIBUTORS BE
|
25
|
+
* LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
|
26
|
+
* CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
|
27
|
+
* SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
|
28
|
+
* INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
|
29
|
+
* CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
|
30
|
+
* ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
|
31
|
+
* POSSIBILITY OF SUCH DAMAGE.
|
32
|
+
****************************************************************************/
|
33
|
+
|
34
|
+
#include "iom3290.h"
|
@@ -0,0 +1,1123 @@
|
|
1
|
+
/*****************************************************************************
|
2
|
+
*
|
3
|
+
* Copyright (C) 2016 Atmel Corporation
|
4
|
+
* All rights reserved.
|
5
|
+
*
|
6
|
+
* Redistribution and use in source and binary forms, with or without
|
7
|
+
* modification, are permitted provided that the following conditions are met:
|
8
|
+
*
|
9
|
+
* * Redistributions of source code must retain the above copyright
|
10
|
+
* notice, this list of conditions and the following disclaimer.
|
11
|
+
*
|
12
|
+
* * Redistributions in binary form must reproduce the above copyright
|
13
|
+
* notice, this list of conditions and the following disclaimer in
|
14
|
+
* the documentation and/or other materials provided with the
|
15
|
+
* distribution.
|
16
|
+
*
|
17
|
+
* * Neither the name of the copyright holders nor the names of
|
18
|
+
* contributors may be used to endorse or promote products derived
|
19
|
+
* from this software without specific prior written permission.
|
20
|
+
*
|
21
|
+
* THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
|
22
|
+
* AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
|
23
|
+
* IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
|
24
|
+
* ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR CONTRIBUTORS BE
|
25
|
+
* LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
|
26
|
+
* CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
|
27
|
+
* SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
|
28
|
+
* INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
|
29
|
+
* CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
|
30
|
+
* ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
|
31
|
+
* POSSIBILITY OF SUCH DAMAGE.
|
32
|
+
****************************************************************************/
|
33
|
+
|
34
|
+
|
35
|
+
#ifndef _AVR_ATMEGA3290PA_H_INCLUDED
|
36
|
+
#define _AVR_ATMEGA3290PA_H_INCLUDED
|
37
|
+
|
38
|
+
|
39
|
+
#ifndef _AVR_IO_H_
|
40
|
+
# error "Include <avr/io.h> instead of this file."
|
41
|
+
#endif
|
42
|
+
|
43
|
+
#ifndef _AVR_IOXXX_H_
|
44
|
+
# define _AVR_IOXXX_H_ "iom3290pa.h"
|
45
|
+
#else
|
46
|
+
# error "Attempt to include more than one <avr/ioXXX.h> file."
|
47
|
+
#endif
|
48
|
+
|
49
|
+
/* Registers and associated bit numbers */
|
50
|
+
|
51
|
+
#define PINA _SFR_IO8(0x00)
|
52
|
+
#define PINA7 7
|
53
|
+
#define PINA6 6
|
54
|
+
#define PINA5 5
|
55
|
+
#define PINA4 4
|
56
|
+
#define PINA3 3
|
57
|
+
#define PINA2 2
|
58
|
+
#define PINA1 1
|
59
|
+
#define PINA0 0
|
60
|
+
|
61
|
+
#define DDRA _SFR_IO8(0x01)
|
62
|
+
#define DDRA7 7
|
63
|
+
// Inserted "DDA7" from "DDRA7" due to compatibility
|
64
|
+
#define DDA7 7
|
65
|
+
#define DDRA6 6
|
66
|
+
// Inserted "DDA6" from "DDRA6" due to compatibility
|
67
|
+
#define DDA6 6
|
68
|
+
#define DDRA5 5
|
69
|
+
// Inserted "DDA5" from "DDRA5" due to compatibility
|
70
|
+
#define DDA5 5
|
71
|
+
#define DDRA4 4
|
72
|
+
// Inserted "DDA4" from "DDRA4" due to compatibility
|
73
|
+
#define DDA4 4
|
74
|
+
#define DDRA3 3
|
75
|
+
// Inserted "DDA3" from "DDRA3" due to compatibility
|
76
|
+
#define DDA3 3
|
77
|
+
#define DDRA2 2
|
78
|
+
// Inserted "DDA2" from "DDRA2" due to compatibility
|
79
|
+
#define DDA2 2
|
80
|
+
#define DDRA1 1
|
81
|
+
// Inserted "DDA1" from "DDRA1" due to compatibility
|
82
|
+
#define DDA1 1
|
83
|
+
#define DDRA0 0
|
84
|
+
// Inserted "DDA0" from "DDRA0" due to compatibility
|
85
|
+
#define DDA0 0
|
86
|
+
|
87
|
+
#define PORTA _SFR_IO8(0x02)
|
88
|
+
#define PORTA7 7
|
89
|
+
#define PORTA6 6
|
90
|
+
#define PORTA5 5
|
91
|
+
#define PORTA4 4
|
92
|
+
#define PORTA3 3
|
93
|
+
#define PORTA2 2
|
94
|
+
#define PORTA1 1
|
95
|
+
#define PORTA0 0
|
96
|
+
|
97
|
+
#define PINB _SFR_IO8(0x03)
|
98
|
+
#define PINB7 7
|
99
|
+
#define PINB6 6
|
100
|
+
#define PINB5 5
|
101
|
+
#define PINB4 4
|
102
|
+
#define PINB3 3
|
103
|
+
#define PINB2 2
|
104
|
+
#define PINB1 1
|
105
|
+
#define PINB0 0
|
106
|
+
|
107
|
+
#define DDRB _SFR_IO8(0x04)
|
108
|
+
#define DDRB7 7
|
109
|
+
// Inserted "DDB7" from "DDRB7" due to compatibility
|
110
|
+
#define DDB7 7
|
111
|
+
#define DDRB6 6
|
112
|
+
// Inserted "DDB6" from "DDRB6" due to compatibility
|
113
|
+
#define DDB6 6
|
114
|
+
#define DDRB5 5
|
115
|
+
// Inserted "DDB5" from "DDRB5" due to compatibility
|
116
|
+
#define DDB5 5
|
117
|
+
#define DDRB4 4
|
118
|
+
// Inserted "DDB4" from "DDRB4" due to compatibility
|
119
|
+
#define DDB4 4
|
120
|
+
#define DDRB3 3
|
121
|
+
// Inserted "DDB3" from "DDRB3" due to compatibility
|
122
|
+
#define DDB3 3
|
123
|
+
#define DDRB2 2
|
124
|
+
// Inserted "DDB2" from "DDRB2" due to compatibility
|
125
|
+
#define DDB2 2
|
126
|
+
#define DDRB1 1
|
127
|
+
// Inserted "DDB1" from "DDRB1" due to compatibility
|
128
|
+
#define DDB1 1
|
129
|
+
#define DDRB0 0
|
130
|
+
// Inserted "DDB0" from "DDRB0" due to compatibility
|
131
|
+
#define DDB0 0
|
132
|
+
|
133
|
+
#define PORTB _SFR_IO8(0x05)
|
134
|
+
#define PORTB7 7
|
135
|
+
#define PORTB6 6
|
136
|
+
#define PORTB5 5
|
137
|
+
#define PORTB4 4
|
138
|
+
#define PORTB3 3
|
139
|
+
#define PORTB2 2
|
140
|
+
#define PORTB1 1
|
141
|
+
#define PORTB0 0
|
142
|
+
|
143
|
+
#define PINC _SFR_IO8(0x06)
|
144
|
+
#define PINC7 7
|
145
|
+
#define PINC6 6
|
146
|
+
#define PINC5 5
|
147
|
+
#define PINC4 4
|
148
|
+
#define PINC3 3
|
149
|
+
#define PINC2 2
|
150
|
+
#define PINC1 1
|
151
|
+
#define PINC0 0
|
152
|
+
|
153
|
+
#define DDRC _SFR_IO8(0x07)
|
154
|
+
#define DDRC7 7
|
155
|
+
// Inserted "DDC7" from "DDRC7" due to compatibility
|
156
|
+
#define DDC7 7
|
157
|
+
#define DDRC6 6
|
158
|
+
// Inserted "DDC6" from "DDRC6" due to compatibility
|
159
|
+
#define DDC6 6
|
160
|
+
#define DDRC5 5
|
161
|
+
// Inserted "DDC5" from "DDRC5" due to compatibility
|
162
|
+
#define DDC5 5
|
163
|
+
#define DDRC4 4
|
164
|
+
// Inserted "DDC4" from "DDRC4" due to compatibility
|
165
|
+
#define DDC4 4
|
166
|
+
#define DDRC3 3
|
167
|
+
// Inserted "DDC3" from "DDRC3" due to compatibility
|
168
|
+
#define DDC3 3
|
169
|
+
#define DDRC2 2
|
170
|
+
// Inserted "DDC2" from "DDRC2" due to compatibility
|
171
|
+
#define DDC2 2
|
172
|
+
#define DDRC1 1
|
173
|
+
// Inserted "DDC1" from "DDRC1" due to compatibility
|
174
|
+
#define DDC1 1
|
175
|
+
#define DDRC0 0
|
176
|
+
// Inserted "DDC0" from "DDRC0" due to compatibility
|
177
|
+
#define DDC0 0
|
178
|
+
|
179
|
+
#define PORTC _SFR_IO8(0x08)
|
180
|
+
#define PORTC7 7
|
181
|
+
#define PORTC6 6
|
182
|
+
#define PORTC5 5
|
183
|
+
#define PORTC4 4
|
184
|
+
#define PORTC3 3
|
185
|
+
#define PORTC2 2
|
186
|
+
#define PORTC1 1
|
187
|
+
#define PORTC0 0
|
188
|
+
|
189
|
+
#define PIND _SFR_IO8(0x09)
|
190
|
+
#define PIND7 7
|
191
|
+
#define PIND6 6
|
192
|
+
#define PIND5 5
|
193
|
+
#define PIND4 4
|
194
|
+
#define PIND3 3
|
195
|
+
#define PIND2 2
|
196
|
+
#define PIND1 1
|
197
|
+
#define PIND0 0
|
198
|
+
|
199
|
+
#define DDRD _SFR_IO8(0x0A)
|
200
|
+
#define DDRD7 7
|
201
|
+
// Inserted "DDD7" from "DDRD7" due to compatibility
|
202
|
+
#define DDD7 7
|
203
|
+
#define DDRD6 6
|
204
|
+
// Inserted "DDD6" from "DDRD6" due to compatibility
|
205
|
+
#define DDD6 6
|
206
|
+
#define DDRD5 5
|
207
|
+
// Inserted "DDD5" from "DDRD5" due to compatibility
|
208
|
+
#define DDD5 5
|
209
|
+
#define DDRD4 4
|
210
|
+
// Inserted "DDD4" from "DDRD4" due to compatibility
|
211
|
+
#define DDD4 4
|
212
|
+
#define DDRD3 3
|
213
|
+
// Inserted "DDD3" from "DDRD3" due to compatibility
|
214
|
+
#define DDD3 3
|
215
|
+
#define DDRD2 2
|
216
|
+
// Inserted "DDD2" from "DDRD2" due to compatibility
|
217
|
+
#define DDD2 2
|
218
|
+
#define DDRD1 1
|
219
|
+
// Inserted "DDD1" from "DDRD1" due to compatibility
|
220
|
+
#define DDD1 1
|
221
|
+
#define DDRD0 0
|
222
|
+
// Inserted "DDD0" from "DDRD0" due to compatibility
|
223
|
+
#define DDD0 0
|
224
|
+
|
225
|
+
#define PORTD _SFR_IO8(0x0B)
|
226
|
+
#define PORTD7 7
|
227
|
+
#define PORTD6 6
|
228
|
+
#define PORTD5 5
|
229
|
+
#define PORTD4 4
|
230
|
+
#define PORTD3 3
|
231
|
+
#define PORTD2 2
|
232
|
+
#define PORTD1 1
|
233
|
+
#define PORTD0 0
|
234
|
+
|
235
|
+
#define PINE _SFR_IO8(0x0C)
|
236
|
+
#define PINE7 7
|
237
|
+
#define PINE6 6
|
238
|
+
#define PINE5 5
|
239
|
+
#define PINE4 4
|
240
|
+
#define PINE3 3
|
241
|
+
#define PINE2 2
|
242
|
+
#define PINE1 1
|
243
|
+
#define PINE0 0
|
244
|
+
|
245
|
+
#define DDRE _SFR_IO8(0x0D)
|
246
|
+
#define DDRE7 7
|
247
|
+
// Inserted "DDE7" from "DDRE7" due to compatibility
|
248
|
+
#define DDE7 7
|
249
|
+
#define DDRE6 6
|
250
|
+
// Inserted "DDE6" from "DDRE6" due to compatibility
|
251
|
+
#define DDE6 6
|
252
|
+
#define DDRE5 5
|
253
|
+
// Inserted "DDE5" from "DDRE5" due to compatibility
|
254
|
+
#define DDE5 5
|
255
|
+
#define DDRE4 4
|
256
|
+
// Inserted "DDE4" from "DDRE4" due to compatibility
|
257
|
+
#define DDE4 4
|
258
|
+
#define DDRE3 3
|
259
|
+
// Inserted "DDE3" from "DDRE3" due to compatibility
|
260
|
+
#define DDE3 3
|
261
|
+
#define DDRE2 2
|
262
|
+
// Inserted "DDE2" from "DDRE2" due to compatibility
|
263
|
+
#define DDE2 2
|
264
|
+
#define DDRE1 1
|
265
|
+
// Inserted "DDE1" from "DDRE1" due to compatibility
|
266
|
+
#define DDE1 1
|
267
|
+
#define DDRE0 0
|
268
|
+
// Inserted "DDE0" from "DDRE0" due to compatibility
|
269
|
+
#define DDE0 0
|
270
|
+
|
271
|
+
#define PORTE _SFR_IO8(0x0E)
|
272
|
+
#define PORTE7 7
|
273
|
+
#define PORTE6 6
|
274
|
+
#define PORTE5 5
|
275
|
+
#define PORTE4 4
|
276
|
+
#define PORTE3 3
|
277
|
+
#define PORTE2 2
|
278
|
+
#define PORTE1 1
|
279
|
+
#define PORTE0 0
|
280
|
+
|
281
|
+
#define PINF _SFR_IO8(0x0F)
|
282
|
+
#define PINF7 7
|
283
|
+
#define PINF6 6
|
284
|
+
#define PINF5 5
|
285
|
+
#define PINF4 4
|
286
|
+
#define PINF3 3
|
287
|
+
#define PINF2 2
|
288
|
+
#define PINF1 1
|
289
|
+
#define PINF0 0
|
290
|
+
|
291
|
+
#define DDRF _SFR_IO8(0x10)
|
292
|
+
#define DDRF7 7
|
293
|
+
// Inserted "DDF7" from "DDRF7" due to compatibility
|
294
|
+
#define DDF7 7
|
295
|
+
#define DDRF6 6
|
296
|
+
// Inserted "DDF6" from "DDRF6" due to compatibility
|
297
|
+
#define DDF6 6
|
298
|
+
#define DDRF5 5
|
299
|
+
// Inserted "DDF5" from "DDRF5" due to compatibility
|
300
|
+
#define DDF5 5
|
301
|
+
#define DDRF4 4
|
302
|
+
// Inserted "DDF4" from "DDRF4" due to compatibility
|
303
|
+
#define DDF4 4
|
304
|
+
#define DDRF3 3
|
305
|
+
// Inserted "DDF3" from "DDRF3" due to compatibility
|
306
|
+
#define DDF3 3
|
307
|
+
#define DDRF2 2
|
308
|
+
// Inserted "DDF2" from "DDRF2" due to compatibility
|
309
|
+
#define DDF2 2
|
310
|
+
#define DDRF1 1
|
311
|
+
// Inserted "DDF1" from "DDRF1" due to compatibility
|
312
|
+
#define DDF1 1
|
313
|
+
#define DDRF0 0
|
314
|
+
// Inserted "DDF0" from "DDRF0" due to compatibility
|
315
|
+
#define DDF0 0
|
316
|
+
|
317
|
+
#define PORTF _SFR_IO8(0x11)
|
318
|
+
#define PORTF7 7
|
319
|
+
#define PORTF6 6
|
320
|
+
#define PORTF5 5
|
321
|
+
#define PORTF4 4
|
322
|
+
#define PORTF3 3
|
323
|
+
#define PORTF2 2
|
324
|
+
#define PORTF1 1
|
325
|
+
#define PORTF0 0
|
326
|
+
|
327
|
+
#define PING _SFR_IO8(0x12)
|
328
|
+
#define PING5 5
|
329
|
+
#define PING4 4
|
330
|
+
#define PING3 3
|
331
|
+
#define PING2 2
|
332
|
+
#define PING1 1
|
333
|
+
#define PING0 0
|
334
|
+
|
335
|
+
#define DDRG _SFR_IO8(0x13)
|
336
|
+
#define DDRG4 4
|
337
|
+
// Inserted "DDG4" from "DDRG4" due to compatibility
|
338
|
+
#define DDG4 4
|
339
|
+
#define DDRG3 3
|
340
|
+
// Inserted "DDG3" from "DDRG3" due to compatibility
|
341
|
+
#define DDG3 3
|
342
|
+
#define DDRG2 2
|
343
|
+
// Inserted "DDG2" from "DDRG2" due to compatibility
|
344
|
+
#define DDG2 2
|
345
|
+
#define DDRG1 1
|
346
|
+
// Inserted "DDG1" from "DDRG1" due to compatibility
|
347
|
+
#define DDG1 1
|
348
|
+
#define DDRG0 0
|
349
|
+
// Inserted "DDG0" from "DDRG0" due to compatibility
|
350
|
+
#define DDG0 0
|
351
|
+
|
352
|
+
#define PORTG _SFR_IO8(0x14)
|
353
|
+
#define PORTG4 4
|
354
|
+
#define PORTG3 3
|
355
|
+
#define PORTG2 2
|
356
|
+
#define PORTG1 1
|
357
|
+
#define PORTG0 0
|
358
|
+
|
359
|
+
#define TIFR0 _SFR_IO8(0x15)
|
360
|
+
#define TOV0 0
|
361
|
+
#define OCF0A 1
|
362
|
+
|
363
|
+
#define TIFR1 _SFR_IO8(0x16)
|
364
|
+
#define TOV1 0
|
365
|
+
#define OCF1A 1
|
366
|
+
#define OCF1B 2
|
367
|
+
#define ICF1 5
|
368
|
+
|
369
|
+
#define TIFR2 _SFR_IO8(0x17)
|
370
|
+
#define TOV2 0
|
371
|
+
#define OCF2A 1
|
372
|
+
|
373
|
+
/* Reserved [0x18..0x1B] */
|
374
|
+
|
375
|
+
#define EIFR _SFR_IO8(0x1C)
|
376
|
+
#define INTF0 0
|
377
|
+
#define PCIF0 4
|
378
|
+
#define PCIF1 5
|
379
|
+
#define PCIF2 6
|
380
|
+
#define PCIF3 7
|
381
|
+
|
382
|
+
#define EIMSK _SFR_IO8(0x1D)
|
383
|
+
#define INT0 0
|
384
|
+
#define PCIE0 4
|
385
|
+
#define PCIE1 5
|
386
|
+
#define PCIE2 6
|
387
|
+
#define PCIE3 7
|
388
|
+
|
389
|
+
#define GPIOR0 _SFR_IO8(0x1E)
|
390
|
+
|
391
|
+
#define EECR _SFR_IO8(0x1F)
|
392
|
+
#define EERE 0
|
393
|
+
#define EEWE 1
|
394
|
+
#define EEMWE 2
|
395
|
+
#define EERIE 3
|
396
|
+
|
397
|
+
#define EEDR _SFR_IO8(0x20)
|
398
|
+
|
399
|
+
/* Combine EEARL and EEARH */
|
400
|
+
#define EEAR _SFR_IO16(0x21)
|
401
|
+
|
402
|
+
#define EEARL _SFR_IO8(0x21)
|
403
|
+
#define EEARH _SFR_IO8(0x22)
|
404
|
+
|
405
|
+
#define GTCCR _SFR_IO8(0x23)
|
406
|
+
#define PSR310 0
|
407
|
+
#define TSM 7
|
408
|
+
#define PSR2 1
|
409
|
+
|
410
|
+
#define TCCR0A _SFR_IO8(0x24)
|
411
|
+
#define CS00 0
|
412
|
+
#define CS01 1
|
413
|
+
#define CS02 2
|
414
|
+
#define WGM01 3
|
415
|
+
#define COM0A0 4
|
416
|
+
#define COM0A1 5
|
417
|
+
#define WGM00 6
|
418
|
+
#define FOC0A 7
|
419
|
+
|
420
|
+
/* Reserved [0x25] */
|
421
|
+
|
422
|
+
#define TCNT0 _SFR_IO8(0x26)
|
423
|
+
|
424
|
+
#define OCR0A _SFR_IO8(0x27)
|
425
|
+
|
426
|
+
/* Reserved [0x28..0x29] */
|
427
|
+
|
428
|
+
#define GPIOR1 _SFR_IO8(0x2A)
|
429
|
+
|
430
|
+
#define GPIOR2 _SFR_IO8(0x2B)
|
431
|
+
|
432
|
+
#define SPCR _SFR_IO8(0x2C)
|
433
|
+
#define SPR0 0
|
434
|
+
#define SPR1 1
|
435
|
+
#define CPHA 2
|
436
|
+
#define CPOL 3
|
437
|
+
#define MSTR 4
|
438
|
+
#define DORD 5
|
439
|
+
#define SPE 6
|
440
|
+
#define SPIE 7
|
441
|
+
|
442
|
+
#define SPSR _SFR_IO8(0x2D)
|
443
|
+
#define SPI2X 0
|
444
|
+
#define WCOL 6
|
445
|
+
#define SPIF 7
|
446
|
+
|
447
|
+
#define SPDR _SFR_IO8(0x2E)
|
448
|
+
|
449
|
+
/* Reserved [0x2F] */
|
450
|
+
|
451
|
+
#define ACSR _SFR_IO8(0x30)
|
452
|
+
#define ACIS0 0
|
453
|
+
#define ACIS1 1
|
454
|
+
#define ACIC 2
|
455
|
+
#define ACIE 3
|
456
|
+
#define ACI 4
|
457
|
+
#define ACO 5
|
458
|
+
#define ACBG 6
|
459
|
+
#define ACD 7
|
460
|
+
|
461
|
+
#define OCDR _SFR_IO8(0x31)
|
462
|
+
#define OCDR7 7
|
463
|
+
#define OCDR6 6
|
464
|
+
#define OCDR5 5
|
465
|
+
#define OCDR4 4
|
466
|
+
#define OCDR3 3
|
467
|
+
#define OCDR2 2
|
468
|
+
#define OCDR1 1
|
469
|
+
#define OCDR0 0
|
470
|
+
|
471
|
+
/* Reserved [0x32] */
|
472
|
+
|
473
|
+
#define SMCR _SFR_IO8(0x33)
|
474
|
+
#define SE 0
|
475
|
+
#define SM0 1
|
476
|
+
#define SM1 2
|
477
|
+
#define SM2 3
|
478
|
+
|
479
|
+
#define MCUSR _SFR_IO8(0x34)
|
480
|
+
#define JTRF 4
|
481
|
+
#define PORF 0
|
482
|
+
#define EXTRF 1
|
483
|
+
#define BORF 2
|
484
|
+
#define WDRF 3
|
485
|
+
|
486
|
+
#define MCUCR _SFR_IO8(0x35)
|
487
|
+
#define JTD 7
|
488
|
+
#define IVCE 0
|
489
|
+
#define IVSEL 1
|
490
|
+
#define PUD 4
|
491
|
+
#define BODSE 5
|
492
|
+
#define BODS 6
|
493
|
+
|
494
|
+
/* Reserved [0x36] */
|
495
|
+
|
496
|
+
#define SPMCSR _SFR_IO8(0x37)
|
497
|
+
#define SPMEN 0
|
498
|
+
#define PGERS 1
|
499
|
+
#define PGWRT 2
|
500
|
+
#define BLBSET 3
|
501
|
+
#define RWWSRE 4
|
502
|
+
#define RWWSB 6
|
503
|
+
#define SPMIE 7
|
504
|
+
|
505
|
+
/* Reserved [0x38..0x3C] */
|
506
|
+
|
507
|
+
/* SP [0x3D..0x3E] */
|
508
|
+
|
509
|
+
/* SREG [0x3F] */
|
510
|
+
|
511
|
+
#define WDTCR _SFR_MEM8(0x60)
|
512
|
+
#define WDP0 0
|
513
|
+
#define WDP1 1
|
514
|
+
#define WDP2 2
|
515
|
+
#define WDE 3
|
516
|
+
#define WDCE 4
|
517
|
+
|
518
|
+
#define CLKPR _SFR_MEM8(0x61)
|
519
|
+
#define CLKPS0 0
|
520
|
+
#define CLKPS1 1
|
521
|
+
#define CLKPS2 2
|
522
|
+
#define CLKPS3 3
|
523
|
+
#define CLKPCE 7
|
524
|
+
|
525
|
+
/* Reserved [0x62..0x63] */
|
526
|
+
|
527
|
+
#define PRR _SFR_MEM8(0x64)
|
528
|
+
#define PRADC 0
|
529
|
+
#define PRUSART0 1
|
530
|
+
#define PRSPI 2
|
531
|
+
#define PRTIM1 3
|
532
|
+
#define PRLCD 4
|
533
|
+
|
534
|
+
#define __AVR_HAVE_PRR ((1<<PRADC)|(1<<PRUSART0)|(1<<PRSPI)|(1<<PRTIM1)|(1<<PRLCD))
|
535
|
+
#define __AVR_HAVE_PRR_PRADC
|
536
|
+
#define __AVR_HAVE_PRR_PRUSART0
|
537
|
+
#define __AVR_HAVE_PRR_PRSPI
|
538
|
+
#define __AVR_HAVE_PRR_PRTIM1
|
539
|
+
#define __AVR_HAVE_PRR_PRLCD
|
540
|
+
|
541
|
+
/* Reserved [0x65] */
|
542
|
+
|
543
|
+
#define OSCCAL _SFR_MEM8(0x66)
|
544
|
+
#define OSCCAL0 0
|
545
|
+
#define OSCCAL1 1
|
546
|
+
#define OSCCAL2 2
|
547
|
+
#define OSCCAL3 3
|
548
|
+
#define OSCCAL4 4
|
549
|
+
#define OSCCAL5 5
|
550
|
+
#define OSCCAL6 6
|
551
|
+
#define OSCCAL7 7
|
552
|
+
|
553
|
+
/* Reserved [0x67..0x68] */
|
554
|
+
|
555
|
+
#define EICRA _SFR_MEM8(0x69)
|
556
|
+
#define ISC00 0
|
557
|
+
#define ISC01 1
|
558
|
+
|
559
|
+
/* Reserved [0x6A] */
|
560
|
+
|
561
|
+
#define PCMSK0 _SFR_MEM8(0x6B)
|
562
|
+
|
563
|
+
#define PCMSK1 _SFR_MEM8(0x6C)
|
564
|
+
|
565
|
+
#define PCMSK2 _SFR_MEM8(0x6D)
|
566
|
+
|
567
|
+
#define TIMSK0 _SFR_MEM8(0x6E)
|
568
|
+
#define TOIE0 0
|
569
|
+
#define OCIE0A 1
|
570
|
+
|
571
|
+
#define TIMSK1 _SFR_MEM8(0x6F)
|
572
|
+
#define TOIE1 0
|
573
|
+
#define OCIE1A 1
|
574
|
+
#define OCIE1B 2
|
575
|
+
#define ICIE1 5
|
576
|
+
|
577
|
+
#define TIMSK2 _SFR_MEM8(0x70)
|
578
|
+
#define TOIE2 0
|
579
|
+
#define OCIE2A 1
|
580
|
+
|
581
|
+
/* Reserved [0x71..0x72] */
|
582
|
+
|
583
|
+
#define PCMSK3 _SFR_MEM8(0x73)
|
584
|
+
|
585
|
+
/* Reserved [0x74..0x77] */
|
586
|
+
|
587
|
+
/* Combine ADCL and ADCH */
|
588
|
+
#ifndef __ASSEMBLER__
|
589
|
+
#define ADC _SFR_MEM16(0x78)
|
590
|
+
#endif
|
591
|
+
#define ADCW _SFR_MEM16(0x78)
|
592
|
+
|
593
|
+
#define ADCL _SFR_MEM8(0x78)
|
594
|
+
#define ADCH _SFR_MEM8(0x79)
|
595
|
+
|
596
|
+
#define ADCSRA _SFR_MEM8(0x7A)
|
597
|
+
#define ADPS0 0
|
598
|
+
#define ADPS1 1
|
599
|
+
#define ADPS2 2
|
600
|
+
#define ADIE 3
|
601
|
+
#define ADIF 4
|
602
|
+
#define ADATE 5
|
603
|
+
#define ADSC 6
|
604
|
+
#define ADEN 7
|
605
|
+
|
606
|
+
#define ADCSRB _SFR_MEM8(0x7B)
|
607
|
+
#define ACME 6
|
608
|
+
#define ADTS0 0
|
609
|
+
#define ADTS1 1
|
610
|
+
#define ADTS2 2
|
611
|
+
|
612
|
+
#define ADMUX _SFR_MEM8(0x7C)
|
613
|
+
#define MUX0 0
|
614
|
+
#define MUX1 1
|
615
|
+
#define MUX2 2
|
616
|
+
#define MUX3 3
|
617
|
+
#define MUX4 4
|
618
|
+
#define ADLAR 5
|
619
|
+
#define REFS0 6
|
620
|
+
#define REFS1 7
|
621
|
+
|
622
|
+
/* Reserved [0x7D] */
|
623
|
+
|
624
|
+
#define DIDR0 _SFR_MEM8(0x7E)
|
625
|
+
#define ADC0D 0
|
626
|
+
#define ADC1D 1
|
627
|
+
#define ADC2D 2
|
628
|
+
#define ADC3D 3
|
629
|
+
#define ADC4D 4
|
630
|
+
#define ADC5D 5
|
631
|
+
#define ADC6D 6
|
632
|
+
#define ADC7D 7
|
633
|
+
|
634
|
+
#define DIDR1 _SFR_MEM8(0x7F)
|
635
|
+
#define AIN0D 0
|
636
|
+
#define AIN1D 1
|
637
|
+
|
638
|
+
#define TCCR1A _SFR_MEM8(0x80)
|
639
|
+
#define WGM10 0
|
640
|
+
#define WGM11 1
|
641
|
+
#define COM1B0 4
|
642
|
+
#define COM1B1 5
|
643
|
+
#define COM1A0 6
|
644
|
+
#define COM1A1 7
|
645
|
+
|
646
|
+
#define TCCR1B _SFR_MEM8(0x81)
|
647
|
+
#define CS10 0
|
648
|
+
#define CS11 1
|
649
|
+
#define CS12 2
|
650
|
+
#define WGM12 3
|
651
|
+
#define WGM13 4
|
652
|
+
#define ICES1 6
|
653
|
+
#define ICNC1 7
|
654
|
+
|
655
|
+
#define TCCR1C _SFR_MEM8(0x82)
|
656
|
+
#define FOC1B 6
|
657
|
+
#define FOC1A 7
|
658
|
+
|
659
|
+
/* Reserved [0x83] */
|
660
|
+
|
661
|
+
/* Combine TCNT1L and TCNT1H */
|
662
|
+
#define TCNT1 _SFR_MEM16(0x84)
|
663
|
+
|
664
|
+
#define TCNT1L _SFR_MEM8(0x84)
|
665
|
+
#define TCNT1H _SFR_MEM8(0x85)
|
666
|
+
|
667
|
+
/* Combine ICR1L and ICR1H */
|
668
|
+
#define ICR1 _SFR_MEM16(0x86)
|
669
|
+
|
670
|
+
#define ICR1L _SFR_MEM8(0x86)
|
671
|
+
#define ICR1H _SFR_MEM8(0x87)
|
672
|
+
|
673
|
+
/* Combine OCR1AL and OCR1AH */
|
674
|
+
#define OCR1A _SFR_MEM16(0x88)
|
675
|
+
|
676
|
+
#define OCR1AL _SFR_MEM8(0x88)
|
677
|
+
#define OCR1AH _SFR_MEM8(0x89)
|
678
|
+
|
679
|
+
/* Combine OCR1BL and OCR1BH */
|
680
|
+
#define OCR1B _SFR_MEM16(0x8A)
|
681
|
+
|
682
|
+
#define OCR1BL _SFR_MEM8(0x8A)
|
683
|
+
#define OCR1BH _SFR_MEM8(0x8B)
|
684
|
+
|
685
|
+
/* Reserved [0x8C..0xAF] */
|
686
|
+
|
687
|
+
#define TCCR2A _SFR_MEM8(0xB0)
|
688
|
+
#define CS20 0
|
689
|
+
#define CS21 1
|
690
|
+
#define CS22 2
|
691
|
+
#define WGM21 3
|
692
|
+
#define COM2A0 4
|
693
|
+
#define COM2A1 5
|
694
|
+
#define WGM20 6
|
695
|
+
#define FOC2A 7
|
696
|
+
|
697
|
+
/* Reserved [0xB1] */
|
698
|
+
|
699
|
+
#define TCNT2 _SFR_MEM8(0xB2)
|
700
|
+
|
701
|
+
#define OCR2A _SFR_MEM8(0xB3)
|
702
|
+
|
703
|
+
/* Reserved [0xB4..0xB5] */
|
704
|
+
|
705
|
+
#define ASSR _SFR_MEM8(0xB6)
|
706
|
+
#define TCR2UB 0
|
707
|
+
#define OCR2UB 1
|
708
|
+
#define TCN2UB 2
|
709
|
+
#define AS2 3
|
710
|
+
#define EXCLK 4
|
711
|
+
|
712
|
+
/* Reserved [0xB7] */
|
713
|
+
|
714
|
+
#define USICR _SFR_MEM8(0xB8)
|
715
|
+
#define USITC 0
|
716
|
+
#define USICLK 1
|
717
|
+
#define USICS0 2
|
718
|
+
#define USICS1 3
|
719
|
+
#define USIWM0 4
|
720
|
+
#define USIWM1 5
|
721
|
+
#define USIOIE 6
|
722
|
+
#define USISIE 7
|
723
|
+
|
724
|
+
#define USISR _SFR_MEM8(0xB9)
|
725
|
+
#define USICNT0 0
|
726
|
+
#define USICNT1 1
|
727
|
+
#define USICNT2 2
|
728
|
+
#define USICNT3 3
|
729
|
+
#define USIDC 4
|
730
|
+
#define USIPF 5
|
731
|
+
#define USIOIF 6
|
732
|
+
#define USISIF 7
|
733
|
+
|
734
|
+
#define USIDR _SFR_MEM8(0xBA)
|
735
|
+
|
736
|
+
/* Reserved [0xBB..0xBF] */
|
737
|
+
|
738
|
+
#define UCSR0A _SFR_MEM8(0xC0)
|
739
|
+
#define MPCM0 0
|
740
|
+
#define U2X0 1
|
741
|
+
#define UPE0 2
|
742
|
+
#define DOR0 3
|
743
|
+
#define FE0 4
|
744
|
+
#define UDRE0 5
|
745
|
+
#define TXC0 6
|
746
|
+
#define RXC0 7
|
747
|
+
|
748
|
+
#define UCSR0B _SFR_MEM8(0xC1)
|
749
|
+
#define TXB80 0
|
750
|
+
#define RXB80 1
|
751
|
+
#define UCSZ02 2
|
752
|
+
#define TXEN0 3
|
753
|
+
#define RXEN0 4
|
754
|
+
#define UDRIE0 5
|
755
|
+
#define TXCIE0 6
|
756
|
+
#define RXCIE0 7
|
757
|
+
|
758
|
+
#define UCSR0C _SFR_MEM8(0xC2)
|
759
|
+
#define UCPOL0 0
|
760
|
+
#define UCSZ00 1
|
761
|
+
#define UCSZ01 2
|
762
|
+
#define USBS0 3
|
763
|
+
#define UPM00 4
|
764
|
+
#define UPM01 5
|
765
|
+
#define UMSEL0 6
|
766
|
+
|
767
|
+
/* Reserved [0xC3] */
|
768
|
+
|
769
|
+
/* Combine UBRR0L and UBRR0H */
|
770
|
+
#define UBRR0 _SFR_MEM16(0xC4)
|
771
|
+
|
772
|
+
#define UBRR0L _SFR_MEM8(0xC4)
|
773
|
+
#define UBRR0H _SFR_MEM8(0xC5)
|
774
|
+
|
775
|
+
#define UDR0 _SFR_MEM8(0xC6)
|
776
|
+
|
777
|
+
/* Reserved [0xC7..0xD7] */
|
778
|
+
|
779
|
+
#define PINH _SFR_MEM8(0xD8)
|
780
|
+
#define PINH7 7
|
781
|
+
#define PINH6 6
|
782
|
+
#define PINH5 5
|
783
|
+
#define PINH4 4
|
784
|
+
#define PINH3 3
|
785
|
+
#define PINH2 2
|
786
|
+
#define PINH1 1
|
787
|
+
#define PINH0 0
|
788
|
+
|
789
|
+
#define DDRH _SFR_MEM8(0xD9)
|
790
|
+
#define DDRH7 7
|
791
|
+
// Inserted "DDH7" from "DDRH7" due to compatibility
|
792
|
+
#define DDH7 7
|
793
|
+
#define DDRH6 6
|
794
|
+
// Inserted "DDH6" from "DDRH6" due to compatibility
|
795
|
+
#define DDH6 6
|
796
|
+
#define DDRH5 5
|
797
|
+
// Inserted "DDH5" from "DDRH5" due to compatibility
|
798
|
+
#define DDH5 5
|
799
|
+
#define DDRH4 4
|
800
|
+
// Inserted "DDH4" from "DDRH4" due to compatibility
|
801
|
+
#define DDH4 4
|
802
|
+
#define DDRH3 3
|
803
|
+
// Inserted "DDH3" from "DDRH3" due to compatibility
|
804
|
+
#define DDH3 3
|
805
|
+
#define DDRH2 2
|
806
|
+
// Inserted "DDH2" from "DDRH2" due to compatibility
|
807
|
+
#define DDH2 2
|
808
|
+
#define DDRH1 1
|
809
|
+
// Inserted "DDH1" from "DDRH1" due to compatibility
|
810
|
+
#define DDH1 1
|
811
|
+
#define DDRH0 0
|
812
|
+
// Inserted "DDH0" from "DDRH0" due to compatibility
|
813
|
+
#define DDH0 0
|
814
|
+
|
815
|
+
#define PORTH _SFR_MEM8(0xDA)
|
816
|
+
#define PORTH7 7
|
817
|
+
#define PORTH6 6
|
818
|
+
#define PORTH5 5
|
819
|
+
#define PORTH4 4
|
820
|
+
#define PORTH3 3
|
821
|
+
#define PORTH2 2
|
822
|
+
#define PORTH1 1
|
823
|
+
#define PORTH0 0
|
824
|
+
|
825
|
+
#define PINJ _SFR_MEM8(0xDB)
|
826
|
+
#define PINJ6 6
|
827
|
+
#define PINJ5 5
|
828
|
+
#define PINJ4 4
|
829
|
+
#define PINJ3 3
|
830
|
+
#define PINJ2 2
|
831
|
+
#define PINJ1 1
|
832
|
+
#define PINJ0 0
|
833
|
+
|
834
|
+
#define DDRJ _SFR_MEM8(0xDC)
|
835
|
+
#define DDRJ6 6
|
836
|
+
// Inserted "DDJ6" from "DDRJ6" due to compatibility
|
837
|
+
#define DDJ6 6
|
838
|
+
#define DDRJ5 5
|
839
|
+
// Inserted "DDJ5" from "DDRJ5" due to compatibility
|
840
|
+
#define DDJ5 5
|
841
|
+
#define DDRJ4 4
|
842
|
+
// Inserted "DDJ4" from "DDRJ4" due to compatibility
|
843
|
+
#define DDJ4 4
|
844
|
+
#define DDRJ3 3
|
845
|
+
// Inserted "DDJ3" from "DDRJ3" due to compatibility
|
846
|
+
#define DDJ3 3
|
847
|
+
#define DDRJ2 2
|
848
|
+
// Inserted "DDJ2" from "DDRJ2" due to compatibility
|
849
|
+
#define DDJ2 2
|
850
|
+
#define DDRJ1 1
|
851
|
+
// Inserted "DDJ1" from "DDRJ1" due to compatibility
|
852
|
+
#define DDJ1 1
|
853
|
+
#define DDRJ0 0
|
854
|
+
// Inserted "DDJ0" from "DDRJ0" due to compatibility
|
855
|
+
#define DDJ0 0
|
856
|
+
|
857
|
+
#define PORTJ _SFR_MEM8(0xDD)
|
858
|
+
#define PORTJ6 6
|
859
|
+
#define PORTJ5 5
|
860
|
+
#define PORTJ4 4
|
861
|
+
#define PORTJ3 3
|
862
|
+
#define PORTJ2 2
|
863
|
+
#define PORTJ1 1
|
864
|
+
#define PORTJ0 0
|
865
|
+
|
866
|
+
/* Reserved [0xDE..0xE3] */
|
867
|
+
|
868
|
+
#define LCDCRA _SFR_MEM8(0xE4)
|
869
|
+
#define LCDBL 0
|
870
|
+
#define LCDCCD 1
|
871
|
+
#define LCDBD 2
|
872
|
+
#define LCDIE 3
|
873
|
+
#define LCDIF 4
|
874
|
+
#define LCDAB 6
|
875
|
+
#define LCDEN 7
|
876
|
+
|
877
|
+
#define LCDCRB _SFR_MEM8(0xE5)
|
878
|
+
#define LCDPM0 0
|
879
|
+
#define LCDPM1 1
|
880
|
+
#define LCDPM2 2
|
881
|
+
#define LCDPM3 3
|
882
|
+
#define LCDMUX0 4
|
883
|
+
#define LCDMUX1 5
|
884
|
+
#define LCD2B 6
|
885
|
+
#define LCDCS 7
|
886
|
+
|
887
|
+
#define LCDFRR _SFR_MEM8(0xE6)
|
888
|
+
#define LCDCD0 0
|
889
|
+
#define LCDCD1 1
|
890
|
+
#define LCDCD2 2
|
891
|
+
#define LCDPS0 4
|
892
|
+
#define LCDPS1 5
|
893
|
+
#define LCDPS2 6
|
894
|
+
|
895
|
+
#define LCDCCR _SFR_MEM8(0xE7)
|
896
|
+
#define LCDCC0 0
|
897
|
+
#define LCDCC1 1
|
898
|
+
#define LCDCC2 2
|
899
|
+
#define LCDCC3 3
|
900
|
+
#define LCDMDT 4
|
901
|
+
#define LCDDC0 5
|
902
|
+
#define LCDDC1 6
|
903
|
+
#define LCDDC2 7
|
904
|
+
|
905
|
+
/* Reserved [0xE8..0xEB] */
|
906
|
+
|
907
|
+
#define LCDDR0 _SFR_MEM8(0xEC)
|
908
|
+
|
909
|
+
#define LCDDR1 _SFR_MEM8(0xED)
|
910
|
+
|
911
|
+
#define LCDDR2 _SFR_MEM8(0xEE)
|
912
|
+
|
913
|
+
#define LCDDR3 _SFR_MEM8(0xEF)
|
914
|
+
|
915
|
+
#define LCDDR4 _SFR_MEM8(0xF0)
|
916
|
+
|
917
|
+
#define LCDDR5 _SFR_MEM8(0xF1)
|
918
|
+
|
919
|
+
#define LCDDR6 _SFR_MEM8(0xF2)
|
920
|
+
|
921
|
+
#define LCDDR7 _SFR_MEM8(0xF3)
|
922
|
+
|
923
|
+
#define LCDDR8 _SFR_MEM8(0xF4)
|
924
|
+
|
925
|
+
#define LCDDR9 _SFR_MEM8(0xF5)
|
926
|
+
|
927
|
+
#define LCDDR10 _SFR_MEM8(0xF6)
|
928
|
+
|
929
|
+
#define LCDDR11 _SFR_MEM8(0xF7)
|
930
|
+
|
931
|
+
#define LCDDR12 _SFR_MEM8(0xF8)
|
932
|
+
|
933
|
+
#define LCDDR13 _SFR_MEM8(0xF9)
|
934
|
+
|
935
|
+
#define LCDDR14 _SFR_MEM8(0xFA)
|
936
|
+
|
937
|
+
#define LCDDR15 _SFR_MEM8(0xFB)
|
938
|
+
|
939
|
+
#define LCDDR16 _SFR_MEM8(0xFC)
|
940
|
+
|
941
|
+
#define LCDDR17 _SFR_MEM8(0xFD)
|
942
|
+
|
943
|
+
#define LCDDR18 _SFR_MEM8(0xFE)
|
944
|
+
|
945
|
+
#define LCDDR19 _SFR_MEM8(0xFF)
|
946
|
+
|
947
|
+
|
948
|
+
|
949
|
+
/* Values and associated defines */
|
950
|
+
|
951
|
+
|
952
|
+
#define SLEEP_MODE_IDLE (0x00<<1)
|
953
|
+
#define SLEEP_MODE_ADC (0x01<<1)
|
954
|
+
#define SLEEP_MODE_PWR_DOWN (0x02<<1)
|
955
|
+
#define SLEEP_MODE_PWR_SAVE (0x03<<1)
|
956
|
+
#define SLEEP_MODE_STANDBY (0x06<<1)
|
957
|
+
|
958
|
+
/* Interrupt vectors */
|
959
|
+
/* Vector 0 is the reset vector */
|
960
|
+
/* External Interrupt Request 0 */
|
961
|
+
#define INT0_vect _VECTOR(1)
|
962
|
+
#define INT0_vect_num 1
|
963
|
+
|
964
|
+
/* Pin Change Interrupt Request 0 */
|
965
|
+
#define PCINT0_vect _VECTOR(2)
|
966
|
+
#define PCINT0_vect_num 2
|
967
|
+
|
968
|
+
/* Pin Change Interrupt Request 1 */
|
969
|
+
#define PCINT1_vect _VECTOR(3)
|
970
|
+
#define PCINT1_vect_num 3
|
971
|
+
|
972
|
+
/* Timer/Counter2 Compare Match */
|
973
|
+
#define TIMER2_COMP_vect _VECTOR(4)
|
974
|
+
#define TIMER2_COMP_vect_num 4
|
975
|
+
|
976
|
+
/* Timer/Counter2 Overflow */
|
977
|
+
#define TIMER2_OVF_vect _VECTOR(5)
|
978
|
+
#define TIMER2_OVF_vect_num 5
|
979
|
+
|
980
|
+
/* Timer/Counter1 Capture Event */
|
981
|
+
#define TIMER1_CAPT_vect _VECTOR(6)
|
982
|
+
#define TIMER1_CAPT_vect_num 6
|
983
|
+
|
984
|
+
/* Timer/Counter1 Compare Match A */
|
985
|
+
#define TIMER1_COMPA_vect _VECTOR(7)
|
986
|
+
#define TIMER1_COMPA_vect_num 7
|
987
|
+
|
988
|
+
/* Timer/Counter Compare Match B */
|
989
|
+
#define TIMER1_COMPB_vect _VECTOR(8)
|
990
|
+
#define TIMER1_COMPB_vect_num 8
|
991
|
+
|
992
|
+
/* Timer/Counter1 Overflow */
|
993
|
+
#define TIMER1_OVF_vect _VECTOR(9)
|
994
|
+
#define TIMER1_OVF_vect_num 9
|
995
|
+
|
996
|
+
/* Timer/Counter0 Compare Match */
|
997
|
+
#define TIMER0_COMP_vect _VECTOR(10)
|
998
|
+
#define TIMER0_COMP_vect_num 10
|
999
|
+
|
1000
|
+
/* Timer/Counter0 Overflow */
|
1001
|
+
#define TIMER0_OVF_vect _VECTOR(11)
|
1002
|
+
#define TIMER0_OVF_vect_num 11
|
1003
|
+
|
1004
|
+
/* SPI Serial Transfer Complete */
|
1005
|
+
#define SPI_STC_vect _VECTOR(12)
|
1006
|
+
#define SPI_STC_vect_num 12
|
1007
|
+
|
1008
|
+
/* USART, Rx Complete */
|
1009
|
+
#define USART_RX_vect _VECTOR(13)
|
1010
|
+
#define USART_RX_vect_num 13
|
1011
|
+
|
1012
|
+
/* USART Data register Empty */
|
1013
|
+
#define USART_UDRE_vect _VECTOR(14)
|
1014
|
+
#define USART_UDRE_vect_num 14
|
1015
|
+
|
1016
|
+
/* USART0, Tx Complete */
|
1017
|
+
#define USART0_TX_vect _VECTOR(15)
|
1018
|
+
#define USART0_TX_vect_num 15
|
1019
|
+
|
1020
|
+
/* USI Start Condition */
|
1021
|
+
#define USI_START_vect _VECTOR(16)
|
1022
|
+
#define USI_START_vect_num 16
|
1023
|
+
|
1024
|
+
/* USI Overflow */
|
1025
|
+
#define USI_OVERFLOW_vect _VECTOR(17)
|
1026
|
+
#define USI_OVERFLOW_vect_num 17
|
1027
|
+
|
1028
|
+
/* Analog Comparator */
|
1029
|
+
#define ANALOG_COMP_vect _VECTOR(18)
|
1030
|
+
#define ANALOG_COMP_vect_num 18
|
1031
|
+
|
1032
|
+
/* ADC Conversion Complete */
|
1033
|
+
#define ADC_vect _VECTOR(19)
|
1034
|
+
#define ADC_vect_num 19
|
1035
|
+
|
1036
|
+
/* EEPROM Ready */
|
1037
|
+
#define EE_READY_vect _VECTOR(20)
|
1038
|
+
#define EE_READY_vect_num 20
|
1039
|
+
|
1040
|
+
/* Store Program Memory Read */
|
1041
|
+
#define SPM_READY_vect _VECTOR(21)
|
1042
|
+
#define SPM_READY_vect_num 21
|
1043
|
+
|
1044
|
+
/* LCD Start of Frame */
|
1045
|
+
#define LCD_vect _VECTOR(22)
|
1046
|
+
#define LCD_vect_num 22
|
1047
|
+
|
1048
|
+
/* Pin Change Interrupt Request 2 */
|
1049
|
+
#define PCINT2_vect _VECTOR(23)
|
1050
|
+
#define PCINT2_vect_num 23
|
1051
|
+
|
1052
|
+
/* Pin Change Interrupt Request 3 */
|
1053
|
+
#define PCINT3_vect _VECTOR(24)
|
1054
|
+
#define PCINT3_vect_num 24
|
1055
|
+
|
1056
|
+
#define _VECTORS_SIZE 100
|
1057
|
+
|
1058
|
+
|
1059
|
+
/* Constants */
|
1060
|
+
|
1061
|
+
#define SPM_PAGESIZE 128
|
1062
|
+
#define FLASHSTART 0x0000
|
1063
|
+
#define FLASHEND 0x7FFF
|
1064
|
+
#define RAMSTART 0x0100
|
1065
|
+
#define RAMSIZE 2048
|
1066
|
+
#define RAMEND 0x08FF
|
1067
|
+
#define E2START 0
|
1068
|
+
#define E2SIZE 1024
|
1069
|
+
#define E2PAGESIZE 4
|
1070
|
+
#define E2END 0x03FF
|
1071
|
+
#define XRAMEND RAMEND
|
1072
|
+
|
1073
|
+
|
1074
|
+
/* Fuses */
|
1075
|
+
|
1076
|
+
#define FUSE_MEMORY_SIZE 3
|
1077
|
+
|
1078
|
+
/* Low Fuse Byte */
|
1079
|
+
#define FUSE_SUT_CKSEL0 (unsigned char)~_BV(0)
|
1080
|
+
#define FUSE_SUT_CKSEL1 (unsigned char)~_BV(1)
|
1081
|
+
#define FUSE_SUT_CKSEL2 (unsigned char)~_BV(2)
|
1082
|
+
#define FUSE_SUT_CKSEL3 (unsigned char)~_BV(3)
|
1083
|
+
#define FUSE_SUT_CKSEL4 (unsigned char)~_BV(4)
|
1084
|
+
#define FUSE_SUT_CKSEL5 (unsigned char)~_BV(5)
|
1085
|
+
#define FUSE_CKOUT (unsigned char)~_BV(6)
|
1086
|
+
#define FUSE_CKDIV8 (unsigned char)~_BV(7)
|
1087
|
+
#define LFUSE_DEFAULT (FUSE_SUT_CKSEL0 & FUSE_SUT_CKSEL2 & FUSE_SUT_CKSEL3 & FUSE_SUT_CKSEL4 & FUSE_CKDIV8)
|
1088
|
+
|
1089
|
+
|
1090
|
+
/* High Fuse Byte */
|
1091
|
+
#define FUSE_BOOTRST (unsigned char)~_BV(0)
|
1092
|
+
#define FUSE_BOOTSZ0 (unsigned char)~_BV(1)
|
1093
|
+
#define FUSE_BOOTSZ1 (unsigned char)~_BV(2)
|
1094
|
+
#define FUSE_EESAVE (unsigned char)~_BV(3)
|
1095
|
+
#define FUSE_WDTON (unsigned char)~_BV(4)
|
1096
|
+
#define FUSE_SPIEN (unsigned char)~_BV(5)
|
1097
|
+
#define FUSE_JTAGEN (unsigned char)~_BV(6)
|
1098
|
+
#define FUSE_OCDEN (unsigned char)~_BV(7)
|
1099
|
+
#define HFUSE_DEFAULT (FUSE_BOOTSZ0 & FUSE_BOOTSZ1 & FUSE_SPIEN & FUSE_JTAGEN)
|
1100
|
+
|
1101
|
+
|
1102
|
+
/* Extended Fuse Byte */
|
1103
|
+
#define FUSE_RSTDISBL (unsigned char)~_BV(0)
|
1104
|
+
#define FUSE_BODLEVEL0 (unsigned char)~_BV(1)
|
1105
|
+
#define FUSE_BODLEVEL1 (unsigned char)~_BV(2)
|
1106
|
+
#define EFUSE_DEFAULT (0xFF)
|
1107
|
+
|
1108
|
+
|
1109
|
+
|
1110
|
+
/* Lock Bits */
|
1111
|
+
#define __LOCK_BITS_EXIST
|
1112
|
+
#define __BOOT_LOCK_BITS_0_EXIST
|
1113
|
+
#define __BOOT_LOCK_BITS_1_EXIST
|
1114
|
+
|
1115
|
+
|
1116
|
+
/* Signature */
|
1117
|
+
#define SIGNATURE_0 0x1E
|
1118
|
+
#define SIGNATURE_1 0x95
|
1119
|
+
#define SIGNATURE_2 0x0C
|
1120
|
+
|
1121
|
+
|
1122
|
+
#endif /* #ifdef _AVR_ATMEGA3290PA_H_INCLUDED */
|
1123
|
+
|