arduino_ci 0.1.3 → 0.1.4
Sign up to get free protection for your applications and to get access to all the features.
- checksums.yaml +4 -4
- data/README.md +77 -1
- data/cpp/arduino/Arduino.cpp +17 -7
- data/cpp/arduino/Arduino.h +151 -5
- data/cpp/arduino/ArduinoDefines.h +90 -0
- data/cpp/arduino/AvrMath.h +18 -28
- data/cpp/arduino/Godmode.cpp +62 -0
- data/cpp/arduino/Godmode.h +74 -0
- data/cpp/arduino/HardwareSerial.h +81 -0
- data/cpp/arduino/Print.h +67 -0
- data/cpp/arduino/Stream.h +210 -0
- data/cpp/arduino/WCharacter.h +96 -0
- data/cpp/arduino/WString.h +164 -0
- data/cpp/arduino/binary.h +518 -0
- data/cpp/arduino/include/README.md +3 -0
- data/cpp/arduino/include/common.h +333 -0
- data/cpp/arduino/include/fuse.h +274 -0
- data/cpp/arduino/include/io.h +643 -0
- data/cpp/arduino/include/io1200.h +274 -0
- data/cpp/arduino/include/io2313.h +385 -0
- data/cpp/arduino/include/io2323.h +210 -0
- data/cpp/arduino/include/io2333.h +461 -0
- data/cpp/arduino/include/io2343.h +214 -0
- data/cpp/arduino/include/io43u32x.h +440 -0
- data/cpp/arduino/include/io43u35x.h +432 -0
- data/cpp/arduino/include/io4414.h +500 -0
- data/cpp/arduino/include/io4433.h +489 -0
- data/cpp/arduino/include/io4434.h +588 -0
- data/cpp/arduino/include/io76c711.h +499 -0
- data/cpp/arduino/include/io8515.h +501 -0
- data/cpp/arduino/include/io8534.h +217 -0
- data/cpp/arduino/include/io8535.h +589 -0
- data/cpp/arduino/include/io86r401.h +309 -0
- data/cpp/arduino/include/io90pwm1.h +1157 -0
- data/cpp/arduino/include/io90pwm161.h +918 -0
- data/cpp/arduino/include/io90pwm216.h +1225 -0
- data/cpp/arduino/include/io90pwm2b.h +1466 -0
- data/cpp/arduino/include/io90pwm316.h +1272 -0
- data/cpp/arduino/include/io90pwm3b.h +1466 -0
- data/cpp/arduino/include/io90pwm81.h +1036 -0
- data/cpp/arduino/include/io90pwmx.h +1415 -0
- data/cpp/arduino/include/io90scr100.h +1719 -0
- data/cpp/arduino/include/ioa5272.h +803 -0
- data/cpp/arduino/include/ioa5505.h +803 -0
- data/cpp/arduino/include/ioa5702m322.h +2591 -0
- data/cpp/arduino/include/ioa5782.h +1843 -0
- data/cpp/arduino/include/ioa5790.h +907 -0
- data/cpp/arduino/include/ioa5790n.h +922 -0
- data/cpp/arduino/include/ioa5791.h +923 -0
- data/cpp/arduino/include/ioa5795.h +756 -0
- data/cpp/arduino/include/ioa5831.h +1949 -0
- data/cpp/arduino/include/ioa6285.h +740 -0
- data/cpp/arduino/include/ioa6286.h +740 -0
- data/cpp/arduino/include/ioa6289.h +847 -0
- data/cpp/arduino/include/ioa6612c.h +795 -0
- data/cpp/arduino/include/ioa6613c.h +795 -0
- data/cpp/arduino/include/ioa6614q.h +798 -0
- data/cpp/arduino/include/ioa6616c.h +865 -0
- data/cpp/arduino/include/ioa6617c.h +865 -0
- data/cpp/arduino/include/ioa664251.h +857 -0
- data/cpp/arduino/include/ioa8210.h +1843 -0
- data/cpp/arduino/include/ioa8510.h +1949 -0
- data/cpp/arduino/include/ioat94k.h +565 -0
- data/cpp/arduino/include/iocan128.h +100 -0
- data/cpp/arduino/include/iocan32.h +100 -0
- data/cpp/arduino/include/iocan64.h +100 -0
- data/cpp/arduino/include/iocanxx.h +2020 -0
- data/cpp/arduino/include/iom103.h +735 -0
- data/cpp/arduino/include/iom128.h +1299 -0
- data/cpp/arduino/include/iom1280.h +101 -0
- data/cpp/arduino/include/iom1281.h +101 -0
- data/cpp/arduino/include/iom1284.h +1099 -0
- data/cpp/arduino/include/iom1284p.h +1219 -0
- data/cpp/arduino/include/iom1284rfr2.h +2690 -0
- data/cpp/arduino/include/iom128a.h +1070 -0
- data/cpp/arduino/include/iom128rfa1.h +5385 -0
- data/cpp/arduino/include/iom128rfr2.h +2706 -0
- data/cpp/arduino/include/iom16.h +676 -0
- data/cpp/arduino/include/iom161.h +726 -0
- data/cpp/arduino/include/iom162.h +1022 -0
- data/cpp/arduino/include/iom163.h +686 -0
- data/cpp/arduino/include/iom164.h +101 -0
- data/cpp/arduino/include/iom164a.h +34 -0
- data/cpp/arduino/include/iom164p.h +34 -0
- data/cpp/arduino/include/iom164pa.h +1016 -0
- data/cpp/arduino/include/iom165.h +887 -0
- data/cpp/arduino/include/iom165a.h +832 -0
- data/cpp/arduino/include/iom165p.h +889 -0
- data/cpp/arduino/include/iom165pa.h +948 -0
- data/cpp/arduino/include/iom168.h +97 -0
- data/cpp/arduino/include/iom168a.h +35 -0
- data/cpp/arduino/include/iom168p.h +942 -0
- data/cpp/arduino/include/iom168pa.h +843 -0
- data/cpp/arduino/include/iom168pb.h +899 -0
- data/cpp/arduino/include/iom169.h +1174 -0
- data/cpp/arduino/include/iom169a.h +44 -0
- data/cpp/arduino/include/iom169p.h +1097 -0
- data/cpp/arduino/include/iom169pa.h +1485 -0
- data/cpp/arduino/include/iom16a.h +923 -0
- data/cpp/arduino/include/iom16hva.h +80 -0
- data/cpp/arduino/include/iom16hva2.h +883 -0
- data/cpp/arduino/include/iom16hvb.h +1052 -0
- data/cpp/arduino/include/iom16hvbrevb.h +1052 -0
- data/cpp/arduino/include/iom16m1.h +1571 -0
- data/cpp/arduino/include/iom16u2.h +1000 -0
- data/cpp/arduino/include/iom16u4.h +1423 -0
- data/cpp/arduino/include/iom2560.h +101 -0
- data/cpp/arduino/include/iom2561.h +101 -0
- data/cpp/arduino/include/iom2564rfr2.h +2691 -0
- data/cpp/arduino/include/iom256rfr2.h +2707 -0
- data/cpp/arduino/include/iom3000.h +237 -0
- data/cpp/arduino/include/iom32.h +755 -0
- data/cpp/arduino/include/iom323.h +744 -0
- data/cpp/arduino/include/iom324a.h +1014 -0
- data/cpp/arduino/include/iom324p.h +1016 -0
- data/cpp/arduino/include/iom324pa.h +1372 -0
- data/cpp/arduino/include/iom325.h +886 -0
- data/cpp/arduino/include/iom3250.h +982 -0
- data/cpp/arduino/include/iom3250a.h +34 -0
- data/cpp/arduino/include/iom3250p.h +34 -0
- data/cpp/arduino/include/iom3250pa.h +1042 -0
- data/cpp/arduino/include/iom325a.h +34 -0
- data/cpp/arduino/include/iom325p.h +34 -0
- data/cpp/arduino/include/iom325pa.h +937 -0
- data/cpp/arduino/include/iom328.h +34 -0
- data/cpp/arduino/include/iom328p.h +948 -0
- data/cpp/arduino/include/iom329.h +1069 -0
- data/cpp/arduino/include/iom3290.h +1227 -0
- data/cpp/arduino/include/iom3290a.h +34 -0
- data/cpp/arduino/include/iom3290pa.h +1123 -0
- data/cpp/arduino/include/iom329a.h +34 -0
- data/cpp/arduino/include/iom329p.h +1164 -0
- data/cpp/arduino/include/iom329pa.h +34 -0
- data/cpp/arduino/include/iom32a.h +686 -0
- data/cpp/arduino/include/iom32c1.h +1320 -0
- data/cpp/arduino/include/iom32hvb.h +1052 -0
- data/cpp/arduino/include/iom32hvbrevb.h +953 -0
- data/cpp/arduino/include/iom32m1.h +1625 -0
- data/cpp/arduino/include/iom32u2.h +1000 -0
- data/cpp/arduino/include/iom32u4.h +1512 -0
- data/cpp/arduino/include/iom32u6.h +1431 -0
- data/cpp/arduino/include/iom406.h +783 -0
- data/cpp/arduino/include/iom48.h +93 -0
- data/cpp/arduino/include/iom48a.h +35 -0
- data/cpp/arduino/include/iom48p.h +936 -0
- data/cpp/arduino/include/iom48pa.h +839 -0
- data/cpp/arduino/include/iom48pb.h +890 -0
- data/cpp/arduino/include/iom64.h +1311 -0
- data/cpp/arduino/include/iom640.h +101 -0
- data/cpp/arduino/include/iom644.h +101 -0
- data/cpp/arduino/include/iom644a.h +34 -0
- data/cpp/arduino/include/iom644p.h +101 -0
- data/cpp/arduino/include/iom644pa.h +1387 -0
- data/cpp/arduino/include/iom644rfr2.h +2685 -0
- data/cpp/arduino/include/iom645.h +881 -0
- data/cpp/arduino/include/iom6450.h +978 -0
- data/cpp/arduino/include/iom6450a.h +34 -0
- data/cpp/arduino/include/iom6450p.h +34 -0
- data/cpp/arduino/include/iom645a.h +34 -0
- data/cpp/arduino/include/iom645p.h +34 -0
- data/cpp/arduino/include/iom649.h +1061 -0
- data/cpp/arduino/include/iom6490.h +1182 -0
- data/cpp/arduino/include/iom6490a.h +34 -0
- data/cpp/arduino/include/iom6490p.h +34 -0
- data/cpp/arduino/include/iom649a.h +34 -0
- data/cpp/arduino/include/iom649p.h +1490 -0
- data/cpp/arduino/include/iom64a.h +1084 -0
- data/cpp/arduino/include/iom64c1.h +1321 -0
- data/cpp/arduino/include/iom64hve.h +1034 -0
- data/cpp/arduino/include/iom64hve2.h +767 -0
- data/cpp/arduino/include/iom64m1.h +1572 -0
- data/cpp/arduino/include/iom64rfr2.h +2701 -0
- data/cpp/arduino/include/iom8.h +665 -0
- data/cpp/arduino/include/iom8515.h +687 -0
- data/cpp/arduino/include/iom8535.h +772 -0
- data/cpp/arduino/include/iom88.h +97 -0
- data/cpp/arduino/include/iom88a.h +35 -0
- data/cpp/arduino/include/iom88p.h +941 -0
- data/cpp/arduino/include/iom88pa.h +1185 -0
- data/cpp/arduino/include/iom88pb.h +899 -0
- data/cpp/arduino/include/iom8a.h +621 -0
- data/cpp/arduino/include/iom8hva.h +76 -0
- data/cpp/arduino/include/iom8u2.h +997 -0
- data/cpp/arduino/include/iomx8.h +808 -0
- data/cpp/arduino/include/iomxx0_1.h +1692 -0
- data/cpp/arduino/include/iomxx4.h +954 -0
- data/cpp/arduino/include/iomxxhva.h +550 -0
- data/cpp/arduino/include/iotn10.h +512 -0
- data/cpp/arduino/include/iotn11.h +255 -0
- data/cpp/arduino/include/iotn12.h +288 -0
- data/cpp/arduino/include/iotn13.h +395 -0
- data/cpp/arduino/include/iotn13a.h +394 -0
- data/cpp/arduino/include/iotn15.h +363 -0
- data/cpp/arduino/include/iotn1634.h +914 -0
- data/cpp/arduino/include/iotn167.h +883 -0
- data/cpp/arduino/include/iotn20.h +776 -0
- data/cpp/arduino/include/iotn22.h +221 -0
- data/cpp/arduino/include/iotn2313.h +702 -0
- data/cpp/arduino/include/iotn2313a.h +812 -0
- data/cpp/arduino/include/iotn24.h +94 -0
- data/cpp/arduino/include/iotn24a.h +846 -0
- data/cpp/arduino/include/iotn25.h +93 -0
- data/cpp/arduino/include/iotn26.h +422 -0
- data/cpp/arduino/include/iotn261.h +93 -0
- data/cpp/arduino/include/iotn261a.h +987 -0
- data/cpp/arduino/include/iotn28.h +297 -0
- data/cpp/arduino/include/iotn4.h +477 -0
- data/cpp/arduino/include/iotn40.h +767 -0
- data/cpp/arduino/include/iotn4313.h +813 -0
- data/cpp/arduino/include/iotn43u.h +604 -0
- data/cpp/arduino/include/iotn44.h +94 -0
- data/cpp/arduino/include/iotn441.h +903 -0
- data/cpp/arduino/include/iotn44a.h +844 -0
- data/cpp/arduino/include/iotn45.h +93 -0
- data/cpp/arduino/include/iotn461.h +94 -0
- data/cpp/arduino/include/iotn461a.h +987 -0
- data/cpp/arduino/include/iotn48.h +806 -0
- data/cpp/arduino/include/iotn5.h +512 -0
- data/cpp/arduino/include/iotn828.h +911 -0
- data/cpp/arduino/include/iotn84.h +94 -0
- data/cpp/arduino/include/iotn841.h +903 -0
- data/cpp/arduino/include/iotn84a.h +844 -0
- data/cpp/arduino/include/iotn85.h +93 -0
- data/cpp/arduino/include/iotn861.h +94 -0
- data/cpp/arduino/include/iotn861a.h +988 -0
- data/cpp/arduino/include/iotn87.h +859 -0
- data/cpp/arduino/include/iotn88.h +806 -0
- data/cpp/arduino/include/iotn9.h +477 -0
- data/cpp/arduino/include/iotnx4.h +482 -0
- data/cpp/arduino/include/iotnx5.h +442 -0
- data/cpp/arduino/include/iotnx61.h +541 -0
- data/cpp/arduino/include/iousb1286.h +101 -0
- data/cpp/arduino/include/iousb1287.h +101 -0
- data/cpp/arduino/include/iousb162.h +101 -0
- data/cpp/arduino/include/iousb646.h +102 -0
- data/cpp/arduino/include/iousb647.h +102 -0
- data/cpp/arduino/include/iousb82.h +95 -0
- data/cpp/arduino/include/iousbxx2.h +807 -0
- data/cpp/arduino/include/iousbxx6_7.h +1336 -0
- data/cpp/arduino/include/iox128a1.h +7236 -0
- data/cpp/arduino/include/iox128a1u.h +8305 -0
- data/cpp/arduino/include/iox128a3.h +6987 -0
- data/cpp/arduino/include/iox128a3u.h +7697 -0
- data/cpp/arduino/include/iox128a4u.h +7309 -0
- data/cpp/arduino/include/iox128b1.h +6872 -0
- data/cpp/arduino/include/iox128b3.h +6288 -0
- data/cpp/arduino/include/iox128c3.h +6264 -0
- data/cpp/arduino/include/iox128d3.h +5749 -0
- data/cpp/arduino/include/iox128d4.h +5562 -0
- data/cpp/arduino/include/iox16a4.h +6748 -0
- data/cpp/arduino/include/iox16a4u.h +7309 -0
- data/cpp/arduino/include/iox16c4.h +6078 -0
- data/cpp/arduino/include/iox16d4.h +5717 -0
- data/cpp/arduino/include/iox16e5.h +7699 -0
- data/cpp/arduino/include/iox192a3.h +6987 -0
- data/cpp/arduino/include/iox192a3u.h +7697 -0
- data/cpp/arduino/include/iox192c3.h +6264 -0
- data/cpp/arduino/include/iox192d3.h +5749 -0
- data/cpp/arduino/include/iox256a3.h +6987 -0
- data/cpp/arduino/include/iox256a3b.h +6983 -0
- data/cpp/arduino/include/iox256a3bu.h +7706 -0
- data/cpp/arduino/include/iox256a3u.h +7697 -0
- data/cpp/arduino/include/iox256c3.h +6264 -0
- data/cpp/arduino/include/iox256d3.h +5709 -0
- data/cpp/arduino/include/iox32a4.h +6747 -0
- data/cpp/arduino/include/iox32a4u.h +7309 -0
- data/cpp/arduino/include/iox32c3.h +6264 -0
- data/cpp/arduino/include/iox32c4.h +6078 -0
- data/cpp/arduino/include/iox32d3.h +5105 -0
- data/cpp/arduino/include/iox32d4.h +5685 -0
- data/cpp/arduino/include/iox32e5.h +7699 -0
- data/cpp/arduino/include/iox384c3.h +6849 -0
- data/cpp/arduino/include/iox384d3.h +5833 -0
- data/cpp/arduino/include/iox64a1.h +7236 -0
- data/cpp/arduino/include/iox64a1u.h +8305 -0
- data/cpp/arduino/include/iox64a3.h +6987 -0
- data/cpp/arduino/include/iox64a3u.h +7697 -0
- data/cpp/arduino/include/iox64a4u.h +7309 -0
- data/cpp/arduino/include/iox64b1.h +6454 -0
- data/cpp/arduino/include/iox64b3.h +6288 -0
- data/cpp/arduino/include/iox64c3.h +6264 -0
- data/cpp/arduino/include/iox64d3.h +5764 -0
- data/cpp/arduino/include/iox64d4.h +5555 -0
- data/cpp/arduino/include/iox8e5.h +7699 -0
- data/cpp/arduino/include/lock.h +239 -0
- data/cpp/arduino/include/portpins.h +549 -0
- data/cpp/arduino/include/version.h +90 -0
- data/cpp/arduino/include/xmega.h +71 -0
- data/cpp/unittest/Assertion.h +9 -4
- data/cpp/unittest/Compare.h +93 -0
- data/lib/arduino_ci/arduino_installation.rb +1 -1
- data/lib/arduino_ci/cpp_library.rb +4 -1
- data/lib/arduino_ci/version.rb +1 -1
- data/misc/default.yaml +7 -0
- metadata +285 -2
@@ -0,0 +1,432 @@
|
|
1
|
+
/* Copyright (c) 2003,2005 Keith Gudger
|
2
|
+
All rights reserved.
|
3
|
+
|
4
|
+
Redistribution and use in source and binary forms, with or without
|
5
|
+
modification, are permitted provided that the following conditions are met:
|
6
|
+
|
7
|
+
* Redistributions of source code must retain the above copyright
|
8
|
+
notice, this list of conditions and the following disclaimer.
|
9
|
+
|
10
|
+
* Redistributions in binary form must reproduce the above copyright
|
11
|
+
notice, this list of conditions and the following disclaimer in
|
12
|
+
the documentation and/or other materials provided with the
|
13
|
+
distribution.
|
14
|
+
|
15
|
+
* Neither the name of the copyright holders nor the names of
|
16
|
+
contributors may be used to endorse or promote products derived
|
17
|
+
from this software without specific prior written permission.
|
18
|
+
|
19
|
+
THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
|
20
|
+
AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
|
21
|
+
IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
|
22
|
+
ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR CONTRIBUTORS BE
|
23
|
+
LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
|
24
|
+
CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
|
25
|
+
SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
|
26
|
+
INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
|
27
|
+
CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
|
28
|
+
ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
|
29
|
+
POSSIBILITY OF SUCH DAMAGE. */
|
30
|
+
|
31
|
+
/* $Id: io43u35x.h 1873 2009-02-11 17:53:39Z arcanum $ */
|
32
|
+
|
33
|
+
/* avr/io43u35x.h - definitions for AT43USB35x */
|
34
|
+
|
35
|
+
#ifndef _AVR_IO43U35X_H_
|
36
|
+
#define _AVR_IO43U35X_H_ 1
|
37
|
+
|
38
|
+
/* This file should only be included from <avr/io.h>, never directly. */
|
39
|
+
|
40
|
+
#ifndef _AVR_IO_H_
|
41
|
+
# error "Include <avr/io.h> instead of this file."
|
42
|
+
#endif
|
43
|
+
|
44
|
+
#ifndef _AVR_IOXXX_H_
|
45
|
+
# define _AVR_IOXXX_H_ "io43u35x.h"
|
46
|
+
#else
|
47
|
+
# error "Attempt to include more than one <avr/ioXXX.h> file."
|
48
|
+
#endif
|
49
|
+
|
50
|
+
/* I/O registers */
|
51
|
+
|
52
|
+
/* ADC Data Register */
|
53
|
+
#ifndef __ASSEMBLER__
|
54
|
+
#define ADC _SFR_IO16(0x02)
|
55
|
+
#endif
|
56
|
+
#define ADCW _SFR_IO16(0x02)
|
57
|
+
#define ADCL _SFR_IO8(0x02)
|
58
|
+
#define ADCH _SFR_IO8(0x03)
|
59
|
+
|
60
|
+
/* ADC Control and status register */
|
61
|
+
#define ADCSR _SFR_IO8(0x07)
|
62
|
+
|
63
|
+
/* ADC Multiplexer select */
|
64
|
+
#define ADMUX _SFR_IO8(0x08)
|
65
|
+
|
66
|
+
/* Analog Comparator Control and Status Register */
|
67
|
+
#define ACSR _SFR_IO8(0x08)
|
68
|
+
|
69
|
+
/* Input Pins, Port F */
|
70
|
+
#define PINF _SFR_IO8(0x04)
|
71
|
+
|
72
|
+
/* Data Direction Register, Port F */
|
73
|
+
#define DDRF _SFR_IO8(0x05)
|
74
|
+
|
75
|
+
/* Data Register, Port F */
|
76
|
+
#define PORTF _SFR_IO8(0x06)
|
77
|
+
|
78
|
+
/* Input Pins, Port E */
|
79
|
+
#define PINE _SFR_IO8(0x01)
|
80
|
+
|
81
|
+
/* Data Direction Register, Port E */
|
82
|
+
#define DDRE _SFR_IO8(0x02)
|
83
|
+
|
84
|
+
/* Data Register, Port E */
|
85
|
+
#define PORTE _SFR_IO8(0x03)
|
86
|
+
|
87
|
+
/* SPI Control Register */
|
88
|
+
#define SPCR _SFR_IO8(0x0D)
|
89
|
+
|
90
|
+
/* SPI Status Register */
|
91
|
+
#define SPSR _SFR_IO8(0x0E)
|
92
|
+
|
93
|
+
/* SPI I/O Data Register */
|
94
|
+
#define SPDR _SFR_IO8(0x0F)
|
95
|
+
|
96
|
+
/* Input Pins, Port D */
|
97
|
+
#define PIND _SFR_IO8(0x10)
|
98
|
+
|
99
|
+
/* Data Direction Register, Port D */
|
100
|
+
#define DDRD _SFR_IO8(0x11)
|
101
|
+
|
102
|
+
/* Data Register, Port D */
|
103
|
+
#define PORTD _SFR_IO8(0x12)
|
104
|
+
|
105
|
+
/* Input Pins, Port C */
|
106
|
+
#define PINC _SFR_IO8(0x13)
|
107
|
+
|
108
|
+
/* Data Direction Register, Port C */
|
109
|
+
#define DDRC _SFR_IO8(0x14)
|
110
|
+
|
111
|
+
/* Data Register, Port C */
|
112
|
+
#define PORTC _SFR_IO8(0x15)
|
113
|
+
|
114
|
+
/* Input Pins, Port B */
|
115
|
+
#define PINB _SFR_IO8(0x16)
|
116
|
+
|
117
|
+
/* Data Direction Register, Port B */
|
118
|
+
#define DDRB _SFR_IO8(0x17)
|
119
|
+
|
120
|
+
/* Data Register, Port B */
|
121
|
+
#define PORTB _SFR_IO8(0x18)
|
122
|
+
|
123
|
+
/* Input Pins, Port A */
|
124
|
+
#define PINA _SFR_IO8(0x19)
|
125
|
+
|
126
|
+
/* Data Direction Register, Port A */
|
127
|
+
#define DDRA _SFR_IO8(0x1A)
|
128
|
+
|
129
|
+
/* Data Register, Port A */
|
130
|
+
#define PORTA _SFR_IO8(0x1B)
|
131
|
+
|
132
|
+
/* 0x1C..0x1F reserved */
|
133
|
+
|
134
|
+
/* Watchdog Timer Control Register */
|
135
|
+
#define WDTCR _SFR_IO8(0x21)
|
136
|
+
|
137
|
+
/* T/C 1 Input Capture Register */
|
138
|
+
#define ICR1 _SFR_IO16(0x24)
|
139
|
+
#define ICR1L _SFR_IO8(0x24)
|
140
|
+
#define ICR1H _SFR_IO8(0x25)
|
141
|
+
|
142
|
+
/* Timer/Counter1 Output Compare Register B */
|
143
|
+
#define OCR1B _SFR_IO16(0x28)
|
144
|
+
#define OCR1BL _SFR_IO8(0x28)
|
145
|
+
#define OCR1BH _SFR_IO8(0x29)
|
146
|
+
|
147
|
+
/* Timer/Counter1 Output Compare Register A */
|
148
|
+
#define OCR1A _SFR_IO16(0x2A)
|
149
|
+
#define OCR1AL _SFR_IO8(0x2A)
|
150
|
+
#define OCR1AH _SFR_IO8(0x2B)
|
151
|
+
|
152
|
+
/* Timer/Counter 1 */
|
153
|
+
#define TCNT1 _SFR_IO16(0x2C)
|
154
|
+
#define TCNT1L _SFR_IO8(0x2C)
|
155
|
+
#define TCNT1H _SFR_IO8(0x2D)
|
156
|
+
|
157
|
+
/* Timer/Counter 1 Control and Status Register */
|
158
|
+
#define TCCR1B _SFR_IO8(0x2E)
|
159
|
+
|
160
|
+
/* Timer/Counter 1 Control Register */
|
161
|
+
#define TCCR1A _SFR_IO8(0x2F)
|
162
|
+
|
163
|
+
/* Timer/Counter 0 */
|
164
|
+
#define TCNT0 _SFR_IO8(0x32)
|
165
|
+
|
166
|
+
/* Timer/Counter 0 Control Register */
|
167
|
+
#define TCCR0 _SFR_IO8(0x33)
|
168
|
+
|
169
|
+
/* MCU general Control Register */
|
170
|
+
#define MCUCR _SFR_IO8(0x35)
|
171
|
+
|
172
|
+
/* Timer/Counter Interrupt Flag Register */
|
173
|
+
#define TIFR _SFR_IO8(0x38)
|
174
|
+
|
175
|
+
/* Timer/Counter Interrupt MaSK register */
|
176
|
+
#define TIMSK _SFR_IO8(0x39)
|
177
|
+
|
178
|
+
/* General Interrupt Control Register */
|
179
|
+
#define GIFR _SFR_IO8(0x3A)
|
180
|
+
|
181
|
+
/* General Interrupt Mask register */
|
182
|
+
#define GIMSK _SFR_IO8(0x3B)
|
183
|
+
|
184
|
+
/* Interrupt vectors */
|
185
|
+
|
186
|
+
#define SIG_INTERRUPT0 _VECTOR(1) /* suspend/resume */
|
187
|
+
#define SIG_INTERRUPT1 _VECTOR(2)
|
188
|
+
#define SIG_TIMER1_CAPT1 _VECTOR(3)
|
189
|
+
#define SIG_INPUT_CAPTURE1 _VECTOR(3)
|
190
|
+
#define SIG_OUTPUT_COMPARE1A _VECTOR(4)
|
191
|
+
#define SIG_OUTPUT_COMPARE1B _VECTOR(5)
|
192
|
+
#define SIG_OVERFLOW1 _VECTOR(6)
|
193
|
+
#define SIG_OVERFLOW0 _VECTOR(7)
|
194
|
+
#define SIG_SPI _VECTOR(8)
|
195
|
+
/* 9, 10: reserved */
|
196
|
+
#define SIG_ADC _VECTOR(11)
|
197
|
+
#define SIG_USB_INT _VECTOR(12)
|
198
|
+
|
199
|
+
#define _VECTORS_SIZE 52
|
200
|
+
|
201
|
+
/*
|
202
|
+
The Register Bit names are represented by their bit number (0-7).
|
203
|
+
*/
|
204
|
+
|
205
|
+
/* Timer/Counter Interrupt MaSK register */
|
206
|
+
#define TICIE1 3
|
207
|
+
#define OCIE1A 6
|
208
|
+
#define OCIE1B 5
|
209
|
+
#define TOIE1 7
|
210
|
+
#define TOIE0 1
|
211
|
+
|
212
|
+
/* Timer/Counter Interrupt Flag Register */
|
213
|
+
#define ICF1 3
|
214
|
+
#define OCF1A 6
|
215
|
+
#define OCF1B 5
|
216
|
+
#define TOV1 7
|
217
|
+
#define TOV0 1
|
218
|
+
|
219
|
+
/* MCU general Control Register */
|
220
|
+
#define SE 5
|
221
|
+
#define SM 4
|
222
|
+
#define ISC11 3
|
223
|
+
#define ISC10 2
|
224
|
+
#define ISC01 1
|
225
|
+
#define ISC00 0
|
226
|
+
|
227
|
+
/* Timer/Counter 0 Control Register */
|
228
|
+
#define CS02 2
|
229
|
+
#define CS01 1
|
230
|
+
#define CS00 0
|
231
|
+
|
232
|
+
|
233
|
+
/* Timer/Counter 1 Control Register */
|
234
|
+
#define COM1A1 7
|
235
|
+
#define COM1A0 6
|
236
|
+
#define COM1B1 5
|
237
|
+
#define COM1B0 4
|
238
|
+
#define PWM11 1
|
239
|
+
#define PWM10 0
|
240
|
+
|
241
|
+
/* Timer/Counter 1 Control and Status Register */
|
242
|
+
#define ICNC1 7
|
243
|
+
#define ICES1 6
|
244
|
+
#define CTC1 3
|
245
|
+
#define CS12 2
|
246
|
+
#define CS11 1
|
247
|
+
#define CS10 0
|
248
|
+
|
249
|
+
/* Watchdog Timer Control Register */
|
250
|
+
#define WDTOE 4
|
251
|
+
#define WDE 3
|
252
|
+
#define WDP2 2
|
253
|
+
#define WDP1 1
|
254
|
+
#define WDP0 0
|
255
|
+
|
256
|
+
/* Data Register, Port A */
|
257
|
+
#define PA7 7
|
258
|
+
#define PA6 6
|
259
|
+
#define PA5 5
|
260
|
+
#define PA4 4
|
261
|
+
#define PA3 3
|
262
|
+
#define PA2 2
|
263
|
+
#define PA1 1
|
264
|
+
#define PA0 0
|
265
|
+
|
266
|
+
/* Data Direction Register, Port A */
|
267
|
+
#define DDA7 7
|
268
|
+
#define DDA6 6
|
269
|
+
#define DDA5 5
|
270
|
+
#define DDA4 4
|
271
|
+
#define DDA3 3
|
272
|
+
#define DDA2 2
|
273
|
+
#define DDA1 1
|
274
|
+
#define DDA0 0
|
275
|
+
|
276
|
+
/* Input Pins, Port A */
|
277
|
+
#define PINA7 7
|
278
|
+
#define PINA6 6
|
279
|
+
#define PINA5 5
|
280
|
+
#define PINA4 4
|
281
|
+
#define PINA3 3
|
282
|
+
#define PINA2 2
|
283
|
+
#define PINA1 1
|
284
|
+
#define PINA0 0
|
285
|
+
|
286
|
+
/* Data Register, Port B */
|
287
|
+
#define PB7 7
|
288
|
+
#define PB6 6
|
289
|
+
#define PB5 5
|
290
|
+
#define PB4 4
|
291
|
+
#define PB3 3
|
292
|
+
#define PB2 2
|
293
|
+
#define PB1 1
|
294
|
+
#define PB0 0
|
295
|
+
|
296
|
+
/* Data Direction Register, Port B */
|
297
|
+
#define DDB7 7
|
298
|
+
#define DDB6 6
|
299
|
+
#define DDB5 5
|
300
|
+
#define DDB4 4
|
301
|
+
#define DDB3 3
|
302
|
+
#define DDB2 2
|
303
|
+
#define DDB1 1
|
304
|
+
#define DDB0 0
|
305
|
+
|
306
|
+
/* Input Pins, Port B */
|
307
|
+
#define PINB7 7
|
308
|
+
#define PINB6 6
|
309
|
+
#define PINB5 5
|
310
|
+
#define PINB4 4
|
311
|
+
#define PINB3 3
|
312
|
+
#define PINB2 2
|
313
|
+
#define PINB1 1
|
314
|
+
#define PINB0 0
|
315
|
+
|
316
|
+
/* Data Direction Register, Port C */
|
317
|
+
#define DDC7 7
|
318
|
+
#define DDC6 6
|
319
|
+
#define DDC5 5
|
320
|
+
#define DDC4 4
|
321
|
+
#define DDC3 3
|
322
|
+
#define DDC2 2
|
323
|
+
#define DDC1 1
|
324
|
+
#define DDC0 0
|
325
|
+
|
326
|
+
/* Input Pins, Port C */
|
327
|
+
#define PINC7 7
|
328
|
+
#define PINC6 6
|
329
|
+
#define PINC5 5
|
330
|
+
#define PINC4 4
|
331
|
+
#define PINC3 3
|
332
|
+
#define PINC2 2
|
333
|
+
#define PINC1 1
|
334
|
+
#define PINC0 0
|
335
|
+
|
336
|
+
/* Data Register, Port C */
|
337
|
+
#define PC7 7
|
338
|
+
#define PC6 6
|
339
|
+
#define PC5 5
|
340
|
+
#define PC4 4
|
341
|
+
#define PC3 3
|
342
|
+
#define PC2 2
|
343
|
+
#define PC1 1
|
344
|
+
#define PC0 0
|
345
|
+
|
346
|
+
/* Data Register, Port D */
|
347
|
+
#define PD7 7
|
348
|
+
#define PD6 6
|
349
|
+
#define PD5 5
|
350
|
+
#define PD4 4
|
351
|
+
#define PD3 3
|
352
|
+
#define PD2 2
|
353
|
+
#define PD1 1
|
354
|
+
#define PD0 0
|
355
|
+
|
356
|
+
/* Data Direction Register, Port D */
|
357
|
+
#define DDD7 7
|
358
|
+
#define DDD6 6
|
359
|
+
#define DDD5 5
|
360
|
+
#define DDD4 4
|
361
|
+
#define DDD3 3
|
362
|
+
#define DDD2 2
|
363
|
+
#define DDD1 1
|
364
|
+
#define DDD0 0
|
365
|
+
|
366
|
+
/* Input Pins, Port D */
|
367
|
+
#define PIND7 7
|
368
|
+
#define PIND6 6
|
369
|
+
#define PIND5 5
|
370
|
+
#define PIND4 4
|
371
|
+
#define PIND3 3
|
372
|
+
#define PIND2 2
|
373
|
+
#define PIND1 1
|
374
|
+
#define PIND0 0
|
375
|
+
|
376
|
+
/* Data Register, Port F */
|
377
|
+
#define PF3 3
|
378
|
+
#define PF2 2
|
379
|
+
#define PF1 1
|
380
|
+
#define PF0 0
|
381
|
+
|
382
|
+
/* Data Direction Register, Port F */
|
383
|
+
#define DDF3 3
|
384
|
+
#define DDF2 2
|
385
|
+
#define DDF1 1
|
386
|
+
|
387
|
+
/* Input Pins, Port F */
|
388
|
+
#define PINF3 3
|
389
|
+
#define PINF2 2
|
390
|
+
#define PINF1 1
|
391
|
+
#define PINF0 0
|
392
|
+
|
393
|
+
/* SPI Status Register */
|
394
|
+
#define SPIF 7
|
395
|
+
#define WCOL 6
|
396
|
+
|
397
|
+
/* SPI Control Register */
|
398
|
+
#define SPIE 7
|
399
|
+
#define SPE 6
|
400
|
+
#define DORD 5
|
401
|
+
#define MSTR 4
|
402
|
+
#define CPOL 3
|
403
|
+
#define CPHA 2
|
404
|
+
#define SPR1 1
|
405
|
+
#define SPR0 0
|
406
|
+
|
407
|
+
/* ADC Multiplexer select */
|
408
|
+
#define MUX2 2
|
409
|
+
#define MUX1 1
|
410
|
+
#define MUX0 0
|
411
|
+
|
412
|
+
/* ADC Control and Status Register */
|
413
|
+
#define ADEN 7
|
414
|
+
#define ADSC 6
|
415
|
+
#define ADFR 5
|
416
|
+
#define ADIF 4
|
417
|
+
#define ADIE 3
|
418
|
+
#define ADPS2 2
|
419
|
+
#define ADPS1 1
|
420
|
+
#define ADPS0 0
|
421
|
+
|
422
|
+
/* Constants */
|
423
|
+
#define RAMSTART 0x60
|
424
|
+
#define RAMEND 0x045F /*Last On-Chip SRAM Location*/
|
425
|
+
#define XRAMEND RAMEND
|
426
|
+
#define E2END 0x0000
|
427
|
+
#define FLASHEND 0x5FFF
|
428
|
+
|
429
|
+
#define SLEEP_MODE_IDLE 0
|
430
|
+
#define SLEEP_MODE_PWR_DOWN _BV(SM)
|
431
|
+
|
432
|
+
#endif /* _AVR_43USB355_H_ */
|
@@ -0,0 +1,500 @@
|
|
1
|
+
/* Copyright (c) 2002, Marek Michalkiewicz
|
2
|
+
All rights reserved.
|
3
|
+
|
4
|
+
Redistribution and use in source and binary forms, with or without
|
5
|
+
modification, are permitted provided that the following conditions are met:
|
6
|
+
|
7
|
+
* Redistributions of source code must retain the above copyright
|
8
|
+
notice, this list of conditions and the following disclaimer.
|
9
|
+
|
10
|
+
* Redistributions in binary form must reproduce the above copyright
|
11
|
+
notice, this list of conditions and the following disclaimer in
|
12
|
+
the documentation and/or other materials provided with the
|
13
|
+
distribution.
|
14
|
+
|
15
|
+
* Neither the name of the copyright holders nor the names of
|
16
|
+
contributors may be used to endorse or promote products derived
|
17
|
+
from this software without specific prior written permission.
|
18
|
+
|
19
|
+
THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
|
20
|
+
AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
|
21
|
+
IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
|
22
|
+
ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR CONTRIBUTORS BE
|
23
|
+
LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
|
24
|
+
CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
|
25
|
+
SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
|
26
|
+
INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
|
27
|
+
CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
|
28
|
+
ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
|
29
|
+
POSSIBILITY OF SUCH DAMAGE. */
|
30
|
+
|
31
|
+
/* $Id: io4414.h 2225 2011-03-02 16:27:26Z arcanum $ */
|
32
|
+
|
33
|
+
/* avr/io4414.h - definitions for AT90S4414 */
|
34
|
+
|
35
|
+
#ifndef _AVR_IO4414_H_
|
36
|
+
#define _AVR_IO4414_H_ 1
|
37
|
+
|
38
|
+
/* This file should only be included from <avr/io.h>, never directly. */
|
39
|
+
|
40
|
+
#ifndef _AVR_IO_H_
|
41
|
+
# error "Include <avr/io.h> instead of this file."
|
42
|
+
#endif
|
43
|
+
|
44
|
+
#ifndef _AVR_IOXXX_H_
|
45
|
+
# define _AVR_IOXXX_H_ "io4414.h"
|
46
|
+
#else
|
47
|
+
# error "Attempt to include more than one <avr/ioXXX.h> file."
|
48
|
+
#endif
|
49
|
+
|
50
|
+
/* I/O registers */
|
51
|
+
|
52
|
+
/* Analog Comparator Control and Status Register */
|
53
|
+
#define ACSR _SFR_IO8(0x08)
|
54
|
+
|
55
|
+
/* UART Baud Rate Register */
|
56
|
+
#define UBRR _SFR_IO8(0x09)
|
57
|
+
|
58
|
+
/* UART Control Register */
|
59
|
+
#define UCR _SFR_IO8(0x0A)
|
60
|
+
|
61
|
+
/* UART Status Register */
|
62
|
+
#define USR _SFR_IO8(0x0B)
|
63
|
+
|
64
|
+
/* UART I/O Data Register */
|
65
|
+
#define UDR _SFR_IO8(0x0C)
|
66
|
+
|
67
|
+
/* SPI Control Register */
|
68
|
+
#define SPCR _SFR_IO8(0x0D)
|
69
|
+
|
70
|
+
/* SPI Status Register */
|
71
|
+
#define SPSR _SFR_IO8(0x0E)
|
72
|
+
|
73
|
+
/* SPI I/O Data Register */
|
74
|
+
#define SPDR _SFR_IO8(0x0F)
|
75
|
+
|
76
|
+
/* Input Pins, Port D */
|
77
|
+
#define PIND _SFR_IO8(0x10)
|
78
|
+
|
79
|
+
/* Data Direction Register, Port D */
|
80
|
+
#define DDRD _SFR_IO8(0x11)
|
81
|
+
|
82
|
+
/* Data Register, Port D */
|
83
|
+
#define PORTD _SFR_IO8(0x12)
|
84
|
+
|
85
|
+
/* Input Pins, Port C */
|
86
|
+
#define PINC _SFR_IO8(0x13)
|
87
|
+
|
88
|
+
/* Data Direction Register, Port C */
|
89
|
+
#define DDRC _SFR_IO8(0x14)
|
90
|
+
|
91
|
+
/* Data Register, Port C */
|
92
|
+
#define PORTC _SFR_IO8(0x15)
|
93
|
+
|
94
|
+
/* Input Pins, Port B */
|
95
|
+
#define PINB _SFR_IO8(0x16)
|
96
|
+
|
97
|
+
/* Data Direction Register, Port B */
|
98
|
+
#define DDRB _SFR_IO8(0x17)
|
99
|
+
|
100
|
+
/* Data Register, Port B */
|
101
|
+
#define PORTB _SFR_IO8(0x18)
|
102
|
+
|
103
|
+
/* Input Pins, Port A */
|
104
|
+
#define PINA _SFR_IO8(0x19)
|
105
|
+
|
106
|
+
/* Data Direction Register, Port A */
|
107
|
+
#define DDRA _SFR_IO8(0x1A)
|
108
|
+
|
109
|
+
/* Data Register, Port A */
|
110
|
+
#define PORTA _SFR_IO8(0x1B)
|
111
|
+
|
112
|
+
/* EEPROM Control Register */
|
113
|
+
#define EECR _SFR_IO8(0x1C)
|
114
|
+
|
115
|
+
/* EEPROM Data Register */
|
116
|
+
#define EEDR _SFR_IO8(0x1D)
|
117
|
+
|
118
|
+
/* EEPROM Address Register */
|
119
|
+
#define EEAR _SFR_IO8(0x1E)
|
120
|
+
#define EEARL _SFR_IO8(0x1E)
|
121
|
+
|
122
|
+
/* Watchdog Timer Control Register */
|
123
|
+
#define WDTCR _SFR_IO8(0x21)
|
124
|
+
|
125
|
+
/* T/C 1 Input Capture Register */
|
126
|
+
#define ICR1 _SFR_IO16(0x24)
|
127
|
+
#define ICR1L _SFR_IO8(0x24)
|
128
|
+
#define ICR1H _SFR_IO8(0x25)
|
129
|
+
|
130
|
+
/* Timer/Counter1 Output Compare Register B */
|
131
|
+
#define OCR1B _SFR_IO16(0x28)
|
132
|
+
#define OCR1BL _SFR_IO8(0x28)
|
133
|
+
#define OCR1BH _SFR_IO8(0x29)
|
134
|
+
|
135
|
+
/* Timer/Counter1 Output Compare Register A */
|
136
|
+
#define OCR1A _SFR_IO16(0x2A)
|
137
|
+
#define OCR1AL _SFR_IO8(0x2A)
|
138
|
+
#define OCR1AH _SFR_IO8(0x2B)
|
139
|
+
|
140
|
+
/* Timer/Counter 1 */
|
141
|
+
#define TCNT1 _SFR_IO16(0x2C)
|
142
|
+
#define TCNT1L _SFR_IO8(0x2C)
|
143
|
+
#define TCNT1H _SFR_IO8(0x2D)
|
144
|
+
|
145
|
+
/* Timer/Counter 1 Control and Status Register */
|
146
|
+
#define TCCR1B _SFR_IO8(0x2E)
|
147
|
+
|
148
|
+
/* Timer/Counter 1 Control Register */
|
149
|
+
#define TCCR1A _SFR_IO8(0x2F)
|
150
|
+
|
151
|
+
/* Timer/Counter 0 */
|
152
|
+
#define TCNT0 _SFR_IO8(0x32)
|
153
|
+
|
154
|
+
/* Timer/Counter 0 Control Register */
|
155
|
+
#define TCCR0 _SFR_IO8(0x33)
|
156
|
+
|
157
|
+
/* MCU general Control Register */
|
158
|
+
#define MCUCR _SFR_IO8(0x35)
|
159
|
+
|
160
|
+
/* Timer/Counter Interrupt Flag register */
|
161
|
+
#define TIFR _SFR_IO8(0x38)
|
162
|
+
|
163
|
+
/* Timer/Counter Interrupt MaSK register */
|
164
|
+
#define TIMSK _SFR_IO8(0x39)
|
165
|
+
|
166
|
+
/* General Interrupt Flag Register */
|
167
|
+
#define GIFR _SFR_IO8(0x3A)
|
168
|
+
|
169
|
+
/* General Interrupt MaSK register */
|
170
|
+
#define GIMSK _SFR_IO8(0x3B)
|
171
|
+
|
172
|
+
/* 0x3C..0x3D SP */
|
173
|
+
|
174
|
+
/* 0x3F SREG */
|
175
|
+
|
176
|
+
/* Interrupt vectors */
|
177
|
+
|
178
|
+
/* External Interrupt Request 0 */
|
179
|
+
#define INT0_vect_num 1
|
180
|
+
#define INT0_vect _VECTOR(1)
|
181
|
+
#define SIG_INTERRUPT0 _VECTOR(1)
|
182
|
+
|
183
|
+
/* External Interrupt Request 1 */
|
184
|
+
#define INT1_vect_num 2
|
185
|
+
#define INT1_vect _VECTOR(2)
|
186
|
+
#define SIG_INTERRUPT1 _VECTOR(2)
|
187
|
+
|
188
|
+
/* Timer/Counter Capture Event */
|
189
|
+
#define TIMER1_CAPT_vect_num 3
|
190
|
+
#define TIMER1_CAPT_vect _VECTOR(3)
|
191
|
+
#define SIG_INPUT_CAPTURE1 _VECTOR(3)
|
192
|
+
|
193
|
+
/* Timer/Counter1 Compare Match A */
|
194
|
+
#define TIMER1_COMPA_vect_num 4
|
195
|
+
#define TIMER1_COMPA_vect _VECTOR(4)
|
196
|
+
#define SIG_OUTPUT_COMPARE1A _VECTOR(4)
|
197
|
+
|
198
|
+
/* Timer/Counter1 Compare MatchB */
|
199
|
+
#define TIMER1_COMPB_vect_num 5
|
200
|
+
#define TIMER1_COMPB_vect _VECTOR(5)
|
201
|
+
#define SIG_OUTPUT_COMPARE1B _VECTOR(5)
|
202
|
+
|
203
|
+
/* Timer/Counter1 Overflow */
|
204
|
+
#define TIMER1_OVF_vect_num 6
|
205
|
+
#define TIMER1_OVF_vect _VECTOR(6)
|
206
|
+
#define SIG_OVERFLOW1 _VECTOR(6)
|
207
|
+
|
208
|
+
/* Timer/Counter0 Overflow */
|
209
|
+
#define TIMER0_OVF_vect_num 7
|
210
|
+
#define TIMER0_OVF_vect _VECTOR(7)
|
211
|
+
#define SIG_OVERFLOW0 _VECTOR(7)
|
212
|
+
|
213
|
+
/* Serial Transfer Complete */
|
214
|
+
#define SPI_STC_vect_num 8
|
215
|
+
#define SPI_STC_vect _VECTOR(8)
|
216
|
+
#define SIG_SPI _VECTOR(8)
|
217
|
+
|
218
|
+
/* UART, Rx Complete */
|
219
|
+
#define UART_RX_vect_num 9
|
220
|
+
#define UART_RX_vect _VECTOR(9)
|
221
|
+
#define SIG_UART_RECV _VECTOR(9)
|
222
|
+
|
223
|
+
/* UART Data Register Empty */
|
224
|
+
#define UART_UDRE_vect_num 10
|
225
|
+
#define UART_UDRE_vect _VECTOR(10)
|
226
|
+
#define SIG_UART_DATA _VECTOR(10)
|
227
|
+
|
228
|
+
/* UART, Tx Complete */
|
229
|
+
#define UART_TX_vect_num 11
|
230
|
+
#define UART_TX_vect _VECTOR(11)
|
231
|
+
#define SIG_UART_TRANS _VECTOR(11)
|
232
|
+
|
233
|
+
/* Analog Comparator */
|
234
|
+
#define ANA_COMP_vect_num 12
|
235
|
+
#define ANA_COMP_vect _VECTOR(12)
|
236
|
+
#define SIG_COMPARATOR _VECTOR(12)
|
237
|
+
|
238
|
+
#define _VECTORS_SIZE 26
|
239
|
+
|
240
|
+
/*
|
241
|
+
The Register Bit names are represented by their bit number (0-7).
|
242
|
+
*/
|
243
|
+
|
244
|
+
/* General Interrupt MaSK register */
|
245
|
+
#define INT1 7
|
246
|
+
#define INT0 6
|
247
|
+
|
248
|
+
/* General Interrupt Flag Register */
|
249
|
+
#define INTF1 7
|
250
|
+
#define INTF0 6
|
251
|
+
|
252
|
+
/* Timer/Counter Interrupt MaSK register */
|
253
|
+
#define TOIE1 7
|
254
|
+
#define OCIE1A 6
|
255
|
+
#define OCIE1B 5
|
256
|
+
#define TICIE1 3
|
257
|
+
#define TOIE0 1
|
258
|
+
|
259
|
+
/* Timer/Counter Interrupt Flag register */
|
260
|
+
#define TOV1 7
|
261
|
+
#define OCF1A 6
|
262
|
+
#define OCF1B 5
|
263
|
+
#define ICF1 3
|
264
|
+
#define TOV0 1
|
265
|
+
|
266
|
+
/* MCU general Control Register */
|
267
|
+
#define SRE 7
|
268
|
+
#define SRW 6
|
269
|
+
#define SE 5
|
270
|
+
#define SM 4
|
271
|
+
#define ISC11 3
|
272
|
+
#define ISC10 2
|
273
|
+
#define ISC01 1
|
274
|
+
#define ISC00 0
|
275
|
+
|
276
|
+
/* Timer/Counter 0 Control Register */
|
277
|
+
#define CS02 2
|
278
|
+
#define CS01 1
|
279
|
+
#define CS00 0
|
280
|
+
|
281
|
+
/* Timer/Counter 1 Control Register */
|
282
|
+
#define COM1A1 7
|
283
|
+
#define COM1A0 6
|
284
|
+
#define COM1B1 5
|
285
|
+
#define COM1B0 4
|
286
|
+
#define PWM11 1
|
287
|
+
#define PWM10 0
|
288
|
+
|
289
|
+
/* Timer/Counter 1 Control and Status Register */
|
290
|
+
#define ICNC1 7
|
291
|
+
#define ICES1 6
|
292
|
+
#define CTC1 3
|
293
|
+
#define CS12 2
|
294
|
+
#define CS11 1
|
295
|
+
#define CS10 0
|
296
|
+
|
297
|
+
/* Watchdog Timer Control Register */
|
298
|
+
#define WDTOE 4
|
299
|
+
#define WDE 3
|
300
|
+
#define WDP2 2
|
301
|
+
#define WDP1 1
|
302
|
+
#define WDP0 0
|
303
|
+
|
304
|
+
/* Data Register, Port A */
|
305
|
+
#define PA7 7
|
306
|
+
#define PA6 6
|
307
|
+
#define PA5 5
|
308
|
+
#define PA4 4
|
309
|
+
#define PA3 3
|
310
|
+
#define PA2 2
|
311
|
+
#define PA1 1
|
312
|
+
#define PA0 0
|
313
|
+
|
314
|
+
/* Data Direction Register, Port A */
|
315
|
+
#define DDA7 7
|
316
|
+
#define DDA6 6
|
317
|
+
#define DDA5 5
|
318
|
+
#define DDA4 4
|
319
|
+
#define DDA3 3
|
320
|
+
#define DDA2 2
|
321
|
+
#define DDA1 1
|
322
|
+
#define DDA0 0
|
323
|
+
|
324
|
+
/* Input Pins, Port A */
|
325
|
+
#define PINA7 7
|
326
|
+
#define PINA6 6
|
327
|
+
#define PINA5 5
|
328
|
+
#define PINA4 4
|
329
|
+
#define PINA3 3
|
330
|
+
#define PINA2 2
|
331
|
+
#define PINA1 1
|
332
|
+
#define PINA0 0
|
333
|
+
|
334
|
+
/* Data Register, Port B */
|
335
|
+
#define PB7 7
|
336
|
+
#define PB6 6
|
337
|
+
#define PB5 5
|
338
|
+
#define PB4 4
|
339
|
+
#define PB3 3
|
340
|
+
#define PB2 2
|
341
|
+
#define PB1 1
|
342
|
+
#define PB0 0
|
343
|
+
|
344
|
+
/* Data Direction Register, Port B */
|
345
|
+
#define DDB7 7
|
346
|
+
#define DDB6 6
|
347
|
+
#define DDB5 5
|
348
|
+
#define DDB4 4
|
349
|
+
#define DDB3 3
|
350
|
+
#define DDB2 2
|
351
|
+
#define DDB1 1
|
352
|
+
#define DDB0 0
|
353
|
+
|
354
|
+
/* Input Pins, Port B */
|
355
|
+
#define PINB7 7
|
356
|
+
#define PINB6 6
|
357
|
+
#define PINB5 5
|
358
|
+
#define PINB4 4
|
359
|
+
#define PINB3 3
|
360
|
+
#define PINB2 2
|
361
|
+
#define PINB1 1
|
362
|
+
#define PINB0 0
|
363
|
+
|
364
|
+
/* Data Register, Port C */
|
365
|
+
#define PC7 7
|
366
|
+
#define PC6 6
|
367
|
+
#define PC5 5
|
368
|
+
#define PC4 4
|
369
|
+
#define PC3 3
|
370
|
+
#define PC2 2
|
371
|
+
#define PC1 1
|
372
|
+
#define PC0 0
|
373
|
+
|
374
|
+
/* Data Direction Register, Port C */
|
375
|
+
#define DDC7 7
|
376
|
+
#define DDC6 6
|
377
|
+
#define DDC5 5
|
378
|
+
#define DDC4 4
|
379
|
+
#define DDC3 3
|
380
|
+
#define DDC2 2
|
381
|
+
#define DDC1 1
|
382
|
+
#define DDC0 0
|
383
|
+
|
384
|
+
/* Input Pins, Port C */
|
385
|
+
#define PINC7 7
|
386
|
+
#define PINC6 6
|
387
|
+
#define PINC5 5
|
388
|
+
#define PINC4 4
|
389
|
+
#define PINC3 3
|
390
|
+
#define PINC2 2
|
391
|
+
#define PINC1 1
|
392
|
+
#define PINC0 0
|
393
|
+
|
394
|
+
/* Data Register, Port D */
|
395
|
+
#define PD7 7
|
396
|
+
#define PD6 6
|
397
|
+
#define PD5 5
|
398
|
+
#define PD4 4
|
399
|
+
#define PD3 3
|
400
|
+
#define PD2 2
|
401
|
+
#define PD1 1
|
402
|
+
#define PD0 0
|
403
|
+
|
404
|
+
/* Data Direction Register, Port D */
|
405
|
+
#define DDD7 7
|
406
|
+
#define DDD6 6
|
407
|
+
#define DDD5 5
|
408
|
+
#define DDD4 4
|
409
|
+
#define DDD3 3
|
410
|
+
#define DDD2 2
|
411
|
+
#define DDD1 1
|
412
|
+
#define DDD0 0
|
413
|
+
|
414
|
+
/* Input Pins, Port D */
|
415
|
+
#define PIND7 7
|
416
|
+
#define PIND6 6
|
417
|
+
#define PIND5 5
|
418
|
+
#define PIND4 4
|
419
|
+
#define PIND3 3
|
420
|
+
#define PIND2 2
|
421
|
+
#define PIND1 1
|
422
|
+
#define PIND0 0
|
423
|
+
|
424
|
+
/* SPI Status Register */
|
425
|
+
#define SPIF 7
|
426
|
+
#define WCOL 6
|
427
|
+
|
428
|
+
/* SPI Control Register */
|
429
|
+
#define SPIE 7
|
430
|
+
#define SPE 6
|
431
|
+
#define DORD 5
|
432
|
+
#define MSTR 4
|
433
|
+
#define CPOL 3
|
434
|
+
#define CPHA 2
|
435
|
+
#define SPR1 1
|
436
|
+
#define SPR0 0
|
437
|
+
|
438
|
+
/* UART Status Register */
|
439
|
+
#define RXC 7
|
440
|
+
#define TXC 6
|
441
|
+
#define UDRE 5
|
442
|
+
#define FE 4
|
443
|
+
#define DOR 3
|
444
|
+
|
445
|
+
/* UART Control Register */
|
446
|
+
#define RXCIE 7
|
447
|
+
#define TXCIE 6
|
448
|
+
#define UDRIE 5
|
449
|
+
#define RXEN 4
|
450
|
+
#define TXEN 3
|
451
|
+
#define CHR9 2
|
452
|
+
#define RXB8 1
|
453
|
+
#define TXB8 0
|
454
|
+
|
455
|
+
/* Analog Comparator Control and Status Register */
|
456
|
+
#define ACD 7
|
457
|
+
#define ACO 5
|
458
|
+
#define ACI 4
|
459
|
+
#define ACIE 3
|
460
|
+
#define ACIC 2
|
461
|
+
#define ACIS1 1
|
462
|
+
#define ACIS0 0
|
463
|
+
|
464
|
+
/* EEPROM Control Register */
|
465
|
+
#define EERIE 3
|
466
|
+
#define EEMWE 2
|
467
|
+
#define EEWE 1
|
468
|
+
#define EERE 0
|
469
|
+
|
470
|
+
/* Constants */
|
471
|
+
#define RAMSTART 0x60
|
472
|
+
#define RAMEND 0x15F /* Last On-Chip SRAM Location */
|
473
|
+
#define XRAMEND 0xFFFF
|
474
|
+
#define E2END 0xFF
|
475
|
+
#define E2PAGESIZE 0
|
476
|
+
#define FLASHEND 0xFFF
|
477
|
+
|
478
|
+
|
479
|
+
/* Fuses */
|
480
|
+
#define FUSE_MEMORY_SIZE 1
|
481
|
+
|
482
|
+
/* Low Fuse Byte */
|
483
|
+
#define FUSE_SPIEN (unsigned char)~_BV(1) /* Serial Program Downloading Enabled */
|
484
|
+
#define FUSE_FSTRT (unsigned char)~_BV(2) /* Short Start-up time selected */
|
485
|
+
#define LFUSE_DEFAULT (0xFF)
|
486
|
+
|
487
|
+
|
488
|
+
/* Lock Bits */
|
489
|
+
#define __LOCK_BITS_EXIST
|
490
|
+
|
491
|
+
|
492
|
+
/* Signature */
|
493
|
+
#define SIGNATURE_0 0x1E
|
494
|
+
#define SIGNATURE_1 0x92
|
495
|
+
#define SIGNATURE_2 0x01
|
496
|
+
|
497
|
+
#define SLEEP_MODE_IDLE 0
|
498
|
+
#define SLEEP_MODE_PWR_DOWN _BV(SM)
|
499
|
+
|
500
|
+
#endif /* _AVR_IO4414_H_ */
|