wasmtime 21.0.1 → 22.0.0

Sign up to get free protection for your applications and to get access to all the features.
Files changed (2043) hide show
  1. checksums.yaml +4 -4
  2. data/Cargo.lock +80 -87
  3. data/ext/Cargo.toml +4 -4
  4. data/ext/cargo-vendor/cranelift-bforest-0.109.0/.cargo-checksum.json +1 -0
  5. data/ext/cargo-vendor/cranelift-bforest-0.109.0/Cargo.toml +41 -0
  6. data/ext/cargo-vendor/cranelift-codegen-0.109.0/.cargo-checksum.json +1 -0
  7. data/ext/cargo-vendor/cranelift-codegen-0.109.0/Cargo.toml +193 -0
  8. data/ext/cargo-vendor/cranelift-codegen-0.109.0/src/context.rs +384 -0
  9. data/ext/cargo-vendor/cranelift-codegen-0.109.0/src/dominator_tree.rs +727 -0
  10. data/ext/cargo-vendor/cranelift-codegen-0.109.0/src/egraph.rs +835 -0
  11. data/ext/cargo-vendor/cranelift-codegen-0.109.0/src/inst_predicates.rs +230 -0
  12. data/ext/cargo-vendor/cranelift-codegen-0.109.0/src/ir/dfg.rs +1777 -0
  13. data/ext/cargo-vendor/cranelift-codegen-0.109.0/src/ir/extfunc.rs +402 -0
  14. data/ext/cargo-vendor/cranelift-codegen-0.109.0/src/ir/immediates.rs +1612 -0
  15. data/ext/cargo-vendor/cranelift-codegen-0.109.0/src/ir/stackslot.rs +208 -0
  16. data/ext/cargo-vendor/cranelift-codegen-0.109.0/src/ir/types.rs +627 -0
  17. data/ext/cargo-vendor/cranelift-codegen-0.109.0/src/isa/aarch64/abi.rs +1556 -0
  18. data/ext/cargo-vendor/cranelift-codegen-0.109.0/src/isa/aarch64/inst/args.rs +711 -0
  19. data/ext/cargo-vendor/cranelift-codegen-0.109.0/src/isa/aarch64/inst/emit.rs +3584 -0
  20. data/ext/cargo-vendor/cranelift-codegen-0.109.0/src/isa/aarch64/inst/emit_tests.rs +7901 -0
  21. data/ext/cargo-vendor/cranelift-codegen-0.109.0/src/isa/aarch64/inst/imms.rs +1213 -0
  22. data/ext/cargo-vendor/cranelift-codegen-0.109.0/src/isa/aarch64/inst/mod.rs +3060 -0
  23. data/ext/cargo-vendor/cranelift-codegen-0.109.0/src/isa/aarch64/inst/regs.rs +269 -0
  24. data/ext/cargo-vendor/cranelift-codegen-0.109.0/src/isa/aarch64/inst/unwind/systemv.rs +174 -0
  25. data/ext/cargo-vendor/cranelift-codegen-0.109.0/src/isa/aarch64/inst.isle +4218 -0
  26. data/ext/cargo-vendor/cranelift-codegen-0.109.0/src/isa/aarch64/pcc.rs +568 -0
  27. data/ext/cargo-vendor/cranelift-codegen-0.109.0/src/isa/riscv64/abi.rs +1029 -0
  28. data/ext/cargo-vendor/cranelift-codegen-0.109.0/src/isa/riscv64/inst/args.rs +2054 -0
  29. data/ext/cargo-vendor/cranelift-codegen-0.109.0/src/isa/riscv64/inst/emit.rs +2682 -0
  30. data/ext/cargo-vendor/cranelift-codegen-0.109.0/src/isa/riscv64/inst/emit_tests.rs +2215 -0
  31. data/ext/cargo-vendor/cranelift-codegen-0.109.0/src/isa/riscv64/inst/encode.rs +675 -0
  32. data/ext/cargo-vendor/cranelift-codegen-0.109.0/src/isa/riscv64/inst/imms.rs +374 -0
  33. data/ext/cargo-vendor/cranelift-codegen-0.109.0/src/isa/riscv64/inst/mod.rs +1938 -0
  34. data/ext/cargo-vendor/cranelift-codegen-0.109.0/src/isa/riscv64/inst/unwind/systemv.rs +170 -0
  35. data/ext/cargo-vendor/cranelift-codegen-0.109.0/src/isa/riscv64/inst/vector.rs +1150 -0
  36. data/ext/cargo-vendor/cranelift-codegen-0.109.0/src/isa/riscv64/inst.isle +3127 -0
  37. data/ext/cargo-vendor/cranelift-codegen-0.109.0/src/isa/riscv64/inst_vector.isle +1907 -0
  38. data/ext/cargo-vendor/cranelift-codegen-0.109.0/src/isa/riscv64/lower/isle.rs +649 -0
  39. data/ext/cargo-vendor/cranelift-codegen-0.109.0/src/isa/riscv64/lower.isle +2923 -0
  40. data/ext/cargo-vendor/cranelift-codegen-0.109.0/src/isa/riscv64/mod.rs +260 -0
  41. data/ext/cargo-vendor/cranelift-codegen-0.109.0/src/isa/s390x/abi.rs +1016 -0
  42. data/ext/cargo-vendor/cranelift-codegen-0.109.0/src/isa/s390x/inst/args.rs +298 -0
  43. data/ext/cargo-vendor/cranelift-codegen-0.109.0/src/isa/s390x/inst/emit.rs +3401 -0
  44. data/ext/cargo-vendor/cranelift-codegen-0.109.0/src/isa/s390x/inst/emit_tests.rs +13388 -0
  45. data/ext/cargo-vendor/cranelift-codegen-0.109.0/src/isa/s390x/inst/imms.rs +202 -0
  46. data/ext/cargo-vendor/cranelift-codegen-0.109.0/src/isa/s390x/inst/mod.rs +3401 -0
  47. data/ext/cargo-vendor/cranelift-codegen-0.109.0/src/isa/s390x/inst/regs.rs +169 -0
  48. data/ext/cargo-vendor/cranelift-codegen-0.109.0/src/isa/s390x/inst/unwind/systemv.rs +212 -0
  49. data/ext/cargo-vendor/cranelift-codegen-0.109.0/src/isa/s390x/inst.isle +5028 -0
  50. data/ext/cargo-vendor/cranelift-codegen-0.109.0/src/isa/s390x/lower.isle +3995 -0
  51. data/ext/cargo-vendor/cranelift-codegen-0.109.0/src/isa/x64/abi.rs +1390 -0
  52. data/ext/cargo-vendor/cranelift-codegen-0.109.0/src/isa/x64/inst/args.rs +2240 -0
  53. data/ext/cargo-vendor/cranelift-codegen-0.109.0/src/isa/x64/inst/emit.rs +4287 -0
  54. data/ext/cargo-vendor/cranelift-codegen-0.109.0/src/isa/x64/inst/emit_state.rs +52 -0
  55. data/ext/cargo-vendor/cranelift-codegen-0.109.0/src/isa/x64/inst/emit_tests.rs +5171 -0
  56. data/ext/cargo-vendor/cranelift-codegen-0.109.0/src/isa/x64/inst/mod.rs +2821 -0
  57. data/ext/cargo-vendor/cranelift-codegen-0.109.0/src/isa/x64/inst/regs.rs +275 -0
  58. data/ext/cargo-vendor/cranelift-codegen-0.109.0/src/isa/x64/inst/unwind/systemv.rs +198 -0
  59. data/ext/cargo-vendor/cranelift-codegen-0.109.0/src/isa/x64/inst.isle +5289 -0
  60. data/ext/cargo-vendor/cranelift-codegen-0.109.0/src/isa/x64/lower.isle +4810 -0
  61. data/ext/cargo-vendor/cranelift-codegen-0.109.0/src/isa/x64/pcc.rs +1014 -0
  62. data/ext/cargo-vendor/cranelift-codegen-0.109.0/src/isle_prelude.rs +986 -0
  63. data/ext/cargo-vendor/cranelift-codegen-0.109.0/src/lib.rs +106 -0
  64. data/ext/cargo-vendor/cranelift-codegen-0.109.0/src/machinst/abi.rs +2419 -0
  65. data/ext/cargo-vendor/cranelift-codegen-0.109.0/src/machinst/blockorder.rs +465 -0
  66. data/ext/cargo-vendor/cranelift-codegen-0.109.0/src/machinst/buffer.rs +2508 -0
  67. data/ext/cargo-vendor/cranelift-codegen-0.109.0/src/machinst/isle.rs +909 -0
  68. data/ext/cargo-vendor/cranelift-codegen-0.109.0/src/machinst/lower.rs +1432 -0
  69. data/ext/cargo-vendor/cranelift-codegen-0.109.0/src/machinst/mod.rs +551 -0
  70. data/ext/cargo-vendor/cranelift-codegen-0.109.0/src/machinst/reg.rs +479 -0
  71. data/ext/cargo-vendor/cranelift-codegen-0.109.0/src/machinst/valueregs.rs +138 -0
  72. data/ext/cargo-vendor/cranelift-codegen-0.109.0/src/machinst/vcode.rs +1741 -0
  73. data/ext/cargo-vendor/cranelift-codegen-0.109.0/src/opts/cprop.isle +297 -0
  74. data/ext/cargo-vendor/cranelift-codegen-0.109.0/src/opts/shifts.isle +307 -0
  75. data/ext/cargo-vendor/cranelift-codegen-0.109.0/src/prelude.isle +664 -0
  76. data/ext/cargo-vendor/cranelift-codegen-0.109.0/src/prelude_lower.isle +1073 -0
  77. data/ext/cargo-vendor/cranelift-codegen-0.109.0/src/timing.rs +296 -0
  78. data/ext/cargo-vendor/cranelift-codegen-0.109.0/src/traversals.rs +216 -0
  79. data/ext/cargo-vendor/cranelift-codegen-0.109.0/src/verifier/mod.rs +1957 -0
  80. data/ext/cargo-vendor/cranelift-codegen-0.109.0/src/write.rs +638 -0
  81. data/ext/cargo-vendor/cranelift-codegen-meta-0.109.0/.cargo-checksum.json +1 -0
  82. data/ext/cargo-vendor/cranelift-codegen-meta-0.109.0/Cargo.toml +36 -0
  83. data/ext/cargo-vendor/cranelift-codegen-meta-0.109.0/src/cdsl/types.rs +496 -0
  84. data/ext/cargo-vendor/cranelift-codegen-meta-0.109.0/src/isa/riscv64.rs +174 -0
  85. data/ext/cargo-vendor/cranelift-codegen-shared-0.109.0/.cargo-checksum.json +1 -0
  86. data/ext/cargo-vendor/cranelift-codegen-shared-0.109.0/Cargo.toml +22 -0
  87. data/ext/cargo-vendor/cranelift-codegen-shared-0.109.0/src/constants.rs +28 -0
  88. data/ext/cargo-vendor/cranelift-control-0.109.0/.cargo-checksum.json +1 -0
  89. data/ext/cargo-vendor/cranelift-control-0.109.0/Cargo.toml +30 -0
  90. data/ext/cargo-vendor/cranelift-entity-0.109.0/.cargo-checksum.json +1 -0
  91. data/ext/cargo-vendor/cranelift-entity-0.109.0/Cargo.toml +53 -0
  92. data/ext/cargo-vendor/cranelift-entity-0.109.0/src/set.rs +290 -0
  93. data/ext/cargo-vendor/cranelift-frontend-0.109.0/.cargo-checksum.json +1 -0
  94. data/ext/cargo-vendor/cranelift-frontend-0.109.0/Cargo.toml +68 -0
  95. data/ext/cargo-vendor/cranelift-frontend-0.109.0/src/frontend.rs +1857 -0
  96. data/ext/cargo-vendor/cranelift-frontend-0.109.0/src/lib.rs +187 -0
  97. data/ext/cargo-vendor/cranelift-frontend-0.109.0/src/ssa.rs +1328 -0
  98. data/ext/cargo-vendor/cranelift-isle-0.109.0/.cargo-checksum.json +1 -0
  99. data/ext/cargo-vendor/cranelift-isle-0.109.0/Cargo.toml +47 -0
  100. data/ext/cargo-vendor/cranelift-isle-0.109.0/src/sema.rs +2492 -0
  101. data/ext/cargo-vendor/cranelift-native-0.109.0/.cargo-checksum.json +1 -0
  102. data/ext/cargo-vendor/cranelift-native-0.109.0/Cargo.toml +43 -0
  103. data/ext/cargo-vendor/cranelift-native-0.109.0/src/lib.rs +188 -0
  104. data/ext/cargo-vendor/cranelift-native-0.109.0/src/riscv.rs +128 -0
  105. data/ext/cargo-vendor/cranelift-wasm-0.109.0/.cargo-checksum.json +1 -0
  106. data/ext/cargo-vendor/cranelift-wasm-0.109.0/Cargo.toml +110 -0
  107. data/ext/cargo-vendor/cranelift-wasm-0.109.0/src/code_translator.rs +3695 -0
  108. data/ext/cargo-vendor/cranelift-wasm-0.109.0/src/func_translator.rs +296 -0
  109. data/ext/cargo-vendor/cranelift-wasm-0.109.0/src/module_translator.rs +120 -0
  110. data/ext/cargo-vendor/cranelift-wasm-0.109.0/src/sections_translator.rs +343 -0
  111. data/ext/cargo-vendor/cranelift-wasm-0.109.0/src/state.rs +522 -0
  112. data/ext/cargo-vendor/object-0.36.3/.cargo-checksum.json +1 -0
  113. data/ext/cargo-vendor/object-0.36.3/CHANGELOG.md +1028 -0
  114. data/ext/cargo-vendor/object-0.36.3/Cargo.toml +180 -0
  115. data/ext/cargo-vendor/object-0.36.3/README.md +60 -0
  116. data/ext/cargo-vendor/object-0.36.3/src/build/bytes.rs +146 -0
  117. data/ext/cargo-vendor/object-0.36.3/src/build/elf.rs +3113 -0
  118. data/ext/cargo-vendor/object-0.36.3/src/common.rs +590 -0
  119. data/ext/cargo-vendor/object-0.36.3/src/elf.rs +6303 -0
  120. data/ext/cargo-vendor/object-0.36.3/src/endian.rs +831 -0
  121. data/ext/cargo-vendor/object-0.36.3/src/macho.rs +3303 -0
  122. data/ext/cargo-vendor/object-0.36.3/src/pod.rs +281 -0
  123. data/ext/cargo-vendor/object-0.36.3/src/read/any.rs +1334 -0
  124. data/ext/cargo-vendor/object-0.36.3/src/read/archive.rs +1133 -0
  125. data/ext/cargo-vendor/object-0.36.3/src/read/coff/comdat.rs +220 -0
  126. data/ext/cargo-vendor/object-0.36.3/src/read/coff/file.rs +381 -0
  127. data/ext/cargo-vendor/object-0.36.3/src/read/coff/relocation.rs +113 -0
  128. data/ext/cargo-vendor/object-0.36.3/src/read/coff/section.rs +619 -0
  129. data/ext/cargo-vendor/object-0.36.3/src/read/coff/symbol.rs +669 -0
  130. data/ext/cargo-vendor/object-0.36.3/src/read/elf/attributes.rs +340 -0
  131. data/ext/cargo-vendor/object-0.36.3/src/read/elf/comdat.rs +186 -0
  132. data/ext/cargo-vendor/object-0.36.3/src/read/elf/file.rs +959 -0
  133. data/ext/cargo-vendor/object-0.36.3/src/read/elf/hash.rs +236 -0
  134. data/ext/cargo-vendor/object-0.36.3/src/read/elf/note.rs +302 -0
  135. data/ext/cargo-vendor/object-0.36.3/src/read/elf/relocation.rs +661 -0
  136. data/ext/cargo-vendor/object-0.36.3/src/read/elf/section.rs +1241 -0
  137. data/ext/cargo-vendor/object-0.36.3/src/read/elf/segment.rs +365 -0
  138. data/ext/cargo-vendor/object-0.36.3/src/read/elf/symbol.rs +654 -0
  139. data/ext/cargo-vendor/object-0.36.3/src/read/elf/version.rs +513 -0
  140. data/ext/cargo-vendor/object-0.36.3/src/read/gnu_compression.rs +36 -0
  141. data/ext/cargo-vendor/object-0.36.3/src/read/macho/dyld_cache.rs +384 -0
  142. data/ext/cargo-vendor/object-0.36.3/src/read/macho/file.rs +779 -0
  143. data/ext/cargo-vendor/object-0.36.3/src/read/macho/load_command.rs +404 -0
  144. data/ext/cargo-vendor/object-0.36.3/src/read/macho/section.rs +420 -0
  145. data/ext/cargo-vendor/object-0.36.3/src/read/macho/segment.rs +317 -0
  146. data/ext/cargo-vendor/object-0.36.3/src/read/macho/symbol.rs +532 -0
  147. data/ext/cargo-vendor/object-0.36.3/src/read/mod.rs +1018 -0
  148. data/ext/cargo-vendor/object-0.36.3/src/read/pe/file.rs +1033 -0
  149. data/ext/cargo-vendor/object-0.36.3/src/read/pe/import.rs +381 -0
  150. data/ext/cargo-vendor/object-0.36.3/src/read/pe/relocation.rs +109 -0
  151. data/ext/cargo-vendor/object-0.36.3/src/read/pe/section.rs +476 -0
  152. data/ext/cargo-vendor/object-0.36.3/src/read/read_cache.rs +261 -0
  153. data/ext/cargo-vendor/object-0.36.3/src/read/traits.rs +589 -0
  154. data/ext/cargo-vendor/object-0.36.3/src/read/wasm.rs +983 -0
  155. data/ext/cargo-vendor/object-0.36.3/src/read/xcoff/file.rs +716 -0
  156. data/ext/cargo-vendor/object-0.36.3/src/read/xcoff/relocation.rs +138 -0
  157. data/ext/cargo-vendor/object-0.36.3/src/read/xcoff/section.rs +452 -0
  158. data/ext/cargo-vendor/object-0.36.3/src/read/xcoff/symbol.rs +836 -0
  159. data/ext/cargo-vendor/object-0.36.3/src/write/coff/object.rs +681 -0
  160. data/ext/cargo-vendor/object-0.36.3/src/write/coff/writer.rs +520 -0
  161. data/ext/cargo-vendor/object-0.36.3/src/write/elf/object.rs +897 -0
  162. data/ext/cargo-vendor/object-0.36.3/src/write/elf/writer.rs +2361 -0
  163. data/ext/cargo-vendor/object-0.36.3/src/write/macho.rs +1124 -0
  164. data/ext/cargo-vendor/object-0.36.3/src/write/mod.rs +1023 -0
  165. data/ext/cargo-vendor/object-0.36.3/src/write/pe.rs +849 -0
  166. data/ext/cargo-vendor/object-0.36.3/src/write/xcoff.rs +588 -0
  167. data/ext/cargo-vendor/object-0.36.3/tests/build/elf.rs +254 -0
  168. data/ext/cargo-vendor/object-0.36.3/tests/build/mod.rs +3 -0
  169. data/ext/cargo-vendor/object-0.36.3/tests/integration.rs +3 -0
  170. data/ext/cargo-vendor/object-0.36.3/tests/read/macho.rs +49 -0
  171. data/ext/cargo-vendor/object-0.36.3/tests/read/mod.rs +5 -0
  172. data/ext/cargo-vendor/object-0.36.3/tests/round_trip/bss.rs +244 -0
  173. data/ext/cargo-vendor/object-0.36.3/tests/round_trip/comdat.rs +217 -0
  174. data/ext/cargo-vendor/object-0.36.3/tests/round_trip/common.rs +241 -0
  175. data/ext/cargo-vendor/object-0.36.3/tests/round_trip/elf.rs +302 -0
  176. data/ext/cargo-vendor/object-0.36.3/tests/round_trip/mod.rs +682 -0
  177. data/ext/cargo-vendor/object-0.36.3/tests/round_trip/section_flags.rs +89 -0
  178. data/ext/cargo-vendor/object-0.36.3/tests/round_trip/tls.rs +308 -0
  179. data/ext/cargo-vendor/wasi-common-22.0.0/.cargo-checksum.json +1 -0
  180. data/ext/cargo-vendor/wasi-common-22.0.0/Cargo.toml +224 -0
  181. data/ext/cargo-vendor/wasi-common-22.0.0/src/snapshots/preview_0.rs +1080 -0
  182. data/ext/cargo-vendor/wasi-common-22.0.0/src/snapshots/preview_1.rs +1562 -0
  183. data/ext/cargo-vendor/wasi-common-22.0.0/src/string_array.rs +75 -0
  184. data/ext/cargo-vendor/wasi-common-22.0.0/src/sync/sched/windows.rs +221 -0
  185. data/ext/cargo-vendor/wasi-common-22.0.0/src/tokio/file.rs +247 -0
  186. data/ext/cargo-vendor/wasmparser-0.209.1/.cargo-checksum.json +1 -0
  187. data/ext/cargo-vendor/wasmparser-0.209.1/Cargo.lock +662 -0
  188. data/ext/cargo-vendor/wasmparser-0.209.1/Cargo.toml +109 -0
  189. data/ext/cargo-vendor/wasmparser-0.209.1/src/binary_reader.rs +1929 -0
  190. data/ext/cargo-vendor/wasmparser-0.209.1/src/collections/hash.rs +120 -0
  191. data/ext/cargo-vendor/wasmparser-0.209.1/src/collections/index_map/detail.rs +1094 -0
  192. data/ext/cargo-vendor/wasmparser-0.209.1/src/collections/index_map/tests.rs +183 -0
  193. data/ext/cargo-vendor/wasmparser-0.209.1/src/collections/index_map.rs +656 -0
  194. data/ext/cargo-vendor/wasmparser-0.209.1/src/collections/index_set.rs +316 -0
  195. data/ext/cargo-vendor/wasmparser-0.209.1/src/collections/map.rs +840 -0
  196. data/ext/cargo-vendor/wasmparser-0.209.1/src/collections/mod.rs +24 -0
  197. data/ext/cargo-vendor/wasmparser-0.209.1/src/collections/set.rs +660 -0
  198. data/ext/cargo-vendor/wasmparser-0.209.1/src/features.rs +164 -0
  199. data/ext/cargo-vendor/wasmparser-0.209.1/src/lib.rs +814 -0
  200. data/ext/cargo-vendor/wasmparser-0.209.1/src/limits.rs +79 -0
  201. data/ext/cargo-vendor/wasmparser-0.209.1/src/parser.rs +1682 -0
  202. data/ext/cargo-vendor/wasmparser-0.209.1/src/readers/component/imports.rs +130 -0
  203. data/ext/cargo-vendor/wasmparser-0.209.1/src/readers/component/instances.rs +166 -0
  204. data/ext/cargo-vendor/wasmparser-0.209.1/src/readers/component/names.rs +99 -0
  205. data/ext/cargo-vendor/wasmparser-0.209.1/src/readers/component/types.rs +553 -0
  206. data/ext/cargo-vendor/wasmparser-0.209.1/src/readers/core/branch_hinting.rs +59 -0
  207. data/ext/cargo-vendor/wasmparser-0.209.1/src/readers/core/code.rs +142 -0
  208. data/ext/cargo-vendor/wasmparser-0.209.1/src/readers/core/coredumps.rs +278 -0
  209. data/ext/cargo-vendor/wasmparser-0.209.1/src/readers/core/custom.rs +128 -0
  210. data/ext/cargo-vendor/wasmparser-0.209.1/src/readers/core/data.rs +96 -0
  211. data/ext/cargo-vendor/wasmparser-0.209.1/src/readers/core/elements.rs +146 -0
  212. data/ext/cargo-vendor/wasmparser-0.209.1/src/readers/core/globals.rs +61 -0
  213. data/ext/cargo-vendor/wasmparser-0.209.1/src/readers/core/init.rs +57 -0
  214. data/ext/cargo-vendor/wasmparser-0.209.1/src/readers/core/linking.rs +457 -0
  215. data/ext/cargo-vendor/wasmparser-0.209.1/src/readers/core/names.rs +159 -0
  216. data/ext/cargo-vendor/wasmparser-0.209.1/src/readers/core/operators.rs +423 -0
  217. data/ext/cargo-vendor/wasmparser-0.209.1/src/readers/core/producers.rs +84 -0
  218. data/ext/cargo-vendor/wasmparser-0.209.1/src/readers/core/reloc.rs +300 -0
  219. data/ext/cargo-vendor/wasmparser-0.209.1/src/readers/core/types.rs +1788 -0
  220. data/ext/cargo-vendor/wasmparser-0.209.1/src/readers.rs +315 -0
  221. data/ext/cargo-vendor/wasmparser-0.209.1/src/validator/component.rs +3236 -0
  222. data/ext/cargo-vendor/wasmparser-0.209.1/src/validator/core/canonical.rs +233 -0
  223. data/ext/cargo-vendor/wasmparser-0.209.1/src/validator/core.rs +1464 -0
  224. data/ext/cargo-vendor/wasmparser-0.209.1/src/validator/func.rs +331 -0
  225. data/ext/cargo-vendor/wasmparser-0.209.1/src/validator/names.rs +1016 -0
  226. data/ext/cargo-vendor/wasmparser-0.209.1/src/validator/operators.rs +4231 -0
  227. data/ext/cargo-vendor/wasmparser-0.209.1/src/validator/types.rs +4550 -0
  228. data/ext/cargo-vendor/wasmparser-0.209.1/src/validator.rs +1633 -0
  229. data/ext/cargo-vendor/wasmprinter-0.209.1/.cargo-checksum.json +1 -0
  230. data/ext/cargo-vendor/wasmprinter-0.209.1/Cargo.toml +51 -0
  231. data/ext/cargo-vendor/wasmprinter-0.209.1/src/lib.rs +3225 -0
  232. data/ext/cargo-vendor/wasmprinter-0.209.1/src/operator.rs +1171 -0
  233. data/ext/cargo-vendor/wasmtime-22.0.0/.cargo-checksum.json +1 -0
  234. data/ext/cargo-vendor/wasmtime-22.0.0/Cargo.toml +387 -0
  235. data/ext/cargo-vendor/wasmtime-22.0.0/build.rs +42 -0
  236. data/ext/cargo-vendor/wasmtime-22.0.0/src/compile/runtime.rs +167 -0
  237. data/ext/cargo-vendor/wasmtime-22.0.0/src/compile.rs +917 -0
  238. data/ext/cargo-vendor/wasmtime-22.0.0/src/config.rs +2943 -0
  239. data/ext/cargo-vendor/wasmtime-22.0.0/src/engine/serialization.rs +890 -0
  240. data/ext/cargo-vendor/wasmtime-22.0.0/src/lib.rs +389 -0
  241. data/ext/cargo-vendor/wasmtime-22.0.0/src/profiling_agent/jitdump.rs +67 -0
  242. data/ext/cargo-vendor/wasmtime-22.0.0/src/profiling_agent/perfmap.rs +48 -0
  243. data/ext/cargo-vendor/wasmtime-22.0.0/src/runtime/code.rs +102 -0
  244. data/ext/cargo-vendor/wasmtime-22.0.0/src/runtime/code_memory.rs +338 -0
  245. data/ext/cargo-vendor/wasmtime-22.0.0/src/runtime/component/bindgen_examples/_0_hello_world.rs +9 -0
  246. data/ext/cargo-vendor/wasmtime-22.0.0/src/runtime/component/bindgen_examples/_1_world_imports.rs +17 -0
  247. data/ext/cargo-vendor/wasmtime-22.0.0/src/runtime/component/bindgen_examples/_2_world_exports.rs +18 -0
  248. data/ext/cargo-vendor/wasmtime-22.0.0/src/runtime/component/bindgen_examples/_3_interface_imports.rs +20 -0
  249. data/ext/cargo-vendor/wasmtime-22.0.0/src/runtime/component/bindgen_examples/_4_imported_resources.rs +45 -0
  250. data/ext/cargo-vendor/wasmtime-22.0.0/src/runtime/component/bindgen_examples/_5_all_world_export_kinds.rs +29 -0
  251. data/ext/cargo-vendor/wasmtime-22.0.0/src/runtime/component/bindgen_examples/_6_exported_resources.rs +26 -0
  252. data/ext/cargo-vendor/wasmtime-22.0.0/src/runtime/component/bindgen_examples/mod.rs +489 -0
  253. data/ext/cargo-vendor/wasmtime-22.0.0/src/runtime/component/component.rs +656 -0
  254. data/ext/cargo-vendor/wasmtime-22.0.0/src/runtime/component/func/typed.rs +2498 -0
  255. data/ext/cargo-vendor/wasmtime-22.0.0/src/runtime/component/func.rs +689 -0
  256. data/ext/cargo-vendor/wasmtime-22.0.0/src/runtime/component/instance.rs +810 -0
  257. data/ext/cargo-vendor/wasmtime-22.0.0/src/runtime/component/linker.rs +854 -0
  258. data/ext/cargo-vendor/wasmtime-22.0.0/src/runtime/component/matching.rs +217 -0
  259. data/ext/cargo-vendor/wasmtime-22.0.0/src/runtime/component/mod.rs +657 -0
  260. data/ext/cargo-vendor/wasmtime-22.0.0/src/runtime/component/resource_table.rs +355 -0
  261. data/ext/cargo-vendor/wasmtime-22.0.0/src/runtime/component/types.rs +897 -0
  262. data/ext/cargo-vendor/wasmtime-22.0.0/src/runtime/debug.rs +166 -0
  263. data/ext/cargo-vendor/wasmtime-22.0.0/src/runtime/externals/global.rs +310 -0
  264. data/ext/cargo-vendor/wasmtime-22.0.0/src/runtime/externals/table.rs +481 -0
  265. data/ext/cargo-vendor/wasmtime-22.0.0/src/runtime/func/typed.rs +780 -0
  266. data/ext/cargo-vendor/wasmtime-22.0.0/src/runtime/func.rs +2564 -0
  267. data/ext/cargo-vendor/wasmtime-22.0.0/src/runtime/gc/enabled/anyref.rs +410 -0
  268. data/ext/cargo-vendor/wasmtime-22.0.0/src/runtime/gc/enabled/externref.rs +592 -0
  269. data/ext/cargo-vendor/wasmtime-22.0.0/src/runtime/gc/enabled/i31.rs +299 -0
  270. data/ext/cargo-vendor/wasmtime-22.0.0/src/runtime/gc/noextern.rs +154 -0
  271. data/ext/cargo-vendor/wasmtime-22.0.0/src/runtime/gc.rs +92 -0
  272. data/ext/cargo-vendor/wasmtime-22.0.0/src/runtime/instance.rs +992 -0
  273. data/ext/cargo-vendor/wasmtime-22.0.0/src/runtime/instantiate.rs +337 -0
  274. data/ext/cargo-vendor/wasmtime-22.0.0/src/runtime/linker.rs +1499 -0
  275. data/ext/cargo-vendor/wasmtime-22.0.0/src/runtime/module/registry.rs +353 -0
  276. data/ext/cargo-vendor/wasmtime-22.0.0/src/runtime/module.rs +1322 -0
  277. data/ext/cargo-vendor/wasmtime-22.0.0/src/runtime/store/func_refs.rs +90 -0
  278. data/ext/cargo-vendor/wasmtime-22.0.0/src/runtime/store.rs +2824 -0
  279. data/ext/cargo-vendor/wasmtime-22.0.0/src/runtime/trampoline/func.rs +94 -0
  280. data/ext/cargo-vendor/wasmtime-22.0.0/src/runtime/trampoline/memory.rs +287 -0
  281. data/ext/cargo-vendor/wasmtime-22.0.0/src/runtime/type_registry.rs +1015 -0
  282. data/ext/cargo-vendor/wasmtime-22.0.0/src/runtime/types.rs +2580 -0
  283. data/ext/cargo-vendor/wasmtime-22.0.0/src/runtime/v128.rs +116 -0
  284. data/ext/cargo-vendor/wasmtime-22.0.0/src/runtime/values.rs +966 -0
  285. data/ext/cargo-vendor/wasmtime-22.0.0/src/runtime/vm/component/resources.rs +352 -0
  286. data/ext/cargo-vendor/wasmtime-22.0.0/src/runtime/vm/component.rs +857 -0
  287. data/ext/cargo-vendor/wasmtime-22.0.0/src/runtime/vm/cow.rs +972 -0
  288. data/ext/cargo-vendor/wasmtime-22.0.0/src/runtime/vm/export.rs +108 -0
  289. data/ext/cargo-vendor/wasmtime-22.0.0/src/runtime/vm/gc/gc_ref.rs +491 -0
  290. data/ext/cargo-vendor/wasmtime-22.0.0/src/runtime/vm/instance/allocator/on_demand.rs +220 -0
  291. data/ext/cargo-vendor/wasmtime-22.0.0/src/runtime/vm/instance/allocator/pooling/decommit_queue.rs +194 -0
  292. data/ext/cargo-vendor/wasmtime-22.0.0/src/runtime/vm/instance/allocator/pooling/gc_heap_pool.rs +94 -0
  293. data/ext/cargo-vendor/wasmtime-22.0.0/src/runtime/vm/instance/allocator/pooling/generic_stack_pool.rs +78 -0
  294. data/ext/cargo-vendor/wasmtime-22.0.0/src/runtime/vm/instance/allocator/pooling/index_allocator.rs +707 -0
  295. data/ext/cargo-vendor/wasmtime-22.0.0/src/runtime/vm/instance/allocator/pooling/memory_pool.rs +975 -0
  296. data/ext/cargo-vendor/wasmtime-22.0.0/src/runtime/vm/instance/allocator/pooling/table_pool.rs +245 -0
  297. data/ext/cargo-vendor/wasmtime-22.0.0/src/runtime/vm/instance/allocator/pooling/unix_stack_pool.rs +278 -0
  298. data/ext/cargo-vendor/wasmtime-22.0.0/src/runtime/vm/instance/allocator/pooling.rs +794 -0
  299. data/ext/cargo-vendor/wasmtime-22.0.0/src/runtime/vm/instance/allocator.rs +801 -0
  300. data/ext/cargo-vendor/wasmtime-22.0.0/src/runtime/vm/instance.rs +1514 -0
  301. data/ext/cargo-vendor/wasmtime-22.0.0/src/runtime/vm/memory.rs +736 -0
  302. data/ext/cargo-vendor/wasmtime-22.0.0/src/runtime/vm/sys/custom/capi.rs +200 -0
  303. data/ext/cargo-vendor/wasmtime-22.0.0/src/runtime/vm/sys/custom/vm.rs +105 -0
  304. data/ext/cargo-vendor/wasmtime-22.0.0/src/runtime/vm/sys/miri/vm.rs +59 -0
  305. data/ext/cargo-vendor/wasmtime-22.0.0/src/runtime/vm/sys/mod.rs +36 -0
  306. data/ext/cargo-vendor/wasmtime-22.0.0/src/runtime/vm/sys/unix/signals.rs +407 -0
  307. data/ext/cargo-vendor/wasmtime-22.0.0/src/runtime/vm/sys/unix/vm.rs +190 -0
  308. data/ext/cargo-vendor/wasmtime-22.0.0/src/runtime/vm/sys/windows/vm.rs +75 -0
  309. data/ext/cargo-vendor/wasmtime-22.0.0/src/runtime/vm/table.rs +899 -0
  310. data/ext/cargo-vendor/wasmtime-22.0.0/src/runtime/vm/traphandlers.rs +768 -0
  311. data/ext/cargo-vendor/wasmtime-22.0.0/src/runtime/vm/vmcontext/vm_host_func_context.rs +79 -0
  312. data/ext/cargo-vendor/wasmtime-22.0.0/src/runtime/vm/vmcontext.rs +1302 -0
  313. data/ext/cargo-vendor/wasmtime-22.0.0/src/runtime/vm.rs +277 -0
  314. data/ext/cargo-vendor/wasmtime-22.0.0/src/runtime.rs +113 -0
  315. data/ext/cargo-vendor/wasmtime-asm-macros-22.0.0/.cargo-checksum.json +1 -0
  316. data/ext/cargo-vendor/wasmtime-asm-macros-22.0.0/Cargo.toml +22 -0
  317. data/ext/cargo-vendor/wasmtime-cache-22.0.0/.cargo-checksum.json +1 -0
  318. data/ext/cargo-vendor/wasmtime-cache-22.0.0/Cargo.toml +89 -0
  319. data/ext/cargo-vendor/wasmtime-cache-22.0.0/src/config.rs +584 -0
  320. data/ext/cargo-vendor/wasmtime-cache-22.0.0/src/lib.rs +235 -0
  321. data/ext/cargo-vendor/wasmtime-cache-22.0.0/src/tests.rs +91 -0
  322. data/ext/cargo-vendor/wasmtime-cache-22.0.0/src/worker/tests.rs +758 -0
  323. data/ext/cargo-vendor/wasmtime-cache-22.0.0/src/worker.rs +890 -0
  324. data/ext/cargo-vendor/wasmtime-component-macro-22.0.0/.cargo-checksum.json +1 -0
  325. data/ext/cargo-vendor/wasmtime-component-macro-22.0.0/Cargo.toml +86 -0
  326. data/ext/cargo-vendor/wasmtime-component-macro-22.0.0/src/bindgen.rs +493 -0
  327. data/ext/cargo-vendor/wasmtime-component-macro-22.0.0/src/component.rs +1330 -0
  328. data/ext/cargo-vendor/wasmtime-component-macro-22.0.0/tests/codegen.rs +651 -0
  329. data/ext/cargo-vendor/wasmtime-component-macro-22.0.0/tests/expanded/char.rs +198 -0
  330. data/ext/cargo-vendor/wasmtime-component-macro-22.0.0/tests/expanded/char_async.rs +215 -0
  331. data/ext/cargo-vendor/wasmtime-component-macro-22.0.0/tests/expanded/conventions.rs +586 -0
  332. data/ext/cargo-vendor/wasmtime-component-macro-22.0.0/tests/expanded/conventions_async.rs +631 -0
  333. data/ext/cargo-vendor/wasmtime-component-macro-22.0.0/tests/expanded/dead-code.rs +165 -0
  334. data/ext/cargo-vendor/wasmtime-component-macro-22.0.0/tests/expanded/dead-code_async.rs +178 -0
  335. data/ext/cargo-vendor/wasmtime-component-macro-22.0.0/tests/expanded/direct-import.rs +91 -0
  336. data/ext/cargo-vendor/wasmtime-component-macro-22.0.0/tests/expanded/direct-import_async.rs +97 -0
  337. data/ext/cargo-vendor/wasmtime-component-macro-22.0.0/tests/expanded/empty.rs +45 -0
  338. data/ext/cargo-vendor/wasmtime-component-macro-22.0.0/tests/expanded/empty_async.rs +45 -0
  339. data/ext/cargo-vendor/wasmtime-component-macro-22.0.0/tests/expanded/flags.rs +637 -0
  340. data/ext/cargo-vendor/wasmtime-component-macro-22.0.0/tests/expanded/flags_async.rs +679 -0
  341. data/ext/cargo-vendor/wasmtime-component-macro-22.0.0/tests/expanded/floats.rs +255 -0
  342. data/ext/cargo-vendor/wasmtime-component-macro-22.0.0/tests/expanded/floats_async.rs +282 -0
  343. data/ext/cargo-vendor/wasmtime-component-macro-22.0.0/tests/expanded/function-new.rs +59 -0
  344. data/ext/cargo-vendor/wasmtime-component-macro-22.0.0/tests/expanded/function-new_async.rs +62 -0
  345. data/ext/cargo-vendor/wasmtime-component-macro-22.0.0/tests/expanded/integers.rs +722 -0
  346. data/ext/cargo-vendor/wasmtime-component-macro-22.0.0/tests/expanded/integers_async.rs +819 -0
  347. data/ext/cargo-vendor/wasmtime-component-macro-22.0.0/tests/expanded/lists.rs +1743 -0
  348. data/ext/cargo-vendor/wasmtime-component-macro-22.0.0/tests/expanded/lists_async.rs +1927 -0
  349. data/ext/cargo-vendor/wasmtime-component-macro-22.0.0/tests/expanded/many-arguments.rs +543 -0
  350. data/ext/cargo-vendor/wasmtime-component-macro-22.0.0/tests/expanded/many-arguments_async.rs +561 -0
  351. data/ext/cargo-vendor/wasmtime-component-macro-22.0.0/tests/expanded/multi-return.rs +270 -0
  352. data/ext/cargo-vendor/wasmtime-component-macro-22.0.0/tests/expanded/multi-return_async.rs +298 -0
  353. data/ext/cargo-vendor/wasmtime-component-macro-22.0.0/tests/expanded/multiversion.rs +251 -0
  354. data/ext/cargo-vendor/wasmtime-component-macro-22.0.0/tests/expanded/multiversion_async.rs +270 -0
  355. data/ext/cargo-vendor/wasmtime-component-macro-22.0.0/tests/expanded/records.rs +815 -0
  356. data/ext/cargo-vendor/wasmtime-component-macro-22.0.0/tests/expanded/records_async.rs +877 -0
  357. data/ext/cargo-vendor/wasmtime-component-macro-22.0.0/tests/expanded/rename.rs +154 -0
  358. data/ext/cargo-vendor/wasmtime-component-macro-22.0.0/tests/expanded/rename_async.rs +167 -0
  359. data/ext/cargo-vendor/wasmtime-component-macro-22.0.0/tests/expanded/resources-export.rs +467 -0
  360. data/ext/cargo-vendor/wasmtime-component-macro-22.0.0/tests/expanded/resources-export_async.rs +516 -0
  361. data/ext/cargo-vendor/wasmtime-component-macro-22.0.0/tests/expanded/resources-import.rs +1014 -0
  362. data/ext/cargo-vendor/wasmtime-component-macro-22.0.0/tests/expanded/resources-import_async.rs +1086 -0
  363. data/ext/cargo-vendor/wasmtime-component-macro-22.0.0/tests/expanded/share-types.rs +249 -0
  364. data/ext/cargo-vendor/wasmtime-component-macro-22.0.0/tests/expanded/share-types_async.rs +265 -0
  365. data/ext/cargo-vendor/wasmtime-component-macro-22.0.0/tests/expanded/simple-functions.rs +313 -0
  366. data/ext/cargo-vendor/wasmtime-component-macro-22.0.0/tests/expanded/simple-functions_async.rs +347 -0
  367. data/ext/cargo-vendor/wasmtime-component-macro-22.0.0/tests/expanded/simple-lists.rs +350 -0
  368. data/ext/cargo-vendor/wasmtime-component-macro-22.0.0/tests/expanded/simple-lists_async.rs +381 -0
  369. data/ext/cargo-vendor/wasmtime-component-macro-22.0.0/tests/expanded/simple-wasi.rs +216 -0
  370. data/ext/cargo-vendor/wasmtime-component-macro-22.0.0/tests/expanded/simple-wasi_async.rs +229 -0
  371. data/ext/cargo-vendor/wasmtime-component-macro-22.0.0/tests/expanded/small-anonymous.rs +275 -0
  372. data/ext/cargo-vendor/wasmtime-component-macro-22.0.0/tests/expanded/small-anonymous_async.rs +287 -0
  373. data/ext/cargo-vendor/wasmtime-component-macro-22.0.0/tests/expanded/smoke-default.rs +59 -0
  374. data/ext/cargo-vendor/wasmtime-component-macro-22.0.0/tests/expanded/smoke-default_async.rs +62 -0
  375. data/ext/cargo-vendor/wasmtime-component-macro-22.0.0/tests/expanded/smoke-export.rs +86 -0
  376. data/ext/cargo-vendor/wasmtime-component-macro-22.0.0/tests/expanded/smoke-export_async.rs +89 -0
  377. data/ext/cargo-vendor/wasmtime-component-macro-22.0.0/tests/expanded/smoke.rs +104 -0
  378. data/ext/cargo-vendor/wasmtime-component-macro-22.0.0/tests/expanded/smoke_async.rs +111 -0
  379. data/ext/cargo-vendor/wasmtime-component-macro-22.0.0/tests/expanded/strings.rs +247 -0
  380. data/ext/cargo-vendor/wasmtime-component-macro-22.0.0/tests/expanded/strings_async.rs +269 -0
  381. data/ext/cargo-vendor/wasmtime-component-macro-22.0.0/tests/expanded/unversioned-foo.rs +136 -0
  382. data/ext/cargo-vendor/wasmtime-component-macro-22.0.0/tests/expanded/unversioned-foo_async.rs +143 -0
  383. data/ext/cargo-vendor/wasmtime-component-macro-22.0.0/tests/expanded/use-paths.rs +288 -0
  384. data/ext/cargo-vendor/wasmtime-component-macro-22.0.0/tests/expanded/use-paths_async.rs +314 -0
  385. data/ext/cargo-vendor/wasmtime-component-macro-22.0.0/tests/expanded/variants.rs +1750 -0
  386. data/ext/cargo-vendor/wasmtime-component-macro-22.0.0/tests/expanded/variants_async.rs +1867 -0
  387. data/ext/cargo-vendor/wasmtime-component-macro-22.0.0/tests/expanded/wat.rs +84 -0
  388. data/ext/cargo-vendor/wasmtime-component-macro-22.0.0/tests/expanded/wat_async.rs +84 -0
  389. data/ext/cargo-vendor/wasmtime-component-macro-22.0.0/tests/expanded/worlds-with-types.rs +138 -0
  390. data/ext/cargo-vendor/wasmtime-component-macro-22.0.0/tests/expanded/worlds-with-types_async.rs +148 -0
  391. data/ext/cargo-vendor/wasmtime-component-macro-22.0.0/tests/expanded.rs +65 -0
  392. data/ext/cargo-vendor/wasmtime-component-util-22.0.0/.cargo-checksum.json +1 -0
  393. data/ext/cargo-vendor/wasmtime-component-util-22.0.0/Cargo.toml +25 -0
  394. data/ext/cargo-vendor/wasmtime-cranelift-22.0.0/.cargo-checksum.json +1 -0
  395. data/ext/cargo-vendor/wasmtime-cranelift-22.0.0/Cargo.toml +115 -0
  396. data/ext/cargo-vendor/wasmtime-cranelift-22.0.0/src/compiler/component.rs +957 -0
  397. data/ext/cargo-vendor/wasmtime-cranelift-22.0.0/src/compiler.rs +1067 -0
  398. data/ext/cargo-vendor/wasmtime-cranelift-22.0.0/src/debug/transform/address_transform.rs +783 -0
  399. data/ext/cargo-vendor/wasmtime-cranelift-22.0.0/src/debug/transform/mod.rs +256 -0
  400. data/ext/cargo-vendor/wasmtime-cranelift-22.0.0/src/debug/transform/simulate.rs +411 -0
  401. data/ext/cargo-vendor/wasmtime-cranelift-22.0.0/src/debug/transform/unit.rs +529 -0
  402. data/ext/cargo-vendor/wasmtime-cranelift-22.0.0/src/debug/transform/utils.rs +186 -0
  403. data/ext/cargo-vendor/wasmtime-cranelift-22.0.0/src/debug/write_debuginfo.rs +196 -0
  404. data/ext/cargo-vendor/wasmtime-cranelift-22.0.0/src/func_environ.rs +2910 -0
  405. data/ext/cargo-vendor/wasmtime-cranelift-22.0.0/src/gc/enabled.rs +648 -0
  406. data/ext/cargo-vendor/wasmtime-cranelift-22.0.0/src/lib.rs +462 -0
  407. data/ext/cargo-vendor/wasmtime-cranelift-22.0.0/src/obj.rs +545 -0
  408. data/ext/cargo-vendor/wasmtime-environ-22.0.0/.cargo-checksum.json +1 -0
  409. data/ext/cargo-vendor/wasmtime-environ-22.0.0/Cargo.lock +774 -0
  410. data/ext/cargo-vendor/wasmtime-environ-22.0.0/Cargo.toml +161 -0
  411. data/ext/cargo-vendor/wasmtime-environ-22.0.0/src/compile/address_map.rs +73 -0
  412. data/ext/cargo-vendor/wasmtime-environ-22.0.0/src/compile/mod.rs +374 -0
  413. data/ext/cargo-vendor/wasmtime-environ-22.0.0/src/compile/module_artifacts.rs +315 -0
  414. data/ext/cargo-vendor/wasmtime-environ-22.0.0/src/compile/module_environ.rs +1348 -0
  415. data/ext/cargo-vendor/wasmtime-environ-22.0.0/src/compile/module_types.rs +455 -0
  416. data/ext/cargo-vendor/wasmtime-environ-22.0.0/src/component/artifacts.rs +68 -0
  417. data/ext/cargo-vendor/wasmtime-environ-22.0.0/src/component/info.rs +672 -0
  418. data/ext/cargo-vendor/wasmtime-environ-22.0.0/src/component/translate/adapt.rs +455 -0
  419. data/ext/cargo-vendor/wasmtime-environ-22.0.0/src/component/translate.rs +985 -0
  420. data/ext/cargo-vendor/wasmtime-environ-22.0.0/src/component/types.rs +1038 -0
  421. data/ext/cargo-vendor/wasmtime-environ-22.0.0/src/component/types_builder/resources.rs +233 -0
  422. data/ext/cargo-vendor/wasmtime-environ-22.0.0/src/component/types_builder.rs +1004 -0
  423. data/ext/cargo-vendor/wasmtime-environ-22.0.0/src/fact/trampoline.rs +3234 -0
  424. data/ext/cargo-vendor/wasmtime-environ-22.0.0/src/fact/transcode.rs +90 -0
  425. data/ext/cargo-vendor/wasmtime-environ-22.0.0/src/fact.rs +714 -0
  426. data/ext/cargo-vendor/wasmtime-environ-22.0.0/src/lib.rs +151 -0
  427. data/ext/cargo-vendor/wasmtime-environ-22.0.0/src/module.rs +704 -0
  428. data/ext/cargo-vendor/wasmtime-environ-22.0.0/src/module_artifacts.rs +144 -0
  429. data/ext/cargo-vendor/wasmtime-environ-22.0.0/src/module_types.rs +139 -0
  430. data/ext/cargo-vendor/wasmtime-environ-22.0.0/src/ref_bits.rs +36 -0
  431. data/ext/cargo-vendor/wasmtime-environ-22.0.0/src/tunables.rs +175 -0
  432. data/ext/cargo-vendor/wasmtime-environ-22.0.0/src/vmoffsets.rs +989 -0
  433. data/ext/cargo-vendor/wasmtime-fiber-22.0.0/.cargo-checksum.json +1 -0
  434. data/ext/cargo-vendor/wasmtime-fiber-22.0.0/Cargo.toml +65 -0
  435. data/ext/cargo-vendor/wasmtime-fiber-22.0.0/build.rs +39 -0
  436. data/ext/cargo-vendor/wasmtime-fiber-22.0.0/src/lib.rs +340 -0
  437. data/ext/cargo-vendor/wasmtime-fiber-22.0.0/src/unix.rs +494 -0
  438. data/ext/cargo-vendor/wasmtime-fiber-22.0.0/src/windows.rs +170 -0
  439. data/ext/cargo-vendor/wasmtime-jit-debug-22.0.0/.cargo-checksum.json +1 -0
  440. data/ext/cargo-vendor/wasmtime-jit-debug-22.0.0/Cargo.toml +68 -0
  441. data/ext/cargo-vendor/wasmtime-jit-debug-22.0.0/src/gdb_jit_int.rs +130 -0
  442. data/ext/cargo-vendor/wasmtime-jit-debug-22.0.0/src/perf_jitdump.rs +293 -0
  443. data/ext/cargo-vendor/wasmtime-jit-icache-coherence-22.0.0/.cargo-checksum.json +1 -0
  444. data/ext/cargo-vendor/wasmtime-jit-icache-coherence-22.0.0/Cargo.toml +52 -0
  445. data/ext/cargo-vendor/wasmtime-jit-icache-coherence-22.0.0/src/libc.rs +164 -0
  446. data/ext/cargo-vendor/wasmtime-slab-22.0.0/.cargo-checksum.json +1 -0
  447. data/ext/cargo-vendor/wasmtime-slab-22.0.0/Cargo.toml +21 -0
  448. data/ext/cargo-vendor/wasmtime-slab-22.0.0/src/lib.rs +498 -0
  449. data/ext/cargo-vendor/wasmtime-types-22.0.0/.cargo-checksum.json +1 -0
  450. data/ext/cargo-vendor/wasmtime-types-22.0.0/Cargo.toml +56 -0
  451. data/ext/cargo-vendor/wasmtime-types-22.0.0/src/lib.rs +1737 -0
  452. data/ext/cargo-vendor/wasmtime-versioned-export-macros-22.0.0/.cargo-checksum.json +1 -0
  453. data/ext/cargo-vendor/wasmtime-versioned-export-macros-22.0.0/Cargo.toml +32 -0
  454. data/ext/cargo-vendor/wasmtime-wasi-22.0.0/.cargo-checksum.json +1 -0
  455. data/ext/cargo-vendor/wasmtime-wasi-22.0.0/Cargo.toml +201 -0
  456. data/ext/cargo-vendor/wasmtime-wasi-22.0.0/src/bindings.rs +289 -0
  457. data/ext/cargo-vendor/wasmtime-wasi-22.0.0/src/ctx.rs +704 -0
  458. data/ext/cargo-vendor/wasmtime-wasi-22.0.0/src/filesystem.rs +446 -0
  459. data/ext/cargo-vendor/wasmtime-wasi-22.0.0/src/host/clocks.rs +109 -0
  460. data/ext/cargo-vendor/wasmtime-wasi-22.0.0/src/host/env.rs +18 -0
  461. data/ext/cargo-vendor/wasmtime-wasi-22.0.0/src/host/exit.rs +14 -0
  462. data/ext/cargo-vendor/wasmtime-wasi-22.0.0/src/host/filesystem/sync.rs +525 -0
  463. data/ext/cargo-vendor/wasmtime-wasi-22.0.0/src/host/filesystem.rs +1091 -0
  464. data/ext/cargo-vendor/wasmtime-wasi-22.0.0/src/host/instance_network.rs +18 -0
  465. data/ext/cargo-vendor/wasmtime-wasi-22.0.0/src/host/io.rs +388 -0
  466. data/ext/cargo-vendor/wasmtime-wasi-22.0.0/src/host/network.rs +545 -0
  467. data/ext/cargo-vendor/wasmtime-wasi-22.0.0/src/host/random.rs +45 -0
  468. data/ext/cargo-vendor/wasmtime-wasi-22.0.0/src/host/tcp.rs +547 -0
  469. data/ext/cargo-vendor/wasmtime-wasi-22.0.0/src/host/tcp_create_socket.rs +18 -0
  470. data/ext/cargo-vendor/wasmtime-wasi-22.0.0/src/host/udp.rs +762 -0
  471. data/ext/cargo-vendor/wasmtime-wasi-22.0.0/src/host/udp_create_socket.rs +18 -0
  472. data/ext/cargo-vendor/wasmtime-wasi-22.0.0/src/ip_name_lookup.rs +132 -0
  473. data/ext/cargo-vendor/wasmtime-wasi-22.0.0/src/lib.rs +417 -0
  474. data/ext/cargo-vendor/wasmtime-wasi-22.0.0/src/network.rs +113 -0
  475. data/ext/cargo-vendor/wasmtime-wasi-22.0.0/src/pipe.rs +826 -0
  476. data/ext/cargo-vendor/wasmtime-wasi-22.0.0/src/poll.rs +245 -0
  477. data/ext/cargo-vendor/wasmtime-wasi-22.0.0/src/preview0.rs +983 -0
  478. data/ext/cargo-vendor/wasmtime-wasi-22.0.0/src/preview1.rs +2801 -0
  479. data/ext/cargo-vendor/wasmtime-wasi-22.0.0/src/stdio.rs +533 -0
  480. data/ext/cargo-vendor/wasmtime-winch-22.0.0/.cargo-checksum.json +1 -0
  481. data/ext/cargo-vendor/wasmtime-winch-22.0.0/Cargo.toml +82 -0
  482. data/ext/cargo-vendor/wasmtime-winch-22.0.0/src/compiler.rs +239 -0
  483. data/ext/cargo-vendor/wasmtime-wit-bindgen-22.0.0/.cargo-checksum.json +1 -0
  484. data/ext/cargo-vendor/wasmtime-wit-bindgen-22.0.0/Cargo.toml +47 -0
  485. data/ext/cargo-vendor/wasmtime-wit-bindgen-22.0.0/src/lib.rs +2639 -0
  486. data/ext/cargo-vendor/wasmtime-wit-bindgen-22.0.0/src/rust.rs +427 -0
  487. data/ext/cargo-vendor/wasmtime-wit-bindgen-22.0.0/src/types.rs +202 -0
  488. data/ext/cargo-vendor/wiggle-22.0.0/.cargo-checksum.json +1 -0
  489. data/ext/cargo-vendor/wiggle-22.0.0/Cargo.toml +124 -0
  490. data/ext/cargo-vendor/wiggle-22.0.0/src/guest_type.rs +200 -0
  491. data/ext/cargo-vendor/wiggle-22.0.0/src/lib.rs +605 -0
  492. data/ext/cargo-vendor/wiggle-generate-22.0.0/.cargo-checksum.json +1 -0
  493. data/ext/cargo-vendor/wiggle-generate-22.0.0/Cargo.toml +67 -0
  494. data/ext/cargo-vendor/wiggle-generate-22.0.0/src/funcs.rs +434 -0
  495. data/ext/cargo-vendor/wiggle-generate-22.0.0/src/module_trait.rs +89 -0
  496. data/ext/cargo-vendor/wiggle-generate-22.0.0/src/names.rs +299 -0
  497. data/ext/cargo-vendor/wiggle-generate-22.0.0/src/types/flags.rs +92 -0
  498. data/ext/cargo-vendor/wiggle-generate-22.0.0/src/types/handle.rs +84 -0
  499. data/ext/cargo-vendor/wiggle-generate-22.0.0/src/types/mod.rs +129 -0
  500. data/ext/cargo-vendor/wiggle-generate-22.0.0/src/types/record.rs +129 -0
  501. data/ext/cargo-vendor/wiggle-generate-22.0.0/src/types/variant.rs +186 -0
  502. data/ext/cargo-vendor/wiggle-generate-22.0.0/src/wasmtime.rs +172 -0
  503. data/ext/cargo-vendor/wiggle-macro-22.0.0/.cargo-checksum.json +1 -0
  504. data/ext/cargo-vendor/wiggle-macro-22.0.0/Cargo.toml +51 -0
  505. data/ext/cargo-vendor/wiggle-macro-22.0.0/build.rs +5 -0
  506. data/ext/cargo-vendor/wiggle-macro-22.0.0/src/lib.rs +233 -0
  507. data/ext/cargo-vendor/winch-codegen-0.20.0/.cargo-checksum.json +1 -0
  508. data/ext/cargo-vendor/winch-codegen-0.20.0/Cargo.toml +77 -0
  509. data/ext/cargo-vendor/winch-codegen-0.20.0/src/abi/mod.rs +671 -0
  510. data/ext/cargo-vendor/winch-codegen-0.20.0/src/codegen/context.rs +536 -0
  511. data/ext/cargo-vendor/winch-codegen-0.20.0/src/codegen/control.rs +972 -0
  512. data/ext/cargo-vendor/winch-codegen-0.20.0/src/codegen/env.rs +448 -0
  513. data/ext/cargo-vendor/winch-codegen-0.20.0/src/codegen/mod.rs +882 -0
  514. data/ext/cargo-vendor/winch-codegen-0.20.0/src/frame/mod.rs +258 -0
  515. data/ext/cargo-vendor/winch-codegen-0.20.0/src/isa/aarch64/asm.rs +430 -0
  516. data/ext/cargo-vendor/winch-codegen-0.20.0/src/isa/aarch64/masm.rs +572 -0
  517. data/ext/cargo-vendor/winch-codegen-0.20.0/src/isa/aarch64/regs.rs +161 -0
  518. data/ext/cargo-vendor/winch-codegen-0.20.0/src/isa/x64/asm.rs +1423 -0
  519. data/ext/cargo-vendor/winch-codegen-0.20.0/src/isa/x64/masm.rs +1120 -0
  520. data/ext/cargo-vendor/winch-codegen-0.20.0/src/masm.rs +941 -0
  521. data/ext/cargo-vendor/winch-codegen-0.20.0/src/regalloc.rs +65 -0
  522. data/ext/cargo-vendor/winch-codegen-0.20.0/src/stack.rs +439 -0
  523. data/ext/cargo-vendor/winch-codegen-0.20.0/src/visitor.rs +2149 -0
  524. data/ext/cargo-vendor/wit-parser-0.209.1/.cargo-checksum.json +1 -0
  525. data/ext/cargo-vendor/wit-parser-0.209.1/Cargo.toml +112 -0
  526. data/ext/cargo-vendor/wit-parser-0.209.1/src/ast/resolve.rs +1524 -0
  527. data/ext/cargo-vendor/wit-parser-0.209.1/src/ast.rs +1668 -0
  528. data/ext/cargo-vendor/wit-parser-0.209.1/src/decoding.rs +1795 -0
  529. data/ext/cargo-vendor/wit-parser-0.209.1/src/lib.rs +873 -0
  530. data/ext/cargo-vendor/wit-parser-0.209.1/src/live.rs +126 -0
  531. data/ext/cargo-vendor/wit-parser-0.209.1/src/metadata.rs +772 -0
  532. data/ext/cargo-vendor/wit-parser-0.209.1/src/resolve.rs +2498 -0
  533. data/ext/cargo-vendor/wit-parser-0.209.1/src/serde_.rs +124 -0
  534. data/ext/cargo-vendor/wit-parser-0.209.1/tests/all.rs +154 -0
  535. data/ext/cargo-vendor/wit-parser-0.209.1/tests/ui/complex-include.wit.json +200 -0
  536. data/ext/cargo-vendor/wit-parser-0.209.1/tests/ui/diamond1.wit.json +59 -0
  537. data/ext/cargo-vendor/wit-parser-0.209.1/tests/ui/disambiguate-diamond.wit.json +115 -0
  538. data/ext/cargo-vendor/wit-parser-0.209.1/tests/ui/feature-gates.wit +118 -0
  539. data/ext/cargo-vendor/wit-parser-0.209.1/tests/ui/feature-gates.wit.json +288 -0
  540. data/ext/cargo-vendor/wit-parser-0.209.1/tests/ui/foreign-deps-union.wit.json +410 -0
  541. data/ext/cargo-vendor/wit-parser-0.209.1/tests/ui/foreign-deps.wit.json +362 -0
  542. data/ext/cargo-vendor/wit-parser-0.209.1/tests/ui/ignore-files-deps.wit.json +41 -0
  543. data/ext/cargo-vendor/wit-parser-0.209.1/tests/ui/import-export-overlap2.wit.json +43 -0
  544. data/ext/cargo-vendor/wit-parser-0.209.1/tests/ui/include-reps.wit.json +68 -0
  545. data/ext/cargo-vendor/wit-parser-0.209.1/tests/ui/kinds-of-deps.wit.json +95 -0
  546. data/ext/cargo-vendor/wit-parser-0.209.1/tests/ui/many-names.wit.json +42 -0
  547. data/ext/cargo-vendor/wit-parser-0.209.1/tests/ui/multi-file.wit.json +304 -0
  548. data/ext/cargo-vendor/wit-parser-0.209.1/tests/ui/parse-fail/bad-gate1.wit +8 -0
  549. data/ext/cargo-vendor/wit-parser-0.209.1/tests/ui/parse-fail/bad-gate1.wit.result +5 -0
  550. data/ext/cargo-vendor/wit-parser-0.209.1/tests/ui/parse-fail/bad-gate2.wit +8 -0
  551. data/ext/cargo-vendor/wit-parser-0.209.1/tests/ui/parse-fail/bad-gate2.wit.result +5 -0
  552. data/ext/cargo-vendor/wit-parser-0.209.1/tests/ui/parse-fail/bad-gate3.wit +6 -0
  553. data/ext/cargo-vendor/wit-parser-0.209.1/tests/ui/parse-fail/bad-gate3.wit.result +8 -0
  554. data/ext/cargo-vendor/wit-parser-0.209.1/tests/ui/parse-fail/bad-gate4.wit +8 -0
  555. data/ext/cargo-vendor/wit-parser-0.209.1/tests/ui/parse-fail/bad-gate4.wit.result +8 -0
  556. data/ext/cargo-vendor/wit-parser-0.209.1/tests/ui/parse-fail/bad-gate5.wit +11 -0
  557. data/ext/cargo-vendor/wit-parser-0.209.1/tests/ui/parse-fail/bad-gate5.wit.result +8 -0
  558. data/ext/cargo-vendor/wit-parser-0.209.1/tests/ui/parse-fail/bad-since1.wit +4 -0
  559. data/ext/cargo-vendor/wit-parser-0.209.1/tests/ui/parse-fail/bad-since1.wit.result +5 -0
  560. data/ext/cargo-vendor/wit-parser-0.209.1/tests/ui/parse-fail/bad-since3.wit +5 -0
  561. data/ext/cargo-vendor/wit-parser-0.209.1/tests/ui/parse-fail/bad-since3.wit.result +5 -0
  562. data/ext/cargo-vendor/wit-parser-0.209.1/tests/ui/parse-fail/conflicting-package.wit.result +10 -0
  563. data/ext/cargo-vendor/wit-parser-0.209.1/tests/ui/parse-fail/multiple-package-docs.wit.result +10 -0
  564. data/ext/cargo-vendor/wit-parser-0.209.1/tests/ui/parse-fail/resources-multiple-returns-borrow.wit.result +8 -0
  565. data/ext/cargo-vendor/wit-parser-0.209.1/tests/ui/parse-fail/resources-return-borrow.wit.result +8 -0
  566. data/ext/cargo-vendor/wit-parser-0.209.1/tests/ui/parse-fail/return-borrow1.wit.result +8 -0
  567. data/ext/cargo-vendor/wit-parser-0.209.1/tests/ui/parse-fail/return-borrow2.wit.result +8 -0
  568. data/ext/cargo-vendor/wit-parser-0.209.1/tests/ui/parse-fail/return-borrow6.wit.result +8 -0
  569. data/ext/cargo-vendor/wit-parser-0.209.1/tests/ui/parse-fail/return-borrow7.wit.result +8 -0
  570. data/ext/cargo-vendor/wit-parser-0.209.1/tests/ui/parse-fail/return-borrow8.wit.result +9 -0
  571. data/ext/cargo-vendor/wit-parser-0.209.1/tests/ui/shared-types.wit.json +87 -0
  572. data/ext/cargo-vendor/wit-parser-0.209.1/tests/ui/since-and-unstable.wit +89 -0
  573. data/ext/cargo-vendor/wit-parser-0.209.1/tests/ui/since-and-unstable.wit.json +549 -0
  574. data/ext/cargo-vendor/wit-parser-0.209.1/tests/ui/stress-export-elaborate.wit.json +1156 -0
  575. data/ext/cargo-vendor/wit-parser-0.209.1/tests/ui/world-diamond.wit.json +124 -0
  576. data/ext/cargo-vendor/wit-parser-0.209.1/tests/ui/world-iface-no-collide.wit.json +68 -0
  577. data/ext/cargo-vendor/wit-parser-0.209.1/tests/ui/world-implicit-import1.wit.json +81 -0
  578. data/ext/cargo-vendor/wit-parser-0.209.1/tests/ui/world-implicit-import2.wit.json +72 -0
  579. data/ext/cargo-vendor/wit-parser-0.209.1/tests/ui/world-implicit-import3.wit.json +73 -0
  580. data/ext/cargo-vendor/wit-parser-0.209.1/tests/ui/world-same-fields4.wit.json +82 -0
  581. data/ext/cargo-vendor/wit-parser-0.209.1/tests/ui/world-top-level-resources.wit.json +237 -0
  582. data/ext/cargo-vendor/wit-parser-0.209.1/tests/ui/worlds-union-dedup.wit.json +112 -0
  583. data/ext/cargo-vendor/wit-parser-0.209.1/tests/ui/worlds-with-types.wit.json +204 -0
  584. data/ext/src/ruby_api/pooling_allocation_config.rs +6 -6
  585. data/lib/wasmtime/version.rb +1 -1
  586. metadata +1525 -1459
  587. data/ext/cargo-vendor/cranelift-bforest-0.108.1/.cargo-checksum.json +0 -1
  588. data/ext/cargo-vendor/cranelift-bforest-0.108.1/Cargo.toml +0 -40
  589. data/ext/cargo-vendor/cranelift-codegen-0.108.1/.cargo-checksum.json +0 -1
  590. data/ext/cargo-vendor/cranelift-codegen-0.108.1/Cargo.toml +0 -189
  591. data/ext/cargo-vendor/cranelift-codegen-0.108.1/src/context.rs +0 -395
  592. data/ext/cargo-vendor/cranelift-codegen-0.108.1/src/dce.rs +0 -37
  593. data/ext/cargo-vendor/cranelift-codegen-0.108.1/src/dominator_tree.rs +0 -803
  594. data/ext/cargo-vendor/cranelift-codegen-0.108.1/src/egraph.rs +0 -839
  595. data/ext/cargo-vendor/cranelift-codegen-0.108.1/src/inst_predicates.rs +0 -236
  596. data/ext/cargo-vendor/cranelift-codegen-0.108.1/src/ir/dfg.rs +0 -1777
  597. data/ext/cargo-vendor/cranelift-codegen-0.108.1/src/ir/extfunc.rs +0 -411
  598. data/ext/cargo-vendor/cranelift-codegen-0.108.1/src/ir/immediates.rs +0 -1612
  599. data/ext/cargo-vendor/cranelift-codegen-0.108.1/src/ir/stackslot.rs +0 -216
  600. data/ext/cargo-vendor/cranelift-codegen-0.108.1/src/ir/types.rs +0 -629
  601. data/ext/cargo-vendor/cranelift-codegen-0.108.1/src/isa/aarch64/abi.rs +0 -1580
  602. data/ext/cargo-vendor/cranelift-codegen-0.108.1/src/isa/aarch64/inst/args.rs +0 -721
  603. data/ext/cargo-vendor/cranelift-codegen-0.108.1/src/isa/aarch64/inst/emit.rs +0 -3846
  604. data/ext/cargo-vendor/cranelift-codegen-0.108.1/src/isa/aarch64/inst/emit_tests.rs +0 -7902
  605. data/ext/cargo-vendor/cranelift-codegen-0.108.1/src/isa/aarch64/inst/imms.rs +0 -1213
  606. data/ext/cargo-vendor/cranelift-codegen-0.108.1/src/isa/aarch64/inst/mod.rs +0 -3094
  607. data/ext/cargo-vendor/cranelift-codegen-0.108.1/src/isa/aarch64/inst/regs.rs +0 -288
  608. data/ext/cargo-vendor/cranelift-codegen-0.108.1/src/isa/aarch64/inst/unwind/systemv.rs +0 -174
  609. data/ext/cargo-vendor/cranelift-codegen-0.108.1/src/isa/aarch64/inst.isle +0 -4225
  610. data/ext/cargo-vendor/cranelift-codegen-0.108.1/src/isa/aarch64/pcc.rs +0 -568
  611. data/ext/cargo-vendor/cranelift-codegen-0.108.1/src/isa/riscv64/abi.rs +0 -1051
  612. data/ext/cargo-vendor/cranelift-codegen-0.108.1/src/isa/riscv64/inst/args.rs +0 -1938
  613. data/ext/cargo-vendor/cranelift-codegen-0.108.1/src/isa/riscv64/inst/emit.rs +0 -2681
  614. data/ext/cargo-vendor/cranelift-codegen-0.108.1/src/isa/riscv64/inst/emit_tests.rs +0 -2197
  615. data/ext/cargo-vendor/cranelift-codegen-0.108.1/src/isa/riscv64/inst/encode.rs +0 -654
  616. data/ext/cargo-vendor/cranelift-codegen-0.108.1/src/isa/riscv64/inst/imms.rs +0 -374
  617. data/ext/cargo-vendor/cranelift-codegen-0.108.1/src/isa/riscv64/inst/mod.rs +0 -1975
  618. data/ext/cargo-vendor/cranelift-codegen-0.108.1/src/isa/riscv64/inst/unwind/systemv.rs +0 -170
  619. data/ext/cargo-vendor/cranelift-codegen-0.108.1/src/isa/riscv64/inst/vector.rs +0 -1144
  620. data/ext/cargo-vendor/cranelift-codegen-0.108.1/src/isa/riscv64/inst.isle +0 -2969
  621. data/ext/cargo-vendor/cranelift-codegen-0.108.1/src/isa/riscv64/inst_vector.isle +0 -1899
  622. data/ext/cargo-vendor/cranelift-codegen-0.108.1/src/isa/riscv64/lower/isle.rs +0 -625
  623. data/ext/cargo-vendor/cranelift-codegen-0.108.1/src/isa/riscv64/lower.isle +0 -2883
  624. data/ext/cargo-vendor/cranelift-codegen-0.108.1/src/isa/riscv64/mod.rs +0 -260
  625. data/ext/cargo-vendor/cranelift-codegen-0.108.1/src/isa/s390x/abi.rs +0 -1037
  626. data/ext/cargo-vendor/cranelift-codegen-0.108.1/src/isa/s390x/inst/args.rs +0 -314
  627. data/ext/cargo-vendor/cranelift-codegen-0.108.1/src/isa/s390x/inst/emit.rs +0 -3646
  628. data/ext/cargo-vendor/cranelift-codegen-0.108.1/src/isa/s390x/inst/emit_tests.rs +0 -13389
  629. data/ext/cargo-vendor/cranelift-codegen-0.108.1/src/isa/s390x/inst/imms.rs +0 -202
  630. data/ext/cargo-vendor/cranelift-codegen-0.108.1/src/isa/s390x/inst/mod.rs +0 -3421
  631. data/ext/cargo-vendor/cranelift-codegen-0.108.1/src/isa/s390x/inst/regs.rs +0 -180
  632. data/ext/cargo-vendor/cranelift-codegen-0.108.1/src/isa/s390x/inst/unwind/systemv.rs +0 -212
  633. data/ext/cargo-vendor/cranelift-codegen-0.108.1/src/isa/s390x/inst.isle +0 -5033
  634. data/ext/cargo-vendor/cranelift-codegen-0.108.1/src/isa/s390x/lower.isle +0 -3995
  635. data/ext/cargo-vendor/cranelift-codegen-0.108.1/src/isa/x64/abi.rs +0 -1410
  636. data/ext/cargo-vendor/cranelift-codegen-0.108.1/src/isa/x64/inst/args.rs +0 -2256
  637. data/ext/cargo-vendor/cranelift-codegen-0.108.1/src/isa/x64/inst/emit.rs +0 -4311
  638. data/ext/cargo-vendor/cranelift-codegen-0.108.1/src/isa/x64/inst/emit_state.rs +0 -74
  639. data/ext/cargo-vendor/cranelift-codegen-0.108.1/src/isa/x64/inst/emit_tests.rs +0 -5171
  640. data/ext/cargo-vendor/cranelift-codegen-0.108.1/src/isa/x64/inst/mod.rs +0 -2838
  641. data/ext/cargo-vendor/cranelift-codegen-0.108.1/src/isa/x64/inst/regs.rs +0 -276
  642. data/ext/cargo-vendor/cranelift-codegen-0.108.1/src/isa/x64/inst/unwind/systemv.rs +0 -198
  643. data/ext/cargo-vendor/cranelift-codegen-0.108.1/src/isa/x64/inst.isle +0 -5294
  644. data/ext/cargo-vendor/cranelift-codegen-0.108.1/src/isa/x64/lower.isle +0 -4808
  645. data/ext/cargo-vendor/cranelift-codegen-0.108.1/src/isa/x64/pcc.rs +0 -1014
  646. data/ext/cargo-vendor/cranelift-codegen-0.108.1/src/isle_prelude.rs +0 -957
  647. data/ext/cargo-vendor/cranelift-codegen-0.108.1/src/lib.rs +0 -106
  648. data/ext/cargo-vendor/cranelift-codegen-0.108.1/src/machinst/abi.rs +0 -2506
  649. data/ext/cargo-vendor/cranelift-codegen-0.108.1/src/machinst/blockorder.rs +0 -465
  650. data/ext/cargo-vendor/cranelift-codegen-0.108.1/src/machinst/buffer.rs +0 -2512
  651. data/ext/cargo-vendor/cranelift-codegen-0.108.1/src/machinst/isle.rs +0 -903
  652. data/ext/cargo-vendor/cranelift-codegen-0.108.1/src/machinst/lower.rs +0 -1432
  653. data/ext/cargo-vendor/cranelift-codegen-0.108.1/src/machinst/mod.rs +0 -555
  654. data/ext/cargo-vendor/cranelift-codegen-0.108.1/src/machinst/reg.rs +0 -522
  655. data/ext/cargo-vendor/cranelift-codegen-0.108.1/src/machinst/valueregs.rs +0 -138
  656. data/ext/cargo-vendor/cranelift-codegen-0.108.1/src/machinst/vcode.rs +0 -1741
  657. data/ext/cargo-vendor/cranelift-codegen-0.108.1/src/opts/cprop.isle +0 -281
  658. data/ext/cargo-vendor/cranelift-codegen-0.108.1/src/opts/shifts.isle +0 -307
  659. data/ext/cargo-vendor/cranelift-codegen-0.108.1/src/prelude.isle +0 -646
  660. data/ext/cargo-vendor/cranelift-codegen-0.108.1/src/prelude_lower.isle +0 -1073
  661. data/ext/cargo-vendor/cranelift-codegen-0.108.1/src/timing.rs +0 -297
  662. data/ext/cargo-vendor/cranelift-codegen-0.108.1/src/verifier/mod.rs +0 -1957
  663. data/ext/cargo-vendor/cranelift-codegen-0.108.1/src/write.rs +0 -631
  664. data/ext/cargo-vendor/cranelift-codegen-meta-0.108.1/.cargo-checksum.json +0 -1
  665. data/ext/cargo-vendor/cranelift-codegen-meta-0.108.1/Cargo.toml +0 -35
  666. data/ext/cargo-vendor/cranelift-codegen-meta-0.108.1/src/cdsl/types.rs +0 -496
  667. data/ext/cargo-vendor/cranelift-codegen-meta-0.108.1/src/isa/riscv64.rs +0 -168
  668. data/ext/cargo-vendor/cranelift-codegen-shared-0.108.1/.cargo-checksum.json +0 -1
  669. data/ext/cargo-vendor/cranelift-codegen-shared-0.108.1/Cargo.toml +0 -22
  670. data/ext/cargo-vendor/cranelift-codegen-shared-0.108.1/src/constants.rs +0 -28
  671. data/ext/cargo-vendor/cranelift-control-0.108.1/.cargo-checksum.json +0 -1
  672. data/ext/cargo-vendor/cranelift-control-0.108.1/Cargo.toml +0 -30
  673. data/ext/cargo-vendor/cranelift-entity-0.108.1/.cargo-checksum.json +0 -1
  674. data/ext/cargo-vendor/cranelift-entity-0.108.1/Cargo.toml +0 -52
  675. data/ext/cargo-vendor/cranelift-entity-0.108.1/src/set.rs +0 -290
  676. data/ext/cargo-vendor/cranelift-frontend-0.108.1/.cargo-checksum.json +0 -1
  677. data/ext/cargo-vendor/cranelift-frontend-0.108.1/Cargo.toml +0 -67
  678. data/ext/cargo-vendor/cranelift-frontend-0.108.1/src/frontend.rs +0 -1854
  679. data/ext/cargo-vendor/cranelift-frontend-0.108.1/src/lib.rs +0 -189
  680. data/ext/cargo-vendor/cranelift-frontend-0.108.1/src/ssa.rs +0 -1328
  681. data/ext/cargo-vendor/cranelift-isle-0.108.1/.cargo-checksum.json +0 -1
  682. data/ext/cargo-vendor/cranelift-isle-0.108.1/Cargo.toml +0 -46
  683. data/ext/cargo-vendor/cranelift-isle-0.108.1/src/sema.rs +0 -2492
  684. data/ext/cargo-vendor/cranelift-native-0.108.1/.cargo-checksum.json +0 -1
  685. data/ext/cargo-vendor/cranelift-native-0.108.1/Cargo.toml +0 -43
  686. data/ext/cargo-vendor/cranelift-native-0.108.1/src/lib.rs +0 -188
  687. data/ext/cargo-vendor/cranelift-native-0.108.1/src/riscv.rs +0 -128
  688. data/ext/cargo-vendor/cranelift-wasm-0.108.1/.cargo-checksum.json +0 -1
  689. data/ext/cargo-vendor/cranelift-wasm-0.108.1/Cargo.toml +0 -109
  690. data/ext/cargo-vendor/cranelift-wasm-0.108.1/src/code_translator.rs +0 -3687
  691. data/ext/cargo-vendor/cranelift-wasm-0.108.1/src/func_translator.rs +0 -296
  692. data/ext/cargo-vendor/cranelift-wasm-0.108.1/src/module_translator.rs +0 -128
  693. data/ext/cargo-vendor/cranelift-wasm-0.108.1/src/sections_translator.rs +0 -389
  694. data/ext/cargo-vendor/cranelift-wasm-0.108.1/src/state.rs +0 -522
  695. data/ext/cargo-vendor/object-0.33.0/.cargo-checksum.json +0 -1
  696. data/ext/cargo-vendor/object-0.33.0/CHANGELOG.md +0 -797
  697. data/ext/cargo-vendor/object-0.33.0/Cargo.toml +0 -179
  698. data/ext/cargo-vendor/object-0.33.0/README.md +0 -56
  699. data/ext/cargo-vendor/object-0.33.0/src/build/bytes.rs +0 -141
  700. data/ext/cargo-vendor/object-0.33.0/src/build/elf.rs +0 -3033
  701. data/ext/cargo-vendor/object-0.33.0/src/common.rs +0 -568
  702. data/ext/cargo-vendor/object-0.33.0/src/elf.rs +0 -6291
  703. data/ext/cargo-vendor/object-0.33.0/src/endian.rs +0 -831
  704. data/ext/cargo-vendor/object-0.33.0/src/macho.rs +0 -3309
  705. data/ext/cargo-vendor/object-0.33.0/src/pod.rs +0 -239
  706. data/ext/cargo-vendor/object-0.33.0/src/read/any.rs +0 -1328
  707. data/ext/cargo-vendor/object-0.33.0/src/read/archive.rs +0 -759
  708. data/ext/cargo-vendor/object-0.33.0/src/read/coff/comdat.rs +0 -211
  709. data/ext/cargo-vendor/object-0.33.0/src/read/coff/file.rs +0 -383
  710. data/ext/cargo-vendor/object-0.33.0/src/read/coff/relocation.rs +0 -108
  711. data/ext/cargo-vendor/object-0.33.0/src/read/coff/section.rs +0 -585
  712. data/ext/cargo-vendor/object-0.33.0/src/read/coff/symbol.rs +0 -635
  713. data/ext/cargo-vendor/object-0.33.0/src/read/elf/attributes.rs +0 -306
  714. data/ext/cargo-vendor/object-0.33.0/src/read/elf/comdat.rs +0 -162
  715. data/ext/cargo-vendor/object-0.33.0/src/read/elf/file.rs +0 -918
  716. data/ext/cargo-vendor/object-0.33.0/src/read/elf/hash.rs +0 -224
  717. data/ext/cargo-vendor/object-0.33.0/src/read/elf/note.rs +0 -271
  718. data/ext/cargo-vendor/object-0.33.0/src/read/elf/relocation.rs +0 -629
  719. data/ext/cargo-vendor/object-0.33.0/src/read/elf/section.rs +0 -1150
  720. data/ext/cargo-vendor/object-0.33.0/src/read/elf/segment.rs +0 -356
  721. data/ext/cargo-vendor/object-0.33.0/src/read/elf/symbol.rs +0 -595
  722. data/ext/cargo-vendor/object-0.33.0/src/read/elf/version.rs +0 -424
  723. data/ext/cargo-vendor/object-0.33.0/src/read/macho/dyld_cache.rs +0 -345
  724. data/ext/cargo-vendor/object-0.33.0/src/read/macho/file.rs +0 -783
  725. data/ext/cargo-vendor/object-0.33.0/src/read/macho/load_command.rs +0 -386
  726. data/ext/cargo-vendor/object-0.33.0/src/read/macho/section.rs +0 -389
  727. data/ext/cargo-vendor/object-0.33.0/src/read/macho/segment.rs +0 -303
  728. data/ext/cargo-vendor/object-0.33.0/src/read/macho/symbol.rs +0 -492
  729. data/ext/cargo-vendor/object-0.33.0/src/read/mod.rs +0 -880
  730. data/ext/cargo-vendor/object-0.33.0/src/read/pe/file.rs +0 -1053
  731. data/ext/cargo-vendor/object-0.33.0/src/read/pe/import.rs +0 -339
  732. data/ext/cargo-vendor/object-0.33.0/src/read/pe/relocation.rs +0 -92
  733. data/ext/cargo-vendor/object-0.33.0/src/read/pe/section.rs +0 -440
  734. data/ext/cargo-vendor/object-0.33.0/src/read/read_cache.rs +0 -213
  735. data/ext/cargo-vendor/object-0.33.0/src/read/traits.rs +0 -551
  736. data/ext/cargo-vendor/object-0.33.0/src/read/wasm.rs +0 -966
  737. data/ext/cargo-vendor/object-0.33.0/src/read/xcoff/file.rs +0 -697
  738. data/ext/cargo-vendor/object-0.33.0/src/read/xcoff/relocation.rs +0 -134
  739. data/ext/cargo-vendor/object-0.33.0/src/read/xcoff/section.rs +0 -433
  740. data/ext/cargo-vendor/object-0.33.0/src/read/xcoff/symbol.rs +0 -784
  741. data/ext/cargo-vendor/object-0.33.0/src/write/coff/object.rs +0 -678
  742. data/ext/cargo-vendor/object-0.33.0/src/write/coff/writer.rs +0 -518
  743. data/ext/cargo-vendor/object-0.33.0/src/write/elf/object.rs +0 -885
  744. data/ext/cargo-vendor/object-0.33.0/src/write/elf/writer.rs +0 -2309
  745. data/ext/cargo-vendor/object-0.33.0/src/write/macho.rs +0 -1107
  746. data/ext/cargo-vendor/object-0.33.0/src/write/mod.rs +0 -990
  747. data/ext/cargo-vendor/object-0.33.0/src/write/pe.rs +0 -847
  748. data/ext/cargo-vendor/object-0.33.0/src/write/xcoff.rs +0 -589
  749. data/ext/cargo-vendor/object-0.33.0/tests/integration.rs +0 -2
  750. data/ext/cargo-vendor/object-0.33.0/tests/read/mod.rs +0 -4
  751. data/ext/cargo-vendor/object-0.33.0/tests/round_trip/bss.rs +0 -255
  752. data/ext/cargo-vendor/object-0.33.0/tests/round_trip/comdat.rs +0 -225
  753. data/ext/cargo-vendor/object-0.33.0/tests/round_trip/common.rs +0 -245
  754. data/ext/cargo-vendor/object-0.33.0/tests/round_trip/elf.rs +0 -289
  755. data/ext/cargo-vendor/object-0.33.0/tests/round_trip/mod.rs +0 -704
  756. data/ext/cargo-vendor/object-0.33.0/tests/round_trip/section_flags.rs +0 -90
  757. data/ext/cargo-vendor/object-0.33.0/tests/round_trip/tls.rs +0 -316
  758. data/ext/cargo-vendor/wasi-common-21.0.1/.cargo-checksum.json +0 -1
  759. data/ext/cargo-vendor/wasi-common-21.0.1/Cargo.toml +0 -223
  760. data/ext/cargo-vendor/wasi-common-21.0.1/src/snapshots/preview_0.rs +0 -1145
  761. data/ext/cargo-vendor/wasi-common-21.0.1/src/snapshots/preview_1.rs +0 -1497
  762. data/ext/cargo-vendor/wasi-common-21.0.1/src/string_array.rs +0 -74
  763. data/ext/cargo-vendor/wasi-common-21.0.1/src/sync/sched/windows.rs +0 -221
  764. data/ext/cargo-vendor/wasi-common-21.0.1/src/tokio/file.rs +0 -247
  765. data/ext/cargo-vendor/wasm-encoder-0.207.0/.cargo-checksum.json +0 -1
  766. data/ext/cargo-vendor/wasm-encoder-0.207.0/Cargo.toml +0 -45
  767. data/ext/cargo-vendor/wasm-encoder-0.207.0/README.md +0 -80
  768. data/ext/cargo-vendor/wasm-encoder-0.207.0/src/component/aliases.rs +0 -160
  769. data/ext/cargo-vendor/wasm-encoder-0.207.0/src/component/builder.rs +0 -455
  770. data/ext/cargo-vendor/wasm-encoder-0.207.0/src/component/canonicals.rs +0 -159
  771. data/ext/cargo-vendor/wasm-encoder-0.207.0/src/component/components.rs +0 -29
  772. data/ext/cargo-vendor/wasm-encoder-0.207.0/src/component/exports.rs +0 -124
  773. data/ext/cargo-vendor/wasm-encoder-0.207.0/src/component/imports.rs +0 -175
  774. data/ext/cargo-vendor/wasm-encoder-0.207.0/src/component/instances.rs +0 -200
  775. data/ext/cargo-vendor/wasm-encoder-0.207.0/src/component/modules.rs +0 -29
  776. data/ext/cargo-vendor/wasm-encoder-0.207.0/src/component/names.rs +0 -149
  777. data/ext/cargo-vendor/wasm-encoder-0.207.0/src/component/start.rs +0 -52
  778. data/ext/cargo-vendor/wasm-encoder-0.207.0/src/component/types.rs +0 -792
  779. data/ext/cargo-vendor/wasm-encoder-0.207.0/src/component.rs +0 -168
  780. data/ext/cargo-vendor/wasm-encoder-0.207.0/src/core/code.rs +0 -3502
  781. data/ext/cargo-vendor/wasm-encoder-0.207.0/src/core/custom.rs +0 -73
  782. data/ext/cargo-vendor/wasm-encoder-0.207.0/src/core/data.rs +0 -186
  783. data/ext/cargo-vendor/wasm-encoder-0.207.0/src/core/dump.rs +0 -627
  784. data/ext/cargo-vendor/wasm-encoder-0.207.0/src/core/elements.rs +0 -221
  785. data/ext/cargo-vendor/wasm-encoder-0.207.0/src/core/exports.rs +0 -98
  786. data/ext/cargo-vendor/wasm-encoder-0.207.0/src/core/functions.rs +0 -63
  787. data/ext/cargo-vendor/wasm-encoder-0.207.0/src/core/globals.rs +0 -112
  788. data/ext/cargo-vendor/wasm-encoder-0.207.0/src/core/imports.rs +0 -157
  789. data/ext/cargo-vendor/wasm-encoder-0.207.0/src/core/linking.rs +0 -263
  790. data/ext/cargo-vendor/wasm-encoder-0.207.0/src/core/memories.rs +0 -128
  791. data/ext/cargo-vendor/wasm-encoder-0.207.0/src/core/names.rs +0 -298
  792. data/ext/cargo-vendor/wasm-encoder-0.207.0/src/core/producers.rs +0 -180
  793. data/ext/cargo-vendor/wasm-encoder-0.207.0/src/core/start.rs +0 -39
  794. data/ext/cargo-vendor/wasm-encoder-0.207.0/src/core/tables.rs +0 -134
  795. data/ext/cargo-vendor/wasm-encoder-0.207.0/src/core/tags.rs +0 -104
  796. data/ext/cargo-vendor/wasm-encoder-0.207.0/src/core/types.rs +0 -678
  797. data/ext/cargo-vendor/wasm-encoder-0.207.0/src/core.rs +0 -168
  798. data/ext/cargo-vendor/wasm-encoder-0.207.0/src/lib.rs +0 -215
  799. data/ext/cargo-vendor/wasm-encoder-0.207.0/src/raw.rs +0 -30
  800. data/ext/cargo-vendor/wasmparser-0.207.0/.cargo-checksum.json +0 -1
  801. data/ext/cargo-vendor/wasmparser-0.207.0/Cargo.lock +0 -659
  802. data/ext/cargo-vendor/wasmparser-0.207.0/Cargo.toml +0 -95
  803. data/ext/cargo-vendor/wasmparser-0.207.0/src/binary_reader.rs +0 -1867
  804. data/ext/cargo-vendor/wasmparser-0.207.0/src/lib.rs +0 -805
  805. data/ext/cargo-vendor/wasmparser-0.207.0/src/limits.rs +0 -78
  806. data/ext/cargo-vendor/wasmparser-0.207.0/src/map.rs +0 -137
  807. data/ext/cargo-vendor/wasmparser-0.207.0/src/parser.rs +0 -1636
  808. data/ext/cargo-vendor/wasmparser-0.207.0/src/readers/component/imports.rs +0 -129
  809. data/ext/cargo-vendor/wasmparser-0.207.0/src/readers/component/instances.rs +0 -164
  810. data/ext/cargo-vendor/wasmparser-0.207.0/src/readers/component/names.rs +0 -102
  811. data/ext/cargo-vendor/wasmparser-0.207.0/src/readers/component/types.rs +0 -551
  812. data/ext/cargo-vendor/wasmparser-0.207.0/src/readers/core/branch_hinting.rs +0 -59
  813. data/ext/cargo-vendor/wasmparser-0.207.0/src/readers/core/code.rs +0 -146
  814. data/ext/cargo-vendor/wasmparser-0.207.0/src/readers/core/coredumps.rs +0 -244
  815. data/ext/cargo-vendor/wasmparser-0.207.0/src/readers/core/custom.rs +0 -64
  816. data/ext/cargo-vendor/wasmparser-0.207.0/src/readers/core/data.rs +0 -96
  817. data/ext/cargo-vendor/wasmparser-0.207.0/src/readers/core/elements.rs +0 -152
  818. data/ext/cargo-vendor/wasmparser-0.207.0/src/readers/core/globals.rs +0 -51
  819. data/ext/cargo-vendor/wasmparser-0.207.0/src/readers/core/init.rs +0 -51
  820. data/ext/cargo-vendor/wasmparser-0.207.0/src/readers/core/linking.rs +0 -450
  821. data/ext/cargo-vendor/wasmparser-0.207.0/src/readers/core/names.rs +0 -159
  822. data/ext/cargo-vendor/wasmparser-0.207.0/src/readers/core/operators.rs +0 -430
  823. data/ext/cargo-vendor/wasmparser-0.207.0/src/readers/core/producers.rs +0 -83
  824. data/ext/cargo-vendor/wasmparser-0.207.0/src/readers/core/reloc.rs +0 -301
  825. data/ext/cargo-vendor/wasmparser-0.207.0/src/readers/core/types.rs +0 -1773
  826. data/ext/cargo-vendor/wasmparser-0.207.0/src/readers.rs +0 -316
  827. data/ext/cargo-vendor/wasmparser-0.207.0/src/validator/component.rs +0 -3242
  828. data/ext/cargo-vendor/wasmparser-0.207.0/src/validator/core/canonical.rs +0 -233
  829. data/ext/cargo-vendor/wasmparser-0.207.0/src/validator/core.rs +0 -1450
  830. data/ext/cargo-vendor/wasmparser-0.207.0/src/validator/func.rs +0 -331
  831. data/ext/cargo-vendor/wasmparser-0.207.0/src/validator/names.rs +0 -947
  832. data/ext/cargo-vendor/wasmparser-0.207.0/src/validator/operators.rs +0 -4117
  833. data/ext/cargo-vendor/wasmparser-0.207.0/src/validator/types.rs +0 -4492
  834. data/ext/cargo-vendor/wasmparser-0.207.0/src/validator.rs +0 -1786
  835. data/ext/cargo-vendor/wasmprinter-0.207.0/.cargo-checksum.json +0 -1
  836. data/ext/cargo-vendor/wasmprinter-0.207.0/Cargo.toml +0 -50
  837. data/ext/cargo-vendor/wasmprinter-0.207.0/src/lib.rs +0 -3226
  838. data/ext/cargo-vendor/wasmprinter-0.207.0/src/operator.rs +0 -1164
  839. data/ext/cargo-vendor/wasmtime-21.0.1/.cargo-checksum.json +0 -1
  840. data/ext/cargo-vendor/wasmtime-21.0.1/Cargo.toml +0 -386
  841. data/ext/cargo-vendor/wasmtime-21.0.1/build.rs +0 -37
  842. data/ext/cargo-vendor/wasmtime-21.0.1/src/compile/runtime.rs +0 -176
  843. data/ext/cargo-vendor/wasmtime-21.0.1/src/compile.rs +0 -910
  844. data/ext/cargo-vendor/wasmtime-21.0.1/src/config.rs +0 -2904
  845. data/ext/cargo-vendor/wasmtime-21.0.1/src/engine/serialization.rs +0 -887
  846. data/ext/cargo-vendor/wasmtime-21.0.1/src/lib.rs +0 -328
  847. data/ext/cargo-vendor/wasmtime-21.0.1/src/profiling_agent/jitdump.rs +0 -67
  848. data/ext/cargo-vendor/wasmtime-21.0.1/src/profiling_agent/perfmap.rs +0 -48
  849. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/code.rs +0 -102
  850. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/code_memory.rs +0 -337
  851. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/component/component.rs +0 -661
  852. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/component/func/typed.rs +0 -2498
  853. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/component/func.rs +0 -746
  854. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/component/instance.rs +0 -814
  855. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/component/linker.rs +0 -783
  856. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/component/matching.rs +0 -217
  857. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/component/mod.rs +0 -783
  858. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/component/resource_table.rs +0 -355
  859. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/component/types.rs +0 -892
  860. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/debug.rs +0 -166
  861. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/externals/global.rs +0 -310
  862. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/externals/table.rs +0 -477
  863. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/func/typed.rs +0 -899
  864. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/func.rs +0 -2627
  865. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/gc/enabled/anyref.rs +0 -473
  866. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/gc/enabled/externref.rs +0 -650
  867. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/gc/enabled/i31.rs +0 -346
  868. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/gc.rs +0 -89
  869. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/instance.rs +0 -992
  870. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/instantiate.rs +0 -346
  871. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/linker.rs +0 -1506
  872. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/module/registry.rs +0 -353
  873. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/module.rs +0 -1295
  874. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/store/func_refs.rs +0 -90
  875. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/store.rs +0 -2820
  876. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/trampoline/func.rs +0 -139
  877. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/trampoline/memory.rs +0 -287
  878. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/type_registry.rs +0 -807
  879. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/types.rs +0 -2239
  880. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/v128.rs +0 -131
  881. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/values.rs +0 -966
  882. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/vm/component/resources.rs +0 -352
  883. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/vm/component.rs +0 -860
  884. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/vm/cow.rs +0 -893
  885. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/vm/export.rs +0 -108
  886. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/vm/gc/gc_ref.rs +0 -491
  887. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/vm/instance/allocator/on_demand.rs +0 -218
  888. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/vm/instance/allocator/pooling/gc_heap_pool.rs +0 -93
  889. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/vm/instance/allocator/pooling/generic_stack_pool.rs +0 -66
  890. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/vm/instance/allocator/pooling/index_allocator.rs +0 -705
  891. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/vm/instance/allocator/pooling/memory_pool.rs +0 -1000
  892. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/vm/instance/allocator/pooling/table_pool.rs +0 -233
  893. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/vm/instance/allocator/pooling/unix_stack_pool.rs +0 -245
  894. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/vm/instance/allocator/pooling.rs +0 -656
  895. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/vm/instance/allocator.rs +0 -798
  896. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/vm/instance.rs +0 -1519
  897. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/vm/memory.rs +0 -744
  898. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/vm/sys/custom/capi.rs +0 -200
  899. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/vm/sys/custom/vm.rs +0 -109
  900. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/vm/sys/miri/vm.rs +0 -63
  901. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/vm/sys/mod.rs +0 -25
  902. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/vm/sys/unix/signals.rs +0 -401
  903. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/vm/sys/unix/vm.rs +0 -215
  904. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/vm/sys/windows/vm.rs +0 -79
  905. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/vm/table.rs +0 -847
  906. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/vm/traphandlers.rs +0 -768
  907. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/vm/vmcontext/vm_host_func_context.rs +0 -138
  908. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/vm/vmcontext.rs +0 -1337
  909. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime/vm.rs +0 -287
  910. data/ext/cargo-vendor/wasmtime-21.0.1/src/runtime.rs +0 -110
  911. data/ext/cargo-vendor/wasmtime-asm-macros-21.0.1/.cargo-checksum.json +0 -1
  912. data/ext/cargo-vendor/wasmtime-asm-macros-21.0.1/Cargo.toml +0 -22
  913. data/ext/cargo-vendor/wasmtime-cache-21.0.1/.cargo-checksum.json +0 -1
  914. data/ext/cargo-vendor/wasmtime-cache-21.0.1/Cargo.toml +0 -88
  915. data/ext/cargo-vendor/wasmtime-cache-21.0.1/src/config.rs +0 -584
  916. data/ext/cargo-vendor/wasmtime-cache-21.0.1/src/lib.rs +0 -235
  917. data/ext/cargo-vendor/wasmtime-cache-21.0.1/src/tests.rs +0 -91
  918. data/ext/cargo-vendor/wasmtime-cache-21.0.1/src/worker/tests.rs +0 -758
  919. data/ext/cargo-vendor/wasmtime-cache-21.0.1/src/worker.rs +0 -890
  920. data/ext/cargo-vendor/wasmtime-component-macro-21.0.1/.cargo-checksum.json +0 -1
  921. data/ext/cargo-vendor/wasmtime-component-macro-21.0.1/Cargo.toml +0 -79
  922. data/ext/cargo-vendor/wasmtime-component-macro-21.0.1/src/bindgen.rs +0 -436
  923. data/ext/cargo-vendor/wasmtime-component-macro-21.0.1/src/component.rs +0 -1295
  924. data/ext/cargo-vendor/wasmtime-component-macro-21.0.1/tests/codegen.rs +0 -576
  925. data/ext/cargo-vendor/wasmtime-component-util-21.0.1/.cargo-checksum.json +0 -1
  926. data/ext/cargo-vendor/wasmtime-component-util-21.0.1/Cargo.toml +0 -25
  927. data/ext/cargo-vendor/wasmtime-cranelift-21.0.1/.cargo-checksum.json +0 -1
  928. data/ext/cargo-vendor/wasmtime-cranelift-21.0.1/Cargo.toml +0 -114
  929. data/ext/cargo-vendor/wasmtime-cranelift-21.0.1/src/compiler/component.rs +0 -968
  930. data/ext/cargo-vendor/wasmtime-cranelift-21.0.1/src/compiler.rs +0 -1383
  931. data/ext/cargo-vendor/wasmtime-cranelift-21.0.1/src/debug/transform/address_transform.rs +0 -783
  932. data/ext/cargo-vendor/wasmtime-cranelift-21.0.1/src/debug/transform/mod.rs +0 -256
  933. data/ext/cargo-vendor/wasmtime-cranelift-21.0.1/src/debug/transform/simulate.rs +0 -411
  934. data/ext/cargo-vendor/wasmtime-cranelift-21.0.1/src/debug/transform/unit.rs +0 -529
  935. data/ext/cargo-vendor/wasmtime-cranelift-21.0.1/src/debug/transform/utils.rs +0 -186
  936. data/ext/cargo-vendor/wasmtime-cranelift-21.0.1/src/debug/write_debuginfo.rs +0 -196
  937. data/ext/cargo-vendor/wasmtime-cranelift-21.0.1/src/func_environ.rs +0 -2888
  938. data/ext/cargo-vendor/wasmtime-cranelift-21.0.1/src/gc/enabled.rs +0 -648
  939. data/ext/cargo-vendor/wasmtime-cranelift-21.0.1/src/lib.rs +0 -511
  940. data/ext/cargo-vendor/wasmtime-cranelift-21.0.1/src/obj.rs +0 -545
  941. data/ext/cargo-vendor/wasmtime-environ-21.0.1/.cargo-checksum.json +0 -1
  942. data/ext/cargo-vendor/wasmtime-environ-21.0.1/Cargo.lock +0 -772
  943. data/ext/cargo-vendor/wasmtime-environ-21.0.1/Cargo.toml +0 -154
  944. data/ext/cargo-vendor/wasmtime-environ-21.0.1/src/compile/address_map.rs +0 -73
  945. data/ext/cargo-vendor/wasmtime-environ-21.0.1/src/compile/mod.rs +0 -419
  946. data/ext/cargo-vendor/wasmtime-environ-21.0.1/src/compile/module_artifacts.rs +0 -315
  947. data/ext/cargo-vendor/wasmtime-environ-21.0.1/src/compile/module_environ.rs +0 -1337
  948. data/ext/cargo-vendor/wasmtime-environ-21.0.1/src/compile/module_types.rs +0 -362
  949. data/ext/cargo-vendor/wasmtime-environ-21.0.1/src/component/artifacts.rs +0 -72
  950. data/ext/cargo-vendor/wasmtime-environ-21.0.1/src/component/info.rs +0 -672
  951. data/ext/cargo-vendor/wasmtime-environ-21.0.1/src/component/translate/adapt.rs +0 -455
  952. data/ext/cargo-vendor/wasmtime-environ-21.0.1/src/component/translate.rs +0 -978
  953. data/ext/cargo-vendor/wasmtime-environ-21.0.1/src/component/types.rs +0 -1029
  954. data/ext/cargo-vendor/wasmtime-environ-21.0.1/src/component/types_builder/resources.rs +0 -233
  955. data/ext/cargo-vendor/wasmtime-environ-21.0.1/src/component/types_builder.rs +0 -997
  956. data/ext/cargo-vendor/wasmtime-environ-21.0.1/src/fact/trampoline.rs +0 -3234
  957. data/ext/cargo-vendor/wasmtime-environ-21.0.1/src/fact/transcode.rs +0 -90
  958. data/ext/cargo-vendor/wasmtime-environ-21.0.1/src/fact.rs +0 -714
  959. data/ext/cargo-vendor/wasmtime-environ-21.0.1/src/lib.rs +0 -161
  960. data/ext/cargo-vendor/wasmtime-environ-21.0.1/src/module.rs +0 -697
  961. data/ext/cargo-vendor/wasmtime-environ-21.0.1/src/module_artifacts.rs +0 -146
  962. data/ext/cargo-vendor/wasmtime-environ-21.0.1/src/module_types.rs +0 -91
  963. data/ext/cargo-vendor/wasmtime-environ-21.0.1/src/ref_bits.rs +0 -36
  964. data/ext/cargo-vendor/wasmtime-environ-21.0.1/src/tunables.rs +0 -168
  965. data/ext/cargo-vendor/wasmtime-environ-21.0.1/src/vmoffsets.rs +0 -1015
  966. data/ext/cargo-vendor/wasmtime-fiber-21.0.1/.cargo-checksum.json +0 -1
  967. data/ext/cargo-vendor/wasmtime-fiber-21.0.1/Cargo.toml +0 -64
  968. data/ext/cargo-vendor/wasmtime-fiber-21.0.1/build.rs +0 -38
  969. data/ext/cargo-vendor/wasmtime-fiber-21.0.1/src/lib.rs +0 -328
  970. data/ext/cargo-vendor/wasmtime-fiber-21.0.1/src/unix.rs +0 -490
  971. data/ext/cargo-vendor/wasmtime-fiber-21.0.1/src/windows.rs +0 -166
  972. data/ext/cargo-vendor/wasmtime-jit-debug-21.0.1/.cargo-checksum.json +0 -1
  973. data/ext/cargo-vendor/wasmtime-jit-debug-21.0.1/Cargo.toml +0 -67
  974. data/ext/cargo-vendor/wasmtime-jit-debug-21.0.1/src/gdb_jit_int.rs +0 -130
  975. data/ext/cargo-vendor/wasmtime-jit-debug-21.0.1/src/perf_jitdump.rs +0 -293
  976. data/ext/cargo-vendor/wasmtime-jit-icache-coherence-21.0.1/.cargo-checksum.json +0 -1
  977. data/ext/cargo-vendor/wasmtime-jit-icache-coherence-21.0.1/Cargo.toml +0 -51
  978. data/ext/cargo-vendor/wasmtime-jit-icache-coherence-21.0.1/src/libc.rs +0 -163
  979. data/ext/cargo-vendor/wasmtime-slab-21.0.1/.cargo-checksum.json +0 -1
  980. data/ext/cargo-vendor/wasmtime-slab-21.0.1/Cargo.toml +0 -21
  981. data/ext/cargo-vendor/wasmtime-slab-21.0.1/src/lib.rs +0 -498
  982. data/ext/cargo-vendor/wasmtime-types-21.0.1/.cargo-checksum.json +0 -1
  983. data/ext/cargo-vendor/wasmtime-types-21.0.1/Cargo.toml +0 -55
  984. data/ext/cargo-vendor/wasmtime-types-21.0.1/src/lib.rs +0 -1572
  985. data/ext/cargo-vendor/wasmtime-versioned-export-macros-21.0.1/.cargo-checksum.json +0 -1
  986. data/ext/cargo-vendor/wasmtime-versioned-export-macros-21.0.1/Cargo.toml +0 -32
  987. data/ext/cargo-vendor/wasmtime-wasi-21.0.1/.cargo-checksum.json +0 -1
  988. data/ext/cargo-vendor/wasmtime-wasi-21.0.1/Cargo.toml +0 -200
  989. data/ext/cargo-vendor/wasmtime-wasi-21.0.1/src/bindings.rs +0 -280
  990. data/ext/cargo-vendor/wasmtime-wasi-21.0.1/src/ctx.rs +0 -667
  991. data/ext/cargo-vendor/wasmtime-wasi-21.0.1/src/filesystem.rs +0 -446
  992. data/ext/cargo-vendor/wasmtime-wasi-21.0.1/src/host/clocks.rs +0 -103
  993. data/ext/cargo-vendor/wasmtime-wasi-21.0.1/src/host/env.rs +0 -15
  994. data/ext/cargo-vendor/wasmtime-wasi-21.0.1/src/host/exit.rs +0 -11
  995. data/ext/cargo-vendor/wasmtime-wasi-21.0.1/src/host/filesystem/sync.rs +0 -518
  996. data/ext/cargo-vendor/wasmtime-wasi-21.0.1/src/host/filesystem.rs +0 -1079
  997. data/ext/cargo-vendor/wasmtime-wasi-21.0.1/src/host/instance_network.rs +0 -15
  998. data/ext/cargo-vendor/wasmtime-wasi-21.0.1/src/host/io.rs +0 -367
  999. data/ext/cargo-vendor/wasmtime-wasi-21.0.1/src/host/network.rs +0 -539
  1000. data/ext/cargo-vendor/wasmtime-wasi-21.0.1/src/host/random.rs +0 -36
  1001. data/ext/cargo-vendor/wasmtime-wasi-21.0.1/src/host/tcp.rs +0 -306
  1002. data/ext/cargo-vendor/wasmtime-wasi-21.0.1/src/host/tcp_create_socket.rs +0 -15
  1003. data/ext/cargo-vendor/wasmtime-wasi-21.0.1/src/host/udp.rs +0 -532
  1004. data/ext/cargo-vendor/wasmtime-wasi-21.0.1/src/host/udp_create_socket.rs +0 -15
  1005. data/ext/cargo-vendor/wasmtime-wasi-21.0.1/src/ip_name_lookup.rs +0 -126
  1006. data/ext/cargo-vendor/wasmtime-wasi-21.0.1/src/lib.rs +0 -426
  1007. data/ext/cargo-vendor/wasmtime-wasi-21.0.1/src/network.rs +0 -107
  1008. data/ext/cargo-vendor/wasmtime-wasi-21.0.1/src/pipe.rs +0 -826
  1009. data/ext/cargo-vendor/wasmtime-wasi-21.0.1/src/poll.rs +0 -233
  1010. data/ext/cargo-vendor/wasmtime-wasi-21.0.1/src/preview0.rs +0 -877
  1011. data/ext/cargo-vendor/wasmtime-wasi-21.0.1/src/preview1.rs +0 -2660
  1012. data/ext/cargo-vendor/wasmtime-wasi-21.0.1/src/stdio.rs +0 -507
  1013. data/ext/cargo-vendor/wasmtime-winch-21.0.1/.cargo-checksum.json +0 -1
  1014. data/ext/cargo-vendor/wasmtime-winch-21.0.1/Cargo.toml +0 -81
  1015. data/ext/cargo-vendor/wasmtime-winch-21.0.1/src/compiler.rs +0 -261
  1016. data/ext/cargo-vendor/wasmtime-wit-bindgen-21.0.1/.cargo-checksum.json +0 -1
  1017. data/ext/cargo-vendor/wasmtime-wit-bindgen-21.0.1/Cargo.toml +0 -46
  1018. data/ext/cargo-vendor/wasmtime-wit-bindgen-21.0.1/src/lib.rs +0 -2541
  1019. data/ext/cargo-vendor/wasmtime-wit-bindgen-21.0.1/src/rust.rs +0 -421
  1020. data/ext/cargo-vendor/wasmtime-wit-bindgen-21.0.1/src/types.rs +0 -202
  1021. data/ext/cargo-vendor/wiggle-21.0.1/.cargo-checksum.json +0 -1
  1022. data/ext/cargo-vendor/wiggle-21.0.1/Cargo.toml +0 -123
  1023. data/ext/cargo-vendor/wiggle-21.0.1/src/borrow.rs +0 -113
  1024. data/ext/cargo-vendor/wiggle-21.0.1/src/guest_type.rs +0 -237
  1025. data/ext/cargo-vendor/wiggle-21.0.1/src/lib.rs +0 -1184
  1026. data/ext/cargo-vendor/wiggle-21.0.1/src/wasmtime.rs +0 -97
  1027. data/ext/cargo-vendor/wiggle-generate-21.0.1/.cargo-checksum.json +0 -1
  1028. data/ext/cargo-vendor/wiggle-generate-21.0.1/Cargo.toml +0 -66
  1029. data/ext/cargo-vendor/wiggle-generate-21.0.1/src/funcs.rs +0 -435
  1030. data/ext/cargo-vendor/wiggle-generate-21.0.1/src/module_trait.rs +0 -102
  1031. data/ext/cargo-vendor/wiggle-generate-21.0.1/src/names.rs +0 -303
  1032. data/ext/cargo-vendor/wiggle-generate-21.0.1/src/types/flags.rs +0 -92
  1033. data/ext/cargo-vendor/wiggle-generate-21.0.1/src/types/handle.rs +0 -84
  1034. data/ext/cargo-vendor/wiggle-generate-21.0.1/src/types/mod.rs +0 -129
  1035. data/ext/cargo-vendor/wiggle-generate-21.0.1/src/types/record.rs +0 -132
  1036. data/ext/cargo-vendor/wiggle-generate-21.0.1/src/types/variant.rs +0 -191
  1037. data/ext/cargo-vendor/wiggle-generate-21.0.1/src/wasmtime.rs +0 -170
  1038. data/ext/cargo-vendor/wiggle-macro-21.0.1/.cargo-checksum.json +0 -1
  1039. data/ext/cargo-vendor/wiggle-macro-21.0.1/Cargo.toml +0 -55
  1040. data/ext/cargo-vendor/wiggle-macro-21.0.1/LICENSE +0 -220
  1041. data/ext/cargo-vendor/wiggle-macro-21.0.1/src/lib.rs +0 -210
  1042. data/ext/cargo-vendor/winch-codegen-0.19.1/.cargo-checksum.json +0 -1
  1043. data/ext/cargo-vendor/winch-codegen-0.19.1/Cargo.toml +0 -76
  1044. data/ext/cargo-vendor/winch-codegen-0.19.1/src/abi/mod.rs +0 -671
  1045. data/ext/cargo-vendor/winch-codegen-0.19.1/src/codegen/context.rs +0 -534
  1046. data/ext/cargo-vendor/winch-codegen-0.19.1/src/codegen/control.rs +0 -972
  1047. data/ext/cargo-vendor/winch-codegen-0.19.1/src/codegen/env.rs +0 -440
  1048. data/ext/cargo-vendor/winch-codegen-0.19.1/src/codegen/mod.rs +0 -882
  1049. data/ext/cargo-vendor/winch-codegen-0.19.1/src/frame/mod.rs +0 -258
  1050. data/ext/cargo-vendor/winch-codegen-0.19.1/src/isa/aarch64/asm.rs +0 -380
  1051. data/ext/cargo-vendor/winch-codegen-0.19.1/src/isa/aarch64/masm.rs +0 -566
  1052. data/ext/cargo-vendor/winch-codegen-0.19.1/src/isa/aarch64/regs.rs +0 -161
  1053. data/ext/cargo-vendor/winch-codegen-0.19.1/src/isa/x64/asm.rs +0 -1423
  1054. data/ext/cargo-vendor/winch-codegen-0.19.1/src/isa/x64/masm.rs +0 -1120
  1055. data/ext/cargo-vendor/winch-codegen-0.19.1/src/masm.rs +0 -941
  1056. data/ext/cargo-vendor/winch-codegen-0.19.1/src/regalloc.rs +0 -65
  1057. data/ext/cargo-vendor/winch-codegen-0.19.1/src/stack.rs +0 -439
  1058. data/ext/cargo-vendor/winch-codegen-0.19.1/src/visitor.rs +0 -2144
  1059. data/ext/cargo-vendor/wit-parser-0.207.0/.cargo-checksum.json +0 -1
  1060. data/ext/cargo-vendor/wit-parser-0.207.0/Cargo.toml +0 -109
  1061. data/ext/cargo-vendor/wit-parser-0.207.0/src/ast/resolve.rs +0 -1442
  1062. data/ext/cargo-vendor/wit-parser-0.207.0/src/ast.rs +0 -1348
  1063. data/ext/cargo-vendor/wit-parser-0.207.0/src/decoding.rs +0 -1764
  1064. data/ext/cargo-vendor/wit-parser-0.207.0/src/docs.rs +0 -389
  1065. data/ext/cargo-vendor/wit-parser-0.207.0/src/lib.rs +0 -777
  1066. data/ext/cargo-vendor/wit-parser-0.207.0/src/live.rs +0 -126
  1067. data/ext/cargo-vendor/wit-parser-0.207.0/src/resolve.rs +0 -2337
  1068. data/ext/cargo-vendor/wit-parser-0.207.0/src/serde_.rs +0 -108
  1069. data/ext/cargo-vendor/wit-parser-0.207.0/tests/all.rs +0 -153
  1070. data/ext/cargo-vendor/wit-parser-0.207.0/tests/ui/complex-include.wit.json +0 -168
  1071. data/ext/cargo-vendor/wit-parser-0.207.0/tests/ui/diamond1.wit.json +0 -55
  1072. data/ext/cargo-vendor/wit-parser-0.207.0/tests/ui/disambiguate-diamond.wit.json +0 -107
  1073. data/ext/cargo-vendor/wit-parser-0.207.0/tests/ui/foreign-deps-union.wit.json +0 -380
  1074. data/ext/cargo-vendor/wit-parser-0.207.0/tests/ui/foreign-deps.wit.json +0 -344
  1075. data/ext/cargo-vendor/wit-parser-0.207.0/tests/ui/ignore-files-deps.wit.json +0 -39
  1076. data/ext/cargo-vendor/wit-parser-0.207.0/tests/ui/import-export-overlap2.wit.json +0 -41
  1077. data/ext/cargo-vendor/wit-parser-0.207.0/tests/ui/include-reps.wit.json +0 -60
  1078. data/ext/cargo-vendor/wit-parser-0.207.0/tests/ui/kinds-of-deps.wit.json +0 -87
  1079. data/ext/cargo-vendor/wit-parser-0.207.0/tests/ui/many-names.wit.json +0 -40
  1080. data/ext/cargo-vendor/wit-parser-0.207.0/tests/ui/multi-file.wit.json +0 -298
  1081. data/ext/cargo-vendor/wit-parser-0.207.0/tests/ui/parse-fail/conflicting-package.wit.result +0 -9
  1082. data/ext/cargo-vendor/wit-parser-0.207.0/tests/ui/parse-fail/multiple-package-docs.wit.result +0 -9
  1083. data/ext/cargo-vendor/wit-parser-0.207.0/tests/ui/parse-fail/resources-multiple-returns-borrow.wit.result +0 -5
  1084. data/ext/cargo-vendor/wit-parser-0.207.0/tests/ui/parse-fail/resources-return-borrow.wit.result +0 -5
  1085. data/ext/cargo-vendor/wit-parser-0.207.0/tests/ui/parse-fail/return-borrow1.wit.result +0 -5
  1086. data/ext/cargo-vendor/wit-parser-0.207.0/tests/ui/parse-fail/return-borrow2.wit.result +0 -5
  1087. data/ext/cargo-vendor/wit-parser-0.207.0/tests/ui/parse-fail/return-borrow6.wit.result +0 -5
  1088. data/ext/cargo-vendor/wit-parser-0.207.0/tests/ui/parse-fail/return-borrow7.wit.result +0 -5
  1089. data/ext/cargo-vendor/wit-parser-0.207.0/tests/ui/parse-fail/return-borrow8.wit.result +0 -8
  1090. data/ext/cargo-vendor/wit-parser-0.207.0/tests/ui/shared-types.wit.json +0 -83
  1091. data/ext/cargo-vendor/wit-parser-0.207.0/tests/ui/stress-export-elaborate.wit.json +0 -1136
  1092. data/ext/cargo-vendor/wit-parser-0.207.0/tests/ui/world-diamond.wit.json +0 -118
  1093. data/ext/cargo-vendor/wit-parser-0.207.0/tests/ui/world-iface-no-collide.wit.json +0 -66
  1094. data/ext/cargo-vendor/wit-parser-0.207.0/tests/ui/world-implicit-import1.wit.json +0 -75
  1095. data/ext/cargo-vendor/wit-parser-0.207.0/tests/ui/world-implicit-import2.wit.json +0 -70
  1096. data/ext/cargo-vendor/wit-parser-0.207.0/tests/ui/world-implicit-import3.wit.json +0 -71
  1097. data/ext/cargo-vendor/wit-parser-0.207.0/tests/ui/world-same-fields4.wit.json +0 -76
  1098. data/ext/cargo-vendor/wit-parser-0.207.0/tests/ui/world-top-level-resources.wit.json +0 -231
  1099. data/ext/cargo-vendor/wit-parser-0.207.0/tests/ui/worlds-union-dedup.wit.json +0 -100
  1100. data/ext/cargo-vendor/wit-parser-0.207.0/tests/ui/worlds-with-types.wit.json +0 -202
  1101. /data/ext/cargo-vendor/{cranelift-bforest-0.108.1 → cranelift-bforest-0.109.0}/LICENSE +0 -0
  1102. /data/ext/cargo-vendor/{cranelift-bforest-0.108.1 → cranelift-bforest-0.109.0}/README.md +0 -0
  1103. /data/ext/cargo-vendor/{cranelift-bforest-0.108.1 → cranelift-bforest-0.109.0}/src/lib.rs +0 -0
  1104. /data/ext/cargo-vendor/{cranelift-bforest-0.108.1 → cranelift-bforest-0.109.0}/src/map.rs +0 -0
  1105. /data/ext/cargo-vendor/{cranelift-bforest-0.108.1 → cranelift-bforest-0.109.0}/src/node.rs +0 -0
  1106. /data/ext/cargo-vendor/{cranelift-bforest-0.108.1 → cranelift-bforest-0.109.0}/src/path.rs +0 -0
  1107. /data/ext/cargo-vendor/{cranelift-bforest-0.108.1 → cranelift-bforest-0.109.0}/src/pool.rs +0 -0
  1108. /data/ext/cargo-vendor/{cranelift-bforest-0.108.1 → cranelift-bforest-0.109.0}/src/set.rs +0 -0
  1109. /data/ext/cargo-vendor/{cranelift-codegen-0.108.1 → cranelift-codegen-0.109.0}/LICENSE +0 -0
  1110. /data/ext/cargo-vendor/{cranelift-codegen-0.108.1 → cranelift-codegen-0.109.0}/README.md +0 -0
  1111. /data/ext/cargo-vendor/{cranelift-codegen-0.108.1 → cranelift-codegen-0.109.0}/benches/x64-evex-encoding.rs +0 -0
  1112. /data/ext/cargo-vendor/{cranelift-codegen-0.108.1 → cranelift-codegen-0.109.0}/build.rs +0 -0
  1113. /data/ext/cargo-vendor/{cranelift-codegen-0.108.1 → cranelift-codegen-0.109.0}/src/alias_analysis.rs +0 -0
  1114. /data/ext/cargo-vendor/{cranelift-codegen-0.108.1 → cranelift-codegen-0.109.0}/src/binemit/mod.rs +0 -0
  1115. /data/ext/cargo-vendor/{cranelift-codegen-0.108.1 → cranelift-codegen-0.109.0}/src/binemit/stack_map.rs +0 -0
  1116. /data/ext/cargo-vendor/{cranelift-codegen-0.108.1 → cranelift-codegen-0.109.0}/src/bitset.rs +0 -0
  1117. /data/ext/cargo-vendor/{cranelift-codegen-0.108.1 → cranelift-codegen-0.109.0}/src/cfg_printer.rs +0 -0
  1118. /data/ext/cargo-vendor/{cranelift-codegen-0.108.1 → cranelift-codegen-0.109.0}/src/constant_hash.rs +0 -0
  1119. /data/ext/cargo-vendor/{cranelift-codegen-0.108.1 → cranelift-codegen-0.109.0}/src/ctxhash.rs +0 -0
  1120. /data/ext/cargo-vendor/{cranelift-codegen-0.108.1 → cranelift-codegen-0.109.0}/src/cursor.rs +0 -0
  1121. /data/ext/cargo-vendor/{cranelift-codegen-0.108.1 → cranelift-codegen-0.109.0}/src/data_value.rs +0 -0
  1122. /data/ext/cargo-vendor/{cranelift-codegen-0.108.1 → cranelift-codegen-0.109.0}/src/dbg.rs +0 -0
  1123. /data/ext/cargo-vendor/{cranelift-codegen-0.108.1 → cranelift-codegen-0.109.0}/src/egraph/cost.rs +0 -0
  1124. /data/ext/cargo-vendor/{cranelift-codegen-0.108.1 → cranelift-codegen-0.109.0}/src/egraph/elaborate.rs +0 -0
  1125. /data/ext/cargo-vendor/{cranelift-codegen-0.108.1 → cranelift-codegen-0.109.0}/src/flowgraph.rs +0 -0
  1126. /data/ext/cargo-vendor/{cranelift-codegen-0.108.1 → cranelift-codegen-0.109.0}/src/incremental_cache.rs +0 -0
  1127. /data/ext/cargo-vendor/{cranelift-codegen-0.108.1 → cranelift-codegen-0.109.0}/src/ir/atomic_rmw_op.rs +0 -0
  1128. /data/ext/cargo-vendor/{cranelift-codegen-0.108.1 → cranelift-codegen-0.109.0}/src/ir/builder.rs +0 -0
  1129. /data/ext/cargo-vendor/{cranelift-codegen-0.108.1 → cranelift-codegen-0.109.0}/src/ir/condcodes.rs +0 -0
  1130. /data/ext/cargo-vendor/{cranelift-codegen-0.108.1 → cranelift-codegen-0.109.0}/src/ir/constant.rs +0 -0
  1131. /data/ext/cargo-vendor/{cranelift-codegen-0.108.1 → cranelift-codegen-0.109.0}/src/ir/dynamic_type.rs +0 -0
  1132. /data/ext/cargo-vendor/{cranelift-codegen-0.108.1 → cranelift-codegen-0.109.0}/src/ir/entities.rs +0 -0
  1133. /data/ext/cargo-vendor/{cranelift-codegen-0.108.1 → cranelift-codegen-0.109.0}/src/ir/extname.rs +0 -0
  1134. /data/ext/cargo-vendor/{cranelift-codegen-0.108.1 → cranelift-codegen-0.109.0}/src/ir/function.rs +0 -0
  1135. /data/ext/cargo-vendor/{cranelift-codegen-0.108.1 → cranelift-codegen-0.109.0}/src/ir/globalvalue.rs +0 -0
  1136. /data/ext/cargo-vendor/{cranelift-codegen-0.108.1 → cranelift-codegen-0.109.0}/src/ir/instructions.rs +0 -0
  1137. /data/ext/cargo-vendor/{cranelift-codegen-0.108.1 → cranelift-codegen-0.109.0}/src/ir/jumptable.rs +0 -0
  1138. /data/ext/cargo-vendor/{cranelift-codegen-0.108.1 → cranelift-codegen-0.109.0}/src/ir/known_symbol.rs +0 -0
  1139. /data/ext/cargo-vendor/{cranelift-codegen-0.108.1 → cranelift-codegen-0.109.0}/src/ir/layout.rs +0 -0
  1140. /data/ext/cargo-vendor/{cranelift-codegen-0.108.1 → cranelift-codegen-0.109.0}/src/ir/libcall.rs +0 -0
  1141. /data/ext/cargo-vendor/{cranelift-codegen-0.108.1 → cranelift-codegen-0.109.0}/src/ir/memflags.rs +0 -0
  1142. /data/ext/cargo-vendor/{cranelift-codegen-0.108.1 → cranelift-codegen-0.109.0}/src/ir/memtype.rs +0 -0
  1143. /data/ext/cargo-vendor/{cranelift-codegen-0.108.1 → cranelift-codegen-0.109.0}/src/ir/mod.rs +0 -0
  1144. /data/ext/cargo-vendor/{cranelift-codegen-0.108.1 → cranelift-codegen-0.109.0}/src/ir/pcc.rs +0 -0
  1145. /data/ext/cargo-vendor/{cranelift-codegen-0.108.1 → cranelift-codegen-0.109.0}/src/ir/progpoint.rs +0 -0
  1146. /data/ext/cargo-vendor/{cranelift-codegen-0.108.1 → cranelift-codegen-0.109.0}/src/ir/sourceloc.rs +0 -0
  1147. /data/ext/cargo-vendor/{cranelift-codegen-0.108.1 → cranelift-codegen-0.109.0}/src/ir/trapcode.rs +0 -0
  1148. /data/ext/cargo-vendor/{cranelift-codegen-0.108.1 → cranelift-codegen-0.109.0}/src/isa/aarch64/inst/unwind.rs +0 -0
  1149. /data/ext/cargo-vendor/{cranelift-codegen-0.108.1 → cranelift-codegen-0.109.0}/src/isa/aarch64/inst_neon.isle +0 -0
  1150. /data/ext/cargo-vendor/{cranelift-codegen-0.108.1 → cranelift-codegen-0.109.0}/src/isa/aarch64/lower/isle/generated_code.rs +0 -0
  1151. /data/ext/cargo-vendor/{cranelift-codegen-0.108.1 → cranelift-codegen-0.109.0}/src/isa/aarch64/lower/isle.rs +0 -0
  1152. /data/ext/cargo-vendor/{cranelift-codegen-0.108.1 → cranelift-codegen-0.109.0}/src/isa/aarch64/lower.isle +0 -0
  1153. /data/ext/cargo-vendor/{cranelift-codegen-0.108.1 → cranelift-codegen-0.109.0}/src/isa/aarch64/lower.rs +0 -0
  1154. /data/ext/cargo-vendor/{cranelift-codegen-0.108.1 → cranelift-codegen-0.109.0}/src/isa/aarch64/lower_dynamic_neon.isle +0 -0
  1155. /data/ext/cargo-vendor/{cranelift-codegen-0.108.1 → cranelift-codegen-0.109.0}/src/isa/aarch64/mod.rs +0 -0
  1156. /data/ext/cargo-vendor/{cranelift-codegen-0.108.1 → cranelift-codegen-0.109.0}/src/isa/aarch64/settings.rs +0 -0
  1157. /data/ext/cargo-vendor/{cranelift-codegen-0.108.1 → cranelift-codegen-0.109.0}/src/isa/call_conv.rs +0 -0
  1158. /data/ext/cargo-vendor/{cranelift-codegen-0.108.1 → cranelift-codegen-0.109.0}/src/isa/mod.rs +0 -0
  1159. /data/ext/cargo-vendor/{cranelift-codegen-0.108.1 → cranelift-codegen-0.109.0}/src/isa/riscv64/inst/regs.rs +0 -0
  1160. /data/ext/cargo-vendor/{cranelift-codegen-0.108.1 → cranelift-codegen-0.109.0}/src/isa/riscv64/inst/unwind.rs +0 -0
  1161. /data/ext/cargo-vendor/{cranelift-codegen-0.108.1 → cranelift-codegen-0.109.0}/src/isa/riscv64/lower/isle/generated_code.rs +0 -0
  1162. /data/ext/cargo-vendor/{cranelift-codegen-0.108.1 → cranelift-codegen-0.109.0}/src/isa/riscv64/lower.rs +0 -0
  1163. /data/ext/cargo-vendor/{cranelift-codegen-0.108.1 → cranelift-codegen-0.109.0}/src/isa/riscv64/settings.rs +0 -0
  1164. /data/ext/cargo-vendor/{cranelift-codegen-0.108.1 → cranelift-codegen-0.109.0}/src/isa/s390x/inst/unwind.rs +0 -0
  1165. /data/ext/cargo-vendor/{cranelift-codegen-0.108.1 → cranelift-codegen-0.109.0}/src/isa/s390x/lower/isle/generated_code.rs +0 -0
  1166. /data/ext/cargo-vendor/{cranelift-codegen-0.108.1 → cranelift-codegen-0.109.0}/src/isa/s390x/lower/isle.rs +0 -0
  1167. /data/ext/cargo-vendor/{cranelift-codegen-0.108.1 → cranelift-codegen-0.109.0}/src/isa/s390x/lower.rs +0 -0
  1168. /data/ext/cargo-vendor/{cranelift-codegen-0.108.1 → cranelift-codegen-0.109.0}/src/isa/s390x/mod.rs +0 -0
  1169. /data/ext/cargo-vendor/{cranelift-codegen-0.108.1 → cranelift-codegen-0.109.0}/src/isa/s390x/settings.rs +0 -0
  1170. /data/ext/cargo-vendor/{cranelift-codegen-0.108.1 → cranelift-codegen-0.109.0}/src/isa/unwind/systemv.rs +0 -0
  1171. /data/ext/cargo-vendor/{cranelift-codegen-0.108.1 → cranelift-codegen-0.109.0}/src/isa/unwind/winx64.rs +0 -0
  1172. /data/ext/cargo-vendor/{cranelift-codegen-0.108.1 → cranelift-codegen-0.109.0}/src/isa/unwind.rs +0 -0
  1173. /data/ext/cargo-vendor/{cranelift-codegen-0.108.1 → cranelift-codegen-0.109.0}/src/isa/x64/encoding/evex.rs +0 -0
  1174. /data/ext/cargo-vendor/{cranelift-codegen-0.108.1 → cranelift-codegen-0.109.0}/src/isa/x64/encoding/mod.rs +0 -0
  1175. /data/ext/cargo-vendor/{cranelift-codegen-0.108.1 → cranelift-codegen-0.109.0}/src/isa/x64/encoding/rex.rs +0 -0
  1176. /data/ext/cargo-vendor/{cranelift-codegen-0.108.1 → cranelift-codegen-0.109.0}/src/isa/x64/encoding/vex.rs +0 -0
  1177. /data/ext/cargo-vendor/{cranelift-codegen-0.108.1 → cranelift-codegen-0.109.0}/src/isa/x64/inst/unwind/winx64.rs +0 -0
  1178. /data/ext/cargo-vendor/{cranelift-codegen-0.108.1 → cranelift-codegen-0.109.0}/src/isa/x64/inst/unwind.rs +0 -0
  1179. /data/ext/cargo-vendor/{cranelift-codegen-0.108.1 → cranelift-codegen-0.109.0}/src/isa/x64/lower/isle/generated_code.rs +0 -0
  1180. /data/ext/cargo-vendor/{cranelift-codegen-0.108.1 → cranelift-codegen-0.109.0}/src/isa/x64/lower/isle.rs +0 -0
  1181. /data/ext/cargo-vendor/{cranelift-codegen-0.108.1 → cranelift-codegen-0.109.0}/src/isa/x64/lower.rs +0 -0
  1182. /data/ext/cargo-vendor/{cranelift-codegen-0.108.1 → cranelift-codegen-0.109.0}/src/isa/x64/mod.rs +0 -0
  1183. /data/ext/cargo-vendor/{cranelift-codegen-0.108.1 → cranelift-codegen-0.109.0}/src/isa/x64/settings.rs +0 -0
  1184. /data/ext/cargo-vendor/{cranelift-codegen-0.108.1 → cranelift-codegen-0.109.0}/src/iterators.rs +0 -0
  1185. /data/ext/cargo-vendor/{cranelift-codegen-0.108.1 → cranelift-codegen-0.109.0}/src/legalizer/globalvalue.rs +0 -0
  1186. /data/ext/cargo-vendor/{cranelift-codegen-0.108.1 → cranelift-codegen-0.109.0}/src/legalizer/mod.rs +0 -0
  1187. /data/ext/cargo-vendor/{cranelift-codegen-0.108.1 → cranelift-codegen-0.109.0}/src/loop_analysis.rs +0 -0
  1188. /data/ext/cargo-vendor/{cranelift-codegen-0.108.1 → cranelift-codegen-0.109.0}/src/machinst/compile.rs +0 -0
  1189. /data/ext/cargo-vendor/{cranelift-codegen-0.108.1 → cranelift-codegen-0.109.0}/src/machinst/helpers.rs +0 -0
  1190. /data/ext/cargo-vendor/{cranelift-codegen-0.108.1 → cranelift-codegen-0.109.0}/src/machinst/inst_common.rs +0 -0
  1191. /data/ext/cargo-vendor/{cranelift-codegen-0.108.1 → cranelift-codegen-0.109.0}/src/machinst/pcc.rs +0 -0
  1192. /data/ext/cargo-vendor/{cranelift-codegen-0.108.1 → cranelift-codegen-0.109.0}/src/nan_canonicalization.rs +0 -0
  1193. /data/ext/cargo-vendor/{cranelift-codegen-0.108.1 → cranelift-codegen-0.109.0}/src/opts/README.md +0 -0
  1194. /data/ext/cargo-vendor/{cranelift-codegen-0.108.1 → cranelift-codegen-0.109.0}/src/opts/arithmetic.isle +0 -0
  1195. /data/ext/cargo-vendor/{cranelift-codegen-0.108.1 → cranelift-codegen-0.109.0}/src/opts/bitops.isle +0 -0
  1196. /data/ext/cargo-vendor/{cranelift-codegen-0.108.1 → cranelift-codegen-0.109.0}/src/opts/extends.isle +0 -0
  1197. /data/ext/cargo-vendor/{cranelift-codegen-0.108.1 → cranelift-codegen-0.109.0}/src/opts/generated_code.rs +0 -0
  1198. /data/ext/cargo-vendor/{cranelift-codegen-0.108.1 → cranelift-codegen-0.109.0}/src/opts/icmp.isle +0 -0
  1199. /data/ext/cargo-vendor/{cranelift-codegen-0.108.1 → cranelift-codegen-0.109.0}/src/opts/remat.isle +0 -0
  1200. /data/ext/cargo-vendor/{cranelift-codegen-0.108.1 → cranelift-codegen-0.109.0}/src/opts/selects.isle +0 -0
  1201. /data/ext/cargo-vendor/{cranelift-codegen-0.108.1 → cranelift-codegen-0.109.0}/src/opts/spaceship.isle +0 -0
  1202. /data/ext/cargo-vendor/{cranelift-codegen-0.108.1 → cranelift-codegen-0.109.0}/src/opts/spectre.isle +0 -0
  1203. /data/ext/cargo-vendor/{cranelift-codegen-0.108.1 → cranelift-codegen-0.109.0}/src/opts/vector.isle +0 -0
  1204. /data/ext/cargo-vendor/{cranelift-codegen-0.108.1 → cranelift-codegen-0.109.0}/src/opts.rs +0 -0
  1205. /data/ext/cargo-vendor/{cranelift-codegen-0.108.1 → cranelift-codegen-0.109.0}/src/prelude_opt.isle +0 -0
  1206. /data/ext/cargo-vendor/{cranelift-codegen-0.108.1 → cranelift-codegen-0.109.0}/src/print_errors.rs +0 -0
  1207. /data/ext/cargo-vendor/{cranelift-codegen-0.108.1 → cranelift-codegen-0.109.0}/src/ranges.rs +0 -0
  1208. /data/ext/cargo-vendor/{cranelift-codegen-0.108.1 → cranelift-codegen-0.109.0}/src/remove_constant_phis.rs +0 -0
  1209. /data/ext/cargo-vendor/{cranelift-codegen-0.108.1 → cranelift-codegen-0.109.0}/src/result.rs +0 -0
  1210. /data/ext/cargo-vendor/{cranelift-codegen-0.108.1 → cranelift-codegen-0.109.0}/src/scoped_hash_map.rs +0 -0
  1211. /data/ext/cargo-vendor/{cranelift-codegen-0.108.1 → cranelift-codegen-0.109.0}/src/settings.rs +0 -0
  1212. /data/ext/cargo-vendor/{cranelift-codegen-0.108.1 → cranelift-codegen-0.109.0}/src/souper_harvest.rs +0 -0
  1213. /data/ext/cargo-vendor/{cranelift-codegen-0.108.1 → cranelift-codegen-0.109.0}/src/unionfind.rs +0 -0
  1214. /data/ext/cargo-vendor/{cranelift-codegen-0.108.1 → cranelift-codegen-0.109.0}/src/unreachable_code.rs +0 -0
  1215. /data/ext/cargo-vendor/{cranelift-codegen-0.108.1 → cranelift-codegen-0.109.0}/src/value_label.rs +0 -0
  1216. /data/ext/cargo-vendor/{cranelift-codegen-meta-0.108.1 → cranelift-codegen-meta-0.109.0}/LICENSE +0 -0
  1217. /data/ext/cargo-vendor/{cranelift-codegen-meta-0.108.1 → cranelift-codegen-meta-0.109.0}/README.md +0 -0
  1218. /data/ext/cargo-vendor/{cranelift-codegen-meta-0.108.1 → cranelift-codegen-meta-0.109.0}/src/cdsl/formats.rs +0 -0
  1219. /data/ext/cargo-vendor/{cranelift-codegen-meta-0.108.1 → cranelift-codegen-meta-0.109.0}/src/cdsl/instructions.rs +0 -0
  1220. /data/ext/cargo-vendor/{cranelift-codegen-meta-0.108.1 → cranelift-codegen-meta-0.109.0}/src/cdsl/isa.rs +0 -0
  1221. /data/ext/cargo-vendor/{cranelift-codegen-meta-0.108.1 → cranelift-codegen-meta-0.109.0}/src/cdsl/mod.rs +0 -0
  1222. /data/ext/cargo-vendor/{cranelift-codegen-meta-0.108.1 → cranelift-codegen-meta-0.109.0}/src/cdsl/operands.rs +0 -0
  1223. /data/ext/cargo-vendor/{cranelift-codegen-meta-0.108.1 → cranelift-codegen-meta-0.109.0}/src/cdsl/settings.rs +0 -0
  1224. /data/ext/cargo-vendor/{cranelift-codegen-meta-0.108.1 → cranelift-codegen-meta-0.109.0}/src/cdsl/typevar.rs +0 -0
  1225. /data/ext/cargo-vendor/{cranelift-codegen-meta-0.108.1 → cranelift-codegen-meta-0.109.0}/src/constant_hash.rs +0 -0
  1226. /data/ext/cargo-vendor/{cranelift-codegen-meta-0.108.1 → cranelift-codegen-meta-0.109.0}/src/error.rs +0 -0
  1227. /data/ext/cargo-vendor/{cranelift-codegen-meta-0.108.1 → cranelift-codegen-meta-0.109.0}/src/gen_inst.rs +0 -0
  1228. /data/ext/cargo-vendor/{cranelift-codegen-meta-0.108.1 → cranelift-codegen-meta-0.109.0}/src/gen_isle.rs +0 -0
  1229. /data/ext/cargo-vendor/{cranelift-codegen-meta-0.108.1 → cranelift-codegen-meta-0.109.0}/src/gen_settings.rs +0 -0
  1230. /data/ext/cargo-vendor/{cranelift-codegen-meta-0.108.1 → cranelift-codegen-meta-0.109.0}/src/gen_types.rs +0 -0
  1231. /data/ext/cargo-vendor/{cranelift-codegen-meta-0.108.1 → cranelift-codegen-meta-0.109.0}/src/isa/arm64.rs +0 -0
  1232. /data/ext/cargo-vendor/{cranelift-codegen-meta-0.108.1 → cranelift-codegen-meta-0.109.0}/src/isa/mod.rs +0 -0
  1233. /data/ext/cargo-vendor/{cranelift-codegen-meta-0.108.1 → cranelift-codegen-meta-0.109.0}/src/isa/s390x.rs +0 -0
  1234. /data/ext/cargo-vendor/{cranelift-codegen-meta-0.108.1 → cranelift-codegen-meta-0.109.0}/src/isa/x86.rs +0 -0
  1235. /data/ext/cargo-vendor/{cranelift-codegen-meta-0.108.1 → cranelift-codegen-meta-0.109.0}/src/isle.rs +0 -0
  1236. /data/ext/cargo-vendor/{cranelift-codegen-meta-0.108.1 → cranelift-codegen-meta-0.109.0}/src/lib.rs +0 -0
  1237. /data/ext/cargo-vendor/{cranelift-codegen-meta-0.108.1 → cranelift-codegen-meta-0.109.0}/src/shared/entities.rs +0 -0
  1238. /data/ext/cargo-vendor/{cranelift-codegen-meta-0.108.1 → cranelift-codegen-meta-0.109.0}/src/shared/formats.rs +0 -0
  1239. /data/ext/cargo-vendor/{cranelift-codegen-meta-0.108.1 → cranelift-codegen-meta-0.109.0}/src/shared/immediates.rs +0 -0
  1240. /data/ext/cargo-vendor/{cranelift-codegen-meta-0.108.1 → cranelift-codegen-meta-0.109.0}/src/shared/instructions.rs +0 -0
  1241. /data/ext/cargo-vendor/{cranelift-codegen-meta-0.108.1 → cranelift-codegen-meta-0.109.0}/src/shared/mod.rs +0 -0
  1242. /data/ext/cargo-vendor/{cranelift-codegen-meta-0.108.1 → cranelift-codegen-meta-0.109.0}/src/shared/settings.rs +0 -0
  1243. /data/ext/cargo-vendor/{cranelift-codegen-meta-0.108.1 → cranelift-codegen-meta-0.109.0}/src/shared/types.rs +0 -0
  1244. /data/ext/cargo-vendor/{cranelift-codegen-meta-0.108.1 → cranelift-codegen-meta-0.109.0}/src/srcgen.rs +0 -0
  1245. /data/ext/cargo-vendor/{cranelift-codegen-meta-0.108.1 → cranelift-codegen-meta-0.109.0}/src/unique_table.rs +0 -0
  1246. /data/ext/cargo-vendor/{cranelift-codegen-shared-0.108.1 → cranelift-codegen-shared-0.109.0}/LICENSE +0 -0
  1247. /data/ext/cargo-vendor/{cranelift-codegen-shared-0.108.1 → cranelift-codegen-shared-0.109.0}/README.md +0 -0
  1248. /data/ext/cargo-vendor/{cranelift-codegen-shared-0.108.1 → cranelift-codegen-shared-0.109.0}/src/constant_hash.rs +0 -0
  1249. /data/ext/cargo-vendor/{cranelift-codegen-shared-0.108.1 → cranelift-codegen-shared-0.109.0}/src/lib.rs +0 -0
  1250. /data/ext/cargo-vendor/{cranelift-control-0.108.1 → cranelift-control-0.109.0}/LICENSE +0 -0
  1251. /data/ext/cargo-vendor/{cranelift-control-0.108.1 → cranelift-control-0.109.0}/README.md +0 -0
  1252. /data/ext/cargo-vendor/{cranelift-control-0.108.1 → cranelift-control-0.109.0}/src/chaos.rs +0 -0
  1253. /data/ext/cargo-vendor/{cranelift-control-0.108.1 → cranelift-control-0.109.0}/src/lib.rs +0 -0
  1254. /data/ext/cargo-vendor/{cranelift-control-0.108.1 → cranelift-control-0.109.0}/src/zero_sized.rs +0 -0
  1255. /data/ext/cargo-vendor/{cranelift-entity-0.108.1 → cranelift-entity-0.109.0}/LICENSE +0 -0
  1256. /data/ext/cargo-vendor/{cranelift-entity-0.108.1 → cranelift-entity-0.109.0}/README.md +0 -0
  1257. /data/ext/cargo-vendor/{cranelift-entity-0.108.1 → cranelift-entity-0.109.0}/src/boxed_slice.rs +0 -0
  1258. /data/ext/cargo-vendor/{cranelift-entity-0.108.1 → cranelift-entity-0.109.0}/src/iter.rs +0 -0
  1259. /data/ext/cargo-vendor/{cranelift-entity-0.108.1 → cranelift-entity-0.109.0}/src/keys.rs +0 -0
  1260. /data/ext/cargo-vendor/{cranelift-entity-0.108.1 → cranelift-entity-0.109.0}/src/lib.rs +0 -0
  1261. /data/ext/cargo-vendor/{cranelift-entity-0.108.1 → cranelift-entity-0.109.0}/src/list.rs +0 -0
  1262. /data/ext/cargo-vendor/{cranelift-entity-0.108.1 → cranelift-entity-0.109.0}/src/map.rs +0 -0
  1263. /data/ext/cargo-vendor/{cranelift-entity-0.108.1 → cranelift-entity-0.109.0}/src/packed_option.rs +0 -0
  1264. /data/ext/cargo-vendor/{cranelift-entity-0.108.1 → cranelift-entity-0.109.0}/src/primary.rs +0 -0
  1265. /data/ext/cargo-vendor/{cranelift-entity-0.108.1 → cranelift-entity-0.109.0}/src/sparse.rs +0 -0
  1266. /data/ext/cargo-vendor/{cranelift-entity-0.108.1 → cranelift-entity-0.109.0}/src/unsigned.rs +0 -0
  1267. /data/ext/cargo-vendor/{cranelift-frontend-0.108.1 → cranelift-frontend-0.109.0}/LICENSE +0 -0
  1268. /data/ext/cargo-vendor/{cranelift-frontend-0.108.1 → cranelift-frontend-0.109.0}/README.md +0 -0
  1269. /data/ext/cargo-vendor/{cranelift-frontend-0.108.1 → cranelift-frontend-0.109.0}/src/switch.rs +0 -0
  1270. /data/ext/cargo-vendor/{cranelift-frontend-0.108.1 → cranelift-frontend-0.109.0}/src/variable.rs +0 -0
  1271. /data/ext/cargo-vendor/{cranelift-isle-0.108.1 → cranelift-isle-0.109.0}/README.md +0 -0
  1272. /data/ext/cargo-vendor/{cranelift-isle-0.108.1 → cranelift-isle-0.109.0}/build.rs +0 -0
  1273. /data/ext/cargo-vendor/{cranelift-isle-0.108.1 → cranelift-isle-0.109.0}/isle_examples/fail/bad_converters.isle +0 -0
  1274. /data/ext/cargo-vendor/{cranelift-isle-0.108.1 → cranelift-isle-0.109.0}/isle_examples/fail/bound_var_type_mismatch.isle +0 -0
  1275. /data/ext/cargo-vendor/{cranelift-isle-0.108.1 → cranelift-isle-0.109.0}/isle_examples/fail/converter_extractor_constructor.isle +0 -0
  1276. /data/ext/cargo-vendor/{cranelift-isle-0.108.1 → cranelift-isle-0.109.0}/isle_examples/fail/error1.isle +0 -0
  1277. /data/ext/cargo-vendor/{cranelift-isle-0.108.1 → cranelift-isle-0.109.0}/isle_examples/fail/extra_parens.isle +0 -0
  1278. /data/ext/cargo-vendor/{cranelift-isle-0.108.1 → cranelift-isle-0.109.0}/isle_examples/fail/impure_expression.isle +0 -0
  1279. /data/ext/cargo-vendor/{cranelift-isle-0.108.1 → cranelift-isle-0.109.0}/isle_examples/fail/impure_rhs.isle +0 -0
  1280. /data/ext/cargo-vendor/{cranelift-isle-0.108.1 → cranelift-isle-0.109.0}/isle_examples/fail/multi_internal_etor.isle +0 -0
  1281. /data/ext/cargo-vendor/{cranelift-isle-0.108.1 → cranelift-isle-0.109.0}/isle_examples/fail/multi_prio.isle +0 -0
  1282. /data/ext/cargo-vendor/{cranelift-isle-0.108.1 → cranelift-isle-0.109.0}/isle_examples/link/borrows.isle +0 -0
  1283. /data/ext/cargo-vendor/{cranelift-isle-0.108.1 → cranelift-isle-0.109.0}/isle_examples/link/borrows_main.rs +0 -0
  1284. /data/ext/cargo-vendor/{cranelift-isle-0.108.1 → cranelift-isle-0.109.0}/isle_examples/link/iflets.isle +0 -0
  1285. /data/ext/cargo-vendor/{cranelift-isle-0.108.1 → cranelift-isle-0.109.0}/isle_examples/link/iflets_main.rs +0 -0
  1286. /data/ext/cargo-vendor/{cranelift-isle-0.108.1 → cranelift-isle-0.109.0}/isle_examples/link/multi_constructor.isle +0 -0
  1287. /data/ext/cargo-vendor/{cranelift-isle-0.108.1 → cranelift-isle-0.109.0}/isle_examples/link/multi_constructor_main.rs +0 -0
  1288. /data/ext/cargo-vendor/{cranelift-isle-0.108.1 → cranelift-isle-0.109.0}/isle_examples/link/multi_extractor.isle +0 -0
  1289. /data/ext/cargo-vendor/{cranelift-isle-0.108.1 → cranelift-isle-0.109.0}/isle_examples/link/multi_extractor_main.rs +0 -0
  1290. /data/ext/cargo-vendor/{cranelift-isle-0.108.1 → cranelift-isle-0.109.0}/isle_examples/link/test.isle +0 -0
  1291. /data/ext/cargo-vendor/{cranelift-isle-0.108.1 → cranelift-isle-0.109.0}/isle_examples/link/test_main.rs +0 -0
  1292. /data/ext/cargo-vendor/{cranelift-isle-0.108.1 → cranelift-isle-0.109.0}/isle_examples/pass/bound_var.isle +0 -0
  1293. /data/ext/cargo-vendor/{cranelift-isle-0.108.1 → cranelift-isle-0.109.0}/isle_examples/pass/construct_and_extract.isle +0 -0
  1294. /data/ext/cargo-vendor/{cranelift-isle-0.108.1 → cranelift-isle-0.109.0}/isle_examples/pass/conversions.isle +0 -0
  1295. /data/ext/cargo-vendor/{cranelift-isle-0.108.1 → cranelift-isle-0.109.0}/isle_examples/pass/conversions_extern.isle +0 -0
  1296. /data/ext/cargo-vendor/{cranelift-isle-0.108.1 → cranelift-isle-0.109.0}/isle_examples/pass/let.isle +0 -0
  1297. /data/ext/cargo-vendor/{cranelift-isle-0.108.1 → cranelift-isle-0.109.0}/isle_examples/pass/nodebug.isle +0 -0
  1298. /data/ext/cargo-vendor/{cranelift-isle-0.108.1 → cranelift-isle-0.109.0}/isle_examples/pass/prio_trie_bug.isle +0 -0
  1299. /data/ext/cargo-vendor/{cranelift-isle-0.108.1 → cranelift-isle-0.109.0}/isle_examples/pass/test2.isle +0 -0
  1300. /data/ext/cargo-vendor/{cranelift-isle-0.108.1 → cranelift-isle-0.109.0}/isle_examples/pass/test3.isle +0 -0
  1301. /data/ext/cargo-vendor/{cranelift-isle-0.108.1 → cranelift-isle-0.109.0}/isle_examples/pass/test4.isle +0 -0
  1302. /data/ext/cargo-vendor/{cranelift-isle-0.108.1 → cranelift-isle-0.109.0}/isle_examples/pass/tutorial.isle +0 -0
  1303. /data/ext/cargo-vendor/{cranelift-isle-0.108.1 → cranelift-isle-0.109.0}/isle_examples/run/iconst.isle +0 -0
  1304. /data/ext/cargo-vendor/{cranelift-isle-0.108.1 → cranelift-isle-0.109.0}/isle_examples/run/iconst_main.rs +0 -0
  1305. /data/ext/cargo-vendor/{cranelift-isle-0.108.1 → cranelift-isle-0.109.0}/isle_examples/run/let_shadowing.isle +0 -0
  1306. /data/ext/cargo-vendor/{cranelift-isle-0.108.1 → cranelift-isle-0.109.0}/isle_examples/run/let_shadowing_main.rs +0 -0
  1307. /data/ext/cargo-vendor/{cranelift-isle-0.108.1 → cranelift-isle-0.109.0}/src/ast.rs +0 -0
  1308. /data/ext/cargo-vendor/{cranelift-isle-0.108.1 → cranelift-isle-0.109.0}/src/codegen.rs +0 -0
  1309. /data/ext/cargo-vendor/{cranelift-isle-0.108.1 → cranelift-isle-0.109.0}/src/compile.rs +0 -0
  1310. /data/ext/cargo-vendor/{cranelift-isle-0.108.1 → cranelift-isle-0.109.0}/src/disjointsets.rs +0 -0
  1311. /data/ext/cargo-vendor/{cranelift-isle-0.108.1 → cranelift-isle-0.109.0}/src/error.rs +0 -0
  1312. /data/ext/cargo-vendor/{cranelift-isle-0.108.1 → cranelift-isle-0.109.0}/src/lexer.rs +0 -0
  1313. /data/ext/cargo-vendor/{cranelift-isle-0.108.1 → cranelift-isle-0.109.0}/src/lib.rs +0 -0
  1314. /data/ext/cargo-vendor/{cranelift-isle-0.108.1 → cranelift-isle-0.109.0}/src/log.rs +0 -0
  1315. /data/ext/cargo-vendor/{cranelift-isle-0.108.1 → cranelift-isle-0.109.0}/src/overlap.rs +0 -0
  1316. /data/ext/cargo-vendor/{cranelift-isle-0.108.1 → cranelift-isle-0.109.0}/src/parser.rs +0 -0
  1317. /data/ext/cargo-vendor/{cranelift-isle-0.108.1 → cranelift-isle-0.109.0}/src/serialize.rs +0 -0
  1318. /data/ext/cargo-vendor/{cranelift-isle-0.108.1 → cranelift-isle-0.109.0}/src/stablemapset.rs +0 -0
  1319. /data/ext/cargo-vendor/{cranelift-isle-0.108.1 → cranelift-isle-0.109.0}/src/trie_again.rs +0 -0
  1320. /data/ext/cargo-vendor/{cranelift-isle-0.108.1 → cranelift-isle-0.109.0}/tests/run_tests.rs +0 -0
  1321. /data/ext/cargo-vendor/{cranelift-native-0.108.1 → cranelift-native-0.109.0}/LICENSE +0 -0
  1322. /data/ext/cargo-vendor/{cranelift-native-0.108.1 → cranelift-native-0.109.0}/README.md +0 -0
  1323. /data/ext/cargo-vendor/{cranelift-wasm-0.108.1 → cranelift-wasm-0.109.0}/LICENSE +0 -0
  1324. /data/ext/cargo-vendor/{cranelift-wasm-0.108.1 → cranelift-wasm-0.109.0}/README.md +0 -0
  1325. /data/ext/cargo-vendor/{cranelift-wasm-0.108.1 → cranelift-wasm-0.109.0}/src/code_translator/bounds_checks.rs +0 -0
  1326. /data/ext/cargo-vendor/{cranelift-wasm-0.108.1 → cranelift-wasm-0.109.0}/src/environ/dummy.rs +0 -0
  1327. /data/ext/cargo-vendor/{cranelift-wasm-0.108.1 → cranelift-wasm-0.109.0}/src/environ/mod.rs +0 -0
  1328. /data/ext/cargo-vendor/{cranelift-wasm-0.108.1 → cranelift-wasm-0.109.0}/src/environ/spec.rs +0 -0
  1329. /data/ext/cargo-vendor/{cranelift-wasm-0.108.1 → cranelift-wasm-0.109.0}/src/heap.rs +0 -0
  1330. /data/ext/cargo-vendor/{cranelift-wasm-0.108.1 → cranelift-wasm-0.109.0}/src/lib.rs +0 -0
  1331. /data/ext/cargo-vendor/{cranelift-wasm-0.108.1 → cranelift-wasm-0.109.0}/src/table.rs +0 -0
  1332. /data/ext/cargo-vendor/{cranelift-wasm-0.108.1 → cranelift-wasm-0.109.0}/src/translation_utils.rs +0 -0
  1333. /data/ext/cargo-vendor/{object-0.33.0 → object-0.36.3}/LICENSE-APACHE +0 -0
  1334. /data/ext/cargo-vendor/{object-0.33.0 → object-0.36.3}/LICENSE-MIT +0 -0
  1335. /data/ext/cargo-vendor/{object-0.33.0 → object-0.36.3}/src/archive.rs +0 -0
  1336. /data/ext/cargo-vendor/{object-0.33.0 → object-0.36.3}/src/build/error.rs +0 -0
  1337. /data/ext/cargo-vendor/{object-0.33.0 → object-0.36.3}/src/build/mod.rs +0 -0
  1338. /data/ext/cargo-vendor/{object-0.33.0 → object-0.36.3}/src/build/table.rs +0 -0
  1339. /data/ext/cargo-vendor/{object-0.33.0 → object-0.36.3}/src/lib.rs +0 -0
  1340. /data/ext/cargo-vendor/{object-0.33.0 → object-0.36.3}/src/pe.rs +0 -0
  1341. /data/ext/cargo-vendor/{object-0.33.0 → object-0.36.3}/src/read/coff/import.rs +0 -0
  1342. /data/ext/cargo-vendor/{object-0.33.0 → object-0.36.3}/src/read/coff/mod.rs +0 -0
  1343. /data/ext/cargo-vendor/{object-0.33.0 → object-0.36.3}/src/read/elf/compression.rs +0 -0
  1344. /data/ext/cargo-vendor/{object-0.33.0 → object-0.36.3}/src/read/elf/dynamic.rs +0 -0
  1345. /data/ext/cargo-vendor/{object-0.33.0 → object-0.36.3}/src/read/elf/mod.rs +0 -0
  1346. /data/ext/cargo-vendor/{object-0.33.0 → object-0.36.3}/src/read/macho/fat.rs +0 -0
  1347. /data/ext/cargo-vendor/{object-0.33.0 → object-0.36.3}/src/read/macho/mod.rs +0 -0
  1348. /data/ext/cargo-vendor/{object-0.33.0 → object-0.36.3}/src/read/macho/relocation.rs +0 -0
  1349. /data/ext/cargo-vendor/{object-0.33.0 → object-0.36.3}/src/read/pe/data_directory.rs +0 -0
  1350. /data/ext/cargo-vendor/{object-0.33.0 → object-0.36.3}/src/read/pe/export.rs +0 -0
  1351. /data/ext/cargo-vendor/{object-0.33.0 → object-0.36.3}/src/read/pe/mod.rs +0 -0
  1352. /data/ext/cargo-vendor/{object-0.33.0 → object-0.36.3}/src/read/pe/resource.rs +0 -0
  1353. /data/ext/cargo-vendor/{object-0.33.0 → object-0.36.3}/src/read/pe/rich.rs +0 -0
  1354. /data/ext/cargo-vendor/{object-0.33.0 → object-0.36.3}/src/read/read_ref.rs +0 -0
  1355. /data/ext/cargo-vendor/{object-0.33.0 → object-0.36.3}/src/read/util.rs +0 -0
  1356. /data/ext/cargo-vendor/{object-0.33.0 → object-0.36.3}/src/read/xcoff/comdat.rs +0 -0
  1357. /data/ext/cargo-vendor/{object-0.33.0 → object-0.36.3}/src/read/xcoff/mod.rs +0 -0
  1358. /data/ext/cargo-vendor/{object-0.33.0 → object-0.36.3}/src/read/xcoff/segment.rs +0 -0
  1359. /data/ext/cargo-vendor/{object-0.33.0 → object-0.36.3}/src/write/coff/mod.rs +0 -0
  1360. /data/ext/cargo-vendor/{object-0.33.0 → object-0.36.3}/src/write/elf/mod.rs +0 -0
  1361. /data/ext/cargo-vendor/{object-0.33.0 → object-0.36.3}/src/write/string.rs +0 -0
  1362. /data/ext/cargo-vendor/{object-0.33.0 → object-0.36.3}/src/write/util.rs +0 -0
  1363. /data/ext/cargo-vendor/{object-0.33.0 → object-0.36.3}/src/xcoff.rs +0 -0
  1364. /data/ext/cargo-vendor/{object-0.33.0 → object-0.36.3}/tests/parse_self.rs +0 -0
  1365. /data/ext/cargo-vendor/{object-0.33.0 → object-0.36.3}/tests/read/coff.rs +0 -0
  1366. /data/ext/cargo-vendor/{object-0.33.0 → object-0.36.3}/tests/read/elf.rs +0 -0
  1367. /data/ext/cargo-vendor/{object-0.33.0 → object-0.36.3}/tests/round_trip/coff.rs +0 -0
  1368. /data/ext/cargo-vendor/{object-0.33.0 → object-0.36.3}/tests/round_trip/macho.rs +0 -0
  1369. /data/ext/cargo-vendor/{wasi-common-21.0.1 → wasi-common-22.0.0}/LICENSE +0 -0
  1370. /data/ext/cargo-vendor/{wasi-common-21.0.1 → wasi-common-22.0.0}/README.md +0 -0
  1371. /data/ext/cargo-vendor/{wasi-common-21.0.1 → wasi-common-22.0.0}/src/clocks.rs +0 -0
  1372. /data/ext/cargo-vendor/{wasi-common-21.0.1 → wasi-common-22.0.0}/src/ctx.rs +0 -0
  1373. /data/ext/cargo-vendor/{wasi-common-21.0.1 → wasi-common-22.0.0}/src/dir.rs +0 -0
  1374. /data/ext/cargo-vendor/{wasi-common-21.0.1 → wasi-common-22.0.0}/src/error.rs +0 -0
  1375. /data/ext/cargo-vendor/{wasi-common-21.0.1 → wasi-common-22.0.0}/src/file.rs +0 -0
  1376. /data/ext/cargo-vendor/{wasi-common-21.0.1 → wasi-common-22.0.0}/src/lib.rs +0 -0
  1377. /data/ext/cargo-vendor/{wasi-common-21.0.1 → wasi-common-22.0.0}/src/pipe.rs +0 -0
  1378. /data/ext/cargo-vendor/{wasi-common-21.0.1 → wasi-common-22.0.0}/src/random.rs +0 -0
  1379. /data/ext/cargo-vendor/{wasi-common-21.0.1 → wasi-common-22.0.0}/src/sched/subscription.rs +0 -0
  1380. /data/ext/cargo-vendor/{wasi-common-21.0.1 → wasi-common-22.0.0}/src/sched.rs +0 -0
  1381. /data/ext/cargo-vendor/{wasi-common-21.0.1 → wasi-common-22.0.0}/src/snapshots/mod.rs +0 -0
  1382. /data/ext/cargo-vendor/{wasi-common-21.0.1 → wasi-common-22.0.0}/src/snapshots/preview_1/error.rs +0 -0
  1383. /data/ext/cargo-vendor/{wasi-common-21.0.1 → wasi-common-22.0.0}/src/sync/clocks.rs +0 -0
  1384. /data/ext/cargo-vendor/{wasi-common-21.0.1 → wasi-common-22.0.0}/src/sync/dir.rs +0 -0
  1385. /data/ext/cargo-vendor/{wasi-common-21.0.1 → wasi-common-22.0.0}/src/sync/file.rs +0 -0
  1386. /data/ext/cargo-vendor/{wasi-common-21.0.1 → wasi-common-22.0.0}/src/sync/mod.rs +0 -0
  1387. /data/ext/cargo-vendor/{wasi-common-21.0.1 → wasi-common-22.0.0}/src/sync/net.rs +0 -0
  1388. /data/ext/cargo-vendor/{wasi-common-21.0.1 → wasi-common-22.0.0}/src/sync/sched/unix.rs +0 -0
  1389. /data/ext/cargo-vendor/{wasi-common-21.0.1 → wasi-common-22.0.0}/src/sync/sched.rs +0 -0
  1390. /data/ext/cargo-vendor/{wasi-common-21.0.1 → wasi-common-22.0.0}/src/sync/stdio.rs +0 -0
  1391. /data/ext/cargo-vendor/{wasi-common-21.0.1 → wasi-common-22.0.0}/src/table.rs +0 -0
  1392. /data/ext/cargo-vendor/{wasi-common-21.0.1 → wasi-common-22.0.0}/src/tokio/dir.rs +0 -0
  1393. /data/ext/cargo-vendor/{wasi-common-21.0.1 → wasi-common-22.0.0}/src/tokio/mod.rs +0 -0
  1394. /data/ext/cargo-vendor/{wasi-common-21.0.1 → wasi-common-22.0.0}/src/tokio/net.rs +0 -0
  1395. /data/ext/cargo-vendor/{wasi-common-21.0.1 → wasi-common-22.0.0}/src/tokio/sched/unix.rs +0 -0
  1396. /data/ext/cargo-vendor/{wasi-common-21.0.1 → wasi-common-22.0.0}/src/tokio/sched/windows.rs +0 -0
  1397. /data/ext/cargo-vendor/{wasi-common-21.0.1 → wasi-common-22.0.0}/src/tokio/sched.rs +0 -0
  1398. /data/ext/cargo-vendor/{wasi-common-21.0.1 → wasi-common-22.0.0}/src/tokio/stdio.rs +0 -0
  1399. /data/ext/cargo-vendor/{wasi-common-21.0.1 → wasi-common-22.0.0}/tests/all/async_.rs +0 -0
  1400. /data/ext/cargo-vendor/{wasi-common-21.0.1 → wasi-common-22.0.0}/tests/all/main.rs +0 -0
  1401. /data/ext/cargo-vendor/{wasi-common-21.0.1 → wasi-common-22.0.0}/tests/all/sync.rs +0 -0
  1402. /data/ext/cargo-vendor/{wasi-common-21.0.1 → wasi-common-22.0.0}/witx/preview0/typenames.witx +0 -0
  1403. /data/ext/cargo-vendor/{wasi-common-21.0.1 → wasi-common-22.0.0}/witx/preview0/wasi_unstable.witx +0 -0
  1404. /data/ext/cargo-vendor/{wasi-common-21.0.1 → wasi-common-22.0.0}/witx/preview1/typenames.witx +0 -0
  1405. /data/ext/cargo-vendor/{wasi-common-21.0.1 → wasi-common-22.0.0}/witx/preview1/wasi_snapshot_preview1.witx +0 -0
  1406. /data/ext/cargo-vendor/{wasmparser-0.207.0 → wasmparser-0.209.1}/README.md +0 -0
  1407. /data/ext/cargo-vendor/{wasmparser-0.207.0 → wasmparser-0.209.1}/benches/benchmark.rs +0 -0
  1408. /data/ext/cargo-vendor/{wasmparser-0.207.0 → wasmparser-0.209.1}/examples/simple.rs +0 -0
  1409. /data/ext/cargo-vendor/{wasmparser-0.207.0 → wasmparser-0.209.1}/src/readers/component/aliases.rs +0 -0
  1410. /data/ext/cargo-vendor/{wasmparser-0.207.0 → wasmparser-0.209.1}/src/readers/component/canonicals.rs +0 -0
  1411. /data/ext/cargo-vendor/{wasmparser-0.207.0 → wasmparser-0.209.1}/src/readers/component/exports.rs +0 -0
  1412. /data/ext/cargo-vendor/{wasmparser-0.207.0 → wasmparser-0.209.1}/src/readers/component/start.rs +0 -0
  1413. /data/ext/cargo-vendor/{wasmparser-0.207.0 → wasmparser-0.209.1}/src/readers/component.rs +0 -0
  1414. /data/ext/cargo-vendor/{wasmparser-0.207.0 → wasmparser-0.209.1}/src/readers/core/dylink0.rs +0 -0
  1415. /data/ext/cargo-vendor/{wasmparser-0.207.0 → wasmparser-0.209.1}/src/readers/core/exports.rs +0 -0
  1416. /data/ext/cargo-vendor/{wasmparser-0.207.0 → wasmparser-0.209.1}/src/readers/core/functions.rs +0 -0
  1417. /data/ext/cargo-vendor/{wasmparser-0.207.0 → wasmparser-0.209.1}/src/readers/core/imports.rs +0 -0
  1418. /data/ext/cargo-vendor/{wasmparser-0.207.0 → wasmparser-0.209.1}/src/readers/core/memories.rs +0 -0
  1419. /data/ext/cargo-vendor/{wasmparser-0.207.0 → wasmparser-0.209.1}/src/readers/core/tables.rs +0 -0
  1420. /data/ext/cargo-vendor/{wasmparser-0.207.0 → wasmparser-0.209.1}/src/readers/core/tags.rs +0 -0
  1421. /data/ext/cargo-vendor/{wasmparser-0.207.0 → wasmparser-0.209.1}/src/readers/core/types/matches.rs +0 -0
  1422. /data/ext/cargo-vendor/{wasmparser-0.207.0 → wasmparser-0.209.1}/src/readers/core.rs +0 -0
  1423. /data/ext/cargo-vendor/{wasmparser-0.207.0 → wasmparser-0.209.1}/src/resources.rs +0 -0
  1424. /data/ext/cargo-vendor/{wasmparser-0.207.0 → wasmparser-0.209.1}/tests/big-module.rs +0 -0
  1425. /data/ext/cargo-vendor/{wasm-encoder-0.207.0 → wasmprinter-0.209.1}/LICENSE +0 -0
  1426. /data/ext/cargo-vendor/{wasmprinter-0.207.0 → wasmprinter-0.209.1}/README.md +0 -0
  1427. /data/ext/cargo-vendor/{wasmprinter-0.207.0 → wasmprinter-0.209.1}/tests/all.rs +0 -0
  1428. /data/ext/cargo-vendor/{wasmprinter-0.207.0 → wasmtime-22.0.0}/LICENSE +0 -0
  1429. /data/ext/cargo-vendor/{wasmtime-21.0.1 → wasmtime-22.0.0}/README.md +0 -0
  1430. /data/ext/cargo-vendor/{wasmtime-21.0.1 → wasmtime-22.0.0}/proptest-regressions/runtime/vm/instance/allocator/pooling/memory_pool.txt +0 -0
  1431. /data/ext/cargo-vendor/{wasmtime-21.0.1 → wasmtime-22.0.0}/src/compile/code_builder.rs +0 -0
  1432. /data/ext/cargo-vendor/{wasmtime-21.0.1 → wasmtime-22.0.0}/src/engine.rs +0 -0
  1433. /data/ext/cargo-vendor/{wasmtime-21.0.1 → wasmtime-22.0.0}/src/profiling_agent/vtune.rs +0 -0
  1434. /data/ext/cargo-vendor/{wasmtime-21.0.1 → wasmtime-22.0.0}/src/profiling_agent.rs +0 -0
  1435. /data/ext/cargo-vendor/{wasmtime-21.0.1 → wasmtime-22.0.0}/src/runtime/component/func/host.rs +0 -0
  1436. /data/ext/cargo-vendor/{wasmtime-21.0.1 → wasmtime-22.0.0}/src/runtime/component/func/options.rs +0 -0
  1437. /data/ext/cargo-vendor/{wasmtime-21.0.1 → wasmtime-22.0.0}/src/runtime/component/resources.rs +0 -0
  1438. /data/ext/cargo-vendor/{wasmtime-21.0.1 → wasmtime-22.0.0}/src/runtime/component/storage.rs +0 -0
  1439. /data/ext/cargo-vendor/{wasmtime-21.0.1 → wasmtime-22.0.0}/src/runtime/component/store.rs +0 -0
  1440. /data/ext/cargo-vendor/{wasmtime-21.0.1 → wasmtime-22.0.0}/src/runtime/component/values.rs +0 -0
  1441. /data/ext/cargo-vendor/{wasmtime-21.0.1 → wasmtime-22.0.0}/src/runtime/coredump.rs +0 -0
  1442. /data/ext/cargo-vendor/{wasmtime-21.0.1 → wasmtime-22.0.0}/src/runtime/externals.rs +0 -0
  1443. /data/ext/cargo-vendor/{wasmtime-21.0.1 → wasmtime-22.0.0}/src/runtime/gc/disabled/anyref.rs +0 -0
  1444. /data/ext/cargo-vendor/{wasmtime-21.0.1 → wasmtime-22.0.0}/src/runtime/gc/disabled/externref.rs +0 -0
  1445. /data/ext/cargo-vendor/{wasmtime-21.0.1 → wasmtime-22.0.0}/src/runtime/gc/disabled/i31.rs +0 -0
  1446. /data/ext/cargo-vendor/{wasmtime-21.0.1 → wasmtime-22.0.0}/src/runtime/gc/disabled/rooting.rs +0 -0
  1447. /data/ext/cargo-vendor/{wasmtime-21.0.1 → wasmtime-22.0.0}/src/runtime/gc/disabled.rs +0 -0
  1448. /data/ext/cargo-vendor/{wasmtime-21.0.1 → wasmtime-22.0.0}/src/runtime/gc/enabled/rooting.rs +0 -0
  1449. /data/ext/cargo-vendor/{wasmtime-21.0.1 → wasmtime-22.0.0}/src/runtime/gc/enabled.rs +0 -0
  1450. /data/ext/cargo-vendor/{wasmtime-21.0.1 → wasmtime-22.0.0}/src/runtime/limits.rs +0 -0
  1451. /data/ext/cargo-vendor/{wasmtime-21.0.1 → wasmtime-22.0.0}/src/runtime/memory.rs +0 -0
  1452. /data/ext/cargo-vendor/{wasmtime-21.0.1 → wasmtime-22.0.0}/src/runtime/profiling.rs +0 -0
  1453. /data/ext/cargo-vendor/{wasmtime-21.0.1 → wasmtime-22.0.0}/src/runtime/resources.rs +0 -0
  1454. /data/ext/cargo-vendor/{wasmtime-21.0.1 → wasmtime-22.0.0}/src/runtime/signatures.rs +0 -0
  1455. /data/ext/cargo-vendor/{wasmtime-21.0.1 → wasmtime-22.0.0}/src/runtime/stack.rs +0 -0
  1456. /data/ext/cargo-vendor/{wasmtime-21.0.1 → wasmtime-22.0.0}/src/runtime/store/context.rs +0 -0
  1457. /data/ext/cargo-vendor/{wasmtime-21.0.1 → wasmtime-22.0.0}/src/runtime/store/data.rs +0 -0
  1458. /data/ext/cargo-vendor/{wasmtime-21.0.1 → wasmtime-22.0.0}/src/runtime/trampoline/global.rs +0 -0
  1459. /data/ext/cargo-vendor/{wasmtime-21.0.1 → wasmtime-22.0.0}/src/runtime/trampoline/table.rs +0 -0
  1460. /data/ext/cargo-vendor/{wasmtime-21.0.1 → wasmtime-22.0.0}/src/runtime/trampoline.rs +0 -0
  1461. /data/ext/cargo-vendor/{wasmtime-21.0.1 → wasmtime-22.0.0}/src/runtime/trap.rs +0 -0
  1462. /data/ext/cargo-vendor/{wasmtime-21.0.1 → wasmtime-22.0.0}/src/runtime/types/matching.rs +0 -0
  1463. /data/ext/cargo-vendor/{wasmtime-21.0.1 → wasmtime-22.0.0}/src/runtime/uninhabited.rs +0 -0
  1464. /data/ext/cargo-vendor/{wasmtime-21.0.1 → wasmtime-22.0.0}/src/runtime/unix.rs +0 -0
  1465. /data/ext/cargo-vendor/{wasmtime-21.0.1 → wasmtime-22.0.0}/src/runtime/vm/arch/aarch64.rs +0 -0
  1466. /data/ext/cargo-vendor/{wasmtime-21.0.1 → wasmtime-22.0.0}/src/runtime/vm/arch/mod.rs +0 -0
  1467. /data/ext/cargo-vendor/{wasmtime-21.0.1 → wasmtime-22.0.0}/src/runtime/vm/arch/riscv64.rs +0 -0
  1468. /data/ext/cargo-vendor/{wasmtime-21.0.1 → wasmtime-22.0.0}/src/runtime/vm/arch/s390x.S +0 -0
  1469. /data/ext/cargo-vendor/{wasmtime-21.0.1 → wasmtime-22.0.0}/src/runtime/vm/arch/s390x.rs +0 -0
  1470. /data/ext/cargo-vendor/{wasmtime-21.0.1 → wasmtime-22.0.0}/src/runtime/vm/arch/x86_64.rs +0 -0
  1471. /data/ext/cargo-vendor/{wasmtime-21.0.1 → wasmtime-22.0.0}/src/runtime/vm/async_yield.rs +0 -0
  1472. /data/ext/cargo-vendor/{wasmtime-21.0.1 → wasmtime-22.0.0}/src/runtime/vm/component/libcalls.rs +0 -0
  1473. /data/ext/cargo-vendor/{wasmtime-21.0.1 → wasmtime-22.0.0}/src/runtime/vm/const_expr.rs +0 -0
  1474. /data/ext/cargo-vendor/{wasmtime-21.0.1 → wasmtime-22.0.0}/src/runtime/vm/debug_builtins.rs +0 -0
  1475. /data/ext/cargo-vendor/{wasmtime-21.0.1 → wasmtime-22.0.0}/src/runtime/vm/gc/disabled.rs +0 -0
  1476. /data/ext/cargo-vendor/{wasmtime-21.0.1 → wasmtime-22.0.0}/src/runtime/vm/gc/enabled/drc.rs +0 -0
  1477. /data/ext/cargo-vendor/{wasmtime-21.0.1 → wasmtime-22.0.0}/src/runtime/vm/gc/enabled/externref.rs +0 -0
  1478. /data/ext/cargo-vendor/{wasmtime-21.0.1 → wasmtime-22.0.0}/src/runtime/vm/gc/enabled/free_list.rs +0 -0
  1479. /data/ext/cargo-vendor/{wasmtime-21.0.1 → wasmtime-22.0.0}/src/runtime/vm/gc/enabled.rs +0 -0
  1480. /data/ext/cargo-vendor/{wasmtime-21.0.1 → wasmtime-22.0.0}/src/runtime/vm/gc/gc_runtime.rs +0 -0
  1481. /data/ext/cargo-vendor/{wasmtime-21.0.1 → wasmtime-22.0.0}/src/runtime/vm/gc/host_data.rs +0 -0
  1482. /data/ext/cargo-vendor/{wasmtime-21.0.1 → wasmtime-22.0.0}/src/runtime/vm/gc/i31.rs +0 -0
  1483. /data/ext/cargo-vendor/{wasmtime-21.0.1 → wasmtime-22.0.0}/src/runtime/vm/gc.rs +0 -0
  1484. /data/ext/cargo-vendor/{wasmtime-21.0.1 → wasmtime-22.0.0}/src/runtime/vm/helpers.c +0 -0
  1485. /data/ext/cargo-vendor/{wasmtime-21.0.1 → wasmtime-22.0.0}/src/runtime/vm/imports.rs +0 -0
  1486. /data/ext/cargo-vendor/{wasmtime-21.0.1 → wasmtime-22.0.0}/src/runtime/vm/libcalls.rs +0 -0
  1487. /data/ext/cargo-vendor/{wasmtime-21.0.1 → wasmtime-22.0.0}/src/runtime/vm/mmap.rs +0 -0
  1488. /data/ext/cargo-vendor/{wasmtime-21.0.1 → wasmtime-22.0.0}/src/runtime/vm/mmap_vec.rs +0 -0
  1489. /data/ext/cargo-vendor/{wasmtime-21.0.1 → wasmtime-22.0.0}/src/runtime/vm/module_id.rs +0 -0
  1490. /data/ext/cargo-vendor/{wasmtime-21.0.1 → wasmtime-22.0.0}/src/runtime/vm/mpk/disabled.rs +0 -0
  1491. /data/ext/cargo-vendor/{wasmtime-21.0.1 → wasmtime-22.0.0}/src/runtime/vm/mpk/enabled.rs +0 -0
  1492. /data/ext/cargo-vendor/{wasmtime-21.0.1 → wasmtime-22.0.0}/src/runtime/vm/mpk/mod.rs +0 -0
  1493. /data/ext/cargo-vendor/{wasmtime-21.0.1 → wasmtime-22.0.0}/src/runtime/vm/mpk/pkru.rs +0 -0
  1494. /data/ext/cargo-vendor/{wasmtime-21.0.1 → wasmtime-22.0.0}/src/runtime/vm/mpk/sys.rs +0 -0
  1495. /data/ext/cargo-vendor/{wasmtime-21.0.1 → wasmtime-22.0.0}/src/runtime/vm/send_sync_ptr.rs +0 -0
  1496. /data/ext/cargo-vendor/{wasmtime-21.0.1 → wasmtime-22.0.0}/src/runtime/vm/store_box.rs +0 -0
  1497. /data/ext/cargo-vendor/{wasmtime-21.0.1 → wasmtime-22.0.0}/src/runtime/vm/sys/custom/mmap.rs +0 -0
  1498. /data/ext/cargo-vendor/{wasmtime-21.0.1 → wasmtime-22.0.0}/src/runtime/vm/sys/custom/mod.rs +0 -0
  1499. /data/ext/cargo-vendor/{wasmtime-21.0.1 → wasmtime-22.0.0}/src/runtime/vm/sys/custom/traphandlers.rs +0 -0
  1500. /data/ext/cargo-vendor/{wasmtime-21.0.1 → wasmtime-22.0.0}/src/runtime/vm/sys/custom/unwind.rs +0 -0
  1501. /data/ext/cargo-vendor/{wasmtime-21.0.1 → wasmtime-22.0.0}/src/runtime/vm/sys/miri/mmap.rs +0 -0
  1502. /data/ext/cargo-vendor/{wasmtime-21.0.1 → wasmtime-22.0.0}/src/runtime/vm/sys/miri/mod.rs +0 -0
  1503. /data/ext/cargo-vendor/{wasmtime-21.0.1 → wasmtime-22.0.0}/src/runtime/vm/sys/miri/traphandlers.rs +0 -0
  1504. /data/ext/cargo-vendor/{wasmtime-21.0.1 → wasmtime-22.0.0}/src/runtime/vm/sys/miri/unwind.rs +0 -0
  1505. /data/ext/cargo-vendor/{wasmtime-21.0.1 → wasmtime-22.0.0}/src/runtime/vm/sys/unix/machports.rs +0 -0
  1506. /data/ext/cargo-vendor/{wasmtime-21.0.1 → wasmtime-22.0.0}/src/runtime/vm/sys/unix/macos_traphandlers.rs +0 -0
  1507. /data/ext/cargo-vendor/{wasmtime-21.0.1 → wasmtime-22.0.0}/src/runtime/vm/sys/unix/mmap.rs +0 -0
  1508. /data/ext/cargo-vendor/{wasmtime-21.0.1 → wasmtime-22.0.0}/src/runtime/vm/sys/unix/mod.rs +0 -0
  1509. /data/ext/cargo-vendor/{wasmtime-21.0.1 → wasmtime-22.0.0}/src/runtime/vm/sys/unix/unwind.rs +0 -0
  1510. /data/ext/cargo-vendor/{wasmtime-21.0.1 → wasmtime-22.0.0}/src/runtime/vm/sys/windows/mmap.rs +0 -0
  1511. /data/ext/cargo-vendor/{wasmtime-21.0.1 → wasmtime-22.0.0}/src/runtime/vm/sys/windows/mod.rs +0 -0
  1512. /data/ext/cargo-vendor/{wasmtime-21.0.1 → wasmtime-22.0.0}/src/runtime/vm/sys/windows/traphandlers.rs +0 -0
  1513. /data/ext/cargo-vendor/{wasmtime-21.0.1 → wasmtime-22.0.0}/src/runtime/vm/sys/windows/unwind.rs +0 -0
  1514. /data/ext/cargo-vendor/{wasmtime-21.0.1 → wasmtime-22.0.0}/src/runtime/vm/threads/mod.rs +0 -0
  1515. /data/ext/cargo-vendor/{wasmtime-21.0.1 → wasmtime-22.0.0}/src/runtime/vm/threads/parking_spot.rs +0 -0
  1516. /data/ext/cargo-vendor/{wasmtime-21.0.1 → wasmtime-22.0.0}/src/runtime/vm/threads/shared_memory.rs +0 -0
  1517. /data/ext/cargo-vendor/{wasmtime-21.0.1 → wasmtime-22.0.0}/src/runtime/vm/threads/shared_memory_disabled.rs +0 -0
  1518. /data/ext/cargo-vendor/{wasmtime-21.0.1 → wasmtime-22.0.0}/src/runtime/vm/traphandlers/backtrace.rs +0 -0
  1519. /data/ext/cargo-vendor/{wasmtime-21.0.1 → wasmtime-22.0.0}/src/runtime/vm/traphandlers/coredump_disabled.rs +0 -0
  1520. /data/ext/cargo-vendor/{wasmtime-21.0.1 → wasmtime-22.0.0}/src/runtime/vm/traphandlers/coredump_enabled.rs +0 -0
  1521. /data/ext/cargo-vendor/{wasmtime-21.0.1 → wasmtime-22.0.0}/src/runtime/windows.rs +0 -0
  1522. /data/ext/cargo-vendor/{wasmtime-21.0.1 → wasmtime-22.0.0}/src/sync_nostd.rs +0 -0
  1523. /data/ext/cargo-vendor/{wasmtime-21.0.1 → wasmtime-22.0.0}/src/sync_std.rs +0 -0
  1524. /data/ext/cargo-vendor/{wasmtime-asm-macros-21.0.1 → wasmtime-asm-macros-22.0.0}/src/lib.rs +0 -0
  1525. /data/ext/cargo-vendor/{wasmtime-21.0.1 → wasmtime-cache-22.0.0}/LICENSE +0 -0
  1526. /data/ext/cargo-vendor/{wasmtime-cache-21.0.1 → wasmtime-cache-22.0.0}/build.rs +0 -0
  1527. /data/ext/cargo-vendor/{wasmtime-cache-21.0.1 → wasmtime-cache-22.0.0}/src/config/tests.rs +0 -0
  1528. /data/ext/cargo-vendor/{wasmtime-cache-21.0.1 → wasmtime-cache-22.0.0}/src/worker/tests/system_time_stub.rs +0 -0
  1529. /data/ext/cargo-vendor/{wasmtime-cache-21.0.1 → wasmtime-cache-22.0.0}/tests/cache_write_default_config.rs +0 -0
  1530. /data/ext/cargo-vendor/{wasmtime-component-macro-21.0.1 → wasmtime-component-macro-22.0.0}/build.rs +0 -0
  1531. /data/ext/cargo-vendor/{wasmtime-component-macro-21.0.1 → wasmtime-component-macro-22.0.0}/src/lib.rs +0 -0
  1532. /data/ext/cargo-vendor/{wasmtime-component-macro-21.0.1 → wasmtime-component-macro-22.0.0}/tests/codegen/char.wit +0 -0
  1533. /data/ext/cargo-vendor/{wasmtime-component-macro-21.0.1 → wasmtime-component-macro-22.0.0}/tests/codegen/conventions.wit +0 -0
  1534. /data/ext/cargo-vendor/{wasmtime-component-macro-21.0.1 → wasmtime-component-macro-22.0.0}/tests/codegen/dead-code.wit +0 -0
  1535. /data/ext/cargo-vendor/{wasmtime-component-macro-21.0.1 → wasmtime-component-macro-22.0.0}/tests/codegen/direct-import.wit +0 -0
  1536. /data/ext/cargo-vendor/{wasmtime-component-macro-21.0.1 → wasmtime-component-macro-22.0.0}/tests/codegen/empty.wit +0 -0
  1537. /data/ext/cargo-vendor/{wasmtime-component-macro-21.0.1 → wasmtime-component-macro-22.0.0}/tests/codegen/flags.wit +0 -0
  1538. /data/ext/cargo-vendor/{wasmtime-component-macro-21.0.1 → wasmtime-component-macro-22.0.0}/tests/codegen/floats.wit +0 -0
  1539. /data/ext/cargo-vendor/{wasmtime-component-macro-21.0.1 → wasmtime-component-macro-22.0.0}/tests/codegen/function-new.wit +0 -0
  1540. /data/ext/cargo-vendor/{wasmtime-component-macro-21.0.1 → wasmtime-component-macro-22.0.0}/tests/codegen/integers.wit +0 -0
  1541. /data/ext/cargo-vendor/{wasmtime-component-macro-21.0.1 → wasmtime-component-macro-22.0.0}/tests/codegen/lists.wit +0 -0
  1542. /data/ext/cargo-vendor/{wasmtime-component-macro-21.0.1 → wasmtime-component-macro-22.0.0}/tests/codegen/many-arguments.wit +0 -0
  1543. /data/ext/cargo-vendor/{wasmtime-component-macro-21.0.1 → wasmtime-component-macro-22.0.0}/tests/codegen/multi-return.wit +0 -0
  1544. /data/ext/cargo-vendor/{wasmtime-component-macro-21.0.1 → wasmtime-component-macro-22.0.0}/tests/codegen/multiversion/deps/v1/root.wit +0 -0
  1545. /data/ext/cargo-vendor/{wasmtime-component-macro-21.0.1 → wasmtime-component-macro-22.0.0}/tests/codegen/multiversion/deps/v2/root.wit +0 -0
  1546. /data/ext/cargo-vendor/{wasmtime-component-macro-21.0.1 → wasmtime-component-macro-22.0.0}/tests/codegen/multiversion/root.wit +0 -0
  1547. /data/ext/cargo-vendor/{wasmtime-component-macro-21.0.1 → wasmtime-component-macro-22.0.0}/tests/codegen/records.wit +0 -0
  1548. /data/ext/cargo-vendor/{wasmtime-component-macro-21.0.1 → wasmtime-component-macro-22.0.0}/tests/codegen/rename.wit +0 -0
  1549. /data/ext/cargo-vendor/{wasmtime-component-macro-21.0.1 → wasmtime-component-macro-22.0.0}/tests/codegen/resources-export.wit +0 -0
  1550. /data/ext/cargo-vendor/{wasmtime-component-macro-21.0.1 → wasmtime-component-macro-22.0.0}/tests/codegen/resources-import.wit +0 -0
  1551. /data/ext/cargo-vendor/{wasmtime-component-macro-21.0.1 → wasmtime-component-macro-22.0.0}/tests/codegen/share-types.wit +0 -0
  1552. /data/ext/cargo-vendor/{wasmtime-component-macro-21.0.1 → wasmtime-component-macro-22.0.0}/tests/codegen/simple-functions.wit +0 -0
  1553. /data/ext/cargo-vendor/{wasmtime-component-macro-21.0.1 → wasmtime-component-macro-22.0.0}/tests/codegen/simple-lists.wit +0 -0
  1554. /data/ext/cargo-vendor/{wasmtime-component-macro-21.0.1 → wasmtime-component-macro-22.0.0}/tests/codegen/simple-wasi.wit +0 -0
  1555. /data/ext/cargo-vendor/{wasmtime-component-macro-21.0.1 → wasmtime-component-macro-22.0.0}/tests/codegen/small-anonymous.wit +0 -0
  1556. /data/ext/cargo-vendor/{wasmtime-component-macro-21.0.1 → wasmtime-component-macro-22.0.0}/tests/codegen/smoke-default.wit +0 -0
  1557. /data/ext/cargo-vendor/{wasmtime-component-macro-21.0.1 → wasmtime-component-macro-22.0.0}/tests/codegen/smoke-export.wit +0 -0
  1558. /data/ext/cargo-vendor/{wasmtime-component-macro-21.0.1 → wasmtime-component-macro-22.0.0}/tests/codegen/smoke.wit +0 -0
  1559. /data/ext/cargo-vendor/{wasmtime-component-macro-21.0.1 → wasmtime-component-macro-22.0.0}/tests/codegen/strings.wit +0 -0
  1560. /data/ext/cargo-vendor/{wasmtime-component-macro-21.0.1 → wasmtime-component-macro-22.0.0}/tests/codegen/unversioned-foo.wit +0 -0
  1561. /data/ext/cargo-vendor/{wasmtime-component-macro-21.0.1 → wasmtime-component-macro-22.0.0}/tests/codegen/use-paths.wit +0 -0
  1562. /data/ext/cargo-vendor/{wasmtime-component-macro-21.0.1 → wasmtime-component-macro-22.0.0}/tests/codegen/variants.wit +0 -0
  1563. /data/ext/cargo-vendor/{wasmtime-component-macro-21.0.1 → wasmtime-component-macro-22.0.0}/tests/codegen/wat.wit +0 -0
  1564. /data/ext/cargo-vendor/{wasmtime-component-macro-21.0.1 → wasmtime-component-macro-22.0.0}/tests/codegen/worlds-with-types.wit +0 -0
  1565. /data/ext/cargo-vendor/{wasmtime-component-macro-21.0.1 → wasmtime-component-macro-22.0.0}/tests/codegen_no_std.rs +0 -0
  1566. /data/ext/cargo-vendor/{wasmtime-component-util-21.0.1 → wasmtime-component-util-22.0.0}/src/lib.rs +0 -0
  1567. /data/ext/cargo-vendor/{wasmtime-cache-21.0.1 → wasmtime-cranelift-22.0.0}/LICENSE +0 -0
  1568. /data/ext/cargo-vendor/{wasmtime-cranelift-21.0.1 → wasmtime-cranelift-22.0.0}/SECURITY.md +0 -0
  1569. /data/ext/cargo-vendor/{wasmtime-cranelift-21.0.1 → wasmtime-cranelift-22.0.0}/src/builder.rs +0 -0
  1570. /data/ext/cargo-vendor/{wasmtime-cranelift-21.0.1 → wasmtime-cranelift-22.0.0}/src/compiled_function.rs +0 -0
  1571. /data/ext/cargo-vendor/{wasmtime-cranelift-21.0.1 → wasmtime-cranelift-22.0.0}/src/debug/gc.rs +0 -0
  1572. /data/ext/cargo-vendor/{wasmtime-cranelift-21.0.1 → wasmtime-cranelift-22.0.0}/src/debug/transform/attr.rs +0 -0
  1573. /data/ext/cargo-vendor/{wasmtime-cranelift-21.0.1 → wasmtime-cranelift-22.0.0}/src/debug/transform/expression.rs +0 -0
  1574. /data/ext/cargo-vendor/{wasmtime-cranelift-21.0.1 → wasmtime-cranelift-22.0.0}/src/debug/transform/line_program.rs +0 -0
  1575. /data/ext/cargo-vendor/{wasmtime-cranelift-21.0.1 → wasmtime-cranelift-22.0.0}/src/debug/transform/range_info_builder.rs +0 -0
  1576. /data/ext/cargo-vendor/{wasmtime-cranelift-21.0.1 → wasmtime-cranelift-22.0.0}/src/debug/transform/refs.rs +0 -0
  1577. /data/ext/cargo-vendor/{wasmtime-cranelift-21.0.1 → wasmtime-cranelift-22.0.0}/src/debug.rs +0 -0
  1578. /data/ext/cargo-vendor/{wasmtime-cranelift-21.0.1 → wasmtime-cranelift-22.0.0}/src/gc/disabled.rs +0 -0
  1579. /data/ext/cargo-vendor/{wasmtime-cranelift-21.0.1 → wasmtime-cranelift-22.0.0}/src/gc.rs +0 -0
  1580. /data/ext/cargo-vendor/{wasmtime-cranelift-21.0.1 → wasmtime-cranelift-22.0.0}/src/isa_builder.rs +0 -0
  1581. /data/ext/cargo-vendor/{wasmtime-cranelift-21.0.1 → wasmtime-environ-22.0.0}/LICENSE +0 -0
  1582. /data/ext/cargo-vendor/{wasmtime-environ-21.0.1 → wasmtime-environ-22.0.0}/examples/factc.rs +0 -0
  1583. /data/ext/cargo-vendor/{wasmtime-environ-21.0.1 → wasmtime-environ-22.0.0}/src/address_map.rs +0 -0
  1584. /data/ext/cargo-vendor/{wasmtime-environ-21.0.1 → wasmtime-environ-22.0.0}/src/builtin.rs +0 -0
  1585. /data/ext/cargo-vendor/{wasmtime-environ-21.0.1 → wasmtime-environ-22.0.0}/src/compile/trap_encoding.rs +0 -0
  1586. /data/ext/cargo-vendor/{wasmtime-environ-21.0.1 → wasmtime-environ-22.0.0}/src/component/compiler.rs +0 -0
  1587. /data/ext/cargo-vendor/{wasmtime-environ-21.0.1 → wasmtime-environ-22.0.0}/src/component/dfg.rs +0 -0
  1588. /data/ext/cargo-vendor/{wasmtime-environ-21.0.1 → wasmtime-environ-22.0.0}/src/component/translate/inline.rs +0 -0
  1589. /data/ext/cargo-vendor/{wasmtime-environ-21.0.1 → wasmtime-environ-22.0.0}/src/component/vmcomponent_offsets.rs +0 -0
  1590. /data/ext/cargo-vendor/{wasmtime-environ-21.0.1 → wasmtime-environ-22.0.0}/src/component.rs +0 -0
  1591. /data/ext/cargo-vendor/{wasmtime-environ-21.0.1 → wasmtime-environ-22.0.0}/src/demangling.rs +0 -0
  1592. /data/ext/cargo-vendor/{wasmtime-environ-21.0.1 → wasmtime-environ-22.0.0}/src/fact/core_types.rs +0 -0
  1593. /data/ext/cargo-vendor/{wasmtime-environ-21.0.1 → wasmtime-environ-22.0.0}/src/fact/signature.rs +0 -0
  1594. /data/ext/cargo-vendor/{wasmtime-environ-21.0.1 → wasmtime-environ-22.0.0}/src/fact/traps.rs +0 -0
  1595. /data/ext/cargo-vendor/{wasmtime-environ-21.0.1 → wasmtime-environ-22.0.0}/src/gc.rs +0 -0
  1596. /data/ext/cargo-vendor/{wasmtime-environ-21.0.1 → wasmtime-environ-22.0.0}/src/obj.rs +0 -0
  1597. /data/ext/cargo-vendor/{wasmtime-environ-21.0.1 → wasmtime-environ-22.0.0}/src/scopevec.rs +0 -0
  1598. /data/ext/cargo-vendor/{wasmtime-environ-21.0.1 → wasmtime-environ-22.0.0}/src/stack_map.rs +0 -0
  1599. /data/ext/cargo-vendor/{wasmtime-environ-21.0.1 → wasmtime-environ-22.0.0}/src/trap_encoding.rs +0 -0
  1600. /data/ext/cargo-vendor/{wasmtime-environ-21.0.1 → wasmtime-fiber-22.0.0}/LICENSE +0 -0
  1601. /data/ext/cargo-vendor/{wasmtime-fiber-21.0.1 → wasmtime-fiber-22.0.0}/src/unix/aarch64.rs +0 -0
  1602. /data/ext/cargo-vendor/{wasmtime-fiber-21.0.1 → wasmtime-fiber-22.0.0}/src/unix/arm.rs +0 -0
  1603. /data/ext/cargo-vendor/{wasmtime-fiber-21.0.1 → wasmtime-fiber-22.0.0}/src/unix/riscv64.rs +0 -0
  1604. /data/ext/cargo-vendor/{wasmtime-fiber-21.0.1 → wasmtime-fiber-22.0.0}/src/unix/s390x.S +0 -0
  1605. /data/ext/cargo-vendor/{wasmtime-fiber-21.0.1 → wasmtime-fiber-22.0.0}/src/unix/x86.rs +0 -0
  1606. /data/ext/cargo-vendor/{wasmtime-fiber-21.0.1 → wasmtime-fiber-22.0.0}/src/unix/x86_64.rs +0 -0
  1607. /data/ext/cargo-vendor/{wasmtime-fiber-21.0.1 → wasmtime-fiber-22.0.0}/src/windows.c +0 -0
  1608. /data/ext/cargo-vendor/{wasmtime-jit-debug-21.0.1 → wasmtime-jit-debug-22.0.0}/README.md +0 -0
  1609. /data/ext/cargo-vendor/{wasmtime-jit-debug-21.0.1 → wasmtime-jit-debug-22.0.0}/src/lib.rs +0 -0
  1610. /data/ext/cargo-vendor/{wasmtime-jit-icache-coherence-21.0.1 → wasmtime-jit-icache-coherence-22.0.0}/src/lib.rs +0 -0
  1611. /data/ext/cargo-vendor/{wasmtime-jit-icache-coherence-21.0.1 → wasmtime-jit-icache-coherence-22.0.0}/src/miri.rs +0 -0
  1612. /data/ext/cargo-vendor/{wasmtime-jit-icache-coherence-21.0.1 → wasmtime-jit-icache-coherence-22.0.0}/src/win.rs +0 -0
  1613. /data/ext/cargo-vendor/{wasmtime-fiber-21.0.1 → wasmtime-types-22.0.0}/LICENSE +0 -0
  1614. /data/ext/cargo-vendor/{wasmtime-types-21.0.1 → wasmtime-types-22.0.0}/src/error.rs +0 -0
  1615. /data/ext/cargo-vendor/{wasmtime-versioned-export-macros-21.0.1 → wasmtime-versioned-export-macros-22.0.0}/src/lib.rs +0 -0
  1616. /data/ext/cargo-vendor/{wasmtime-types-21.0.1 → wasmtime-wasi-22.0.0}/LICENSE +0 -0
  1617. /data/ext/cargo-vendor/{wasmtime-wasi-21.0.1 → wasmtime-wasi-22.0.0}/README.md +0 -0
  1618. /data/ext/cargo-vendor/{wasmtime-wasi-21.0.1 → wasmtime-wasi-22.0.0}/src/clocks/host.rs +0 -0
  1619. /data/ext/cargo-vendor/{wasmtime-wasi-21.0.1 → wasmtime-wasi-22.0.0}/src/clocks.rs +0 -0
  1620. /data/ext/cargo-vendor/{wasmtime-wasi-21.0.1 → wasmtime-wasi-22.0.0}/src/error.rs +0 -0
  1621. /data/ext/cargo-vendor/{wasmtime-wasi-21.0.1 → wasmtime-wasi-22.0.0}/src/host/mod.rs +0 -0
  1622. /data/ext/cargo-vendor/{wasmtime-wasi-21.0.1 → wasmtime-wasi-22.0.0}/src/random.rs +0 -0
  1623. /data/ext/cargo-vendor/{wasmtime-wasi-21.0.1 → wasmtime-wasi-22.0.0}/src/runtime.rs +0 -0
  1624. /data/ext/cargo-vendor/{wasmtime-wasi-21.0.1 → wasmtime-wasi-22.0.0}/src/stdio/worker_thread_stdin.rs +0 -0
  1625. /data/ext/cargo-vendor/{wasmtime-wasi-21.0.1 → wasmtime-wasi-22.0.0}/src/stream.rs +0 -0
  1626. /data/ext/cargo-vendor/{wasmtime-wasi-21.0.1 → wasmtime-wasi-22.0.0}/src/tcp.rs +0 -0
  1627. /data/ext/cargo-vendor/{wasmtime-wasi-21.0.1 → wasmtime-wasi-22.0.0}/src/udp.rs +0 -0
  1628. /data/ext/cargo-vendor/{wasmtime-wasi-21.0.1 → wasmtime-wasi-22.0.0}/src/write_stream.rs +0 -0
  1629. /data/ext/cargo-vendor/{wasmtime-wasi-21.0.1 → wasmtime-wasi-22.0.0}/tests/all/api.rs +0 -0
  1630. /data/ext/cargo-vendor/{wasmtime-wasi-21.0.1 → wasmtime-wasi-22.0.0}/tests/all/async_.rs +0 -0
  1631. /data/ext/cargo-vendor/{wasmtime-wasi-21.0.1 → wasmtime-wasi-22.0.0}/tests/all/main.rs +0 -0
  1632. /data/ext/cargo-vendor/{wasmtime-wasi-21.0.1 → wasmtime-wasi-22.0.0}/tests/all/preview1.rs +0 -0
  1633. /data/ext/cargo-vendor/{wasmtime-wasi-21.0.1 → wasmtime-wasi-22.0.0}/tests/all/sync.rs +0 -0
  1634. /data/ext/cargo-vendor/{wasmtime-wasi-21.0.1 → wasmtime-wasi-22.0.0}/tests/process_stdin.rs +0 -0
  1635. /data/ext/cargo-vendor/{wasmtime-wasi-21.0.1 → wasmtime-wasi-22.0.0}/wit/command-extended.wit +0 -0
  1636. /data/ext/cargo-vendor/{wasmtime-wasi-21.0.1 → wasmtime-wasi-22.0.0}/wit/deps/cli/command.wit +0 -0
  1637. /data/ext/cargo-vendor/{wasmtime-wasi-21.0.1 → wasmtime-wasi-22.0.0}/wit/deps/cli/environment.wit +0 -0
  1638. /data/ext/cargo-vendor/{wasmtime-wasi-21.0.1 → wasmtime-wasi-22.0.0}/wit/deps/cli/exit.wit +0 -0
  1639. /data/ext/cargo-vendor/{wasmtime-wasi-21.0.1 → wasmtime-wasi-22.0.0}/wit/deps/cli/imports.wit +0 -0
  1640. /data/ext/cargo-vendor/{wasmtime-wasi-21.0.1 → wasmtime-wasi-22.0.0}/wit/deps/cli/run.wit +0 -0
  1641. /data/ext/cargo-vendor/{wasmtime-wasi-21.0.1 → wasmtime-wasi-22.0.0}/wit/deps/cli/stdio.wit +0 -0
  1642. /data/ext/cargo-vendor/{wasmtime-wasi-21.0.1 → wasmtime-wasi-22.0.0}/wit/deps/cli/terminal.wit +0 -0
  1643. /data/ext/cargo-vendor/{wasmtime-wasi-21.0.1 → wasmtime-wasi-22.0.0}/wit/deps/clocks/monotonic-clock.wit +0 -0
  1644. /data/ext/cargo-vendor/{wasmtime-wasi-21.0.1 → wasmtime-wasi-22.0.0}/wit/deps/clocks/wall-clock.wit +0 -0
  1645. /data/ext/cargo-vendor/{wasmtime-wasi-21.0.1 → wasmtime-wasi-22.0.0}/wit/deps/clocks/world.wit +0 -0
  1646. /data/ext/cargo-vendor/{wasmtime-wasi-21.0.1 → wasmtime-wasi-22.0.0}/wit/deps/filesystem/preopens.wit +0 -0
  1647. /data/ext/cargo-vendor/{wasmtime-wasi-21.0.1 → wasmtime-wasi-22.0.0}/wit/deps/filesystem/types.wit +0 -0
  1648. /data/ext/cargo-vendor/{wasmtime-wasi-21.0.1 → wasmtime-wasi-22.0.0}/wit/deps/filesystem/world.wit +0 -0
  1649. /data/ext/cargo-vendor/{wasmtime-wasi-21.0.1 → wasmtime-wasi-22.0.0}/wit/deps/http/handler.wit +0 -0
  1650. /data/ext/cargo-vendor/{wasmtime-wasi-21.0.1 → wasmtime-wasi-22.0.0}/wit/deps/http/proxy.wit +0 -0
  1651. /data/ext/cargo-vendor/{wasmtime-wasi-21.0.1 → wasmtime-wasi-22.0.0}/wit/deps/http/types.wit +0 -0
  1652. /data/ext/cargo-vendor/{wasmtime-wasi-21.0.1 → wasmtime-wasi-22.0.0}/wit/deps/io/error.wit +0 -0
  1653. /data/ext/cargo-vendor/{wasmtime-wasi-21.0.1 → wasmtime-wasi-22.0.0}/wit/deps/io/poll.wit +0 -0
  1654. /data/ext/cargo-vendor/{wasmtime-wasi-21.0.1 → wasmtime-wasi-22.0.0}/wit/deps/io/streams.wit +0 -0
  1655. /data/ext/cargo-vendor/{wasmtime-wasi-21.0.1 → wasmtime-wasi-22.0.0}/wit/deps/io/world.wit +0 -0
  1656. /data/ext/cargo-vendor/{wasmtime-wasi-21.0.1 → wasmtime-wasi-22.0.0}/wit/deps/random/insecure-seed.wit +0 -0
  1657. /data/ext/cargo-vendor/{wasmtime-wasi-21.0.1 → wasmtime-wasi-22.0.0}/wit/deps/random/insecure.wit +0 -0
  1658. /data/ext/cargo-vendor/{wasmtime-wasi-21.0.1 → wasmtime-wasi-22.0.0}/wit/deps/random/random.wit +0 -0
  1659. /data/ext/cargo-vendor/{wasmtime-wasi-21.0.1 → wasmtime-wasi-22.0.0}/wit/deps/random/world.wit +0 -0
  1660. /data/ext/cargo-vendor/{wasmtime-wasi-21.0.1 → wasmtime-wasi-22.0.0}/wit/deps/sockets/instance-network.wit +0 -0
  1661. /data/ext/cargo-vendor/{wasmtime-wasi-21.0.1 → wasmtime-wasi-22.0.0}/wit/deps/sockets/ip-name-lookup.wit +0 -0
  1662. /data/ext/cargo-vendor/{wasmtime-wasi-21.0.1 → wasmtime-wasi-22.0.0}/wit/deps/sockets/network.wit +0 -0
  1663. /data/ext/cargo-vendor/{wasmtime-wasi-21.0.1 → wasmtime-wasi-22.0.0}/wit/deps/sockets/tcp-create-socket.wit +0 -0
  1664. /data/ext/cargo-vendor/{wasmtime-wasi-21.0.1 → wasmtime-wasi-22.0.0}/wit/deps/sockets/tcp.wit +0 -0
  1665. /data/ext/cargo-vendor/{wasmtime-wasi-21.0.1 → wasmtime-wasi-22.0.0}/wit/deps/sockets/udp-create-socket.wit +0 -0
  1666. /data/ext/cargo-vendor/{wasmtime-wasi-21.0.1 → wasmtime-wasi-22.0.0}/wit/deps/sockets/udp.wit +0 -0
  1667. /data/ext/cargo-vendor/{wasmtime-wasi-21.0.1 → wasmtime-wasi-22.0.0}/wit/deps/sockets/world.wit +0 -0
  1668. /data/ext/cargo-vendor/{wasmtime-wasi-21.0.1 → wasmtime-wasi-22.0.0}/wit/test.wit +0 -0
  1669. /data/ext/cargo-vendor/{wasmtime-wasi-21.0.1 → wasmtime-wasi-22.0.0}/witx/preview0/typenames.witx +0 -0
  1670. /data/ext/cargo-vendor/{wasmtime-wasi-21.0.1 → wasmtime-wasi-22.0.0}/witx/preview0/wasi_unstable.witx +0 -0
  1671. /data/ext/cargo-vendor/{wasmtime-wasi-21.0.1 → wasmtime-wasi-22.0.0}/witx/preview1/typenames.witx +0 -0
  1672. /data/ext/cargo-vendor/{wasmtime-wasi-21.0.1 → wasmtime-wasi-22.0.0}/witx/preview1/wasi_snapshot_preview1.witx +0 -0
  1673. /data/ext/cargo-vendor/{wasmtime-winch-21.0.1 → wasmtime-winch-22.0.0}/LICENSE +0 -0
  1674. /data/ext/cargo-vendor/{wasmtime-winch-21.0.1 → wasmtime-winch-22.0.0}/src/builder.rs +0 -0
  1675. /data/ext/cargo-vendor/{wasmtime-winch-21.0.1 → wasmtime-winch-22.0.0}/src/lib.rs +0 -0
  1676. /data/ext/cargo-vendor/{wasmtime-wit-bindgen-21.0.1 → wasmtime-wit-bindgen-22.0.0}/src/source.rs +0 -0
  1677. /data/ext/cargo-vendor/{wasmtime-wasi-21.0.1 → wiggle-22.0.0}/LICENSE +0 -0
  1678. /data/ext/cargo-vendor/{wiggle-21.0.1 → wiggle-22.0.0}/README.md +0 -0
  1679. /data/ext/cargo-vendor/{wiggle-21.0.1 → wiggle-22.0.0}/src/error.rs +0 -0
  1680. /data/ext/cargo-vendor/{wiggle-21.0.1 → wiggle-22.0.0}/src/region.rs +0 -0
  1681. /data/ext/cargo-vendor/{wiggle-21.0.1 → wiggle-generate-22.0.0}/LICENSE +0 -0
  1682. /data/ext/cargo-vendor/{wiggle-generate-21.0.1 → wiggle-generate-22.0.0}/README.md +0 -0
  1683. /data/ext/cargo-vendor/{wiggle-generate-21.0.1 → wiggle-generate-22.0.0}/src/codegen_settings.rs +0 -0
  1684. /data/ext/cargo-vendor/{wiggle-generate-21.0.1 → wiggle-generate-22.0.0}/src/config.rs +0 -0
  1685. /data/ext/cargo-vendor/{wiggle-generate-21.0.1 → wiggle-generate-22.0.0}/src/lib.rs +0 -0
  1686. /data/ext/cargo-vendor/{wiggle-generate-21.0.1 → wiggle-generate-22.0.0}/src/lifetimes.rs +0 -0
  1687. /data/ext/cargo-vendor/{wiggle-generate-21.0.1 → wiggle-generate-22.0.0}/src/types/error.rs +0 -0
  1688. /data/ext/cargo-vendor/{wiggle-generate-21.0.1 → wiggle-macro-22.0.0}/LICENSE +0 -0
  1689. /data/ext/cargo-vendor/{winch-codegen-0.19.1 → winch-codegen-0.20.0}/LICENSE +0 -0
  1690. /data/ext/cargo-vendor/{winch-codegen-0.19.1 → winch-codegen-0.20.0}/build.rs +0 -0
  1691. /data/ext/cargo-vendor/{winch-codegen-0.19.1 → winch-codegen-0.20.0}/src/abi/local.rs +0 -0
  1692. /data/ext/cargo-vendor/{winch-codegen-0.19.1 → winch-codegen-0.20.0}/src/codegen/bounds.rs +0 -0
  1693. /data/ext/cargo-vendor/{winch-codegen-0.19.1 → winch-codegen-0.20.0}/src/codegen/builtin.rs +0 -0
  1694. /data/ext/cargo-vendor/{winch-codegen-0.19.1 → winch-codegen-0.20.0}/src/codegen/call.rs +0 -0
  1695. /data/ext/cargo-vendor/{winch-codegen-0.19.1 → winch-codegen-0.20.0}/src/isa/aarch64/abi.rs +0 -0
  1696. /data/ext/cargo-vendor/{winch-codegen-0.19.1 → winch-codegen-0.20.0}/src/isa/aarch64/address.rs +0 -0
  1697. /data/ext/cargo-vendor/{winch-codegen-0.19.1 → winch-codegen-0.20.0}/src/isa/aarch64/mod.rs +0 -0
  1698. /data/ext/cargo-vendor/{winch-codegen-0.19.1 → winch-codegen-0.20.0}/src/isa/mod.rs +0 -0
  1699. /data/ext/cargo-vendor/{winch-codegen-0.19.1 → winch-codegen-0.20.0}/src/isa/reg.rs +0 -0
  1700. /data/ext/cargo-vendor/{winch-codegen-0.19.1 → winch-codegen-0.20.0}/src/isa/x64/abi.rs +0 -0
  1701. /data/ext/cargo-vendor/{winch-codegen-0.19.1 → winch-codegen-0.20.0}/src/isa/x64/address.rs +0 -0
  1702. /data/ext/cargo-vendor/{winch-codegen-0.19.1 → winch-codegen-0.20.0}/src/isa/x64/mod.rs +0 -0
  1703. /data/ext/cargo-vendor/{winch-codegen-0.19.1 → winch-codegen-0.20.0}/src/isa/x64/regs.rs +0 -0
  1704. /data/ext/cargo-vendor/{winch-codegen-0.19.1 → winch-codegen-0.20.0}/src/lib.rs +0 -0
  1705. /data/ext/cargo-vendor/{winch-codegen-0.19.1 → winch-codegen-0.20.0}/src/regset.rs +0 -0
  1706. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/README.md +0 -0
  1707. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/src/abi.rs +0 -0
  1708. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/src/ast/lex.rs +0 -0
  1709. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/src/ast/toposort.rs +0 -0
  1710. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/src/sizealign.rs +0 -0
  1711. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/comments.wit +0 -0
  1712. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/comments.wit.json +0 -0
  1713. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/complex-include/deps/bar/root.wit +0 -0
  1714. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/complex-include/deps/baz/root.wit +0 -0
  1715. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/complex-include/root.wit +0 -0
  1716. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/cross-package-resource/deps/foo/foo.wit +0 -0
  1717. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/cross-package-resource/foo.wit +0 -0
  1718. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/cross-package-resource.wit.json +0 -0
  1719. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/diamond1/deps/dep1/types.wit +0 -0
  1720. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/diamond1/deps/dep2/types.wit +0 -0
  1721. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/diamond1/join.wit +0 -0
  1722. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/disambiguate-diamond/shared1.wit +0 -0
  1723. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/disambiguate-diamond/shared2.wit +0 -0
  1724. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/disambiguate-diamond/world.wit +0 -0
  1725. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/empty.wit +0 -0
  1726. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/empty.wit.json +0 -0
  1727. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/foreign-deps/deps/another-pkg/other-doc.wit +0 -0
  1728. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/foreign-deps/deps/corp/saas.wit +0 -0
  1729. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/foreign-deps/deps/different-pkg/the-doc.wit +0 -0
  1730. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/foreign-deps/deps/foreign-pkg/the-doc.wit +0 -0
  1731. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/foreign-deps/deps/some-pkg/some-doc.wit +0 -0
  1732. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/foreign-deps/deps/wasi/clocks.wit +0 -0
  1733. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/foreign-deps/deps/wasi/filesystem.wit +0 -0
  1734. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/foreign-deps/root.wit +0 -0
  1735. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/foreign-deps-union/deps/another-pkg/other-doc.wit +0 -0
  1736. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/foreign-deps-union/deps/corp/saas.wit +0 -0
  1737. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/foreign-deps-union/deps/different-pkg/the-doc.wit +0 -0
  1738. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/foreign-deps-union/deps/foreign-pkg/the-doc.wit +0 -0
  1739. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/foreign-deps-union/deps/some-pkg/some-doc.wit +0 -0
  1740. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/foreign-deps-union/deps/wasi/clocks.wit +0 -0
  1741. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/foreign-deps-union/deps/wasi/filesystem.wit +0 -0
  1742. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/foreign-deps-union/deps/wasi/wasi.wit +0 -0
  1743. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/foreign-deps-union/root.wit +0 -0
  1744. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/functions.wit +0 -0
  1745. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/functions.wit.json +0 -0
  1746. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/ignore-files-deps/deps/bar/types.wit +0 -0
  1747. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/ignore-files-deps/deps/ignore-me.txt +0 -0
  1748. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/ignore-files-deps/world.wit +0 -0
  1749. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/import-export-overlap1.wit +0 -0
  1750. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/import-export-overlap1.wit.json +0 -0
  1751. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/import-export-overlap2.wit +0 -0
  1752. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/include-reps.wit +0 -0
  1753. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/kebab-name-include-with.wit +0 -0
  1754. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/kebab-name-include-with.wit.json +0 -0
  1755. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/kinds-of-deps/a.wit +0 -0
  1756. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/kinds-of-deps/deps/b/root.wit +0 -0
  1757. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/kinds-of-deps/deps/c.wit +0 -0
  1758. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/kinds-of-deps/deps/d.wat +0 -0
  1759. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/kinds-of-deps/deps/e.wasm +0 -0
  1760. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/many-names/a.wit +0 -0
  1761. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/many-names/b.wit +0 -0
  1762. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/multi-file/bar.wit +0 -0
  1763. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/multi-file/cycle-a.wit +0 -0
  1764. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/multi-file/cycle-b.wit +0 -0
  1765. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/multi-file/foo.wit +0 -0
  1766. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/name-both-resource-and-type/deps/dep/foo.wit +0 -0
  1767. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/name-both-resource-and-type/foo.wit +0 -0
  1768. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/name-both-resource-and-type.wit.json +0 -0
  1769. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/package-syntax1.wit +0 -0
  1770. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/package-syntax1.wit.json +0 -0
  1771. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/package-syntax3.wit +0 -0
  1772. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/package-syntax3.wit.json +0 -0
  1773. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/package-syntax4.wit +0 -0
  1774. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/package-syntax4.wit.json +0 -0
  1775. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/parse-fail/alias-no-type.wit +0 -0
  1776. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/parse-fail/alias-no-type.wit.result +0 -0
  1777. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/parse-fail/async.wit.result +0 -0
  1778. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/parse-fail/async1.wit.result +0 -0
  1779. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/parse-fail/bad-function.wit +0 -0
  1780. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/parse-fail/bad-function.wit.result +0 -0
  1781. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/parse-fail/bad-function2.wit +0 -0
  1782. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/parse-fail/bad-function2.wit.result +0 -0
  1783. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/parse-fail/bad-include1.wit +0 -0
  1784. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/parse-fail/bad-include1.wit.result +0 -0
  1785. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/parse-fail/bad-include2.wit +0 -0
  1786. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/parse-fail/bad-include2.wit.result +0 -0
  1787. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/parse-fail/bad-include3.wit +0 -0
  1788. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/parse-fail/bad-include3.wit.result +0 -0
  1789. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/parse-fail/bad-list.wit +0 -0
  1790. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/parse-fail/bad-list.wit.result +0 -0
  1791. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/parse-fail/bad-pkg1/root.wit +0 -0
  1792. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/parse-fail/bad-pkg1.wit.result +0 -0
  1793. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/parse-fail/bad-pkg2/deps/bar/empty.wit +0 -0
  1794. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/parse-fail/bad-pkg2/root.wit +0 -0
  1795. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/parse-fail/bad-pkg2.wit.result +0 -0
  1796. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/parse-fail/bad-pkg3/deps/bar/baz.wit +0 -0
  1797. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/parse-fail/bad-pkg3/root.wit +0 -0
  1798. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/parse-fail/bad-pkg3.wit.result +0 -0
  1799. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/parse-fail/bad-pkg4/deps/bar/baz.wit +0 -0
  1800. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/parse-fail/bad-pkg4/root.wit +0 -0
  1801. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/parse-fail/bad-pkg4.wit.result +0 -0
  1802. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/parse-fail/bad-pkg5/deps/bar/baz.wit +0 -0
  1803. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/parse-fail/bad-pkg5/root.wit +0 -0
  1804. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/parse-fail/bad-pkg5.wit.result +0 -0
  1805. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/parse-fail/bad-pkg6/deps/bar/baz.wit +0 -0
  1806. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/parse-fail/bad-pkg6/root.wit +0 -0
  1807. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/parse-fail/bad-pkg6.wit.result +0 -0
  1808. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/parse-fail/bad-resource1.wit +0 -0
  1809. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/parse-fail/bad-resource1.wit.result +0 -0
  1810. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/parse-fail/bad-resource10.wit +0 -0
  1811. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/parse-fail/bad-resource10.wit.result +0 -0
  1812. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/parse-fail/bad-resource11.wit +0 -0
  1813. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/parse-fail/bad-resource11.wit.result +0 -0
  1814. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/parse-fail/bad-resource12.wit +0 -0
  1815. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/parse-fail/bad-resource12.wit.result +0 -0
  1816. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/parse-fail/bad-resource13.wit +0 -0
  1817. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/parse-fail/bad-resource13.wit.result +0 -0
  1818. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/parse-fail/bad-resource14.wit +0 -0
  1819. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/parse-fail/bad-resource14.wit.result +0 -0
  1820. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/parse-fail/bad-resource15/deps/foo/foo.wit +0 -0
  1821. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/parse-fail/bad-resource15/foo.wit +0 -0
  1822. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/parse-fail/bad-resource15.wit.result +0 -0
  1823. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/parse-fail/bad-resource2.wit +0 -0
  1824. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/parse-fail/bad-resource2.wit.result +0 -0
  1825. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/parse-fail/bad-resource3.wit +0 -0
  1826. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/parse-fail/bad-resource3.wit.result +0 -0
  1827. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/parse-fail/bad-resource4.wit +0 -0
  1828. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/parse-fail/bad-resource4.wit.result +0 -0
  1829. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/parse-fail/bad-resource5.wit +0 -0
  1830. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/parse-fail/bad-resource5.wit.result +0 -0
  1831. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/parse-fail/bad-resource6.wit +0 -0
  1832. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/parse-fail/bad-resource6.wit.result +0 -0
  1833. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/parse-fail/bad-resource7.wit +0 -0
  1834. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/parse-fail/bad-resource7.wit.result +0 -0
  1835. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/parse-fail/bad-resource8.wit +0 -0
  1836. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/parse-fail/bad-resource8.wit.result +0 -0
  1837. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/parse-fail/bad-resource9.wit +0 -0
  1838. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/parse-fail/bad-resource9.wit.result +0 -0
  1839. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/parse-fail/bad-world-type1.wit +0 -0
  1840. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/parse-fail/bad-world-type1.wit.result +0 -0
  1841. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/parse-fail/conflicting-package/a.wit +0 -0
  1842. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/parse-fail/conflicting-package/b.wit +0 -0
  1843. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/parse-fail/cycle.wit +0 -0
  1844. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/parse-fail/cycle.wit.result +0 -0
  1845. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/parse-fail/cycle2.wit +0 -0
  1846. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/parse-fail/cycle2.wit.result +0 -0
  1847. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/parse-fail/cycle3.wit +0 -0
  1848. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/parse-fail/cycle3.wit.result +0 -0
  1849. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/parse-fail/cycle4.wit +0 -0
  1850. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/parse-fail/cycle4.wit.result +0 -0
  1851. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/parse-fail/cycle5.wit +0 -0
  1852. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/parse-fail/cycle5.wit.result +0 -0
  1853. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/parse-fail/dangling-type.wit +0 -0
  1854. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/parse-fail/dangling-type.wit.result +0 -0
  1855. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/parse-fail/duplicate-function-params.wit +0 -0
  1856. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/parse-fail/duplicate-function-params.wit.result +0 -0
  1857. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/parse-fail/duplicate-functions.wit +0 -0
  1858. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/parse-fail/duplicate-functions.wit.result +0 -0
  1859. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/parse-fail/duplicate-interface.wit +0 -0
  1860. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/parse-fail/duplicate-interface.wit.result +0 -0
  1861. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/parse-fail/duplicate-interface2/foo.wit +0 -0
  1862. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/parse-fail/duplicate-interface2/foo2.wit +0 -0
  1863. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/parse-fail/duplicate-interface2.wit.result +0 -0
  1864. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/parse-fail/duplicate-type.wit +0 -0
  1865. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/parse-fail/duplicate-type.wit.result +0 -0
  1866. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/parse-fail/empty-enum.wit +0 -0
  1867. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/parse-fail/empty-enum.wit.result +0 -0
  1868. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/parse-fail/empty-variant1.wit +0 -0
  1869. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/parse-fail/empty-variant1.wit.result +0 -0
  1870. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/parse-fail/export-twice.wit +0 -0
  1871. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/parse-fail/export-twice.wit.result +0 -0
  1872. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/parse-fail/import-and-export1.wit +0 -0
  1873. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/parse-fail/import-and-export1.wit.result +0 -0
  1874. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/parse-fail/import-and-export2.wit +0 -0
  1875. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/parse-fail/import-and-export2.wit.result +0 -0
  1876. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/parse-fail/import-and-export3.wit +0 -0
  1877. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/parse-fail/import-and-export3.wit.result +0 -0
  1878. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/parse-fail/import-and-export4.wit +0 -0
  1879. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/parse-fail/import-and-export4.wit.result +0 -0
  1880. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/parse-fail/import-and-export5.wit +0 -0
  1881. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/parse-fail/import-and-export5.wit.result +0 -0
  1882. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/parse-fail/import-twice.wit +0 -0
  1883. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/parse-fail/import-twice.wit.result +0 -0
  1884. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/parse-fail/include-cycle.wit +0 -0
  1885. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/parse-fail/include-cycle.wit.result +0 -0
  1886. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/parse-fail/include-foreign/deps/bar/empty.wit +0 -0
  1887. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/parse-fail/include-foreign/root.wit +0 -0
  1888. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/parse-fail/include-foreign.wit.result +0 -0
  1889. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/parse-fail/include-with-id.wit +0 -0
  1890. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/parse-fail/include-with-id.wit.result +0 -0
  1891. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/parse-fail/include-with-on-id.wit +0 -0
  1892. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/parse-fail/include-with-on-id.wit.result +0 -0
  1893. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/parse-fail/invalid-toplevel.wit +0 -0
  1894. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/parse-fail/invalid-toplevel.wit.result +0 -0
  1895. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/parse-fail/invalid-type-reference.wit +0 -0
  1896. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/parse-fail/invalid-type-reference.wit.result +0 -0
  1897. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/parse-fail/invalid-type-reference2.wit +0 -0
  1898. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/parse-fail/invalid-type-reference2.wit.result +0 -0
  1899. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/parse-fail/kebab-name-include-not-found.wit +0 -0
  1900. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/parse-fail/kebab-name-include-not-found.wit.result +0 -0
  1901. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/parse-fail/kebab-name-include.wit +0 -0
  1902. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/parse-fail/kebab-name-include.wit.result +0 -0
  1903. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/parse-fail/keyword.wit +0 -0
  1904. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/parse-fail/keyword.wit.result +0 -0
  1905. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/parse-fail/missing-package.wit +0 -0
  1906. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/parse-fail/missing-package.wit.result +0 -0
  1907. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/parse-fail/multiple-package-docs/a.wit +0 -0
  1908. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/parse-fail/multiple-package-docs/b.wit +0 -0
  1909. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/parse-fail/no-access-to-sibling-use/bar.wit +0 -0
  1910. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/parse-fail/no-access-to-sibling-use/foo.wit +0 -0
  1911. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/parse-fail/no-access-to-sibling-use.wit.result +0 -0
  1912. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/parse-fail/non-existance-world-include/deps/bar/baz.wit +0 -0
  1913. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/parse-fail/non-existance-world-include/root.wit +0 -0
  1914. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/parse-fail/non-existance-world-include.wit.result +0 -0
  1915. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/parse-fail/pkg-cycle/deps/a1/root.wit +0 -0
  1916. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/parse-fail/pkg-cycle/root.wit +0 -0
  1917. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/parse-fail/pkg-cycle.wit.result +0 -0
  1918. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/parse-fail/pkg-cycle2/deps/a1/root.wit +0 -0
  1919. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/parse-fail/pkg-cycle2/deps/a2/root.wit +0 -0
  1920. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/parse-fail/pkg-cycle2/root.wit +0 -0
  1921. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/parse-fail/pkg-cycle2.wit.result +0 -0
  1922. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/parse-fail/resources-multiple-returns-borrow.wit +0 -0
  1923. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/parse-fail/resources-return-borrow.wit +0 -0
  1924. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/parse-fail/return-borrow1.wit +0 -0
  1925. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/parse-fail/return-borrow2.wit +0 -0
  1926. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/parse-fail/return-borrow3.wit +0 -0
  1927. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/parse-fail/return-borrow3.wit.result +0 -0
  1928. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/parse-fail/return-borrow4.wit +0 -0
  1929. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/parse-fail/return-borrow4.wit.result +0 -0
  1930. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/parse-fail/return-borrow5.wit +0 -0
  1931. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/parse-fail/return-borrow5.wit.result +0 -0
  1932. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/parse-fail/return-borrow6.wit +0 -0
  1933. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/parse-fail/return-borrow7.wit +0 -0
  1934. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/parse-fail/return-borrow8/deps/baz.wit +0 -0
  1935. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/parse-fail/return-borrow8/foo.wit +0 -0
  1936. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/parse-fail/type-and-resource-same-name/deps/dep/foo.wit +0 -0
  1937. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/parse-fail/type-and-resource-same-name/foo.wit +0 -0
  1938. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/parse-fail/type-and-resource-same-name.wit.result +0 -0
  1939. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/parse-fail/undefined-typed.wit +0 -0
  1940. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/parse-fail/undefined-typed.wit.result +0 -0
  1941. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/parse-fail/unknown-interface.wit +0 -0
  1942. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/parse-fail/unknown-interface.wit.result +0 -0
  1943. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/parse-fail/unresolved-interface1.wit +0 -0
  1944. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/parse-fail/unresolved-interface1.wit.result +0 -0
  1945. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/parse-fail/unresolved-interface2.wit +0 -0
  1946. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/parse-fail/unresolved-interface2.wit.result +0 -0
  1947. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/parse-fail/unresolved-interface3.wit +0 -0
  1948. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/parse-fail/unresolved-interface3.wit.result +0 -0
  1949. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/parse-fail/unresolved-interface4.wit +0 -0
  1950. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/parse-fail/unresolved-interface4.wit.result +0 -0
  1951. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/parse-fail/unresolved-use1.wit +0 -0
  1952. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/parse-fail/unresolved-use1.wit.result +0 -0
  1953. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/parse-fail/unresolved-use10/bar.wit +0 -0
  1954. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/parse-fail/unresolved-use10/foo.wit +0 -0
  1955. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/parse-fail/unresolved-use10.wit.result +0 -0
  1956. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/parse-fail/unresolved-use2.wit +0 -0
  1957. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/parse-fail/unresolved-use2.wit.result +0 -0
  1958. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/parse-fail/unresolved-use3.wit +0 -0
  1959. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/parse-fail/unresolved-use3.wit.result +0 -0
  1960. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/parse-fail/unresolved-use7.wit +0 -0
  1961. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/parse-fail/unresolved-use7.wit.result +0 -0
  1962. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/parse-fail/unresolved-use8.wit +0 -0
  1963. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/parse-fail/unresolved-use8.wit.result +0 -0
  1964. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/parse-fail/unresolved-use9.wit +0 -0
  1965. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/parse-fail/unresolved-use9.wit.result +0 -0
  1966. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/parse-fail/unterminated-string.wit.result +0 -0
  1967. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/parse-fail/use-and-include-world/deps/bar/baz.wit +0 -0
  1968. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/parse-fail/use-and-include-world/root.wit +0 -0
  1969. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/parse-fail/use-and-include-world.wit.result +0 -0
  1970. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/parse-fail/use-conflict.wit +0 -0
  1971. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/parse-fail/use-conflict.wit.result +0 -0
  1972. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/parse-fail/use-conflict2.wit +0 -0
  1973. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/parse-fail/use-conflict2.wit.result +0 -0
  1974. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/parse-fail/use-conflict3.wit +0 -0
  1975. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/parse-fail/use-conflict3.wit.result +0 -0
  1976. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/parse-fail/use-cycle1.wit +0 -0
  1977. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/parse-fail/use-cycle1.wit.result +0 -0
  1978. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/parse-fail/use-cycle4.wit +0 -0
  1979. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/parse-fail/use-cycle4.wit.result +0 -0
  1980. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/parse-fail/use-shadow1.wit +0 -0
  1981. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/parse-fail/use-shadow1.wit.result +0 -0
  1982. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/parse-fail/use-world/deps/bar/baz.wit +0 -0
  1983. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/parse-fail/use-world/root.wit +0 -0
  1984. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/parse-fail/use-world.wit.result +0 -0
  1985. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/parse-fail/world-interface-clash.wit +0 -0
  1986. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/parse-fail/world-interface-clash.wit.result +0 -0
  1987. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/parse-fail/world-same-fields2.wit +0 -0
  1988. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/parse-fail/world-same-fields2.wit.result +0 -0
  1989. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/parse-fail/world-same-fields3.wit +0 -0
  1990. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/parse-fail/world-same-fields3.wit.result +0 -0
  1991. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/parse-fail/world-top-level-func.wit +0 -0
  1992. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/parse-fail/world-top-level-func.wit.result +0 -0
  1993. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/parse-fail/world-top-level-func2.wit +0 -0
  1994. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/parse-fail/world-top-level-func2.wit.result +0 -0
  1995. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/random.wit +0 -0
  1996. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/random.wit.json +0 -0
  1997. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/resources-empty.wit +0 -0
  1998. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/resources-empty.wit.json +0 -0
  1999. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/resources-multiple-returns-own.wit +0 -0
  2000. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/resources-multiple-returns-own.wit.json +0 -0
  2001. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/resources-multiple.wit +0 -0
  2002. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/resources-multiple.wit.json +0 -0
  2003. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/resources-return-own.wit +0 -0
  2004. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/resources-return-own.wit.json +0 -0
  2005. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/resources.wit +0 -0
  2006. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/resources.wit.json +0 -0
  2007. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/resources1.wit +0 -0
  2008. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/resources1.wit.json +0 -0
  2009. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/same-name-import-export.wit +0 -0
  2010. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/same-name-import-export.wit.json +0 -0
  2011. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/shared-types.wit +0 -0
  2012. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/simple-wasm-text.wat +0 -0
  2013. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/simple-wasm-text.wit.json +0 -0
  2014. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/stress-export-elaborate.wit +0 -0
  2015. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/type-then-eof.wit +0 -0
  2016. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/type-then-eof.wit.json +0 -0
  2017. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/types.wit +0 -0
  2018. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/types.wit.json +0 -0
  2019. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/union-fuzz-1.wit +0 -0
  2020. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/union-fuzz-1.wit.json +0 -0
  2021. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/union-fuzz-2.wit +0 -0
  2022. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/union-fuzz-2.wit.json +0 -0
  2023. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/use-chain.wit +0 -0
  2024. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/use-chain.wit.json +0 -0
  2025. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/use.wit +0 -0
  2026. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/use.wit.json +0 -0
  2027. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/versions/deps/a1/foo.wit +0 -0
  2028. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/versions/deps/a2/foo.wit +0 -0
  2029. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/versions/foo.wit +0 -0
  2030. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/versions.wit.json +0 -0
  2031. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/wasi.wit +0 -0
  2032. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/wasi.wit.json +0 -0
  2033. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/world-diamond.wit +0 -0
  2034. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/world-iface-no-collide.wit +0 -0
  2035. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/world-implicit-import1.wit +0 -0
  2036. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/world-implicit-import2.wit +0 -0
  2037. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/world-implicit-import3.wit +0 -0
  2038. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/world-same-fields4.wit +0 -0
  2039. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/world-top-level-funcs.wit +0 -0
  2040. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/world-top-level-funcs.wit.json +0 -0
  2041. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/world-top-level-resources.wit +0 -0
  2042. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/worlds-union-dedup.wit +0 -0
  2043. /data/ext/cargo-vendor/{wit-parser-0.207.0 → wit-parser-0.209.1}/tests/ui/worlds-with-types.wit +0 -0
@@ -0,0 +1,3584 @@
1
+ //! AArch64 ISA: binary code emission.
2
+
3
+ use cranelift_control::ControlPlane;
4
+
5
+ use crate::binemit::StackMap;
6
+ use crate::ir::{self, types::*};
7
+ use crate::isa::aarch64::inst::*;
8
+ use crate::trace;
9
+
10
+ /// Memory addressing mode finalization: convert "special" modes (e.g.,
11
+ /// generic arbitrary stack offset) into real addressing modes, possibly by
12
+ /// emitting some helper instructions that come immediately before the use
13
+ /// of this amode.
14
+ pub fn mem_finalize(
15
+ sink: Option<&mut MachBuffer<Inst>>,
16
+ mem: &AMode,
17
+ access_ty: Type,
18
+ state: &EmitState,
19
+ ) -> (SmallVec<[Inst; 4]>, AMode) {
20
+ match mem {
21
+ &AMode::RegOffset { off, .. }
22
+ | &AMode::SPOffset { off }
23
+ | &AMode::FPOffset { off }
24
+ | &AMode::IncomingArg { off }
25
+ | &AMode::SlotOffset { off } => {
26
+ let basereg = match mem {
27
+ &AMode::RegOffset { rn, .. } => rn,
28
+ &AMode::SPOffset { .. }
29
+ | &AMode::SlotOffset { .. }
30
+ | &AMode::IncomingArg { .. } => stack_reg(),
31
+ &AMode::FPOffset { .. } => fp_reg(),
32
+ _ => unreachable!(),
33
+ };
34
+ let off = match mem {
35
+ &AMode::IncomingArg { .. } => {
36
+ let frame_layout = state.frame_layout();
37
+ i64::from(
38
+ frame_layout.setup_area_size
39
+ + frame_layout.tail_args_size
40
+ + frame_layout.clobber_size
41
+ + frame_layout.fixed_frame_storage_size
42
+ + frame_layout.outgoing_args_size,
43
+ ) - off
44
+ }
45
+ &AMode::SlotOffset { .. } => {
46
+ let adj = i64::from(state.frame_layout().outgoing_args_size);
47
+ trace!(
48
+ "mem_finalize: slot offset {} + adj {} -> {}",
49
+ off,
50
+ adj,
51
+ off + adj
52
+ );
53
+ off + adj
54
+ }
55
+ _ => off,
56
+ };
57
+
58
+ if let Some(simm9) = SImm9::maybe_from_i64(off) {
59
+ let mem = AMode::Unscaled { rn: basereg, simm9 };
60
+ (smallvec![], mem)
61
+ } else if let Some(uimm12) = UImm12Scaled::maybe_from_i64(off, access_ty) {
62
+ let mem = AMode::UnsignedOffset {
63
+ rn: basereg,
64
+ uimm12,
65
+ };
66
+ (smallvec![], mem)
67
+ } else {
68
+ let tmp = writable_spilltmp_reg();
69
+ (
70
+ Inst::load_constant(tmp, off as u64, &mut |_| tmp),
71
+ AMode::RegExtended {
72
+ rn: basereg,
73
+ rm: tmp.to_reg(),
74
+ extendop: ExtendOp::SXTX,
75
+ },
76
+ )
77
+ }
78
+ }
79
+
80
+ AMode::Const { addr } => {
81
+ let sink = match sink {
82
+ Some(sink) => sink,
83
+ None => return (smallvec![], mem.clone()),
84
+ };
85
+ let label = sink.get_label_for_constant(*addr);
86
+ let label = MemLabel::Mach(label);
87
+ (smallvec![], AMode::Label { label })
88
+ }
89
+
90
+ _ => (smallvec![], mem.clone()),
91
+ }
92
+ }
93
+
94
+ //=============================================================================
95
+ // Instructions and subcomponents: emission
96
+
97
+ pub(crate) fn machreg_to_gpr(m: Reg) -> u32 {
98
+ assert_eq!(m.class(), RegClass::Int);
99
+ u32::try_from(m.to_real_reg().unwrap().hw_enc() & 31).unwrap()
100
+ }
101
+
102
+ pub(crate) fn machreg_to_vec(m: Reg) -> u32 {
103
+ assert_eq!(m.class(), RegClass::Float);
104
+ u32::try_from(m.to_real_reg().unwrap().hw_enc()).unwrap()
105
+ }
106
+
107
+ fn machreg_to_gpr_or_vec(m: Reg) -> u32 {
108
+ u32::try_from(m.to_real_reg().unwrap().hw_enc() & 31).unwrap()
109
+ }
110
+
111
+ pub(crate) fn enc_arith_rrr(
112
+ bits_31_21: u32,
113
+ bits_15_10: u32,
114
+ rd: Writable<Reg>,
115
+ rn: Reg,
116
+ rm: Reg,
117
+ ) -> u32 {
118
+ (bits_31_21 << 21)
119
+ | (bits_15_10 << 10)
120
+ | machreg_to_gpr(rd.to_reg())
121
+ | (machreg_to_gpr(rn) << 5)
122
+ | (machreg_to_gpr(rm) << 16)
123
+ }
124
+
125
+ fn enc_arith_rr_imm12(
126
+ bits_31_24: u32,
127
+ immshift: u32,
128
+ imm12: u32,
129
+ rn: Reg,
130
+ rd: Writable<Reg>,
131
+ ) -> u32 {
132
+ (bits_31_24 << 24)
133
+ | (immshift << 22)
134
+ | (imm12 << 10)
135
+ | (machreg_to_gpr(rn) << 5)
136
+ | machreg_to_gpr(rd.to_reg())
137
+ }
138
+
139
+ fn enc_arith_rr_imml(bits_31_23: u32, imm_bits: u32, rn: Reg, rd: Writable<Reg>) -> u32 {
140
+ (bits_31_23 << 23) | (imm_bits << 10) | (machreg_to_gpr(rn) << 5) | machreg_to_gpr(rd.to_reg())
141
+ }
142
+
143
+ fn enc_arith_rrrr(top11: u32, rm: Reg, bit15: u32, ra: Reg, rn: Reg, rd: Writable<Reg>) -> u32 {
144
+ (top11 << 21)
145
+ | (machreg_to_gpr(rm) << 16)
146
+ | (bit15 << 15)
147
+ | (machreg_to_gpr(ra) << 10)
148
+ | (machreg_to_gpr(rn) << 5)
149
+ | machreg_to_gpr(rd.to_reg())
150
+ }
151
+
152
+ fn enc_jump26(op_31_26: u32, off_26_0: u32) -> u32 {
153
+ assert!(off_26_0 < (1 << 26));
154
+ (op_31_26 << 26) | off_26_0
155
+ }
156
+
157
+ fn enc_cmpbr(op_31_24: u32, off_18_0: u32, reg: Reg) -> u32 {
158
+ assert!(off_18_0 < (1 << 19));
159
+ (op_31_24 << 24) | (off_18_0 << 5) | machreg_to_gpr(reg)
160
+ }
161
+
162
+ fn enc_cbr(op_31_24: u32, off_18_0: u32, op_4: u32, cond: u32) -> u32 {
163
+ assert!(off_18_0 < (1 << 19));
164
+ assert!(cond < (1 << 4));
165
+ (op_31_24 << 24) | (off_18_0 << 5) | (op_4 << 4) | cond
166
+ }
167
+
168
+ fn enc_conditional_br(taken: BranchTarget, kind: CondBrKind) -> u32 {
169
+ match kind {
170
+ CondBrKind::Zero(reg) => enc_cmpbr(0b1_011010_0, taken.as_offset19_or_zero(), reg),
171
+ CondBrKind::NotZero(reg) => enc_cmpbr(0b1_011010_1, taken.as_offset19_or_zero(), reg),
172
+ CondBrKind::Cond(c) => enc_cbr(0b01010100, taken.as_offset19_or_zero(), 0b0, c.bits()),
173
+ }
174
+ }
175
+
176
+ fn enc_test_bit_and_branch(
177
+ kind: TestBitAndBranchKind,
178
+ taken: BranchTarget,
179
+ reg: Reg,
180
+ bit: u8,
181
+ ) -> u32 {
182
+ assert!(bit < 64);
183
+ let op_31 = u32::from(bit >> 5);
184
+ let op_23_19 = u32::from(bit & 0b11111);
185
+ let op_30_24 = 0b0110110
186
+ | match kind {
187
+ TestBitAndBranchKind::Z => 0,
188
+ TestBitAndBranchKind::NZ => 1,
189
+ };
190
+ (op_31 << 31)
191
+ | (op_30_24 << 24)
192
+ | (op_23_19 << 19)
193
+ | (taken.as_offset14_or_zero() << 5)
194
+ | machreg_to_gpr(reg)
195
+ }
196
+
197
+ fn enc_move_wide(op: MoveWideOp, rd: Writable<Reg>, imm: MoveWideConst, size: OperandSize) -> u32 {
198
+ assert!(imm.shift <= 0b11);
199
+ let op = match op {
200
+ MoveWideOp::MovN => 0b00,
201
+ MoveWideOp::MovZ => 0b10,
202
+ };
203
+ 0x12800000
204
+ | size.sf_bit() << 31
205
+ | op << 29
206
+ | u32::from(imm.shift) << 21
207
+ | u32::from(imm.bits) << 5
208
+ | machreg_to_gpr(rd.to_reg())
209
+ }
210
+
211
+ fn enc_movk(rd: Writable<Reg>, imm: MoveWideConst, size: OperandSize) -> u32 {
212
+ assert!(imm.shift <= 0b11);
213
+ 0x72800000
214
+ | size.sf_bit() << 31
215
+ | u32::from(imm.shift) << 21
216
+ | u32::from(imm.bits) << 5
217
+ | machreg_to_gpr(rd.to_reg())
218
+ }
219
+
220
+ fn enc_ldst_pair(op_31_22: u32, simm7: SImm7Scaled, rn: Reg, rt: Reg, rt2: Reg) -> u32 {
221
+ (op_31_22 << 22)
222
+ | (simm7.bits() << 15)
223
+ | (machreg_to_gpr(rt2) << 10)
224
+ | (machreg_to_gpr(rn) << 5)
225
+ | machreg_to_gpr(rt)
226
+ }
227
+
228
+ fn enc_ldst_simm9(op_31_22: u32, simm9: SImm9, op_11_10: u32, rn: Reg, rd: Reg) -> u32 {
229
+ (op_31_22 << 22)
230
+ | (simm9.bits() << 12)
231
+ | (op_11_10 << 10)
232
+ | (machreg_to_gpr(rn) << 5)
233
+ | machreg_to_gpr_or_vec(rd)
234
+ }
235
+
236
+ fn enc_ldst_uimm12(op_31_22: u32, uimm12: UImm12Scaled, rn: Reg, rd: Reg) -> u32 {
237
+ (op_31_22 << 22)
238
+ | (0b1 << 24)
239
+ | (uimm12.bits() << 10)
240
+ | (machreg_to_gpr(rn) << 5)
241
+ | machreg_to_gpr_or_vec(rd)
242
+ }
243
+
244
+ fn enc_ldst_reg(
245
+ op_31_22: u32,
246
+ rn: Reg,
247
+ rm: Reg,
248
+ s_bit: bool,
249
+ extendop: Option<ExtendOp>,
250
+ rd: Reg,
251
+ ) -> u32 {
252
+ let s_bit = if s_bit { 1 } else { 0 };
253
+ let extend_bits = match extendop {
254
+ Some(ExtendOp::UXTW) => 0b010,
255
+ Some(ExtendOp::SXTW) => 0b110,
256
+ Some(ExtendOp::SXTX) => 0b111,
257
+ None => 0b011, // LSL
258
+ _ => panic!("bad extend mode for ld/st AMode"),
259
+ };
260
+ (op_31_22 << 22)
261
+ | (1 << 21)
262
+ | (machreg_to_gpr(rm) << 16)
263
+ | (extend_bits << 13)
264
+ | (s_bit << 12)
265
+ | (0b10 << 10)
266
+ | (machreg_to_gpr(rn) << 5)
267
+ | machreg_to_gpr_or_vec(rd)
268
+ }
269
+
270
+ pub(crate) fn enc_ldst_imm19(op_31_24: u32, imm19: u32, rd: Reg) -> u32 {
271
+ (op_31_24 << 24) | (imm19 << 5) | machreg_to_gpr_or_vec(rd)
272
+ }
273
+
274
+ fn enc_ldst_vec(q: u32, size: u32, rn: Reg, rt: Writable<Reg>) -> u32 {
275
+ debug_assert_eq!(q & 0b1, q);
276
+ debug_assert_eq!(size & 0b11, size);
277
+ 0b0_0_0011010_10_00000_110_0_00_00000_00000
278
+ | q << 30
279
+ | size << 10
280
+ | machreg_to_gpr(rn) << 5
281
+ | machreg_to_vec(rt.to_reg())
282
+ }
283
+
284
+ fn enc_ldst_vec_pair(
285
+ opc: u32,
286
+ amode: u32,
287
+ is_load: bool,
288
+ simm7: SImm7Scaled,
289
+ rn: Reg,
290
+ rt: Reg,
291
+ rt2: Reg,
292
+ ) -> u32 {
293
+ debug_assert_eq!(opc & 0b11, opc);
294
+ debug_assert_eq!(amode & 0b11, amode);
295
+
296
+ 0b00_10110_00_0_0000000_00000_00000_00000
297
+ | opc << 30
298
+ | amode << 23
299
+ | (is_load as u32) << 22
300
+ | simm7.bits() << 15
301
+ | machreg_to_vec(rt2) << 10
302
+ | machreg_to_gpr(rn) << 5
303
+ | machreg_to_vec(rt)
304
+ }
305
+
306
+ fn enc_vec_rrr(top11: u32, rm: Reg, bit15_10: u32, rn: Reg, rd: Writable<Reg>) -> u32 {
307
+ (top11 << 21)
308
+ | (machreg_to_vec(rm) << 16)
309
+ | (bit15_10 << 10)
310
+ | (machreg_to_vec(rn) << 5)
311
+ | machreg_to_vec(rd.to_reg())
312
+ }
313
+
314
+ fn enc_vec_rrr_long(
315
+ q: u32,
316
+ u: u32,
317
+ size: u32,
318
+ bit14: u32,
319
+ rm: Reg,
320
+ rn: Reg,
321
+ rd: Writable<Reg>,
322
+ ) -> u32 {
323
+ debug_assert_eq!(q & 0b1, q);
324
+ debug_assert_eq!(u & 0b1, u);
325
+ debug_assert_eq!(size & 0b11, size);
326
+ debug_assert_eq!(bit14 & 0b1, bit14);
327
+
328
+ 0b0_0_0_01110_00_1_00000_100000_00000_00000
329
+ | q << 30
330
+ | u << 29
331
+ | size << 22
332
+ | bit14 << 14
333
+ | (machreg_to_vec(rm) << 16)
334
+ | (machreg_to_vec(rn) << 5)
335
+ | machreg_to_vec(rd.to_reg())
336
+ }
337
+
338
+ fn enc_bit_rr(size: u32, opcode2: u32, opcode1: u32, rn: Reg, rd: Writable<Reg>) -> u32 {
339
+ (0b01011010110 << 21)
340
+ | size << 31
341
+ | opcode2 << 16
342
+ | opcode1 << 10
343
+ | machreg_to_gpr(rn) << 5
344
+ | machreg_to_gpr(rd.to_reg())
345
+ }
346
+
347
+ pub(crate) fn enc_br(rn: Reg) -> u32 {
348
+ 0b1101011_0000_11111_000000_00000_00000 | (machreg_to_gpr(rn) << 5)
349
+ }
350
+
351
+ pub(crate) fn enc_adr_inst(opcode: u32, off: i32, rd: Writable<Reg>) -> u32 {
352
+ let off = u32::try_from(off).unwrap();
353
+ let immlo = off & 3;
354
+ let immhi = (off >> 2) & ((1 << 19) - 1);
355
+ opcode | (immlo << 29) | (immhi << 5) | machreg_to_gpr(rd.to_reg())
356
+ }
357
+
358
+ pub(crate) fn enc_adr(off: i32, rd: Writable<Reg>) -> u32 {
359
+ let opcode = 0b00010000 << 24;
360
+ enc_adr_inst(opcode, off, rd)
361
+ }
362
+
363
+ pub(crate) fn enc_adrp(off: i32, rd: Writable<Reg>) -> u32 {
364
+ let opcode = 0b10010000 << 24;
365
+ enc_adr_inst(opcode, off, rd)
366
+ }
367
+
368
+ fn enc_csel(rd: Writable<Reg>, rn: Reg, rm: Reg, cond: Cond, op: u32, o2: u32) -> u32 {
369
+ debug_assert_eq!(op & 0b1, op);
370
+ debug_assert_eq!(o2 & 0b1, o2);
371
+ 0b100_11010100_00000_0000_00_00000_00000
372
+ | (op << 30)
373
+ | (machreg_to_gpr(rm) << 16)
374
+ | (cond.bits() << 12)
375
+ | (o2 << 10)
376
+ | (machreg_to_gpr(rn) << 5)
377
+ | machreg_to_gpr(rd.to_reg())
378
+ }
379
+
380
+ fn enc_fcsel(rd: Writable<Reg>, rn: Reg, rm: Reg, cond: Cond, size: ScalarSize) -> u32 {
381
+ 0b000_11110_00_1_00000_0000_11_00000_00000
382
+ | (size.ftype() << 22)
383
+ | (machreg_to_vec(rm) << 16)
384
+ | (machreg_to_vec(rn) << 5)
385
+ | machreg_to_vec(rd.to_reg())
386
+ | (cond.bits() << 12)
387
+ }
388
+
389
+ fn enc_ccmp(size: OperandSize, rn: Reg, rm: Reg, nzcv: NZCV, cond: Cond) -> u32 {
390
+ 0b0_1_1_11010010_00000_0000_00_00000_0_0000
391
+ | size.sf_bit() << 31
392
+ | machreg_to_gpr(rm) << 16
393
+ | cond.bits() << 12
394
+ | machreg_to_gpr(rn) << 5
395
+ | nzcv.bits()
396
+ }
397
+
398
+ fn enc_ccmp_imm(size: OperandSize, rn: Reg, imm: UImm5, nzcv: NZCV, cond: Cond) -> u32 {
399
+ 0b0_1_1_11010010_00000_0000_10_00000_0_0000
400
+ | size.sf_bit() << 31
401
+ | imm.bits() << 16
402
+ | cond.bits() << 12
403
+ | machreg_to_gpr(rn) << 5
404
+ | nzcv.bits()
405
+ }
406
+
407
+ fn enc_bfm(opc: u8, size: OperandSize, rd: Writable<Reg>, rn: Reg, immr: u8, imms: u8) -> u32 {
408
+ match size {
409
+ OperandSize::Size64 => {
410
+ debug_assert!(immr <= 63);
411
+ debug_assert!(imms <= 63);
412
+ }
413
+ OperandSize::Size32 => {
414
+ debug_assert!(immr <= 31);
415
+ debug_assert!(imms <= 31);
416
+ }
417
+ }
418
+ debug_assert_eq!(opc & 0b11, opc);
419
+ let n_bit = size.sf_bit();
420
+ 0b0_00_100110_0_000000_000000_00000_00000
421
+ | size.sf_bit() << 31
422
+ | u32::from(opc) << 29
423
+ | n_bit << 22
424
+ | u32::from(immr) << 16
425
+ | u32::from(imms) << 10
426
+ | machreg_to_gpr(rn) << 5
427
+ | machreg_to_gpr(rd.to_reg())
428
+ }
429
+
430
+ fn enc_vecmov(is_16b: bool, rd: Writable<Reg>, rn: Reg) -> u32 {
431
+ 0b00001110_101_00000_00011_1_00000_00000
432
+ | ((is_16b as u32) << 30)
433
+ | machreg_to_vec(rd.to_reg())
434
+ | (machreg_to_vec(rn) << 16)
435
+ | (machreg_to_vec(rn) << 5)
436
+ }
437
+
438
+ fn enc_fpurr(top22: u32, rd: Writable<Reg>, rn: Reg) -> u32 {
439
+ (top22 << 10) | (machreg_to_vec(rn) << 5) | machreg_to_vec(rd.to_reg())
440
+ }
441
+
442
+ fn enc_fpurrr(top22: u32, rd: Writable<Reg>, rn: Reg, rm: Reg) -> u32 {
443
+ (top22 << 10)
444
+ | (machreg_to_vec(rm) << 16)
445
+ | (machreg_to_vec(rn) << 5)
446
+ | machreg_to_vec(rd.to_reg())
447
+ }
448
+
449
+ fn enc_fpurrrr(top17: u32, rd: Writable<Reg>, rn: Reg, rm: Reg, ra: Reg) -> u32 {
450
+ (top17 << 15)
451
+ | (machreg_to_vec(rm) << 16)
452
+ | (machreg_to_vec(ra) << 10)
453
+ | (machreg_to_vec(rn) << 5)
454
+ | machreg_to_vec(rd.to_reg())
455
+ }
456
+
457
+ fn enc_fcmp(size: ScalarSize, rn: Reg, rm: Reg) -> u32 {
458
+ 0b000_11110_00_1_00000_00_1000_00000_00000
459
+ | (size.ftype() << 22)
460
+ | (machreg_to_vec(rm) << 16)
461
+ | (machreg_to_vec(rn) << 5)
462
+ }
463
+
464
+ fn enc_fputoint(top16: u32, rd: Writable<Reg>, rn: Reg) -> u32 {
465
+ (top16 << 16) | (machreg_to_vec(rn) << 5) | machreg_to_gpr(rd.to_reg())
466
+ }
467
+
468
+ fn enc_inttofpu(top16: u32, rd: Writable<Reg>, rn: Reg) -> u32 {
469
+ (top16 << 16) | (machreg_to_gpr(rn) << 5) | machreg_to_vec(rd.to_reg())
470
+ }
471
+
472
+ fn enc_fround(top22: u32, rd: Writable<Reg>, rn: Reg) -> u32 {
473
+ (top22 << 10) | (machreg_to_vec(rn) << 5) | machreg_to_vec(rd.to_reg())
474
+ }
475
+
476
+ fn enc_vec_rr_misc(qu: u32, size: u32, bits_12_16: u32, rd: Writable<Reg>, rn: Reg) -> u32 {
477
+ debug_assert_eq!(qu & 0b11, qu);
478
+ debug_assert_eq!(size & 0b11, size);
479
+ debug_assert_eq!(bits_12_16 & 0b11111, bits_12_16);
480
+ let bits = 0b0_00_01110_00_10000_00000_10_00000_00000;
481
+ bits | qu << 29
482
+ | size << 22
483
+ | bits_12_16 << 12
484
+ | machreg_to_vec(rn) << 5
485
+ | machreg_to_vec(rd.to_reg())
486
+ }
487
+
488
+ fn enc_vec_rr_pair(bits_12_16: u32, rd: Writable<Reg>, rn: Reg) -> u32 {
489
+ debug_assert_eq!(bits_12_16 & 0b11111, bits_12_16);
490
+
491
+ 0b010_11110_11_11000_11011_10_00000_00000
492
+ | bits_12_16 << 12
493
+ | machreg_to_vec(rn) << 5
494
+ | machreg_to_vec(rd.to_reg())
495
+ }
496
+
497
+ fn enc_vec_rr_pair_long(u: u32, enc_size: u32, rd: Writable<Reg>, rn: Reg) -> u32 {
498
+ debug_assert_eq!(u & 0b1, u);
499
+ debug_assert_eq!(enc_size & 0b1, enc_size);
500
+
501
+ 0b0_1_0_01110_00_10000_00_0_10_10_00000_00000
502
+ | u << 29
503
+ | enc_size << 22
504
+ | machreg_to_vec(rn) << 5
505
+ | machreg_to_vec(rd.to_reg())
506
+ }
507
+
508
+ fn enc_vec_lanes(q: u32, u: u32, size: u32, opcode: u32, rd: Writable<Reg>, rn: Reg) -> u32 {
509
+ debug_assert_eq!(q & 0b1, q);
510
+ debug_assert_eq!(u & 0b1, u);
511
+ debug_assert_eq!(size & 0b11, size);
512
+ debug_assert_eq!(opcode & 0b11111, opcode);
513
+ 0b0_0_0_01110_00_11000_0_0000_10_00000_00000
514
+ | q << 30
515
+ | u << 29
516
+ | size << 22
517
+ | opcode << 12
518
+ | machreg_to_vec(rn) << 5
519
+ | machreg_to_vec(rd.to_reg())
520
+ }
521
+
522
+ fn enc_tbl(is_extension: bool, len: u32, rd: Writable<Reg>, rn: Reg, rm: Reg) -> u32 {
523
+ debug_assert_eq!(len & 0b11, len);
524
+ 0b0_1_001110_000_00000_0_00_0_00_00000_00000
525
+ | (machreg_to_vec(rm) << 16)
526
+ | len << 13
527
+ | (is_extension as u32) << 12
528
+ | (machreg_to_vec(rn) << 5)
529
+ | machreg_to_vec(rd.to_reg())
530
+ }
531
+
532
+ fn enc_dmb_ish() -> u32 {
533
+ 0xD5033BBF
534
+ }
535
+
536
+ fn enc_acq_rel(ty: Type, op: AtomicRMWOp, rs: Reg, rt: Writable<Reg>, rn: Reg) -> u32 {
537
+ assert!(machreg_to_gpr(rt.to_reg()) != 31);
538
+ let sz = match ty {
539
+ I64 => 0b11,
540
+ I32 => 0b10,
541
+ I16 => 0b01,
542
+ I8 => 0b00,
543
+ _ => unreachable!(),
544
+ };
545
+ let bit15 = match op {
546
+ AtomicRMWOp::Swp => 0b1,
547
+ _ => 0b0,
548
+ };
549
+ let op = match op {
550
+ AtomicRMWOp::Add => 0b000,
551
+ AtomicRMWOp::Clr => 0b001,
552
+ AtomicRMWOp::Eor => 0b010,
553
+ AtomicRMWOp::Set => 0b011,
554
+ AtomicRMWOp::Smax => 0b100,
555
+ AtomicRMWOp::Smin => 0b101,
556
+ AtomicRMWOp::Umax => 0b110,
557
+ AtomicRMWOp::Umin => 0b111,
558
+ AtomicRMWOp::Swp => 0b000,
559
+ };
560
+ 0b00_111_000_111_00000_0_000_00_00000_00000
561
+ | (sz << 30)
562
+ | (machreg_to_gpr(rs) << 16)
563
+ | bit15 << 15
564
+ | (op << 12)
565
+ | (machreg_to_gpr(rn) << 5)
566
+ | machreg_to_gpr(rt.to_reg())
567
+ }
568
+
569
+ fn enc_ldar(ty: Type, rt: Writable<Reg>, rn: Reg) -> u32 {
570
+ let sz = match ty {
571
+ I64 => 0b11,
572
+ I32 => 0b10,
573
+ I16 => 0b01,
574
+ I8 => 0b00,
575
+ _ => unreachable!(),
576
+ };
577
+ 0b00_001000_1_1_0_11111_1_11111_00000_00000
578
+ | (sz << 30)
579
+ | (machreg_to_gpr(rn) << 5)
580
+ | machreg_to_gpr(rt.to_reg())
581
+ }
582
+
583
+ fn enc_stlr(ty: Type, rt: Reg, rn: Reg) -> u32 {
584
+ let sz = match ty {
585
+ I64 => 0b11,
586
+ I32 => 0b10,
587
+ I16 => 0b01,
588
+ I8 => 0b00,
589
+ _ => unreachable!(),
590
+ };
591
+ 0b00_001000_100_11111_1_11111_00000_00000
592
+ | (sz << 30)
593
+ | (machreg_to_gpr(rn) << 5)
594
+ | machreg_to_gpr(rt)
595
+ }
596
+
597
+ fn enc_ldaxr(ty: Type, rt: Writable<Reg>, rn: Reg) -> u32 {
598
+ let sz = match ty {
599
+ I64 => 0b11,
600
+ I32 => 0b10,
601
+ I16 => 0b01,
602
+ I8 => 0b00,
603
+ _ => unreachable!(),
604
+ };
605
+ 0b00_001000_0_1_0_11111_1_11111_00000_00000
606
+ | (sz << 30)
607
+ | (machreg_to_gpr(rn) << 5)
608
+ | machreg_to_gpr(rt.to_reg())
609
+ }
610
+
611
+ fn enc_stlxr(ty: Type, rs: Writable<Reg>, rt: Reg, rn: Reg) -> u32 {
612
+ let sz = match ty {
613
+ I64 => 0b11,
614
+ I32 => 0b10,
615
+ I16 => 0b01,
616
+ I8 => 0b00,
617
+ _ => unreachable!(),
618
+ };
619
+ 0b00_001000_000_00000_1_11111_00000_00000
620
+ | (sz << 30)
621
+ | (machreg_to_gpr(rs.to_reg()) << 16)
622
+ | (machreg_to_gpr(rn) << 5)
623
+ | machreg_to_gpr(rt)
624
+ }
625
+
626
+ fn enc_cas(size: u32, rs: Writable<Reg>, rt: Reg, rn: Reg) -> u32 {
627
+ debug_assert_eq!(size & 0b11, size);
628
+
629
+ 0b00_0010001_1_1_00000_1_11111_00000_00000
630
+ | size << 30
631
+ | machreg_to_gpr(rs.to_reg()) << 16
632
+ | machreg_to_gpr(rn) << 5
633
+ | machreg_to_gpr(rt)
634
+ }
635
+
636
+ fn enc_asimd_mod_imm(rd: Writable<Reg>, q_op: u32, cmode: u32, imm: u8) -> u32 {
637
+ let abc = (imm >> 5) as u32;
638
+ let defgh = (imm & 0b11111) as u32;
639
+
640
+ debug_assert_eq!(cmode & 0b1111, cmode);
641
+ debug_assert_eq!(q_op & 0b11, q_op);
642
+
643
+ 0b0_0_0_0111100000_000_0000_01_00000_00000
644
+ | (q_op << 29)
645
+ | (abc << 16)
646
+ | (cmode << 12)
647
+ | (defgh << 5)
648
+ | machreg_to_vec(rd.to_reg())
649
+ }
650
+
651
+ /// State carried between emissions of a sequence of instructions.
652
+ #[derive(Default, Clone, Debug)]
653
+ pub struct EmitState {
654
+ /// Safepoint stack map for upcoming instruction, as provided to `pre_safepoint()`.
655
+ stack_map: Option<StackMap>,
656
+ /// Only used during fuzz-testing. Otherwise, it is a zero-sized struct and
657
+ /// optimized away at compiletime. See [cranelift_control].
658
+ ctrl_plane: ControlPlane,
659
+ frame_layout: FrameLayout,
660
+ }
661
+
662
+ impl MachInstEmitState<Inst> for EmitState {
663
+ fn new(abi: &Callee<AArch64MachineDeps>, ctrl_plane: ControlPlane) -> Self {
664
+ EmitState {
665
+ stack_map: None,
666
+ ctrl_plane,
667
+ frame_layout: abi.frame_layout().clone(),
668
+ }
669
+ }
670
+
671
+ fn pre_safepoint(&mut self, stack_map: StackMap) {
672
+ self.stack_map = Some(stack_map);
673
+ }
674
+
675
+ fn ctrl_plane_mut(&mut self) -> &mut ControlPlane {
676
+ &mut self.ctrl_plane
677
+ }
678
+
679
+ fn take_ctrl_plane(self) -> ControlPlane {
680
+ self.ctrl_plane
681
+ }
682
+
683
+ fn frame_layout(&self) -> &FrameLayout {
684
+ &self.frame_layout
685
+ }
686
+ }
687
+
688
+ impl EmitState {
689
+ fn take_stack_map(&mut self) -> Option<StackMap> {
690
+ self.stack_map.take()
691
+ }
692
+
693
+ fn clear_post_insn(&mut self) {
694
+ self.stack_map = None;
695
+ }
696
+ }
697
+
698
+ /// Constant state used during function compilation.
699
+ pub struct EmitInfo(settings::Flags);
700
+
701
+ impl EmitInfo {
702
+ /// Create a constant state for emission of instructions.
703
+ pub fn new(flags: settings::Flags) -> Self {
704
+ Self(flags)
705
+ }
706
+ }
707
+
708
+ impl MachInstEmit for Inst {
709
+ type State = EmitState;
710
+ type Info = EmitInfo;
711
+
712
+ fn emit(&self, sink: &mut MachBuffer<Inst>, emit_info: &Self::Info, state: &mut EmitState) {
713
+ // N.B.: we *must* not exceed the "worst-case size" used to compute
714
+ // where to insert islands, except when islands are explicitly triggered
715
+ // (with an `EmitIsland`). We check this in debug builds. This is `mut`
716
+ // to allow disabling the check for `JTSequence`, which is always
717
+ // emitted following an `EmitIsland`.
718
+ let mut start_off = sink.cur_offset();
719
+
720
+ match self {
721
+ &Inst::AluRRR {
722
+ alu_op,
723
+ size,
724
+ rd,
725
+ rn,
726
+ rm,
727
+ } => {
728
+ debug_assert!(match alu_op {
729
+ ALUOp::SDiv | ALUOp::UDiv | ALUOp::SMulH | ALUOp::UMulH =>
730
+ size == OperandSize::Size64,
731
+ _ => true,
732
+ });
733
+ let top11 = match alu_op {
734
+ ALUOp::Add => 0b00001011_000,
735
+ ALUOp::Adc => 0b00011010_000,
736
+ ALUOp::AdcS => 0b00111010_000,
737
+ ALUOp::Sub => 0b01001011_000,
738
+ ALUOp::Sbc => 0b01011010_000,
739
+ ALUOp::SbcS => 0b01111010_000,
740
+ ALUOp::Orr => 0b00101010_000,
741
+ ALUOp::And => 0b00001010_000,
742
+ ALUOp::AndS => 0b01101010_000,
743
+ ALUOp::Eor => 0b01001010_000,
744
+ ALUOp::OrrNot => 0b00101010_001,
745
+ ALUOp::AndNot => 0b00001010_001,
746
+ ALUOp::EorNot => 0b01001010_001,
747
+ ALUOp::AddS => 0b00101011_000,
748
+ ALUOp::SubS => 0b01101011_000,
749
+ ALUOp::SDiv => 0b10011010_110,
750
+ ALUOp::UDiv => 0b10011010_110,
751
+ ALUOp::RotR | ALUOp::Lsr | ALUOp::Asr | ALUOp::Lsl => 0b00011010_110,
752
+ ALUOp::SMulH => 0b10011011_010,
753
+ ALUOp::UMulH => 0b10011011_110,
754
+ };
755
+ let top11 = top11 | size.sf_bit() << 10;
756
+ let bit15_10 = match alu_op {
757
+ ALUOp::SDiv => 0b000011,
758
+ ALUOp::UDiv => 0b000010,
759
+ ALUOp::RotR => 0b001011,
760
+ ALUOp::Lsr => 0b001001,
761
+ ALUOp::Asr => 0b001010,
762
+ ALUOp::Lsl => 0b001000,
763
+ ALUOp::SMulH | ALUOp::UMulH => 0b011111,
764
+ _ => 0b000000,
765
+ };
766
+ debug_assert_ne!(writable_stack_reg(), rd);
767
+ // The stack pointer is the zero register in this context, so this might be an
768
+ // indication that something is wrong.
769
+ debug_assert_ne!(stack_reg(), rn);
770
+ debug_assert_ne!(stack_reg(), rm);
771
+ sink.put4(enc_arith_rrr(top11, bit15_10, rd, rn, rm));
772
+ }
773
+ &Inst::AluRRRR {
774
+ alu_op,
775
+ size,
776
+ rd,
777
+ rm,
778
+ rn,
779
+ ra,
780
+ } => {
781
+ let (top11, bit15) = match alu_op {
782
+ ALUOp3::MAdd => (0b0_00_11011_000, 0),
783
+ ALUOp3::MSub => (0b0_00_11011_000, 1),
784
+ ALUOp3::UMAddL => {
785
+ debug_assert!(size == OperandSize::Size32);
786
+ (0b1_00_11011_1_01, 0)
787
+ }
788
+ ALUOp3::SMAddL => {
789
+ debug_assert!(size == OperandSize::Size32);
790
+ (0b1_00_11011_0_01, 0)
791
+ }
792
+ };
793
+ let top11 = top11 | size.sf_bit() << 10;
794
+ sink.put4(enc_arith_rrrr(top11, rm, bit15, ra, rn, rd));
795
+ }
796
+ &Inst::AluRRImm12 {
797
+ alu_op,
798
+ size,
799
+ rd,
800
+ rn,
801
+ ref imm12,
802
+ } => {
803
+ let top8 = match alu_op {
804
+ ALUOp::Add => 0b000_10001,
805
+ ALUOp::Sub => 0b010_10001,
806
+ ALUOp::AddS => 0b001_10001,
807
+ ALUOp::SubS => 0b011_10001,
808
+ _ => unimplemented!("{:?}", alu_op),
809
+ };
810
+ let top8 = top8 | size.sf_bit() << 7;
811
+ sink.put4(enc_arith_rr_imm12(
812
+ top8,
813
+ imm12.shift_bits(),
814
+ imm12.imm_bits(),
815
+ rn,
816
+ rd,
817
+ ));
818
+ }
819
+ &Inst::AluRRImmLogic {
820
+ alu_op,
821
+ size,
822
+ rd,
823
+ rn,
824
+ ref imml,
825
+ } => {
826
+ let (top9, inv) = match alu_op {
827
+ ALUOp::Orr => (0b001_100100, false),
828
+ ALUOp::And => (0b000_100100, false),
829
+ ALUOp::AndS => (0b011_100100, false),
830
+ ALUOp::Eor => (0b010_100100, false),
831
+ ALUOp::OrrNot => (0b001_100100, true),
832
+ ALUOp::AndNot => (0b000_100100, true),
833
+ ALUOp::EorNot => (0b010_100100, true),
834
+ _ => unimplemented!("{:?}", alu_op),
835
+ };
836
+ let top9 = top9 | size.sf_bit() << 8;
837
+ let imml = if inv { imml.invert() } else { imml.clone() };
838
+ sink.put4(enc_arith_rr_imml(top9, imml.enc_bits(), rn, rd));
839
+ }
840
+
841
+ &Inst::AluRRImmShift {
842
+ alu_op,
843
+ size,
844
+ rd,
845
+ rn,
846
+ ref immshift,
847
+ } => {
848
+ let amt = immshift.value();
849
+ let (top10, immr, imms) = match alu_op {
850
+ ALUOp::RotR => (0b0001001110, machreg_to_gpr(rn), u32::from(amt)),
851
+ ALUOp::Lsr => (0b0101001100, u32::from(amt), 0b011111),
852
+ ALUOp::Asr => (0b0001001100, u32::from(amt), 0b011111),
853
+ ALUOp::Lsl => {
854
+ let bits = if size.is64() { 64 } else { 32 };
855
+ (
856
+ 0b0101001100,
857
+ u32::from((bits - amt) % bits),
858
+ u32::from(bits - 1 - amt),
859
+ )
860
+ }
861
+ _ => unimplemented!("{:?}", alu_op),
862
+ };
863
+ let top10 = top10 | size.sf_bit() << 9 | size.sf_bit();
864
+ let imms = match alu_op {
865
+ ALUOp::Lsr | ALUOp::Asr => imms | size.sf_bit() << 5,
866
+ _ => imms,
867
+ };
868
+ sink.put4(
869
+ (top10 << 22)
870
+ | (immr << 16)
871
+ | (imms << 10)
872
+ | (machreg_to_gpr(rn) << 5)
873
+ | machreg_to_gpr(rd.to_reg()),
874
+ );
875
+ }
876
+
877
+ &Inst::AluRRRShift {
878
+ alu_op,
879
+ size,
880
+ rd,
881
+ rn,
882
+ rm,
883
+ ref shiftop,
884
+ } => {
885
+ let top11: u32 = match alu_op {
886
+ ALUOp::Add => 0b000_01011000,
887
+ ALUOp::AddS => 0b001_01011000,
888
+ ALUOp::Sub => 0b010_01011000,
889
+ ALUOp::SubS => 0b011_01011000,
890
+ ALUOp::Orr => 0b001_01010000,
891
+ ALUOp::And => 0b000_01010000,
892
+ ALUOp::AndS => 0b011_01010000,
893
+ ALUOp::Eor => 0b010_01010000,
894
+ ALUOp::OrrNot => 0b001_01010001,
895
+ ALUOp::EorNot => 0b010_01010001,
896
+ ALUOp::AndNot => 0b000_01010001,
897
+ _ => unimplemented!("{:?}", alu_op),
898
+ };
899
+ let top11 = top11 | size.sf_bit() << 10;
900
+ let top11 = top11 | (u32::from(shiftop.op().bits()) << 1);
901
+ let bits_15_10 = u32::from(shiftop.amt().value());
902
+ sink.put4(enc_arith_rrr(top11, bits_15_10, rd, rn, rm));
903
+ }
904
+
905
+ &Inst::AluRRRExtend {
906
+ alu_op,
907
+ size,
908
+ rd,
909
+ rn,
910
+ rm,
911
+ extendop,
912
+ } => {
913
+ let top11: u32 = match alu_op {
914
+ ALUOp::Add => 0b00001011001,
915
+ ALUOp::Sub => 0b01001011001,
916
+ ALUOp::AddS => 0b00101011001,
917
+ ALUOp::SubS => 0b01101011001,
918
+ _ => unimplemented!("{:?}", alu_op),
919
+ };
920
+ let top11 = top11 | size.sf_bit() << 10;
921
+ let bits_15_10 = u32::from(extendop.bits()) << 3;
922
+ sink.put4(enc_arith_rrr(top11, bits_15_10, rd, rn, rm));
923
+ }
924
+
925
+ &Inst::BitRR {
926
+ op, size, rd, rn, ..
927
+ } => {
928
+ let (op1, op2) = match op {
929
+ BitOp::RBit => (0b00000, 0b000000),
930
+ BitOp::Clz => (0b00000, 0b000100),
931
+ BitOp::Cls => (0b00000, 0b000101),
932
+ BitOp::Rev16 => (0b00000, 0b000001),
933
+ BitOp::Rev32 => (0b00000, 0b000010),
934
+ BitOp::Rev64 => (0b00000, 0b000011),
935
+ };
936
+ sink.put4(enc_bit_rr(size.sf_bit(), op1, op2, rn, rd))
937
+ }
938
+
939
+ &Inst::ULoad8 { rd, ref mem, flags }
940
+ | &Inst::SLoad8 { rd, ref mem, flags }
941
+ | &Inst::ULoad16 { rd, ref mem, flags }
942
+ | &Inst::SLoad16 { rd, ref mem, flags }
943
+ | &Inst::ULoad32 { rd, ref mem, flags }
944
+ | &Inst::SLoad32 { rd, ref mem, flags }
945
+ | &Inst::ULoad64 {
946
+ rd, ref mem, flags, ..
947
+ }
948
+ | &Inst::FpuLoad32 { rd, ref mem, flags }
949
+ | &Inst::FpuLoad64 { rd, ref mem, flags }
950
+ | &Inst::FpuLoad128 { rd, ref mem, flags } => {
951
+ let mem = mem.clone();
952
+ let access_ty = self.mem_type().unwrap();
953
+ let (mem_insts, mem) = mem_finalize(Some(sink), &mem, access_ty, state);
954
+
955
+ for inst in mem_insts.into_iter() {
956
+ inst.emit(sink, emit_info, state);
957
+ }
958
+
959
+ // ldst encoding helpers take Reg, not Writable<Reg>.
960
+ let rd = rd.to_reg();
961
+
962
+ // This is the base opcode (top 10 bits) for the "unscaled
963
+ // immediate" form (Unscaled). Other addressing modes will OR in
964
+ // other values for bits 24/25 (bits 1/2 of this constant).
965
+ let op = match self {
966
+ Inst::ULoad8 { .. } => 0b0011100001,
967
+ Inst::SLoad8 { .. } => 0b0011100010,
968
+ Inst::ULoad16 { .. } => 0b0111100001,
969
+ Inst::SLoad16 { .. } => 0b0111100010,
970
+ Inst::ULoad32 { .. } => 0b1011100001,
971
+ Inst::SLoad32 { .. } => 0b1011100010,
972
+ Inst::ULoad64 { .. } => 0b1111100001,
973
+ Inst::FpuLoad32 { .. } => 0b1011110001,
974
+ Inst::FpuLoad64 { .. } => 0b1111110001,
975
+ Inst::FpuLoad128 { .. } => 0b0011110011,
976
+ _ => unreachable!(),
977
+ };
978
+
979
+ if let Some(trap_code) = flags.trap_code() {
980
+ // Register the offset at which the actual load instruction starts.
981
+ sink.add_trap(trap_code);
982
+ }
983
+
984
+ match &mem {
985
+ &AMode::Unscaled { rn, simm9 } => {
986
+ let reg = rn;
987
+ sink.put4(enc_ldst_simm9(op, simm9, 0b00, reg, rd));
988
+ }
989
+ &AMode::UnsignedOffset { rn, uimm12 } => {
990
+ let reg = rn;
991
+ sink.put4(enc_ldst_uimm12(op, uimm12, reg, rd));
992
+ }
993
+ &AMode::RegReg { rn, rm } => {
994
+ let r1 = rn;
995
+ let r2 = rm;
996
+ sink.put4(enc_ldst_reg(
997
+ op, r1, r2, /* scaled = */ false, /* extendop = */ None, rd,
998
+ ));
999
+ }
1000
+ &AMode::RegScaled { rn, rm } | &AMode::RegScaledExtended { rn, rm, .. } => {
1001
+ let r1 = rn;
1002
+ let r2 = rm;
1003
+ let extendop = match &mem {
1004
+ &AMode::RegScaled { .. } => None,
1005
+ &AMode::RegScaledExtended { extendop, .. } => Some(extendop),
1006
+ _ => unreachable!(),
1007
+ };
1008
+ sink.put4(enc_ldst_reg(
1009
+ op, r1, r2, /* scaled = */ true, extendop, rd,
1010
+ ));
1011
+ }
1012
+ &AMode::RegExtended { rn, rm, extendop } => {
1013
+ let r1 = rn;
1014
+ let r2 = rm;
1015
+ sink.put4(enc_ldst_reg(
1016
+ op,
1017
+ r1,
1018
+ r2,
1019
+ /* scaled = */ false,
1020
+ Some(extendop),
1021
+ rd,
1022
+ ));
1023
+ }
1024
+ &AMode::Label { ref label } => {
1025
+ let offset = match label {
1026
+ // cast i32 to u32 (two's-complement)
1027
+ MemLabel::PCRel(off) => *off as u32,
1028
+ // Emit a relocation into the `MachBuffer`
1029
+ // for the label that's being loaded from and
1030
+ // encode an address of 0 in its place which will
1031
+ // get filled in by relocation resolution later on.
1032
+ MemLabel::Mach(label) => {
1033
+ sink.use_label_at_offset(
1034
+ sink.cur_offset(),
1035
+ *label,
1036
+ LabelUse::Ldr19,
1037
+ );
1038
+ 0
1039
+ }
1040
+ } / 4;
1041
+ assert!(offset < (1 << 19));
1042
+ match self {
1043
+ &Inst::ULoad32 { .. } => {
1044
+ sink.put4(enc_ldst_imm19(0b00011000, offset, rd));
1045
+ }
1046
+ &Inst::SLoad32 { .. } => {
1047
+ sink.put4(enc_ldst_imm19(0b10011000, offset, rd));
1048
+ }
1049
+ &Inst::FpuLoad32 { .. } => {
1050
+ sink.put4(enc_ldst_imm19(0b00011100, offset, rd));
1051
+ }
1052
+ &Inst::ULoad64 { .. } => {
1053
+ sink.put4(enc_ldst_imm19(0b01011000, offset, rd));
1054
+ }
1055
+ &Inst::FpuLoad64 { .. } => {
1056
+ sink.put4(enc_ldst_imm19(0b01011100, offset, rd));
1057
+ }
1058
+ &Inst::FpuLoad128 { .. } => {
1059
+ sink.put4(enc_ldst_imm19(0b10011100, offset, rd));
1060
+ }
1061
+ _ => panic!("Unsupported size for LDR from constant pool!"),
1062
+ }
1063
+ }
1064
+ &AMode::SPPreIndexed { simm9 } => {
1065
+ let reg = stack_reg();
1066
+ sink.put4(enc_ldst_simm9(op, simm9, 0b11, reg, rd));
1067
+ }
1068
+ &AMode::SPPostIndexed { simm9 } => {
1069
+ let reg = stack_reg();
1070
+ sink.put4(enc_ldst_simm9(op, simm9, 0b01, reg, rd));
1071
+ }
1072
+ // Eliminated by `mem_finalize()` above.
1073
+ &AMode::SPOffset { .. }
1074
+ | &AMode::FPOffset { .. }
1075
+ | &AMode::IncomingArg { .. }
1076
+ | &AMode::SlotOffset { .. }
1077
+ | &AMode::Const { .. }
1078
+ | &AMode::RegOffset { .. } => {
1079
+ panic!("Should not see {:?} here!", mem)
1080
+ }
1081
+ }
1082
+ }
1083
+
1084
+ &Inst::Store8 { rd, ref mem, flags }
1085
+ | &Inst::Store16 { rd, ref mem, flags }
1086
+ | &Inst::Store32 { rd, ref mem, flags }
1087
+ | &Inst::Store64 { rd, ref mem, flags }
1088
+ | &Inst::FpuStore32 { rd, ref mem, flags }
1089
+ | &Inst::FpuStore64 { rd, ref mem, flags }
1090
+ | &Inst::FpuStore128 { rd, ref mem, flags } => {
1091
+ let mem = mem.clone();
1092
+ let access_ty = self.mem_type().unwrap();
1093
+ let (mem_insts, mem) = mem_finalize(Some(sink), &mem, access_ty, state);
1094
+
1095
+ for inst in mem_insts.into_iter() {
1096
+ inst.emit(sink, emit_info, state);
1097
+ }
1098
+
1099
+ let op = match self {
1100
+ Inst::Store8 { .. } => 0b0011100000,
1101
+ Inst::Store16 { .. } => 0b0111100000,
1102
+ Inst::Store32 { .. } => 0b1011100000,
1103
+ Inst::Store64 { .. } => 0b1111100000,
1104
+ Inst::FpuStore32 { .. } => 0b1011110000,
1105
+ Inst::FpuStore64 { .. } => 0b1111110000,
1106
+ Inst::FpuStore128 { .. } => 0b0011110010,
1107
+ _ => unreachable!(),
1108
+ };
1109
+
1110
+ if let Some(trap_code) = flags.trap_code() {
1111
+ // Register the offset at which the actual store instruction starts.
1112
+ sink.add_trap(trap_code);
1113
+ }
1114
+
1115
+ match &mem {
1116
+ &AMode::Unscaled { rn, simm9 } => {
1117
+ let reg = rn;
1118
+ sink.put4(enc_ldst_simm9(op, simm9, 0b00, reg, rd));
1119
+ }
1120
+ &AMode::UnsignedOffset { rn, uimm12 } => {
1121
+ let reg = rn;
1122
+ sink.put4(enc_ldst_uimm12(op, uimm12, reg, rd));
1123
+ }
1124
+ &AMode::RegReg { rn, rm } => {
1125
+ let r1 = rn;
1126
+ let r2 = rm;
1127
+ sink.put4(enc_ldst_reg(
1128
+ op, r1, r2, /* scaled = */ false, /* extendop = */ None, rd,
1129
+ ));
1130
+ }
1131
+ &AMode::RegScaled { rn, rm } | &AMode::RegScaledExtended { rn, rm, .. } => {
1132
+ let r1 = rn;
1133
+ let r2 = rm;
1134
+ let extendop = match &mem {
1135
+ &AMode::RegScaled { .. } => None,
1136
+ &AMode::RegScaledExtended { extendop, .. } => Some(extendop),
1137
+ _ => unreachable!(),
1138
+ };
1139
+ sink.put4(enc_ldst_reg(
1140
+ op, r1, r2, /* scaled = */ true, extendop, rd,
1141
+ ));
1142
+ }
1143
+ &AMode::RegExtended { rn, rm, extendop } => {
1144
+ let r1 = rn;
1145
+ let r2 = rm;
1146
+ sink.put4(enc_ldst_reg(
1147
+ op,
1148
+ r1,
1149
+ r2,
1150
+ /* scaled = */ false,
1151
+ Some(extendop),
1152
+ rd,
1153
+ ));
1154
+ }
1155
+ &AMode::Label { .. } => {
1156
+ panic!("Store to a MemLabel not implemented!");
1157
+ }
1158
+ &AMode::SPPreIndexed { simm9 } => {
1159
+ let reg = stack_reg();
1160
+ sink.put4(enc_ldst_simm9(op, simm9, 0b11, reg, rd));
1161
+ }
1162
+ &AMode::SPPostIndexed { simm9 } => {
1163
+ let reg = stack_reg();
1164
+ sink.put4(enc_ldst_simm9(op, simm9, 0b01, reg, rd));
1165
+ }
1166
+ // Eliminated by `mem_finalize()` above.
1167
+ &AMode::SPOffset { .. }
1168
+ | &AMode::FPOffset { .. }
1169
+ | &AMode::IncomingArg { .. }
1170
+ | &AMode::SlotOffset { .. }
1171
+ | &AMode::Const { .. }
1172
+ | &AMode::RegOffset { .. } => {
1173
+ panic!("Should not see {:?} here!", mem)
1174
+ }
1175
+ }
1176
+ }
1177
+
1178
+ &Inst::StoreP64 {
1179
+ rt,
1180
+ rt2,
1181
+ ref mem,
1182
+ flags,
1183
+ } => {
1184
+ let mem = mem.clone();
1185
+ if let Some(trap_code) = flags.trap_code() {
1186
+ // Register the offset at which the actual store instruction starts.
1187
+ sink.add_trap(trap_code);
1188
+ }
1189
+ match &mem {
1190
+ &PairAMode::SignedOffset { reg, simm7 } => {
1191
+ assert_eq!(simm7.scale_ty, I64);
1192
+ sink.put4(enc_ldst_pair(0b1010100100, simm7, reg, rt, rt2));
1193
+ }
1194
+ &PairAMode::SPPreIndexed { simm7 } => {
1195
+ assert_eq!(simm7.scale_ty, I64);
1196
+ let reg = stack_reg();
1197
+ sink.put4(enc_ldst_pair(0b1010100110, simm7, reg, rt, rt2));
1198
+ }
1199
+ &PairAMode::SPPostIndexed { simm7 } => {
1200
+ assert_eq!(simm7.scale_ty, I64);
1201
+ let reg = stack_reg();
1202
+ sink.put4(enc_ldst_pair(0b1010100010, simm7, reg, rt, rt2));
1203
+ }
1204
+ }
1205
+ }
1206
+ &Inst::LoadP64 {
1207
+ rt,
1208
+ rt2,
1209
+ ref mem,
1210
+ flags,
1211
+ } => {
1212
+ let rt = rt.to_reg();
1213
+ let rt2 = rt2.to_reg();
1214
+ let mem = mem.clone();
1215
+ if let Some(trap_code) = flags.trap_code() {
1216
+ // Register the offset at which the actual load instruction starts.
1217
+ sink.add_trap(trap_code);
1218
+ }
1219
+
1220
+ match &mem {
1221
+ &PairAMode::SignedOffset { reg, simm7 } => {
1222
+ assert_eq!(simm7.scale_ty, I64);
1223
+ sink.put4(enc_ldst_pair(0b1010100101, simm7, reg, rt, rt2));
1224
+ }
1225
+ &PairAMode::SPPreIndexed { simm7 } => {
1226
+ assert_eq!(simm7.scale_ty, I64);
1227
+ let reg = stack_reg();
1228
+ sink.put4(enc_ldst_pair(0b1010100111, simm7, reg, rt, rt2));
1229
+ }
1230
+ &PairAMode::SPPostIndexed { simm7 } => {
1231
+ assert_eq!(simm7.scale_ty, I64);
1232
+ let reg = stack_reg();
1233
+ sink.put4(enc_ldst_pair(0b1010100011, simm7, reg, rt, rt2));
1234
+ }
1235
+ }
1236
+ }
1237
+ &Inst::FpuLoadP64 {
1238
+ rt,
1239
+ rt2,
1240
+ ref mem,
1241
+ flags,
1242
+ }
1243
+ | &Inst::FpuLoadP128 {
1244
+ rt,
1245
+ rt2,
1246
+ ref mem,
1247
+ flags,
1248
+ } => {
1249
+ let rt = rt.to_reg();
1250
+ let rt2 = rt2.to_reg();
1251
+ let mem = mem.clone();
1252
+
1253
+ if let Some(trap_code) = flags.trap_code() {
1254
+ // Register the offset at which the actual load instruction starts.
1255
+ sink.add_trap(trap_code);
1256
+ }
1257
+
1258
+ let opc = match self {
1259
+ &Inst::FpuLoadP64 { .. } => 0b01,
1260
+ &Inst::FpuLoadP128 { .. } => 0b10,
1261
+ _ => unreachable!(),
1262
+ };
1263
+
1264
+ match &mem {
1265
+ &PairAMode::SignedOffset { reg, simm7 } => {
1266
+ assert!(simm7.scale_ty == F64 || simm7.scale_ty == I8X16);
1267
+ sink.put4(enc_ldst_vec_pair(opc, 0b10, true, simm7, reg, rt, rt2));
1268
+ }
1269
+ &PairAMode::SPPreIndexed { simm7 } => {
1270
+ assert!(simm7.scale_ty == F64 || simm7.scale_ty == I8X16);
1271
+ let reg = stack_reg();
1272
+ sink.put4(enc_ldst_vec_pair(opc, 0b11, true, simm7, reg, rt, rt2));
1273
+ }
1274
+ &PairAMode::SPPostIndexed { simm7 } => {
1275
+ assert!(simm7.scale_ty == F64 || simm7.scale_ty == I8X16);
1276
+ let reg = stack_reg();
1277
+ sink.put4(enc_ldst_vec_pair(opc, 0b01, true, simm7, reg, rt, rt2));
1278
+ }
1279
+ }
1280
+ }
1281
+ &Inst::FpuStoreP64 {
1282
+ rt,
1283
+ rt2,
1284
+ ref mem,
1285
+ flags,
1286
+ }
1287
+ | &Inst::FpuStoreP128 {
1288
+ rt,
1289
+ rt2,
1290
+ ref mem,
1291
+ flags,
1292
+ } => {
1293
+ let mem = mem.clone();
1294
+
1295
+ if let Some(trap_code) = flags.trap_code() {
1296
+ // Register the offset at which the actual store instruction starts.
1297
+ sink.add_trap(trap_code);
1298
+ }
1299
+
1300
+ let opc = match self {
1301
+ &Inst::FpuStoreP64 { .. } => 0b01,
1302
+ &Inst::FpuStoreP128 { .. } => 0b10,
1303
+ _ => unreachable!(),
1304
+ };
1305
+
1306
+ match &mem {
1307
+ &PairAMode::SignedOffset { reg, simm7 } => {
1308
+ assert!(simm7.scale_ty == F64 || simm7.scale_ty == I8X16);
1309
+ sink.put4(enc_ldst_vec_pair(opc, 0b10, false, simm7, reg, rt, rt2));
1310
+ }
1311
+ &PairAMode::SPPreIndexed { simm7 } => {
1312
+ assert!(simm7.scale_ty == F64 || simm7.scale_ty == I8X16);
1313
+ let reg = stack_reg();
1314
+ sink.put4(enc_ldst_vec_pair(opc, 0b11, false, simm7, reg, rt, rt2));
1315
+ }
1316
+ &PairAMode::SPPostIndexed { simm7 } => {
1317
+ assert!(simm7.scale_ty == F64 || simm7.scale_ty == I8X16);
1318
+ let reg = stack_reg();
1319
+ sink.put4(enc_ldst_vec_pair(opc, 0b01, false, simm7, reg, rt, rt2));
1320
+ }
1321
+ }
1322
+ }
1323
+ &Inst::Mov { size, rd, rm } => {
1324
+ assert!(rd.to_reg().class() == rm.class());
1325
+ assert!(rm.class() == RegClass::Int);
1326
+
1327
+ match size {
1328
+ OperandSize::Size64 => {
1329
+ // MOV to SP is interpreted as MOV to XZR instead. And our codegen
1330
+ // should never MOV to XZR.
1331
+ assert!(rd.to_reg() != stack_reg());
1332
+
1333
+ if rm == stack_reg() {
1334
+ // We can't use ORR here, so use an `add rd, sp, #0` instead.
1335
+ let imm12 = Imm12::maybe_from_u64(0).unwrap();
1336
+ sink.put4(enc_arith_rr_imm12(
1337
+ 0b100_10001,
1338
+ imm12.shift_bits(),
1339
+ imm12.imm_bits(),
1340
+ rm,
1341
+ rd,
1342
+ ));
1343
+ } else {
1344
+ // Encoded as ORR rd, rm, zero.
1345
+ sink.put4(enc_arith_rrr(0b10101010_000, 0b000_000, rd, zero_reg(), rm));
1346
+ }
1347
+ }
1348
+ OperandSize::Size32 => {
1349
+ // MOV to SP is interpreted as MOV to XZR instead. And our codegen
1350
+ // should never MOV to XZR.
1351
+ assert!(machreg_to_gpr(rd.to_reg()) != 31);
1352
+ // Encoded as ORR rd, rm, zero.
1353
+ sink.put4(enc_arith_rrr(0b00101010_000, 0b000_000, rd, zero_reg(), rm));
1354
+ }
1355
+ }
1356
+ }
1357
+ &Inst::MovFromPReg { rd, rm } => {
1358
+ let rm: Reg = rm.into();
1359
+ debug_assert!([
1360
+ regs::fp_reg(),
1361
+ regs::stack_reg(),
1362
+ regs::link_reg(),
1363
+ regs::pinned_reg()
1364
+ ]
1365
+ .contains(&rm));
1366
+ assert!(rm.class() == RegClass::Int);
1367
+ assert!(rd.to_reg().class() == rm.class());
1368
+ let size = OperandSize::Size64;
1369
+ Inst::Mov { size, rd, rm }.emit(sink, emit_info, state);
1370
+ }
1371
+ &Inst::MovToPReg { rd, rm } => {
1372
+ let rd: Writable<Reg> = Writable::from_reg(rd.into());
1373
+ debug_assert!([
1374
+ regs::fp_reg(),
1375
+ regs::stack_reg(),
1376
+ regs::link_reg(),
1377
+ regs::pinned_reg()
1378
+ ]
1379
+ .contains(&rd.to_reg()));
1380
+ assert!(rd.to_reg().class() == RegClass::Int);
1381
+ assert!(rm.class() == rd.to_reg().class());
1382
+ let size = OperandSize::Size64;
1383
+ Inst::Mov { size, rd, rm }.emit(sink, emit_info, state);
1384
+ }
1385
+ &Inst::MovWide { op, rd, imm, size } => {
1386
+ sink.put4(enc_move_wide(op, rd, imm, size));
1387
+ }
1388
+ &Inst::MovK { rd, rn, imm, size } => {
1389
+ debug_assert_eq!(rn, rd.to_reg());
1390
+ sink.put4(enc_movk(rd, imm, size));
1391
+ }
1392
+ &Inst::CSel { rd, rn, rm, cond } => {
1393
+ sink.put4(enc_csel(rd, rn, rm, cond, 0, 0));
1394
+ }
1395
+ &Inst::CSNeg { rd, rn, rm, cond } => {
1396
+ sink.put4(enc_csel(rd, rn, rm, cond, 1, 1));
1397
+ }
1398
+ &Inst::CSet { rd, cond } => {
1399
+ sink.put4(enc_csel(rd, zero_reg(), zero_reg(), cond.invert(), 0, 1));
1400
+ }
1401
+ &Inst::CSetm { rd, cond } => {
1402
+ sink.put4(enc_csel(rd, zero_reg(), zero_reg(), cond.invert(), 1, 0));
1403
+ }
1404
+ &Inst::CCmp {
1405
+ size,
1406
+ rn,
1407
+ rm,
1408
+ nzcv,
1409
+ cond,
1410
+ } => {
1411
+ sink.put4(enc_ccmp(size, rn, rm, nzcv, cond));
1412
+ }
1413
+ &Inst::CCmpImm {
1414
+ size,
1415
+ rn,
1416
+ imm,
1417
+ nzcv,
1418
+ cond,
1419
+ } => {
1420
+ sink.put4(enc_ccmp_imm(size, rn, imm, nzcv, cond));
1421
+ }
1422
+ &Inst::AtomicRMW {
1423
+ ty,
1424
+ op,
1425
+ rs,
1426
+ rt,
1427
+ rn,
1428
+ flags,
1429
+ } => {
1430
+ if let Some(trap_code) = flags.trap_code() {
1431
+ sink.add_trap(trap_code);
1432
+ }
1433
+
1434
+ sink.put4(enc_acq_rel(ty, op, rs, rt, rn));
1435
+ }
1436
+ &Inst::AtomicRMWLoop { ty, op, flags, .. } => {
1437
+ /* Emit this:
1438
+ again:
1439
+ ldaxr{,b,h} x/w27, [x25]
1440
+ // maybe sign extend
1441
+ op x28, x27, x26 // op is add,sub,and,orr,eor
1442
+ stlxr{,b,h} w24, x/w28, [x25]
1443
+ cbnz x24, again
1444
+
1445
+ Operand conventions:
1446
+ IN: x25 (addr), x26 (2nd arg for op)
1447
+ OUT: x27 (old value), x24 (trashed), x28 (trashed)
1448
+
1449
+ It is unfortunate that, per the ARM documentation, x28 cannot be used for
1450
+ both the store-data and success-flag operands of stlxr. This causes the
1451
+ instruction's behaviour to be "CONSTRAINED UNPREDICTABLE", so we use x24
1452
+ instead for the success-flag.
1453
+ */
1454
+ // TODO: We should not hardcode registers here, a better idea would be to
1455
+ // pass some scratch registers in the AtomicRMWLoop pseudo-instruction, and use those
1456
+ let xzr = zero_reg();
1457
+ let x24 = xreg(24);
1458
+ let x25 = xreg(25);
1459
+ let x26 = xreg(26);
1460
+ let x27 = xreg(27);
1461
+ let x28 = xreg(28);
1462
+ let x24wr = writable_xreg(24);
1463
+ let x27wr = writable_xreg(27);
1464
+ let x28wr = writable_xreg(28);
1465
+ let again_label = sink.get_label();
1466
+
1467
+ // again:
1468
+ sink.bind_label(again_label, &mut state.ctrl_plane);
1469
+
1470
+ if let Some(trap_code) = flags.trap_code() {
1471
+ sink.add_trap(trap_code);
1472
+ }
1473
+
1474
+ sink.put4(enc_ldaxr(ty, x27wr, x25)); // ldaxr x27, [x25]
1475
+ let size = OperandSize::from_ty(ty);
1476
+ let sign_ext = match op {
1477
+ AtomicRMWLoopOp::Smin | AtomicRMWLoopOp::Smax => match ty {
1478
+ I16 => Some((ExtendOp::SXTH, 16)),
1479
+ I8 => Some((ExtendOp::SXTB, 8)),
1480
+ _ => None,
1481
+ },
1482
+ _ => None,
1483
+ };
1484
+
1485
+ // sxt{b|h} the loaded result if necessary.
1486
+ if sign_ext.is_some() {
1487
+ let (_, from_bits) = sign_ext.unwrap();
1488
+ Inst::Extend {
1489
+ rd: x27wr,
1490
+ rn: x27,
1491
+ signed: true,
1492
+ from_bits,
1493
+ to_bits: size.bits(),
1494
+ }
1495
+ .emit(sink, emit_info, state);
1496
+ }
1497
+
1498
+ match op {
1499
+ AtomicRMWLoopOp::Xchg => {} // do nothing
1500
+ AtomicRMWLoopOp::Nand => {
1501
+ // and x28, x27, x26
1502
+ // mvn x28, x28
1503
+
1504
+ Inst::AluRRR {
1505
+ alu_op: ALUOp::And,
1506
+ size,
1507
+ rd: x28wr,
1508
+ rn: x27,
1509
+ rm: x26,
1510
+ }
1511
+ .emit(sink, emit_info, state);
1512
+
1513
+ Inst::AluRRR {
1514
+ alu_op: ALUOp::OrrNot,
1515
+ size,
1516
+ rd: x28wr,
1517
+ rn: xzr,
1518
+ rm: x28,
1519
+ }
1520
+ .emit(sink, emit_info, state);
1521
+ }
1522
+ AtomicRMWLoopOp::Umin
1523
+ | AtomicRMWLoopOp::Umax
1524
+ | AtomicRMWLoopOp::Smin
1525
+ | AtomicRMWLoopOp::Smax => {
1526
+ // cmp x27, x26 {?sxt}
1527
+ // csel.op x28, x27, x26
1528
+
1529
+ let cond = match op {
1530
+ AtomicRMWLoopOp::Umin => Cond::Lo,
1531
+ AtomicRMWLoopOp::Umax => Cond::Hi,
1532
+ AtomicRMWLoopOp::Smin => Cond::Lt,
1533
+ AtomicRMWLoopOp::Smax => Cond::Gt,
1534
+ _ => unreachable!(),
1535
+ };
1536
+
1537
+ if sign_ext.is_some() {
1538
+ let (extendop, _) = sign_ext.unwrap();
1539
+ Inst::AluRRRExtend {
1540
+ alu_op: ALUOp::SubS,
1541
+ size,
1542
+ rd: writable_zero_reg(),
1543
+ rn: x27,
1544
+ rm: x26,
1545
+ extendop,
1546
+ }
1547
+ .emit(sink, emit_info, state);
1548
+ } else {
1549
+ Inst::AluRRR {
1550
+ alu_op: ALUOp::SubS,
1551
+ size,
1552
+ rd: writable_zero_reg(),
1553
+ rn: x27,
1554
+ rm: x26,
1555
+ }
1556
+ .emit(sink, emit_info, state);
1557
+ }
1558
+
1559
+ Inst::CSel {
1560
+ cond,
1561
+ rd: x28wr,
1562
+ rn: x27,
1563
+ rm: x26,
1564
+ }
1565
+ .emit(sink, emit_info, state);
1566
+ }
1567
+ _ => {
1568
+ // add/sub/and/orr/eor x28, x27, x26
1569
+ let alu_op = match op {
1570
+ AtomicRMWLoopOp::Add => ALUOp::Add,
1571
+ AtomicRMWLoopOp::Sub => ALUOp::Sub,
1572
+ AtomicRMWLoopOp::And => ALUOp::And,
1573
+ AtomicRMWLoopOp::Orr => ALUOp::Orr,
1574
+ AtomicRMWLoopOp::Eor => ALUOp::Eor,
1575
+ AtomicRMWLoopOp::Nand
1576
+ | AtomicRMWLoopOp::Umin
1577
+ | AtomicRMWLoopOp::Umax
1578
+ | AtomicRMWLoopOp::Smin
1579
+ | AtomicRMWLoopOp::Smax
1580
+ | AtomicRMWLoopOp::Xchg => unreachable!(),
1581
+ };
1582
+
1583
+ Inst::AluRRR {
1584
+ alu_op,
1585
+ size,
1586
+ rd: x28wr,
1587
+ rn: x27,
1588
+ rm: x26,
1589
+ }
1590
+ .emit(sink, emit_info, state);
1591
+ }
1592
+ }
1593
+
1594
+ if let Some(trap_code) = flags.trap_code() {
1595
+ sink.add_trap(trap_code);
1596
+ }
1597
+ if op == AtomicRMWLoopOp::Xchg {
1598
+ sink.put4(enc_stlxr(ty, x24wr, x26, x25)); // stlxr w24, x26, [x25]
1599
+ } else {
1600
+ sink.put4(enc_stlxr(ty, x24wr, x28, x25)); // stlxr w24, x28, [x25]
1601
+ }
1602
+
1603
+ // cbnz w24, again
1604
+ // Note, we're actually testing x24, and relying on the default zero-high-half
1605
+ // rule in the assignment that `stlxr` does.
1606
+ let br_offset = sink.cur_offset();
1607
+ sink.put4(enc_conditional_br(
1608
+ BranchTarget::Label(again_label),
1609
+ CondBrKind::NotZero(x24),
1610
+ ));
1611
+ sink.use_label_at_offset(br_offset, again_label, LabelUse::Branch19);
1612
+ }
1613
+ &Inst::AtomicCAS {
1614
+ rd,
1615
+ rs,
1616
+ rt,
1617
+ rn,
1618
+ ty,
1619
+ flags,
1620
+ } => {
1621
+ debug_assert_eq!(rd.to_reg(), rs);
1622
+ let size = match ty {
1623
+ I8 => 0b00,
1624
+ I16 => 0b01,
1625
+ I32 => 0b10,
1626
+ I64 => 0b11,
1627
+ _ => panic!("Unsupported type: {}", ty),
1628
+ };
1629
+
1630
+ if let Some(trap_code) = flags.trap_code() {
1631
+ sink.add_trap(trap_code);
1632
+ }
1633
+
1634
+ sink.put4(enc_cas(size, rd, rt, rn));
1635
+ }
1636
+ &Inst::AtomicCASLoop { ty, flags, .. } => {
1637
+ /* Emit this:
1638
+ again:
1639
+ ldaxr{,b,h} x/w27, [x25]
1640
+ cmp x27, x/w26 uxt{b,h}
1641
+ b.ne out
1642
+ stlxr{,b,h} w24, x/w28, [x25]
1643
+ cbnz x24, again
1644
+ out:
1645
+
1646
+ Operand conventions:
1647
+ IN: x25 (addr), x26 (expected value), x28 (replacement value)
1648
+ OUT: x27 (old value), x24 (trashed)
1649
+ */
1650
+ let x24 = xreg(24);
1651
+ let x25 = xreg(25);
1652
+ let x26 = xreg(26);
1653
+ let x27 = xreg(27);
1654
+ let x28 = xreg(28);
1655
+ let xzrwr = writable_zero_reg();
1656
+ let x24wr = writable_xreg(24);
1657
+ let x27wr = writable_xreg(27);
1658
+ let again_label = sink.get_label();
1659
+ let out_label = sink.get_label();
1660
+
1661
+ // again:
1662
+ sink.bind_label(again_label, &mut state.ctrl_plane);
1663
+
1664
+ if let Some(trap_code) = flags.trap_code() {
1665
+ sink.add_trap(trap_code);
1666
+ }
1667
+
1668
+ // ldaxr x27, [x25]
1669
+ sink.put4(enc_ldaxr(ty, x27wr, x25));
1670
+
1671
+ // The top 32-bits are zero-extended by the ldaxr so we don't
1672
+ // have to use UXTW, just the x-form of the register.
1673
+ let (bit21, extend_op) = match ty {
1674
+ I8 => (0b1, 0b000000),
1675
+ I16 => (0b1, 0b001000),
1676
+ _ => (0b0, 0b000000),
1677
+ };
1678
+ let bits_31_21 = 0b111_01011_000 | bit21;
1679
+ // cmp x27, x26 (== subs xzr, x27, x26)
1680
+ sink.put4(enc_arith_rrr(bits_31_21, extend_op, xzrwr, x27, x26));
1681
+
1682
+ // b.ne out
1683
+ let br_out_offset = sink.cur_offset();
1684
+ sink.put4(enc_conditional_br(
1685
+ BranchTarget::Label(out_label),
1686
+ CondBrKind::Cond(Cond::Ne),
1687
+ ));
1688
+ sink.use_label_at_offset(br_out_offset, out_label, LabelUse::Branch19);
1689
+
1690
+ if let Some(trap_code) = flags.trap_code() {
1691
+ sink.add_trap(trap_code);
1692
+ }
1693
+
1694
+ sink.put4(enc_stlxr(ty, x24wr, x28, x25)); // stlxr w24, x28, [x25]
1695
+
1696
+ // cbnz w24, again.
1697
+ // Note, we're actually testing x24, and relying on the default zero-high-half
1698
+ // rule in the assignment that `stlxr` does.
1699
+ let br_again_offset = sink.cur_offset();
1700
+ sink.put4(enc_conditional_br(
1701
+ BranchTarget::Label(again_label),
1702
+ CondBrKind::NotZero(x24),
1703
+ ));
1704
+ sink.use_label_at_offset(br_again_offset, again_label, LabelUse::Branch19);
1705
+
1706
+ // out:
1707
+ sink.bind_label(out_label, &mut state.ctrl_plane);
1708
+ }
1709
+ &Inst::LoadAcquire {
1710
+ access_ty,
1711
+ rt,
1712
+ rn,
1713
+ flags,
1714
+ } => {
1715
+ if let Some(trap_code) = flags.trap_code() {
1716
+ sink.add_trap(trap_code);
1717
+ }
1718
+
1719
+ sink.put4(enc_ldar(access_ty, rt, rn));
1720
+ }
1721
+ &Inst::StoreRelease {
1722
+ access_ty,
1723
+ rt,
1724
+ rn,
1725
+ flags,
1726
+ } => {
1727
+ if let Some(trap_code) = flags.trap_code() {
1728
+ sink.add_trap(trap_code);
1729
+ }
1730
+
1731
+ sink.put4(enc_stlr(access_ty, rt, rn));
1732
+ }
1733
+ &Inst::Fence {} => {
1734
+ sink.put4(enc_dmb_ish()); // dmb ish
1735
+ }
1736
+ &Inst::Csdb {} => {
1737
+ sink.put4(0xd503229f);
1738
+ }
1739
+ &Inst::FpuMove32 { rd, rn } => {
1740
+ sink.put4(enc_fpurr(0b000_11110_00_1_000000_10000, rd, rn));
1741
+ }
1742
+ &Inst::FpuMove64 { rd, rn } => {
1743
+ sink.put4(enc_fpurr(0b000_11110_01_1_000000_10000, rd, rn));
1744
+ }
1745
+ &Inst::FpuMove128 { rd, rn } => {
1746
+ sink.put4(enc_vecmov(/* 16b = */ true, rd, rn));
1747
+ }
1748
+ &Inst::FpuMoveFromVec { rd, rn, idx, size } => {
1749
+ let (imm5, shift, mask) = match size.lane_size() {
1750
+ ScalarSize::Size32 => (0b00100, 3, 0b011),
1751
+ ScalarSize::Size64 => (0b01000, 4, 0b001),
1752
+ _ => unimplemented!(),
1753
+ };
1754
+ debug_assert_eq!(idx & mask, idx);
1755
+ let imm5 = imm5 | ((idx as u32) << shift);
1756
+ sink.put4(
1757
+ 0b010_11110000_00000_000001_00000_00000
1758
+ | (imm5 << 16)
1759
+ | (machreg_to_vec(rn) << 5)
1760
+ | machreg_to_vec(rd.to_reg()),
1761
+ );
1762
+ }
1763
+ &Inst::FpuExtend { rd, rn, size } => {
1764
+ sink.put4(enc_fpurr(
1765
+ 0b000_11110_00_1_000000_10000 | (size.ftype() << 12),
1766
+ rd,
1767
+ rn,
1768
+ ));
1769
+ }
1770
+ &Inst::FpuRR {
1771
+ fpu_op,
1772
+ size,
1773
+ rd,
1774
+ rn,
1775
+ } => {
1776
+ let top22 = match fpu_op {
1777
+ FPUOp1::Abs => 0b000_11110_00_1_000001_10000,
1778
+ FPUOp1::Neg => 0b000_11110_00_1_000010_10000,
1779
+ FPUOp1::Sqrt => 0b000_11110_00_1_000011_10000,
1780
+ FPUOp1::Cvt32To64 => {
1781
+ debug_assert_eq!(size, ScalarSize::Size32);
1782
+ 0b000_11110_00_1_000101_10000
1783
+ }
1784
+ FPUOp1::Cvt64To32 => {
1785
+ debug_assert_eq!(size, ScalarSize::Size64);
1786
+ 0b000_11110_01_1_000100_10000
1787
+ }
1788
+ };
1789
+ let top22 = top22 | size.ftype() << 12;
1790
+ sink.put4(enc_fpurr(top22, rd, rn));
1791
+ }
1792
+ &Inst::FpuRRR {
1793
+ fpu_op,
1794
+ size,
1795
+ rd,
1796
+ rn,
1797
+ rm,
1798
+ } => {
1799
+ let top22 = match fpu_op {
1800
+ FPUOp2::Add => 0b000_11110_00_1_00000_001010,
1801
+ FPUOp2::Sub => 0b000_11110_00_1_00000_001110,
1802
+ FPUOp2::Mul => 0b000_11110_00_1_00000_000010,
1803
+ FPUOp2::Div => 0b000_11110_00_1_00000_000110,
1804
+ FPUOp2::Max => 0b000_11110_00_1_00000_010010,
1805
+ FPUOp2::Min => 0b000_11110_00_1_00000_010110,
1806
+ };
1807
+ let top22 = top22 | size.ftype() << 12;
1808
+ sink.put4(enc_fpurrr(top22, rd, rn, rm));
1809
+ }
1810
+ &Inst::FpuRRI { fpu_op, rd, rn } => match fpu_op {
1811
+ FPUOpRI::UShr32(imm) => {
1812
+ debug_assert_eq!(32, imm.lane_size_in_bits);
1813
+ sink.put4(
1814
+ 0b0_0_1_011110_0000000_00_0_0_0_1_00000_00000
1815
+ | imm.enc() << 16
1816
+ | machreg_to_vec(rn) << 5
1817
+ | machreg_to_vec(rd.to_reg()),
1818
+ )
1819
+ }
1820
+ FPUOpRI::UShr64(imm) => {
1821
+ debug_assert_eq!(64, imm.lane_size_in_bits);
1822
+ sink.put4(
1823
+ 0b01_1_111110_0000000_00_0_0_0_1_00000_00000
1824
+ | imm.enc() << 16
1825
+ | machreg_to_vec(rn) << 5
1826
+ | machreg_to_vec(rd.to_reg()),
1827
+ )
1828
+ }
1829
+ },
1830
+ &Inst::FpuRRIMod { fpu_op, rd, ri, rn } => {
1831
+ debug_assert_eq!(rd.to_reg(), ri);
1832
+ match fpu_op {
1833
+ FPUOpRIMod::Sli64(imm) => {
1834
+ debug_assert_eq!(64, imm.lane_size_in_bits);
1835
+ sink.put4(
1836
+ 0b01_1_111110_0000000_010101_00000_00000
1837
+ | imm.enc() << 16
1838
+ | machreg_to_vec(rn) << 5
1839
+ | machreg_to_vec(rd.to_reg()),
1840
+ )
1841
+ }
1842
+ FPUOpRIMod::Sli32(imm) => {
1843
+ debug_assert_eq!(32, imm.lane_size_in_bits);
1844
+ sink.put4(
1845
+ 0b0_0_1_011110_0000000_010101_00000_00000
1846
+ | imm.enc() << 16
1847
+ | machreg_to_vec(rn) << 5
1848
+ | machreg_to_vec(rd.to_reg()),
1849
+ )
1850
+ }
1851
+ }
1852
+ }
1853
+ &Inst::FpuRRRR {
1854
+ fpu_op,
1855
+ size,
1856
+ rd,
1857
+ rn,
1858
+ rm,
1859
+ ra,
1860
+ } => {
1861
+ let top17 = match fpu_op {
1862
+ FPUOp3::MAdd => 0b000_11111_00_0_00000_0,
1863
+ };
1864
+ let top17 = top17 | size.ftype() << 7;
1865
+ sink.put4(enc_fpurrrr(top17, rd, rn, rm, ra));
1866
+ }
1867
+ &Inst::VecMisc { op, rd, rn, size } => {
1868
+ let (q, enc_size) = size.enc_size();
1869
+ let (u, bits_12_16, size) = match op {
1870
+ VecMisc2::Not => (0b1, 0b00101, 0b00),
1871
+ VecMisc2::Neg => (0b1, 0b01011, enc_size),
1872
+ VecMisc2::Abs => (0b0, 0b01011, enc_size),
1873
+ VecMisc2::Fabs => {
1874
+ debug_assert!(
1875
+ size == VectorSize::Size32x2
1876
+ || size == VectorSize::Size32x4
1877
+ || size == VectorSize::Size64x2
1878
+ );
1879
+ (0b0, 0b01111, enc_size)
1880
+ }
1881
+ VecMisc2::Fneg => {
1882
+ debug_assert!(
1883
+ size == VectorSize::Size32x2
1884
+ || size == VectorSize::Size32x4
1885
+ || size == VectorSize::Size64x2
1886
+ );
1887
+ (0b1, 0b01111, enc_size)
1888
+ }
1889
+ VecMisc2::Fsqrt => {
1890
+ debug_assert!(
1891
+ size == VectorSize::Size32x2
1892
+ || size == VectorSize::Size32x4
1893
+ || size == VectorSize::Size64x2
1894
+ );
1895
+ (0b1, 0b11111, enc_size)
1896
+ }
1897
+ VecMisc2::Rev16 => {
1898
+ debug_assert_eq!(size, VectorSize::Size8x16);
1899
+ (0b0, 0b00001, enc_size)
1900
+ }
1901
+ VecMisc2::Rev32 => {
1902
+ debug_assert!(size == VectorSize::Size8x16 || size == VectorSize::Size16x8);
1903
+ (0b1, 0b00000, enc_size)
1904
+ }
1905
+ VecMisc2::Rev64 => {
1906
+ debug_assert!(
1907
+ size == VectorSize::Size8x16
1908
+ || size == VectorSize::Size16x8
1909
+ || size == VectorSize::Size32x4
1910
+ );
1911
+ (0b0, 0b00000, enc_size)
1912
+ }
1913
+ VecMisc2::Fcvtzs => {
1914
+ debug_assert!(
1915
+ size == VectorSize::Size32x2
1916
+ || size == VectorSize::Size32x4
1917
+ || size == VectorSize::Size64x2
1918
+ );
1919
+ (0b0, 0b11011, enc_size)
1920
+ }
1921
+ VecMisc2::Fcvtzu => {
1922
+ debug_assert!(
1923
+ size == VectorSize::Size32x2
1924
+ || size == VectorSize::Size32x4
1925
+ || size == VectorSize::Size64x2
1926
+ );
1927
+ (0b1, 0b11011, enc_size)
1928
+ }
1929
+ VecMisc2::Scvtf => {
1930
+ debug_assert!(size == VectorSize::Size32x4 || size == VectorSize::Size64x2);
1931
+ (0b0, 0b11101, enc_size & 0b1)
1932
+ }
1933
+ VecMisc2::Ucvtf => {
1934
+ debug_assert!(size == VectorSize::Size32x4 || size == VectorSize::Size64x2);
1935
+ (0b1, 0b11101, enc_size & 0b1)
1936
+ }
1937
+ VecMisc2::Frintn => {
1938
+ debug_assert!(
1939
+ size == VectorSize::Size32x2
1940
+ || size == VectorSize::Size32x4
1941
+ || size == VectorSize::Size64x2
1942
+ );
1943
+ (0b0, 0b11000, enc_size & 0b01)
1944
+ }
1945
+ VecMisc2::Frintz => {
1946
+ debug_assert!(
1947
+ size == VectorSize::Size32x2
1948
+ || size == VectorSize::Size32x4
1949
+ || size == VectorSize::Size64x2
1950
+ );
1951
+ (0b0, 0b11001, enc_size)
1952
+ }
1953
+ VecMisc2::Frintm => {
1954
+ debug_assert!(
1955
+ size == VectorSize::Size32x2
1956
+ || size == VectorSize::Size32x4
1957
+ || size == VectorSize::Size64x2
1958
+ );
1959
+ (0b0, 0b11001, enc_size & 0b01)
1960
+ }
1961
+ VecMisc2::Frintp => {
1962
+ debug_assert!(
1963
+ size == VectorSize::Size32x2
1964
+ || size == VectorSize::Size32x4
1965
+ || size == VectorSize::Size64x2
1966
+ );
1967
+ (0b0, 0b11000, enc_size)
1968
+ }
1969
+ VecMisc2::Cnt => {
1970
+ debug_assert!(size == VectorSize::Size8x8 || size == VectorSize::Size8x16);
1971
+ (0b0, 0b00101, enc_size)
1972
+ }
1973
+ VecMisc2::Cmeq0 => (0b0, 0b01001, enc_size),
1974
+ VecMisc2::Cmge0 => (0b1, 0b01000, enc_size),
1975
+ VecMisc2::Cmgt0 => (0b0, 0b01000, enc_size),
1976
+ VecMisc2::Cmle0 => (0b1, 0b01001, enc_size),
1977
+ VecMisc2::Cmlt0 => (0b0, 0b01010, enc_size),
1978
+ VecMisc2::Fcmeq0 => {
1979
+ debug_assert!(
1980
+ size == VectorSize::Size32x2
1981
+ || size == VectorSize::Size32x4
1982
+ || size == VectorSize::Size64x2
1983
+ );
1984
+ (0b0, 0b01101, enc_size)
1985
+ }
1986
+ VecMisc2::Fcmge0 => {
1987
+ debug_assert!(
1988
+ size == VectorSize::Size32x2
1989
+ || size == VectorSize::Size32x4
1990
+ || size == VectorSize::Size64x2
1991
+ );
1992
+ (0b1, 0b01100, enc_size)
1993
+ }
1994
+ VecMisc2::Fcmgt0 => {
1995
+ debug_assert!(
1996
+ size == VectorSize::Size32x2
1997
+ || size == VectorSize::Size32x4
1998
+ || size == VectorSize::Size64x2
1999
+ );
2000
+ (0b0, 0b01100, enc_size)
2001
+ }
2002
+ VecMisc2::Fcmle0 => {
2003
+ debug_assert!(
2004
+ size == VectorSize::Size32x2
2005
+ || size == VectorSize::Size32x4
2006
+ || size == VectorSize::Size64x2
2007
+ );
2008
+ (0b1, 0b01101, enc_size)
2009
+ }
2010
+ VecMisc2::Fcmlt0 => {
2011
+ debug_assert!(
2012
+ size == VectorSize::Size32x2
2013
+ || size == VectorSize::Size32x4
2014
+ || size == VectorSize::Size64x2
2015
+ );
2016
+ (0b0, 0b01110, enc_size)
2017
+ }
2018
+ };
2019
+ sink.put4(enc_vec_rr_misc((q << 1) | u, size, bits_12_16, rd, rn));
2020
+ }
2021
+ &Inst::VecLanes { op, rd, rn, size } => {
2022
+ let (q, size) = match size {
2023
+ VectorSize::Size8x8 => (0b0, 0b00),
2024
+ VectorSize::Size8x16 => (0b1, 0b00),
2025
+ VectorSize::Size16x4 => (0b0, 0b01),
2026
+ VectorSize::Size16x8 => (0b1, 0b01),
2027
+ VectorSize::Size32x4 => (0b1, 0b10),
2028
+ _ => unreachable!(),
2029
+ };
2030
+ let (u, opcode) = match op {
2031
+ VecLanesOp::Uminv => (0b1, 0b11010),
2032
+ VecLanesOp::Addv => (0b0, 0b11011),
2033
+ };
2034
+ sink.put4(enc_vec_lanes(q, u, size, opcode, rd, rn));
2035
+ }
2036
+ &Inst::VecShiftImm {
2037
+ op,
2038
+ rd,
2039
+ rn,
2040
+ size,
2041
+ imm,
2042
+ } => {
2043
+ let (is_shr, mut template) = match op {
2044
+ VecShiftImmOp::Ushr => (true, 0b_001_011110_0000_000_000001_00000_00000_u32),
2045
+ VecShiftImmOp::Sshr => (true, 0b_000_011110_0000_000_000001_00000_00000_u32),
2046
+ VecShiftImmOp::Shl => (false, 0b_000_011110_0000_000_010101_00000_00000_u32),
2047
+ };
2048
+ if size.is_128bits() {
2049
+ template |= 0b1 << 30;
2050
+ }
2051
+ let imm = imm as u32;
2052
+ // Deal with the somewhat strange encoding scheme for, and limits on,
2053
+ // the shift amount.
2054
+ let immh_immb = match (size.lane_size(), is_shr) {
2055
+ (ScalarSize::Size64, true) if imm >= 1 && imm <= 64 => {
2056
+ 0b_1000_000_u32 | (64 - imm)
2057
+ }
2058
+ (ScalarSize::Size32, true) if imm >= 1 && imm <= 32 => {
2059
+ 0b_0100_000_u32 | (32 - imm)
2060
+ }
2061
+ (ScalarSize::Size16, true) if imm >= 1 && imm <= 16 => {
2062
+ 0b_0010_000_u32 | (16 - imm)
2063
+ }
2064
+ (ScalarSize::Size8, true) if imm >= 1 && imm <= 8 => {
2065
+ 0b_0001_000_u32 | (8 - imm)
2066
+ }
2067
+ (ScalarSize::Size64, false) if imm <= 63 => 0b_1000_000_u32 | imm,
2068
+ (ScalarSize::Size32, false) if imm <= 31 => 0b_0100_000_u32 | imm,
2069
+ (ScalarSize::Size16, false) if imm <= 15 => 0b_0010_000_u32 | imm,
2070
+ (ScalarSize::Size8, false) if imm <= 7 => 0b_0001_000_u32 | imm,
2071
+ _ => panic!(
2072
+ "aarch64: Inst::VecShiftImm: emit: invalid op/size/imm {:?}, {:?}, {:?}",
2073
+ op, size, imm
2074
+ ),
2075
+ };
2076
+ let rn_enc = machreg_to_vec(rn);
2077
+ let rd_enc = machreg_to_vec(rd.to_reg());
2078
+ sink.put4(template | (immh_immb << 16) | (rn_enc << 5) | rd_enc);
2079
+ }
2080
+ &Inst::VecShiftImmMod {
2081
+ op,
2082
+ rd,
2083
+ ri,
2084
+ rn,
2085
+ size,
2086
+ imm,
2087
+ } => {
2088
+ debug_assert_eq!(rd.to_reg(), ri);
2089
+ let (is_shr, mut template) = match op {
2090
+ VecShiftImmModOp::Sli => (false, 0b_001_011110_0000_000_010101_00000_00000_u32),
2091
+ };
2092
+ if size.is_128bits() {
2093
+ template |= 0b1 << 30;
2094
+ }
2095
+ let imm = imm as u32;
2096
+ // Deal with the somewhat strange encoding scheme for, and limits on,
2097
+ // the shift amount.
2098
+ let immh_immb = match (size.lane_size(), is_shr) {
2099
+ (ScalarSize::Size64, true) if imm >= 1 && imm <= 64 => {
2100
+ 0b_1000_000_u32 | (64 - imm)
2101
+ }
2102
+ (ScalarSize::Size32, true) if imm >= 1 && imm <= 32 => {
2103
+ 0b_0100_000_u32 | (32 - imm)
2104
+ }
2105
+ (ScalarSize::Size16, true) if imm >= 1 && imm <= 16 => {
2106
+ 0b_0010_000_u32 | (16 - imm)
2107
+ }
2108
+ (ScalarSize::Size8, true) if imm >= 1 && imm <= 8 => {
2109
+ 0b_0001_000_u32 | (8 - imm)
2110
+ }
2111
+ (ScalarSize::Size64, false) if imm <= 63 => 0b_1000_000_u32 | imm,
2112
+ (ScalarSize::Size32, false) if imm <= 31 => 0b_0100_000_u32 | imm,
2113
+ (ScalarSize::Size16, false) if imm <= 15 => 0b_0010_000_u32 | imm,
2114
+ (ScalarSize::Size8, false) if imm <= 7 => 0b_0001_000_u32 | imm,
2115
+ _ => panic!(
2116
+ "aarch64: Inst::VecShiftImmMod: emit: invalid op/size/imm {:?}, {:?}, {:?}",
2117
+ op, size, imm
2118
+ ),
2119
+ };
2120
+ let rn_enc = machreg_to_vec(rn);
2121
+ let rd_enc = machreg_to_vec(rd.to_reg());
2122
+ sink.put4(template | (immh_immb << 16) | (rn_enc << 5) | rd_enc);
2123
+ }
2124
+ &Inst::VecExtract { rd, rn, rm, imm4 } => {
2125
+ if imm4 < 16 {
2126
+ let template = 0b_01_101110_000_00000_0_0000_0_00000_00000_u32;
2127
+ let rm_enc = machreg_to_vec(rm);
2128
+ let rn_enc = machreg_to_vec(rn);
2129
+ let rd_enc = machreg_to_vec(rd.to_reg());
2130
+ sink.put4(
2131
+ template | (rm_enc << 16) | ((imm4 as u32) << 11) | (rn_enc << 5) | rd_enc,
2132
+ );
2133
+ } else {
2134
+ panic!(
2135
+ "aarch64: Inst::VecExtract: emit: invalid extract index {}",
2136
+ imm4
2137
+ );
2138
+ }
2139
+ }
2140
+ &Inst::VecTbl { rd, rn, rm } => {
2141
+ sink.put4(enc_tbl(/* is_extension = */ false, 0b00, rd, rn, rm));
2142
+ }
2143
+ &Inst::VecTblExt { rd, ri, rn, rm } => {
2144
+ debug_assert_eq!(rd.to_reg(), ri);
2145
+ sink.put4(enc_tbl(/* is_extension = */ true, 0b00, rd, rn, rm));
2146
+ }
2147
+ &Inst::VecTbl2 { rd, rn, rn2, rm } => {
2148
+ assert_eq!(machreg_to_vec(rn2), (machreg_to_vec(rn) + 1) % 32);
2149
+ sink.put4(enc_tbl(/* is_extension = */ false, 0b01, rd, rn, rm));
2150
+ }
2151
+ &Inst::VecTbl2Ext {
2152
+ rd,
2153
+ ri,
2154
+ rn,
2155
+ rn2,
2156
+ rm,
2157
+ } => {
2158
+ debug_assert_eq!(rd.to_reg(), ri);
2159
+ assert_eq!(machreg_to_vec(rn2), (machreg_to_vec(rn) + 1) % 32);
2160
+ sink.put4(enc_tbl(/* is_extension = */ true, 0b01, rd, rn, rm));
2161
+ }
2162
+ &Inst::FpuCmp { size, rn, rm } => {
2163
+ sink.put4(enc_fcmp(size, rn, rm));
2164
+ }
2165
+ &Inst::FpuToInt { op, rd, rn } => {
2166
+ let top16 = match op {
2167
+ // FCVTZS (32/32-bit)
2168
+ FpuToIntOp::F32ToI32 => 0b000_11110_00_1_11_000,
2169
+ // FCVTZU (32/32-bit)
2170
+ FpuToIntOp::F32ToU32 => 0b000_11110_00_1_11_001,
2171
+ // FCVTZS (32/64-bit)
2172
+ FpuToIntOp::F32ToI64 => 0b100_11110_00_1_11_000,
2173
+ // FCVTZU (32/64-bit)
2174
+ FpuToIntOp::F32ToU64 => 0b100_11110_00_1_11_001,
2175
+ // FCVTZS (64/32-bit)
2176
+ FpuToIntOp::F64ToI32 => 0b000_11110_01_1_11_000,
2177
+ // FCVTZU (64/32-bit)
2178
+ FpuToIntOp::F64ToU32 => 0b000_11110_01_1_11_001,
2179
+ // FCVTZS (64/64-bit)
2180
+ FpuToIntOp::F64ToI64 => 0b100_11110_01_1_11_000,
2181
+ // FCVTZU (64/64-bit)
2182
+ FpuToIntOp::F64ToU64 => 0b100_11110_01_1_11_001,
2183
+ };
2184
+ sink.put4(enc_fputoint(top16, rd, rn));
2185
+ }
2186
+ &Inst::IntToFpu { op, rd, rn } => {
2187
+ let top16 = match op {
2188
+ // SCVTF (32/32-bit)
2189
+ IntToFpuOp::I32ToF32 => 0b000_11110_00_1_00_010,
2190
+ // UCVTF (32/32-bit)
2191
+ IntToFpuOp::U32ToF32 => 0b000_11110_00_1_00_011,
2192
+ // SCVTF (64/32-bit)
2193
+ IntToFpuOp::I64ToF32 => 0b100_11110_00_1_00_010,
2194
+ // UCVTF (64/32-bit)
2195
+ IntToFpuOp::U64ToF32 => 0b100_11110_00_1_00_011,
2196
+ // SCVTF (32/64-bit)
2197
+ IntToFpuOp::I32ToF64 => 0b000_11110_01_1_00_010,
2198
+ // UCVTF (32/64-bit)
2199
+ IntToFpuOp::U32ToF64 => 0b000_11110_01_1_00_011,
2200
+ // SCVTF (64/64-bit)
2201
+ IntToFpuOp::I64ToF64 => 0b100_11110_01_1_00_010,
2202
+ // UCVTF (64/64-bit)
2203
+ IntToFpuOp::U64ToF64 => 0b100_11110_01_1_00_011,
2204
+ };
2205
+ sink.put4(enc_inttofpu(top16, rd, rn));
2206
+ }
2207
+ &Inst::FpuCSel32 { rd, rn, rm, cond } => {
2208
+ sink.put4(enc_fcsel(rd, rn, rm, cond, ScalarSize::Size32));
2209
+ }
2210
+ &Inst::FpuCSel64 { rd, rn, rm, cond } => {
2211
+ sink.put4(enc_fcsel(rd, rn, rm, cond, ScalarSize::Size64));
2212
+ }
2213
+ &Inst::FpuRound { op, rd, rn } => {
2214
+ let top22 = match op {
2215
+ FpuRoundMode::Minus32 => 0b000_11110_00_1_001_010_10000,
2216
+ FpuRoundMode::Minus64 => 0b000_11110_01_1_001_010_10000,
2217
+ FpuRoundMode::Plus32 => 0b000_11110_00_1_001_001_10000,
2218
+ FpuRoundMode::Plus64 => 0b000_11110_01_1_001_001_10000,
2219
+ FpuRoundMode::Zero32 => 0b000_11110_00_1_001_011_10000,
2220
+ FpuRoundMode::Zero64 => 0b000_11110_01_1_001_011_10000,
2221
+ FpuRoundMode::Nearest32 => 0b000_11110_00_1_001_000_10000,
2222
+ FpuRoundMode::Nearest64 => 0b000_11110_01_1_001_000_10000,
2223
+ };
2224
+ sink.put4(enc_fround(top22, rd, rn));
2225
+ }
2226
+ &Inst::MovToFpu { rd, rn, size } => {
2227
+ let template = match size {
2228
+ ScalarSize::Size32 => 0b000_11110_00_1_00_111_000000_00000_00000,
2229
+ ScalarSize::Size64 => 0b100_11110_01_1_00_111_000000_00000_00000,
2230
+ _ => unreachable!(),
2231
+ };
2232
+ sink.put4(template | (machreg_to_gpr(rn) << 5) | machreg_to_vec(rd.to_reg()));
2233
+ }
2234
+ &Inst::FpuMoveFPImm { rd, imm, size } => {
2235
+ let size_code = match size {
2236
+ ScalarSize::Size32 => 0b00,
2237
+ ScalarSize::Size64 => 0b01,
2238
+ _ => unimplemented!(),
2239
+ };
2240
+ sink.put4(
2241
+ 0b000_11110_00_1_00_000_000100_00000_00000
2242
+ | size_code << 22
2243
+ | ((imm.enc_bits() as u32) << 13)
2244
+ | machreg_to_vec(rd.to_reg()),
2245
+ );
2246
+ }
2247
+ &Inst::MovToVec {
2248
+ rd,
2249
+ ri,
2250
+ rn,
2251
+ idx,
2252
+ size,
2253
+ } => {
2254
+ debug_assert_eq!(rd.to_reg(), ri);
2255
+ let (imm5, shift) = match size.lane_size() {
2256
+ ScalarSize::Size8 => (0b00001, 1),
2257
+ ScalarSize::Size16 => (0b00010, 2),
2258
+ ScalarSize::Size32 => (0b00100, 3),
2259
+ ScalarSize::Size64 => (0b01000, 4),
2260
+ _ => unreachable!(),
2261
+ };
2262
+ debug_assert_eq!(idx & (0b11111 >> shift), idx);
2263
+ let imm5 = imm5 | ((idx as u32) << shift);
2264
+ sink.put4(
2265
+ 0b010_01110000_00000_0_0011_1_00000_00000
2266
+ | (imm5 << 16)
2267
+ | (machreg_to_gpr(rn) << 5)
2268
+ | machreg_to_vec(rd.to_reg()),
2269
+ );
2270
+ }
2271
+ &Inst::MovFromVec { rd, rn, idx, size } => {
2272
+ let (q, imm5, shift, mask) = match size {
2273
+ ScalarSize::Size8 => (0b0, 0b00001, 1, 0b1111),
2274
+ ScalarSize::Size16 => (0b0, 0b00010, 2, 0b0111),
2275
+ ScalarSize::Size32 => (0b0, 0b00100, 3, 0b0011),
2276
+ ScalarSize::Size64 => (0b1, 0b01000, 4, 0b0001),
2277
+ _ => panic!("Unexpected scalar FP operand size: {:?}", size),
2278
+ };
2279
+ debug_assert_eq!(idx & mask, idx);
2280
+ let imm5 = imm5 | ((idx as u32) << shift);
2281
+ sink.put4(
2282
+ 0b000_01110000_00000_0_0111_1_00000_00000
2283
+ | (q << 30)
2284
+ | (imm5 << 16)
2285
+ | (machreg_to_vec(rn) << 5)
2286
+ | machreg_to_gpr(rd.to_reg()),
2287
+ );
2288
+ }
2289
+ &Inst::MovFromVecSigned {
2290
+ rd,
2291
+ rn,
2292
+ idx,
2293
+ size,
2294
+ scalar_size,
2295
+ } => {
2296
+ let (imm5, shift, half) = match size {
2297
+ VectorSize::Size8x8 => (0b00001, 1, true),
2298
+ VectorSize::Size8x16 => (0b00001, 1, false),
2299
+ VectorSize::Size16x4 => (0b00010, 2, true),
2300
+ VectorSize::Size16x8 => (0b00010, 2, false),
2301
+ VectorSize::Size32x2 => {
2302
+ debug_assert_ne!(scalar_size, OperandSize::Size32);
2303
+ (0b00100, 3, true)
2304
+ }
2305
+ VectorSize::Size32x4 => {
2306
+ debug_assert_ne!(scalar_size, OperandSize::Size32);
2307
+ (0b00100, 3, false)
2308
+ }
2309
+ _ => panic!("Unexpected vector operand size"),
2310
+ };
2311
+ debug_assert_eq!(idx & (0b11111 >> (half as u32 + shift)), idx);
2312
+ let imm5 = imm5 | ((idx as u32) << shift);
2313
+ sink.put4(
2314
+ 0b000_01110000_00000_0_0101_1_00000_00000
2315
+ | (scalar_size.is64() as u32) << 30
2316
+ | (imm5 << 16)
2317
+ | (machreg_to_vec(rn) << 5)
2318
+ | machreg_to_gpr(rd.to_reg()),
2319
+ );
2320
+ }
2321
+ &Inst::VecDup { rd, rn, size } => {
2322
+ let q = size.is_128bits() as u32;
2323
+ let imm5 = match size.lane_size() {
2324
+ ScalarSize::Size8 => 0b00001,
2325
+ ScalarSize::Size16 => 0b00010,
2326
+ ScalarSize::Size32 => 0b00100,
2327
+ ScalarSize::Size64 => 0b01000,
2328
+ _ => unreachable!(),
2329
+ };
2330
+ sink.put4(
2331
+ 0b0_0_0_01110000_00000_000011_00000_00000
2332
+ | (q << 30)
2333
+ | (imm5 << 16)
2334
+ | (machreg_to_gpr(rn) << 5)
2335
+ | machreg_to_vec(rd.to_reg()),
2336
+ );
2337
+ }
2338
+ &Inst::VecDupFromFpu { rd, rn, size, lane } => {
2339
+ let q = size.is_128bits() as u32;
2340
+ let imm5 = match size.lane_size() {
2341
+ ScalarSize::Size8 => {
2342
+ assert!(lane < 16);
2343
+ 0b00001 | (u32::from(lane) << 1)
2344
+ }
2345
+ ScalarSize::Size16 => {
2346
+ assert!(lane < 8);
2347
+ 0b00010 | (u32::from(lane) << 2)
2348
+ }
2349
+ ScalarSize::Size32 => {
2350
+ assert!(lane < 4);
2351
+ 0b00100 | (u32::from(lane) << 3)
2352
+ }
2353
+ ScalarSize::Size64 => {
2354
+ assert!(lane < 2);
2355
+ 0b01000 | (u32::from(lane) << 4)
2356
+ }
2357
+ _ => unimplemented!(),
2358
+ };
2359
+ sink.put4(
2360
+ 0b000_01110000_00000_000001_00000_00000
2361
+ | (q << 30)
2362
+ | (imm5 << 16)
2363
+ | (machreg_to_vec(rn) << 5)
2364
+ | machreg_to_vec(rd.to_reg()),
2365
+ );
2366
+ }
2367
+ &Inst::VecDupFPImm { rd, imm, size } => {
2368
+ let imm = imm.enc_bits();
2369
+ let op = match size.lane_size() {
2370
+ ScalarSize::Size32 => 0,
2371
+ ScalarSize::Size64 => 1,
2372
+ _ => unimplemented!(),
2373
+ };
2374
+ let q_op = op | ((size.is_128bits() as u32) << 1);
2375
+
2376
+ sink.put4(enc_asimd_mod_imm(rd, q_op, 0b1111, imm));
2377
+ }
2378
+ &Inst::VecDupImm {
2379
+ rd,
2380
+ imm,
2381
+ invert,
2382
+ size,
2383
+ } => {
2384
+ let (imm, shift, shift_ones) = imm.value();
2385
+ let (op, cmode) = match size.lane_size() {
2386
+ ScalarSize::Size8 => {
2387
+ assert!(!invert);
2388
+ assert_eq!(shift, 0);
2389
+
2390
+ (0, 0b1110)
2391
+ }
2392
+ ScalarSize::Size16 => {
2393
+ let s = shift & 8;
2394
+
2395
+ assert!(!shift_ones);
2396
+ assert_eq!(s, shift);
2397
+
2398
+ (invert as u32, 0b1000 | (s >> 2))
2399
+ }
2400
+ ScalarSize::Size32 => {
2401
+ if shift_ones {
2402
+ assert!(shift == 8 || shift == 16);
2403
+
2404
+ (invert as u32, 0b1100 | (shift >> 4))
2405
+ } else {
2406
+ let s = shift & 24;
2407
+
2408
+ assert_eq!(s, shift);
2409
+
2410
+ (invert as u32, 0b0000 | (s >> 2))
2411
+ }
2412
+ }
2413
+ ScalarSize::Size64 => {
2414
+ assert!(!invert);
2415
+ assert_eq!(shift, 0);
2416
+
2417
+ (1, 0b1110)
2418
+ }
2419
+ _ => unreachable!(),
2420
+ };
2421
+ let q_op = op | ((size.is_128bits() as u32) << 1);
2422
+
2423
+ sink.put4(enc_asimd_mod_imm(rd, q_op, cmode, imm));
2424
+ }
2425
+ &Inst::VecExtend {
2426
+ t,
2427
+ rd,
2428
+ rn,
2429
+ high_half,
2430
+ lane_size,
2431
+ } => {
2432
+ let immh = match lane_size {
2433
+ ScalarSize::Size16 => 0b001,
2434
+ ScalarSize::Size32 => 0b010,
2435
+ ScalarSize::Size64 => 0b100,
2436
+ _ => panic!("Unexpected VecExtend to lane size of {:?}", lane_size),
2437
+ };
2438
+ let u = match t {
2439
+ VecExtendOp::Sxtl => 0b0,
2440
+ VecExtendOp::Uxtl => 0b1,
2441
+ };
2442
+ sink.put4(
2443
+ 0b000_011110_0000_000_101001_00000_00000
2444
+ | ((high_half as u32) << 30)
2445
+ | (u << 29)
2446
+ | (immh << 19)
2447
+ | (machreg_to_vec(rn) << 5)
2448
+ | machreg_to_vec(rd.to_reg()),
2449
+ );
2450
+ }
2451
+ &Inst::VecRRLong {
2452
+ op,
2453
+ rd,
2454
+ rn,
2455
+ high_half,
2456
+ } => {
2457
+ let (u, size, bits_12_16) = match op {
2458
+ VecRRLongOp::Fcvtl16 => (0b0, 0b00, 0b10111),
2459
+ VecRRLongOp::Fcvtl32 => (0b0, 0b01, 0b10111),
2460
+ VecRRLongOp::Shll8 => (0b1, 0b00, 0b10011),
2461
+ VecRRLongOp::Shll16 => (0b1, 0b01, 0b10011),
2462
+ VecRRLongOp::Shll32 => (0b1, 0b10, 0b10011),
2463
+ };
2464
+
2465
+ sink.put4(enc_vec_rr_misc(
2466
+ ((high_half as u32) << 1) | u,
2467
+ size,
2468
+ bits_12_16,
2469
+ rd,
2470
+ rn,
2471
+ ));
2472
+ }
2473
+ &Inst::VecRRNarrowLow {
2474
+ op,
2475
+ rd,
2476
+ rn,
2477
+ lane_size,
2478
+ }
2479
+ | &Inst::VecRRNarrowHigh {
2480
+ op,
2481
+ rd,
2482
+ rn,
2483
+ lane_size,
2484
+ ..
2485
+ } => {
2486
+ let high_half = match self {
2487
+ &Inst::VecRRNarrowLow { .. } => false,
2488
+ &Inst::VecRRNarrowHigh { .. } => true,
2489
+ _ => unreachable!(),
2490
+ };
2491
+
2492
+ let size = match lane_size {
2493
+ ScalarSize::Size8 => 0b00,
2494
+ ScalarSize::Size16 => 0b01,
2495
+ ScalarSize::Size32 => 0b10,
2496
+ _ => panic!("unsupported size: {:?}", lane_size),
2497
+ };
2498
+
2499
+ // Floats use a single bit, to encode either half or single.
2500
+ let size = match op {
2501
+ VecRRNarrowOp::Fcvtn => size >> 1,
2502
+ _ => size,
2503
+ };
2504
+
2505
+ let (u, bits_12_16) = match op {
2506
+ VecRRNarrowOp::Xtn => (0b0, 0b10010),
2507
+ VecRRNarrowOp::Sqxtn => (0b0, 0b10100),
2508
+ VecRRNarrowOp::Sqxtun => (0b1, 0b10010),
2509
+ VecRRNarrowOp::Uqxtn => (0b1, 0b10100),
2510
+ VecRRNarrowOp::Fcvtn => (0b0, 0b10110),
2511
+ };
2512
+
2513
+ sink.put4(enc_vec_rr_misc(
2514
+ ((high_half as u32) << 1) | u,
2515
+ size,
2516
+ bits_12_16,
2517
+ rd,
2518
+ rn,
2519
+ ));
2520
+ }
2521
+ &Inst::VecMovElement {
2522
+ rd,
2523
+ ri,
2524
+ rn,
2525
+ dest_idx,
2526
+ src_idx,
2527
+ size,
2528
+ } => {
2529
+ debug_assert_eq!(rd.to_reg(), ri);
2530
+ let (imm5, shift) = match size.lane_size() {
2531
+ ScalarSize::Size8 => (0b00001, 1),
2532
+ ScalarSize::Size16 => (0b00010, 2),
2533
+ ScalarSize::Size32 => (0b00100, 3),
2534
+ ScalarSize::Size64 => (0b01000, 4),
2535
+ _ => unreachable!(),
2536
+ };
2537
+ let mask = 0b11111 >> shift;
2538
+ debug_assert_eq!(dest_idx & mask, dest_idx);
2539
+ debug_assert_eq!(src_idx & mask, src_idx);
2540
+ let imm4 = (src_idx as u32) << (shift - 1);
2541
+ let imm5 = imm5 | ((dest_idx as u32) << shift);
2542
+ sink.put4(
2543
+ 0b011_01110000_00000_0_0000_1_00000_00000
2544
+ | (imm5 << 16)
2545
+ | (imm4 << 11)
2546
+ | (machreg_to_vec(rn) << 5)
2547
+ | machreg_to_vec(rd.to_reg()),
2548
+ );
2549
+ }
2550
+ &Inst::VecRRPair { op, rd, rn } => {
2551
+ let bits_12_16 = match op {
2552
+ VecPairOp::Addp => 0b11011,
2553
+ };
2554
+
2555
+ sink.put4(enc_vec_rr_pair(bits_12_16, rd, rn));
2556
+ }
2557
+ &Inst::VecRRRLong {
2558
+ rd,
2559
+ rn,
2560
+ rm,
2561
+ alu_op,
2562
+ high_half,
2563
+ } => {
2564
+ let (u, size, bit14) = match alu_op {
2565
+ VecRRRLongOp::Smull8 => (0b0, 0b00, 0b1),
2566
+ VecRRRLongOp::Smull16 => (0b0, 0b01, 0b1),
2567
+ VecRRRLongOp::Smull32 => (0b0, 0b10, 0b1),
2568
+ VecRRRLongOp::Umull8 => (0b1, 0b00, 0b1),
2569
+ VecRRRLongOp::Umull16 => (0b1, 0b01, 0b1),
2570
+ VecRRRLongOp::Umull32 => (0b1, 0b10, 0b1),
2571
+ };
2572
+ sink.put4(enc_vec_rrr_long(
2573
+ high_half as u32,
2574
+ u,
2575
+ size,
2576
+ bit14,
2577
+ rm,
2578
+ rn,
2579
+ rd,
2580
+ ));
2581
+ }
2582
+ &Inst::VecRRRLongMod {
2583
+ rd,
2584
+ ri,
2585
+ rn,
2586
+ rm,
2587
+ alu_op,
2588
+ high_half,
2589
+ } => {
2590
+ debug_assert_eq!(rd.to_reg(), ri);
2591
+ let (u, size, bit14) = match alu_op {
2592
+ VecRRRLongModOp::Umlal8 => (0b1, 0b00, 0b0),
2593
+ VecRRRLongModOp::Umlal16 => (0b1, 0b01, 0b0),
2594
+ VecRRRLongModOp::Umlal32 => (0b1, 0b10, 0b0),
2595
+ };
2596
+ sink.put4(enc_vec_rrr_long(
2597
+ high_half as u32,
2598
+ u,
2599
+ size,
2600
+ bit14,
2601
+ rm,
2602
+ rn,
2603
+ rd,
2604
+ ));
2605
+ }
2606
+ &Inst::VecRRPairLong { op, rd, rn } => {
2607
+ let (u, size) = match op {
2608
+ VecRRPairLongOp::Saddlp8 => (0b0, 0b0),
2609
+ VecRRPairLongOp::Uaddlp8 => (0b1, 0b0),
2610
+ VecRRPairLongOp::Saddlp16 => (0b0, 0b1),
2611
+ VecRRPairLongOp::Uaddlp16 => (0b1, 0b1),
2612
+ };
2613
+
2614
+ sink.put4(enc_vec_rr_pair_long(u, size, rd, rn));
2615
+ }
2616
+ &Inst::VecRRR {
2617
+ rd,
2618
+ rn,
2619
+ rm,
2620
+ alu_op,
2621
+ size,
2622
+ } => {
2623
+ let (q, enc_size) = size.enc_size();
2624
+ let is_float = match alu_op {
2625
+ VecALUOp::Fcmeq
2626
+ | VecALUOp::Fcmgt
2627
+ | VecALUOp::Fcmge
2628
+ | VecALUOp::Fadd
2629
+ | VecALUOp::Fsub
2630
+ | VecALUOp::Fdiv
2631
+ | VecALUOp::Fmax
2632
+ | VecALUOp::Fmin
2633
+ | VecALUOp::Fmul => true,
2634
+ _ => false,
2635
+ };
2636
+
2637
+ let (top11, bit15_10) = match alu_op {
2638
+ VecALUOp::Sqadd => (0b000_01110_00_1 | enc_size << 1, 0b000011),
2639
+ VecALUOp::Sqsub => (0b000_01110_00_1 | enc_size << 1, 0b001011),
2640
+ VecALUOp::Uqadd => (0b001_01110_00_1 | enc_size << 1, 0b000011),
2641
+ VecALUOp::Uqsub => (0b001_01110_00_1 | enc_size << 1, 0b001011),
2642
+ VecALUOp::Cmeq => (0b001_01110_00_1 | enc_size << 1, 0b100011),
2643
+ VecALUOp::Cmge => (0b000_01110_00_1 | enc_size << 1, 0b001111),
2644
+ VecALUOp::Cmgt => (0b000_01110_00_1 | enc_size << 1, 0b001101),
2645
+ VecALUOp::Cmhi => (0b001_01110_00_1 | enc_size << 1, 0b001101),
2646
+ VecALUOp::Cmhs => (0b001_01110_00_1 | enc_size << 1, 0b001111),
2647
+ VecALUOp::Fcmeq => (0b000_01110_00_1, 0b111001),
2648
+ VecALUOp::Fcmgt => (0b001_01110_10_1, 0b111001),
2649
+ VecALUOp::Fcmge => (0b001_01110_00_1, 0b111001),
2650
+ // The following logical instructions operate on bytes, so are not encoded differently
2651
+ // for the different vector types.
2652
+ VecALUOp::And => (0b000_01110_00_1, 0b000111),
2653
+ VecALUOp::Bic => (0b000_01110_01_1, 0b000111),
2654
+ VecALUOp::Orr => (0b000_01110_10_1, 0b000111),
2655
+ VecALUOp::Eor => (0b001_01110_00_1, 0b000111),
2656
+ VecALUOp::Umaxp => {
2657
+ debug_assert_ne!(size, VectorSize::Size64x2);
2658
+
2659
+ (0b001_01110_00_1 | enc_size << 1, 0b101001)
2660
+ }
2661
+ VecALUOp::Add => (0b000_01110_00_1 | enc_size << 1, 0b100001),
2662
+ VecALUOp::Sub => (0b001_01110_00_1 | enc_size << 1, 0b100001),
2663
+ VecALUOp::Mul => {
2664
+ debug_assert_ne!(size, VectorSize::Size64x2);
2665
+ (0b000_01110_00_1 | enc_size << 1, 0b100111)
2666
+ }
2667
+ VecALUOp::Sshl => (0b000_01110_00_1 | enc_size << 1, 0b010001),
2668
+ VecALUOp::Ushl => (0b001_01110_00_1 | enc_size << 1, 0b010001),
2669
+ VecALUOp::Umin => {
2670
+ debug_assert_ne!(size, VectorSize::Size64x2);
2671
+
2672
+ (0b001_01110_00_1 | enc_size << 1, 0b011011)
2673
+ }
2674
+ VecALUOp::Smin => {
2675
+ debug_assert_ne!(size, VectorSize::Size64x2);
2676
+
2677
+ (0b000_01110_00_1 | enc_size << 1, 0b011011)
2678
+ }
2679
+ VecALUOp::Umax => {
2680
+ debug_assert_ne!(size, VectorSize::Size64x2);
2681
+
2682
+ (0b001_01110_00_1 | enc_size << 1, 0b011001)
2683
+ }
2684
+ VecALUOp::Smax => {
2685
+ debug_assert_ne!(size, VectorSize::Size64x2);
2686
+
2687
+ (0b000_01110_00_1 | enc_size << 1, 0b011001)
2688
+ }
2689
+ VecALUOp::Urhadd => {
2690
+ debug_assert_ne!(size, VectorSize::Size64x2);
2691
+
2692
+ (0b001_01110_00_1 | enc_size << 1, 0b000101)
2693
+ }
2694
+ VecALUOp::Fadd => (0b000_01110_00_1, 0b110101),
2695
+ VecALUOp::Fsub => (0b000_01110_10_1, 0b110101),
2696
+ VecALUOp::Fdiv => (0b001_01110_00_1, 0b111111),
2697
+ VecALUOp::Fmax => (0b000_01110_00_1, 0b111101),
2698
+ VecALUOp::Fmin => (0b000_01110_10_1, 0b111101),
2699
+ VecALUOp::Fmul => (0b001_01110_00_1, 0b110111),
2700
+ VecALUOp::Addp => (0b000_01110_00_1 | enc_size << 1, 0b101111),
2701
+ VecALUOp::Zip1 => (0b01001110_00_0 | enc_size << 1, 0b001110),
2702
+ VecALUOp::Zip2 => (0b01001110_00_0 | enc_size << 1, 0b011110),
2703
+ VecALUOp::Sqrdmulh => {
2704
+ debug_assert!(
2705
+ size.lane_size() == ScalarSize::Size16
2706
+ || size.lane_size() == ScalarSize::Size32
2707
+ );
2708
+
2709
+ (0b001_01110_00_1 | enc_size << 1, 0b101101)
2710
+ }
2711
+ VecALUOp::Uzp1 => (0b01001110_00_0 | enc_size << 1, 0b000110),
2712
+ VecALUOp::Uzp2 => (0b01001110_00_0 | enc_size << 1, 0b010110),
2713
+ VecALUOp::Trn1 => (0b01001110_00_0 | enc_size << 1, 0b001010),
2714
+ VecALUOp::Trn2 => (0b01001110_00_0 | enc_size << 1, 0b011010),
2715
+ };
2716
+ let top11 = if is_float {
2717
+ top11 | size.enc_float_size() << 1
2718
+ } else {
2719
+ top11
2720
+ };
2721
+ sink.put4(enc_vec_rrr(top11 | q << 9, rm, bit15_10, rn, rd));
2722
+ }
2723
+ &Inst::VecRRRMod {
2724
+ rd,
2725
+ ri,
2726
+ rn,
2727
+ rm,
2728
+ alu_op,
2729
+ size,
2730
+ } => {
2731
+ debug_assert_eq!(rd.to_reg(), ri);
2732
+ let (q, _enc_size) = size.enc_size();
2733
+
2734
+ let (top11, bit15_10) = match alu_op {
2735
+ VecALUModOp::Bsl => (0b001_01110_01_1, 0b000111),
2736
+ VecALUModOp::Fmla => {
2737
+ (0b000_01110_00_1 | (size.enc_float_size() << 1), 0b110011)
2738
+ }
2739
+ VecALUModOp::Fmls => {
2740
+ (0b000_01110_10_1 | (size.enc_float_size() << 1), 0b110011)
2741
+ }
2742
+ };
2743
+ sink.put4(enc_vec_rrr(top11 | q << 9, rm, bit15_10, rn, rd));
2744
+ }
2745
+ &Inst::VecFmlaElem {
2746
+ rd,
2747
+ ri,
2748
+ rn,
2749
+ rm,
2750
+ alu_op,
2751
+ size,
2752
+ idx,
2753
+ } => {
2754
+ debug_assert_eq!(rd.to_reg(), ri);
2755
+ let idx = u32::from(idx);
2756
+
2757
+ let (q, _size) = size.enc_size();
2758
+ let o2 = match alu_op {
2759
+ VecALUModOp::Fmla => 0b0,
2760
+ VecALUModOp::Fmls => 0b1,
2761
+ _ => unreachable!(),
2762
+ };
2763
+
2764
+ let (h, l) = match size {
2765
+ VectorSize::Size32x4 => {
2766
+ assert!(idx < 4);
2767
+ (idx >> 1, idx & 1)
2768
+ }
2769
+ VectorSize::Size64x2 => {
2770
+ assert!(idx < 2);
2771
+ (idx, 0)
2772
+ }
2773
+ _ => unreachable!(),
2774
+ };
2775
+
2776
+ let top11 = 0b000_011111_00 | (q << 9) | (size.enc_float_size() << 1) | l;
2777
+ let bit15_10 = 0b000100 | (o2 << 4) | (h << 1);
2778
+ sink.put4(enc_vec_rrr(top11, rm, bit15_10, rn, rd));
2779
+ }
2780
+ &Inst::VecLoadReplicate {
2781
+ rd,
2782
+ rn,
2783
+ size,
2784
+ flags,
2785
+ } => {
2786
+ let (q, size) = size.enc_size();
2787
+
2788
+ if let Some(trap_code) = flags.trap_code() {
2789
+ // Register the offset at which the actual load instruction starts.
2790
+ sink.add_trap(trap_code);
2791
+ }
2792
+
2793
+ sink.put4(enc_ldst_vec(q, size, rn, rd));
2794
+ }
2795
+ &Inst::VecCSel { rd, rn, rm, cond } => {
2796
+ /* Emit this:
2797
+ b.cond else
2798
+ mov rd, rm
2799
+ b out
2800
+ else:
2801
+ mov rd, rn
2802
+ out:
2803
+
2804
+ Note, we could do better in the cases where rd == rn or rd == rm.
2805
+ */
2806
+ let else_label = sink.get_label();
2807
+ let out_label = sink.get_label();
2808
+
2809
+ // b.cond else
2810
+ let br_else_offset = sink.cur_offset();
2811
+ sink.put4(enc_conditional_br(
2812
+ BranchTarget::Label(else_label),
2813
+ CondBrKind::Cond(cond),
2814
+ ));
2815
+ sink.use_label_at_offset(br_else_offset, else_label, LabelUse::Branch19);
2816
+
2817
+ // mov rd, rm
2818
+ sink.put4(enc_vecmov(/* 16b = */ true, rd, rm));
2819
+
2820
+ // b out
2821
+ let b_out_offset = sink.cur_offset();
2822
+ sink.use_label_at_offset(b_out_offset, out_label, LabelUse::Branch26);
2823
+ sink.add_uncond_branch(b_out_offset, b_out_offset + 4, out_label);
2824
+ sink.put4(enc_jump26(0b000101, 0 /* will be fixed up later */));
2825
+
2826
+ // else:
2827
+ sink.bind_label(else_label, &mut state.ctrl_plane);
2828
+
2829
+ // mov rd, rn
2830
+ sink.put4(enc_vecmov(/* 16b = */ true, rd, rn));
2831
+
2832
+ // out:
2833
+ sink.bind_label(out_label, &mut state.ctrl_plane);
2834
+ }
2835
+ &Inst::MovToNZCV { rn } => {
2836
+ sink.put4(0xd51b4200 | machreg_to_gpr(rn));
2837
+ }
2838
+ &Inst::MovFromNZCV { rd } => {
2839
+ sink.put4(0xd53b4200 | machreg_to_gpr(rd.to_reg()));
2840
+ }
2841
+ &Inst::Extend {
2842
+ rd,
2843
+ rn,
2844
+ signed: false,
2845
+ from_bits: 1,
2846
+ to_bits,
2847
+ } => {
2848
+ assert!(to_bits <= 64);
2849
+ // Reduce zero-extend-from-1-bit to:
2850
+ // - and rd, rn, #1
2851
+ // Note: This is special cased as UBFX may take more cycles
2852
+ // than AND on smaller cores.
2853
+ let imml = ImmLogic::maybe_from_u64(1, I32).unwrap();
2854
+ Inst::AluRRImmLogic {
2855
+ alu_op: ALUOp::And,
2856
+ size: OperandSize::Size32,
2857
+ rd,
2858
+ rn,
2859
+ imml,
2860
+ }
2861
+ .emit(sink, emit_info, state);
2862
+ }
2863
+ &Inst::Extend {
2864
+ rd,
2865
+ rn,
2866
+ signed: false,
2867
+ from_bits: 32,
2868
+ to_bits: 64,
2869
+ } => {
2870
+ let mov = Inst::Mov {
2871
+ size: OperandSize::Size32,
2872
+ rd,
2873
+ rm: rn,
2874
+ };
2875
+ mov.emit(sink, emit_info, state);
2876
+ }
2877
+ &Inst::Extend {
2878
+ rd,
2879
+ rn,
2880
+ signed,
2881
+ from_bits,
2882
+ to_bits,
2883
+ } => {
2884
+ let (opc, size) = if signed {
2885
+ (0b00, OperandSize::from_bits(to_bits))
2886
+ } else {
2887
+ (0b10, OperandSize::Size32)
2888
+ };
2889
+ sink.put4(enc_bfm(opc, size, rd, rn, 0, from_bits - 1));
2890
+ }
2891
+ &Inst::Jump { ref dest } => {
2892
+ let off = sink.cur_offset();
2893
+ // Indicate that the jump uses a label, if so, so that a fixup can occur later.
2894
+ if let Some(l) = dest.as_label() {
2895
+ sink.use_label_at_offset(off, l, LabelUse::Branch26);
2896
+ sink.add_uncond_branch(off, off + 4, l);
2897
+ }
2898
+ // Emit the jump itself.
2899
+ sink.put4(enc_jump26(0b000101, dest.as_offset26_or_zero()));
2900
+ }
2901
+ &Inst::Args { .. } | &Inst::Rets { .. } => {
2902
+ // Nothing: this is a pseudoinstruction that serves
2903
+ // only to constrain registers at a certain point.
2904
+ }
2905
+ &Inst::Ret {} => {
2906
+ sink.put4(0xd65f03c0);
2907
+ }
2908
+ &Inst::AuthenticatedRet { key, is_hint } => {
2909
+ let (op2, is_hint) = match key {
2910
+ APIKey::AZ => (0b100, true),
2911
+ APIKey::ASP => (0b101, is_hint),
2912
+ APIKey::BZ => (0b110, true),
2913
+ APIKey::BSP => (0b111, is_hint),
2914
+ };
2915
+
2916
+ if is_hint {
2917
+ sink.put4(key.enc_auti_hint());
2918
+ Inst::Ret {}.emit(sink, emit_info, state);
2919
+ } else {
2920
+ sink.put4(0xd65f0bff | (op2 << 9)); // reta{key}
2921
+ }
2922
+ }
2923
+ &Inst::Call { ref info } => {
2924
+ if let Some(s) = state.take_stack_map() {
2925
+ sink.add_stack_map(StackMapExtent::UpcomingBytes(4), s);
2926
+ }
2927
+ sink.add_reloc(Reloc::Arm64Call, &info.dest, 0);
2928
+ sink.put4(enc_jump26(0b100101, 0));
2929
+ if info.opcode.is_call() {
2930
+ sink.add_call_site(info.opcode);
2931
+ }
2932
+
2933
+ if info.callee_pop_size > 0 {
2934
+ let callee_pop_size =
2935
+ i32::try_from(info.callee_pop_size).expect("callee popped more than 2GB");
2936
+ for inst in AArch64MachineDeps::gen_sp_reg_adjust(-callee_pop_size) {
2937
+ inst.emit(sink, emit_info, state);
2938
+ }
2939
+ }
2940
+ }
2941
+ &Inst::CallInd { ref info } => {
2942
+ if let Some(s) = state.take_stack_map() {
2943
+ sink.add_stack_map(StackMapExtent::UpcomingBytes(4), s);
2944
+ }
2945
+ let rn = info.rn;
2946
+ sink.put4(0b1101011_0001_11111_000000_00000_00000 | (machreg_to_gpr(rn) << 5));
2947
+ if info.opcode.is_call() {
2948
+ sink.add_call_site(info.opcode);
2949
+ }
2950
+
2951
+ if info.callee_pop_size > 0 {
2952
+ let callee_pop_size =
2953
+ i32::try_from(info.callee_pop_size).expect("callee popped more than 2GB");
2954
+ for inst in AArch64MachineDeps::gen_sp_reg_adjust(-callee_pop_size) {
2955
+ inst.emit(sink, emit_info, state);
2956
+ }
2957
+ }
2958
+ }
2959
+ &Inst::ReturnCall {
2960
+ ref callee,
2961
+ ref info,
2962
+ } => {
2963
+ emit_return_call_common_sequence(sink, emit_info, state, info);
2964
+
2965
+ // Note: this is not `Inst::Jump { .. }.emit(..)` because we
2966
+ // have different metadata in this case: we don't have a label
2967
+ // for the target, but rather a function relocation.
2968
+ sink.add_reloc(Reloc::Arm64Call, &**callee, 0);
2969
+ sink.put4(enc_jump26(0b000101, 0));
2970
+ sink.add_call_site(ir::Opcode::ReturnCall);
2971
+
2972
+ // `emit_return_call_common_sequence` emits an island if
2973
+ // necessary, so we can safely disable the worst-case-size check
2974
+ // in this case.
2975
+ start_off = sink.cur_offset();
2976
+ }
2977
+ &Inst::ReturnCallInd { callee, ref info } => {
2978
+ emit_return_call_common_sequence(sink, emit_info, state, info);
2979
+
2980
+ Inst::IndirectBr {
2981
+ rn: callee,
2982
+ targets: vec![],
2983
+ }
2984
+ .emit(sink, emit_info, state);
2985
+ sink.add_call_site(ir::Opcode::ReturnCallIndirect);
2986
+
2987
+ // `emit_return_call_common_sequence` emits an island if
2988
+ // necessary, so we can safely disable the worst-case-size check
2989
+ // in this case.
2990
+ start_off = sink.cur_offset();
2991
+ }
2992
+ &Inst::CondBr {
2993
+ taken,
2994
+ not_taken,
2995
+ kind,
2996
+ } => {
2997
+ // Conditional part first.
2998
+ let cond_off = sink.cur_offset();
2999
+ if let Some(l) = taken.as_label() {
3000
+ sink.use_label_at_offset(cond_off, l, LabelUse::Branch19);
3001
+ let inverted = enc_conditional_br(taken, kind.invert()).to_le_bytes();
3002
+ sink.add_cond_branch(cond_off, cond_off + 4, l, &inverted[..]);
3003
+ }
3004
+ sink.put4(enc_conditional_br(taken, kind));
3005
+
3006
+ // Unconditional part next.
3007
+ let uncond_off = sink.cur_offset();
3008
+ if let Some(l) = not_taken.as_label() {
3009
+ sink.use_label_at_offset(uncond_off, l, LabelUse::Branch26);
3010
+ sink.add_uncond_branch(uncond_off, uncond_off + 4, l);
3011
+ }
3012
+ sink.put4(enc_jump26(0b000101, not_taken.as_offset26_or_zero()));
3013
+ }
3014
+ &Inst::TestBitAndBranch {
3015
+ taken,
3016
+ not_taken,
3017
+ kind,
3018
+ rn,
3019
+ bit,
3020
+ } => {
3021
+ // Emit the conditional branch first
3022
+ let cond_off = sink.cur_offset();
3023
+ if let Some(l) = taken.as_label() {
3024
+ sink.use_label_at_offset(cond_off, l, LabelUse::Branch14);
3025
+ let inverted =
3026
+ enc_test_bit_and_branch(kind.complement(), taken, rn, bit).to_le_bytes();
3027
+ sink.add_cond_branch(cond_off, cond_off + 4, l, &inverted[..]);
3028
+ }
3029
+ sink.put4(enc_test_bit_and_branch(kind, taken, rn, bit));
3030
+
3031
+ // Unconditional part next.
3032
+ let uncond_off = sink.cur_offset();
3033
+ if let Some(l) = not_taken.as_label() {
3034
+ sink.use_label_at_offset(uncond_off, l, LabelUse::Branch26);
3035
+ sink.add_uncond_branch(uncond_off, uncond_off + 4, l);
3036
+ }
3037
+ sink.put4(enc_jump26(0b000101, not_taken.as_offset26_or_zero()));
3038
+ }
3039
+ &Inst::TrapIf { kind, trap_code } => {
3040
+ let label = sink.defer_trap(trap_code, state.take_stack_map());
3041
+ // condbr KIND, LABEL
3042
+ let off = sink.cur_offset();
3043
+ sink.put4(enc_conditional_br(BranchTarget::Label(label), kind));
3044
+ sink.use_label_at_offset(off, label, LabelUse::Branch19);
3045
+ }
3046
+ &Inst::IndirectBr { rn, .. } => {
3047
+ sink.put4(enc_br(rn));
3048
+ }
3049
+ &Inst::Nop0 => {}
3050
+ &Inst::Nop4 => {
3051
+ sink.put4(0xd503201f);
3052
+ }
3053
+ &Inst::Brk => {
3054
+ sink.put4(0xd4200000);
3055
+ }
3056
+ &Inst::Udf { trap_code } => {
3057
+ sink.add_trap(trap_code);
3058
+ if let Some(s) = state.take_stack_map() {
3059
+ sink.add_stack_map(StackMapExtent::UpcomingBytes(4), s);
3060
+ }
3061
+ sink.put_data(Inst::TRAP_OPCODE);
3062
+ }
3063
+ &Inst::Adr { rd, off } => {
3064
+ assert!(off > -(1 << 20));
3065
+ assert!(off < (1 << 20));
3066
+ sink.put4(enc_adr(off, rd));
3067
+ }
3068
+ &Inst::Adrp { rd, off } => {
3069
+ assert!(off > -(1 << 20));
3070
+ assert!(off < (1 << 20));
3071
+ sink.put4(enc_adrp(off, rd));
3072
+ }
3073
+ &Inst::Word4 { data } => {
3074
+ sink.put4(data);
3075
+ }
3076
+ &Inst::Word8 { data } => {
3077
+ sink.put8(data);
3078
+ }
3079
+ &Inst::JTSequence {
3080
+ ridx,
3081
+ rtmp1,
3082
+ rtmp2,
3083
+ default,
3084
+ ref targets,
3085
+ ..
3086
+ } => {
3087
+ // This sequence is *one* instruction in the vcode, and is expanded only here at
3088
+ // emission time, because we cannot allow the regalloc to insert spills/reloads in
3089
+ // the middle; we depend on hardcoded PC-rel addressing below.
3090
+
3091
+ // Branch to default when condition code from prior comparison indicates.
3092
+ let br =
3093
+ enc_conditional_br(BranchTarget::Label(default), CondBrKind::Cond(Cond::Hs));
3094
+
3095
+ // No need to inform the sink's branch folding logic about this branch, because it
3096
+ // will not be merged with any other branch, flipped, or elided (it is not preceded
3097
+ // or succeeded by any other branch). Just emit it with the label use.
3098
+ let default_br_offset = sink.cur_offset();
3099
+ sink.use_label_at_offset(default_br_offset, default, LabelUse::Branch19);
3100
+ sink.put4(br);
3101
+
3102
+ // Overwrite the index with a zero when the above
3103
+ // branch misspeculates (Spectre mitigation). Save the
3104
+ // resulting index in rtmp2.
3105
+ let inst = Inst::CSel {
3106
+ rd: rtmp2,
3107
+ cond: Cond::Hs,
3108
+ rn: zero_reg(),
3109
+ rm: ridx,
3110
+ };
3111
+ inst.emit(sink, emit_info, state);
3112
+ // Prevent any data value speculation.
3113
+ Inst::Csdb.emit(sink, emit_info, state);
3114
+
3115
+ // Load address of jump table
3116
+ let inst = Inst::Adr { rd: rtmp1, off: 16 };
3117
+ inst.emit(sink, emit_info, state);
3118
+ // Load value out of jump table
3119
+ let inst = Inst::SLoad32 {
3120
+ rd: rtmp2,
3121
+ mem: AMode::reg_plus_reg_scaled_extended(
3122
+ rtmp1.to_reg(),
3123
+ rtmp2.to_reg(),
3124
+ ExtendOp::UXTW,
3125
+ ),
3126
+ flags: MemFlags::trusted(),
3127
+ };
3128
+ inst.emit(sink, emit_info, state);
3129
+ // Add base of jump table to jump-table-sourced block offset
3130
+ let inst = Inst::AluRRR {
3131
+ alu_op: ALUOp::Add,
3132
+ size: OperandSize::Size64,
3133
+ rd: rtmp1,
3134
+ rn: rtmp1.to_reg(),
3135
+ rm: rtmp2.to_reg(),
3136
+ };
3137
+ inst.emit(sink, emit_info, state);
3138
+ // Branch to computed address. (`targets` here is only used for successor queries
3139
+ // and is not needed for emission.)
3140
+ let inst = Inst::IndirectBr {
3141
+ rn: rtmp1.to_reg(),
3142
+ targets: vec![],
3143
+ };
3144
+ inst.emit(sink, emit_info, state);
3145
+ // Emit jump table (table of 32-bit offsets).
3146
+ let jt_off = sink.cur_offset();
3147
+ for &target in targets.iter() {
3148
+ let word_off = sink.cur_offset();
3149
+ // off_into_table is an addend here embedded in the label to be later patched
3150
+ // at the end of codegen. The offset is initially relative to this jump table
3151
+ // entry; with the extra addend, it'll be relative to the jump table's start,
3152
+ // after patching.
3153
+ let off_into_table = word_off - jt_off;
3154
+ sink.use_label_at_offset(word_off, target, LabelUse::PCRel32);
3155
+ sink.put4(off_into_table);
3156
+ }
3157
+
3158
+ // Lowering produces an EmitIsland before using a JTSequence, so we can safely
3159
+ // disable the worst-case-size check in this case.
3160
+ start_off = sink.cur_offset();
3161
+ }
3162
+ &Inst::LoadExtName {
3163
+ rd,
3164
+ ref name,
3165
+ offset,
3166
+ } => {
3167
+ if emit_info.0.is_pic() {
3168
+ // See this CE Example for the variations of this with and without BTI & PAUTH
3169
+ // https://godbolt.org/z/ncqjbbvvn
3170
+ //
3171
+ // Emit the following code:
3172
+ // adrp rd, :got:X
3173
+ // ldr rd, [rd, :got_lo12:X]
3174
+
3175
+ // adrp rd, symbol
3176
+ sink.add_reloc(Reloc::Aarch64AdrGotPage21, &**name, 0);
3177
+ let inst = Inst::Adrp { rd, off: 0 };
3178
+ inst.emit(sink, emit_info, state);
3179
+
3180
+ // ldr rd, [rd, :got_lo12:X]
3181
+ sink.add_reloc(Reloc::Aarch64Ld64GotLo12Nc, &**name, 0);
3182
+ let inst = Inst::ULoad64 {
3183
+ rd,
3184
+ mem: AMode::reg(rd.to_reg()),
3185
+ flags: MemFlags::trusted(),
3186
+ };
3187
+ inst.emit(sink, emit_info, state);
3188
+ } else {
3189
+ // With absolute offsets we set up a load from a preallocated space, and then jump
3190
+ // over it.
3191
+ //
3192
+ // Emit the following code:
3193
+ // ldr rd, #8
3194
+ // b #0x10
3195
+ // <8 byte space>
3196
+
3197
+ let inst = Inst::ULoad64 {
3198
+ rd,
3199
+ mem: AMode::Label {
3200
+ label: MemLabel::PCRel(8),
3201
+ },
3202
+ flags: MemFlags::trusted(),
3203
+ };
3204
+ inst.emit(sink, emit_info, state);
3205
+ let inst = Inst::Jump {
3206
+ dest: BranchTarget::ResolvedOffset(12),
3207
+ };
3208
+ inst.emit(sink, emit_info, state);
3209
+ sink.add_reloc(Reloc::Abs8, &**name, offset);
3210
+ sink.put8(0);
3211
+ }
3212
+ }
3213
+ &Inst::LoadAddr { rd, ref mem } => {
3214
+ let mem = mem.clone();
3215
+ let (mem_insts, mem) = mem_finalize(Some(sink), &mem, I8, state);
3216
+ for inst in mem_insts.into_iter() {
3217
+ inst.emit(sink, emit_info, state);
3218
+ }
3219
+
3220
+ let (reg, index_reg, offset) = match mem {
3221
+ AMode::RegExtended { rn, rm, extendop } => {
3222
+ let r = rn;
3223
+ (r, Some((rm, extendop)), 0)
3224
+ }
3225
+ AMode::Unscaled { rn, simm9 } => {
3226
+ let r = rn;
3227
+ (r, None, simm9.value())
3228
+ }
3229
+ AMode::UnsignedOffset { rn, uimm12 } => {
3230
+ let r = rn;
3231
+ (r, None, uimm12.value() as i32)
3232
+ }
3233
+ _ => panic!("Unsupported case for LoadAddr: {:?}", mem),
3234
+ };
3235
+ let abs_offset = if offset < 0 {
3236
+ -offset as u64
3237
+ } else {
3238
+ offset as u64
3239
+ };
3240
+ let alu_op = if offset < 0 { ALUOp::Sub } else { ALUOp::Add };
3241
+
3242
+ if let Some((idx, extendop)) = index_reg {
3243
+ let add = Inst::AluRRRExtend {
3244
+ alu_op: ALUOp::Add,
3245
+ size: OperandSize::Size64,
3246
+ rd,
3247
+ rn: reg,
3248
+ rm: idx,
3249
+ extendop,
3250
+ };
3251
+
3252
+ add.emit(sink, emit_info, state);
3253
+ } else if offset == 0 {
3254
+ if reg != rd.to_reg() {
3255
+ let mov = Inst::Mov {
3256
+ size: OperandSize::Size64,
3257
+ rd,
3258
+ rm: reg,
3259
+ };
3260
+
3261
+ mov.emit(sink, emit_info, state);
3262
+ }
3263
+ } else if let Some(imm12) = Imm12::maybe_from_u64(abs_offset) {
3264
+ let add = Inst::AluRRImm12 {
3265
+ alu_op,
3266
+ size: OperandSize::Size64,
3267
+ rd,
3268
+ rn: reg,
3269
+ imm12,
3270
+ };
3271
+ add.emit(sink, emit_info, state);
3272
+ } else {
3273
+ // Use `tmp2` here: `reg` may be `spilltmp` if the `AMode` on this instruction
3274
+ // was initially an `SPOffset`. Assert that `tmp2` is truly free to use. Note
3275
+ // that no other instructions will be inserted here (we're emitting directly),
3276
+ // and a live range of `tmp2` should not span this instruction, so this use
3277
+ // should otherwise be correct.
3278
+ debug_assert!(rd.to_reg() != tmp2_reg());
3279
+ debug_assert!(reg != tmp2_reg());
3280
+ let tmp = writable_tmp2_reg();
3281
+ for insn in Inst::load_constant(tmp, abs_offset, &mut |_| tmp).into_iter() {
3282
+ insn.emit(sink, emit_info, state);
3283
+ }
3284
+ let add = Inst::AluRRR {
3285
+ alu_op,
3286
+ size: OperandSize::Size64,
3287
+ rd,
3288
+ rn: reg,
3289
+ rm: tmp.to_reg(),
3290
+ };
3291
+ add.emit(sink, emit_info, state);
3292
+ }
3293
+ }
3294
+ &Inst::Paci { key } => {
3295
+ let (crm, op2) = match key {
3296
+ APIKey::AZ => (0b0011, 0b000),
3297
+ APIKey::ASP => (0b0011, 0b001),
3298
+ APIKey::BZ => (0b0011, 0b010),
3299
+ APIKey::BSP => (0b0011, 0b011),
3300
+ };
3301
+
3302
+ sink.put4(0xd503211f | (crm << 8) | (op2 << 5));
3303
+ }
3304
+ &Inst::Xpaclri => sink.put4(0xd50320ff),
3305
+ &Inst::Bti { targets } => {
3306
+ let targets = match targets {
3307
+ BranchTargetType::None => 0b00,
3308
+ BranchTargetType::C => 0b01,
3309
+ BranchTargetType::J => 0b10,
3310
+ BranchTargetType::JC => 0b11,
3311
+ };
3312
+
3313
+ sink.put4(0xd503241f | targets << 6);
3314
+ }
3315
+ &Inst::EmitIsland { needed_space } => {
3316
+ if sink.island_needed(needed_space + 4) {
3317
+ let jump_around_label = sink.get_label();
3318
+ let jmp = Inst::Jump {
3319
+ dest: BranchTarget::Label(jump_around_label),
3320
+ };
3321
+ jmp.emit(sink, emit_info, state);
3322
+ sink.emit_island(needed_space + 4, &mut state.ctrl_plane);
3323
+ sink.bind_label(jump_around_label, &mut state.ctrl_plane);
3324
+ }
3325
+ }
3326
+
3327
+ &Inst::ElfTlsGetAddr {
3328
+ ref symbol,
3329
+ rd,
3330
+ tmp,
3331
+ } => {
3332
+ assert_eq!(xreg(0), rd.to_reg());
3333
+
3334
+ // See the original proposal for TLSDESC.
3335
+ // http://www.fsfla.org/~lxoliva/writeups/TLS/paper-lk2006.pdf
3336
+ //
3337
+ // Implement the TLSDESC instruction sequence:
3338
+ // adrp x0, :tlsdesc:tlsvar
3339
+ // ldr tmp, [x0, :tlsdesc_lo12:tlsvar]
3340
+ // add x0, x0, :tlsdesc_lo12:tlsvar
3341
+ // blr tmp
3342
+ // mrs tmp, tpidr_el0
3343
+ // add x0, x0, tmp
3344
+ //
3345
+ // This is the instruction sequence that GCC emits for ELF GD TLS Relocations in aarch64
3346
+ // See: https://gcc.godbolt.org/z/e4j7MdErh
3347
+
3348
+ // adrp x0, :tlsdesc:tlsvar
3349
+ sink.add_reloc(Reloc::Aarch64TlsDescAdrPage21, &**symbol, 0);
3350
+ Inst::Adrp { rd, off: 0 }.emit(sink, emit_info, state);
3351
+
3352
+ // ldr tmp, [x0, :tlsdesc_lo12:tlsvar]
3353
+ sink.add_reloc(Reloc::Aarch64TlsDescLd64Lo12, &**symbol, 0);
3354
+ Inst::ULoad64 {
3355
+ rd: tmp,
3356
+ mem: AMode::reg(rd.to_reg()),
3357
+ flags: MemFlags::trusted(),
3358
+ }
3359
+ .emit(sink, emit_info, state);
3360
+
3361
+ // add x0, x0, :tlsdesc_lo12:tlsvar
3362
+ sink.add_reloc(Reloc::Aarch64TlsDescAddLo12, &**symbol, 0);
3363
+ Inst::AluRRImm12 {
3364
+ alu_op: ALUOp::Add,
3365
+ size: OperandSize::Size64,
3366
+ rd,
3367
+ rn: rd.to_reg(),
3368
+ imm12: Imm12::maybe_from_u64(0).unwrap(),
3369
+ }
3370
+ .emit(sink, emit_info, state);
3371
+
3372
+ // blr tmp
3373
+ sink.add_reloc(Reloc::Aarch64TlsDescCall, &**symbol, 0);
3374
+ Inst::CallInd {
3375
+ info: crate::isa::Box::new(CallIndInfo {
3376
+ rn: tmp.to_reg(),
3377
+ uses: smallvec![],
3378
+ defs: smallvec![],
3379
+ clobbers: PRegSet::empty(),
3380
+ opcode: Opcode::CallIndirect,
3381
+ caller_callconv: CallConv::SystemV,
3382
+ callee_callconv: CallConv::SystemV,
3383
+ callee_pop_size: 0,
3384
+ }),
3385
+ }
3386
+ .emit(sink, emit_info, state);
3387
+
3388
+ // mrs tmp, tpidr_el0
3389
+ sink.put4(0xd53bd040 | machreg_to_gpr(tmp.to_reg()));
3390
+
3391
+ // add x0, x0, tmp
3392
+ Inst::AluRRR {
3393
+ alu_op: ALUOp::Add,
3394
+ size: OperandSize::Size64,
3395
+ rd,
3396
+ rn: rd.to_reg(),
3397
+ rm: tmp.to_reg(),
3398
+ }
3399
+ .emit(sink, emit_info, state);
3400
+ }
3401
+
3402
+ &Inst::MachOTlsGetAddr { ref symbol, rd } => {
3403
+ // Each thread local variable gets a descriptor, where the first xword of the descriptor is a pointer
3404
+ // to a function that takes the descriptor address in x0, and after the function returns x0
3405
+ // contains the address for the thread local variable
3406
+ //
3407
+ // what we want to emit is basically:
3408
+ //
3409
+ // adrp x0, <label>@TLVPPAGE ; Load the address of the page of the thread local variable pointer (TLVP)
3410
+ // ldr x0, [x0, <label>@TLVPPAGEOFF] ; Load the descriptor's address into x0
3411
+ // ldr x1, [x0] ; Load the function pointer (the first part of the descriptor)
3412
+ // blr x1 ; Call the function pointer with the descriptor address in x0
3413
+ // ; x0 now contains the TLV address
3414
+
3415
+ assert_eq!(xreg(0), rd.to_reg());
3416
+ let rtmp = writable_xreg(1);
3417
+
3418
+ // adrp x0, <label>@TLVPPAGE
3419
+ sink.add_reloc(Reloc::MachOAarch64TlsAdrPage21, symbol, 0);
3420
+ sink.put4(0x90000000);
3421
+
3422
+ // ldr x0, [x0, <label>@TLVPPAGEOFF]
3423
+ sink.add_reloc(Reloc::MachOAarch64TlsAdrPageOff12, symbol, 0);
3424
+ sink.put4(0xf9400000);
3425
+
3426
+ // load [x0] into temp register
3427
+ Inst::ULoad64 {
3428
+ rd: rtmp,
3429
+ mem: AMode::reg(rd.to_reg()),
3430
+ flags: MemFlags::trusted(),
3431
+ }
3432
+ .emit(sink, emit_info, state);
3433
+
3434
+ // call function pointer in temp register
3435
+ Inst::CallInd {
3436
+ info: crate::isa::Box::new(CallIndInfo {
3437
+ rn: rtmp.to_reg(),
3438
+ uses: smallvec![],
3439
+ defs: smallvec![],
3440
+ clobbers: PRegSet::empty(),
3441
+ opcode: Opcode::CallIndirect,
3442
+ caller_callconv: CallConv::AppleAarch64,
3443
+ callee_callconv: CallConv::AppleAarch64,
3444
+ callee_pop_size: 0,
3445
+ }),
3446
+ }
3447
+ .emit(sink, emit_info, state);
3448
+ }
3449
+
3450
+ &Inst::Unwind { ref inst } => {
3451
+ sink.add_unwind(inst.clone());
3452
+ }
3453
+
3454
+ &Inst::DummyUse { .. } => {}
3455
+
3456
+ &Inst::StackProbeLoop { start, end, step } => {
3457
+ assert!(emit_info.0.enable_probestack());
3458
+
3459
+ // The loop generated here uses `start` as a counter register to
3460
+ // count backwards until negating it exceeds `end`. In other
3461
+ // words `start` is an offset from `sp` we're testing where
3462
+ // `end` is the max size we need to test. The loop looks like:
3463
+ //
3464
+ // loop_start:
3465
+ // sub start, start, #step
3466
+ // stur xzr, [sp, start]
3467
+ // cmn start, end
3468
+ // br.gt loop_start
3469
+ // loop_end:
3470
+ //
3471
+ // Note that this loop cannot use the spilltmp and tmp2
3472
+ // registers as those are currently used as the input to this
3473
+ // loop when generating the instruction. This means that some
3474
+ // more flavorful address modes and lowerings need to be
3475
+ // avoided.
3476
+ //
3477
+ // Perhaps someone more clever than I can figure out how to use
3478
+ // `subs` or the like and skip the `cmn`, but I can't figure it
3479
+ // out at this time.
3480
+
3481
+ let loop_start = sink.get_label();
3482
+ sink.bind_label(loop_start, &mut state.ctrl_plane);
3483
+
3484
+ Inst::AluRRImm12 {
3485
+ alu_op: ALUOp::Sub,
3486
+ size: OperandSize::Size64,
3487
+ rd: start,
3488
+ rn: start.to_reg(),
3489
+ imm12: step,
3490
+ }
3491
+ .emit(sink, emit_info, state);
3492
+ Inst::Store32 {
3493
+ rd: regs::zero_reg(),
3494
+ mem: AMode::RegReg {
3495
+ rn: regs::stack_reg(),
3496
+ rm: start.to_reg(),
3497
+ },
3498
+ flags: MemFlags::trusted(),
3499
+ }
3500
+ .emit(sink, emit_info, state);
3501
+ Inst::AluRRR {
3502
+ alu_op: ALUOp::AddS,
3503
+ size: OperandSize::Size64,
3504
+ rd: regs::writable_zero_reg(),
3505
+ rn: start.to_reg(),
3506
+ rm: end,
3507
+ }
3508
+ .emit(sink, emit_info, state);
3509
+
3510
+ let loop_end = sink.get_label();
3511
+ Inst::CondBr {
3512
+ taken: BranchTarget::Label(loop_start),
3513
+ not_taken: BranchTarget::Label(loop_end),
3514
+ kind: CondBrKind::Cond(Cond::Gt),
3515
+ }
3516
+ .emit(sink, emit_info, state);
3517
+ sink.bind_label(loop_end, &mut state.ctrl_plane);
3518
+ }
3519
+ }
3520
+
3521
+ let end_off = sink.cur_offset();
3522
+ debug_assert!(
3523
+ (end_off - start_off) <= Inst::worst_case_size()
3524
+ || matches!(self, Inst::EmitIsland { .. }),
3525
+ "Worst case size exceed for {:?}: {}",
3526
+ self,
3527
+ end_off - start_off
3528
+ );
3529
+
3530
+ state.clear_post_insn();
3531
+ }
3532
+
3533
+ fn pretty_print_inst(&self, state: &mut Self::State) -> String {
3534
+ self.print_with_state(state)
3535
+ }
3536
+ }
3537
+
3538
+ fn emit_return_call_common_sequence(
3539
+ sink: &mut MachBuffer<Inst>,
3540
+ emit_info: &EmitInfo,
3541
+ state: &mut EmitState,
3542
+ info: &ReturnCallInfo,
3543
+ ) {
3544
+ for inst in
3545
+ AArch64MachineDeps::gen_clobber_restore(CallConv::Tail, &emit_info.0, state.frame_layout())
3546
+ {
3547
+ inst.emit(sink, emit_info, state);
3548
+ }
3549
+
3550
+ let setup_area_size = state.frame_layout().setup_area_size;
3551
+ if setup_area_size > 0 {
3552
+ // N.B.: sp is already adjusted to the appropriate place by the
3553
+ // clobber-restore code (which also frees the fixed frame). Hence, there
3554
+ // is no need for the usual `mov sp, fp` here.
3555
+
3556
+ // `ldp fp, lr, [sp], #16`
3557
+ Inst::LoadP64 {
3558
+ rt: writable_fp_reg(),
3559
+ rt2: writable_link_reg(),
3560
+ mem: PairAMode::SPPostIndexed {
3561
+ // TODO: we could fold the increment for incoming_args_diff here, as long as that
3562
+ // value is less than 502*8, by adding it to `setup_area_size`.
3563
+ // https://developer.arm.com/documentation/ddi0596/2020-12/Base-Instructions/LDP--Load-Pair-of-Registers-
3564
+ simm7: SImm7Scaled::maybe_from_i64(i64::from(setup_area_size), types::I64).unwrap(),
3565
+ },
3566
+ flags: MemFlags::trusted(),
3567
+ }
3568
+ .emit(sink, emit_info, state);
3569
+ }
3570
+
3571
+ // Adjust SP to account for the possible over-allocation in the prologue.
3572
+ let incoming_args_diff = state.frame_layout().tail_args_size - info.new_stack_arg_size;
3573
+ if incoming_args_diff > 0 {
3574
+ for inst in
3575
+ AArch64MachineDeps::gen_sp_reg_adjust(i32::try_from(incoming_args_diff).unwrap())
3576
+ {
3577
+ inst.emit(sink, emit_info, state);
3578
+ }
3579
+ }
3580
+
3581
+ if let Some(key) = info.key {
3582
+ sink.put4(key.enc_auti_hint());
3583
+ }
3584
+ }