wasmtime 22.0.0 → 23.0.2

This diff represents the content of publicly available package versions that have been released to one of the supported registries. The information contained in this diff is provided for informational purposes only and reflects changes between package versions as they appear in their respective public registries.
Files changed (2164) hide show
  1. checksums.yaml +4 -4
  2. data/Cargo.lock +127 -90
  3. data/ext/Cargo.toml +5 -5
  4. data/ext/cargo-vendor/cranelift-bforest-0.110.2/.cargo-checksum.json +1 -0
  5. data/ext/cargo-vendor/cranelift-bforest-0.110.2/Cargo.toml +50 -0
  6. data/ext/cargo-vendor/cranelift-bitset-0.110.2/.cargo-checksum.json +1 -0
  7. data/ext/cargo-vendor/cranelift-bitset-0.110.2/Cargo.toml +60 -0
  8. data/ext/cargo-vendor/cranelift-bitset-0.110.2/src/compound.rs +508 -0
  9. data/ext/cargo-vendor/cranelift-bitset-0.110.2/src/lib.rs +19 -0
  10. data/ext/cargo-vendor/cranelift-bitset-0.110.2/src/scalar.rs +575 -0
  11. data/ext/cargo-vendor/cranelift-bitset-0.110.2/tests/bitset.rs +78 -0
  12. data/ext/cargo-vendor/cranelift-codegen-0.110.2/.cargo-checksum.json +1 -0
  13. data/ext/cargo-vendor/cranelift-codegen-0.110.2/Cargo.toml +206 -0
  14. data/ext/cargo-vendor/cranelift-codegen-0.110.2/src/binemit/stack_map.rs +141 -0
  15. data/ext/cargo-vendor/cranelift-codegen-0.110.2/src/context.rs +390 -0
  16. data/ext/cargo-vendor/cranelift-codegen-0.110.2/src/data_value.rs +410 -0
  17. data/ext/cargo-vendor/cranelift-codegen-0.110.2/src/ir/dfg.rs +1806 -0
  18. data/ext/cargo-vendor/cranelift-codegen-0.110.2/src/ir/globalvalue.rs +147 -0
  19. data/ext/cargo-vendor/cranelift-codegen-0.110.2/src/ir/immediates.rs +2109 -0
  20. data/ext/cargo-vendor/cranelift-codegen-0.110.2/src/ir/instructions.rs +1015 -0
  21. data/ext/cargo-vendor/cranelift-codegen-0.110.2/src/ir/jumptable.rs +168 -0
  22. data/ext/cargo-vendor/cranelift-codegen-0.110.2/src/ir/mod.rs +110 -0
  23. data/ext/cargo-vendor/cranelift-codegen-0.110.2/src/ir/trapcode.rs +148 -0
  24. data/ext/cargo-vendor/cranelift-codegen-0.110.2/src/ir/types.rs +643 -0
  25. data/ext/cargo-vendor/cranelift-codegen-0.110.2/src/ir/user_stack_maps.rs +101 -0
  26. data/ext/cargo-vendor/cranelift-codegen-0.110.2/src/isa/aarch64/inst/emit.rs +3605 -0
  27. data/ext/cargo-vendor/cranelift-codegen-0.110.2/src/isa/aarch64/inst/emit_tests.rs +7927 -0
  28. data/ext/cargo-vendor/cranelift-codegen-0.110.2/src/isa/aarch64/inst/mod.rs +3058 -0
  29. data/ext/cargo-vendor/cranelift-codegen-0.110.2/src/isa/aarch64/inst.isle +4221 -0
  30. data/ext/cargo-vendor/cranelift-codegen-0.110.2/src/isa/aarch64/lower.isle +2969 -0
  31. data/ext/cargo-vendor/cranelift-codegen-0.110.2/src/isa/aarch64/mod.rs +259 -0
  32. data/ext/cargo-vendor/cranelift-codegen-0.110.2/src/isa/mod.rs +462 -0
  33. data/ext/cargo-vendor/cranelift-codegen-0.110.2/src/isa/riscv64/inst/emit.rs +2741 -0
  34. data/ext/cargo-vendor/cranelift-codegen-0.110.2/src/isa/riscv64/inst/emit_tests.rs +2219 -0
  35. data/ext/cargo-vendor/cranelift-codegen-0.110.2/src/isa/riscv64/inst/mod.rs +1935 -0
  36. data/ext/cargo-vendor/cranelift-codegen-0.110.2/src/isa/riscv64/inst.isle +3153 -0
  37. data/ext/cargo-vendor/cranelift-codegen-0.110.2/src/isa/riscv64/lower/isle.rs +654 -0
  38. data/ext/cargo-vendor/cranelift-codegen-0.110.2/src/isa/riscv64/lower.isle +2953 -0
  39. data/ext/cargo-vendor/cranelift-codegen-0.110.2/src/isa/riscv64/mod.rs +265 -0
  40. data/ext/cargo-vendor/cranelift-codegen-0.110.2/src/isa/s390x/inst/emit.rs +3421 -0
  41. data/ext/cargo-vendor/cranelift-codegen-0.110.2/src/isa/s390x/inst/mod.rs +3395 -0
  42. data/ext/cargo-vendor/cranelift-codegen-0.110.2/src/isa/s390x/lower.isle +3983 -0
  43. data/ext/cargo-vendor/cranelift-codegen-0.110.2/src/isa/s390x/mod.rs +220 -0
  44. data/ext/cargo-vendor/cranelift-codegen-0.110.2/src/isa/x64/inst/emit.rs +4297 -0
  45. data/ext/cargo-vendor/cranelift-codegen-0.110.2/src/isa/x64/inst/emit_state.rs +65 -0
  46. data/ext/cargo-vendor/cranelift-codegen-0.110.2/src/isa/x64/inst/mod.rs +2818 -0
  47. data/ext/cargo-vendor/cranelift-codegen-0.110.2/src/isa/x64/inst.isle +5299 -0
  48. data/ext/cargo-vendor/cranelift-codegen-0.110.2/src/isa/x64/lower.isle +4819 -0
  49. data/ext/cargo-vendor/cranelift-codegen-0.110.2/src/isa/x64/mod.rs +239 -0
  50. data/ext/cargo-vendor/cranelift-codegen-0.110.2/src/isle_prelude.rs +965 -0
  51. data/ext/cargo-vendor/cranelift-codegen-0.110.2/src/legalizer/mod.rs +343 -0
  52. data/ext/cargo-vendor/cranelift-codegen-0.110.2/src/lib.rs +106 -0
  53. data/ext/cargo-vendor/cranelift-codegen-0.110.2/src/machinst/abi.rs +2427 -0
  54. data/ext/cargo-vendor/cranelift-codegen-0.110.2/src/machinst/buffer.rs +2544 -0
  55. data/ext/cargo-vendor/cranelift-codegen-0.110.2/src/machinst/helpers.rs +23 -0
  56. data/ext/cargo-vendor/cranelift-codegen-0.110.2/src/machinst/isle.rs +908 -0
  57. data/ext/cargo-vendor/cranelift-codegen-0.110.2/src/machinst/lower.rs +1462 -0
  58. data/ext/cargo-vendor/cranelift-codegen-0.110.2/src/machinst/mod.rs +564 -0
  59. data/ext/cargo-vendor/cranelift-codegen-0.110.2/src/machinst/vcode.rs +1840 -0
  60. data/ext/cargo-vendor/cranelift-codegen-0.110.2/src/prelude.isle +654 -0
  61. data/ext/cargo-vendor/cranelift-codegen-0.110.2/src/prelude_lower.isle +1070 -0
  62. data/ext/cargo-vendor/cranelift-codegen-0.110.2/src/write.rs +660 -0
  63. data/ext/cargo-vendor/cranelift-codegen-meta-0.110.2/.cargo-checksum.json +1 -0
  64. data/ext/cargo-vendor/cranelift-codegen-meta-0.110.2/Cargo.toml +45 -0
  65. data/ext/cargo-vendor/cranelift-codegen-meta-0.110.2/src/cdsl/types.rs +512 -0
  66. data/ext/cargo-vendor/cranelift-codegen-meta-0.110.2/src/cdsl/typevar.rs +980 -0
  67. data/ext/cargo-vendor/cranelift-codegen-meta-0.110.2/src/gen_inst.rs +1278 -0
  68. data/ext/cargo-vendor/cranelift-codegen-meta-0.110.2/src/shared/instructions.rs +3760 -0
  69. data/ext/cargo-vendor/cranelift-codegen-meta-0.110.2/src/shared/types.rs +143 -0
  70. data/ext/cargo-vendor/cranelift-codegen-shared-0.110.2/.cargo-checksum.json +1 -0
  71. data/ext/cargo-vendor/cranelift-codegen-shared-0.110.2/Cargo.toml +31 -0
  72. data/ext/cargo-vendor/cranelift-control-0.110.2/.cargo-checksum.json +1 -0
  73. data/ext/cargo-vendor/cranelift-control-0.110.2/Cargo.toml +39 -0
  74. data/ext/cargo-vendor/cranelift-entity-0.110.2/.cargo-checksum.json +1 -0
  75. data/ext/cargo-vendor/cranelift-entity-0.110.2/Cargo.toml +66 -0
  76. data/ext/cargo-vendor/cranelift-entity-0.110.2/src/set.rs +193 -0
  77. data/ext/cargo-vendor/cranelift-frontend-0.110.2/.cargo-checksum.json +1 -0
  78. data/ext/cargo-vendor/cranelift-frontend-0.110.2/Cargo.toml +87 -0
  79. data/ext/cargo-vendor/cranelift-frontend-0.110.2/src/frontend.rs +2867 -0
  80. data/ext/cargo-vendor/cranelift-isle-0.110.2/.cargo-checksum.json +1 -0
  81. data/ext/cargo-vendor/cranelift-isle-0.110.2/Cargo.toml +60 -0
  82. data/ext/cargo-vendor/cranelift-isle-0.110.2/src/codegen.rs +920 -0
  83. data/ext/cargo-vendor/cranelift-isle-0.110.2/src/parser.rs +562 -0
  84. data/ext/cargo-vendor/cranelift-isle-0.110.2/src/sema.rs +2503 -0
  85. data/ext/cargo-vendor/cranelift-isle-0.110.2/src/trie_again.rs +695 -0
  86. data/ext/cargo-vendor/cranelift-native-0.110.2/.cargo-checksum.json +1 -0
  87. data/ext/cargo-vendor/cranelift-native-0.110.2/Cargo.toml +52 -0
  88. data/ext/cargo-vendor/cranelift-native-0.110.2/src/lib.rs +188 -0
  89. data/ext/cargo-vendor/cranelift-wasm-0.110.2/.cargo-checksum.json +1 -0
  90. data/ext/cargo-vendor/cranelift-wasm-0.110.2/Cargo.toml +119 -0
  91. data/ext/cargo-vendor/cranelift-wasm-0.110.2/src/code_translator/bounds_checks.rs +731 -0
  92. data/ext/cargo-vendor/cranelift-wasm-0.110.2/src/code_translator.rs +3694 -0
  93. data/ext/cargo-vendor/cranelift-wasm-0.110.2/src/heap.rs +119 -0
  94. data/ext/cargo-vendor/cranelift-wasm-0.110.2/src/sections_translator.rs +333 -0
  95. data/ext/cargo-vendor/deterministic-wasi-ctx-0.1.23/.cargo-checksum.json +1 -0
  96. data/ext/cargo-vendor/deterministic-wasi-ctx-0.1.23/Cargo.toml +69 -0
  97. data/ext/cargo-vendor/termcolor-1.4.1/.cargo-checksum.json +1 -0
  98. data/ext/cargo-vendor/termcolor-1.4.1/COPYING +3 -0
  99. data/ext/cargo-vendor/termcolor-1.4.1/Cargo.toml +40 -0
  100. data/ext/cargo-vendor/termcolor-1.4.1/LICENSE-MIT +21 -0
  101. data/ext/cargo-vendor/termcolor-1.4.1/README.md +110 -0
  102. data/ext/cargo-vendor/termcolor-1.4.1/UNLICENSE +24 -0
  103. data/ext/cargo-vendor/termcolor-1.4.1/rustfmt.toml +2 -0
  104. data/ext/cargo-vendor/termcolor-1.4.1/src/lib.rs +2572 -0
  105. data/ext/cargo-vendor/wasi-common-23.0.2/.cargo-checksum.json +1 -0
  106. data/ext/cargo-vendor/wasi-common-23.0.2/Cargo.toml +234 -0
  107. data/ext/cargo-vendor/wasi-common-23.0.2/src/tokio/mod.rs +135 -0
  108. data/ext/cargo-vendor/wasi-common-23.0.2/tests/all/async_.rs +295 -0
  109. data/ext/cargo-vendor/wasi-common-23.0.2/tests/all/sync.rs +284 -0
  110. data/ext/cargo-vendor/wasm-encoder-0.212.0/.cargo-checksum.json +1 -0
  111. data/ext/cargo-vendor/wasm-encoder-0.212.0/Cargo.toml +49 -0
  112. data/ext/cargo-vendor/wasm-encoder-0.212.0/src/component/types.rs +771 -0
  113. data/ext/cargo-vendor/wasm-encoder-0.212.0/src/core/code.rs +3571 -0
  114. data/ext/cargo-vendor/wasm-encoder-0.212.0/src/core/exports.rs +85 -0
  115. data/ext/cargo-vendor/wasm-encoder-0.212.0/src/core/globals.rs +100 -0
  116. data/ext/cargo-vendor/wasm-encoder-0.212.0/src/core/imports.rs +143 -0
  117. data/ext/cargo-vendor/wasm-encoder-0.212.0/src/core/memories.rs +115 -0
  118. data/ext/cargo-vendor/wasm-encoder-0.212.0/src/core/tables.rs +121 -0
  119. data/ext/cargo-vendor/wasm-encoder-0.212.0/src/core/tags.rs +85 -0
  120. data/ext/cargo-vendor/wasm-encoder-0.212.0/src/core/types.rs +663 -0
  121. data/ext/cargo-vendor/wasm-encoder-0.212.0/src/lib.rs +218 -0
  122. data/ext/cargo-vendor/wasm-encoder-0.212.0/src/reencode.rs +1804 -0
  123. data/ext/cargo-vendor/wasm-encoder-0.215.0/.cargo-checksum.json +1 -0
  124. data/ext/cargo-vendor/wasm-encoder-0.215.0/Cargo.toml +65 -0
  125. data/ext/cargo-vendor/wasm-encoder-0.215.0/README.md +80 -0
  126. data/ext/cargo-vendor/wasm-encoder-0.215.0/src/component/aliases.rs +160 -0
  127. data/ext/cargo-vendor/wasm-encoder-0.215.0/src/component/builder.rs +455 -0
  128. data/ext/cargo-vendor/wasm-encoder-0.215.0/src/component/canonicals.rs +159 -0
  129. data/ext/cargo-vendor/wasm-encoder-0.215.0/src/component/components.rs +29 -0
  130. data/ext/cargo-vendor/wasm-encoder-0.215.0/src/component/exports.rs +124 -0
  131. data/ext/cargo-vendor/wasm-encoder-0.215.0/src/component/imports.rs +175 -0
  132. data/ext/cargo-vendor/wasm-encoder-0.215.0/src/component/instances.rs +200 -0
  133. data/ext/cargo-vendor/wasm-encoder-0.215.0/src/component/modules.rs +29 -0
  134. data/ext/cargo-vendor/wasm-encoder-0.215.0/src/component/names.rs +149 -0
  135. data/ext/cargo-vendor/wasm-encoder-0.215.0/src/component/start.rs +52 -0
  136. data/ext/cargo-vendor/wasm-encoder-0.215.0/src/component/types.rs +802 -0
  137. data/ext/cargo-vendor/wasm-encoder-0.215.0/src/component.rs +168 -0
  138. data/ext/cargo-vendor/wasm-encoder-0.215.0/src/core/code.rs +3947 -0
  139. data/ext/cargo-vendor/wasm-encoder-0.215.0/src/core/custom.rs +73 -0
  140. data/ext/cargo-vendor/wasm-encoder-0.215.0/src/core/data.rs +186 -0
  141. data/ext/cargo-vendor/wasm-encoder-0.215.0/src/core/dump.rs +627 -0
  142. data/ext/cargo-vendor/wasm-encoder-0.215.0/src/core/elements.rs +222 -0
  143. data/ext/cargo-vendor/wasm-encoder-0.215.0/src/core/exports.rs +85 -0
  144. data/ext/cargo-vendor/wasm-encoder-0.215.0/src/core/functions.rs +63 -0
  145. data/ext/cargo-vendor/wasm-encoder-0.215.0/src/core/globals.rs +100 -0
  146. data/ext/cargo-vendor/wasm-encoder-0.215.0/src/core/imports.rs +143 -0
  147. data/ext/cargo-vendor/wasm-encoder-0.215.0/src/core/linking.rs +263 -0
  148. data/ext/cargo-vendor/wasm-encoder-0.215.0/src/core/memories.rs +115 -0
  149. data/ext/cargo-vendor/wasm-encoder-0.215.0/src/core/names.rs +298 -0
  150. data/ext/cargo-vendor/wasm-encoder-0.215.0/src/core/producers.rs +181 -0
  151. data/ext/cargo-vendor/wasm-encoder-0.215.0/src/core/start.rs +39 -0
  152. data/ext/cargo-vendor/wasm-encoder-0.215.0/src/core/tables.rs +129 -0
  153. data/ext/cargo-vendor/wasm-encoder-0.215.0/src/core/tags.rs +85 -0
  154. data/ext/cargo-vendor/wasm-encoder-0.215.0/src/core/types.rs +678 -0
  155. data/ext/cargo-vendor/wasm-encoder-0.215.0/src/core.rs +168 -0
  156. data/ext/cargo-vendor/wasm-encoder-0.215.0/src/lib.rs +218 -0
  157. data/ext/cargo-vendor/wasm-encoder-0.215.0/src/raw.rs +30 -0
  158. data/ext/cargo-vendor/wasm-encoder-0.215.0/src/reencode.rs +2002 -0
  159. data/ext/cargo-vendor/wasmparser-0.212.0/.cargo-checksum.json +1 -0
  160. data/ext/cargo-vendor/wasmparser-0.212.0/Cargo.lock +669 -0
  161. data/ext/cargo-vendor/wasmparser-0.212.0/Cargo.toml +112 -0
  162. data/ext/cargo-vendor/wasmparser-0.212.0/src/binary_reader.rs +1968 -0
  163. data/ext/cargo-vendor/wasmparser-0.212.0/src/features.rs +166 -0
  164. data/ext/cargo-vendor/wasmparser-0.212.0/src/lib.rs +814 -0
  165. data/ext/cargo-vendor/wasmparser-0.212.0/src/parser.rs +1682 -0
  166. data/ext/cargo-vendor/wasmparser-0.212.0/src/readers/core/operators.rs +453 -0
  167. data/ext/cargo-vendor/wasmparser-0.212.0/src/readers/core/tables.rs +93 -0
  168. data/ext/cargo-vendor/wasmparser-0.212.0/src/readers/core/types.rs +1941 -0
  169. data/ext/cargo-vendor/wasmparser-0.212.0/src/resources.rs +234 -0
  170. data/ext/cargo-vendor/wasmparser-0.212.0/src/validator/component.rs +3252 -0
  171. data/ext/cargo-vendor/wasmparser-0.212.0/src/validator/core.rs +1454 -0
  172. data/ext/cargo-vendor/wasmparser-0.212.0/src/validator/operators.rs +4230 -0
  173. data/ext/cargo-vendor/wasmparser-0.212.0/src/validator/types.rs +4598 -0
  174. data/ext/cargo-vendor/wasmparser-0.212.0/src/validator.rs +1632 -0
  175. data/ext/cargo-vendor/wasmprinter-0.212.0/.cargo-checksum.json +1 -0
  176. data/ext/cargo-vendor/wasmprinter-0.212.0/Cargo.toml +54 -0
  177. data/ext/cargo-vendor/wasmprinter-0.212.0/src/lib.rs +3221 -0
  178. data/ext/cargo-vendor/wasmprinter-0.212.0/src/operator.rs +1189 -0
  179. data/ext/cargo-vendor/wasmprinter-0.212.0/src/print.rs +190 -0
  180. data/ext/cargo-vendor/wasmprinter-0.212.0/tests/all.rs +48 -0
  181. data/ext/cargo-vendor/wasmtime-23.0.2/.cargo-checksum.json +1 -0
  182. data/ext/cargo-vendor/wasmtime-23.0.2/Cargo.toml +399 -0
  183. data/ext/cargo-vendor/wasmtime-23.0.2/build.rs +38 -0
  184. data/ext/cargo-vendor/wasmtime-23.0.2/src/compile/code_builder.rs +274 -0
  185. data/ext/cargo-vendor/wasmtime-23.0.2/src/compile/runtime.rs +167 -0
  186. data/ext/cargo-vendor/wasmtime-23.0.2/src/compile.rs +881 -0
  187. data/ext/cargo-vendor/wasmtime-23.0.2/src/config.rs +2902 -0
  188. data/ext/cargo-vendor/wasmtime-23.0.2/src/engine/serialization.rs +893 -0
  189. data/ext/cargo-vendor/wasmtime-23.0.2/src/engine.rs +719 -0
  190. data/ext/cargo-vendor/wasmtime-23.0.2/src/lib.rs +406 -0
  191. data/ext/cargo-vendor/wasmtime-23.0.2/src/profiling_agent/jitdump.rs +65 -0
  192. data/ext/cargo-vendor/wasmtime-23.0.2/src/profiling_agent/perfmap.rs +47 -0
  193. data/ext/cargo-vendor/wasmtime-23.0.2/src/profiling_agent/vtune.rs +80 -0
  194. data/ext/cargo-vendor/wasmtime-23.0.2/src/profiling_agent.rs +104 -0
  195. data/ext/cargo-vendor/wasmtime-23.0.2/src/runtime/code_memory.rs +337 -0
  196. data/ext/cargo-vendor/wasmtime-23.0.2/src/runtime/component/bindgen_examples/mod.rs +488 -0
  197. data/ext/cargo-vendor/wasmtime-23.0.2/src/runtime/component/component.rs +811 -0
  198. data/ext/cargo-vendor/wasmtime-23.0.2/src/runtime/component/func/host.rs +439 -0
  199. data/ext/cargo-vendor/wasmtime-23.0.2/src/runtime/component/func/options.rs +552 -0
  200. data/ext/cargo-vendor/wasmtime-23.0.2/src/runtime/component/func/typed.rs +2497 -0
  201. data/ext/cargo-vendor/wasmtime-23.0.2/src/runtime/component/func.rs +688 -0
  202. data/ext/cargo-vendor/wasmtime-23.0.2/src/runtime/component/instance.rs +846 -0
  203. data/ext/cargo-vendor/wasmtime-23.0.2/src/runtime/component/linker.rs +673 -0
  204. data/ext/cargo-vendor/wasmtime-23.0.2/src/runtime/component/matching.rs +216 -0
  205. data/ext/cargo-vendor/wasmtime-23.0.2/src/runtime/component/mod.rs +663 -0
  206. data/ext/cargo-vendor/wasmtime-23.0.2/src/runtime/component/resources.rs +1132 -0
  207. data/ext/cargo-vendor/wasmtime-23.0.2/src/runtime/component/values.rs +979 -0
  208. data/ext/cargo-vendor/wasmtime-23.0.2/src/runtime/coredump.rs +339 -0
  209. data/ext/cargo-vendor/wasmtime-23.0.2/src/runtime/debug.rs +165 -0
  210. data/ext/cargo-vendor/wasmtime-23.0.2/src/runtime/externals/global.rs +310 -0
  211. data/ext/cargo-vendor/wasmtime-23.0.2/src/runtime/externals/table.rs +480 -0
  212. data/ext/cargo-vendor/wasmtime-23.0.2/src/runtime/func/typed.rs +788 -0
  213. data/ext/cargo-vendor/wasmtime-23.0.2/src/runtime/func.rs +2593 -0
  214. data/ext/cargo-vendor/wasmtime-23.0.2/src/runtime/gc/disabled/rooting.rs +224 -0
  215. data/ext/cargo-vendor/wasmtime-23.0.2/src/runtime/gc/enabled/externref.rs +591 -0
  216. data/ext/cargo-vendor/wasmtime-23.0.2/src/runtime/gc/enabled/rooting.rs +1590 -0
  217. data/ext/cargo-vendor/wasmtime-23.0.2/src/runtime/instance.rs +989 -0
  218. data/ext/cargo-vendor/wasmtime-23.0.2/src/runtime/instantiate.rs +332 -0
  219. data/ext/cargo-vendor/wasmtime-23.0.2/src/runtime/limits.rs +398 -0
  220. data/ext/cargo-vendor/wasmtime-23.0.2/src/runtime/linker.rs +1498 -0
  221. data/ext/cargo-vendor/wasmtime-23.0.2/src/runtime/memory.rs +1101 -0
  222. data/ext/cargo-vendor/wasmtime-23.0.2/src/runtime/module/registry.rs +353 -0
  223. data/ext/cargo-vendor/wasmtime-23.0.2/src/runtime/module.rs +1179 -0
  224. data/ext/cargo-vendor/wasmtime-23.0.2/src/runtime/profiling.rs +280 -0
  225. data/ext/cargo-vendor/wasmtime-23.0.2/src/runtime/stack.rs +72 -0
  226. data/ext/cargo-vendor/wasmtime-23.0.2/src/runtime/store/data.rs +301 -0
  227. data/ext/cargo-vendor/wasmtime-23.0.2/src/runtime/store.rs +2873 -0
  228. data/ext/cargo-vendor/wasmtime-23.0.2/src/runtime/trampoline/func.rs +93 -0
  229. data/ext/cargo-vendor/wasmtime-23.0.2/src/runtime/trampoline/memory.rs +295 -0
  230. data/ext/cargo-vendor/wasmtime-23.0.2/src/runtime/trampoline/table.rs +28 -0
  231. data/ext/cargo-vendor/wasmtime-23.0.2/src/runtime/trampoline.rs +75 -0
  232. data/ext/cargo-vendor/wasmtime-23.0.2/src/runtime/trap.rs +642 -0
  233. data/ext/cargo-vendor/wasmtime-23.0.2/src/runtime/types/matching.rs +428 -0
  234. data/ext/cargo-vendor/wasmtime-23.0.2/src/runtime/types.rs +2771 -0
  235. data/ext/cargo-vendor/wasmtime-23.0.2/src/runtime/values.rs +966 -0
  236. data/ext/cargo-vendor/wasmtime-23.0.2/src/runtime/vm/arch/riscv64.rs +41 -0
  237. data/ext/cargo-vendor/wasmtime-23.0.2/src/runtime/vm/component/libcalls.rs +571 -0
  238. data/ext/cargo-vendor/wasmtime-23.0.2/src/runtime/vm/component/resources.rs +351 -0
  239. data/ext/cargo-vendor/wasmtime-23.0.2/src/runtime/vm/component.rs +857 -0
  240. data/ext/cargo-vendor/wasmtime-23.0.2/src/runtime/vm/const_expr.rs +102 -0
  241. data/ext/cargo-vendor/wasmtime-23.0.2/src/runtime/vm/cow.rs +988 -0
  242. data/ext/cargo-vendor/wasmtime-23.0.2/src/runtime/vm/gc/disabled.rs +23 -0
  243. data/ext/cargo-vendor/wasmtime-23.0.2/src/runtime/vm/gc/enabled/drc.rs +964 -0
  244. data/ext/cargo-vendor/wasmtime-23.0.2/src/runtime/vm/gc/enabled/free_list.rs +770 -0
  245. data/ext/cargo-vendor/wasmtime-23.0.2/src/runtime/vm/gc/gc_ref.rs +490 -0
  246. data/ext/cargo-vendor/wasmtime-23.0.2/src/runtime/vm/gc/gc_runtime.rs +505 -0
  247. data/ext/cargo-vendor/wasmtime-23.0.2/src/runtime/vm/gc.rs +244 -0
  248. data/ext/cargo-vendor/wasmtime-23.0.2/src/runtime/vm/instance/allocator/on_demand.rs +219 -0
  249. data/ext/cargo-vendor/wasmtime-23.0.2/src/runtime/vm/instance/allocator/pooling/decommit_queue.rs +199 -0
  250. data/ext/cargo-vendor/wasmtime-23.0.2/src/runtime/vm/instance/allocator/pooling/gc_heap_pool.rs +93 -0
  251. data/ext/cargo-vendor/wasmtime-23.0.2/src/runtime/vm/instance/allocator/pooling/generic_stack_pool.rs +78 -0
  252. data/ext/cargo-vendor/wasmtime-23.0.2/src/runtime/vm/instance/allocator/pooling/index_allocator.rs +703 -0
  253. data/ext/cargo-vendor/wasmtime-23.0.2/src/runtime/vm/instance/allocator/pooling/memory_pool.rs +990 -0
  254. data/ext/cargo-vendor/wasmtime-23.0.2/src/runtime/vm/instance/allocator/pooling/table_pool.rs +245 -0
  255. data/ext/cargo-vendor/wasmtime-23.0.2/src/runtime/vm/instance/allocator/pooling/unix_stack_pool.rs +279 -0
  256. data/ext/cargo-vendor/wasmtime-23.0.2/src/runtime/vm/instance/allocator/pooling.rs +793 -0
  257. data/ext/cargo-vendor/wasmtime-23.0.2/src/runtime/vm/instance/allocator.rs +808 -0
  258. data/ext/cargo-vendor/wasmtime-23.0.2/src/runtime/vm/instance.rs +1518 -0
  259. data/ext/cargo-vendor/wasmtime-23.0.2/src/runtime/vm/libcalls.rs +832 -0
  260. data/ext/cargo-vendor/wasmtime-23.0.2/src/runtime/vm/memory.rs +815 -0
  261. data/ext/cargo-vendor/wasmtime-23.0.2/src/runtime/vm/mmap.rs +217 -0
  262. data/ext/cargo-vendor/wasmtime-23.0.2/src/runtime/vm/mmap_vec.rs +159 -0
  263. data/ext/cargo-vendor/wasmtime-23.0.2/src/runtime/vm/module_id.rs +19 -0
  264. data/ext/cargo-vendor/wasmtime-23.0.2/src/runtime/vm/mpk/disabled.rs +43 -0
  265. data/ext/cargo-vendor/wasmtime-23.0.2/src/runtime/vm/mpk/enabled.rs +213 -0
  266. data/ext/cargo-vendor/wasmtime-23.0.2/src/runtime/vm/mpk/mod.rs +59 -0
  267. data/ext/cargo-vendor/wasmtime-23.0.2/src/runtime/vm/mpk/sys.rs +113 -0
  268. data/ext/cargo-vendor/wasmtime-23.0.2/src/runtime/vm/sys/custom/mmap.rs +112 -0
  269. data/ext/cargo-vendor/wasmtime-23.0.2/src/runtime/vm/sys/custom/mod.rs +34 -0
  270. data/ext/cargo-vendor/wasmtime-23.0.2/src/runtime/vm/sys/custom/unwind.rs +17 -0
  271. data/ext/cargo-vendor/wasmtime-23.0.2/src/runtime/vm/sys/custom/vm.rs +105 -0
  272. data/ext/cargo-vendor/wasmtime-23.0.2/src/runtime/vm/sys/miri/mmap.rs +98 -0
  273. data/ext/cargo-vendor/wasmtime-23.0.2/src/runtime/vm/sys/miri/unwind.rs +17 -0
  274. data/ext/cargo-vendor/wasmtime-23.0.2/src/runtime/vm/sys/unix/mmap.rs +159 -0
  275. data/ext/cargo-vendor/wasmtime-23.0.2/src/runtime/vm/sys/unix/signals.rs +407 -0
  276. data/ext/cargo-vendor/wasmtime-23.0.2/src/runtime/vm/sys/unix/unwind.rs +149 -0
  277. data/ext/cargo-vendor/wasmtime-23.0.2/src/runtime/vm/sys/windows/mmap.rs +220 -0
  278. data/ext/cargo-vendor/wasmtime-23.0.2/src/runtime/vm/sys/windows/unwind.rs +46 -0
  279. data/ext/cargo-vendor/wasmtime-23.0.2/src/runtime/vm/table.rs +898 -0
  280. data/ext/cargo-vendor/wasmtime-23.0.2/src/runtime/vm/threads/shared_memory.rs +235 -0
  281. data/ext/cargo-vendor/wasmtime-23.0.2/src/runtime/vm/threads/shared_memory_disabled.rs +104 -0
  282. data/ext/cargo-vendor/wasmtime-23.0.2/src/runtime/vm/traphandlers.rs +767 -0
  283. data/ext/cargo-vendor/wasmtime-23.0.2/src/runtime/vm/vmcontext/vm_host_func_context.rs +79 -0
  284. data/ext/cargo-vendor/wasmtime-23.0.2/src/runtime/vm/vmcontext.rs +1246 -0
  285. data/ext/cargo-vendor/wasmtime-23.0.2/src/runtime/vm.rs +403 -0
  286. data/ext/cargo-vendor/wasmtime-23.0.2/src/runtime.rs +113 -0
  287. data/ext/cargo-vendor/wasmtime-asm-macros-23.0.2/.cargo-checksum.json +1 -0
  288. data/ext/cargo-vendor/wasmtime-asm-macros-23.0.2/Cargo.toml +32 -0
  289. data/ext/cargo-vendor/wasmtime-cache-23.0.2/.cargo-checksum.json +1 -0
  290. data/ext/cargo-vendor/wasmtime-cache-23.0.2/Cargo.toml +103 -0
  291. data/ext/cargo-vendor/wasmtime-component-macro-23.0.2/.cargo-checksum.json +1 -0
  292. data/ext/cargo-vendor/wasmtime-component-macro-23.0.2/Cargo.toml +106 -0
  293. data/ext/cargo-vendor/wasmtime-component-macro-23.0.2/src/bindgen.rs +500 -0
  294. data/ext/cargo-vendor/wasmtime-component-macro-23.0.2/tests/codegen.rs +698 -0
  295. data/ext/cargo-vendor/wasmtime-component-macro-23.0.2/tests/expanded/char.rs +268 -0
  296. data/ext/cargo-vendor/wasmtime-component-macro-23.0.2/tests/expanded/char_async.rs +291 -0
  297. data/ext/cargo-vendor/wasmtime-component-macro-23.0.2/tests/expanded/conventions.rs +706 -0
  298. data/ext/cargo-vendor/wasmtime-component-macro-23.0.2/tests/expanded/conventions_async.rs +757 -0
  299. data/ext/cargo-vendor/wasmtime-component-macro-23.0.2/tests/expanded/dead-code.rs +194 -0
  300. data/ext/cargo-vendor/wasmtime-component-macro-23.0.2/tests/expanded/dead-code_async.rs +213 -0
  301. data/ext/cargo-vendor/wasmtime-component-macro-23.0.2/tests/expanded/direct-import.rs +120 -0
  302. data/ext/cargo-vendor/wasmtime-component-macro-23.0.2/tests/expanded/direct-import_async.rs +132 -0
  303. data/ext/cargo-vendor/wasmtime-component-macro-23.0.2/tests/expanded/empty.rs +74 -0
  304. data/ext/cargo-vendor/wasmtime-component-macro-23.0.2/tests/expanded/empty_async.rs +80 -0
  305. data/ext/cargo-vendor/wasmtime-component-macro-23.0.2/tests/expanded/flags.rs +743 -0
  306. data/ext/cargo-vendor/wasmtime-component-macro-23.0.2/tests/expanded/flags_async.rs +791 -0
  307. data/ext/cargo-vendor/wasmtime-component-macro-23.0.2/tests/expanded/floats.rs +343 -0
  308. data/ext/cargo-vendor/wasmtime-component-macro-23.0.2/tests/expanded/floats_async.rs +376 -0
  309. data/ext/cargo-vendor/wasmtime-component-macro-23.0.2/tests/expanded/function-new.rs +94 -0
  310. data/ext/cargo-vendor/wasmtime-component-macro-23.0.2/tests/expanded/function-new_async.rs +103 -0
  311. data/ext/cargo-vendor/wasmtime-component-macro-23.0.2/tests/expanded/integers.rs +873 -0
  312. data/ext/cargo-vendor/wasmtime-component-macro-23.0.2/tests/expanded/integers_async.rs +976 -0
  313. data/ext/cargo-vendor/wasmtime-component-macro-23.0.2/tests/expanded/lists.rs +1924 -0
  314. data/ext/cargo-vendor/wasmtime-component-macro-23.0.2/tests/expanded/lists_async.rs +2114 -0
  315. data/ext/cargo-vendor/wasmtime-component-macro-23.0.2/tests/expanded/many-arguments.rs +614 -0
  316. data/ext/cargo-vendor/wasmtime-component-macro-23.0.2/tests/expanded/many-arguments_async.rs +638 -0
  317. data/ext/cargo-vendor/wasmtime-component-macro-23.0.2/tests/expanded/multi-return.rs +357 -0
  318. data/ext/cargo-vendor/wasmtime-component-macro-23.0.2/tests/expanded/multi-return_async.rs +391 -0
  319. data/ext/cargo-vendor/wasmtime-component-macro-23.0.2/tests/expanded/multiversion.rs +354 -0
  320. data/ext/cargo-vendor/wasmtime-component-macro-23.0.2/tests/expanded/multiversion_async.rs +379 -0
  321. data/ext/cargo-vendor/wasmtime-component-macro-23.0.2/tests/expanded/records.rs +940 -0
  322. data/ext/cargo-vendor/wasmtime-component-macro-23.0.2/tests/expanded/records_async.rs +1008 -0
  323. data/ext/cargo-vendor/wasmtime-component-macro-23.0.2/tests/expanded/rename.rs +183 -0
  324. data/ext/cargo-vendor/wasmtime-component-macro-23.0.2/tests/expanded/rename_async.rs +202 -0
  325. data/ext/cargo-vendor/wasmtime-component-macro-23.0.2/tests/expanded/resources-export.rs +657 -0
  326. data/ext/cargo-vendor/wasmtime-component-macro-23.0.2/tests/expanded/resources-export_async.rs +712 -0
  327. data/ext/cargo-vendor/wasmtime-component-macro-23.0.2/tests/expanded/resources-import.rs +1088 -0
  328. data/ext/cargo-vendor/wasmtime-component-macro-23.0.2/tests/expanded/resources-import_async.rs +1166 -0
  329. data/ext/cargo-vendor/wasmtime-component-macro-23.0.2/tests/expanded/share-types.rs +315 -0
  330. data/ext/cargo-vendor/wasmtime-component-macro-23.0.2/tests/expanded/share-types_async.rs +337 -0
  331. data/ext/cargo-vendor/wasmtime-component-macro-23.0.2/tests/expanded/simple-functions.rs +399 -0
  332. data/ext/cargo-vendor/wasmtime-component-macro-23.0.2/tests/expanded/simple-functions_async.rs +439 -0
  333. data/ext/cargo-vendor/wasmtime-component-macro-23.0.2/tests/expanded/simple-lists.rs +427 -0
  334. data/ext/cargo-vendor/wasmtime-component-macro-23.0.2/tests/expanded/simple-lists_async.rs +464 -0
  335. data/ext/cargo-vendor/wasmtime-component-macro-23.0.2/tests/expanded/simple-wasi.rs +245 -0
  336. data/ext/cargo-vendor/wasmtime-component-macro-23.0.2/tests/expanded/simple-wasi_async.rs +264 -0
  337. data/ext/cargo-vendor/wasmtime-component-macro-23.0.2/tests/expanded/small-anonymous.rs +338 -0
  338. data/ext/cargo-vendor/wasmtime-component-macro-23.0.2/tests/expanded/small-anonymous_async.rs +356 -0
  339. data/ext/cargo-vendor/wasmtime-component-macro-23.0.2/tests/expanded/smoke-default.rs +94 -0
  340. data/ext/cargo-vendor/wasmtime-component-macro-23.0.2/tests/expanded/smoke-default_async.rs +103 -0
  341. data/ext/cargo-vendor/wasmtime-component-macro-23.0.2/tests/expanded/smoke-export.rs +149 -0
  342. data/ext/cargo-vendor/wasmtime-component-macro-23.0.2/tests/expanded/smoke-export_async.rs +158 -0
  343. data/ext/cargo-vendor/wasmtime-component-macro-23.0.2/tests/expanded/smoke.rs +133 -0
  344. data/ext/cargo-vendor/wasmtime-component-macro-23.0.2/tests/expanded/smoke_async.rs +146 -0
  345. data/ext/cargo-vendor/wasmtime-component-macro-23.0.2/tests/expanded/strings.rs +316 -0
  346. data/ext/cargo-vendor/wasmtime-component-macro-23.0.2/tests/expanded/strings_async.rs +344 -0
  347. data/ext/cargo-vendor/wasmtime-component-macro-23.0.2/tests/expanded/unversioned-foo.rs +165 -0
  348. data/ext/cargo-vendor/wasmtime-component-macro-23.0.2/tests/expanded/unversioned-foo_async.rs +178 -0
  349. data/ext/cargo-vendor/wasmtime-component-macro-23.0.2/tests/expanded/use-paths.rs +317 -0
  350. data/ext/cargo-vendor/wasmtime-component-macro-23.0.2/tests/expanded/use-paths_async.rs +349 -0
  351. data/ext/cargo-vendor/wasmtime-component-macro-23.0.2/tests/expanded/variants.rs +1896 -0
  352. data/ext/cargo-vendor/wasmtime-component-macro-23.0.2/tests/expanded/variants_async.rs +2019 -0
  353. data/ext/cargo-vendor/wasmtime-component-macro-23.0.2/tests/expanded/wat.rs +145 -0
  354. data/ext/cargo-vendor/wasmtime-component-macro-23.0.2/tests/expanded/wat_async.rs +151 -0
  355. data/ext/cargo-vendor/wasmtime-component-macro-23.0.2/tests/expanded/worlds-with-types.rs +175 -0
  356. data/ext/cargo-vendor/wasmtime-component-macro-23.0.2/tests/expanded/worlds-with-types_async.rs +191 -0
  357. data/ext/cargo-vendor/wasmtime-component-util-23.0.2/.cargo-checksum.json +1 -0
  358. data/ext/cargo-vendor/wasmtime-component-util-23.0.2/Cargo.toml +35 -0
  359. data/ext/cargo-vendor/wasmtime-cranelift-23.0.2/.cargo-checksum.json +1 -0
  360. data/ext/cargo-vendor/wasmtime-cranelift-23.0.2/Cargo.toml +125 -0
  361. data/ext/cargo-vendor/wasmtime-cranelift-23.0.2/src/compiler.rs +1029 -0
  362. data/ext/cargo-vendor/wasmtime-cranelift-23.0.2/src/debug/gc.rs +257 -0
  363. data/ext/cargo-vendor/wasmtime-cranelift-23.0.2/src/debug/transform/address_transform.rs +841 -0
  364. data/ext/cargo-vendor/wasmtime-cranelift-23.0.2/src/debug/transform/attr.rs +328 -0
  365. data/ext/cargo-vendor/wasmtime-cranelift-23.0.2/src/debug/transform/expression.rs +1264 -0
  366. data/ext/cargo-vendor/wasmtime-cranelift-23.0.2/src/debug/transform/line_program.rs +287 -0
  367. data/ext/cargo-vendor/wasmtime-cranelift-23.0.2/src/debug/transform/mod.rs +273 -0
  368. data/ext/cargo-vendor/wasmtime-cranelift-23.0.2/src/debug/transform/range_info_builder.rs +234 -0
  369. data/ext/cargo-vendor/wasmtime-cranelift-23.0.2/src/debug/transform/simulate.rs +423 -0
  370. data/ext/cargo-vendor/wasmtime-cranelift-23.0.2/src/debug/transform/unit.rs +520 -0
  371. data/ext/cargo-vendor/wasmtime-cranelift-23.0.2/src/debug/transform/utils.rs +165 -0
  372. data/ext/cargo-vendor/wasmtime-cranelift-23.0.2/src/debug/write_debuginfo.rs +176 -0
  373. data/ext/cargo-vendor/wasmtime-cranelift-23.0.2/src/debug.rs +178 -0
  374. data/ext/cargo-vendor/wasmtime-cranelift-23.0.2/src/func_environ.rs +2721 -0
  375. data/ext/cargo-vendor/wasmtime-cranelift-23.0.2/src/gc/enabled.rs +648 -0
  376. data/ext/cargo-vendor/wasmtime-cranelift-23.0.2/src/lib.rs +458 -0
  377. data/ext/cargo-vendor/wasmtime-environ-23.0.2/.cargo-checksum.json +1 -0
  378. data/ext/cargo-vendor/wasmtime-environ-23.0.2/Cargo.lock +792 -0
  379. data/ext/cargo-vendor/wasmtime-environ-23.0.2/Cargo.toml +185 -0
  380. data/ext/cargo-vendor/wasmtime-environ-23.0.2/src/compile/mod.rs +379 -0
  381. data/ext/cargo-vendor/wasmtime-environ-23.0.2/src/compile/module_environ.rs +1264 -0
  382. data/ext/cargo-vendor/wasmtime-environ-23.0.2/src/component/dfg.rs +718 -0
  383. data/ext/cargo-vendor/wasmtime-environ-23.0.2/src/component/info.rs +683 -0
  384. data/ext/cargo-vendor/wasmtime-environ-23.0.2/src/component/names.rs +275 -0
  385. data/ext/cargo-vendor/wasmtime-environ-23.0.2/src/component/translate/inline.rs +1333 -0
  386. data/ext/cargo-vendor/wasmtime-environ-23.0.2/src/component/translate.rs +993 -0
  387. data/ext/cargo-vendor/wasmtime-environ-23.0.2/src/component/types.rs +1041 -0
  388. data/ext/cargo-vendor/wasmtime-environ-23.0.2/src/component/types_builder.rs +976 -0
  389. data/ext/cargo-vendor/wasmtime-environ-23.0.2/src/component.rs +109 -0
  390. data/ext/cargo-vendor/wasmtime-environ-23.0.2/src/lib.rs +64 -0
  391. data/ext/cargo-vendor/wasmtime-environ-23.0.2/src/module.rs +702 -0
  392. data/ext/cargo-vendor/wasmtime-environ-23.0.2/src/stack_map.rs +31 -0
  393. data/ext/cargo-vendor/wasmtime-environ-23.0.2/src/tunables.rs +165 -0
  394. data/ext/cargo-vendor/wasmtime-environ-23.0.2/src/vmoffsets.rs +897 -0
  395. data/ext/cargo-vendor/wasmtime-fiber-23.0.2/.cargo-checksum.json +1 -0
  396. data/ext/cargo-vendor/wasmtime-fiber-23.0.2/Cargo.toml +75 -0
  397. data/ext/cargo-vendor/wasmtime-jit-debug-23.0.2/.cargo-checksum.json +1 -0
  398. data/ext/cargo-vendor/wasmtime-jit-debug-23.0.2/Cargo.toml +77 -0
  399. data/ext/cargo-vendor/wasmtime-jit-icache-coherence-23.0.2/.cargo-checksum.json +1 -0
  400. data/ext/cargo-vendor/wasmtime-jit-icache-coherence-23.0.2/Cargo.toml +62 -0
  401. data/ext/cargo-vendor/wasmtime-slab-23.0.2/.cargo-checksum.json +1 -0
  402. data/ext/cargo-vendor/wasmtime-slab-23.0.2/Cargo.toml +31 -0
  403. data/ext/cargo-vendor/wasmtime-types-23.0.2/.cargo-checksum.json +1 -0
  404. data/ext/cargo-vendor/wasmtime-types-23.0.2/Cargo.toml +71 -0
  405. data/ext/cargo-vendor/wasmtime-types-23.0.2/src/lib.rs +1760 -0
  406. data/ext/cargo-vendor/wasmtime-types-23.0.2/src/prelude.rs +86 -0
  407. data/ext/cargo-vendor/wasmtime-versioned-export-macros-23.0.2/.cargo-checksum.json +1 -0
  408. data/ext/cargo-vendor/wasmtime-versioned-export-macros-23.0.2/Cargo.toml +40 -0
  409. data/ext/cargo-vendor/wasmtime-wasi-23.0.2/.cargo-checksum.json +1 -0
  410. data/ext/cargo-vendor/wasmtime-wasi-23.0.2/Cargo.toml +215 -0
  411. data/ext/cargo-vendor/wasmtime-wasi-23.0.2/src/bindings.rs +561 -0
  412. data/ext/cargo-vendor/wasmtime-wasi-23.0.2/src/filesystem.rs +448 -0
  413. data/ext/cargo-vendor/wasmtime-wasi-23.0.2/src/host/filesystem.rs +1091 -0
  414. data/ext/cargo-vendor/wasmtime-wasi-23.0.2/src/host/io.rs +391 -0
  415. data/ext/cargo-vendor/wasmtime-wasi-23.0.2/src/lib.rs +419 -0
  416. data/ext/cargo-vendor/wasmtime-wasi-23.0.2/src/preview1.rs +2801 -0
  417. data/ext/cargo-vendor/wasmtime-wasi-23.0.2/src/stdio.rs +596 -0
  418. data/ext/cargo-vendor/wasmtime-wasi-23.0.2/tests/all/api.rs +197 -0
  419. data/ext/cargo-vendor/wasmtime-wasi-23.0.2/tests/all/async_.rs +397 -0
  420. data/ext/cargo-vendor/wasmtime-wasi-23.0.2/tests/all/sync.rs +331 -0
  421. data/ext/cargo-vendor/wasmtime-winch-23.0.2/.cargo-checksum.json +1 -0
  422. data/ext/cargo-vendor/wasmtime-winch-23.0.2/Cargo.toml +92 -0
  423. data/ext/cargo-vendor/wasmtime-winch-23.0.2/src/compiler.rs +242 -0
  424. data/ext/cargo-vendor/wasmtime-wit-bindgen-23.0.2/.cargo-checksum.json +1 -0
  425. data/ext/cargo-vendor/wasmtime-wit-bindgen-23.0.2/Cargo.toml +57 -0
  426. data/ext/cargo-vendor/wasmtime-wit-bindgen-23.0.2/src/lib.rs +2777 -0
  427. data/ext/cargo-vendor/wast-215.0.0/.cargo-checksum.json +1 -0
  428. data/ext/cargo-vendor/wast-215.0.0/Cargo.toml +101 -0
  429. data/ext/cargo-vendor/wast-215.0.0/src/component/binary.rs +1014 -0
  430. data/ext/cargo-vendor/wast-215.0.0/src/component/component.rs +320 -0
  431. data/ext/cargo-vendor/wast-215.0.0/src/component/expand.rs +875 -0
  432. data/ext/cargo-vendor/wast-215.0.0/src/component/resolve.rs +988 -0
  433. data/ext/cargo-vendor/wast-215.0.0/src/component.rs +28 -0
  434. data/ext/cargo-vendor/wast-215.0.0/src/core/binary/dwarf.rs +610 -0
  435. data/ext/cargo-vendor/wast-215.0.0/src/core/binary/dwarf_disabled.rs +41 -0
  436. data/ext/cargo-vendor/wast-215.0.0/src/core/binary.rs +1542 -0
  437. data/ext/cargo-vendor/wast-215.0.0/src/core/expr.rs +2110 -0
  438. data/ext/cargo-vendor/wast-215.0.0/src/core/memory.rs +279 -0
  439. data/ext/cargo-vendor/wast-215.0.0/src/core/module.rs +215 -0
  440. data/ext/cargo-vendor/wast-215.0.0/src/core/resolve/deinline_import_export.rs +232 -0
  441. data/ext/cargo-vendor/wast-215.0.0/src/core/resolve/names.rs +791 -0
  442. data/ext/cargo-vendor/wast-215.0.0/src/core/resolve/types.rs +270 -0
  443. data/ext/cargo-vendor/wast-215.0.0/src/core/table.rs +308 -0
  444. data/ext/cargo-vendor/wast-215.0.0/src/core/types.rs +1057 -0
  445. data/ext/cargo-vendor/wast-215.0.0/src/core.rs +30 -0
  446. data/ext/cargo-vendor/wast-215.0.0/src/lib.rs +556 -0
  447. data/ext/cargo-vendor/wast-215.0.0/src/parser.rs +1434 -0
  448. data/ext/cargo-vendor/wast-215.0.0/src/wat.rs +68 -0
  449. data/ext/cargo-vendor/wat-1.215.0/.cargo-checksum.json +1 -0
  450. data/ext/cargo-vendor/wat-1.215.0/Cargo.toml +56 -0
  451. data/ext/cargo-vendor/wat-1.215.0/src/lib.rs +469 -0
  452. data/ext/cargo-vendor/wiggle-23.0.2/.cargo-checksum.json +1 -0
  453. data/ext/cargo-vendor/wiggle-23.0.2/Cargo.toml +110 -0
  454. data/ext/cargo-vendor/wiggle-generate-23.0.2/.cargo-checksum.json +1 -0
  455. data/ext/cargo-vendor/wiggle-generate-23.0.2/Cargo.toml +76 -0
  456. data/ext/cargo-vendor/wiggle-macro-23.0.2/.cargo-checksum.json +1 -0
  457. data/ext/cargo-vendor/wiggle-macro-23.0.2/Cargo.toml +59 -0
  458. data/ext/cargo-vendor/winapi-util-0.1.9/.cargo-checksum.json +1 -0
  459. data/ext/cargo-vendor/winapi-util-0.1.9/COPYING +3 -0
  460. data/ext/cargo-vendor/winapi-util-0.1.9/Cargo.toml +53 -0
  461. data/ext/cargo-vendor/winapi-util-0.1.9/LICENSE-MIT +21 -0
  462. data/ext/cargo-vendor/winapi-util-0.1.9/README.md +64 -0
  463. data/ext/cargo-vendor/winapi-util-0.1.9/UNLICENSE +24 -0
  464. data/ext/cargo-vendor/winapi-util-0.1.9/rustfmt.toml +2 -0
  465. data/ext/cargo-vendor/winapi-util-0.1.9/src/console.rs +407 -0
  466. data/ext/cargo-vendor/winapi-util-0.1.9/src/file.rs +166 -0
  467. data/ext/cargo-vendor/winapi-util-0.1.9/src/lib.rs +35 -0
  468. data/ext/cargo-vendor/winapi-util-0.1.9/src/sysinfo.rs +161 -0
  469. data/ext/cargo-vendor/winapi-util-0.1.9/src/win.rs +246 -0
  470. data/ext/cargo-vendor/winch-codegen-0.21.2/.cargo-checksum.json +1 -0
  471. data/ext/cargo-vendor/winch-codegen-0.21.2/Cargo.toml +87 -0
  472. data/ext/cargo-vendor/winch-codegen-0.21.2/src/codegen/env.rs +449 -0
  473. data/ext/cargo-vendor/winch-codegen-0.21.2/src/codegen/mod.rs +878 -0
  474. data/ext/cargo-vendor/winch-codegen-0.21.2/src/visitor.rs +2154 -0
  475. data/ext/cargo-vendor/wit-parser-0.212.0/.cargo-checksum.json +1 -0
  476. data/ext/cargo-vendor/wit-parser-0.212.0/Cargo.toml +112 -0
  477. data/ext/cargo-vendor/wit-parser-0.212.0/src/ast/lex.rs +751 -0
  478. data/ext/cargo-vendor/wit-parser-0.212.0/src/ast/resolve.rs +1539 -0
  479. data/ext/cargo-vendor/wit-parser-0.212.0/src/ast.rs +1851 -0
  480. data/ext/cargo-vendor/wit-parser-0.212.0/src/decoding.rs +1798 -0
  481. data/ext/cargo-vendor/wit-parser-0.212.0/src/lib.rs +888 -0
  482. data/ext/cargo-vendor/wit-parser-0.212.0/src/resolve.rs +2740 -0
  483. data/ext/cargo-vendor/wit-parser-0.212.0/tests/ui/feature-gates.wit.json +308 -0
  484. data/ext/cargo-vendor/wit-parser-0.212.0/tests/ui/multi-file-multi-package/a.wit +23 -0
  485. data/ext/cargo-vendor/wit-parser-0.212.0/tests/ui/multi-file-multi-package/b.wit +23 -0
  486. data/ext/cargo-vendor/wit-parser-0.212.0/tests/ui/multi-file-multi-package.wit.json +250 -0
  487. data/ext/cargo-vendor/wit-parser-0.212.0/tests/ui/multi-package-shared-deps/deps/dep1/types.wit +2 -0
  488. data/ext/cargo-vendor/wit-parser-0.212.0/tests/ui/multi-package-shared-deps/deps/dep2/types.wit +2 -0
  489. data/ext/cargo-vendor/wit-parser-0.212.0/tests/ui/multi-package-shared-deps/packages.wit +13 -0
  490. data/ext/cargo-vendor/wit-parser-0.212.0/tests/ui/multi-package-shared-deps.wit.json +83 -0
  491. data/ext/cargo-vendor/wit-parser-0.212.0/tests/ui/multi-package-transitive-deps/deps/dep1/types.wit +9 -0
  492. data/ext/cargo-vendor/wit-parser-0.212.0/tests/ui/multi-package-transitive-deps/deps/dep2/types.wit +5 -0
  493. data/ext/cargo-vendor/wit-parser-0.212.0/tests/ui/multi-package-transitive-deps/packages.wit +11 -0
  494. data/ext/cargo-vendor/wit-parser-0.212.0/tests/ui/multi-package-transitive-deps.wit.json +116 -0
  495. data/ext/cargo-vendor/wit-parser-0.212.0/tests/ui/packages-explicit-colliding-decl-names.wit +23 -0
  496. data/ext/cargo-vendor/wit-parser-0.212.0/tests/ui/packages-explicit-colliding-decl-names.wit.json +130 -0
  497. data/ext/cargo-vendor/wit-parser-0.212.0/tests/ui/packages-explicit-internal-references.wit +15 -0
  498. data/ext/cargo-vendor/wit-parser-0.212.0/tests/ui/packages-explicit-internal-references.wit.json +87 -0
  499. data/ext/cargo-vendor/wit-parser-0.212.0/tests/ui/packages-explicit-with-semver.wit +23 -0
  500. data/ext/cargo-vendor/wit-parser-0.212.0/tests/ui/packages-explicit-with-semver.wit.json +130 -0
  501. data/ext/cargo-vendor/wit-parser-0.212.0/tests/ui/packages-multiple-explicit.wit +23 -0
  502. data/ext/cargo-vendor/wit-parser-0.212.0/tests/ui/packages-multiple-explicit.wit.json +130 -0
  503. data/ext/cargo-vendor/wit-parser-0.212.0/tests/ui/packages-single-explicit.wit +11 -0
  504. data/ext/cargo-vendor/wit-parser-0.212.0/tests/ui/packages-single-explicit.wit.json +70 -0
  505. data/ext/cargo-vendor/wit-parser-0.212.0/tests/ui/parse-fail/explicit-packages-colliding-names.wit +3 -0
  506. data/ext/cargo-vendor/wit-parser-0.212.0/tests/ui/parse-fail/explicit-packages-colliding-names.wit.result +1 -0
  507. data/ext/cargo-vendor/wit-parser-0.212.0/tests/ui/parse-fail/explicit-packages-with-error.wit +13 -0
  508. data/ext/cargo-vendor/wit-parser-0.212.0/tests/ui/parse-fail/explicit-packages-with-error.wit.result +8 -0
  509. data/ext/cargo-vendor/wit-parser-0.212.0/tests/ui/parse-fail/mix-explicit-then-implicit-package.wit +23 -0
  510. data/ext/cargo-vendor/wit-parser-0.212.0/tests/ui/parse-fail/mix-explicit-then-implicit-package.wit.result +1 -0
  511. data/ext/cargo-vendor/wit-parser-0.212.0/tests/ui/parse-fail/mix-implicit-then-explicit-package.wit +23 -0
  512. data/ext/cargo-vendor/wit-parser-0.212.0/tests/ui/parse-fail/mix-implicit-then-explicit-package.wit.result +5 -0
  513. data/ext/cargo-vendor/wit-parser-0.212.0/tests/ui/parse-fail/multi-file-missing-delimiter/observe.wit +5 -0
  514. data/ext/cargo-vendor/wit-parser-0.212.0/tests/ui/parse-fail/multi-file-missing-delimiter/world.wit +5 -0
  515. data/ext/cargo-vendor/wit-parser-0.212.0/tests/ui/parse-fail/multi-file-missing-delimiter.wit.result +9 -0
  516. data/ext/cargo-vendor/wit-parser-0.212.0/tests/ui/parse-fail/multiple-package-inline-cycle.wit +11 -0
  517. data/ext/cargo-vendor/wit-parser-0.212.0/tests/ui/parse-fail/multiple-package-inline-cycle.wit.result +5 -0
  518. data/ext/cargo-vendor/wit-parser-0.212.0/tests/ui/parse-fail/multiple-packages-no-scope-blocks.wit +15 -0
  519. data/ext/cargo-vendor/wit-parser-0.212.0/tests/ui/parse-fail/multiple-packages-no-scope-blocks.wit.result +5 -0
  520. data/ext/cargo-vendor/wit-parser-0.212.0/tests/ui/since-and-unstable.wit.json +583 -0
  521. data/ext/src/ruby_api/memory.rs +2 -1
  522. data/lib/wasmtime/version.rb +1 -1
  523. metadata +1736 -1643
  524. data/ext/cargo-vendor/cranelift-bforest-0.109.0/.cargo-checksum.json +0 -1
  525. data/ext/cargo-vendor/cranelift-bforest-0.109.0/Cargo.toml +0 -41
  526. data/ext/cargo-vendor/cranelift-codegen-0.109.0/.cargo-checksum.json +0 -1
  527. data/ext/cargo-vendor/cranelift-codegen-0.109.0/Cargo.toml +0 -193
  528. data/ext/cargo-vendor/cranelift-codegen-0.109.0/src/binemit/stack_map.rs +0 -155
  529. data/ext/cargo-vendor/cranelift-codegen-0.109.0/src/bitset.rs +0 -187
  530. data/ext/cargo-vendor/cranelift-codegen-0.109.0/src/context.rs +0 -384
  531. data/ext/cargo-vendor/cranelift-codegen-0.109.0/src/data_value.rs +0 -385
  532. data/ext/cargo-vendor/cranelift-codegen-0.109.0/src/ir/dfg.rs +0 -1777
  533. data/ext/cargo-vendor/cranelift-codegen-0.109.0/src/ir/globalvalue.rs +0 -147
  534. data/ext/cargo-vendor/cranelift-codegen-0.109.0/src/ir/immediates.rs +0 -1612
  535. data/ext/cargo-vendor/cranelift-codegen-0.109.0/src/ir/instructions.rs +0 -1020
  536. data/ext/cargo-vendor/cranelift-codegen-0.109.0/src/ir/jumptable.rs +0 -168
  537. data/ext/cargo-vendor/cranelift-codegen-0.109.0/src/ir/mod.rs +0 -108
  538. data/ext/cargo-vendor/cranelift-codegen-0.109.0/src/ir/trapcode.rs +0 -149
  539. data/ext/cargo-vendor/cranelift-codegen-0.109.0/src/ir/types.rs +0 -627
  540. data/ext/cargo-vendor/cranelift-codegen-0.109.0/src/isa/aarch64/inst/emit.rs +0 -3584
  541. data/ext/cargo-vendor/cranelift-codegen-0.109.0/src/isa/aarch64/inst/emit_tests.rs +0 -7901
  542. data/ext/cargo-vendor/cranelift-codegen-0.109.0/src/isa/aarch64/inst/mod.rs +0 -3060
  543. data/ext/cargo-vendor/cranelift-codegen-0.109.0/src/isa/aarch64/inst.isle +0 -4218
  544. data/ext/cargo-vendor/cranelift-codegen-0.109.0/src/isa/aarch64/lower.isle +0 -2933
  545. data/ext/cargo-vendor/cranelift-codegen-0.109.0/src/isa/aarch64/mod.rs +0 -242
  546. data/ext/cargo-vendor/cranelift-codegen-0.109.0/src/isa/mod.rs +0 -449
  547. data/ext/cargo-vendor/cranelift-codegen-0.109.0/src/isa/riscv64/inst/emit.rs +0 -2682
  548. data/ext/cargo-vendor/cranelift-codegen-0.109.0/src/isa/riscv64/inst/emit_tests.rs +0 -2215
  549. data/ext/cargo-vendor/cranelift-codegen-0.109.0/src/isa/riscv64/inst/mod.rs +0 -1938
  550. data/ext/cargo-vendor/cranelift-codegen-0.109.0/src/isa/riscv64/inst.isle +0 -3127
  551. data/ext/cargo-vendor/cranelift-codegen-0.109.0/src/isa/riscv64/lower/isle.rs +0 -649
  552. data/ext/cargo-vendor/cranelift-codegen-0.109.0/src/isa/riscv64/lower.isle +0 -2923
  553. data/ext/cargo-vendor/cranelift-codegen-0.109.0/src/isa/riscv64/mod.rs +0 -260
  554. data/ext/cargo-vendor/cranelift-codegen-0.109.0/src/isa/s390x/inst/emit.rs +0 -3401
  555. data/ext/cargo-vendor/cranelift-codegen-0.109.0/src/isa/s390x/inst/mod.rs +0 -3401
  556. data/ext/cargo-vendor/cranelift-codegen-0.109.0/src/isa/s390x/lower.isle +0 -3995
  557. data/ext/cargo-vendor/cranelift-codegen-0.109.0/src/isa/s390x/mod.rs +0 -215
  558. data/ext/cargo-vendor/cranelift-codegen-0.109.0/src/isa/x64/inst/emit.rs +0 -4287
  559. data/ext/cargo-vendor/cranelift-codegen-0.109.0/src/isa/x64/inst/emit_state.rs +0 -52
  560. data/ext/cargo-vendor/cranelift-codegen-0.109.0/src/isa/x64/inst/mod.rs +0 -2821
  561. data/ext/cargo-vendor/cranelift-codegen-0.109.0/src/isa/x64/inst.isle +0 -5289
  562. data/ext/cargo-vendor/cranelift-codegen-0.109.0/src/isa/x64/lower.isle +0 -4810
  563. data/ext/cargo-vendor/cranelift-codegen-0.109.0/src/isa/x64/mod.rs +0 -234
  564. data/ext/cargo-vendor/cranelift-codegen-0.109.0/src/isle_prelude.rs +0 -986
  565. data/ext/cargo-vendor/cranelift-codegen-0.109.0/src/legalizer/mod.rs +0 -348
  566. data/ext/cargo-vendor/cranelift-codegen-0.109.0/src/lib.rs +0 -106
  567. data/ext/cargo-vendor/cranelift-codegen-0.109.0/src/machinst/abi.rs +0 -2419
  568. data/ext/cargo-vendor/cranelift-codegen-0.109.0/src/machinst/buffer.rs +0 -2508
  569. data/ext/cargo-vendor/cranelift-codegen-0.109.0/src/machinst/helpers.rs +0 -33
  570. data/ext/cargo-vendor/cranelift-codegen-0.109.0/src/machinst/isle.rs +0 -909
  571. data/ext/cargo-vendor/cranelift-codegen-0.109.0/src/machinst/lower.rs +0 -1432
  572. data/ext/cargo-vendor/cranelift-codegen-0.109.0/src/machinst/mod.rs +0 -551
  573. data/ext/cargo-vendor/cranelift-codegen-0.109.0/src/machinst/vcode.rs +0 -1741
  574. data/ext/cargo-vendor/cranelift-codegen-0.109.0/src/prelude.isle +0 -664
  575. data/ext/cargo-vendor/cranelift-codegen-0.109.0/src/prelude_lower.isle +0 -1073
  576. data/ext/cargo-vendor/cranelift-codegen-0.109.0/src/write.rs +0 -638
  577. data/ext/cargo-vendor/cranelift-codegen-meta-0.109.0/.cargo-checksum.json +0 -1
  578. data/ext/cargo-vendor/cranelift-codegen-meta-0.109.0/Cargo.toml +0 -36
  579. data/ext/cargo-vendor/cranelift-codegen-meta-0.109.0/src/cdsl/types.rs +0 -496
  580. data/ext/cargo-vendor/cranelift-codegen-meta-0.109.0/src/cdsl/typevar.rs +0 -980
  581. data/ext/cargo-vendor/cranelift-codegen-meta-0.109.0/src/gen_inst.rs +0 -1278
  582. data/ext/cargo-vendor/cranelift-codegen-meta-0.109.0/src/shared/instructions.rs +0 -3791
  583. data/ext/cargo-vendor/cranelift-codegen-meta-0.109.0/src/shared/types.rs +0 -137
  584. data/ext/cargo-vendor/cranelift-codegen-shared-0.109.0/.cargo-checksum.json +0 -1
  585. data/ext/cargo-vendor/cranelift-codegen-shared-0.109.0/Cargo.toml +0 -22
  586. data/ext/cargo-vendor/cranelift-control-0.109.0/.cargo-checksum.json +0 -1
  587. data/ext/cargo-vendor/cranelift-control-0.109.0/Cargo.toml +0 -30
  588. data/ext/cargo-vendor/cranelift-entity-0.109.0/.cargo-checksum.json +0 -1
  589. data/ext/cargo-vendor/cranelift-entity-0.109.0/Cargo.toml +0 -53
  590. data/ext/cargo-vendor/cranelift-entity-0.109.0/src/set.rs +0 -290
  591. data/ext/cargo-vendor/cranelift-frontend-0.109.0/.cargo-checksum.json +0 -1
  592. data/ext/cargo-vendor/cranelift-frontend-0.109.0/Cargo.toml +0 -68
  593. data/ext/cargo-vendor/cranelift-frontend-0.109.0/src/frontend.rs +0 -1857
  594. data/ext/cargo-vendor/cranelift-isle-0.109.0/.cargo-checksum.json +0 -1
  595. data/ext/cargo-vendor/cranelift-isle-0.109.0/Cargo.toml +0 -47
  596. data/ext/cargo-vendor/cranelift-isle-0.109.0/src/codegen.rs +0 -886
  597. data/ext/cargo-vendor/cranelift-isle-0.109.0/src/parser.rs +0 -562
  598. data/ext/cargo-vendor/cranelift-isle-0.109.0/src/sema.rs +0 -2492
  599. data/ext/cargo-vendor/cranelift-isle-0.109.0/src/trie_again.rs +0 -684
  600. data/ext/cargo-vendor/cranelift-native-0.109.0/.cargo-checksum.json +0 -1
  601. data/ext/cargo-vendor/cranelift-native-0.109.0/Cargo.toml +0 -43
  602. data/ext/cargo-vendor/cranelift-native-0.109.0/src/lib.rs +0 -188
  603. data/ext/cargo-vendor/cranelift-wasm-0.109.0/.cargo-checksum.json +0 -1
  604. data/ext/cargo-vendor/cranelift-wasm-0.109.0/Cargo.toml +0 -110
  605. data/ext/cargo-vendor/cranelift-wasm-0.109.0/src/code_translator/bounds_checks.rs +0 -713
  606. data/ext/cargo-vendor/cranelift-wasm-0.109.0/src/code_translator.rs +0 -3695
  607. data/ext/cargo-vendor/cranelift-wasm-0.109.0/src/heap.rs +0 -116
  608. data/ext/cargo-vendor/cranelift-wasm-0.109.0/src/sections_translator.rs +0 -343
  609. data/ext/cargo-vendor/deterministic-wasi-ctx-0.1.22/.cargo-checksum.json +0 -1
  610. data/ext/cargo-vendor/deterministic-wasi-ctx-0.1.22/Cargo.toml +0 -48
  611. data/ext/cargo-vendor/memoffset-0.9.0/.cargo-checksum.json +0 -1
  612. data/ext/cargo-vendor/memoffset-0.9.0/Cargo.toml +0 -37
  613. data/ext/cargo-vendor/memoffset-0.9.0/LICENSE +0 -19
  614. data/ext/cargo-vendor/memoffset-0.9.0/README.md +0 -85
  615. data/ext/cargo-vendor/memoffset-0.9.0/build.rs +0 -25
  616. data/ext/cargo-vendor/memoffset-0.9.0/src/lib.rs +0 -94
  617. data/ext/cargo-vendor/memoffset-0.9.0/src/offset_of.rs +0 -400
  618. data/ext/cargo-vendor/memoffset-0.9.0/src/raw_field.rs +0 -226
  619. data/ext/cargo-vendor/memoffset-0.9.0/src/span_of.rs +0 -263
  620. data/ext/cargo-vendor/wasi-common-22.0.0/.cargo-checksum.json +0 -1
  621. data/ext/cargo-vendor/wasi-common-22.0.0/Cargo.toml +0 -224
  622. data/ext/cargo-vendor/wasi-common-22.0.0/src/tokio/mod.rs +0 -137
  623. data/ext/cargo-vendor/wasi-common-22.0.0/tests/all/async_.rs +0 -293
  624. data/ext/cargo-vendor/wasi-common-22.0.0/tests/all/sync.rs +0 -279
  625. data/ext/cargo-vendor/wasm-encoder-0.209.1/.cargo-checksum.json +0 -1
  626. data/ext/cargo-vendor/wasm-encoder-0.209.1/Cargo.toml +0 -46
  627. data/ext/cargo-vendor/wasm-encoder-0.209.1/src/component/types.rs +0 -792
  628. data/ext/cargo-vendor/wasm-encoder-0.209.1/src/core/code.rs +0 -3595
  629. data/ext/cargo-vendor/wasm-encoder-0.209.1/src/core/exports.rs +0 -98
  630. data/ext/cargo-vendor/wasm-encoder-0.209.1/src/core/globals.rs +0 -112
  631. data/ext/cargo-vendor/wasm-encoder-0.209.1/src/core/imports.rs +0 -157
  632. data/ext/cargo-vendor/wasm-encoder-0.209.1/src/core/memories.rs +0 -128
  633. data/ext/cargo-vendor/wasm-encoder-0.209.1/src/core/tables.rs +0 -134
  634. data/ext/cargo-vendor/wasm-encoder-0.209.1/src/core/tags.rs +0 -104
  635. data/ext/cargo-vendor/wasm-encoder-0.209.1/src/core/types.rs +0 -678
  636. data/ext/cargo-vendor/wasm-encoder-0.209.1/src/lib.rs +0 -215
  637. data/ext/cargo-vendor/wasmparser-0.209.1/.cargo-checksum.json +0 -1
  638. data/ext/cargo-vendor/wasmparser-0.209.1/Cargo.lock +0 -662
  639. data/ext/cargo-vendor/wasmparser-0.209.1/Cargo.toml +0 -109
  640. data/ext/cargo-vendor/wasmparser-0.209.1/src/binary_reader.rs +0 -1929
  641. data/ext/cargo-vendor/wasmparser-0.209.1/src/features.rs +0 -164
  642. data/ext/cargo-vendor/wasmparser-0.209.1/src/lib.rs +0 -814
  643. data/ext/cargo-vendor/wasmparser-0.209.1/src/parser.rs +0 -1682
  644. data/ext/cargo-vendor/wasmparser-0.209.1/src/readers/core/operators.rs +0 -423
  645. data/ext/cargo-vendor/wasmparser-0.209.1/src/readers/core/tables.rs +0 -93
  646. data/ext/cargo-vendor/wasmparser-0.209.1/src/readers/core/types.rs +0 -1788
  647. data/ext/cargo-vendor/wasmparser-0.209.1/src/resources.rs +0 -235
  648. data/ext/cargo-vendor/wasmparser-0.209.1/src/validator/component.rs +0 -3236
  649. data/ext/cargo-vendor/wasmparser-0.209.1/src/validator/core.rs +0 -1464
  650. data/ext/cargo-vendor/wasmparser-0.209.1/src/validator/operators.rs +0 -4231
  651. data/ext/cargo-vendor/wasmparser-0.209.1/src/validator/types.rs +0 -4550
  652. data/ext/cargo-vendor/wasmparser-0.209.1/src/validator.rs +0 -1633
  653. data/ext/cargo-vendor/wasmprinter-0.209.1/.cargo-checksum.json +0 -1
  654. data/ext/cargo-vendor/wasmprinter-0.209.1/Cargo.toml +0 -51
  655. data/ext/cargo-vendor/wasmprinter-0.209.1/src/lib.rs +0 -3225
  656. data/ext/cargo-vendor/wasmprinter-0.209.1/src/operator.rs +0 -1171
  657. data/ext/cargo-vendor/wasmprinter-0.209.1/tests/all.rs +0 -293
  658. data/ext/cargo-vendor/wasmtime-22.0.0/.cargo-checksum.json +0 -1
  659. data/ext/cargo-vendor/wasmtime-22.0.0/Cargo.toml +0 -387
  660. data/ext/cargo-vendor/wasmtime-22.0.0/build.rs +0 -42
  661. data/ext/cargo-vendor/wasmtime-22.0.0/src/compile/code_builder.rs +0 -275
  662. data/ext/cargo-vendor/wasmtime-22.0.0/src/compile/runtime.rs +0 -167
  663. data/ext/cargo-vendor/wasmtime-22.0.0/src/compile.rs +0 -917
  664. data/ext/cargo-vendor/wasmtime-22.0.0/src/config.rs +0 -2943
  665. data/ext/cargo-vendor/wasmtime-22.0.0/src/engine/serialization.rs +0 -890
  666. data/ext/cargo-vendor/wasmtime-22.0.0/src/engine.rs +0 -728
  667. data/ext/cargo-vendor/wasmtime-22.0.0/src/lib.rs +0 -389
  668. data/ext/cargo-vendor/wasmtime-22.0.0/src/profiling_agent/jitdump.rs +0 -67
  669. data/ext/cargo-vendor/wasmtime-22.0.0/src/profiling_agent/perfmap.rs +0 -48
  670. data/ext/cargo-vendor/wasmtime-22.0.0/src/profiling_agent/vtune.rs +0 -81
  671. data/ext/cargo-vendor/wasmtime-22.0.0/src/profiling_agent.rs +0 -106
  672. data/ext/cargo-vendor/wasmtime-22.0.0/src/runtime/code_memory.rs +0 -338
  673. data/ext/cargo-vendor/wasmtime-22.0.0/src/runtime/component/bindgen_examples/mod.rs +0 -489
  674. data/ext/cargo-vendor/wasmtime-22.0.0/src/runtime/component/component.rs +0 -656
  675. data/ext/cargo-vendor/wasmtime-22.0.0/src/runtime/component/func/host.rs +0 -440
  676. data/ext/cargo-vendor/wasmtime-22.0.0/src/runtime/component/func/options.rs +0 -555
  677. data/ext/cargo-vendor/wasmtime-22.0.0/src/runtime/component/func/typed.rs +0 -2498
  678. data/ext/cargo-vendor/wasmtime-22.0.0/src/runtime/component/func.rs +0 -689
  679. data/ext/cargo-vendor/wasmtime-22.0.0/src/runtime/component/instance.rs +0 -810
  680. data/ext/cargo-vendor/wasmtime-22.0.0/src/runtime/component/linker.rs +0 -854
  681. data/ext/cargo-vendor/wasmtime-22.0.0/src/runtime/component/matching.rs +0 -217
  682. data/ext/cargo-vendor/wasmtime-22.0.0/src/runtime/component/mod.rs +0 -657
  683. data/ext/cargo-vendor/wasmtime-22.0.0/src/runtime/component/resources.rs +0 -1133
  684. data/ext/cargo-vendor/wasmtime-22.0.0/src/runtime/component/values.rs +0 -980
  685. data/ext/cargo-vendor/wasmtime-22.0.0/src/runtime/coredump.rs +0 -342
  686. data/ext/cargo-vendor/wasmtime-22.0.0/src/runtime/debug.rs +0 -166
  687. data/ext/cargo-vendor/wasmtime-22.0.0/src/runtime/externals/global.rs +0 -310
  688. data/ext/cargo-vendor/wasmtime-22.0.0/src/runtime/externals/table.rs +0 -481
  689. data/ext/cargo-vendor/wasmtime-22.0.0/src/runtime/func/typed.rs +0 -780
  690. data/ext/cargo-vendor/wasmtime-22.0.0/src/runtime/func.rs +0 -2564
  691. data/ext/cargo-vendor/wasmtime-22.0.0/src/runtime/gc/disabled/rooting.rs +0 -224
  692. data/ext/cargo-vendor/wasmtime-22.0.0/src/runtime/gc/enabled/externref.rs +0 -592
  693. data/ext/cargo-vendor/wasmtime-22.0.0/src/runtime/gc/enabled/rooting.rs +0 -1588
  694. data/ext/cargo-vendor/wasmtime-22.0.0/src/runtime/instance.rs +0 -992
  695. data/ext/cargo-vendor/wasmtime-22.0.0/src/runtime/instantiate.rs +0 -337
  696. data/ext/cargo-vendor/wasmtime-22.0.0/src/runtime/limits.rs +0 -399
  697. data/ext/cargo-vendor/wasmtime-22.0.0/src/runtime/linker.rs +0 -1499
  698. data/ext/cargo-vendor/wasmtime-22.0.0/src/runtime/memory.rs +0 -998
  699. data/ext/cargo-vendor/wasmtime-22.0.0/src/runtime/module/registry.rs +0 -353
  700. data/ext/cargo-vendor/wasmtime-22.0.0/src/runtime/module.rs +0 -1322
  701. data/ext/cargo-vendor/wasmtime-22.0.0/src/runtime/profiling.rs +0 -221
  702. data/ext/cargo-vendor/wasmtime-22.0.0/src/runtime/stack.rs +0 -73
  703. data/ext/cargo-vendor/wasmtime-22.0.0/src/runtime/store/data.rs +0 -301
  704. data/ext/cargo-vendor/wasmtime-22.0.0/src/runtime/store.rs +0 -2824
  705. data/ext/cargo-vendor/wasmtime-22.0.0/src/runtime/trampoline/func.rs +0 -94
  706. data/ext/cargo-vendor/wasmtime-22.0.0/src/runtime/trampoline/memory.rs +0 -287
  707. data/ext/cargo-vendor/wasmtime-22.0.0/src/runtime/trampoline/table.rs +0 -29
  708. data/ext/cargo-vendor/wasmtime-22.0.0/src/runtime/trampoline.rs +0 -78
  709. data/ext/cargo-vendor/wasmtime-22.0.0/src/runtime/trap.rs +0 -642
  710. data/ext/cargo-vendor/wasmtime-22.0.0/src/runtime/types/matching.rs +0 -421
  711. data/ext/cargo-vendor/wasmtime-22.0.0/src/runtime/types.rs +0 -2580
  712. data/ext/cargo-vendor/wasmtime-22.0.0/src/runtime/values.rs +0 -966
  713. data/ext/cargo-vendor/wasmtime-22.0.0/src/runtime/vm/arch/riscv64.rs +0 -41
  714. data/ext/cargo-vendor/wasmtime-22.0.0/src/runtime/vm/component/libcalls.rs +0 -571
  715. data/ext/cargo-vendor/wasmtime-22.0.0/src/runtime/vm/component/resources.rs +0 -352
  716. data/ext/cargo-vendor/wasmtime-22.0.0/src/runtime/vm/component.rs +0 -857
  717. data/ext/cargo-vendor/wasmtime-22.0.0/src/runtime/vm/const_expr.rs +0 -102
  718. data/ext/cargo-vendor/wasmtime-22.0.0/src/runtime/vm/cow.rs +0 -972
  719. data/ext/cargo-vendor/wasmtime-22.0.0/src/runtime/vm/gc/disabled.rs +0 -24
  720. data/ext/cargo-vendor/wasmtime-22.0.0/src/runtime/vm/gc/enabled/drc.rs +0 -968
  721. data/ext/cargo-vendor/wasmtime-22.0.0/src/runtime/vm/gc/enabled/free_list.rs +0 -771
  722. data/ext/cargo-vendor/wasmtime-22.0.0/src/runtime/vm/gc/gc_ref.rs +0 -491
  723. data/ext/cargo-vendor/wasmtime-22.0.0/src/runtime/vm/gc/gc_runtime.rs +0 -506
  724. data/ext/cargo-vendor/wasmtime-22.0.0/src/runtime/vm/gc.rs +0 -245
  725. data/ext/cargo-vendor/wasmtime-22.0.0/src/runtime/vm/instance/allocator/on_demand.rs +0 -220
  726. data/ext/cargo-vendor/wasmtime-22.0.0/src/runtime/vm/instance/allocator/pooling/decommit_queue.rs +0 -194
  727. data/ext/cargo-vendor/wasmtime-22.0.0/src/runtime/vm/instance/allocator/pooling/gc_heap_pool.rs +0 -94
  728. data/ext/cargo-vendor/wasmtime-22.0.0/src/runtime/vm/instance/allocator/pooling/generic_stack_pool.rs +0 -78
  729. data/ext/cargo-vendor/wasmtime-22.0.0/src/runtime/vm/instance/allocator/pooling/index_allocator.rs +0 -707
  730. data/ext/cargo-vendor/wasmtime-22.0.0/src/runtime/vm/instance/allocator/pooling/memory_pool.rs +0 -975
  731. data/ext/cargo-vendor/wasmtime-22.0.0/src/runtime/vm/instance/allocator/pooling/table_pool.rs +0 -245
  732. data/ext/cargo-vendor/wasmtime-22.0.0/src/runtime/vm/instance/allocator/pooling/unix_stack_pool.rs +0 -278
  733. data/ext/cargo-vendor/wasmtime-22.0.0/src/runtime/vm/instance/allocator/pooling.rs +0 -794
  734. data/ext/cargo-vendor/wasmtime-22.0.0/src/runtime/vm/instance/allocator.rs +0 -801
  735. data/ext/cargo-vendor/wasmtime-22.0.0/src/runtime/vm/instance.rs +0 -1514
  736. data/ext/cargo-vendor/wasmtime-22.0.0/src/runtime/vm/libcalls.rs +0 -834
  737. data/ext/cargo-vendor/wasmtime-22.0.0/src/runtime/vm/memory.rs +0 -736
  738. data/ext/cargo-vendor/wasmtime-22.0.0/src/runtime/vm/mmap.rs +0 -220
  739. data/ext/cargo-vendor/wasmtime-22.0.0/src/runtime/vm/mmap_vec.rs +0 -162
  740. data/ext/cargo-vendor/wasmtime-22.0.0/src/runtime/vm/module_id.rs +0 -43
  741. data/ext/cargo-vendor/wasmtime-22.0.0/src/runtime/vm/mpk/disabled.rs +0 -43
  742. data/ext/cargo-vendor/wasmtime-22.0.0/src/runtime/vm/mpk/enabled.rs +0 -214
  743. data/ext/cargo-vendor/wasmtime-22.0.0/src/runtime/vm/mpk/mod.rs +0 -54
  744. data/ext/cargo-vendor/wasmtime-22.0.0/src/runtime/vm/mpk/sys.rs +0 -114
  745. data/ext/cargo-vendor/wasmtime-22.0.0/src/runtime/vm/sys/custom/mmap.rs +0 -112
  746. data/ext/cargo-vendor/wasmtime-22.0.0/src/runtime/vm/sys/custom/mod.rs +0 -34
  747. data/ext/cargo-vendor/wasmtime-22.0.0/src/runtime/vm/sys/custom/unwind.rs +0 -17
  748. data/ext/cargo-vendor/wasmtime-22.0.0/src/runtime/vm/sys/custom/vm.rs +0 -105
  749. data/ext/cargo-vendor/wasmtime-22.0.0/src/runtime/vm/sys/miri/mmap.rs +0 -95
  750. data/ext/cargo-vendor/wasmtime-22.0.0/src/runtime/vm/sys/miri/unwind.rs +0 -17
  751. data/ext/cargo-vendor/wasmtime-22.0.0/src/runtime/vm/sys/unix/mmap.rs +0 -162
  752. data/ext/cargo-vendor/wasmtime-22.0.0/src/runtime/vm/sys/unix/signals.rs +0 -407
  753. data/ext/cargo-vendor/wasmtime-22.0.0/src/runtime/vm/sys/unix/unwind.rs +0 -150
  754. data/ext/cargo-vendor/wasmtime-22.0.0/src/runtime/vm/sys/windows/mmap.rs +0 -221
  755. data/ext/cargo-vendor/wasmtime-22.0.0/src/runtime/vm/sys/windows/unwind.rs +0 -46
  756. data/ext/cargo-vendor/wasmtime-22.0.0/src/runtime/vm/table.rs +0 -899
  757. data/ext/cargo-vendor/wasmtime-22.0.0/src/runtime/vm/threads/shared_memory.rs +0 -233
  758. data/ext/cargo-vendor/wasmtime-22.0.0/src/runtime/vm/threads/shared_memory_disabled.rs +0 -101
  759. data/ext/cargo-vendor/wasmtime-22.0.0/src/runtime/vm/traphandlers.rs +0 -768
  760. data/ext/cargo-vendor/wasmtime-22.0.0/src/runtime/vm/vmcontext/vm_host_func_context.rs +0 -79
  761. data/ext/cargo-vendor/wasmtime-22.0.0/src/runtime/vm/vmcontext.rs +0 -1302
  762. data/ext/cargo-vendor/wasmtime-22.0.0/src/runtime/vm.rs +0 -277
  763. data/ext/cargo-vendor/wasmtime-22.0.0/src/runtime.rs +0 -113
  764. data/ext/cargo-vendor/wasmtime-asm-macros-22.0.0/.cargo-checksum.json +0 -1
  765. data/ext/cargo-vendor/wasmtime-asm-macros-22.0.0/Cargo.toml +0 -22
  766. data/ext/cargo-vendor/wasmtime-cache-22.0.0/.cargo-checksum.json +0 -1
  767. data/ext/cargo-vendor/wasmtime-cache-22.0.0/Cargo.toml +0 -89
  768. data/ext/cargo-vendor/wasmtime-component-macro-22.0.0/.cargo-checksum.json +0 -1
  769. data/ext/cargo-vendor/wasmtime-component-macro-22.0.0/Cargo.toml +0 -86
  770. data/ext/cargo-vendor/wasmtime-component-macro-22.0.0/src/bindgen.rs +0 -493
  771. data/ext/cargo-vendor/wasmtime-component-macro-22.0.0/tests/codegen.rs +0 -651
  772. data/ext/cargo-vendor/wasmtime-component-macro-22.0.0/tests/expanded/char.rs +0 -198
  773. data/ext/cargo-vendor/wasmtime-component-macro-22.0.0/tests/expanded/char_async.rs +0 -215
  774. data/ext/cargo-vendor/wasmtime-component-macro-22.0.0/tests/expanded/conventions.rs +0 -586
  775. data/ext/cargo-vendor/wasmtime-component-macro-22.0.0/tests/expanded/conventions_async.rs +0 -631
  776. data/ext/cargo-vendor/wasmtime-component-macro-22.0.0/tests/expanded/dead-code.rs +0 -165
  777. data/ext/cargo-vendor/wasmtime-component-macro-22.0.0/tests/expanded/dead-code_async.rs +0 -178
  778. data/ext/cargo-vendor/wasmtime-component-macro-22.0.0/tests/expanded/direct-import.rs +0 -91
  779. data/ext/cargo-vendor/wasmtime-component-macro-22.0.0/tests/expanded/direct-import_async.rs +0 -97
  780. data/ext/cargo-vendor/wasmtime-component-macro-22.0.0/tests/expanded/empty.rs +0 -45
  781. data/ext/cargo-vendor/wasmtime-component-macro-22.0.0/tests/expanded/empty_async.rs +0 -45
  782. data/ext/cargo-vendor/wasmtime-component-macro-22.0.0/tests/expanded/flags.rs +0 -637
  783. data/ext/cargo-vendor/wasmtime-component-macro-22.0.0/tests/expanded/flags_async.rs +0 -679
  784. data/ext/cargo-vendor/wasmtime-component-macro-22.0.0/tests/expanded/floats.rs +0 -255
  785. data/ext/cargo-vendor/wasmtime-component-macro-22.0.0/tests/expanded/floats_async.rs +0 -282
  786. data/ext/cargo-vendor/wasmtime-component-macro-22.0.0/tests/expanded/function-new.rs +0 -59
  787. data/ext/cargo-vendor/wasmtime-component-macro-22.0.0/tests/expanded/function-new_async.rs +0 -62
  788. data/ext/cargo-vendor/wasmtime-component-macro-22.0.0/tests/expanded/integers.rs +0 -722
  789. data/ext/cargo-vendor/wasmtime-component-macro-22.0.0/tests/expanded/integers_async.rs +0 -819
  790. data/ext/cargo-vendor/wasmtime-component-macro-22.0.0/tests/expanded/lists.rs +0 -1743
  791. data/ext/cargo-vendor/wasmtime-component-macro-22.0.0/tests/expanded/lists_async.rs +0 -1927
  792. data/ext/cargo-vendor/wasmtime-component-macro-22.0.0/tests/expanded/many-arguments.rs +0 -543
  793. data/ext/cargo-vendor/wasmtime-component-macro-22.0.0/tests/expanded/many-arguments_async.rs +0 -561
  794. data/ext/cargo-vendor/wasmtime-component-macro-22.0.0/tests/expanded/multi-return.rs +0 -270
  795. data/ext/cargo-vendor/wasmtime-component-macro-22.0.0/tests/expanded/multi-return_async.rs +0 -298
  796. data/ext/cargo-vendor/wasmtime-component-macro-22.0.0/tests/expanded/multiversion.rs +0 -251
  797. data/ext/cargo-vendor/wasmtime-component-macro-22.0.0/tests/expanded/multiversion_async.rs +0 -270
  798. data/ext/cargo-vendor/wasmtime-component-macro-22.0.0/tests/expanded/records.rs +0 -815
  799. data/ext/cargo-vendor/wasmtime-component-macro-22.0.0/tests/expanded/records_async.rs +0 -877
  800. data/ext/cargo-vendor/wasmtime-component-macro-22.0.0/tests/expanded/rename.rs +0 -154
  801. data/ext/cargo-vendor/wasmtime-component-macro-22.0.0/tests/expanded/rename_async.rs +0 -167
  802. data/ext/cargo-vendor/wasmtime-component-macro-22.0.0/tests/expanded/resources-export.rs +0 -467
  803. data/ext/cargo-vendor/wasmtime-component-macro-22.0.0/tests/expanded/resources-export_async.rs +0 -516
  804. data/ext/cargo-vendor/wasmtime-component-macro-22.0.0/tests/expanded/resources-import.rs +0 -1014
  805. data/ext/cargo-vendor/wasmtime-component-macro-22.0.0/tests/expanded/resources-import_async.rs +0 -1086
  806. data/ext/cargo-vendor/wasmtime-component-macro-22.0.0/tests/expanded/share-types.rs +0 -249
  807. data/ext/cargo-vendor/wasmtime-component-macro-22.0.0/tests/expanded/share-types_async.rs +0 -265
  808. data/ext/cargo-vendor/wasmtime-component-macro-22.0.0/tests/expanded/simple-functions.rs +0 -313
  809. data/ext/cargo-vendor/wasmtime-component-macro-22.0.0/tests/expanded/simple-functions_async.rs +0 -347
  810. data/ext/cargo-vendor/wasmtime-component-macro-22.0.0/tests/expanded/simple-lists.rs +0 -350
  811. data/ext/cargo-vendor/wasmtime-component-macro-22.0.0/tests/expanded/simple-lists_async.rs +0 -381
  812. data/ext/cargo-vendor/wasmtime-component-macro-22.0.0/tests/expanded/simple-wasi.rs +0 -216
  813. data/ext/cargo-vendor/wasmtime-component-macro-22.0.0/tests/expanded/simple-wasi_async.rs +0 -229
  814. data/ext/cargo-vendor/wasmtime-component-macro-22.0.0/tests/expanded/small-anonymous.rs +0 -275
  815. data/ext/cargo-vendor/wasmtime-component-macro-22.0.0/tests/expanded/small-anonymous_async.rs +0 -287
  816. data/ext/cargo-vendor/wasmtime-component-macro-22.0.0/tests/expanded/smoke-default.rs +0 -59
  817. data/ext/cargo-vendor/wasmtime-component-macro-22.0.0/tests/expanded/smoke-default_async.rs +0 -62
  818. data/ext/cargo-vendor/wasmtime-component-macro-22.0.0/tests/expanded/smoke-export.rs +0 -86
  819. data/ext/cargo-vendor/wasmtime-component-macro-22.0.0/tests/expanded/smoke-export_async.rs +0 -89
  820. data/ext/cargo-vendor/wasmtime-component-macro-22.0.0/tests/expanded/smoke.rs +0 -104
  821. data/ext/cargo-vendor/wasmtime-component-macro-22.0.0/tests/expanded/smoke_async.rs +0 -111
  822. data/ext/cargo-vendor/wasmtime-component-macro-22.0.0/tests/expanded/strings.rs +0 -247
  823. data/ext/cargo-vendor/wasmtime-component-macro-22.0.0/tests/expanded/strings_async.rs +0 -269
  824. data/ext/cargo-vendor/wasmtime-component-macro-22.0.0/tests/expanded/unversioned-foo.rs +0 -136
  825. data/ext/cargo-vendor/wasmtime-component-macro-22.0.0/tests/expanded/unversioned-foo_async.rs +0 -143
  826. data/ext/cargo-vendor/wasmtime-component-macro-22.0.0/tests/expanded/use-paths.rs +0 -288
  827. data/ext/cargo-vendor/wasmtime-component-macro-22.0.0/tests/expanded/use-paths_async.rs +0 -314
  828. data/ext/cargo-vendor/wasmtime-component-macro-22.0.0/tests/expanded/variants.rs +0 -1750
  829. data/ext/cargo-vendor/wasmtime-component-macro-22.0.0/tests/expanded/variants_async.rs +0 -1867
  830. data/ext/cargo-vendor/wasmtime-component-macro-22.0.0/tests/expanded/wat.rs +0 -84
  831. data/ext/cargo-vendor/wasmtime-component-macro-22.0.0/tests/expanded/wat_async.rs +0 -84
  832. data/ext/cargo-vendor/wasmtime-component-macro-22.0.0/tests/expanded/worlds-with-types.rs +0 -138
  833. data/ext/cargo-vendor/wasmtime-component-macro-22.0.0/tests/expanded/worlds-with-types_async.rs +0 -148
  834. data/ext/cargo-vendor/wasmtime-component-util-22.0.0/.cargo-checksum.json +0 -1
  835. data/ext/cargo-vendor/wasmtime-component-util-22.0.0/Cargo.toml +0 -25
  836. data/ext/cargo-vendor/wasmtime-cranelift-22.0.0/.cargo-checksum.json +0 -1
  837. data/ext/cargo-vendor/wasmtime-cranelift-22.0.0/Cargo.toml +0 -115
  838. data/ext/cargo-vendor/wasmtime-cranelift-22.0.0/src/compiler.rs +0 -1067
  839. data/ext/cargo-vendor/wasmtime-cranelift-22.0.0/src/debug/gc.rs +0 -252
  840. data/ext/cargo-vendor/wasmtime-cranelift-22.0.0/src/debug/transform/address_transform.rs +0 -783
  841. data/ext/cargo-vendor/wasmtime-cranelift-22.0.0/src/debug/transform/attr.rs +0 -320
  842. data/ext/cargo-vendor/wasmtime-cranelift-22.0.0/src/debug/transform/expression.rs +0 -1248
  843. data/ext/cargo-vendor/wasmtime-cranelift-22.0.0/src/debug/transform/line_program.rs +0 -287
  844. data/ext/cargo-vendor/wasmtime-cranelift-22.0.0/src/debug/transform/mod.rs +0 -256
  845. data/ext/cargo-vendor/wasmtime-cranelift-22.0.0/src/debug/transform/range_info_builder.rs +0 -221
  846. data/ext/cargo-vendor/wasmtime-cranelift-22.0.0/src/debug/transform/simulate.rs +0 -411
  847. data/ext/cargo-vendor/wasmtime-cranelift-22.0.0/src/debug/transform/unit.rs +0 -529
  848. data/ext/cargo-vendor/wasmtime-cranelift-22.0.0/src/debug/transform/utils.rs +0 -186
  849. data/ext/cargo-vendor/wasmtime-cranelift-22.0.0/src/debug/write_debuginfo.rs +0 -196
  850. data/ext/cargo-vendor/wasmtime-cranelift-22.0.0/src/debug.rs +0 -18
  851. data/ext/cargo-vendor/wasmtime-cranelift-22.0.0/src/func_environ.rs +0 -2910
  852. data/ext/cargo-vendor/wasmtime-cranelift-22.0.0/src/gc/enabled.rs +0 -648
  853. data/ext/cargo-vendor/wasmtime-cranelift-22.0.0/src/lib.rs +0 -462
  854. data/ext/cargo-vendor/wasmtime-environ-22.0.0/.cargo-checksum.json +0 -1
  855. data/ext/cargo-vendor/wasmtime-environ-22.0.0/Cargo.lock +0 -774
  856. data/ext/cargo-vendor/wasmtime-environ-22.0.0/Cargo.toml +0 -161
  857. data/ext/cargo-vendor/wasmtime-environ-22.0.0/src/compile/mod.rs +0 -374
  858. data/ext/cargo-vendor/wasmtime-environ-22.0.0/src/compile/module_environ.rs +0 -1348
  859. data/ext/cargo-vendor/wasmtime-environ-22.0.0/src/component/dfg.rs +0 -691
  860. data/ext/cargo-vendor/wasmtime-environ-22.0.0/src/component/info.rs +0 -672
  861. data/ext/cargo-vendor/wasmtime-environ-22.0.0/src/component/translate/inline.rs +0 -1332
  862. data/ext/cargo-vendor/wasmtime-environ-22.0.0/src/component/translate.rs +0 -985
  863. data/ext/cargo-vendor/wasmtime-environ-22.0.0/src/component/types.rs +0 -1038
  864. data/ext/cargo-vendor/wasmtime-environ-22.0.0/src/component/types_builder.rs +0 -1004
  865. data/ext/cargo-vendor/wasmtime-environ-22.0.0/src/component.rs +0 -107
  866. data/ext/cargo-vendor/wasmtime-environ-22.0.0/src/lib.rs +0 -151
  867. data/ext/cargo-vendor/wasmtime-environ-22.0.0/src/module.rs +0 -704
  868. data/ext/cargo-vendor/wasmtime-environ-22.0.0/src/stack_map.rs +0 -37
  869. data/ext/cargo-vendor/wasmtime-environ-22.0.0/src/tunables.rs +0 -175
  870. data/ext/cargo-vendor/wasmtime-environ-22.0.0/src/vmoffsets.rs +0 -989
  871. data/ext/cargo-vendor/wasmtime-fiber-22.0.0/.cargo-checksum.json +0 -1
  872. data/ext/cargo-vendor/wasmtime-fiber-22.0.0/Cargo.toml +0 -65
  873. data/ext/cargo-vendor/wasmtime-jit-debug-22.0.0/.cargo-checksum.json +0 -1
  874. data/ext/cargo-vendor/wasmtime-jit-debug-22.0.0/Cargo.toml +0 -68
  875. data/ext/cargo-vendor/wasmtime-jit-icache-coherence-22.0.0/.cargo-checksum.json +0 -1
  876. data/ext/cargo-vendor/wasmtime-jit-icache-coherence-22.0.0/Cargo.toml +0 -52
  877. data/ext/cargo-vendor/wasmtime-slab-22.0.0/.cargo-checksum.json +0 -1
  878. data/ext/cargo-vendor/wasmtime-slab-22.0.0/Cargo.toml +0 -21
  879. data/ext/cargo-vendor/wasmtime-types-22.0.0/.cargo-checksum.json +0 -1
  880. data/ext/cargo-vendor/wasmtime-types-22.0.0/Cargo.toml +0 -56
  881. data/ext/cargo-vendor/wasmtime-types-22.0.0/src/lib.rs +0 -1737
  882. data/ext/cargo-vendor/wasmtime-versioned-export-macros-22.0.0/.cargo-checksum.json +0 -1
  883. data/ext/cargo-vendor/wasmtime-versioned-export-macros-22.0.0/Cargo.toml +0 -32
  884. data/ext/cargo-vendor/wasmtime-wasi-22.0.0/.cargo-checksum.json +0 -1
  885. data/ext/cargo-vendor/wasmtime-wasi-22.0.0/Cargo.toml +0 -201
  886. data/ext/cargo-vendor/wasmtime-wasi-22.0.0/src/bindings.rs +0 -289
  887. data/ext/cargo-vendor/wasmtime-wasi-22.0.0/src/filesystem.rs +0 -446
  888. data/ext/cargo-vendor/wasmtime-wasi-22.0.0/src/host/filesystem.rs +0 -1091
  889. data/ext/cargo-vendor/wasmtime-wasi-22.0.0/src/host/io.rs +0 -388
  890. data/ext/cargo-vendor/wasmtime-wasi-22.0.0/src/lib.rs +0 -417
  891. data/ext/cargo-vendor/wasmtime-wasi-22.0.0/src/preview1.rs +0 -2801
  892. data/ext/cargo-vendor/wasmtime-wasi-22.0.0/src/stdio.rs +0 -533
  893. data/ext/cargo-vendor/wasmtime-wasi-22.0.0/tests/all/api.rs +0 -198
  894. data/ext/cargo-vendor/wasmtime-wasi-22.0.0/tests/all/async_.rs +0 -397
  895. data/ext/cargo-vendor/wasmtime-wasi-22.0.0/tests/all/sync.rs +0 -331
  896. data/ext/cargo-vendor/wasmtime-winch-22.0.0/.cargo-checksum.json +0 -1
  897. data/ext/cargo-vendor/wasmtime-winch-22.0.0/Cargo.toml +0 -82
  898. data/ext/cargo-vendor/wasmtime-winch-22.0.0/src/compiler.rs +0 -239
  899. data/ext/cargo-vendor/wasmtime-wit-bindgen-22.0.0/.cargo-checksum.json +0 -1
  900. data/ext/cargo-vendor/wasmtime-wit-bindgen-22.0.0/Cargo.toml +0 -47
  901. data/ext/cargo-vendor/wasmtime-wit-bindgen-22.0.0/src/lib.rs +0 -2639
  902. data/ext/cargo-vendor/wast-209.0.1/.cargo-checksum.json +0 -1
  903. data/ext/cargo-vendor/wast-209.0.1/Cargo.toml +0 -60
  904. data/ext/cargo-vendor/wast-209.0.1/src/component/binary.rs +0 -1000
  905. data/ext/cargo-vendor/wast-209.0.1/src/component/component.rs +0 -321
  906. data/ext/cargo-vendor/wast-209.0.1/src/component/expand.rs +0 -875
  907. data/ext/cargo-vendor/wast-209.0.1/src/component/resolve.rs +0 -999
  908. data/ext/cargo-vendor/wast-209.0.1/src/component.rs +0 -28
  909. data/ext/cargo-vendor/wast-209.0.1/src/core/binary.rs +0 -1396
  910. data/ext/cargo-vendor/wast-209.0.1/src/core/expr.rs +0 -2016
  911. data/ext/cargo-vendor/wast-209.0.1/src/core/memory.rs +0 -284
  912. data/ext/cargo-vendor/wast-209.0.1/src/core/module.rs +0 -218
  913. data/ext/cargo-vendor/wast-209.0.1/src/core/resolve/deinline_import_export.rs +0 -235
  914. data/ext/cargo-vendor/wast-209.0.1/src/core/resolve/names.rs +0 -751
  915. data/ext/cargo-vendor/wast-209.0.1/src/core/resolve/types.rs +0 -267
  916. data/ext/cargo-vendor/wast-209.0.1/src/core/table.rs +0 -302
  917. data/ext/cargo-vendor/wast-209.0.1/src/core/types.rs +0 -901
  918. data/ext/cargo-vendor/wast-209.0.1/src/core.rs +0 -29
  919. data/ext/cargo-vendor/wast-209.0.1/src/lib.rs +0 -551
  920. data/ext/cargo-vendor/wast-209.0.1/src/parser.rs +0 -1414
  921. data/ext/cargo-vendor/wast-209.0.1/src/wat.rs +0 -71
  922. data/ext/cargo-vendor/wat-1.209.1/.cargo-checksum.json +0 -1
  923. data/ext/cargo-vendor/wat-1.209.1/Cargo.toml +0 -34
  924. data/ext/cargo-vendor/wat-1.209.1/src/lib.rs +0 -401
  925. data/ext/cargo-vendor/wiggle-22.0.0/.cargo-checksum.json +0 -1
  926. data/ext/cargo-vendor/wiggle-22.0.0/Cargo.toml +0 -124
  927. data/ext/cargo-vendor/wiggle-generate-22.0.0/.cargo-checksum.json +0 -1
  928. data/ext/cargo-vendor/wiggle-generate-22.0.0/Cargo.toml +0 -67
  929. data/ext/cargo-vendor/wiggle-generate-22.0.0/LICENSE +0 -220
  930. data/ext/cargo-vendor/wiggle-macro-22.0.0/.cargo-checksum.json +0 -1
  931. data/ext/cargo-vendor/wiggle-macro-22.0.0/Cargo.toml +0 -51
  932. data/ext/cargo-vendor/wiggle-macro-22.0.0/LICENSE +0 -220
  933. data/ext/cargo-vendor/winch-codegen-0.20.0/.cargo-checksum.json +0 -1
  934. data/ext/cargo-vendor/winch-codegen-0.20.0/Cargo.toml +0 -77
  935. data/ext/cargo-vendor/winch-codegen-0.20.0/src/codegen/env.rs +0 -448
  936. data/ext/cargo-vendor/winch-codegen-0.20.0/src/codegen/mod.rs +0 -882
  937. data/ext/cargo-vendor/winch-codegen-0.20.0/src/visitor.rs +0 -2149
  938. data/ext/cargo-vendor/wit-parser-0.209.1/.cargo-checksum.json +0 -1
  939. data/ext/cargo-vendor/wit-parser-0.209.1/Cargo.toml +0 -112
  940. data/ext/cargo-vendor/wit-parser-0.209.1/src/ast/lex.rs +0 -747
  941. data/ext/cargo-vendor/wit-parser-0.209.1/src/ast/resolve.rs +0 -1524
  942. data/ext/cargo-vendor/wit-parser-0.209.1/src/ast.rs +0 -1668
  943. data/ext/cargo-vendor/wit-parser-0.209.1/src/decoding.rs +0 -1795
  944. data/ext/cargo-vendor/wit-parser-0.209.1/src/lib.rs +0 -873
  945. data/ext/cargo-vendor/wit-parser-0.209.1/src/resolve.rs +0 -2498
  946. data/ext/cargo-vendor/wit-parser-0.209.1/tests/ui/feature-gates.wit.json +0 -288
  947. data/ext/cargo-vendor/wit-parser-0.209.1/tests/ui/since-and-unstable.wit.json +0 -549
  948. /data/ext/cargo-vendor/{cranelift-bforest-0.109.0 → cranelift-bforest-0.110.2}/LICENSE +0 -0
  949. /data/ext/cargo-vendor/{cranelift-bforest-0.109.0 → cranelift-bforest-0.110.2}/README.md +0 -0
  950. /data/ext/cargo-vendor/{cranelift-bforest-0.109.0 → cranelift-bforest-0.110.2}/src/lib.rs +0 -0
  951. /data/ext/cargo-vendor/{cranelift-bforest-0.109.0 → cranelift-bforest-0.110.2}/src/map.rs +0 -0
  952. /data/ext/cargo-vendor/{cranelift-bforest-0.109.0 → cranelift-bforest-0.110.2}/src/node.rs +0 -0
  953. /data/ext/cargo-vendor/{cranelift-bforest-0.109.0 → cranelift-bforest-0.110.2}/src/path.rs +0 -0
  954. /data/ext/cargo-vendor/{cranelift-bforest-0.109.0 → cranelift-bforest-0.110.2}/src/pool.rs +0 -0
  955. /data/ext/cargo-vendor/{cranelift-bforest-0.109.0 → cranelift-bforest-0.110.2}/src/set.rs +0 -0
  956. /data/ext/cargo-vendor/{cranelift-codegen-0.109.0 → cranelift-codegen-0.110.2}/LICENSE +0 -0
  957. /data/ext/cargo-vendor/{cranelift-codegen-0.109.0 → cranelift-codegen-0.110.2}/README.md +0 -0
  958. /data/ext/cargo-vendor/{cranelift-codegen-0.109.0 → cranelift-codegen-0.110.2}/benches/x64-evex-encoding.rs +0 -0
  959. /data/ext/cargo-vendor/{cranelift-codegen-0.109.0 → cranelift-codegen-0.110.2}/build.rs +0 -0
  960. /data/ext/cargo-vendor/{cranelift-codegen-0.109.0 → cranelift-codegen-0.110.2}/src/alias_analysis.rs +0 -0
  961. /data/ext/cargo-vendor/{cranelift-codegen-0.109.0 → cranelift-codegen-0.110.2}/src/binemit/mod.rs +0 -0
  962. /data/ext/cargo-vendor/{cranelift-codegen-0.109.0 → cranelift-codegen-0.110.2}/src/cfg_printer.rs +0 -0
  963. /data/ext/cargo-vendor/{cranelift-codegen-0.109.0 → cranelift-codegen-0.110.2}/src/constant_hash.rs +0 -0
  964. /data/ext/cargo-vendor/{cranelift-codegen-0.109.0 → cranelift-codegen-0.110.2}/src/ctxhash.rs +0 -0
  965. /data/ext/cargo-vendor/{cranelift-codegen-0.109.0 → cranelift-codegen-0.110.2}/src/cursor.rs +0 -0
  966. /data/ext/cargo-vendor/{cranelift-codegen-0.109.0 → cranelift-codegen-0.110.2}/src/dbg.rs +0 -0
  967. /data/ext/cargo-vendor/{cranelift-codegen-0.109.0 → cranelift-codegen-0.110.2}/src/dominator_tree.rs +0 -0
  968. /data/ext/cargo-vendor/{cranelift-codegen-0.109.0 → cranelift-codegen-0.110.2}/src/egraph/cost.rs +0 -0
  969. /data/ext/cargo-vendor/{cranelift-codegen-0.109.0 → cranelift-codegen-0.110.2}/src/egraph/elaborate.rs +0 -0
  970. /data/ext/cargo-vendor/{cranelift-codegen-0.109.0 → cranelift-codegen-0.110.2}/src/egraph.rs +0 -0
  971. /data/ext/cargo-vendor/{cranelift-codegen-0.109.0 → cranelift-codegen-0.110.2}/src/flowgraph.rs +0 -0
  972. /data/ext/cargo-vendor/{cranelift-codegen-0.109.0 → cranelift-codegen-0.110.2}/src/incremental_cache.rs +0 -0
  973. /data/ext/cargo-vendor/{cranelift-codegen-0.109.0 → cranelift-codegen-0.110.2}/src/inst_predicates.rs +0 -0
  974. /data/ext/cargo-vendor/{cranelift-codegen-0.109.0 → cranelift-codegen-0.110.2}/src/ir/atomic_rmw_op.rs +0 -0
  975. /data/ext/cargo-vendor/{cranelift-codegen-0.109.0 → cranelift-codegen-0.110.2}/src/ir/builder.rs +0 -0
  976. /data/ext/cargo-vendor/{cranelift-codegen-0.109.0 → cranelift-codegen-0.110.2}/src/ir/condcodes.rs +0 -0
  977. /data/ext/cargo-vendor/{cranelift-codegen-0.109.0 → cranelift-codegen-0.110.2}/src/ir/constant.rs +0 -0
  978. /data/ext/cargo-vendor/{cranelift-codegen-0.109.0 → cranelift-codegen-0.110.2}/src/ir/dynamic_type.rs +0 -0
  979. /data/ext/cargo-vendor/{cranelift-codegen-0.109.0 → cranelift-codegen-0.110.2}/src/ir/entities.rs +0 -0
  980. /data/ext/cargo-vendor/{cranelift-codegen-0.109.0 → cranelift-codegen-0.110.2}/src/ir/extfunc.rs +0 -0
  981. /data/ext/cargo-vendor/{cranelift-codegen-0.109.0 → cranelift-codegen-0.110.2}/src/ir/extname.rs +0 -0
  982. /data/ext/cargo-vendor/{cranelift-codegen-0.109.0 → cranelift-codegen-0.110.2}/src/ir/function.rs +0 -0
  983. /data/ext/cargo-vendor/{cranelift-codegen-0.109.0 → cranelift-codegen-0.110.2}/src/ir/known_symbol.rs +0 -0
  984. /data/ext/cargo-vendor/{cranelift-codegen-0.109.0 → cranelift-codegen-0.110.2}/src/ir/layout.rs +0 -0
  985. /data/ext/cargo-vendor/{cranelift-codegen-0.109.0 → cranelift-codegen-0.110.2}/src/ir/libcall.rs +0 -0
  986. /data/ext/cargo-vendor/{cranelift-codegen-0.109.0 → cranelift-codegen-0.110.2}/src/ir/memflags.rs +0 -0
  987. /data/ext/cargo-vendor/{cranelift-codegen-0.109.0 → cranelift-codegen-0.110.2}/src/ir/memtype.rs +0 -0
  988. /data/ext/cargo-vendor/{cranelift-codegen-0.109.0 → cranelift-codegen-0.110.2}/src/ir/pcc.rs +0 -0
  989. /data/ext/cargo-vendor/{cranelift-codegen-0.109.0 → cranelift-codegen-0.110.2}/src/ir/progpoint.rs +0 -0
  990. /data/ext/cargo-vendor/{cranelift-codegen-0.109.0 → cranelift-codegen-0.110.2}/src/ir/sourceloc.rs +0 -0
  991. /data/ext/cargo-vendor/{cranelift-codegen-0.109.0 → cranelift-codegen-0.110.2}/src/ir/stackslot.rs +0 -0
  992. /data/ext/cargo-vendor/{cranelift-codegen-0.109.0 → cranelift-codegen-0.110.2}/src/isa/aarch64/abi.rs +0 -0
  993. /data/ext/cargo-vendor/{cranelift-codegen-0.109.0 → cranelift-codegen-0.110.2}/src/isa/aarch64/inst/args.rs +0 -0
  994. /data/ext/cargo-vendor/{cranelift-codegen-0.109.0 → cranelift-codegen-0.110.2}/src/isa/aarch64/inst/imms.rs +0 -0
  995. /data/ext/cargo-vendor/{cranelift-codegen-0.109.0 → cranelift-codegen-0.110.2}/src/isa/aarch64/inst/regs.rs +0 -0
  996. /data/ext/cargo-vendor/{cranelift-codegen-0.109.0 → cranelift-codegen-0.110.2}/src/isa/aarch64/inst/unwind/systemv.rs +0 -0
  997. /data/ext/cargo-vendor/{cranelift-codegen-0.109.0 → cranelift-codegen-0.110.2}/src/isa/aarch64/inst/unwind.rs +0 -0
  998. /data/ext/cargo-vendor/{cranelift-codegen-0.109.0 → cranelift-codegen-0.110.2}/src/isa/aarch64/inst_neon.isle +0 -0
  999. /data/ext/cargo-vendor/{cranelift-codegen-0.109.0 → cranelift-codegen-0.110.2}/src/isa/aarch64/lower/isle/generated_code.rs +0 -0
  1000. /data/ext/cargo-vendor/{cranelift-codegen-0.109.0 → cranelift-codegen-0.110.2}/src/isa/aarch64/lower/isle.rs +0 -0
  1001. /data/ext/cargo-vendor/{cranelift-codegen-0.109.0 → cranelift-codegen-0.110.2}/src/isa/aarch64/lower.rs +0 -0
  1002. /data/ext/cargo-vendor/{cranelift-codegen-0.109.0 → cranelift-codegen-0.110.2}/src/isa/aarch64/lower_dynamic_neon.isle +0 -0
  1003. /data/ext/cargo-vendor/{cranelift-codegen-0.109.0 → cranelift-codegen-0.110.2}/src/isa/aarch64/pcc.rs +0 -0
  1004. /data/ext/cargo-vendor/{cranelift-codegen-0.109.0 → cranelift-codegen-0.110.2}/src/isa/aarch64/settings.rs +0 -0
  1005. /data/ext/cargo-vendor/{cranelift-codegen-0.109.0 → cranelift-codegen-0.110.2}/src/isa/call_conv.rs +0 -0
  1006. /data/ext/cargo-vendor/{cranelift-codegen-0.109.0 → cranelift-codegen-0.110.2}/src/isa/riscv64/abi.rs +0 -0
  1007. /data/ext/cargo-vendor/{cranelift-codegen-0.109.0 → cranelift-codegen-0.110.2}/src/isa/riscv64/inst/args.rs +0 -0
  1008. /data/ext/cargo-vendor/{cranelift-codegen-0.109.0 → cranelift-codegen-0.110.2}/src/isa/riscv64/inst/encode.rs +0 -0
  1009. /data/ext/cargo-vendor/{cranelift-codegen-0.109.0 → cranelift-codegen-0.110.2}/src/isa/riscv64/inst/imms.rs +0 -0
  1010. /data/ext/cargo-vendor/{cranelift-codegen-0.109.0 → cranelift-codegen-0.110.2}/src/isa/riscv64/inst/regs.rs +0 -0
  1011. /data/ext/cargo-vendor/{cranelift-codegen-0.109.0 → cranelift-codegen-0.110.2}/src/isa/riscv64/inst/unwind/systemv.rs +0 -0
  1012. /data/ext/cargo-vendor/{cranelift-codegen-0.109.0 → cranelift-codegen-0.110.2}/src/isa/riscv64/inst/unwind.rs +0 -0
  1013. /data/ext/cargo-vendor/{cranelift-codegen-0.109.0 → cranelift-codegen-0.110.2}/src/isa/riscv64/inst/vector.rs +0 -0
  1014. /data/ext/cargo-vendor/{cranelift-codegen-0.109.0 → cranelift-codegen-0.110.2}/src/isa/riscv64/inst_vector.isle +0 -0
  1015. /data/ext/cargo-vendor/{cranelift-codegen-0.109.0 → cranelift-codegen-0.110.2}/src/isa/riscv64/lower/isle/generated_code.rs +0 -0
  1016. /data/ext/cargo-vendor/{cranelift-codegen-0.109.0 → cranelift-codegen-0.110.2}/src/isa/riscv64/lower.rs +0 -0
  1017. /data/ext/cargo-vendor/{cranelift-codegen-0.109.0 → cranelift-codegen-0.110.2}/src/isa/riscv64/settings.rs +0 -0
  1018. /data/ext/cargo-vendor/{cranelift-codegen-0.109.0 → cranelift-codegen-0.110.2}/src/isa/s390x/abi.rs +0 -0
  1019. /data/ext/cargo-vendor/{cranelift-codegen-0.109.0 → cranelift-codegen-0.110.2}/src/isa/s390x/inst/args.rs +0 -0
  1020. /data/ext/cargo-vendor/{cranelift-codegen-0.109.0 → cranelift-codegen-0.110.2}/src/isa/s390x/inst/emit_tests.rs +0 -0
  1021. /data/ext/cargo-vendor/{cranelift-codegen-0.109.0 → cranelift-codegen-0.110.2}/src/isa/s390x/inst/imms.rs +0 -0
  1022. /data/ext/cargo-vendor/{cranelift-codegen-0.109.0 → cranelift-codegen-0.110.2}/src/isa/s390x/inst/regs.rs +0 -0
  1023. /data/ext/cargo-vendor/{cranelift-codegen-0.109.0 → cranelift-codegen-0.110.2}/src/isa/s390x/inst/unwind/systemv.rs +0 -0
  1024. /data/ext/cargo-vendor/{cranelift-codegen-0.109.0 → cranelift-codegen-0.110.2}/src/isa/s390x/inst/unwind.rs +0 -0
  1025. /data/ext/cargo-vendor/{cranelift-codegen-0.109.0 → cranelift-codegen-0.110.2}/src/isa/s390x/inst.isle +0 -0
  1026. /data/ext/cargo-vendor/{cranelift-codegen-0.109.0 → cranelift-codegen-0.110.2}/src/isa/s390x/lower/isle/generated_code.rs +0 -0
  1027. /data/ext/cargo-vendor/{cranelift-codegen-0.109.0 → cranelift-codegen-0.110.2}/src/isa/s390x/lower/isle.rs +0 -0
  1028. /data/ext/cargo-vendor/{cranelift-codegen-0.109.0 → cranelift-codegen-0.110.2}/src/isa/s390x/lower.rs +0 -0
  1029. /data/ext/cargo-vendor/{cranelift-codegen-0.109.0 → cranelift-codegen-0.110.2}/src/isa/s390x/settings.rs +0 -0
  1030. /data/ext/cargo-vendor/{cranelift-codegen-0.109.0 → cranelift-codegen-0.110.2}/src/isa/unwind/systemv.rs +0 -0
  1031. /data/ext/cargo-vendor/{cranelift-codegen-0.109.0 → cranelift-codegen-0.110.2}/src/isa/unwind/winx64.rs +0 -0
  1032. /data/ext/cargo-vendor/{cranelift-codegen-0.109.0 → cranelift-codegen-0.110.2}/src/isa/unwind.rs +0 -0
  1033. /data/ext/cargo-vendor/{cranelift-codegen-0.109.0 → cranelift-codegen-0.110.2}/src/isa/x64/abi.rs +0 -0
  1034. /data/ext/cargo-vendor/{cranelift-codegen-0.109.0 → cranelift-codegen-0.110.2}/src/isa/x64/encoding/evex.rs +0 -0
  1035. /data/ext/cargo-vendor/{cranelift-codegen-0.109.0 → cranelift-codegen-0.110.2}/src/isa/x64/encoding/mod.rs +0 -0
  1036. /data/ext/cargo-vendor/{cranelift-codegen-0.109.0 → cranelift-codegen-0.110.2}/src/isa/x64/encoding/rex.rs +0 -0
  1037. /data/ext/cargo-vendor/{cranelift-codegen-0.109.0 → cranelift-codegen-0.110.2}/src/isa/x64/encoding/vex.rs +0 -0
  1038. /data/ext/cargo-vendor/{cranelift-codegen-0.109.0 → cranelift-codegen-0.110.2}/src/isa/x64/inst/args.rs +0 -0
  1039. /data/ext/cargo-vendor/{cranelift-codegen-0.109.0 → cranelift-codegen-0.110.2}/src/isa/x64/inst/emit_tests.rs +0 -0
  1040. /data/ext/cargo-vendor/{cranelift-codegen-0.109.0 → cranelift-codegen-0.110.2}/src/isa/x64/inst/regs.rs +0 -0
  1041. /data/ext/cargo-vendor/{cranelift-codegen-0.109.0 → cranelift-codegen-0.110.2}/src/isa/x64/inst/unwind/systemv.rs +0 -0
  1042. /data/ext/cargo-vendor/{cranelift-codegen-0.109.0 → cranelift-codegen-0.110.2}/src/isa/x64/inst/unwind/winx64.rs +0 -0
  1043. /data/ext/cargo-vendor/{cranelift-codegen-0.109.0 → cranelift-codegen-0.110.2}/src/isa/x64/inst/unwind.rs +0 -0
  1044. /data/ext/cargo-vendor/{cranelift-codegen-0.109.0 → cranelift-codegen-0.110.2}/src/isa/x64/lower/isle/generated_code.rs +0 -0
  1045. /data/ext/cargo-vendor/{cranelift-codegen-0.109.0 → cranelift-codegen-0.110.2}/src/isa/x64/lower/isle.rs +0 -0
  1046. /data/ext/cargo-vendor/{cranelift-codegen-0.109.0 → cranelift-codegen-0.110.2}/src/isa/x64/lower.rs +0 -0
  1047. /data/ext/cargo-vendor/{cranelift-codegen-0.109.0 → cranelift-codegen-0.110.2}/src/isa/x64/pcc.rs +0 -0
  1048. /data/ext/cargo-vendor/{cranelift-codegen-0.109.0 → cranelift-codegen-0.110.2}/src/isa/x64/settings.rs +0 -0
  1049. /data/ext/cargo-vendor/{cranelift-codegen-0.109.0 → cranelift-codegen-0.110.2}/src/iterators.rs +0 -0
  1050. /data/ext/cargo-vendor/{cranelift-codegen-0.109.0 → cranelift-codegen-0.110.2}/src/legalizer/globalvalue.rs +0 -0
  1051. /data/ext/cargo-vendor/{cranelift-codegen-0.109.0 → cranelift-codegen-0.110.2}/src/loop_analysis.rs +0 -0
  1052. /data/ext/cargo-vendor/{cranelift-codegen-0.109.0 → cranelift-codegen-0.110.2}/src/machinst/blockorder.rs +0 -0
  1053. /data/ext/cargo-vendor/{cranelift-codegen-0.109.0 → cranelift-codegen-0.110.2}/src/machinst/compile.rs +0 -0
  1054. /data/ext/cargo-vendor/{cranelift-codegen-0.109.0 → cranelift-codegen-0.110.2}/src/machinst/inst_common.rs +0 -0
  1055. /data/ext/cargo-vendor/{cranelift-codegen-0.109.0 → cranelift-codegen-0.110.2}/src/machinst/pcc.rs +0 -0
  1056. /data/ext/cargo-vendor/{cranelift-codegen-0.109.0 → cranelift-codegen-0.110.2}/src/machinst/reg.rs +0 -0
  1057. /data/ext/cargo-vendor/{cranelift-codegen-0.109.0 → cranelift-codegen-0.110.2}/src/machinst/valueregs.rs +0 -0
  1058. /data/ext/cargo-vendor/{cranelift-codegen-0.109.0 → cranelift-codegen-0.110.2}/src/nan_canonicalization.rs +0 -0
  1059. /data/ext/cargo-vendor/{cranelift-codegen-0.109.0 → cranelift-codegen-0.110.2}/src/opts/README.md +0 -0
  1060. /data/ext/cargo-vendor/{cranelift-codegen-0.109.0 → cranelift-codegen-0.110.2}/src/opts/arithmetic.isle +0 -0
  1061. /data/ext/cargo-vendor/{cranelift-codegen-0.109.0 → cranelift-codegen-0.110.2}/src/opts/bitops.isle +0 -0
  1062. /data/ext/cargo-vendor/{cranelift-codegen-0.109.0 → cranelift-codegen-0.110.2}/src/opts/cprop.isle +0 -0
  1063. /data/ext/cargo-vendor/{cranelift-codegen-0.109.0 → cranelift-codegen-0.110.2}/src/opts/extends.isle +0 -0
  1064. /data/ext/cargo-vendor/{cranelift-codegen-0.109.0 → cranelift-codegen-0.110.2}/src/opts/generated_code.rs +0 -0
  1065. /data/ext/cargo-vendor/{cranelift-codegen-0.109.0 → cranelift-codegen-0.110.2}/src/opts/icmp.isle +0 -0
  1066. /data/ext/cargo-vendor/{cranelift-codegen-0.109.0 → cranelift-codegen-0.110.2}/src/opts/remat.isle +0 -0
  1067. /data/ext/cargo-vendor/{cranelift-codegen-0.109.0 → cranelift-codegen-0.110.2}/src/opts/selects.isle +0 -0
  1068. /data/ext/cargo-vendor/{cranelift-codegen-0.109.0 → cranelift-codegen-0.110.2}/src/opts/shifts.isle +0 -0
  1069. /data/ext/cargo-vendor/{cranelift-codegen-0.109.0 → cranelift-codegen-0.110.2}/src/opts/spaceship.isle +0 -0
  1070. /data/ext/cargo-vendor/{cranelift-codegen-0.109.0 → cranelift-codegen-0.110.2}/src/opts/spectre.isle +0 -0
  1071. /data/ext/cargo-vendor/{cranelift-codegen-0.109.0 → cranelift-codegen-0.110.2}/src/opts/vector.isle +0 -0
  1072. /data/ext/cargo-vendor/{cranelift-codegen-0.109.0 → cranelift-codegen-0.110.2}/src/opts.rs +0 -0
  1073. /data/ext/cargo-vendor/{cranelift-codegen-0.109.0 → cranelift-codegen-0.110.2}/src/prelude_opt.isle +0 -0
  1074. /data/ext/cargo-vendor/{cranelift-codegen-0.109.0 → cranelift-codegen-0.110.2}/src/print_errors.rs +0 -0
  1075. /data/ext/cargo-vendor/{cranelift-codegen-0.109.0 → cranelift-codegen-0.110.2}/src/ranges.rs +0 -0
  1076. /data/ext/cargo-vendor/{cranelift-codegen-0.109.0 → cranelift-codegen-0.110.2}/src/remove_constant_phis.rs +0 -0
  1077. /data/ext/cargo-vendor/{cranelift-codegen-0.109.0 → cranelift-codegen-0.110.2}/src/result.rs +0 -0
  1078. /data/ext/cargo-vendor/{cranelift-codegen-0.109.0 → cranelift-codegen-0.110.2}/src/scoped_hash_map.rs +0 -0
  1079. /data/ext/cargo-vendor/{cranelift-codegen-0.109.0 → cranelift-codegen-0.110.2}/src/settings.rs +0 -0
  1080. /data/ext/cargo-vendor/{cranelift-codegen-0.109.0 → cranelift-codegen-0.110.2}/src/souper_harvest.rs +0 -0
  1081. /data/ext/cargo-vendor/{cranelift-codegen-0.109.0 → cranelift-codegen-0.110.2}/src/timing.rs +0 -0
  1082. /data/ext/cargo-vendor/{cranelift-codegen-0.109.0 → cranelift-codegen-0.110.2}/src/traversals.rs +0 -0
  1083. /data/ext/cargo-vendor/{cranelift-codegen-0.109.0 → cranelift-codegen-0.110.2}/src/unionfind.rs +0 -0
  1084. /data/ext/cargo-vendor/{cranelift-codegen-0.109.0 → cranelift-codegen-0.110.2}/src/unreachable_code.rs +0 -0
  1085. /data/ext/cargo-vendor/{cranelift-codegen-0.109.0 → cranelift-codegen-0.110.2}/src/value_label.rs +0 -0
  1086. /data/ext/cargo-vendor/{cranelift-codegen-0.109.0 → cranelift-codegen-0.110.2}/src/verifier/mod.rs +0 -0
  1087. /data/ext/cargo-vendor/{cranelift-codegen-meta-0.109.0 → cranelift-codegen-meta-0.110.2}/LICENSE +0 -0
  1088. /data/ext/cargo-vendor/{cranelift-codegen-meta-0.109.0 → cranelift-codegen-meta-0.110.2}/README.md +0 -0
  1089. /data/ext/cargo-vendor/{cranelift-codegen-meta-0.109.0 → cranelift-codegen-meta-0.110.2}/src/cdsl/formats.rs +0 -0
  1090. /data/ext/cargo-vendor/{cranelift-codegen-meta-0.109.0 → cranelift-codegen-meta-0.110.2}/src/cdsl/instructions.rs +0 -0
  1091. /data/ext/cargo-vendor/{cranelift-codegen-meta-0.109.0 → cranelift-codegen-meta-0.110.2}/src/cdsl/isa.rs +0 -0
  1092. /data/ext/cargo-vendor/{cranelift-codegen-meta-0.109.0 → cranelift-codegen-meta-0.110.2}/src/cdsl/mod.rs +0 -0
  1093. /data/ext/cargo-vendor/{cranelift-codegen-meta-0.109.0 → cranelift-codegen-meta-0.110.2}/src/cdsl/operands.rs +0 -0
  1094. /data/ext/cargo-vendor/{cranelift-codegen-meta-0.109.0 → cranelift-codegen-meta-0.110.2}/src/cdsl/settings.rs +0 -0
  1095. /data/ext/cargo-vendor/{cranelift-codegen-meta-0.109.0 → cranelift-codegen-meta-0.110.2}/src/constant_hash.rs +0 -0
  1096. /data/ext/cargo-vendor/{cranelift-codegen-meta-0.109.0 → cranelift-codegen-meta-0.110.2}/src/error.rs +0 -0
  1097. /data/ext/cargo-vendor/{cranelift-codegen-meta-0.109.0 → cranelift-codegen-meta-0.110.2}/src/gen_isle.rs +0 -0
  1098. /data/ext/cargo-vendor/{cranelift-codegen-meta-0.109.0 → cranelift-codegen-meta-0.110.2}/src/gen_settings.rs +0 -0
  1099. /data/ext/cargo-vendor/{cranelift-codegen-meta-0.109.0 → cranelift-codegen-meta-0.110.2}/src/gen_types.rs +0 -0
  1100. /data/ext/cargo-vendor/{cranelift-codegen-meta-0.109.0 → cranelift-codegen-meta-0.110.2}/src/isa/arm64.rs +0 -0
  1101. /data/ext/cargo-vendor/{cranelift-codegen-meta-0.109.0 → cranelift-codegen-meta-0.110.2}/src/isa/mod.rs +0 -0
  1102. /data/ext/cargo-vendor/{cranelift-codegen-meta-0.109.0 → cranelift-codegen-meta-0.110.2}/src/isa/riscv64.rs +0 -0
  1103. /data/ext/cargo-vendor/{cranelift-codegen-meta-0.109.0 → cranelift-codegen-meta-0.110.2}/src/isa/s390x.rs +0 -0
  1104. /data/ext/cargo-vendor/{cranelift-codegen-meta-0.109.0 → cranelift-codegen-meta-0.110.2}/src/isa/x86.rs +0 -0
  1105. /data/ext/cargo-vendor/{cranelift-codegen-meta-0.109.0 → cranelift-codegen-meta-0.110.2}/src/isle.rs +0 -0
  1106. /data/ext/cargo-vendor/{cranelift-codegen-meta-0.109.0 → cranelift-codegen-meta-0.110.2}/src/lib.rs +0 -0
  1107. /data/ext/cargo-vendor/{cranelift-codegen-meta-0.109.0 → cranelift-codegen-meta-0.110.2}/src/shared/entities.rs +0 -0
  1108. /data/ext/cargo-vendor/{cranelift-codegen-meta-0.109.0 → cranelift-codegen-meta-0.110.2}/src/shared/formats.rs +0 -0
  1109. /data/ext/cargo-vendor/{cranelift-codegen-meta-0.109.0 → cranelift-codegen-meta-0.110.2}/src/shared/immediates.rs +0 -0
  1110. /data/ext/cargo-vendor/{cranelift-codegen-meta-0.109.0 → cranelift-codegen-meta-0.110.2}/src/shared/mod.rs +0 -0
  1111. /data/ext/cargo-vendor/{cranelift-codegen-meta-0.109.0 → cranelift-codegen-meta-0.110.2}/src/shared/settings.rs +0 -0
  1112. /data/ext/cargo-vendor/{cranelift-codegen-meta-0.109.0 → cranelift-codegen-meta-0.110.2}/src/srcgen.rs +0 -0
  1113. /data/ext/cargo-vendor/{cranelift-codegen-meta-0.109.0 → cranelift-codegen-meta-0.110.2}/src/unique_table.rs +0 -0
  1114. /data/ext/cargo-vendor/{cranelift-codegen-shared-0.109.0 → cranelift-codegen-shared-0.110.2}/LICENSE +0 -0
  1115. /data/ext/cargo-vendor/{cranelift-codegen-shared-0.109.0 → cranelift-codegen-shared-0.110.2}/README.md +0 -0
  1116. /data/ext/cargo-vendor/{cranelift-codegen-shared-0.109.0 → cranelift-codegen-shared-0.110.2}/src/constant_hash.rs +0 -0
  1117. /data/ext/cargo-vendor/{cranelift-codegen-shared-0.109.0 → cranelift-codegen-shared-0.110.2}/src/constants.rs +0 -0
  1118. /data/ext/cargo-vendor/{cranelift-codegen-shared-0.109.0 → cranelift-codegen-shared-0.110.2}/src/lib.rs +0 -0
  1119. /data/ext/cargo-vendor/{cranelift-control-0.109.0 → cranelift-control-0.110.2}/LICENSE +0 -0
  1120. /data/ext/cargo-vendor/{cranelift-control-0.109.0 → cranelift-control-0.110.2}/README.md +0 -0
  1121. /data/ext/cargo-vendor/{cranelift-control-0.109.0 → cranelift-control-0.110.2}/src/chaos.rs +0 -0
  1122. /data/ext/cargo-vendor/{cranelift-control-0.109.0 → cranelift-control-0.110.2}/src/lib.rs +0 -0
  1123. /data/ext/cargo-vendor/{cranelift-control-0.109.0 → cranelift-control-0.110.2}/src/zero_sized.rs +0 -0
  1124. /data/ext/cargo-vendor/{cranelift-entity-0.109.0 → cranelift-entity-0.110.2}/LICENSE +0 -0
  1125. /data/ext/cargo-vendor/{cranelift-entity-0.109.0 → cranelift-entity-0.110.2}/README.md +0 -0
  1126. /data/ext/cargo-vendor/{cranelift-entity-0.109.0 → cranelift-entity-0.110.2}/src/boxed_slice.rs +0 -0
  1127. /data/ext/cargo-vendor/{cranelift-entity-0.109.0 → cranelift-entity-0.110.2}/src/iter.rs +0 -0
  1128. /data/ext/cargo-vendor/{cranelift-entity-0.109.0 → cranelift-entity-0.110.2}/src/keys.rs +0 -0
  1129. /data/ext/cargo-vendor/{cranelift-entity-0.109.0 → cranelift-entity-0.110.2}/src/lib.rs +0 -0
  1130. /data/ext/cargo-vendor/{cranelift-entity-0.109.0 → cranelift-entity-0.110.2}/src/list.rs +0 -0
  1131. /data/ext/cargo-vendor/{cranelift-entity-0.109.0 → cranelift-entity-0.110.2}/src/map.rs +0 -0
  1132. /data/ext/cargo-vendor/{cranelift-entity-0.109.0 → cranelift-entity-0.110.2}/src/packed_option.rs +0 -0
  1133. /data/ext/cargo-vendor/{cranelift-entity-0.109.0 → cranelift-entity-0.110.2}/src/primary.rs +0 -0
  1134. /data/ext/cargo-vendor/{cranelift-entity-0.109.0 → cranelift-entity-0.110.2}/src/sparse.rs +0 -0
  1135. /data/ext/cargo-vendor/{cranelift-entity-0.109.0 → cranelift-entity-0.110.2}/src/unsigned.rs +0 -0
  1136. /data/ext/cargo-vendor/{cranelift-frontend-0.109.0 → cranelift-frontend-0.110.2}/LICENSE +0 -0
  1137. /data/ext/cargo-vendor/{cranelift-frontend-0.109.0 → cranelift-frontend-0.110.2}/README.md +0 -0
  1138. /data/ext/cargo-vendor/{cranelift-frontend-0.109.0 → cranelift-frontend-0.110.2}/src/lib.rs +0 -0
  1139. /data/ext/cargo-vendor/{cranelift-frontend-0.109.0 → cranelift-frontend-0.110.2}/src/ssa.rs +0 -0
  1140. /data/ext/cargo-vendor/{cranelift-frontend-0.109.0 → cranelift-frontend-0.110.2}/src/switch.rs +0 -0
  1141. /data/ext/cargo-vendor/{cranelift-frontend-0.109.0 → cranelift-frontend-0.110.2}/src/variable.rs +0 -0
  1142. /data/ext/cargo-vendor/{cranelift-isle-0.109.0 → cranelift-isle-0.110.2}/README.md +0 -0
  1143. /data/ext/cargo-vendor/{cranelift-isle-0.109.0 → cranelift-isle-0.110.2}/build.rs +0 -0
  1144. /data/ext/cargo-vendor/{cranelift-isle-0.109.0 → cranelift-isle-0.110.2}/isle_examples/fail/bad_converters.isle +0 -0
  1145. /data/ext/cargo-vendor/{cranelift-isle-0.109.0 → cranelift-isle-0.110.2}/isle_examples/fail/bound_var_type_mismatch.isle +0 -0
  1146. /data/ext/cargo-vendor/{cranelift-isle-0.109.0 → cranelift-isle-0.110.2}/isle_examples/fail/converter_extractor_constructor.isle +0 -0
  1147. /data/ext/cargo-vendor/{cranelift-isle-0.109.0 → cranelift-isle-0.110.2}/isle_examples/fail/error1.isle +0 -0
  1148. /data/ext/cargo-vendor/{cranelift-isle-0.109.0 → cranelift-isle-0.110.2}/isle_examples/fail/extra_parens.isle +0 -0
  1149. /data/ext/cargo-vendor/{cranelift-isle-0.109.0 → cranelift-isle-0.110.2}/isle_examples/fail/impure_expression.isle +0 -0
  1150. /data/ext/cargo-vendor/{cranelift-isle-0.109.0 → cranelift-isle-0.110.2}/isle_examples/fail/impure_rhs.isle +0 -0
  1151. /data/ext/cargo-vendor/{cranelift-isle-0.109.0 → cranelift-isle-0.110.2}/isle_examples/fail/multi_internal_etor.isle +0 -0
  1152. /data/ext/cargo-vendor/{cranelift-isle-0.109.0 → cranelift-isle-0.110.2}/isle_examples/fail/multi_prio.isle +0 -0
  1153. /data/ext/cargo-vendor/{cranelift-isle-0.109.0 → cranelift-isle-0.110.2}/isle_examples/link/borrows.isle +0 -0
  1154. /data/ext/cargo-vendor/{cranelift-isle-0.109.0 → cranelift-isle-0.110.2}/isle_examples/link/borrows_main.rs +0 -0
  1155. /data/ext/cargo-vendor/{cranelift-isle-0.109.0 → cranelift-isle-0.110.2}/isle_examples/link/iflets.isle +0 -0
  1156. /data/ext/cargo-vendor/{cranelift-isle-0.109.0 → cranelift-isle-0.110.2}/isle_examples/link/iflets_main.rs +0 -0
  1157. /data/ext/cargo-vendor/{cranelift-isle-0.109.0 → cranelift-isle-0.110.2}/isle_examples/link/multi_constructor.isle +0 -0
  1158. /data/ext/cargo-vendor/{cranelift-isle-0.109.0 → cranelift-isle-0.110.2}/isle_examples/link/multi_constructor_main.rs +0 -0
  1159. /data/ext/cargo-vendor/{cranelift-isle-0.109.0 → cranelift-isle-0.110.2}/isle_examples/link/multi_extractor.isle +0 -0
  1160. /data/ext/cargo-vendor/{cranelift-isle-0.109.0 → cranelift-isle-0.110.2}/isle_examples/link/multi_extractor_main.rs +0 -0
  1161. /data/ext/cargo-vendor/{cranelift-isle-0.109.0 → cranelift-isle-0.110.2}/isle_examples/link/test.isle +0 -0
  1162. /data/ext/cargo-vendor/{cranelift-isle-0.109.0 → cranelift-isle-0.110.2}/isle_examples/link/test_main.rs +0 -0
  1163. /data/ext/cargo-vendor/{cranelift-isle-0.109.0 → cranelift-isle-0.110.2}/isle_examples/pass/bound_var.isle +0 -0
  1164. /data/ext/cargo-vendor/{cranelift-isle-0.109.0 → cranelift-isle-0.110.2}/isle_examples/pass/construct_and_extract.isle +0 -0
  1165. /data/ext/cargo-vendor/{cranelift-isle-0.109.0 → cranelift-isle-0.110.2}/isle_examples/pass/conversions.isle +0 -0
  1166. /data/ext/cargo-vendor/{cranelift-isle-0.109.0 → cranelift-isle-0.110.2}/isle_examples/pass/conversions_extern.isle +0 -0
  1167. /data/ext/cargo-vendor/{cranelift-isle-0.109.0 → cranelift-isle-0.110.2}/isle_examples/pass/let.isle +0 -0
  1168. /data/ext/cargo-vendor/{cranelift-isle-0.109.0 → cranelift-isle-0.110.2}/isle_examples/pass/nodebug.isle +0 -0
  1169. /data/ext/cargo-vendor/{cranelift-isle-0.109.0 → cranelift-isle-0.110.2}/isle_examples/pass/prio_trie_bug.isle +0 -0
  1170. /data/ext/cargo-vendor/{cranelift-isle-0.109.0 → cranelift-isle-0.110.2}/isle_examples/pass/test2.isle +0 -0
  1171. /data/ext/cargo-vendor/{cranelift-isle-0.109.0 → cranelift-isle-0.110.2}/isle_examples/pass/test3.isle +0 -0
  1172. /data/ext/cargo-vendor/{cranelift-isle-0.109.0 → cranelift-isle-0.110.2}/isle_examples/pass/test4.isle +0 -0
  1173. /data/ext/cargo-vendor/{cranelift-isle-0.109.0 → cranelift-isle-0.110.2}/isle_examples/pass/tutorial.isle +0 -0
  1174. /data/ext/cargo-vendor/{cranelift-isle-0.109.0 → cranelift-isle-0.110.2}/isle_examples/run/iconst.isle +0 -0
  1175. /data/ext/cargo-vendor/{cranelift-isle-0.109.0 → cranelift-isle-0.110.2}/isle_examples/run/iconst_main.rs +0 -0
  1176. /data/ext/cargo-vendor/{cranelift-isle-0.109.0 → cranelift-isle-0.110.2}/isle_examples/run/let_shadowing.isle +0 -0
  1177. /data/ext/cargo-vendor/{cranelift-isle-0.109.0 → cranelift-isle-0.110.2}/isle_examples/run/let_shadowing_main.rs +0 -0
  1178. /data/ext/cargo-vendor/{cranelift-isle-0.109.0 → cranelift-isle-0.110.2}/src/ast.rs +0 -0
  1179. /data/ext/cargo-vendor/{cranelift-isle-0.109.0 → cranelift-isle-0.110.2}/src/compile.rs +0 -0
  1180. /data/ext/cargo-vendor/{cranelift-isle-0.109.0 → cranelift-isle-0.110.2}/src/disjointsets.rs +0 -0
  1181. /data/ext/cargo-vendor/{cranelift-isle-0.109.0 → cranelift-isle-0.110.2}/src/error.rs +0 -0
  1182. /data/ext/cargo-vendor/{cranelift-isle-0.109.0 → cranelift-isle-0.110.2}/src/lexer.rs +0 -0
  1183. /data/ext/cargo-vendor/{cranelift-isle-0.109.0 → cranelift-isle-0.110.2}/src/lib.rs +0 -0
  1184. /data/ext/cargo-vendor/{cranelift-isle-0.109.0 → cranelift-isle-0.110.2}/src/log.rs +0 -0
  1185. /data/ext/cargo-vendor/{cranelift-isle-0.109.0 → cranelift-isle-0.110.2}/src/overlap.rs +0 -0
  1186. /data/ext/cargo-vendor/{cranelift-isle-0.109.0 → cranelift-isle-0.110.2}/src/serialize.rs +0 -0
  1187. /data/ext/cargo-vendor/{cranelift-isle-0.109.0 → cranelift-isle-0.110.2}/src/stablemapset.rs +0 -0
  1188. /data/ext/cargo-vendor/{cranelift-isle-0.109.0 → cranelift-isle-0.110.2}/tests/run_tests.rs +0 -0
  1189. /data/ext/cargo-vendor/{cranelift-native-0.109.0 → cranelift-native-0.110.2}/LICENSE +0 -0
  1190. /data/ext/cargo-vendor/{cranelift-native-0.109.0 → cranelift-native-0.110.2}/README.md +0 -0
  1191. /data/ext/cargo-vendor/{cranelift-native-0.109.0 → cranelift-native-0.110.2}/src/riscv.rs +0 -0
  1192. /data/ext/cargo-vendor/{cranelift-wasm-0.109.0 → cranelift-wasm-0.110.2}/LICENSE +0 -0
  1193. /data/ext/cargo-vendor/{cranelift-wasm-0.109.0 → cranelift-wasm-0.110.2}/README.md +0 -0
  1194. /data/ext/cargo-vendor/{cranelift-wasm-0.109.0 → cranelift-wasm-0.110.2}/src/environ/dummy.rs +0 -0
  1195. /data/ext/cargo-vendor/{cranelift-wasm-0.109.0 → cranelift-wasm-0.110.2}/src/environ/mod.rs +0 -0
  1196. /data/ext/cargo-vendor/{cranelift-wasm-0.109.0 → cranelift-wasm-0.110.2}/src/environ/spec.rs +0 -0
  1197. /data/ext/cargo-vendor/{cranelift-wasm-0.109.0 → cranelift-wasm-0.110.2}/src/func_translator.rs +0 -0
  1198. /data/ext/cargo-vendor/{cranelift-wasm-0.109.0 → cranelift-wasm-0.110.2}/src/lib.rs +0 -0
  1199. /data/ext/cargo-vendor/{cranelift-wasm-0.109.0 → cranelift-wasm-0.110.2}/src/module_translator.rs +0 -0
  1200. /data/ext/cargo-vendor/{cranelift-wasm-0.109.0 → cranelift-wasm-0.110.2}/src/state.rs +0 -0
  1201. /data/ext/cargo-vendor/{cranelift-wasm-0.109.0 → cranelift-wasm-0.110.2}/src/table.rs +0 -0
  1202. /data/ext/cargo-vendor/{cranelift-wasm-0.109.0 → cranelift-wasm-0.110.2}/src/translation_utils.rs +0 -0
  1203. /data/ext/cargo-vendor/{deterministic-wasi-ctx-0.1.22 → deterministic-wasi-ctx-0.1.23}/README.md +0 -0
  1204. /data/ext/cargo-vendor/{deterministic-wasi-ctx-0.1.22 → deterministic-wasi-ctx-0.1.23}/src/clocks.rs +0 -0
  1205. /data/ext/cargo-vendor/{deterministic-wasi-ctx-0.1.22 → deterministic-wasi-ctx-0.1.23}/src/lib.rs +0 -0
  1206. /data/ext/cargo-vendor/{deterministic-wasi-ctx-0.1.22 → deterministic-wasi-ctx-0.1.23}/src/noop_scheduler.rs +0 -0
  1207. /data/ext/cargo-vendor/{deterministic-wasi-ctx-0.1.22 → deterministic-wasi-ctx-0.1.23}/tests/clocks.rs +0 -0
  1208. /data/ext/cargo-vendor/{deterministic-wasi-ctx-0.1.22 → deterministic-wasi-ctx-0.1.23}/tests/common/mod.rs +0 -0
  1209. /data/ext/cargo-vendor/{deterministic-wasi-ctx-0.1.22 → deterministic-wasi-ctx-0.1.23}/tests/random.rs +0 -0
  1210. /data/ext/cargo-vendor/{deterministic-wasi-ctx-0.1.22 → deterministic-wasi-ctx-0.1.23}/tests/scheduler.rs +0 -0
  1211. /data/ext/cargo-vendor/{wasi-common-22.0.0 → wasi-common-23.0.2}/LICENSE +0 -0
  1212. /data/ext/cargo-vendor/{wasi-common-22.0.0 → wasi-common-23.0.2}/README.md +0 -0
  1213. /data/ext/cargo-vendor/{wasi-common-22.0.0 → wasi-common-23.0.2}/src/clocks.rs +0 -0
  1214. /data/ext/cargo-vendor/{wasi-common-22.0.0 → wasi-common-23.0.2}/src/ctx.rs +0 -0
  1215. /data/ext/cargo-vendor/{wasi-common-22.0.0 → wasi-common-23.0.2}/src/dir.rs +0 -0
  1216. /data/ext/cargo-vendor/{wasi-common-22.0.0 → wasi-common-23.0.2}/src/error.rs +0 -0
  1217. /data/ext/cargo-vendor/{wasi-common-22.0.0 → wasi-common-23.0.2}/src/file.rs +0 -0
  1218. /data/ext/cargo-vendor/{wasi-common-22.0.0 → wasi-common-23.0.2}/src/lib.rs +0 -0
  1219. /data/ext/cargo-vendor/{wasi-common-22.0.0 → wasi-common-23.0.2}/src/pipe.rs +0 -0
  1220. /data/ext/cargo-vendor/{wasi-common-22.0.0 → wasi-common-23.0.2}/src/random.rs +0 -0
  1221. /data/ext/cargo-vendor/{wasi-common-22.0.0 → wasi-common-23.0.2}/src/sched/subscription.rs +0 -0
  1222. /data/ext/cargo-vendor/{wasi-common-22.0.0 → wasi-common-23.0.2}/src/sched.rs +0 -0
  1223. /data/ext/cargo-vendor/{wasi-common-22.0.0 → wasi-common-23.0.2}/src/snapshots/mod.rs +0 -0
  1224. /data/ext/cargo-vendor/{wasi-common-22.0.0 → wasi-common-23.0.2}/src/snapshots/preview_0.rs +0 -0
  1225. /data/ext/cargo-vendor/{wasi-common-22.0.0 → wasi-common-23.0.2}/src/snapshots/preview_1/error.rs +0 -0
  1226. /data/ext/cargo-vendor/{wasi-common-22.0.0 → wasi-common-23.0.2}/src/snapshots/preview_1.rs +0 -0
  1227. /data/ext/cargo-vendor/{wasi-common-22.0.0 → wasi-common-23.0.2}/src/string_array.rs +0 -0
  1228. /data/ext/cargo-vendor/{wasi-common-22.0.0 → wasi-common-23.0.2}/src/sync/clocks.rs +0 -0
  1229. /data/ext/cargo-vendor/{wasi-common-22.0.0 → wasi-common-23.0.2}/src/sync/dir.rs +0 -0
  1230. /data/ext/cargo-vendor/{wasi-common-22.0.0 → wasi-common-23.0.2}/src/sync/file.rs +0 -0
  1231. /data/ext/cargo-vendor/{wasi-common-22.0.0 → wasi-common-23.0.2}/src/sync/mod.rs +0 -0
  1232. /data/ext/cargo-vendor/{wasi-common-22.0.0 → wasi-common-23.0.2}/src/sync/net.rs +0 -0
  1233. /data/ext/cargo-vendor/{wasi-common-22.0.0 → wasi-common-23.0.2}/src/sync/sched/unix.rs +0 -0
  1234. /data/ext/cargo-vendor/{wasi-common-22.0.0 → wasi-common-23.0.2}/src/sync/sched/windows.rs +0 -0
  1235. /data/ext/cargo-vendor/{wasi-common-22.0.0 → wasi-common-23.0.2}/src/sync/sched.rs +0 -0
  1236. /data/ext/cargo-vendor/{wasi-common-22.0.0 → wasi-common-23.0.2}/src/sync/stdio.rs +0 -0
  1237. /data/ext/cargo-vendor/{wasi-common-22.0.0 → wasi-common-23.0.2}/src/table.rs +0 -0
  1238. /data/ext/cargo-vendor/{wasi-common-22.0.0 → wasi-common-23.0.2}/src/tokio/dir.rs +0 -0
  1239. /data/ext/cargo-vendor/{wasi-common-22.0.0 → wasi-common-23.0.2}/src/tokio/file.rs +0 -0
  1240. /data/ext/cargo-vendor/{wasi-common-22.0.0 → wasi-common-23.0.2}/src/tokio/net.rs +0 -0
  1241. /data/ext/cargo-vendor/{wasi-common-22.0.0 → wasi-common-23.0.2}/src/tokio/sched/unix.rs +0 -0
  1242. /data/ext/cargo-vendor/{wasi-common-22.0.0 → wasi-common-23.0.2}/src/tokio/sched/windows.rs +0 -0
  1243. /data/ext/cargo-vendor/{wasi-common-22.0.0 → wasi-common-23.0.2}/src/tokio/sched.rs +0 -0
  1244. /data/ext/cargo-vendor/{wasi-common-22.0.0 → wasi-common-23.0.2}/src/tokio/stdio.rs +0 -0
  1245. /data/ext/cargo-vendor/{wasi-common-22.0.0 → wasi-common-23.0.2}/tests/all/main.rs +0 -0
  1246. /data/ext/cargo-vendor/{wasi-common-22.0.0 → wasi-common-23.0.2}/witx/preview0/typenames.witx +0 -0
  1247. /data/ext/cargo-vendor/{wasi-common-22.0.0 → wasi-common-23.0.2}/witx/preview0/wasi_unstable.witx +0 -0
  1248. /data/ext/cargo-vendor/{wasi-common-22.0.0 → wasi-common-23.0.2}/witx/preview1/typenames.witx +0 -0
  1249. /data/ext/cargo-vendor/{wasi-common-22.0.0 → wasi-common-23.0.2}/witx/preview1/wasi_snapshot_preview1.witx +0 -0
  1250. /data/ext/cargo-vendor/{wasm-encoder-0.209.1 → wasm-encoder-0.212.0}/LICENSE +0 -0
  1251. /data/ext/cargo-vendor/{wasm-encoder-0.209.1 → wasm-encoder-0.212.0}/README.md +0 -0
  1252. /data/ext/cargo-vendor/{wasm-encoder-0.209.1 → wasm-encoder-0.212.0}/src/component/aliases.rs +0 -0
  1253. /data/ext/cargo-vendor/{wasm-encoder-0.209.1 → wasm-encoder-0.212.0}/src/component/builder.rs +0 -0
  1254. /data/ext/cargo-vendor/{wasm-encoder-0.209.1 → wasm-encoder-0.212.0}/src/component/canonicals.rs +0 -0
  1255. /data/ext/cargo-vendor/{wasm-encoder-0.209.1 → wasm-encoder-0.212.0}/src/component/components.rs +0 -0
  1256. /data/ext/cargo-vendor/{wasm-encoder-0.209.1 → wasm-encoder-0.212.0}/src/component/exports.rs +0 -0
  1257. /data/ext/cargo-vendor/{wasm-encoder-0.209.1 → wasm-encoder-0.212.0}/src/component/imports.rs +0 -0
  1258. /data/ext/cargo-vendor/{wasm-encoder-0.209.1 → wasm-encoder-0.212.0}/src/component/instances.rs +0 -0
  1259. /data/ext/cargo-vendor/{wasm-encoder-0.209.1 → wasm-encoder-0.212.0}/src/component/modules.rs +0 -0
  1260. /data/ext/cargo-vendor/{wasm-encoder-0.209.1 → wasm-encoder-0.212.0}/src/component/names.rs +0 -0
  1261. /data/ext/cargo-vendor/{wasm-encoder-0.209.1 → wasm-encoder-0.212.0}/src/component/start.rs +0 -0
  1262. /data/ext/cargo-vendor/{wasm-encoder-0.209.1 → wasm-encoder-0.212.0}/src/component.rs +0 -0
  1263. /data/ext/cargo-vendor/{wasm-encoder-0.209.1 → wasm-encoder-0.212.0}/src/core/custom.rs +0 -0
  1264. /data/ext/cargo-vendor/{wasm-encoder-0.209.1 → wasm-encoder-0.212.0}/src/core/data.rs +0 -0
  1265. /data/ext/cargo-vendor/{wasm-encoder-0.209.1 → wasm-encoder-0.212.0}/src/core/dump.rs +0 -0
  1266. /data/ext/cargo-vendor/{wasm-encoder-0.209.1 → wasm-encoder-0.212.0}/src/core/elements.rs +0 -0
  1267. /data/ext/cargo-vendor/{wasm-encoder-0.209.1 → wasm-encoder-0.212.0}/src/core/functions.rs +0 -0
  1268. /data/ext/cargo-vendor/{wasm-encoder-0.209.1 → wasm-encoder-0.212.0}/src/core/linking.rs +0 -0
  1269. /data/ext/cargo-vendor/{wasm-encoder-0.209.1 → wasm-encoder-0.212.0}/src/core/names.rs +0 -0
  1270. /data/ext/cargo-vendor/{wasm-encoder-0.209.1 → wasm-encoder-0.212.0}/src/core/producers.rs +0 -0
  1271. /data/ext/cargo-vendor/{wasm-encoder-0.209.1 → wasm-encoder-0.212.0}/src/core/start.rs +0 -0
  1272. /data/ext/cargo-vendor/{wasm-encoder-0.209.1 → wasm-encoder-0.212.0}/src/core.rs +0 -0
  1273. /data/ext/cargo-vendor/{wasm-encoder-0.209.1 → wasm-encoder-0.212.0}/src/raw.rs +0 -0
  1274. /data/ext/cargo-vendor/{wasmparser-0.209.1 → wasmparser-0.212.0}/README.md +0 -0
  1275. /data/ext/cargo-vendor/{wasmparser-0.209.1 → wasmparser-0.212.0}/benches/benchmark.rs +0 -0
  1276. /data/ext/cargo-vendor/{wasmparser-0.209.1 → wasmparser-0.212.0}/examples/simple.rs +0 -0
  1277. /data/ext/cargo-vendor/{wasmparser-0.209.1 → wasmparser-0.212.0}/src/collections/hash.rs +0 -0
  1278. /data/ext/cargo-vendor/{wasmparser-0.209.1 → wasmparser-0.212.0}/src/collections/index_map/detail.rs +0 -0
  1279. /data/ext/cargo-vendor/{wasmparser-0.209.1 → wasmparser-0.212.0}/src/collections/index_map/tests.rs +0 -0
  1280. /data/ext/cargo-vendor/{wasmparser-0.209.1 → wasmparser-0.212.0}/src/collections/index_map.rs +0 -0
  1281. /data/ext/cargo-vendor/{wasmparser-0.209.1 → wasmparser-0.212.0}/src/collections/index_set.rs +0 -0
  1282. /data/ext/cargo-vendor/{wasmparser-0.209.1 → wasmparser-0.212.0}/src/collections/map.rs +0 -0
  1283. /data/ext/cargo-vendor/{wasmparser-0.209.1 → wasmparser-0.212.0}/src/collections/mod.rs +0 -0
  1284. /data/ext/cargo-vendor/{wasmparser-0.209.1 → wasmparser-0.212.0}/src/collections/set.rs +0 -0
  1285. /data/ext/cargo-vendor/{wasmparser-0.209.1 → wasmparser-0.212.0}/src/limits.rs +0 -0
  1286. /data/ext/cargo-vendor/{wasmparser-0.209.1 → wasmparser-0.212.0}/src/readers/component/aliases.rs +0 -0
  1287. /data/ext/cargo-vendor/{wasmparser-0.209.1 → wasmparser-0.212.0}/src/readers/component/canonicals.rs +0 -0
  1288. /data/ext/cargo-vendor/{wasmparser-0.209.1 → wasmparser-0.212.0}/src/readers/component/exports.rs +0 -0
  1289. /data/ext/cargo-vendor/{wasmparser-0.209.1 → wasmparser-0.212.0}/src/readers/component/imports.rs +0 -0
  1290. /data/ext/cargo-vendor/{wasmparser-0.209.1 → wasmparser-0.212.0}/src/readers/component/instances.rs +0 -0
  1291. /data/ext/cargo-vendor/{wasmparser-0.209.1 → wasmparser-0.212.0}/src/readers/component/names.rs +0 -0
  1292. /data/ext/cargo-vendor/{wasmparser-0.209.1 → wasmparser-0.212.0}/src/readers/component/start.rs +0 -0
  1293. /data/ext/cargo-vendor/{wasmparser-0.209.1 → wasmparser-0.212.0}/src/readers/component/types.rs +0 -0
  1294. /data/ext/cargo-vendor/{wasmparser-0.209.1 → wasmparser-0.212.0}/src/readers/component.rs +0 -0
  1295. /data/ext/cargo-vendor/{wasmparser-0.209.1 → wasmparser-0.212.0}/src/readers/core/branch_hinting.rs +0 -0
  1296. /data/ext/cargo-vendor/{wasmparser-0.209.1 → wasmparser-0.212.0}/src/readers/core/code.rs +0 -0
  1297. /data/ext/cargo-vendor/{wasmparser-0.209.1 → wasmparser-0.212.0}/src/readers/core/coredumps.rs +0 -0
  1298. /data/ext/cargo-vendor/{wasmparser-0.209.1 → wasmparser-0.212.0}/src/readers/core/custom.rs +0 -0
  1299. /data/ext/cargo-vendor/{wasmparser-0.209.1 → wasmparser-0.212.0}/src/readers/core/data.rs +0 -0
  1300. /data/ext/cargo-vendor/{wasmparser-0.209.1 → wasmparser-0.212.0}/src/readers/core/dylink0.rs +0 -0
  1301. /data/ext/cargo-vendor/{wasmparser-0.209.1 → wasmparser-0.212.0}/src/readers/core/elements.rs +0 -0
  1302. /data/ext/cargo-vendor/{wasmparser-0.209.1 → wasmparser-0.212.0}/src/readers/core/exports.rs +0 -0
  1303. /data/ext/cargo-vendor/{wasmparser-0.209.1 → wasmparser-0.212.0}/src/readers/core/functions.rs +0 -0
  1304. /data/ext/cargo-vendor/{wasmparser-0.209.1 → wasmparser-0.212.0}/src/readers/core/globals.rs +0 -0
  1305. /data/ext/cargo-vendor/{wasmparser-0.209.1 → wasmparser-0.212.0}/src/readers/core/imports.rs +0 -0
  1306. /data/ext/cargo-vendor/{wasmparser-0.209.1 → wasmparser-0.212.0}/src/readers/core/init.rs +0 -0
  1307. /data/ext/cargo-vendor/{wasmparser-0.209.1 → wasmparser-0.212.0}/src/readers/core/linking.rs +0 -0
  1308. /data/ext/cargo-vendor/{wasmparser-0.209.1 → wasmparser-0.212.0}/src/readers/core/memories.rs +0 -0
  1309. /data/ext/cargo-vendor/{wasmparser-0.209.1 → wasmparser-0.212.0}/src/readers/core/names.rs +0 -0
  1310. /data/ext/cargo-vendor/{wasmparser-0.209.1 → wasmparser-0.212.0}/src/readers/core/producers.rs +0 -0
  1311. /data/ext/cargo-vendor/{wasmparser-0.209.1 → wasmparser-0.212.0}/src/readers/core/reloc.rs +0 -0
  1312. /data/ext/cargo-vendor/{wasmparser-0.209.1 → wasmparser-0.212.0}/src/readers/core/tags.rs +0 -0
  1313. /data/ext/cargo-vendor/{wasmparser-0.209.1 → wasmparser-0.212.0}/src/readers/core/types/matches.rs +0 -0
  1314. /data/ext/cargo-vendor/{wasmparser-0.209.1 → wasmparser-0.212.0}/src/readers/core.rs +0 -0
  1315. /data/ext/cargo-vendor/{wasmparser-0.209.1 → wasmparser-0.212.0}/src/readers.rs +0 -0
  1316. /data/ext/cargo-vendor/{wasmparser-0.209.1 → wasmparser-0.212.0}/src/validator/core/canonical.rs +0 -0
  1317. /data/ext/cargo-vendor/{wasmparser-0.209.1 → wasmparser-0.212.0}/src/validator/func.rs +0 -0
  1318. /data/ext/cargo-vendor/{wasmparser-0.209.1 → wasmparser-0.212.0}/src/validator/names.rs +0 -0
  1319. /data/ext/cargo-vendor/{wasmparser-0.209.1 → wasmparser-0.212.0}/tests/big-module.rs +0 -0
  1320. /data/ext/cargo-vendor/{wasmprinter-0.209.1 → wasmprinter-0.212.0}/LICENSE +0 -0
  1321. /data/ext/cargo-vendor/{wasmprinter-0.209.1 → wasmprinter-0.212.0}/README.md +0 -0
  1322. /data/ext/cargo-vendor/{wasmtime-22.0.0 → wasmtime-23.0.2}/LICENSE +0 -0
  1323. /data/ext/cargo-vendor/{wasmtime-22.0.0 → wasmtime-23.0.2}/README.md +0 -0
  1324. /data/ext/cargo-vendor/{wasmtime-22.0.0 → wasmtime-23.0.2}/proptest-regressions/runtime/vm/instance/allocator/pooling/memory_pool.txt +0 -0
  1325. /data/ext/cargo-vendor/{wasmtime-22.0.0 → wasmtime-23.0.2}/src/runtime/code.rs +0 -0
  1326. /data/ext/cargo-vendor/{wasmtime-22.0.0 → wasmtime-23.0.2}/src/runtime/component/bindgen_examples/_0_hello_world.rs +0 -0
  1327. /data/ext/cargo-vendor/{wasmtime-22.0.0 → wasmtime-23.0.2}/src/runtime/component/bindgen_examples/_1_world_imports.rs +0 -0
  1328. /data/ext/cargo-vendor/{wasmtime-22.0.0 → wasmtime-23.0.2}/src/runtime/component/bindgen_examples/_2_world_exports.rs +0 -0
  1329. /data/ext/cargo-vendor/{wasmtime-22.0.0 → wasmtime-23.0.2}/src/runtime/component/bindgen_examples/_3_interface_imports.rs +0 -0
  1330. /data/ext/cargo-vendor/{wasmtime-22.0.0 → wasmtime-23.0.2}/src/runtime/component/bindgen_examples/_4_imported_resources.rs +0 -0
  1331. /data/ext/cargo-vendor/{wasmtime-22.0.0 → wasmtime-23.0.2}/src/runtime/component/bindgen_examples/_5_all_world_export_kinds.rs +0 -0
  1332. /data/ext/cargo-vendor/{wasmtime-22.0.0 → wasmtime-23.0.2}/src/runtime/component/bindgen_examples/_6_exported_resources.rs +0 -0
  1333. /data/ext/cargo-vendor/{wasmtime-22.0.0 → wasmtime-23.0.2}/src/runtime/component/resource_table.rs +0 -0
  1334. /data/ext/cargo-vendor/{wasmtime-22.0.0 → wasmtime-23.0.2}/src/runtime/component/storage.rs +0 -0
  1335. /data/ext/cargo-vendor/{wasmtime-22.0.0 → wasmtime-23.0.2}/src/runtime/component/store.rs +0 -0
  1336. /data/ext/cargo-vendor/{wasmtime-22.0.0 → wasmtime-23.0.2}/src/runtime/component/types.rs +0 -0
  1337. /data/ext/cargo-vendor/{wasmtime-22.0.0 → wasmtime-23.0.2}/src/runtime/externals.rs +0 -0
  1338. /data/ext/cargo-vendor/{wasmtime-22.0.0 → wasmtime-23.0.2}/src/runtime/gc/disabled/anyref.rs +0 -0
  1339. /data/ext/cargo-vendor/{wasmtime-22.0.0 → wasmtime-23.0.2}/src/runtime/gc/disabled/externref.rs +0 -0
  1340. /data/ext/cargo-vendor/{wasmtime-22.0.0 → wasmtime-23.0.2}/src/runtime/gc/disabled/i31.rs +0 -0
  1341. /data/ext/cargo-vendor/{wasmtime-22.0.0 → wasmtime-23.0.2}/src/runtime/gc/disabled.rs +0 -0
  1342. /data/ext/cargo-vendor/{wasmtime-22.0.0 → wasmtime-23.0.2}/src/runtime/gc/enabled/anyref.rs +0 -0
  1343. /data/ext/cargo-vendor/{wasmtime-22.0.0 → wasmtime-23.0.2}/src/runtime/gc/enabled/i31.rs +0 -0
  1344. /data/ext/cargo-vendor/{wasmtime-22.0.0 → wasmtime-23.0.2}/src/runtime/gc/enabled.rs +0 -0
  1345. /data/ext/cargo-vendor/{wasmtime-22.0.0 → wasmtime-23.0.2}/src/runtime/gc/noextern.rs +0 -0
  1346. /data/ext/cargo-vendor/{wasmtime-22.0.0 → wasmtime-23.0.2}/src/runtime/gc.rs +0 -0
  1347. /data/ext/cargo-vendor/{wasmtime-22.0.0 → wasmtime-23.0.2}/src/runtime/resources.rs +0 -0
  1348. /data/ext/cargo-vendor/{wasmtime-22.0.0 → wasmtime-23.0.2}/src/runtime/signatures.rs +0 -0
  1349. /data/ext/cargo-vendor/{wasmtime-22.0.0 → wasmtime-23.0.2}/src/runtime/store/context.rs +0 -0
  1350. /data/ext/cargo-vendor/{wasmtime-22.0.0 → wasmtime-23.0.2}/src/runtime/store/func_refs.rs +0 -0
  1351. /data/ext/cargo-vendor/{wasmtime-22.0.0 → wasmtime-23.0.2}/src/runtime/trampoline/global.rs +0 -0
  1352. /data/ext/cargo-vendor/{wasmtime-22.0.0 → wasmtime-23.0.2}/src/runtime/type_registry.rs +0 -0
  1353. /data/ext/cargo-vendor/{wasmtime-22.0.0 → wasmtime-23.0.2}/src/runtime/uninhabited.rs +0 -0
  1354. /data/ext/cargo-vendor/{wasmtime-22.0.0 → wasmtime-23.0.2}/src/runtime/unix.rs +0 -0
  1355. /data/ext/cargo-vendor/{wasmtime-22.0.0 → wasmtime-23.0.2}/src/runtime/v128.rs +0 -0
  1356. /data/ext/cargo-vendor/{wasmtime-22.0.0 → wasmtime-23.0.2}/src/runtime/vm/arch/aarch64.rs +0 -0
  1357. /data/ext/cargo-vendor/{wasmtime-22.0.0 → wasmtime-23.0.2}/src/runtime/vm/arch/mod.rs +0 -0
  1358. /data/ext/cargo-vendor/{wasmtime-22.0.0 → wasmtime-23.0.2}/src/runtime/vm/arch/s390x.S +0 -0
  1359. /data/ext/cargo-vendor/{wasmtime-22.0.0 → wasmtime-23.0.2}/src/runtime/vm/arch/s390x.rs +0 -0
  1360. /data/ext/cargo-vendor/{wasmtime-22.0.0 → wasmtime-23.0.2}/src/runtime/vm/arch/x86_64.rs +0 -0
  1361. /data/ext/cargo-vendor/{wasmtime-22.0.0 → wasmtime-23.0.2}/src/runtime/vm/async_yield.rs +0 -0
  1362. /data/ext/cargo-vendor/{wasmtime-22.0.0 → wasmtime-23.0.2}/src/runtime/vm/debug_builtins.rs +0 -0
  1363. /data/ext/cargo-vendor/{wasmtime-22.0.0 → wasmtime-23.0.2}/src/runtime/vm/export.rs +0 -0
  1364. /data/ext/cargo-vendor/{wasmtime-22.0.0 → wasmtime-23.0.2}/src/runtime/vm/gc/enabled/externref.rs +0 -0
  1365. /data/ext/cargo-vendor/{wasmtime-22.0.0 → wasmtime-23.0.2}/src/runtime/vm/gc/enabled.rs +0 -0
  1366. /data/ext/cargo-vendor/{wasmtime-22.0.0 → wasmtime-23.0.2}/src/runtime/vm/gc/host_data.rs +0 -0
  1367. /data/ext/cargo-vendor/{wasmtime-22.0.0 → wasmtime-23.0.2}/src/runtime/vm/gc/i31.rs +0 -0
  1368. /data/ext/cargo-vendor/{wasmtime-22.0.0 → wasmtime-23.0.2}/src/runtime/vm/helpers.c +0 -0
  1369. /data/ext/cargo-vendor/{wasmtime-22.0.0 → wasmtime-23.0.2}/src/runtime/vm/imports.rs +0 -0
  1370. /data/ext/cargo-vendor/{wasmtime-22.0.0 → wasmtime-23.0.2}/src/runtime/vm/mpk/pkru.rs +0 -0
  1371. /data/ext/cargo-vendor/{wasmtime-22.0.0 → wasmtime-23.0.2}/src/runtime/vm/send_sync_ptr.rs +0 -0
  1372. /data/ext/cargo-vendor/{wasmtime-22.0.0 → wasmtime-23.0.2}/src/runtime/vm/store_box.rs +0 -0
  1373. /data/ext/cargo-vendor/{wasmtime-22.0.0 → wasmtime-23.0.2}/src/runtime/vm/sys/custom/capi.rs +0 -0
  1374. /data/ext/cargo-vendor/{wasmtime-22.0.0 → wasmtime-23.0.2}/src/runtime/vm/sys/custom/traphandlers.rs +0 -0
  1375. /data/ext/cargo-vendor/{wasmtime-22.0.0 → wasmtime-23.0.2}/src/runtime/vm/sys/miri/mod.rs +0 -0
  1376. /data/ext/cargo-vendor/{wasmtime-22.0.0 → wasmtime-23.0.2}/src/runtime/vm/sys/miri/traphandlers.rs +0 -0
  1377. /data/ext/cargo-vendor/{wasmtime-22.0.0 → wasmtime-23.0.2}/src/runtime/vm/sys/miri/vm.rs +0 -0
  1378. /data/ext/cargo-vendor/{wasmtime-22.0.0 → wasmtime-23.0.2}/src/runtime/vm/sys/mod.rs +0 -0
  1379. /data/ext/cargo-vendor/{wasmtime-22.0.0 → wasmtime-23.0.2}/src/runtime/vm/sys/unix/machports.rs +0 -0
  1380. /data/ext/cargo-vendor/{wasmtime-22.0.0 → wasmtime-23.0.2}/src/runtime/vm/sys/unix/macos_traphandlers.rs +0 -0
  1381. /data/ext/cargo-vendor/{wasmtime-22.0.0 → wasmtime-23.0.2}/src/runtime/vm/sys/unix/mod.rs +0 -0
  1382. /data/ext/cargo-vendor/{wasmtime-22.0.0 → wasmtime-23.0.2}/src/runtime/vm/sys/unix/vm.rs +0 -0
  1383. /data/ext/cargo-vendor/{wasmtime-22.0.0 → wasmtime-23.0.2}/src/runtime/vm/sys/windows/mod.rs +0 -0
  1384. /data/ext/cargo-vendor/{wasmtime-22.0.0 → wasmtime-23.0.2}/src/runtime/vm/sys/windows/traphandlers.rs +0 -0
  1385. /data/ext/cargo-vendor/{wasmtime-22.0.0 → wasmtime-23.0.2}/src/runtime/vm/sys/windows/vm.rs +0 -0
  1386. /data/ext/cargo-vendor/{wasmtime-22.0.0 → wasmtime-23.0.2}/src/runtime/vm/threads/mod.rs +0 -0
  1387. /data/ext/cargo-vendor/{wasmtime-22.0.0 → wasmtime-23.0.2}/src/runtime/vm/threads/parking_spot.rs +0 -0
  1388. /data/ext/cargo-vendor/{wasmtime-22.0.0 → wasmtime-23.0.2}/src/runtime/vm/traphandlers/backtrace.rs +0 -0
  1389. /data/ext/cargo-vendor/{wasmtime-22.0.0 → wasmtime-23.0.2}/src/runtime/vm/traphandlers/coredump_disabled.rs +0 -0
  1390. /data/ext/cargo-vendor/{wasmtime-22.0.0 → wasmtime-23.0.2}/src/runtime/vm/traphandlers/coredump_enabled.rs +0 -0
  1391. /data/ext/cargo-vendor/{wasmtime-22.0.0 → wasmtime-23.0.2}/src/runtime/windows.rs +0 -0
  1392. /data/ext/cargo-vendor/{wasmtime-22.0.0 → wasmtime-23.0.2}/src/sync_nostd.rs +0 -0
  1393. /data/ext/cargo-vendor/{wasmtime-22.0.0 → wasmtime-23.0.2}/src/sync_std.rs +0 -0
  1394. /data/ext/cargo-vendor/{wasmtime-asm-macros-22.0.0 → wasmtime-asm-macros-23.0.2}/src/lib.rs +0 -0
  1395. /data/ext/cargo-vendor/{wasmtime-cache-22.0.0 → wasmtime-cache-23.0.2}/LICENSE +0 -0
  1396. /data/ext/cargo-vendor/{wasmtime-cache-22.0.0 → wasmtime-cache-23.0.2}/build.rs +0 -0
  1397. /data/ext/cargo-vendor/{wasmtime-cache-22.0.0 → wasmtime-cache-23.0.2}/src/config/tests.rs +0 -0
  1398. /data/ext/cargo-vendor/{wasmtime-cache-22.0.0 → wasmtime-cache-23.0.2}/src/config.rs +0 -0
  1399. /data/ext/cargo-vendor/{wasmtime-cache-22.0.0 → wasmtime-cache-23.0.2}/src/lib.rs +0 -0
  1400. /data/ext/cargo-vendor/{wasmtime-cache-22.0.0 → wasmtime-cache-23.0.2}/src/tests.rs +0 -0
  1401. /data/ext/cargo-vendor/{wasmtime-cache-22.0.0 → wasmtime-cache-23.0.2}/src/worker/tests/system_time_stub.rs +0 -0
  1402. /data/ext/cargo-vendor/{wasmtime-cache-22.0.0 → wasmtime-cache-23.0.2}/src/worker/tests.rs +0 -0
  1403. /data/ext/cargo-vendor/{wasmtime-cache-22.0.0 → wasmtime-cache-23.0.2}/src/worker.rs +0 -0
  1404. /data/ext/cargo-vendor/{wasmtime-cache-22.0.0 → wasmtime-cache-23.0.2}/tests/cache_write_default_config.rs +0 -0
  1405. /data/ext/cargo-vendor/{wasmtime-component-macro-22.0.0 → wasmtime-component-macro-23.0.2}/build.rs +0 -0
  1406. /data/ext/cargo-vendor/{wasmtime-component-macro-22.0.0 → wasmtime-component-macro-23.0.2}/src/component.rs +0 -0
  1407. /data/ext/cargo-vendor/{wasmtime-component-macro-22.0.0 → wasmtime-component-macro-23.0.2}/src/lib.rs +0 -0
  1408. /data/ext/cargo-vendor/{wasmtime-component-macro-22.0.0 → wasmtime-component-macro-23.0.2}/tests/codegen/char.wit +0 -0
  1409. /data/ext/cargo-vendor/{wasmtime-component-macro-22.0.0 → wasmtime-component-macro-23.0.2}/tests/codegen/conventions.wit +0 -0
  1410. /data/ext/cargo-vendor/{wasmtime-component-macro-22.0.0 → wasmtime-component-macro-23.0.2}/tests/codegen/dead-code.wit +0 -0
  1411. /data/ext/cargo-vendor/{wasmtime-component-macro-22.0.0 → wasmtime-component-macro-23.0.2}/tests/codegen/direct-import.wit +0 -0
  1412. /data/ext/cargo-vendor/{wasmtime-component-macro-22.0.0 → wasmtime-component-macro-23.0.2}/tests/codegen/empty.wit +0 -0
  1413. /data/ext/cargo-vendor/{wasmtime-component-macro-22.0.0 → wasmtime-component-macro-23.0.2}/tests/codegen/flags.wit +0 -0
  1414. /data/ext/cargo-vendor/{wasmtime-component-macro-22.0.0 → wasmtime-component-macro-23.0.2}/tests/codegen/floats.wit +0 -0
  1415. /data/ext/cargo-vendor/{wasmtime-component-macro-22.0.0 → wasmtime-component-macro-23.0.2}/tests/codegen/function-new.wit +0 -0
  1416. /data/ext/cargo-vendor/{wasmtime-component-macro-22.0.0 → wasmtime-component-macro-23.0.2}/tests/codegen/integers.wit +0 -0
  1417. /data/ext/cargo-vendor/{wasmtime-component-macro-22.0.0 → wasmtime-component-macro-23.0.2}/tests/codegen/lists.wit +0 -0
  1418. /data/ext/cargo-vendor/{wasmtime-component-macro-22.0.0 → wasmtime-component-macro-23.0.2}/tests/codegen/many-arguments.wit +0 -0
  1419. /data/ext/cargo-vendor/{wasmtime-component-macro-22.0.0 → wasmtime-component-macro-23.0.2}/tests/codegen/multi-return.wit +0 -0
  1420. /data/ext/cargo-vendor/{wasmtime-component-macro-22.0.0 → wasmtime-component-macro-23.0.2}/tests/codegen/multiversion/deps/v1/root.wit +0 -0
  1421. /data/ext/cargo-vendor/{wasmtime-component-macro-22.0.0 → wasmtime-component-macro-23.0.2}/tests/codegen/multiversion/deps/v2/root.wit +0 -0
  1422. /data/ext/cargo-vendor/{wasmtime-component-macro-22.0.0 → wasmtime-component-macro-23.0.2}/tests/codegen/multiversion/root.wit +0 -0
  1423. /data/ext/cargo-vendor/{wasmtime-component-macro-22.0.0 → wasmtime-component-macro-23.0.2}/tests/codegen/records.wit +0 -0
  1424. /data/ext/cargo-vendor/{wasmtime-component-macro-22.0.0 → wasmtime-component-macro-23.0.2}/tests/codegen/rename.wit +0 -0
  1425. /data/ext/cargo-vendor/{wasmtime-component-macro-22.0.0 → wasmtime-component-macro-23.0.2}/tests/codegen/resources-export.wit +0 -0
  1426. /data/ext/cargo-vendor/{wasmtime-component-macro-22.0.0 → wasmtime-component-macro-23.0.2}/tests/codegen/resources-import.wit +0 -0
  1427. /data/ext/cargo-vendor/{wasmtime-component-macro-22.0.0 → wasmtime-component-macro-23.0.2}/tests/codegen/share-types.wit +0 -0
  1428. /data/ext/cargo-vendor/{wasmtime-component-macro-22.0.0 → wasmtime-component-macro-23.0.2}/tests/codegen/simple-functions.wit +0 -0
  1429. /data/ext/cargo-vendor/{wasmtime-component-macro-22.0.0 → wasmtime-component-macro-23.0.2}/tests/codegen/simple-lists.wit +0 -0
  1430. /data/ext/cargo-vendor/{wasmtime-component-macro-22.0.0 → wasmtime-component-macro-23.0.2}/tests/codegen/simple-wasi.wit +0 -0
  1431. /data/ext/cargo-vendor/{wasmtime-component-macro-22.0.0 → wasmtime-component-macro-23.0.2}/tests/codegen/small-anonymous.wit +0 -0
  1432. /data/ext/cargo-vendor/{wasmtime-component-macro-22.0.0 → wasmtime-component-macro-23.0.2}/tests/codegen/smoke-default.wit +0 -0
  1433. /data/ext/cargo-vendor/{wasmtime-component-macro-22.0.0 → wasmtime-component-macro-23.0.2}/tests/codegen/smoke-export.wit +0 -0
  1434. /data/ext/cargo-vendor/{wasmtime-component-macro-22.0.0 → wasmtime-component-macro-23.0.2}/tests/codegen/smoke.wit +0 -0
  1435. /data/ext/cargo-vendor/{wasmtime-component-macro-22.0.0 → wasmtime-component-macro-23.0.2}/tests/codegen/strings.wit +0 -0
  1436. /data/ext/cargo-vendor/{wasmtime-component-macro-22.0.0 → wasmtime-component-macro-23.0.2}/tests/codegen/unversioned-foo.wit +0 -0
  1437. /data/ext/cargo-vendor/{wasmtime-component-macro-22.0.0 → wasmtime-component-macro-23.0.2}/tests/codegen/use-paths.wit +0 -0
  1438. /data/ext/cargo-vendor/{wasmtime-component-macro-22.0.0 → wasmtime-component-macro-23.0.2}/tests/codegen/variants.wit +0 -0
  1439. /data/ext/cargo-vendor/{wasmtime-component-macro-22.0.0 → wasmtime-component-macro-23.0.2}/tests/codegen/wat.wit +0 -0
  1440. /data/ext/cargo-vendor/{wasmtime-component-macro-22.0.0 → wasmtime-component-macro-23.0.2}/tests/codegen/worlds-with-types.wit +0 -0
  1441. /data/ext/cargo-vendor/{wasmtime-component-macro-22.0.0 → wasmtime-component-macro-23.0.2}/tests/codegen_no_std.rs +0 -0
  1442. /data/ext/cargo-vendor/{wasmtime-component-macro-22.0.0 → wasmtime-component-macro-23.0.2}/tests/expanded.rs +0 -0
  1443. /data/ext/cargo-vendor/{wasmtime-component-util-22.0.0 → wasmtime-component-util-23.0.2}/src/lib.rs +0 -0
  1444. /data/ext/cargo-vendor/{wasmtime-cranelift-22.0.0 → wasmtime-cranelift-23.0.2}/LICENSE +0 -0
  1445. /data/ext/cargo-vendor/{wasmtime-cranelift-22.0.0 → wasmtime-cranelift-23.0.2}/SECURITY.md +0 -0
  1446. /data/ext/cargo-vendor/{wasmtime-cranelift-22.0.0 → wasmtime-cranelift-23.0.2}/src/builder.rs +0 -0
  1447. /data/ext/cargo-vendor/{wasmtime-cranelift-22.0.0 → wasmtime-cranelift-23.0.2}/src/compiled_function.rs +0 -0
  1448. /data/ext/cargo-vendor/{wasmtime-cranelift-22.0.0 → wasmtime-cranelift-23.0.2}/src/compiler/component.rs +0 -0
  1449. /data/ext/cargo-vendor/{wasmtime-cranelift-22.0.0 → wasmtime-cranelift-23.0.2}/src/debug/transform/refs.rs +0 -0
  1450. /data/ext/cargo-vendor/{wasmtime-cranelift-22.0.0 → wasmtime-cranelift-23.0.2}/src/gc/disabled.rs +0 -0
  1451. /data/ext/cargo-vendor/{wasmtime-cranelift-22.0.0 → wasmtime-cranelift-23.0.2}/src/gc.rs +0 -0
  1452. /data/ext/cargo-vendor/{wasmtime-cranelift-22.0.0 → wasmtime-cranelift-23.0.2}/src/isa_builder.rs +0 -0
  1453. /data/ext/cargo-vendor/{wasmtime-cranelift-22.0.0 → wasmtime-cranelift-23.0.2}/src/obj.rs +0 -0
  1454. /data/ext/cargo-vendor/{wasmtime-environ-22.0.0 → wasmtime-environ-23.0.2}/LICENSE +0 -0
  1455. /data/ext/cargo-vendor/{wasmtime-environ-22.0.0 → wasmtime-environ-23.0.2}/examples/factc.rs +0 -0
  1456. /data/ext/cargo-vendor/{wasmtime-environ-22.0.0 → wasmtime-environ-23.0.2}/src/address_map.rs +0 -0
  1457. /data/ext/cargo-vendor/{wasmtime-environ-22.0.0 → wasmtime-environ-23.0.2}/src/builtin.rs +0 -0
  1458. /data/ext/cargo-vendor/{wasmtime-environ-22.0.0 → wasmtime-environ-23.0.2}/src/compile/address_map.rs +0 -0
  1459. /data/ext/cargo-vendor/{wasmtime-environ-22.0.0 → wasmtime-environ-23.0.2}/src/compile/module_artifacts.rs +0 -0
  1460. /data/ext/cargo-vendor/{wasmtime-environ-22.0.0 → wasmtime-environ-23.0.2}/src/compile/module_types.rs +0 -0
  1461. /data/ext/cargo-vendor/{wasmtime-environ-22.0.0 → wasmtime-environ-23.0.2}/src/compile/trap_encoding.rs +0 -0
  1462. /data/ext/cargo-vendor/{wasmtime-environ-22.0.0 → wasmtime-environ-23.0.2}/src/component/artifacts.rs +0 -0
  1463. /data/ext/cargo-vendor/{wasmtime-environ-22.0.0 → wasmtime-environ-23.0.2}/src/component/compiler.rs +0 -0
  1464. /data/ext/cargo-vendor/{wasmtime-environ-22.0.0 → wasmtime-environ-23.0.2}/src/component/translate/adapt.rs +0 -0
  1465. /data/ext/cargo-vendor/{wasmtime-environ-22.0.0 → wasmtime-environ-23.0.2}/src/component/types_builder/resources.rs +0 -0
  1466. /data/ext/cargo-vendor/{wasmtime-environ-22.0.0 → wasmtime-environ-23.0.2}/src/component/vmcomponent_offsets.rs +0 -0
  1467. /data/ext/cargo-vendor/{wasmtime-environ-22.0.0 → wasmtime-environ-23.0.2}/src/demangling.rs +0 -0
  1468. /data/ext/cargo-vendor/{wasmtime-environ-22.0.0 → wasmtime-environ-23.0.2}/src/fact/core_types.rs +0 -0
  1469. /data/ext/cargo-vendor/{wasmtime-environ-22.0.0 → wasmtime-environ-23.0.2}/src/fact/signature.rs +0 -0
  1470. /data/ext/cargo-vendor/{wasmtime-environ-22.0.0 → wasmtime-environ-23.0.2}/src/fact/trampoline.rs +0 -0
  1471. /data/ext/cargo-vendor/{wasmtime-environ-22.0.0 → wasmtime-environ-23.0.2}/src/fact/transcode.rs +0 -0
  1472. /data/ext/cargo-vendor/{wasmtime-environ-22.0.0 → wasmtime-environ-23.0.2}/src/fact/traps.rs +0 -0
  1473. /data/ext/cargo-vendor/{wasmtime-environ-22.0.0 → wasmtime-environ-23.0.2}/src/fact.rs +0 -0
  1474. /data/ext/cargo-vendor/{wasmtime-environ-22.0.0 → wasmtime-environ-23.0.2}/src/gc.rs +0 -0
  1475. /data/ext/cargo-vendor/{wasmtime-environ-22.0.0 → wasmtime-environ-23.0.2}/src/module_artifacts.rs +0 -0
  1476. /data/ext/cargo-vendor/{wasmtime-environ-22.0.0 → wasmtime-environ-23.0.2}/src/module_types.rs +0 -0
  1477. /data/ext/cargo-vendor/{wasmtime-environ-22.0.0 → wasmtime-environ-23.0.2}/src/obj.rs +0 -0
  1478. /data/ext/cargo-vendor/{wasmtime-environ-22.0.0 → wasmtime-environ-23.0.2}/src/ref_bits.rs +0 -0
  1479. /data/ext/cargo-vendor/{wasmtime-environ-22.0.0 → wasmtime-environ-23.0.2}/src/scopevec.rs +0 -0
  1480. /data/ext/cargo-vendor/{wasmtime-environ-22.0.0 → wasmtime-environ-23.0.2}/src/trap_encoding.rs +0 -0
  1481. /data/ext/cargo-vendor/{wasmtime-fiber-22.0.0 → wasmtime-fiber-23.0.2}/LICENSE +0 -0
  1482. /data/ext/cargo-vendor/{wasmtime-fiber-22.0.0 → wasmtime-fiber-23.0.2}/build.rs +0 -0
  1483. /data/ext/cargo-vendor/{wasmtime-fiber-22.0.0 → wasmtime-fiber-23.0.2}/src/lib.rs +0 -0
  1484. /data/ext/cargo-vendor/{wasmtime-fiber-22.0.0 → wasmtime-fiber-23.0.2}/src/unix/aarch64.rs +0 -0
  1485. /data/ext/cargo-vendor/{wasmtime-fiber-22.0.0 → wasmtime-fiber-23.0.2}/src/unix/arm.rs +0 -0
  1486. /data/ext/cargo-vendor/{wasmtime-fiber-22.0.0 → wasmtime-fiber-23.0.2}/src/unix/riscv64.rs +0 -0
  1487. /data/ext/cargo-vendor/{wasmtime-fiber-22.0.0 → wasmtime-fiber-23.0.2}/src/unix/s390x.S +0 -0
  1488. /data/ext/cargo-vendor/{wasmtime-fiber-22.0.0 → wasmtime-fiber-23.0.2}/src/unix/x86.rs +0 -0
  1489. /data/ext/cargo-vendor/{wasmtime-fiber-22.0.0 → wasmtime-fiber-23.0.2}/src/unix/x86_64.rs +0 -0
  1490. /data/ext/cargo-vendor/{wasmtime-fiber-22.0.0 → wasmtime-fiber-23.0.2}/src/unix.rs +0 -0
  1491. /data/ext/cargo-vendor/{wasmtime-fiber-22.0.0 → wasmtime-fiber-23.0.2}/src/windows.c +0 -0
  1492. /data/ext/cargo-vendor/{wasmtime-fiber-22.0.0 → wasmtime-fiber-23.0.2}/src/windows.rs +0 -0
  1493. /data/ext/cargo-vendor/{wasmtime-jit-debug-22.0.0 → wasmtime-jit-debug-23.0.2}/README.md +0 -0
  1494. /data/ext/cargo-vendor/{wasmtime-jit-debug-22.0.0 → wasmtime-jit-debug-23.0.2}/src/gdb_jit_int.rs +0 -0
  1495. /data/ext/cargo-vendor/{wasmtime-jit-debug-22.0.0 → wasmtime-jit-debug-23.0.2}/src/lib.rs +0 -0
  1496. /data/ext/cargo-vendor/{wasmtime-jit-debug-22.0.0 → wasmtime-jit-debug-23.0.2}/src/perf_jitdump.rs +0 -0
  1497. /data/ext/cargo-vendor/{wasmtime-jit-icache-coherence-22.0.0 → wasmtime-jit-icache-coherence-23.0.2}/src/lib.rs +0 -0
  1498. /data/ext/cargo-vendor/{wasmtime-jit-icache-coherence-22.0.0 → wasmtime-jit-icache-coherence-23.0.2}/src/libc.rs +0 -0
  1499. /data/ext/cargo-vendor/{wasmtime-jit-icache-coherence-22.0.0 → wasmtime-jit-icache-coherence-23.0.2}/src/miri.rs +0 -0
  1500. /data/ext/cargo-vendor/{wasmtime-jit-icache-coherence-22.0.0 → wasmtime-jit-icache-coherence-23.0.2}/src/win.rs +0 -0
  1501. /data/ext/cargo-vendor/{wasmtime-slab-22.0.0 → wasmtime-slab-23.0.2}/src/lib.rs +0 -0
  1502. /data/ext/cargo-vendor/{wasmtime-types-22.0.0 → wasmtime-types-23.0.2}/LICENSE +0 -0
  1503. /data/ext/cargo-vendor/{wasmtime-types-22.0.0 → wasmtime-types-23.0.2}/src/error.rs +0 -0
  1504. /data/ext/cargo-vendor/{wasmtime-versioned-export-macros-22.0.0 → wasmtime-versioned-export-macros-23.0.2}/src/lib.rs +0 -0
  1505. /data/ext/cargo-vendor/{wasmtime-wasi-22.0.0 → wasmtime-wasi-23.0.2}/LICENSE +0 -0
  1506. /data/ext/cargo-vendor/{wasmtime-wasi-22.0.0 → wasmtime-wasi-23.0.2}/README.md +0 -0
  1507. /data/ext/cargo-vendor/{wasmtime-wasi-22.0.0 → wasmtime-wasi-23.0.2}/src/clocks/host.rs +0 -0
  1508. /data/ext/cargo-vendor/{wasmtime-wasi-22.0.0 → wasmtime-wasi-23.0.2}/src/clocks.rs +0 -0
  1509. /data/ext/cargo-vendor/{wasmtime-wasi-22.0.0 → wasmtime-wasi-23.0.2}/src/ctx.rs +0 -0
  1510. /data/ext/cargo-vendor/{wasmtime-wasi-22.0.0 → wasmtime-wasi-23.0.2}/src/error.rs +0 -0
  1511. /data/ext/cargo-vendor/{wasmtime-wasi-22.0.0 → wasmtime-wasi-23.0.2}/src/host/clocks.rs +0 -0
  1512. /data/ext/cargo-vendor/{wasmtime-wasi-22.0.0 → wasmtime-wasi-23.0.2}/src/host/env.rs +0 -0
  1513. /data/ext/cargo-vendor/{wasmtime-wasi-22.0.0 → wasmtime-wasi-23.0.2}/src/host/exit.rs +0 -0
  1514. /data/ext/cargo-vendor/{wasmtime-wasi-22.0.0 → wasmtime-wasi-23.0.2}/src/host/filesystem/sync.rs +0 -0
  1515. /data/ext/cargo-vendor/{wasmtime-wasi-22.0.0 → wasmtime-wasi-23.0.2}/src/host/instance_network.rs +0 -0
  1516. /data/ext/cargo-vendor/{wasmtime-wasi-22.0.0 → wasmtime-wasi-23.0.2}/src/host/mod.rs +0 -0
  1517. /data/ext/cargo-vendor/{wasmtime-wasi-22.0.0 → wasmtime-wasi-23.0.2}/src/host/network.rs +0 -0
  1518. /data/ext/cargo-vendor/{wasmtime-wasi-22.0.0 → wasmtime-wasi-23.0.2}/src/host/random.rs +0 -0
  1519. /data/ext/cargo-vendor/{wasmtime-wasi-22.0.0 → wasmtime-wasi-23.0.2}/src/host/tcp.rs +0 -0
  1520. /data/ext/cargo-vendor/{wasmtime-wasi-22.0.0 → wasmtime-wasi-23.0.2}/src/host/tcp_create_socket.rs +0 -0
  1521. /data/ext/cargo-vendor/{wasmtime-wasi-22.0.0 → wasmtime-wasi-23.0.2}/src/host/udp.rs +0 -0
  1522. /data/ext/cargo-vendor/{wasmtime-wasi-22.0.0 → wasmtime-wasi-23.0.2}/src/host/udp_create_socket.rs +0 -0
  1523. /data/ext/cargo-vendor/{wasmtime-wasi-22.0.0 → wasmtime-wasi-23.0.2}/src/ip_name_lookup.rs +0 -0
  1524. /data/ext/cargo-vendor/{wasmtime-wasi-22.0.0 → wasmtime-wasi-23.0.2}/src/network.rs +0 -0
  1525. /data/ext/cargo-vendor/{wasmtime-wasi-22.0.0 → wasmtime-wasi-23.0.2}/src/pipe.rs +0 -0
  1526. /data/ext/cargo-vendor/{wasmtime-wasi-22.0.0 → wasmtime-wasi-23.0.2}/src/poll.rs +0 -0
  1527. /data/ext/cargo-vendor/{wasmtime-wasi-22.0.0 → wasmtime-wasi-23.0.2}/src/preview0.rs +0 -0
  1528. /data/ext/cargo-vendor/{wasmtime-wasi-22.0.0 → wasmtime-wasi-23.0.2}/src/random.rs +0 -0
  1529. /data/ext/cargo-vendor/{wasmtime-wasi-22.0.0 → wasmtime-wasi-23.0.2}/src/runtime.rs +0 -0
  1530. /data/ext/cargo-vendor/{wasmtime-wasi-22.0.0 → wasmtime-wasi-23.0.2}/src/stdio/worker_thread_stdin.rs +0 -0
  1531. /data/ext/cargo-vendor/{wasmtime-wasi-22.0.0 → wasmtime-wasi-23.0.2}/src/stream.rs +0 -0
  1532. /data/ext/cargo-vendor/{wasmtime-wasi-22.0.0 → wasmtime-wasi-23.0.2}/src/tcp.rs +0 -0
  1533. /data/ext/cargo-vendor/{wasmtime-wasi-22.0.0 → wasmtime-wasi-23.0.2}/src/udp.rs +0 -0
  1534. /data/ext/cargo-vendor/{wasmtime-wasi-22.0.0 → wasmtime-wasi-23.0.2}/src/write_stream.rs +0 -0
  1535. /data/ext/cargo-vendor/{wasmtime-wasi-22.0.0 → wasmtime-wasi-23.0.2}/tests/all/main.rs +0 -0
  1536. /data/ext/cargo-vendor/{wasmtime-wasi-22.0.0 → wasmtime-wasi-23.0.2}/tests/all/preview1.rs +0 -0
  1537. /data/ext/cargo-vendor/{wasmtime-wasi-22.0.0 → wasmtime-wasi-23.0.2}/tests/process_stdin.rs +0 -0
  1538. /data/ext/cargo-vendor/{wasmtime-wasi-22.0.0 → wasmtime-wasi-23.0.2}/wit/command-extended.wit +0 -0
  1539. /data/ext/cargo-vendor/{wasmtime-wasi-22.0.0 → wasmtime-wasi-23.0.2}/wit/deps/cli/command.wit +0 -0
  1540. /data/ext/cargo-vendor/{wasmtime-wasi-22.0.0 → wasmtime-wasi-23.0.2}/wit/deps/cli/environment.wit +0 -0
  1541. /data/ext/cargo-vendor/{wasmtime-wasi-22.0.0 → wasmtime-wasi-23.0.2}/wit/deps/cli/exit.wit +0 -0
  1542. /data/ext/cargo-vendor/{wasmtime-wasi-22.0.0 → wasmtime-wasi-23.0.2}/wit/deps/cli/imports.wit +0 -0
  1543. /data/ext/cargo-vendor/{wasmtime-wasi-22.0.0 → wasmtime-wasi-23.0.2}/wit/deps/cli/run.wit +0 -0
  1544. /data/ext/cargo-vendor/{wasmtime-wasi-22.0.0 → wasmtime-wasi-23.0.2}/wit/deps/cli/stdio.wit +0 -0
  1545. /data/ext/cargo-vendor/{wasmtime-wasi-22.0.0 → wasmtime-wasi-23.0.2}/wit/deps/cli/terminal.wit +0 -0
  1546. /data/ext/cargo-vendor/{wasmtime-wasi-22.0.0 → wasmtime-wasi-23.0.2}/wit/deps/clocks/monotonic-clock.wit +0 -0
  1547. /data/ext/cargo-vendor/{wasmtime-wasi-22.0.0 → wasmtime-wasi-23.0.2}/wit/deps/clocks/wall-clock.wit +0 -0
  1548. /data/ext/cargo-vendor/{wasmtime-wasi-22.0.0 → wasmtime-wasi-23.0.2}/wit/deps/clocks/world.wit +0 -0
  1549. /data/ext/cargo-vendor/{wasmtime-wasi-22.0.0 → wasmtime-wasi-23.0.2}/wit/deps/filesystem/preopens.wit +0 -0
  1550. /data/ext/cargo-vendor/{wasmtime-wasi-22.0.0 → wasmtime-wasi-23.0.2}/wit/deps/filesystem/types.wit +0 -0
  1551. /data/ext/cargo-vendor/{wasmtime-wasi-22.0.0 → wasmtime-wasi-23.0.2}/wit/deps/filesystem/world.wit +0 -0
  1552. /data/ext/cargo-vendor/{wasmtime-wasi-22.0.0 → wasmtime-wasi-23.0.2}/wit/deps/http/handler.wit +0 -0
  1553. /data/ext/cargo-vendor/{wasmtime-wasi-22.0.0 → wasmtime-wasi-23.0.2}/wit/deps/http/proxy.wit +0 -0
  1554. /data/ext/cargo-vendor/{wasmtime-wasi-22.0.0 → wasmtime-wasi-23.0.2}/wit/deps/http/types.wit +0 -0
  1555. /data/ext/cargo-vendor/{wasmtime-wasi-22.0.0 → wasmtime-wasi-23.0.2}/wit/deps/io/error.wit +0 -0
  1556. /data/ext/cargo-vendor/{wasmtime-wasi-22.0.0 → wasmtime-wasi-23.0.2}/wit/deps/io/poll.wit +0 -0
  1557. /data/ext/cargo-vendor/{wasmtime-wasi-22.0.0 → wasmtime-wasi-23.0.2}/wit/deps/io/streams.wit +0 -0
  1558. /data/ext/cargo-vendor/{wasmtime-wasi-22.0.0 → wasmtime-wasi-23.0.2}/wit/deps/io/world.wit +0 -0
  1559. /data/ext/cargo-vendor/{wasmtime-wasi-22.0.0 → wasmtime-wasi-23.0.2}/wit/deps/random/insecure-seed.wit +0 -0
  1560. /data/ext/cargo-vendor/{wasmtime-wasi-22.0.0 → wasmtime-wasi-23.0.2}/wit/deps/random/insecure.wit +0 -0
  1561. /data/ext/cargo-vendor/{wasmtime-wasi-22.0.0 → wasmtime-wasi-23.0.2}/wit/deps/random/random.wit +0 -0
  1562. /data/ext/cargo-vendor/{wasmtime-wasi-22.0.0 → wasmtime-wasi-23.0.2}/wit/deps/random/world.wit +0 -0
  1563. /data/ext/cargo-vendor/{wasmtime-wasi-22.0.0 → wasmtime-wasi-23.0.2}/wit/deps/sockets/instance-network.wit +0 -0
  1564. /data/ext/cargo-vendor/{wasmtime-wasi-22.0.0 → wasmtime-wasi-23.0.2}/wit/deps/sockets/ip-name-lookup.wit +0 -0
  1565. /data/ext/cargo-vendor/{wasmtime-wasi-22.0.0 → wasmtime-wasi-23.0.2}/wit/deps/sockets/network.wit +0 -0
  1566. /data/ext/cargo-vendor/{wasmtime-wasi-22.0.0 → wasmtime-wasi-23.0.2}/wit/deps/sockets/tcp-create-socket.wit +0 -0
  1567. /data/ext/cargo-vendor/{wasmtime-wasi-22.0.0 → wasmtime-wasi-23.0.2}/wit/deps/sockets/tcp.wit +0 -0
  1568. /data/ext/cargo-vendor/{wasmtime-wasi-22.0.0 → wasmtime-wasi-23.0.2}/wit/deps/sockets/udp-create-socket.wit +0 -0
  1569. /data/ext/cargo-vendor/{wasmtime-wasi-22.0.0 → wasmtime-wasi-23.0.2}/wit/deps/sockets/udp.wit +0 -0
  1570. /data/ext/cargo-vendor/{wasmtime-wasi-22.0.0 → wasmtime-wasi-23.0.2}/wit/deps/sockets/world.wit +0 -0
  1571. /data/ext/cargo-vendor/{wasmtime-wasi-22.0.0 → wasmtime-wasi-23.0.2}/wit/test.wit +0 -0
  1572. /data/ext/cargo-vendor/{wasmtime-wasi-22.0.0 → wasmtime-wasi-23.0.2}/witx/preview0/typenames.witx +0 -0
  1573. /data/ext/cargo-vendor/{wasmtime-wasi-22.0.0 → wasmtime-wasi-23.0.2}/witx/preview0/wasi_unstable.witx +0 -0
  1574. /data/ext/cargo-vendor/{wasmtime-wasi-22.0.0 → wasmtime-wasi-23.0.2}/witx/preview1/typenames.witx +0 -0
  1575. /data/ext/cargo-vendor/{wasmtime-wasi-22.0.0 → wasmtime-wasi-23.0.2}/witx/preview1/wasi_snapshot_preview1.witx +0 -0
  1576. /data/ext/cargo-vendor/{wasmtime-winch-22.0.0 → wasmtime-winch-23.0.2}/LICENSE +0 -0
  1577. /data/ext/cargo-vendor/{wasmtime-winch-22.0.0 → wasmtime-winch-23.0.2}/src/builder.rs +0 -0
  1578. /data/ext/cargo-vendor/{wasmtime-winch-22.0.0 → wasmtime-winch-23.0.2}/src/lib.rs +0 -0
  1579. /data/ext/cargo-vendor/{wasmtime-wit-bindgen-22.0.0 → wasmtime-wit-bindgen-23.0.2}/src/rust.rs +0 -0
  1580. /data/ext/cargo-vendor/{wasmtime-wit-bindgen-22.0.0 → wasmtime-wit-bindgen-23.0.2}/src/source.rs +0 -0
  1581. /data/ext/cargo-vendor/{wasmtime-wit-bindgen-22.0.0 → wasmtime-wit-bindgen-23.0.2}/src/types.rs +0 -0
  1582. /data/ext/cargo-vendor/{wast-209.0.1 → wast-215.0.0}/README.md +0 -0
  1583. /data/ext/cargo-vendor/{wast-209.0.1 → wast-215.0.0}/src/component/alias.rs +0 -0
  1584. /data/ext/cargo-vendor/{wast-209.0.1 → wast-215.0.0}/src/component/custom.rs +0 -0
  1585. /data/ext/cargo-vendor/{wast-209.0.1 → wast-215.0.0}/src/component/export.rs +0 -0
  1586. /data/ext/cargo-vendor/{wast-209.0.1 → wast-215.0.0}/src/component/func.rs +0 -0
  1587. /data/ext/cargo-vendor/{wast-209.0.1 → wast-215.0.0}/src/component/import.rs +0 -0
  1588. /data/ext/cargo-vendor/{wast-209.0.1 → wast-215.0.0}/src/component/instance.rs +0 -0
  1589. /data/ext/cargo-vendor/{wast-209.0.1 → wast-215.0.0}/src/component/item_ref.rs +0 -0
  1590. /data/ext/cargo-vendor/{wast-209.0.1 → wast-215.0.0}/src/component/module.rs +0 -0
  1591. /data/ext/cargo-vendor/{wast-209.0.1 → wast-215.0.0}/src/component/types.rs +0 -0
  1592. /data/ext/cargo-vendor/{wast-209.0.1 → wast-215.0.0}/src/component/wast.rs +0 -0
  1593. /data/ext/cargo-vendor/{wast-209.0.1 → wast-215.0.0}/src/core/custom.rs +0 -0
  1594. /data/ext/cargo-vendor/{wast-209.0.1 → wast-215.0.0}/src/core/export.rs +0 -0
  1595. /data/ext/cargo-vendor/{wast-209.0.1 → wast-215.0.0}/src/core/func.rs +0 -0
  1596. /data/ext/cargo-vendor/{wast-209.0.1 → wast-215.0.0}/src/core/global.rs +0 -0
  1597. /data/ext/cargo-vendor/{wast-209.0.1 → wast-215.0.0}/src/core/import.rs +0 -0
  1598. /data/ext/cargo-vendor/{wast-209.0.1 → wast-215.0.0}/src/core/resolve/mod.rs +0 -0
  1599. /data/ext/cargo-vendor/{wast-209.0.1 → wast-215.0.0}/src/core/tag.rs +0 -0
  1600. /data/ext/cargo-vendor/{wast-209.0.1 → wast-215.0.0}/src/core/wast.rs +0 -0
  1601. /data/ext/cargo-vendor/{wast-209.0.1 → wast-215.0.0}/src/encode.rs +0 -0
  1602. /data/ext/cargo-vendor/{wast-209.0.1 → wast-215.0.0}/src/error.rs +0 -0
  1603. /data/ext/cargo-vendor/{wast-209.0.1 → wast-215.0.0}/src/gensym.rs +0 -0
  1604. /data/ext/cargo-vendor/{wast-209.0.1 → wast-215.0.0}/src/lexer.rs +0 -0
  1605. /data/ext/cargo-vendor/{wast-209.0.1 → wast-215.0.0}/src/names.rs +0 -0
  1606. /data/ext/cargo-vendor/{wast-209.0.1 → wast-215.0.0}/src/token.rs +0 -0
  1607. /data/ext/cargo-vendor/{wast-209.0.1 → wast-215.0.0}/src/wast.rs +0 -0
  1608. /data/ext/cargo-vendor/{wast-209.0.1 → wast-215.0.0}/tests/annotations.rs +0 -0
  1609. /data/ext/cargo-vendor/{wast-209.0.1 → wast-215.0.0}/tests/comments.rs +0 -0
  1610. /data/ext/cargo-vendor/{wast-209.0.1 → wast-215.0.0}/tests/parse-fail/bad-core-func-alias.wat +0 -0
  1611. /data/ext/cargo-vendor/{wast-209.0.1 → wast-215.0.0}/tests/parse-fail/bad-core-func-alias.wat.err +0 -0
  1612. /data/ext/cargo-vendor/{wast-209.0.1 → wast-215.0.0}/tests/parse-fail/bad-func-alias.wat +0 -0
  1613. /data/ext/cargo-vendor/{wast-209.0.1 → wast-215.0.0}/tests/parse-fail/bad-func-alias.wat.err +0 -0
  1614. /data/ext/cargo-vendor/{wast-209.0.1 → wast-215.0.0}/tests/parse-fail/bad-index.wat +0 -0
  1615. /data/ext/cargo-vendor/{wast-209.0.1 → wast-215.0.0}/tests/parse-fail/bad-index.wat.err +0 -0
  1616. /data/ext/cargo-vendor/{wast-209.0.1 → wast-215.0.0}/tests/parse-fail/bad-name.wat +0 -0
  1617. /data/ext/cargo-vendor/{wast-209.0.1 → wast-215.0.0}/tests/parse-fail/bad-name.wat.err +0 -0
  1618. /data/ext/cargo-vendor/{wast-209.0.1 → wast-215.0.0}/tests/parse-fail/bad-name2.wat +0 -0
  1619. /data/ext/cargo-vendor/{wast-209.0.1 → wast-215.0.0}/tests/parse-fail/bad-name2.wat.err +0 -0
  1620. /data/ext/cargo-vendor/{wast-209.0.1 → wast-215.0.0}/tests/parse-fail/bad-name3.wat +0 -0
  1621. /data/ext/cargo-vendor/{wast-209.0.1 → wast-215.0.0}/tests/parse-fail/bad-name3.wat.err +0 -0
  1622. /data/ext/cargo-vendor/{wast-209.0.1 → wast-215.0.0}/tests/parse-fail/block1.wat +0 -0
  1623. /data/ext/cargo-vendor/{wast-209.0.1 → wast-215.0.0}/tests/parse-fail/block1.wat.err +0 -0
  1624. /data/ext/cargo-vendor/{wast-209.0.1 → wast-215.0.0}/tests/parse-fail/block2.wat +0 -0
  1625. /data/ext/cargo-vendor/{wast-209.0.1 → wast-215.0.0}/tests/parse-fail/block2.wat.err +0 -0
  1626. /data/ext/cargo-vendor/{wast-209.0.1 → wast-215.0.0}/tests/parse-fail/block3.wat +0 -0
  1627. /data/ext/cargo-vendor/{wast-209.0.1 → wast-215.0.0}/tests/parse-fail/block3.wat.err +0 -0
  1628. /data/ext/cargo-vendor/{wast-209.0.1 → wast-215.0.0}/tests/parse-fail/confusing-block-comment0.wat +0 -0
  1629. /data/ext/cargo-vendor/{wast-209.0.1 → wast-215.0.0}/tests/parse-fail/confusing-block-comment0.wat.err +0 -0
  1630. /data/ext/cargo-vendor/{wast-209.0.1 → wast-215.0.0}/tests/parse-fail/confusing-block-comment1.wat +0 -0
  1631. /data/ext/cargo-vendor/{wast-209.0.1 → wast-215.0.0}/tests/parse-fail/confusing-block-comment1.wat.err +0 -0
  1632. /data/ext/cargo-vendor/{wast-209.0.1 → wast-215.0.0}/tests/parse-fail/confusing-block-comment2.wat +0 -0
  1633. /data/ext/cargo-vendor/{wast-209.0.1 → wast-215.0.0}/tests/parse-fail/confusing-block-comment2.wat.err +0 -0
  1634. /data/ext/cargo-vendor/{wast-209.0.1 → wast-215.0.0}/tests/parse-fail/confusing-block-comment3.wat +0 -0
  1635. /data/ext/cargo-vendor/{wast-209.0.1 → wast-215.0.0}/tests/parse-fail/confusing-block-comment3.wat.err +0 -0
  1636. /data/ext/cargo-vendor/{wast-209.0.1 → wast-215.0.0}/tests/parse-fail/confusing-block-comment4.wat +0 -0
  1637. /data/ext/cargo-vendor/{wast-209.0.1 → wast-215.0.0}/tests/parse-fail/confusing-block-comment4.wat.err +0 -0
  1638. /data/ext/cargo-vendor/{wast-209.0.1 → wast-215.0.0}/tests/parse-fail/confusing-block-comment5.wat +0 -0
  1639. /data/ext/cargo-vendor/{wast-209.0.1 → wast-215.0.0}/tests/parse-fail/confusing-block-comment5.wat.err +0 -0
  1640. /data/ext/cargo-vendor/{wast-209.0.1 → wast-215.0.0}/tests/parse-fail/confusing-block-comment6.wat +0 -0
  1641. /data/ext/cargo-vendor/{wast-209.0.1 → wast-215.0.0}/tests/parse-fail/confusing-block-comment6.wat.err +0 -0
  1642. /data/ext/cargo-vendor/{wast-209.0.1 → wast-215.0.0}/tests/parse-fail/confusing-block-comment7.wat +0 -0
  1643. /data/ext/cargo-vendor/{wast-209.0.1 → wast-215.0.0}/tests/parse-fail/confusing-block-comment7.wat.err +0 -0
  1644. /data/ext/cargo-vendor/{wast-209.0.1 → wast-215.0.0}/tests/parse-fail/confusing-block-comment8.wat +0 -0
  1645. /data/ext/cargo-vendor/{wast-209.0.1 → wast-215.0.0}/tests/parse-fail/confusing-block-comment8.wat.err +0 -0
  1646. /data/ext/cargo-vendor/{wast-209.0.1 → wast-215.0.0}/tests/parse-fail/confusing-line-comment0.wat +0 -0
  1647. /data/ext/cargo-vendor/{wast-209.0.1 → wast-215.0.0}/tests/parse-fail/confusing-line-comment0.wat.err +0 -0
  1648. /data/ext/cargo-vendor/{wast-209.0.1 → wast-215.0.0}/tests/parse-fail/confusing-line-comment1.wat +0 -0
  1649. /data/ext/cargo-vendor/{wast-209.0.1 → wast-215.0.0}/tests/parse-fail/confusing-line-comment1.wat.err +0 -0
  1650. /data/ext/cargo-vendor/{wast-209.0.1 → wast-215.0.0}/tests/parse-fail/confusing-line-comment2.wat +0 -0
  1651. /data/ext/cargo-vendor/{wast-209.0.1 → wast-215.0.0}/tests/parse-fail/confusing-line-comment2.wat.err +0 -0
  1652. /data/ext/cargo-vendor/{wast-209.0.1 → wast-215.0.0}/tests/parse-fail/confusing-line-comment3.wat +0 -0
  1653. /data/ext/cargo-vendor/{wast-209.0.1 → wast-215.0.0}/tests/parse-fail/confusing-line-comment3.wat.err +0 -0
  1654. /data/ext/cargo-vendor/{wast-209.0.1 → wast-215.0.0}/tests/parse-fail/confusing-line-comment4.wat +0 -0
  1655. /data/ext/cargo-vendor/{wast-209.0.1 → wast-215.0.0}/tests/parse-fail/confusing-line-comment4.wat.err +0 -0
  1656. /data/ext/cargo-vendor/{wast-209.0.1 → wast-215.0.0}/tests/parse-fail/confusing-line-comment5.wat +0 -0
  1657. /data/ext/cargo-vendor/{wast-209.0.1 → wast-215.0.0}/tests/parse-fail/confusing-line-comment5.wat.err +0 -0
  1658. /data/ext/cargo-vendor/{wast-209.0.1 → wast-215.0.0}/tests/parse-fail/confusing-line-comment6.wat +0 -0
  1659. /data/ext/cargo-vendor/{wast-209.0.1 → wast-215.0.0}/tests/parse-fail/confusing-line-comment6.wat.err +0 -0
  1660. /data/ext/cargo-vendor/{wast-209.0.1 → wast-215.0.0}/tests/parse-fail/confusing-line-comment7.wat +0 -0
  1661. /data/ext/cargo-vendor/{wast-209.0.1 → wast-215.0.0}/tests/parse-fail/confusing-line-comment7.wat.err +0 -0
  1662. /data/ext/cargo-vendor/{wast-209.0.1 → wast-215.0.0}/tests/parse-fail/confusing-line-comment8.wat +0 -0
  1663. /data/ext/cargo-vendor/{wast-209.0.1 → wast-215.0.0}/tests/parse-fail/confusing-line-comment8.wat.err +0 -0
  1664. /data/ext/cargo-vendor/{wast-209.0.1 → wast-215.0.0}/tests/parse-fail/confusing-string0.wat +0 -0
  1665. /data/ext/cargo-vendor/{wast-209.0.1 → wast-215.0.0}/tests/parse-fail/confusing-string0.wat.err +0 -0
  1666. /data/ext/cargo-vendor/{wast-209.0.1 → wast-215.0.0}/tests/parse-fail/confusing-string1.wat +0 -0
  1667. /data/ext/cargo-vendor/{wast-209.0.1 → wast-215.0.0}/tests/parse-fail/confusing-string1.wat.err +0 -0
  1668. /data/ext/cargo-vendor/{wast-209.0.1 → wast-215.0.0}/tests/parse-fail/confusing-string2.wat +0 -0
  1669. /data/ext/cargo-vendor/{wast-209.0.1 → wast-215.0.0}/tests/parse-fail/confusing-string2.wat.err +0 -0
  1670. /data/ext/cargo-vendor/{wast-209.0.1 → wast-215.0.0}/tests/parse-fail/confusing-string3.wat +0 -0
  1671. /data/ext/cargo-vendor/{wast-209.0.1 → wast-215.0.0}/tests/parse-fail/confusing-string3.wat.err +0 -0
  1672. /data/ext/cargo-vendor/{wast-209.0.1 → wast-215.0.0}/tests/parse-fail/confusing-string4.wat +0 -0
  1673. /data/ext/cargo-vendor/{wast-209.0.1 → wast-215.0.0}/tests/parse-fail/confusing-string4.wat.err +0 -0
  1674. /data/ext/cargo-vendor/{wast-209.0.1 → wast-215.0.0}/tests/parse-fail/confusing-string5.wat +0 -0
  1675. /data/ext/cargo-vendor/{wast-209.0.1 → wast-215.0.0}/tests/parse-fail/confusing-string5.wat.err +0 -0
  1676. /data/ext/cargo-vendor/{wast-209.0.1 → wast-215.0.0}/tests/parse-fail/confusing-string6.wat +0 -0
  1677. /data/ext/cargo-vendor/{wast-209.0.1 → wast-215.0.0}/tests/parse-fail/confusing-string6.wat.err +0 -0
  1678. /data/ext/cargo-vendor/{wast-209.0.1 → wast-215.0.0}/tests/parse-fail/confusing-string7.wat +0 -0
  1679. /data/ext/cargo-vendor/{wast-209.0.1 → wast-215.0.0}/tests/parse-fail/confusing-string7.wat.err +0 -0
  1680. /data/ext/cargo-vendor/{wast-209.0.1 → wast-215.0.0}/tests/parse-fail/confusing-string8.wat +0 -0
  1681. /data/ext/cargo-vendor/{wast-209.0.1 → wast-215.0.0}/tests/parse-fail/confusing-string8.wat.err +0 -0
  1682. /data/ext/cargo-vendor/{wast-209.0.1 → wast-215.0.0}/tests/parse-fail/inline1.wat +0 -0
  1683. /data/ext/cargo-vendor/{wast-209.0.1 → wast-215.0.0}/tests/parse-fail/inline1.wat.err +0 -0
  1684. /data/ext/cargo-vendor/{wast-209.0.1 → wast-215.0.0}/tests/parse-fail/newline-in-string.wat +0 -0
  1685. /data/ext/cargo-vendor/{wast-209.0.1 → wast-215.0.0}/tests/parse-fail/newline-in-string.wat.err +0 -0
  1686. /data/ext/cargo-vendor/{wast-209.0.1 → wast-215.0.0}/tests/parse-fail/string1.wat +0 -0
  1687. /data/ext/cargo-vendor/{wast-209.0.1 → wast-215.0.0}/tests/parse-fail/string1.wat.err +0 -0
  1688. /data/ext/cargo-vendor/{wast-209.0.1 → wast-215.0.0}/tests/parse-fail/string10.wat +0 -0
  1689. /data/ext/cargo-vendor/{wast-209.0.1 → wast-215.0.0}/tests/parse-fail/string10.wat.err +0 -0
  1690. /data/ext/cargo-vendor/{wast-209.0.1 → wast-215.0.0}/tests/parse-fail/string11.wat +0 -0
  1691. /data/ext/cargo-vendor/{wast-209.0.1 → wast-215.0.0}/tests/parse-fail/string11.wat.err +0 -0
  1692. /data/ext/cargo-vendor/{wast-209.0.1 → wast-215.0.0}/tests/parse-fail/string12.wat +0 -0
  1693. /data/ext/cargo-vendor/{wast-209.0.1 → wast-215.0.0}/tests/parse-fail/string12.wat.err +0 -0
  1694. /data/ext/cargo-vendor/{wast-209.0.1 → wast-215.0.0}/tests/parse-fail/string13.wat +0 -0
  1695. /data/ext/cargo-vendor/{wast-209.0.1 → wast-215.0.0}/tests/parse-fail/string13.wat.err +0 -0
  1696. /data/ext/cargo-vendor/{wast-209.0.1 → wast-215.0.0}/tests/parse-fail/string14.wat +0 -0
  1697. /data/ext/cargo-vendor/{wast-209.0.1 → wast-215.0.0}/tests/parse-fail/string14.wat.err +0 -0
  1698. /data/ext/cargo-vendor/{wast-209.0.1 → wast-215.0.0}/tests/parse-fail/string15.wat +0 -0
  1699. /data/ext/cargo-vendor/{wast-209.0.1 → wast-215.0.0}/tests/parse-fail/string15.wat.err +0 -0
  1700. /data/ext/cargo-vendor/{wast-209.0.1 → wast-215.0.0}/tests/parse-fail/string16.wat +0 -0
  1701. /data/ext/cargo-vendor/{wast-209.0.1 → wast-215.0.0}/tests/parse-fail/string16.wat.err +0 -0
  1702. /data/ext/cargo-vendor/{wast-209.0.1 → wast-215.0.0}/tests/parse-fail/string2.wat +0 -0
  1703. /data/ext/cargo-vendor/{wast-209.0.1 → wast-215.0.0}/tests/parse-fail/string2.wat.err +0 -0
  1704. /data/ext/cargo-vendor/{wast-209.0.1 → wast-215.0.0}/tests/parse-fail/string3.wat +0 -0
  1705. /data/ext/cargo-vendor/{wast-209.0.1 → wast-215.0.0}/tests/parse-fail/string3.wat.err +0 -0
  1706. /data/ext/cargo-vendor/{wast-209.0.1 → wast-215.0.0}/tests/parse-fail/string4.wat +0 -0
  1707. /data/ext/cargo-vendor/{wast-209.0.1 → wast-215.0.0}/tests/parse-fail/string4.wat.err +0 -0
  1708. /data/ext/cargo-vendor/{wast-209.0.1 → wast-215.0.0}/tests/parse-fail/string5.wat +0 -0
  1709. /data/ext/cargo-vendor/{wast-209.0.1 → wast-215.0.0}/tests/parse-fail/string5.wat.err +0 -0
  1710. /data/ext/cargo-vendor/{wast-209.0.1 → wast-215.0.0}/tests/parse-fail/string6.wat +0 -0
  1711. /data/ext/cargo-vendor/{wast-209.0.1 → wast-215.0.0}/tests/parse-fail/string6.wat.err +0 -0
  1712. /data/ext/cargo-vendor/{wast-209.0.1 → wast-215.0.0}/tests/parse-fail/string7.wat +0 -0
  1713. /data/ext/cargo-vendor/{wast-209.0.1 → wast-215.0.0}/tests/parse-fail/string7.wat.err +0 -0
  1714. /data/ext/cargo-vendor/{wast-209.0.1 → wast-215.0.0}/tests/parse-fail/string8.wat +0 -0
  1715. /data/ext/cargo-vendor/{wast-209.0.1 → wast-215.0.0}/tests/parse-fail/string8.wat.err +0 -0
  1716. /data/ext/cargo-vendor/{wast-209.0.1 → wast-215.0.0}/tests/parse-fail/string9.wat +0 -0
  1717. /data/ext/cargo-vendor/{wast-209.0.1 → wast-215.0.0}/tests/parse-fail/string9.wat.err +0 -0
  1718. /data/ext/cargo-vendor/{wast-209.0.1 → wast-215.0.0}/tests/parse-fail/unbalanced.wat +0 -0
  1719. /data/ext/cargo-vendor/{wast-209.0.1 → wast-215.0.0}/tests/parse-fail/unbalanced.wat.err +0 -0
  1720. /data/ext/cargo-vendor/{wast-209.0.1 → wast-215.0.0}/tests/parse-fail.rs +0 -0
  1721. /data/ext/cargo-vendor/{wast-209.0.1 → wast-215.0.0}/tests/recursive.rs +0 -0
  1722. /data/ext/cargo-vendor/{wat-1.209.1 → wat-1.215.0}/README.md +0 -0
  1723. /data/ext/cargo-vendor/{wast-209.0.1 → wiggle-23.0.2}/LICENSE +0 -0
  1724. /data/ext/cargo-vendor/{wiggle-22.0.0 → wiggle-23.0.2}/README.md +0 -0
  1725. /data/ext/cargo-vendor/{wiggle-22.0.0 → wiggle-23.0.2}/src/error.rs +0 -0
  1726. /data/ext/cargo-vendor/{wiggle-22.0.0 → wiggle-23.0.2}/src/guest_type.rs +0 -0
  1727. /data/ext/cargo-vendor/{wiggle-22.0.0 → wiggle-23.0.2}/src/lib.rs +0 -0
  1728. /data/ext/cargo-vendor/{wiggle-22.0.0 → wiggle-23.0.2}/src/region.rs +0 -0
  1729. /data/ext/cargo-vendor/{wat-1.209.1 → wiggle-generate-23.0.2}/LICENSE +0 -0
  1730. /data/ext/cargo-vendor/{wiggle-generate-22.0.0 → wiggle-generate-23.0.2}/README.md +0 -0
  1731. /data/ext/cargo-vendor/{wiggle-generate-22.0.0 → wiggle-generate-23.0.2}/src/codegen_settings.rs +0 -0
  1732. /data/ext/cargo-vendor/{wiggle-generate-22.0.0 → wiggle-generate-23.0.2}/src/config.rs +0 -0
  1733. /data/ext/cargo-vendor/{wiggle-generate-22.0.0 → wiggle-generate-23.0.2}/src/funcs.rs +0 -0
  1734. /data/ext/cargo-vendor/{wiggle-generate-22.0.0 → wiggle-generate-23.0.2}/src/lib.rs +0 -0
  1735. /data/ext/cargo-vendor/{wiggle-generate-22.0.0 → wiggle-generate-23.0.2}/src/lifetimes.rs +0 -0
  1736. /data/ext/cargo-vendor/{wiggle-generate-22.0.0 → wiggle-generate-23.0.2}/src/module_trait.rs +0 -0
  1737. /data/ext/cargo-vendor/{wiggle-generate-22.0.0 → wiggle-generate-23.0.2}/src/names.rs +0 -0
  1738. /data/ext/cargo-vendor/{wiggle-generate-22.0.0 → wiggle-generate-23.0.2}/src/types/error.rs +0 -0
  1739. /data/ext/cargo-vendor/{wiggle-generate-22.0.0 → wiggle-generate-23.0.2}/src/types/flags.rs +0 -0
  1740. /data/ext/cargo-vendor/{wiggle-generate-22.0.0 → wiggle-generate-23.0.2}/src/types/handle.rs +0 -0
  1741. /data/ext/cargo-vendor/{wiggle-generate-22.0.0 → wiggle-generate-23.0.2}/src/types/mod.rs +0 -0
  1742. /data/ext/cargo-vendor/{wiggle-generate-22.0.0 → wiggle-generate-23.0.2}/src/types/record.rs +0 -0
  1743. /data/ext/cargo-vendor/{wiggle-generate-22.0.0 → wiggle-generate-23.0.2}/src/types/variant.rs +0 -0
  1744. /data/ext/cargo-vendor/{wiggle-generate-22.0.0 → wiggle-generate-23.0.2}/src/wasmtime.rs +0 -0
  1745. /data/ext/cargo-vendor/{wiggle-22.0.0 → wiggle-macro-23.0.2}/LICENSE +0 -0
  1746. /data/ext/cargo-vendor/{wiggle-macro-22.0.0 → wiggle-macro-23.0.2}/build.rs +0 -0
  1747. /data/ext/cargo-vendor/{wiggle-macro-22.0.0 → wiggle-macro-23.0.2}/src/lib.rs +0 -0
  1748. /data/ext/cargo-vendor/{winch-codegen-0.20.0 → winch-codegen-0.21.2}/LICENSE +0 -0
  1749. /data/ext/cargo-vendor/{winch-codegen-0.20.0 → winch-codegen-0.21.2}/build.rs +0 -0
  1750. /data/ext/cargo-vendor/{winch-codegen-0.20.0 → winch-codegen-0.21.2}/src/abi/local.rs +0 -0
  1751. /data/ext/cargo-vendor/{winch-codegen-0.20.0 → winch-codegen-0.21.2}/src/abi/mod.rs +0 -0
  1752. /data/ext/cargo-vendor/{winch-codegen-0.20.0 → winch-codegen-0.21.2}/src/codegen/bounds.rs +0 -0
  1753. /data/ext/cargo-vendor/{winch-codegen-0.20.0 → winch-codegen-0.21.2}/src/codegen/builtin.rs +0 -0
  1754. /data/ext/cargo-vendor/{winch-codegen-0.20.0 → winch-codegen-0.21.2}/src/codegen/call.rs +0 -0
  1755. /data/ext/cargo-vendor/{winch-codegen-0.20.0 → winch-codegen-0.21.2}/src/codegen/context.rs +0 -0
  1756. /data/ext/cargo-vendor/{winch-codegen-0.20.0 → winch-codegen-0.21.2}/src/codegen/control.rs +0 -0
  1757. /data/ext/cargo-vendor/{winch-codegen-0.20.0 → winch-codegen-0.21.2}/src/frame/mod.rs +0 -0
  1758. /data/ext/cargo-vendor/{winch-codegen-0.20.0 → winch-codegen-0.21.2}/src/isa/aarch64/abi.rs +0 -0
  1759. /data/ext/cargo-vendor/{winch-codegen-0.20.0 → winch-codegen-0.21.2}/src/isa/aarch64/address.rs +0 -0
  1760. /data/ext/cargo-vendor/{winch-codegen-0.20.0 → winch-codegen-0.21.2}/src/isa/aarch64/asm.rs +0 -0
  1761. /data/ext/cargo-vendor/{winch-codegen-0.20.0 → winch-codegen-0.21.2}/src/isa/aarch64/masm.rs +0 -0
  1762. /data/ext/cargo-vendor/{winch-codegen-0.20.0 → winch-codegen-0.21.2}/src/isa/aarch64/mod.rs +0 -0
  1763. /data/ext/cargo-vendor/{winch-codegen-0.20.0 → winch-codegen-0.21.2}/src/isa/aarch64/regs.rs +0 -0
  1764. /data/ext/cargo-vendor/{winch-codegen-0.20.0 → winch-codegen-0.21.2}/src/isa/mod.rs +0 -0
  1765. /data/ext/cargo-vendor/{winch-codegen-0.20.0 → winch-codegen-0.21.2}/src/isa/reg.rs +0 -0
  1766. /data/ext/cargo-vendor/{winch-codegen-0.20.0 → winch-codegen-0.21.2}/src/isa/x64/abi.rs +0 -0
  1767. /data/ext/cargo-vendor/{winch-codegen-0.20.0 → winch-codegen-0.21.2}/src/isa/x64/address.rs +0 -0
  1768. /data/ext/cargo-vendor/{winch-codegen-0.20.0 → winch-codegen-0.21.2}/src/isa/x64/asm.rs +0 -0
  1769. /data/ext/cargo-vendor/{winch-codegen-0.20.0 → winch-codegen-0.21.2}/src/isa/x64/masm.rs +0 -0
  1770. /data/ext/cargo-vendor/{winch-codegen-0.20.0 → winch-codegen-0.21.2}/src/isa/x64/mod.rs +0 -0
  1771. /data/ext/cargo-vendor/{winch-codegen-0.20.0 → winch-codegen-0.21.2}/src/isa/x64/regs.rs +0 -0
  1772. /data/ext/cargo-vendor/{winch-codegen-0.20.0 → winch-codegen-0.21.2}/src/lib.rs +0 -0
  1773. /data/ext/cargo-vendor/{winch-codegen-0.20.0 → winch-codegen-0.21.2}/src/masm.rs +0 -0
  1774. /data/ext/cargo-vendor/{winch-codegen-0.20.0 → winch-codegen-0.21.2}/src/regalloc.rs +0 -0
  1775. /data/ext/cargo-vendor/{winch-codegen-0.20.0 → winch-codegen-0.21.2}/src/regset.rs +0 -0
  1776. /data/ext/cargo-vendor/{winch-codegen-0.20.0 → winch-codegen-0.21.2}/src/stack.rs +0 -0
  1777. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/README.md +0 -0
  1778. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/src/abi.rs +0 -0
  1779. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/src/ast/toposort.rs +0 -0
  1780. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/src/live.rs +0 -0
  1781. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/src/metadata.rs +0 -0
  1782. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/src/serde_.rs +0 -0
  1783. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/src/sizealign.rs +0 -0
  1784. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/all.rs +0 -0
  1785. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/comments.wit +0 -0
  1786. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/comments.wit.json +0 -0
  1787. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/complex-include/deps/bar/root.wit +0 -0
  1788. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/complex-include/deps/baz/root.wit +0 -0
  1789. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/complex-include/root.wit +0 -0
  1790. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/complex-include.wit.json +0 -0
  1791. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/cross-package-resource/deps/foo/foo.wit +0 -0
  1792. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/cross-package-resource/foo.wit +0 -0
  1793. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/cross-package-resource.wit.json +0 -0
  1794. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/diamond1/deps/dep1/types.wit +0 -0
  1795. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/diamond1/deps/dep2/types.wit +0 -0
  1796. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/diamond1/join.wit +0 -0
  1797. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/diamond1.wit.json +0 -0
  1798. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/disambiguate-diamond/shared1.wit +0 -0
  1799. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/disambiguate-diamond/shared2.wit +0 -0
  1800. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/disambiguate-diamond/world.wit +0 -0
  1801. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/disambiguate-diamond.wit.json +0 -0
  1802. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/empty.wit +0 -0
  1803. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/empty.wit.json +0 -0
  1804. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/feature-gates.wit +0 -0
  1805. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/foreign-deps/deps/another-pkg/other-doc.wit +0 -0
  1806. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/foreign-deps/deps/corp/saas.wit +0 -0
  1807. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/foreign-deps/deps/different-pkg/the-doc.wit +0 -0
  1808. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/foreign-deps/deps/foreign-pkg/the-doc.wit +0 -0
  1809. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/foreign-deps/deps/some-pkg/some-doc.wit +0 -0
  1810. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/foreign-deps/deps/wasi/clocks.wit +0 -0
  1811. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/foreign-deps/deps/wasi/filesystem.wit +0 -0
  1812. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/foreign-deps/root.wit +0 -0
  1813. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/foreign-deps-union/deps/another-pkg/other-doc.wit +0 -0
  1814. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/foreign-deps-union/deps/corp/saas.wit +0 -0
  1815. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/foreign-deps-union/deps/different-pkg/the-doc.wit +0 -0
  1816. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/foreign-deps-union/deps/foreign-pkg/the-doc.wit +0 -0
  1817. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/foreign-deps-union/deps/some-pkg/some-doc.wit +0 -0
  1818. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/foreign-deps-union/deps/wasi/clocks.wit +0 -0
  1819. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/foreign-deps-union/deps/wasi/filesystem.wit +0 -0
  1820. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/foreign-deps-union/deps/wasi/wasi.wit +0 -0
  1821. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/foreign-deps-union/root.wit +0 -0
  1822. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/foreign-deps-union.wit.json +0 -0
  1823. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/foreign-deps.wit.json +0 -0
  1824. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/functions.wit +0 -0
  1825. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/functions.wit.json +0 -0
  1826. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/ignore-files-deps/deps/bar/types.wit +0 -0
  1827. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/ignore-files-deps/deps/ignore-me.txt +0 -0
  1828. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/ignore-files-deps/world.wit +0 -0
  1829. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/ignore-files-deps.wit.json +0 -0
  1830. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/import-export-overlap1.wit +0 -0
  1831. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/import-export-overlap1.wit.json +0 -0
  1832. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/import-export-overlap2.wit +0 -0
  1833. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/import-export-overlap2.wit.json +0 -0
  1834. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/include-reps.wit +0 -0
  1835. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/include-reps.wit.json +0 -0
  1836. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/kebab-name-include-with.wit +0 -0
  1837. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/kebab-name-include-with.wit.json +0 -0
  1838. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/kinds-of-deps/a.wit +0 -0
  1839. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/kinds-of-deps/deps/b/root.wit +0 -0
  1840. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/kinds-of-deps/deps/c.wit +0 -0
  1841. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/kinds-of-deps/deps/d.wat +0 -0
  1842. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/kinds-of-deps/deps/e.wasm +0 -0
  1843. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/kinds-of-deps.wit.json +0 -0
  1844. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/many-names/a.wit +0 -0
  1845. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/many-names/b.wit +0 -0
  1846. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/many-names.wit.json +0 -0
  1847. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/multi-file/bar.wit +0 -0
  1848. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/multi-file/cycle-a.wit +0 -0
  1849. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/multi-file/cycle-b.wit +0 -0
  1850. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/multi-file/foo.wit +0 -0
  1851. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/multi-file.wit.json +0 -0
  1852. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/name-both-resource-and-type/deps/dep/foo.wit +0 -0
  1853. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/name-both-resource-and-type/foo.wit +0 -0
  1854. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/name-both-resource-and-type.wit.json +0 -0
  1855. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/package-syntax1.wit +0 -0
  1856. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/package-syntax1.wit.json +0 -0
  1857. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/package-syntax3.wit +0 -0
  1858. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/package-syntax3.wit.json +0 -0
  1859. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/package-syntax4.wit +0 -0
  1860. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/package-syntax4.wit.json +0 -0
  1861. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/parse-fail/alias-no-type.wit +0 -0
  1862. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/parse-fail/alias-no-type.wit.result +0 -0
  1863. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/parse-fail/async.wit.result +0 -0
  1864. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/parse-fail/async1.wit.result +0 -0
  1865. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/parse-fail/bad-function.wit +0 -0
  1866. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/parse-fail/bad-function.wit.result +0 -0
  1867. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/parse-fail/bad-function2.wit +0 -0
  1868. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/parse-fail/bad-function2.wit.result +0 -0
  1869. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/parse-fail/bad-gate1.wit +0 -0
  1870. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/parse-fail/bad-gate1.wit.result +0 -0
  1871. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/parse-fail/bad-gate2.wit +0 -0
  1872. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/parse-fail/bad-gate2.wit.result +0 -0
  1873. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/parse-fail/bad-gate3.wit +0 -0
  1874. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/parse-fail/bad-gate3.wit.result +0 -0
  1875. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/parse-fail/bad-gate4.wit +0 -0
  1876. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/parse-fail/bad-gate4.wit.result +0 -0
  1877. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/parse-fail/bad-gate5.wit +0 -0
  1878. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/parse-fail/bad-gate5.wit.result +0 -0
  1879. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/parse-fail/bad-include1.wit +0 -0
  1880. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/parse-fail/bad-include1.wit.result +0 -0
  1881. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/parse-fail/bad-include2.wit +0 -0
  1882. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/parse-fail/bad-include2.wit.result +0 -0
  1883. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/parse-fail/bad-include3.wit +0 -0
  1884. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/parse-fail/bad-include3.wit.result +0 -0
  1885. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/parse-fail/bad-list.wit +0 -0
  1886. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/parse-fail/bad-list.wit.result +0 -0
  1887. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/parse-fail/bad-pkg1/root.wit +0 -0
  1888. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/parse-fail/bad-pkg1.wit.result +0 -0
  1889. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/parse-fail/bad-pkg2/deps/bar/empty.wit +0 -0
  1890. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/parse-fail/bad-pkg2/root.wit +0 -0
  1891. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/parse-fail/bad-pkg2.wit.result +0 -0
  1892. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/parse-fail/bad-pkg3/deps/bar/baz.wit +0 -0
  1893. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/parse-fail/bad-pkg3/root.wit +0 -0
  1894. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/parse-fail/bad-pkg3.wit.result +0 -0
  1895. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/parse-fail/bad-pkg4/deps/bar/baz.wit +0 -0
  1896. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/parse-fail/bad-pkg4/root.wit +0 -0
  1897. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/parse-fail/bad-pkg4.wit.result +0 -0
  1898. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/parse-fail/bad-pkg5/deps/bar/baz.wit +0 -0
  1899. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/parse-fail/bad-pkg5/root.wit +0 -0
  1900. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/parse-fail/bad-pkg5.wit.result +0 -0
  1901. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/parse-fail/bad-pkg6/deps/bar/baz.wit +0 -0
  1902. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/parse-fail/bad-pkg6/root.wit +0 -0
  1903. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/parse-fail/bad-pkg6.wit.result +0 -0
  1904. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/parse-fail/bad-resource1.wit +0 -0
  1905. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/parse-fail/bad-resource1.wit.result +0 -0
  1906. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/parse-fail/bad-resource10.wit +0 -0
  1907. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/parse-fail/bad-resource10.wit.result +0 -0
  1908. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/parse-fail/bad-resource11.wit +0 -0
  1909. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/parse-fail/bad-resource11.wit.result +0 -0
  1910. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/parse-fail/bad-resource12.wit +0 -0
  1911. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/parse-fail/bad-resource12.wit.result +0 -0
  1912. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/parse-fail/bad-resource13.wit +0 -0
  1913. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/parse-fail/bad-resource13.wit.result +0 -0
  1914. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/parse-fail/bad-resource14.wit +0 -0
  1915. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/parse-fail/bad-resource14.wit.result +0 -0
  1916. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/parse-fail/bad-resource15/deps/foo/foo.wit +0 -0
  1917. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/parse-fail/bad-resource15/foo.wit +0 -0
  1918. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/parse-fail/bad-resource15.wit.result +0 -0
  1919. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/parse-fail/bad-resource2.wit +0 -0
  1920. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/parse-fail/bad-resource2.wit.result +0 -0
  1921. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/parse-fail/bad-resource3.wit +0 -0
  1922. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/parse-fail/bad-resource3.wit.result +0 -0
  1923. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/parse-fail/bad-resource4.wit +0 -0
  1924. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/parse-fail/bad-resource4.wit.result +0 -0
  1925. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/parse-fail/bad-resource5.wit +0 -0
  1926. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/parse-fail/bad-resource5.wit.result +0 -0
  1927. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/parse-fail/bad-resource6.wit +0 -0
  1928. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/parse-fail/bad-resource6.wit.result +0 -0
  1929. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/parse-fail/bad-resource7.wit +0 -0
  1930. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/parse-fail/bad-resource7.wit.result +0 -0
  1931. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/parse-fail/bad-resource8.wit +0 -0
  1932. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/parse-fail/bad-resource8.wit.result +0 -0
  1933. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/parse-fail/bad-resource9.wit +0 -0
  1934. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/parse-fail/bad-resource9.wit.result +0 -0
  1935. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/parse-fail/bad-since1.wit +0 -0
  1936. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/parse-fail/bad-since1.wit.result +0 -0
  1937. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/parse-fail/bad-since3.wit +0 -0
  1938. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/parse-fail/bad-since3.wit.result +0 -0
  1939. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/parse-fail/bad-world-type1.wit +0 -0
  1940. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/parse-fail/bad-world-type1.wit.result +0 -0
  1941. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/parse-fail/conflicting-package/a.wit +0 -0
  1942. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/parse-fail/conflicting-package/b.wit +0 -0
  1943. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/parse-fail/conflicting-package.wit.result +0 -0
  1944. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/parse-fail/cycle.wit +0 -0
  1945. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/parse-fail/cycle.wit.result +0 -0
  1946. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/parse-fail/cycle2.wit +0 -0
  1947. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/parse-fail/cycle2.wit.result +0 -0
  1948. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/parse-fail/cycle3.wit +0 -0
  1949. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/parse-fail/cycle3.wit.result +0 -0
  1950. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/parse-fail/cycle4.wit +0 -0
  1951. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/parse-fail/cycle4.wit.result +0 -0
  1952. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/parse-fail/cycle5.wit +0 -0
  1953. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/parse-fail/cycle5.wit.result +0 -0
  1954. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/parse-fail/dangling-type.wit +0 -0
  1955. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/parse-fail/dangling-type.wit.result +0 -0
  1956. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/parse-fail/duplicate-function-params.wit +0 -0
  1957. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/parse-fail/duplicate-function-params.wit.result +0 -0
  1958. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/parse-fail/duplicate-functions.wit +0 -0
  1959. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/parse-fail/duplicate-functions.wit.result +0 -0
  1960. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/parse-fail/duplicate-interface.wit +0 -0
  1961. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/parse-fail/duplicate-interface.wit.result +0 -0
  1962. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/parse-fail/duplicate-interface2/foo.wit +0 -0
  1963. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/parse-fail/duplicate-interface2/foo2.wit +0 -0
  1964. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/parse-fail/duplicate-interface2.wit.result +0 -0
  1965. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/parse-fail/duplicate-type.wit +0 -0
  1966. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/parse-fail/duplicate-type.wit.result +0 -0
  1967. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/parse-fail/empty-enum.wit +0 -0
  1968. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/parse-fail/empty-enum.wit.result +0 -0
  1969. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/parse-fail/empty-variant1.wit +0 -0
  1970. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/parse-fail/empty-variant1.wit.result +0 -0
  1971. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/parse-fail/export-twice.wit +0 -0
  1972. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/parse-fail/export-twice.wit.result +0 -0
  1973. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/parse-fail/import-and-export1.wit +0 -0
  1974. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/parse-fail/import-and-export1.wit.result +0 -0
  1975. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/parse-fail/import-and-export2.wit +0 -0
  1976. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/parse-fail/import-and-export2.wit.result +0 -0
  1977. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/parse-fail/import-and-export3.wit +0 -0
  1978. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/parse-fail/import-and-export3.wit.result +0 -0
  1979. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/parse-fail/import-and-export4.wit +0 -0
  1980. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/parse-fail/import-and-export4.wit.result +0 -0
  1981. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/parse-fail/import-and-export5.wit +0 -0
  1982. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/parse-fail/import-and-export5.wit.result +0 -0
  1983. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/parse-fail/import-twice.wit +0 -0
  1984. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/parse-fail/import-twice.wit.result +0 -0
  1985. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/parse-fail/include-cycle.wit +0 -0
  1986. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/parse-fail/include-cycle.wit.result +0 -0
  1987. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/parse-fail/include-foreign/deps/bar/empty.wit +0 -0
  1988. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/parse-fail/include-foreign/root.wit +0 -0
  1989. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/parse-fail/include-foreign.wit.result +0 -0
  1990. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/parse-fail/include-with-id.wit +0 -0
  1991. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/parse-fail/include-with-id.wit.result +0 -0
  1992. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/parse-fail/include-with-on-id.wit +0 -0
  1993. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/parse-fail/include-with-on-id.wit.result +0 -0
  1994. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/parse-fail/invalid-toplevel.wit +0 -0
  1995. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/parse-fail/invalid-toplevel.wit.result +0 -0
  1996. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/parse-fail/invalid-type-reference.wit +0 -0
  1997. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/parse-fail/invalid-type-reference.wit.result +0 -0
  1998. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/parse-fail/invalid-type-reference2.wit +0 -0
  1999. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/parse-fail/invalid-type-reference2.wit.result +0 -0
  2000. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/parse-fail/kebab-name-include-not-found.wit +0 -0
  2001. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/parse-fail/kebab-name-include-not-found.wit.result +0 -0
  2002. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/parse-fail/kebab-name-include.wit +0 -0
  2003. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/parse-fail/kebab-name-include.wit.result +0 -0
  2004. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/parse-fail/keyword.wit +0 -0
  2005. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/parse-fail/keyword.wit.result +0 -0
  2006. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/parse-fail/missing-package.wit +0 -0
  2007. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/parse-fail/missing-package.wit.result +0 -0
  2008. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/parse-fail/multiple-package-docs/a.wit +0 -0
  2009. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/parse-fail/multiple-package-docs/b.wit +0 -0
  2010. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/parse-fail/multiple-package-docs.wit.result +0 -0
  2011. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/parse-fail/no-access-to-sibling-use/bar.wit +0 -0
  2012. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/parse-fail/no-access-to-sibling-use/foo.wit +0 -0
  2013. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/parse-fail/no-access-to-sibling-use.wit.result +0 -0
  2014. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/parse-fail/non-existance-world-include/deps/bar/baz.wit +0 -0
  2015. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/parse-fail/non-existance-world-include/root.wit +0 -0
  2016. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/parse-fail/non-existance-world-include.wit.result +0 -0
  2017. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/parse-fail/pkg-cycle/deps/a1/root.wit +0 -0
  2018. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/parse-fail/pkg-cycle/root.wit +0 -0
  2019. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/parse-fail/pkg-cycle.wit.result +0 -0
  2020. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/parse-fail/pkg-cycle2/deps/a1/root.wit +0 -0
  2021. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/parse-fail/pkg-cycle2/deps/a2/root.wit +0 -0
  2022. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/parse-fail/pkg-cycle2/root.wit +0 -0
  2023. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/parse-fail/pkg-cycle2.wit.result +0 -0
  2024. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/parse-fail/resources-multiple-returns-borrow.wit +0 -0
  2025. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/parse-fail/resources-multiple-returns-borrow.wit.result +0 -0
  2026. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/parse-fail/resources-return-borrow.wit +0 -0
  2027. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/parse-fail/resources-return-borrow.wit.result +0 -0
  2028. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/parse-fail/return-borrow1.wit +0 -0
  2029. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/parse-fail/return-borrow1.wit.result +0 -0
  2030. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/parse-fail/return-borrow2.wit +0 -0
  2031. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/parse-fail/return-borrow2.wit.result +0 -0
  2032. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/parse-fail/return-borrow3.wit +0 -0
  2033. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/parse-fail/return-borrow3.wit.result +0 -0
  2034. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/parse-fail/return-borrow4.wit +0 -0
  2035. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/parse-fail/return-borrow4.wit.result +0 -0
  2036. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/parse-fail/return-borrow5.wit +0 -0
  2037. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/parse-fail/return-borrow5.wit.result +0 -0
  2038. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/parse-fail/return-borrow6.wit +0 -0
  2039. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/parse-fail/return-borrow6.wit.result +0 -0
  2040. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/parse-fail/return-borrow7.wit +0 -0
  2041. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/parse-fail/return-borrow7.wit.result +0 -0
  2042. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/parse-fail/return-borrow8/deps/baz.wit +0 -0
  2043. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/parse-fail/return-borrow8/foo.wit +0 -0
  2044. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/parse-fail/return-borrow8.wit.result +0 -0
  2045. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/parse-fail/type-and-resource-same-name/deps/dep/foo.wit +0 -0
  2046. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/parse-fail/type-and-resource-same-name/foo.wit +0 -0
  2047. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/parse-fail/type-and-resource-same-name.wit.result +0 -0
  2048. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/parse-fail/undefined-typed.wit +0 -0
  2049. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/parse-fail/undefined-typed.wit.result +0 -0
  2050. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/parse-fail/unknown-interface.wit +0 -0
  2051. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/parse-fail/unknown-interface.wit.result +0 -0
  2052. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/parse-fail/unresolved-interface1.wit +0 -0
  2053. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/parse-fail/unresolved-interface1.wit.result +0 -0
  2054. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/parse-fail/unresolved-interface2.wit +0 -0
  2055. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/parse-fail/unresolved-interface2.wit.result +0 -0
  2056. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/parse-fail/unresolved-interface3.wit +0 -0
  2057. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/parse-fail/unresolved-interface3.wit.result +0 -0
  2058. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/parse-fail/unresolved-interface4.wit +0 -0
  2059. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/parse-fail/unresolved-interface4.wit.result +0 -0
  2060. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/parse-fail/unresolved-use1.wit +0 -0
  2061. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/parse-fail/unresolved-use1.wit.result +0 -0
  2062. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/parse-fail/unresolved-use10/bar.wit +0 -0
  2063. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/parse-fail/unresolved-use10/foo.wit +0 -0
  2064. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/parse-fail/unresolved-use10.wit.result +0 -0
  2065. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/parse-fail/unresolved-use2.wit +0 -0
  2066. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/parse-fail/unresolved-use2.wit.result +0 -0
  2067. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/parse-fail/unresolved-use3.wit +0 -0
  2068. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/parse-fail/unresolved-use3.wit.result +0 -0
  2069. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/parse-fail/unresolved-use7.wit +0 -0
  2070. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/parse-fail/unresolved-use7.wit.result +0 -0
  2071. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/parse-fail/unresolved-use8.wit +0 -0
  2072. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/parse-fail/unresolved-use8.wit.result +0 -0
  2073. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/parse-fail/unresolved-use9.wit +0 -0
  2074. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/parse-fail/unresolved-use9.wit.result +0 -0
  2075. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/parse-fail/unterminated-string.wit.result +0 -0
  2076. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/parse-fail/use-and-include-world/deps/bar/baz.wit +0 -0
  2077. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/parse-fail/use-and-include-world/root.wit +0 -0
  2078. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/parse-fail/use-and-include-world.wit.result +0 -0
  2079. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/parse-fail/use-conflict.wit +0 -0
  2080. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/parse-fail/use-conflict.wit.result +0 -0
  2081. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/parse-fail/use-conflict2.wit +0 -0
  2082. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/parse-fail/use-conflict2.wit.result +0 -0
  2083. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/parse-fail/use-conflict3.wit +0 -0
  2084. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/parse-fail/use-conflict3.wit.result +0 -0
  2085. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/parse-fail/use-cycle1.wit +0 -0
  2086. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/parse-fail/use-cycle1.wit.result +0 -0
  2087. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/parse-fail/use-cycle4.wit +0 -0
  2088. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/parse-fail/use-cycle4.wit.result +0 -0
  2089. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/parse-fail/use-shadow1.wit +0 -0
  2090. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/parse-fail/use-shadow1.wit.result +0 -0
  2091. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/parse-fail/use-world/deps/bar/baz.wit +0 -0
  2092. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/parse-fail/use-world/root.wit +0 -0
  2093. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/parse-fail/use-world.wit.result +0 -0
  2094. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/parse-fail/world-interface-clash.wit +0 -0
  2095. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/parse-fail/world-interface-clash.wit.result +0 -0
  2096. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/parse-fail/world-same-fields2.wit +0 -0
  2097. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/parse-fail/world-same-fields2.wit.result +0 -0
  2098. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/parse-fail/world-same-fields3.wit +0 -0
  2099. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/parse-fail/world-same-fields3.wit.result +0 -0
  2100. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/parse-fail/world-top-level-func.wit +0 -0
  2101. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/parse-fail/world-top-level-func.wit.result +0 -0
  2102. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/parse-fail/world-top-level-func2.wit +0 -0
  2103. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/parse-fail/world-top-level-func2.wit.result +0 -0
  2104. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/random.wit +0 -0
  2105. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/random.wit.json +0 -0
  2106. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/resources-empty.wit +0 -0
  2107. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/resources-empty.wit.json +0 -0
  2108. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/resources-multiple-returns-own.wit +0 -0
  2109. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/resources-multiple-returns-own.wit.json +0 -0
  2110. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/resources-multiple.wit +0 -0
  2111. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/resources-multiple.wit.json +0 -0
  2112. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/resources-return-own.wit +0 -0
  2113. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/resources-return-own.wit.json +0 -0
  2114. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/resources.wit +0 -0
  2115. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/resources.wit.json +0 -0
  2116. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/resources1.wit +0 -0
  2117. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/resources1.wit.json +0 -0
  2118. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/same-name-import-export.wit +0 -0
  2119. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/same-name-import-export.wit.json +0 -0
  2120. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/shared-types.wit +0 -0
  2121. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/shared-types.wit.json +0 -0
  2122. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/simple-wasm-text.wat +0 -0
  2123. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/simple-wasm-text.wit.json +0 -0
  2124. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/since-and-unstable.wit +0 -0
  2125. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/stress-export-elaborate.wit +0 -0
  2126. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/stress-export-elaborate.wit.json +0 -0
  2127. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/type-then-eof.wit +0 -0
  2128. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/type-then-eof.wit.json +0 -0
  2129. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/types.wit +0 -0
  2130. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/types.wit.json +0 -0
  2131. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/union-fuzz-1.wit +0 -0
  2132. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/union-fuzz-1.wit.json +0 -0
  2133. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/union-fuzz-2.wit +0 -0
  2134. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/union-fuzz-2.wit.json +0 -0
  2135. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/use-chain.wit +0 -0
  2136. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/use-chain.wit.json +0 -0
  2137. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/use.wit +0 -0
  2138. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/use.wit.json +0 -0
  2139. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/versions/deps/a1/foo.wit +0 -0
  2140. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/versions/deps/a2/foo.wit +0 -0
  2141. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/versions/foo.wit +0 -0
  2142. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/versions.wit.json +0 -0
  2143. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/wasi.wit +0 -0
  2144. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/wasi.wit.json +0 -0
  2145. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/world-diamond.wit +0 -0
  2146. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/world-diamond.wit.json +0 -0
  2147. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/world-iface-no-collide.wit +0 -0
  2148. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/world-iface-no-collide.wit.json +0 -0
  2149. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/world-implicit-import1.wit +0 -0
  2150. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/world-implicit-import1.wit.json +0 -0
  2151. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/world-implicit-import2.wit +0 -0
  2152. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/world-implicit-import2.wit.json +0 -0
  2153. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/world-implicit-import3.wit +0 -0
  2154. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/world-implicit-import3.wit.json +0 -0
  2155. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/world-same-fields4.wit +0 -0
  2156. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/world-same-fields4.wit.json +0 -0
  2157. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/world-top-level-funcs.wit +0 -0
  2158. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/world-top-level-funcs.wit.json +0 -0
  2159. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/world-top-level-resources.wit +0 -0
  2160. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/world-top-level-resources.wit.json +0 -0
  2161. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/worlds-union-dedup.wit +0 -0
  2162. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/worlds-union-dedup.wit.json +0 -0
  2163. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/worlds-with-types.wit +0 -0
  2164. /data/ext/cargo-vendor/{wit-parser-0.209.1 → wit-parser-0.212.0}/tests/ui/worlds-with-types.wit.json +0 -0
@@ -1,4810 +0,0 @@
1
- ;; x86-64 instruction selection and CLIF-to-MachInst lowering.
2
-
3
- ;; The main lowering constructor term: takes a clif `Inst` and returns the
4
- ;; register(s) within which the lowered instruction's result values live.
5
- (decl partial lower (Inst) InstOutput)
6
-
7
- ;; A variant of the main lowering constructor term, used for branches.
8
- ;; The only difference is that it gets an extra argument holding a vector
9
- ;; of branch targets to be used.
10
- (decl partial lower_branch (Inst MachLabelSlice) Unit)
11
-
12
- ;;;; Rules for `iconst` ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;
13
-
14
- ;; `i64` and smaller.
15
- (rule (lower (has_type (fits_in_64 ty)
16
- (iconst (u64_from_imm64 x))))
17
- (imm ty x))
18
-
19
- ;; `i128`
20
- (rule 1 (lower (has_type $I128
21
- (iconst (u64_from_imm64 x))))
22
- (value_regs (imm $I64 x)
23
- (imm $I64 0)))
24
-
25
- ;;;; Rules for `f32const` ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;
26
-
27
- (rule (lower (f32const (u32_from_ieee32 x)))
28
- (imm $F32 x))
29
-
30
- ;;;; Rules for `f64const` ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;
31
-
32
- (rule (lower (f64const (u64_from_ieee64 x)))
33
- (imm $F64 x))
34
-
35
- ;;;; Rules for `null` ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;
36
-
37
- (rule (lower (has_type ty (null)))
38
- (imm ty 0))
39
-
40
- ;;;; Rules for `iadd` ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;
41
-
42
- ;; `i64` and smaller.
43
-
44
- ;; Base case for 8 and 16-bit types
45
- (rule -6 (lower (has_type (fits_in_16 ty)
46
- (iadd x y)))
47
- (x64_add ty x y))
48
-
49
- ;; Base case for 32 and 64-bit types which might end up using the `lea`
50
- ;; instruction to fold multiple operations into one.
51
- ;;
52
- ;; Note that at this time this always generates a `lea` pseudo-instruction,
53
- ;; but the actual instruction emitted might be an `add` if it's equivalent.
54
- ;; For more details on this see the `emit.rs` logic to emit
55
- ;; `LoadEffectiveAddress`.
56
- (rule -5 (lower (has_type (ty_32_or_64 ty) (iadd x y)))
57
- (x64_lea ty (to_amode_add (mem_flags_trusted) x y (zero_offset))))
58
-
59
- ;; Higher-priority cases than the previous two where a load can be sunk into
60
- ;; the add instruction itself. Note that both operands are tested for
61
- ;; sink-ability since addition is commutative
62
- (rule -4 (lower (has_type (fits_in_64 ty)
63
- (iadd x (sinkable_load y))))
64
- (x64_add ty x y))
65
- (rule -3 (lower (has_type (fits_in_64 ty)
66
- (iadd (sinkable_load x) y)))
67
- (x64_add ty y x))
68
-
69
- ;; SSE.
70
-
71
- (rule (lower (has_type (multi_lane 8 16)
72
- (iadd x y)))
73
- (x64_paddb x y))
74
-
75
- (rule (lower (has_type (multi_lane 16 8)
76
- (iadd x y)))
77
- (x64_paddw x y))
78
-
79
- (rule (lower (has_type (multi_lane 32 4)
80
- (iadd x y)))
81
- (x64_paddd x y))
82
-
83
- (rule (lower (has_type (multi_lane 64 2)
84
- (iadd x y)))
85
- (x64_paddq x y))
86
-
87
- ;; `i128`
88
- (rule 1 (lower (has_type $I128 (iadd x y)))
89
- ;; Get the high/low registers for `x`.
90
- (let ((x_regs ValueRegs x)
91
- (x_lo Gpr (value_regs_get_gpr x_regs 0))
92
- (x_hi Gpr (value_regs_get_gpr x_regs 1)))
93
- ;; Get the high/low registers for `y`.
94
- (let ((y_regs ValueRegs y)
95
- (y_lo Gpr (value_regs_get_gpr y_regs 0))
96
- (y_hi Gpr (value_regs_get_gpr y_regs 1)))
97
- ;; Do an add followed by an add-with-carry.
98
- (with_flags (x64_add_with_flags_paired $I64 x_lo y_lo)
99
- (x64_adc_paired $I64 x_hi y_hi)))))
100
-
101
- ;;;; Helpers for `*_overflow` ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;
102
-
103
- (decl construct_overflow_op (CC ProducesFlags) InstOutput)
104
- (rule (construct_overflow_op cc inst)
105
- (let ((results ValueRegs (with_flags inst
106
- (x64_setcc_paired cc))))
107
- (output_pair (value_regs_get results 0)
108
- (value_regs_get results 1))))
109
-
110
- (decl construct_overflow_op_alu (Type CC AluRmiROpcode Gpr GprMemImm) InstOutput)
111
- (rule (construct_overflow_op_alu ty cc alu_op src1 src2)
112
- (construct_overflow_op cc (x64_alurmi_with_flags_paired alu_op ty src1 src2)))
113
-
114
- ;; This essentially creates
115
- ;; alu_<op1> x_lo, y_lo
116
- ;; alu_<op2> x_hi, y_hi
117
- ;; set<cc> r8
118
- (decl construct_overflow_op_alu_128 (CC AluRmiROpcode AluRmiROpcode Value Value) InstOutput)
119
- (rule (construct_overflow_op_alu_128 cc op1 op2 x y)
120
- ;; Get the high/low registers for `x`.
121
- (let ((x_regs ValueRegs x)
122
- (x_lo Gpr (value_regs_get_gpr x_regs 0))
123
- (x_hi Gpr (value_regs_get_gpr x_regs 1)))
124
- ;; Get the high/low registers for `y`.
125
- (let ((y_regs ValueRegs y)
126
- (y_lo Gpr (value_regs_get_gpr y_regs 0))
127
- (y_hi Gpr (value_regs_get_gpr y_regs 1)))
128
- (let ((lo_inst ProducesFlags (x64_alurmi_with_flags_paired op1 $I64 x_lo y_lo))
129
- (hi_inst ConsumesAndProducesFlags (x64_alurmi_with_flags_chained op2 $I64 x_hi y_hi))
130
- (of_inst ConsumesFlags (x64_setcc_paired cc))
131
-
132
- (result MultiReg (with_flags_chained lo_inst hi_inst of_inst)))
133
- (multi_reg_to_pair_and_single result)))))
134
-
135
- ;;;; Rules for `uadd_overflow` ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;
136
-
137
- (rule 1 (lower (uadd_overflow x y @ (value_type (fits_in_64 ty))))
138
- (construct_overflow_op_alu ty (CC.B) (AluRmiROpcode.Add) x y))
139
-
140
- ;; i128 gets lowered into adc and add
141
- (rule 0 (lower (uadd_overflow x y @ (value_type $I128)))
142
- (construct_overflow_op_alu_128 (CC.B) (AluRmiROpcode.Add) (AluRmiROpcode.Adc) x y))
143
-
144
- ;;;; Rules for `sadd_overflow` ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;
145
-
146
- (rule 1 (lower (sadd_overflow x y @ (value_type (fits_in_64 ty))))
147
- (construct_overflow_op_alu ty (CC.O) (AluRmiROpcode.Add) x y))
148
-
149
- (rule 0 (lower (sadd_overflow x y @ (value_type $I128)))
150
- (construct_overflow_op_alu_128 (CC.O) (AluRmiROpcode.Add) (AluRmiROpcode.Adc) x y))
151
-
152
- ;;;; Rules for `usub_overflow` ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;
153
-
154
- (rule 1 (lower (usub_overflow x y @ (value_type (fits_in_64 ty))))
155
- (construct_overflow_op_alu ty (CC.B) (AluRmiROpcode.Sub) x y))
156
-
157
- (rule 0 (lower (usub_overflow x y @ (value_type $I128)))
158
- (construct_overflow_op_alu_128 (CC.B) (AluRmiROpcode.Sub) (AluRmiROpcode.Sbb) x y))
159
-
160
- ;;;; Rules for `ssub_overflow` ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;
161
-
162
- (rule 1 (lower (ssub_overflow x y @ (value_type (fits_in_64 ty))))
163
- (construct_overflow_op_alu ty (CC.O) (AluRmiROpcode.Sub) x y))
164
-
165
- (rule 0 (lower (ssub_overflow x y @ (value_type $I128)))
166
- (construct_overflow_op_alu_128 (CC.O) (AluRmiROpcode.Sub) (AluRmiROpcode.Sbb) x y))
167
-
168
- ;;;; Rules for `umul_overflow` ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;
169
-
170
- (rule 2 (lower (umul_overflow x y @ (value_type $I8)))
171
- (construct_overflow_op (CC.O) (x64_mul8_with_flags_paired $false x y)))
172
-
173
- (rule 3 (lower (umul_overflow x y @ (value_type (ty_int_ref_16_to_64 ty))))
174
- (construct_overflow_op (CC.O) (x64_mul_lo_with_flags_paired ty $false x y)))
175
-
176
- ;;;; Rules for `smul_overflow` ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;
177
-
178
- (rule 2 (lower (smul_overflow x y @ (value_type $I8)))
179
- (construct_overflow_op (CC.O) (x64_mul8_with_flags_paired $true x y)))
180
-
181
- (rule 3 (lower (smul_overflow x y @ (value_type (ty_int_ref_16_to_64 ty))))
182
- (construct_overflow_op (CC.O) (x64_mul_lo_with_flags_paired ty $true x y)))
183
-
184
- ;;;; Rules for `sadd_sat` ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;
185
-
186
- (rule (lower (has_type (multi_lane 8 16)
187
- (sadd_sat x y)))
188
- (x64_paddsb x y))
189
-
190
- (rule (lower (has_type (multi_lane 16 8)
191
- (sadd_sat x y)))
192
- (x64_paddsw x y))
193
-
194
- ;;;; Rules for `uadd_sat` ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;
195
-
196
- (rule (lower (has_type (multi_lane 8 16)
197
- (uadd_sat x y)))
198
- (x64_paddusb x y))
199
-
200
- (rule (lower (has_type (multi_lane 16 8)
201
- (uadd_sat x y)))
202
- (x64_paddusw x y))
203
-
204
- ;;;; Rules for `isub` ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;
205
-
206
- ;; `i64` and smaller.
207
-
208
- ;; Sub two registers.
209
- (rule -3 (lower (has_type (fits_in_64 ty)
210
- (isub x y)))
211
- (x64_sub ty x y))
212
-
213
- ;; SSE.
214
-
215
- (rule (lower (has_type (multi_lane 8 16)
216
- (isub x y)))
217
- (x64_psubb x y))
218
-
219
- (rule (lower (has_type (multi_lane 16 8)
220
- (isub x y)))
221
- (x64_psubw x y))
222
-
223
- (rule (lower (has_type (multi_lane 32 4)
224
- (isub x y)))
225
- (x64_psubd x y))
226
-
227
- (rule (lower (has_type (multi_lane 64 2)
228
- (isub x y)))
229
- (x64_psubq x y))
230
-
231
- ;; `i128`
232
- (rule 1 (lower (has_type $I128 (isub x y)))
233
- ;; Get the high/low registers for `x`.
234
- (let ((x_regs ValueRegs x)
235
- (x_lo Gpr (value_regs_get_gpr x_regs 0))
236
- (x_hi Gpr (value_regs_get_gpr x_regs 1)))
237
- ;; Get the high/low registers for `y`.
238
- (let ((y_regs ValueRegs y)
239
- (y_lo Gpr (value_regs_get_gpr y_regs 0))
240
- (y_hi Gpr (value_regs_get_gpr y_regs 1)))
241
- ;; Do a sub followed by an sub-with-borrow.
242
- (with_flags (x64_sub_with_flags_paired $I64 x_lo y_lo)
243
- (x64_sbb_paired $I64 x_hi y_hi)))))
244
-
245
- ;;;; Rules for `ssub_sat` ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;
246
-
247
- (rule (lower (has_type (multi_lane 8 16)
248
- (ssub_sat x y)))
249
- (x64_psubsb x y))
250
-
251
- (rule (lower (has_type (multi_lane 16 8)
252
- (ssub_sat x y)))
253
- (x64_psubsw x y))
254
-
255
- ;;;; Rules for `usub_sat` ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;
256
-
257
- (rule (lower (has_type (multi_lane 8 16)
258
- (usub_sat x y)))
259
- (x64_psubusb x y))
260
-
261
- (rule (lower (has_type (multi_lane 16 8)
262
- (usub_sat x y)))
263
- (x64_psubusw x y))
264
-
265
- ;;;; Rules for `band` ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;
266
-
267
- ;; `{i,b}64` and smaller.
268
-
269
- ;; And two registers.
270
- (rule 0 (lower (has_type ty (band x y)))
271
- (if (ty_int_ref_scalar_64 ty))
272
- (x64_and ty x y))
273
-
274
- ;; The above case automatically handles when the rhs is an immediate or a
275
- ;; sinkable load, but additionally handle the lhs here.
276
-
277
- (rule 1 (lower (has_type ty (band (sinkable_load x) y)))
278
- (if (ty_int_ref_scalar_64 ty))
279
- (x64_and ty y x))
280
-
281
- (rule 2 (lower (has_type ty (band (simm32_from_value x) y)))
282
- (if (ty_int_ref_scalar_64 ty))
283
- (x64_and ty y x))
284
-
285
- ;; f32 and f64
286
-
287
- (rule 5 (lower (has_type (ty_scalar_float ty) (band x y)))
288
- (sse_and ty x y))
289
-
290
- ;; SSE.
291
-
292
- (decl sse_and (Type Xmm XmmMem) Xmm)
293
- (rule (sse_and $F32X4 x y) (x64_andps x y))
294
- (rule (sse_and $F64X2 x y) (x64_andpd x y))
295
- (rule (sse_and $F32 x y) (x64_andps x y))
296
- (rule (sse_and $F64 x y) (x64_andpd x y))
297
- (rule -1 (sse_and (multi_lane _bits _lanes) x y) (x64_pand x y))
298
-
299
- (rule 6 (lower (has_type ty @ (multi_lane _bits _lanes)
300
- (band x y)))
301
- (sse_and ty x y))
302
-
303
- ;; `i128`.
304
-
305
- (decl and_i128 (ValueRegs ValueRegs) ValueRegs)
306
- (rule (and_i128 x y)
307
- (let ((x_regs ValueRegs x)
308
- (x_lo Gpr (value_regs_get_gpr x_regs 0))
309
- (x_hi Gpr (value_regs_get_gpr x_regs 1))
310
- (y_regs ValueRegs y)
311
- (y_lo Gpr (value_regs_get_gpr y_regs 0))
312
- (y_hi Gpr (value_regs_get_gpr y_regs 1)))
313
- (value_gprs (x64_and $I64 x_lo y_lo)
314
- (x64_and $I64 x_hi y_hi))))
315
-
316
- (rule 7 (lower (has_type $I128 (band x y)))
317
- (and_i128 x y))
318
-
319
- ;; Specialized lowerings for `(band x (bnot y))` which is additionally produced
320
- ;; by Cranelift's `band_not` instruction that is legalized into the simpler
321
- ;; forms early on.
322
-
323
- (decl sse_and_not (Type Xmm XmmMem) Xmm)
324
- (rule (sse_and_not $F32X4 x y) (x64_andnps x y))
325
- (rule (sse_and_not $F64X2 x y) (x64_andnpd x y))
326
- (rule -1 (sse_and_not (multi_lane _bits _lanes) x y) (x64_pandn x y))
327
-
328
- ;; Note the flipping of operands below as we're match
329
- ;;
330
- ;; (band x (bnot y))
331
- ;;
332
- ;; while x86 does
333
- ;;
334
- ;; pandn(x, y) = and(not(x), y)
335
- (rule 8 (lower (has_type ty @ (multi_lane _bits _lane) (band x (bnot y))))
336
- (sse_and_not ty y x))
337
- (rule 9 (lower (has_type ty @ (multi_lane _bits _lane) (band (bnot y) x)))
338
- (sse_and_not ty y x))
339
-
340
- (rule 10 (lower (has_type ty (band x (bnot y))))
341
- (if (ty_int_ref_scalar_64 ty))
342
- (if-let $true (use_bmi1))
343
- ;; the first argument is the one that gets inverted with andn
344
- (x64_andn ty y x))
345
- (rule 11 (lower (has_type ty (band (bnot y) x)))
346
- (if (ty_int_ref_scalar_64 ty))
347
- (if-let $true (use_bmi1))
348
- (x64_andn ty y x))
349
-
350
- ;; Specialization of `blsr` for BMI1
351
-
352
- (decl pure partial val_minus_one (Value) Value)
353
- (rule 0 (val_minus_one (isub x (u64_from_iconst 1))) x)
354
- (rule 0 (val_minus_one (iadd x (i64_from_iconst -1))) x)
355
- (rule 1 (val_minus_one (iadd (i64_from_iconst -1) x)) x)
356
-
357
- (rule 12 (lower (has_type (ty_32_or_64 ty) (band x y)))
358
- (if-let $true (use_bmi1))
359
- (if-let x (val_minus_one y))
360
- (x64_blsr ty x))
361
- (rule 13 (lower (has_type (ty_32_or_64 ty) (band y x)))
362
- (if-let $true (use_bmi1))
363
- (if-let x (val_minus_one y))
364
- (x64_blsr ty x))
365
-
366
- ;; Specialization of `blsi` for BMI1
367
-
368
- (rule 14 (lower (has_type (ty_32_or_64 ty) (band (ineg x) x)))
369
- (if-let $true (use_bmi1))
370
- (x64_blsi ty x))
371
- (rule 15 (lower (has_type (ty_32_or_64 ty) (band x (ineg x))))
372
- (if-let $true (use_bmi1))
373
- (x64_blsi ty x))
374
-
375
- ;; Specialization of `bzhi` for BMI2
376
- ;;
377
- ;; The `bzhi` instruction clears all bits indexed by the second operand of the
378
- ;; first operand. This is pattern-matched here with a `band` against a mask
379
- ;; which is generated to be N bits large. Note that if the index is larger than
380
- ;; the bit-width of the type then `bzhi` doesn't have the same semantics as
381
- ;; `ishl`, so an `and` instruction is required to mask the index to match the
382
- ;; semantics of Cranelift's `ishl`.
383
-
384
- (rule 16 (lower (has_type (ty_32_or_64 ty) (band x y)))
385
- (if-let $true (use_bmi2))
386
- (if-let (ishl (u64_from_iconst 1) index) (val_minus_one y))
387
- (x64_bzhi ty x (x64_and ty index (RegMemImm.Imm (u32_sub (ty_bits ty) 1)))))
388
-
389
- ;;;; Rules for `bor` ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;
390
-
391
- ;; `{i,b}64` and smaller.
392
-
393
- ;; Or two registers.
394
- (rule 0 (lower (has_type ty (bor x y)))
395
- (if (ty_int_ref_scalar_64 ty))
396
- (x64_or ty x y))
397
-
398
- ;; Handle immediates/sinkable loads on the lhs in addition to the automatic
399
- ;; handling of the rhs above
400
-
401
- (rule 1 (lower (has_type ty (bor (sinkable_load x) y)))
402
- (if (ty_int_ref_scalar_64 ty))
403
- (x64_or ty y x))
404
-
405
- (rule 2 (lower (has_type ty (bor (simm32_from_value x) y)))
406
- (if (ty_int_ref_scalar_64 ty))
407
- (x64_or ty y x))
408
-
409
- ;; f32 and f64
410
-
411
- (rule 5 (lower (has_type (ty_scalar_float ty) (bor x y)))
412
- (sse_or ty x y))
413
-
414
- ;; SSE.
415
-
416
- (decl sse_or (Type Xmm XmmMem) Xmm)
417
- (rule (sse_or $F32X4 x y) (x64_orps x y))
418
- (rule (sse_or $F64X2 x y) (x64_orpd x y))
419
- (rule (sse_or $F32 x y) (x64_orps x y))
420
- (rule (sse_or $F64 x y) (x64_orpd x y))
421
- (rule -1 (sse_or (multi_lane _bits _lanes) x y) (x64_por x y))
422
-
423
- (rule 6 (lower (has_type ty @ (multi_lane _bits _lanes)
424
- (bor x y)))
425
- (sse_or ty x y))
426
-
427
- ;; `{i,b}128`.
428
-
429
- (decl or_i128 (ValueRegs ValueRegs) ValueRegs)
430
- (rule (or_i128 x y)
431
- (let ((x_lo Gpr (value_regs_get_gpr x 0))
432
- (x_hi Gpr (value_regs_get_gpr x 1))
433
- (y_lo Gpr (value_regs_get_gpr y 0))
434
- (y_hi Gpr (value_regs_get_gpr y 1)))
435
- (value_gprs (x64_or $I64 x_lo y_lo)
436
- (x64_or $I64 x_hi y_hi))))
437
-
438
- (rule 7 (lower (has_type $I128 (bor x y)))
439
- (or_i128 x y))
440
-
441
- ;;;; Rules for `bxor` ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;
442
-
443
- ;; `{i,b}64` and smaller.
444
-
445
- ;; Xor two registers.
446
- (rule 0 (lower (has_type ty (bxor x y)))
447
- (if (ty_int_ref_scalar_64 ty))
448
- (x64_xor ty x y))
449
-
450
- ;; Handle xor with lhs immediates/sinkable loads in addition to the automatic
451
- ;; handling of the rhs above.
452
-
453
- (rule 1 (lower (has_type ty (bxor (sinkable_load x) y)))
454
- (if (ty_int_ref_scalar_64 ty))
455
- (x64_xor ty y x))
456
-
457
- (rule 4 (lower (has_type ty (bxor (simm32_from_value x) y)))
458
- (if (ty_int_ref_scalar_64 ty))
459
- (x64_xor ty y x))
460
-
461
- ;; f32 and f64
462
-
463
- (rule 5 (lower (has_type (ty_scalar_float ty) (bxor x y)))
464
- (x64_xor_vector ty x y))
465
-
466
- ;; SSE.
467
-
468
- (rule 6 (lower (has_type ty @ (multi_lane _bits _lanes) (bxor x y)))
469
- (x64_xor_vector ty x y))
470
-
471
- ;; `{i,b}128`.
472
-
473
- (rule 7 (lower (has_type $I128 (bxor x y)))
474
- (let ((x_regs ValueRegs x)
475
- (x_lo Gpr (value_regs_get_gpr x_regs 0))
476
- (x_hi Gpr (value_regs_get_gpr x_regs 1))
477
- (y_regs ValueRegs y)
478
- (y_lo Gpr (value_regs_get_gpr y_regs 0))
479
- (y_hi Gpr (value_regs_get_gpr y_regs 1)))
480
- (value_gprs (x64_xor $I64 x_lo y_lo)
481
- (x64_xor $I64 x_hi y_hi))))
482
-
483
- ;; Specialization of `blsmsk` for BMI1
484
-
485
- (rule 8 (lower (has_type (ty_32_or_64 ty) (bxor x y)))
486
- (if-let $true (use_bmi1))
487
- (if-let x (val_minus_one y))
488
- (x64_blsmsk ty x))
489
- (rule 9 (lower (has_type (ty_32_or_64 ty) (bxor y x)))
490
- (if-let $true (use_bmi1))
491
- (if-let x (val_minus_one y))
492
- (x64_blsmsk ty x))
493
-
494
- ;;;; Rules for `ishl` ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;
495
-
496
- ;; `i64` and smaller.
497
-
498
- (rule -1 (lower (has_type (fits_in_64 ty) (ishl src amt)))
499
- (x64_shl ty src (put_masked_in_imm8_gpr amt ty)))
500
-
501
- ;; `i128`.
502
-
503
- (decl shl_i128 (ValueRegs Gpr) ValueRegs)
504
- (rule (shl_i128 src amt)
505
- ;; Unpack the registers that make up the 128-bit value being shifted.
506
- (let ((src_lo Gpr (value_regs_get_gpr src 0))
507
- (src_hi Gpr (value_regs_get_gpr src 1))
508
- ;; Do two 64-bit shifts.
509
- (lo_shifted Gpr (x64_shl $I64 src_lo amt))
510
- (hi_shifted Gpr (x64_shl $I64 src_hi amt))
511
- ;; `src_lo >> (64 - amt)` are the bits to carry over from the lo
512
- ;; into the hi.
513
- (carry Gpr (x64_shr $I64
514
- src_lo
515
- (x64_sub $I64
516
- (imm $I64 64)
517
- amt)))
518
- (zero Gpr (imm $I64 0))
519
- ;; Nullify the carry if we are shifting in by a multiple of 128.
520
- (carry_ Gpr (with_flags_reg (x64_test (OperandSize.Size64)
521
- amt
522
- (RegMemImm.Imm 127))
523
- (cmove $I64
524
- (CC.Z)
525
- zero
526
- carry)))
527
- ;; Add the carry into the high half.
528
- (hi_shifted_ Gpr (x64_or $I64 carry_ hi_shifted)))
529
- ;; Combine the two shifted halves. However, if we are shifting by >= 64
530
- ;; (modulo 128), then the low bits are zero and the high bits are our
531
- ;; low bits.
532
- (with_flags (x64_test (OperandSize.Size64) amt (RegMemImm.Imm 64))
533
- (consumes_flags_concat
534
- (cmove $I64 (CC.Z) lo_shifted zero)
535
- (cmove $I64 (CC.Z) hi_shifted_ lo_shifted)))))
536
-
537
- (rule (lower (has_type $I128 (ishl src amt)))
538
- ;; NB: Only the low bits of `amt` matter since we logically mask the shift
539
- ;; amount to the value's bit width.
540
- (let ((amt_ Gpr (lo_gpr amt)))
541
- (shl_i128 src amt_)))
542
-
543
- ;; SSE.
544
-
545
- ;; Since the x86 instruction set does not have any 8x16 shift instructions (even
546
- ;; in higher feature sets like AVX), we lower the `ishl.i8x16` to a sequence of
547
- ;; instructions. The basic idea, whether the amount to shift by is an immediate
548
- ;; or not, is to use a 16x8 shift and then mask off the incorrect bits to 0s.
549
- (rule (lower (has_type ty @ $I8X16 (ishl src amt)))
550
- (let (
551
- ;; Mask the amount to ensure wrapping behaviour
552
- (masked_amt RegMemImm (mask_xmm_shift ty amt))
553
- ;; Shift `src` using 16x8. Unfortunately, a 16x8 shift will only be
554
- ;; correct for half of the lanes; the others must be fixed up with
555
- ;; the mask below.
556
- (unmasked Xmm (x64_psllw src (mov_rmi_to_xmm masked_amt)))
557
- (mask_addr SyntheticAmode (ishl_i8x16_mask masked_amt))
558
- (mask Reg (x64_load $I8X16 mask_addr (ExtKind.None))))
559
- (sse_and $I8X16 unmasked (RegMem.Reg mask))))
560
-
561
- ;; Get the address of the mask to use when fixing up the lanes that weren't
562
- ;; correctly generated by the 16x8 shift.
563
- (decl ishl_i8x16_mask (RegMemImm) SyntheticAmode)
564
-
565
- ;; When the shift amount is known, we can statically (i.e. at compile time)
566
- ;; determine the mask to use and only emit that.
567
- (decl ishl_i8x16_mask_for_const (u32) SyntheticAmode)
568
- (extern constructor ishl_i8x16_mask_for_const ishl_i8x16_mask_for_const)
569
- (rule (ishl_i8x16_mask (RegMemImm.Imm amt))
570
- (ishl_i8x16_mask_for_const amt))
571
-
572
- ;; Otherwise, we must emit the entire mask table and dynamically (i.e. at run
573
- ;; time) find the correct mask offset in the table. We use `lea` to find the
574
- ;; base address of the mask table and then complex addressing to offset to the
575
- ;; right mask: `base_address + amt << 4`
576
- (decl ishl_i8x16_mask_table () SyntheticAmode)
577
- (extern constructor ishl_i8x16_mask_table ishl_i8x16_mask_table)
578
- (rule (ishl_i8x16_mask (RegMemImm.Reg amt))
579
- (let ((mask_table SyntheticAmode (ishl_i8x16_mask_table))
580
- (base_mask_addr Gpr (x64_lea $I64 mask_table))
581
- (mask_offset Gpr (x64_shl $I64 amt
582
- (imm8_to_imm8_gpr 4))))
583
- (Amode.ImmRegRegShift 0
584
- base_mask_addr
585
- mask_offset
586
- 0
587
- (mem_flags_trusted))))
588
-
589
- (rule (ishl_i8x16_mask (RegMemImm.Mem amt))
590
- (ishl_i8x16_mask (RegMemImm.Reg (x64_load $I64 amt (ExtKind.None)))))
591
-
592
- ;; 16x8, 32x4, and 64x2 shifts can each use a single instruction, once the shift amount is masked.
593
-
594
- (rule (lower (has_type ty @ $I16X8 (ishl src amt)))
595
- (x64_psllw src (mov_rmi_to_xmm (mask_xmm_shift ty amt))))
596
-
597
- (rule (lower (has_type ty @ $I32X4 (ishl src amt)))
598
- (x64_pslld src (mov_rmi_to_xmm (mask_xmm_shift ty amt))))
599
-
600
- (rule (lower (has_type ty @ $I64X2 (ishl src amt)))
601
- (x64_psllq src (mov_rmi_to_xmm (mask_xmm_shift ty amt))))
602
-
603
- ;;;; Rules for `ushr` ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;
604
-
605
- ;; `i64` and smaller.
606
-
607
- (rule -1 (lower (has_type (fits_in_64 ty) (ushr src amt)))
608
- (let ((src_ Gpr (extend_to_gpr src ty (ExtendKind.Zero))))
609
- (x64_shr ty src_ (put_masked_in_imm8_gpr amt ty))))
610
-
611
- ;; `i128`.
612
-
613
- (decl shr_i128 (ValueRegs Gpr) ValueRegs)
614
- (rule (shr_i128 src amt)
615
- ;; Unpack the lo/hi halves of `src`.
616
- (let ((src_lo Gpr (value_regs_get_gpr src 0))
617
- (src_hi Gpr (value_regs_get_gpr src 1))
618
- ;; Do a shift on each half.
619
- (lo_shifted Gpr (x64_shr $I64 src_lo amt))
620
- (hi_shifted Gpr (x64_shr $I64 src_hi amt))
621
- ;; `src_hi << (64 - amt)` are the bits to carry over from the hi
622
- ;; into the lo.
623
- (carry Gpr (x64_shl $I64
624
- src_hi
625
- (x64_sub $I64
626
- (imm $I64 64)
627
- amt)))
628
- ;; Share the zero value to reduce register pressure
629
- (zero Gpr (imm $I64 0))
630
-
631
- ;; Nullify the carry if we are shifting by a multiple of 128.
632
- (carry_ Gpr (with_flags_reg (x64_test (OperandSize.Size64) amt (RegMemImm.Imm 127))
633
- (cmove $I64 (CC.Z) zero carry)))
634
- ;; Add the carry bits into the lo.
635
- (lo_shifted_ Gpr (x64_or $I64 carry_ lo_shifted)))
636
- ;; Combine the two shifted halves. However, if we are shifting by >= 64
637
- ;; (modulo 128), then the hi bits are zero and the lo bits are what
638
- ;; would otherwise be our hi bits.
639
- (with_flags (x64_test (OperandSize.Size64) amt (RegMemImm.Imm 64))
640
- (consumes_flags_concat
641
- (cmove $I64 (CC.Z) lo_shifted_ hi_shifted)
642
- (cmove $I64 (CC.Z) hi_shifted zero)))))
643
-
644
- (rule (lower (has_type $I128 (ushr src amt)))
645
- ;; NB: Only the low bits of `amt` matter since we logically mask the shift
646
- ;; amount to the value's bit width.
647
- (let ((amt_ Gpr (lo_gpr amt)))
648
- (shr_i128 src amt_)))
649
-
650
- ;; SSE.
651
-
652
- ;; There are no 8x16 shifts in x64. Do the same 16x8-shift-and-mask thing we do
653
- ;; with 8x16 `ishl`.
654
- (rule (lower (has_type ty @ $I8X16 (ushr src amt)))
655
- (let (
656
- ;; Mask the amount to ensure wrapping behaviour
657
- (masked_amt RegMemImm (mask_xmm_shift ty amt))
658
- ;; Shift `src` using 16x8. Unfortunately, a 16x8 shift will only be
659
- ;; correct for half of the lanes; the others must be fixed up with
660
- ;; the mask below.
661
- (unmasked Xmm (x64_psrlw src (mov_rmi_to_xmm masked_amt))))
662
- (sse_and $I8X16
663
- unmasked
664
- (ushr_i8x16_mask masked_amt))))
665
-
666
- ;; Get the address of the mask to use when fixing up the lanes that weren't
667
- ;; correctly generated by the 16x8 shift.
668
- (decl ushr_i8x16_mask (RegMemImm) SyntheticAmode)
669
-
670
- ;; When the shift amount is known, we can statically (i.e. at compile time)
671
- ;; determine the mask to use and only emit that.
672
- (decl ushr_i8x16_mask_for_const (u32) SyntheticAmode)
673
- (extern constructor ushr_i8x16_mask_for_const ushr_i8x16_mask_for_const)
674
- (rule (ushr_i8x16_mask (RegMemImm.Imm amt))
675
- (ushr_i8x16_mask_for_const amt))
676
-
677
- ;; Otherwise, we must emit the entire mask table and dynamically (i.e. at run
678
- ;; time) find the correct mask offset in the table. We use `lea` to find the
679
- ;; base address of the mask table and then complex addressing to offset to the
680
- ;; right mask: `base_address + amt << 4`
681
- (decl ushr_i8x16_mask_table () SyntheticAmode)
682
- (extern constructor ushr_i8x16_mask_table ushr_i8x16_mask_table)
683
- (rule (ushr_i8x16_mask (RegMemImm.Reg amt))
684
- (let ((mask_table SyntheticAmode (ushr_i8x16_mask_table))
685
- (base_mask_addr Gpr (x64_lea $I64 mask_table))
686
- (mask_offset Gpr (x64_shl $I64
687
- amt
688
- (imm8_to_imm8_gpr 4))))
689
- (Amode.ImmRegRegShift 0
690
- base_mask_addr
691
- mask_offset
692
- 0
693
- (mem_flags_trusted))))
694
-
695
- (rule (ushr_i8x16_mask (RegMemImm.Mem amt))
696
- (ushr_i8x16_mask (RegMemImm.Reg (x64_load $I64 amt (ExtKind.None)))))
697
-
698
- ;; 16x8, 32x4, and 64x2 shifts can each use a single instruction, once the shift amount is masked.
699
-
700
- (rule (lower (has_type ty @ $I16X8 (ushr src amt)))
701
- (x64_psrlw src (mov_rmi_to_xmm (mask_xmm_shift ty amt))))
702
-
703
- (rule (lower (has_type ty @ $I32X4 (ushr src amt)))
704
- (x64_psrld src (mov_rmi_to_xmm (mask_xmm_shift ty amt))))
705
-
706
- (rule (lower (has_type ty @ $I64X2 (ushr src amt)))
707
- (x64_psrlq src (mov_rmi_to_xmm (mask_xmm_shift ty amt))))
708
-
709
- (decl mask_xmm_shift (Type Value) RegMemImm)
710
- (rule (mask_xmm_shift ty amt)
711
- (gpr_to_reg (x64_and $I64 amt (RegMemImm.Imm (shift_mask ty)))))
712
- (rule 1 (mask_xmm_shift ty (iconst n))
713
- (RegMemImm.Imm (shift_amount_masked ty n)))
714
-
715
- ;;;; Rules for `sshr` ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;
716
-
717
- ;; `i64` and smaller.
718
-
719
- (rule -1 (lower (has_type (fits_in_64 ty) (sshr src amt)))
720
- (let ((src_ Gpr (extend_to_gpr src ty (ExtendKind.Sign))))
721
- (x64_sar ty src_ (put_masked_in_imm8_gpr amt ty))))
722
-
723
- ;; `i128`.
724
-
725
- (decl sar_i128 (ValueRegs Gpr) ValueRegs)
726
- (rule (sar_i128 src amt)
727
- ;; Unpack the low/high halves of `src`.
728
- (let ((src_lo Gpr (value_regs_get_gpr src 0))
729
- (src_hi Gpr (value_regs_get_gpr src 1))
730
- ;; Do a shift of each half. NB: the low half uses an unsigned shift
731
- ;; because its MSB is not a sign bit.
732
- (lo_shifted Gpr (x64_shr $I64 src_lo amt))
733
- (hi_shifted Gpr (x64_sar $I64 src_hi amt))
734
- ;; `src_hi << (64 - amt)` are the bits to carry over from the low
735
- ;; half to the high half.
736
- (carry Gpr (x64_shl $I64
737
- src_hi
738
- (x64_sub $I64
739
- (imm $I64 64)
740
- amt)))
741
- ;; Nullify the carry if we are shifting by a multiple of 128.
742
- (carry_ Gpr (with_flags_reg (x64_test (OperandSize.Size64) amt (RegMemImm.Imm 127))
743
- (cmove $I64 (CC.Z) (imm $I64 0) carry)))
744
- ;; Add the carry into the low half.
745
- (lo_shifted_ Gpr (x64_or $I64 lo_shifted carry_))
746
- ;; Get all sign bits.
747
- (sign_bits Gpr (x64_sar $I64 src_hi (imm8_to_imm8_gpr 63))))
748
- ;; Combine the two shifted halves. However, if we are shifting by >= 64
749
- ;; (modulo 128), then the hi bits are all sign bits and the lo bits are
750
- ;; what would otherwise be our hi bits.
751
- (with_flags (x64_test (OperandSize.Size64) amt (RegMemImm.Imm 64))
752
- (consumes_flags_concat
753
- (cmove $I64 (CC.Z) lo_shifted_ hi_shifted)
754
- (cmove $I64 (CC.Z) hi_shifted sign_bits)))))
755
-
756
- (rule (lower (has_type $I128 (sshr src amt)))
757
- ;; NB: Only the low bits of `amt` matter since we logically mask the shift
758
- ;; amount to the value's bit width.
759
- (let ((amt_ Gpr (lo_gpr amt)))
760
- (sar_i128 src amt_)))
761
-
762
- ;; SSE.
763
-
764
- ;; Since the x86 instruction set does not have an 8x16 shift instruction and the
765
- ;; approach used for `ishl` and `ushr` cannot be easily used (the masks do not
766
- ;; preserve the sign), we use a different approach here: separate the low and
767
- ;; high lanes, shift them separately, and merge them into the final result.
768
- ;;
769
- ;; Visually, this looks like the following, where `src.i8x16 = [s0, s1, ...,
770
- ;; s15]:
771
- ;;
772
- ;; lo.i16x8 = [(s0, s0), (s1, s1), ..., (s7, s7)]
773
- ;; shifted_lo.i16x8 = shift each lane of `low`
774
- ;; hi.i16x8 = [(s8, s8), (s9, s9), ..., (s15, s15)]
775
- ;; shifted_hi.i16x8 = shift each lane of `high`
776
- ;; result = [s0'', s1'', ..., s15'']
777
- (rule (lower (has_type ty @ $I8X16 (sshr src amt @ (value_type amt_ty))))
778
- (let ((src_ Xmm (put_in_xmm src))
779
- ;; Mask the amount to ensure wrapping behaviour
780
- (masked_amt RegMemImm (mask_xmm_shift ty amt))
781
- ;; In order for `packsswb` later to only use the high byte of each
782
- ;; 16x8 lane, we shift right an extra 8 bits, relying on `psraw` to
783
- ;; fill in the upper bits appropriately.
784
- (lo Xmm (x64_punpcklbw src_ src_))
785
- (hi Xmm (x64_punpckhbw src_ src_))
786
- (amt_ XmmMemImm (sshr_i8x16_bigger_shift amt_ty masked_amt))
787
- (shifted_lo Xmm (x64_psraw lo amt_))
788
- (shifted_hi Xmm (x64_psraw hi amt_)))
789
- (x64_packsswb shifted_lo shifted_hi)))
790
-
791
- (decl sshr_i8x16_bigger_shift (Type RegMemImm) XmmMemImm)
792
- (rule (sshr_i8x16_bigger_shift _ty (RegMemImm.Imm i))
793
- (xmm_mem_imm_new (RegMemImm.Imm (u32_add i 8))))
794
- (rule (sshr_i8x16_bigger_shift ty (RegMemImm.Reg r))
795
- (mov_rmi_to_xmm (RegMemImm.Reg (x64_add ty
796
- r
797
- (RegMemImm.Imm 8)))))
798
- (rule (sshr_i8x16_bigger_shift ty rmi @ (RegMemImm.Mem _m))
799
- (mov_rmi_to_xmm (RegMemImm.Reg (x64_add ty
800
- (imm ty 8)
801
- rmi))))
802
-
803
- ;; `sshr.{i16x8,i32x4}` can be a simple `psra{w,d}`, we just have to make sure
804
- ;; that if the shift amount is in a register, it is in an XMM register.
805
-
806
- (rule (lower (has_type ty @ $I16X8 (sshr src amt)))
807
- (x64_psraw src (mov_rmi_to_xmm (mask_xmm_shift ty amt))))
808
-
809
- (rule (lower (has_type ty @ $I32X4 (sshr src amt)))
810
- (x64_psrad src (mov_rmi_to_xmm (mask_xmm_shift ty amt))))
811
-
812
- ;; The `sshr.i64x2` CLIF instruction has no single x86 instruction in the older
813
- ;; feature sets. To remedy this, a small dance is done with an unsigned right
814
- ;; shift plus some extra ops.
815
- (rule 3 (lower (has_type ty @ $I64X2 (sshr src (iconst n))))
816
- (if-let $true (use_avx512vl))
817
- (if-let $true (use_avx512f))
818
- (x64_vpsraq_imm src (shift_amount_masked ty n)))
819
-
820
- (rule 2 (lower (has_type ty @ $I64X2 (sshr src amt)))
821
- (if-let $true (use_avx512vl))
822
- (if-let $true (use_avx512f))
823
- (let ((masked Gpr (x64_and $I64 amt (RegMemImm.Imm (shift_mask ty)))))
824
- (x64_vpsraq src (x64_movd_to_xmm masked))))
825
-
826
- (rule 1 (lower (has_type $I64X2 (sshr src (iconst (u64_from_imm64 (u64_as_u32 amt))))))
827
- (lower_i64x2_sshr_imm src (u32_and amt 63)))
828
-
829
- (rule (lower (has_type $I64X2 (sshr src amt)))
830
- (lower_i64x2_sshr_gpr src (x64_and $I64 amt (RegMemImm.Imm 63))))
831
-
832
- (decl lower_i64x2_sshr_imm (Xmm u32) Xmm)
833
-
834
- ;; If the shift amount is less than 32 then do an sshr with 32-bit lanes to
835
- ;; produce the upper halves of each result, followed by a ushr of 64-bit lanes
836
- ;; to produce the lower halves of each result. Interleave results at the end.
837
- (rule 2 (lower_i64x2_sshr_imm vec imm)
838
- (if-let $true (u64_lt imm 32))
839
- (let (
840
- (high32 Xmm (x64_psrad vec (xmi_imm imm)))
841
- (high32 Xmm (x64_pshufd high32 0b11_10_11_01))
842
- (low32 Xmm (x64_psrlq vec (xmi_imm imm)))
843
- (low32 Xmm (x64_pshufd low32 0b11_10_10_00))
844
- )
845
- (x64_punpckldq low32 high32)))
846
-
847
- ;; If the shift amount is 32 then the `psrlq` from the above rule can be avoided
848
- (rule 1 (lower_i64x2_sshr_imm vec 32)
849
- (let (
850
- (low32 Xmm (x64_pshufd vec 0b11_10_11_01))
851
- (high32 Xmm (x64_psrad vec (xmi_imm 31)))
852
- (high32 Xmm (x64_pshufd high32 0b11_10_11_01))
853
- )
854
- (x64_punpckldq low32 high32)))
855
-
856
- ;; Shifts >= 32 use one `psrad` to generate the upper bits and second `psrad` to
857
- ;; generate the lower bits. Everything is then woven back together with
858
- ;; shuffles.
859
- (rule (lower_i64x2_sshr_imm vec imm)
860
- (if-let $true (u64_lt 32 imm))
861
- (let (
862
- (high32 Xmm (x64_psrad vec (xmi_imm 31)))
863
- (high32 Xmm (x64_pshufd high32 0b11_10_11_01))
864
- (low32 Xmm (x64_psrad vec (xmi_imm (u32_sub imm 32))))
865
- (low32 Xmm (x64_pshufd low32 0b11_10_11_01))
866
- )
867
- (x64_punpckldq low32 high32)))
868
-
869
- ;; A variable shift amount is slightly more complicated than the immediate
870
- ;; shift amounts from above. The `Gpr` argument is guaranteed to be <= 63 by
871
- ;; earlier masking. A `ushr` operation is used with some xor/sub math to
872
- ;; generate the sign bits.
873
- (decl lower_i64x2_sshr_gpr (Xmm Gpr) Xmm)
874
- (rule (lower_i64x2_sshr_gpr vec val)
875
- (let (
876
- (val Xmm (x64_movq_to_xmm val))
877
- (mask Xmm (flip_high_bit_mask $I64X2))
878
- (sign_bit_loc Xmm (x64_psrlq mask val))
879
- (ushr Xmm (x64_psrlq vec val))
880
- (ushr_sign_bit_flip Xmm (x64_pxor sign_bit_loc ushr))
881
- )
882
- (x64_psubq ushr_sign_bit_flip sign_bit_loc)))
883
-
884
- ;;;; Rules for `rotl` ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;
885
-
886
- ;; `i64` and smaller: we can rely on x86's rotate-amount masking since
887
- ;; we operate on the whole register. For const's we mask the constant.
888
-
889
- (rule -1 (lower (has_type (fits_in_64 ty) (rotl src amt)))
890
- (x64_rotl ty src (put_masked_in_imm8_gpr amt ty)))
891
-
892
-
893
- ;; `i128`.
894
-
895
- (rule (lower (has_type $I128 (rotl src amt)))
896
- (let ((src_ ValueRegs src)
897
- ;; NB: Only the low bits of `amt` matter since we logically mask the
898
- ;; rotation amount to the value's bit width.
899
- (amt_ Gpr (lo_gpr amt)))
900
- (or_i128 (shl_i128 src_ amt_)
901
- (shr_i128 src_ (x64_sub $I64
902
- (imm $I64 128)
903
- amt_)))))
904
-
905
- ;;;; Rules for `rotr` ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;
906
-
907
- ;; `i64` and smaller: we can rely on x86's rotate-amount masking since
908
- ;; we operate on the whole register. For const's we mask the constant.
909
-
910
- (rule -1 (lower (has_type (fits_in_64 ty) (rotr src amt)))
911
- (x64_rotr ty src (put_masked_in_imm8_gpr amt ty)))
912
-
913
-
914
- ;; `i128`.
915
-
916
- (rule (lower (has_type $I128 (rotr src amt)))
917
- (let ((src_ ValueRegs src)
918
- ;; NB: Only the low bits of `amt` matter since we logically mask the
919
- ;; rotation amount to the value's bit width.
920
- (amt_ Gpr (lo_gpr amt)))
921
- (or_i128 (shr_i128 src_ amt_)
922
- (shl_i128 src_ (x64_sub $I64
923
- (imm $I64 128)
924
- amt_)))))
925
-
926
- ;;;; Rules for `ineg` ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;
927
-
928
- ;; `i64` and smaller.
929
-
930
- (rule -1 (lower (has_type (fits_in_64 ty) (ineg x)))
931
- (x64_neg ty x))
932
-
933
- (rule -2 (lower (has_type $I128 (ineg x)))
934
- ;; Get the high/low registers for `x`.
935
- (let ((regs ValueRegs x)
936
- (lo Gpr (value_regs_get_gpr regs 0))
937
- (hi Gpr (value_regs_get_gpr regs 1)))
938
- ;; Do a neg followed by an sub-with-borrow.
939
- (with_flags (x64_neg_paired $I64 lo)
940
- (x64_sbb_paired $I64 (imm $I64 0) hi))))
941
-
942
- ;; SSE.
943
-
944
- (rule (lower (has_type $I8X16 (ineg x)))
945
- (x64_psubb (imm $I8X16 0) x))
946
-
947
- (rule (lower (has_type $I16X8 (ineg x)))
948
- (x64_psubw (imm $I16X8 0) x))
949
-
950
- (rule (lower (has_type $I32X4 (ineg x)))
951
- (x64_psubd (imm $I32X4 0) x))
952
-
953
- (rule (lower (has_type $I64X2 (ineg x)))
954
- (x64_psubq (imm $I64X2 0) x))
955
-
956
- ;;;; Rules for `avg_round` ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;
957
-
958
- (rule (lower (has_type (multi_lane 8 16)
959
- (avg_round x y)))
960
- (x64_pavgb x y))
961
-
962
- (rule (lower (has_type (multi_lane 16 8)
963
- (avg_round x y)))
964
- (x64_pavgw x y))
965
-
966
- ;;;; Rules for `imul` ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;
967
-
968
- ;; `i64` and smaller.
969
-
970
- ;; 8-bit base case, needs a special instruction encoding and additionally
971
- ;; move sinkable loads to the right.
972
- (rule -7 (lower (has_type $I8 (imul x y))) (x64_mul8 $false x y))
973
- (rule -6 (lower (has_type $I8 (imul (sinkable_load x) y))) (x64_mul8 $false y x))
974
-
975
- ;; 16-to-64-bit base cases, same as above by moving sinkable loads to the right.
976
- (rule -5 (lower (has_type (ty_int_ref_16_to_64 ty) (imul x y)))
977
- (x64_imul ty x y))
978
- (rule -4 (lower (has_type (ty_int_ref_16_to_64 ty) (imul (sinkable_load x) y)))
979
- (x64_imul ty y x))
980
-
981
- ;; lift out constants to use 3-operand form
982
- (rule -3 (lower (has_type (ty_int_ref_16_to_64 ty) (imul x (iconst (simm32 y)))))
983
- (x64_imul_imm ty x y))
984
- (rule -2 (lower (has_type (ty_int_ref_16_to_64 ty) (imul (iconst (simm32 x)) y)))
985
- (x64_imul_imm ty y x))
986
-
987
- ;; `i128`.
988
-
989
- ;; mul:
990
- ;; dst_lo = lhs_lo * rhs_lo
991
- ;; dst_hi = umulhi(lhs_lo, rhs_lo) +
992
- ;; lhs_lo * rhs_hi +
993
- ;; lhs_hi * rhs_lo
994
- ;;
995
- ;; so we emit:
996
- ;; lo_hi = mul x_lo, y_hi
997
- ;; hi_lo = mul x_hi, y_lo
998
- ;; hilo_hilo = add lo_hi, hi_lo
999
- ;; dst_lo:hi_lolo = mulhi_u x_lo, y_lo
1000
- ;; dst_hi = add hilo_hilo, hi_lolo
1001
- ;; return (dst_lo, dst_hi)
1002
- (rule 2 (lower (has_type $I128 (imul x y)))
1003
- ;; Put `x` into registers and unpack its hi/lo halves.
1004
- (let ((x_regs ValueRegs x)
1005
- (x_lo Gpr (value_regs_get_gpr x_regs 0))
1006
- (x_hi Gpr (value_regs_get_gpr x_regs 1))
1007
- ;; Put `y` into registers and unpack its hi/lo halves.
1008
- (y_regs ValueRegs y)
1009
- (y_lo Gpr (value_regs_get_gpr y_regs 0))
1010
- (y_hi Gpr (value_regs_get_gpr y_regs 1))
1011
- ;; lo_hi = mul x_lo, y_hi
1012
- (lo_hi Gpr (x64_imul $I64 x_lo y_hi))
1013
- ;; hi_lo = mul x_hi, y_lo
1014
- (hi_lo Gpr (x64_imul $I64 x_hi y_lo))
1015
- ;; hilo_hilo = add lo_hi, hi_lo
1016
- (hilo_hilo Gpr (x64_add $I64 lo_hi hi_lo))
1017
- ;; dst_lo:hi_lolo = x64_mul x_lo, y_lo
1018
- (mul_regs ValueRegs (x64_mul $I64 $false x_lo y_lo))
1019
- (dst_lo Gpr (value_regs_get_gpr mul_regs 0))
1020
- (hi_lolo Gpr (value_regs_get_gpr mul_regs 1))
1021
- ;; dst_hi = add hilo_hilo, hi_lolo
1022
- (dst_hi Gpr (x64_add $I64 hilo_hilo hi_lolo)))
1023
- (value_gprs dst_lo dst_hi)))
1024
-
1025
- ;; SSE.
1026
-
1027
- ;; (No i8x16 multiply.)
1028
-
1029
- (rule (lower (has_type (multi_lane 16 8) (imul x y)))
1030
- (x64_pmullw x y))
1031
-
1032
- (rule (lower (has_type (multi_lane 32 4) (imul x y)))
1033
- (if-let $true (use_sse41))
1034
- (x64_pmulld x y))
1035
-
1036
- ;; Without `pmulld` the `pmuludq` instruction is used instead which performs
1037
- ;; 32-bit multiplication storing the 64-bit result. The 64-bit result is
1038
- ;; truncated to 32-bits and everything else is woven into place.
1039
- (rule -1 (lower (has_type (multi_lane 32 4) (imul x y)))
1040
- (let (
1041
- (x Xmm x)
1042
- (y Xmm y)
1043
- (x_hi Xmm (x64_pshufd x 0b00_11_00_01))
1044
- (y_hi Xmm (x64_pshufd y 0b00_11_00_01))
1045
- (mul_lo Xmm (x64_pshufd (x64_pmuludq x y) 0b00_00_10_00))
1046
- (mul_hi Xmm (x64_pshufd (x64_pmuludq x_hi y_hi) 0b00_00_10_00))
1047
- )
1048
- (x64_punpckldq mul_lo mul_hi)))
1049
-
1050
- ;; With AVX-512 we can implement `i64x2` multiplication with a single
1051
- ;; instruction.
1052
- (rule 3 (lower (has_type (multi_lane 64 2) (imul x y)))
1053
- (if-let $true (use_avx512vl))
1054
- (if-let $true (use_avx512dq))
1055
- (x64_vpmullq x y))
1056
-
1057
- ;; Otherwise, for i64x2 multiplication we describe a lane A as being composed of
1058
- ;; a 32-bit upper half "Ah" and a 32-bit lower half "Al". The 32-bit long hand
1059
- ;; multiplication can then be written as:
1060
- ;;
1061
- ;; Ah Al
1062
- ;; * Bh Bl
1063
- ;; -----
1064
- ;; Al * Bl
1065
- ;; + (Ah * Bl) << 32
1066
- ;; + (Al * Bh) << 32
1067
- ;;
1068
- ;; So for each lane we will compute:
1069
- ;;
1070
- ;; A * B = (Al * Bl) + ((Ah * Bl) + (Al * Bh)) << 32
1071
- ;;
1072
- ;; Note, the algorithm will use `pmuludq` which operates directly on the lower
1073
- ;; 32-bit (`Al` or `Bl`) of a lane and writes the result to the full 64-bits of
1074
- ;; the lane of the destination. For this reason we don't need shifts to isolate
1075
- ;; the lower 32-bits, however, we will need to use shifts to isolate the high
1076
- ;; 32-bits when doing calculations, i.e., `Ah == A >> 32`.
1077
- (rule (lower (has_type (multi_lane 64 2)
1078
- (imul a b)))
1079
- (let ((a0 Xmm a)
1080
- (b0 Xmm b)
1081
- ;; a_hi = A >> 32
1082
- (a_hi Xmm (x64_psrlq a0 (xmi_imm 32)))
1083
- ;; ah_bl = Ah * Bl
1084
- (ah_bl Xmm (x64_pmuludq a_hi b0))
1085
- ;; b_hi = B >> 32
1086
- (b_hi Xmm (x64_psrlq b0 (xmi_imm 32)))
1087
- ;; al_bh = Al * Bh
1088
- (al_bh Xmm (x64_pmuludq a0 b_hi))
1089
- ;; aa_bb = ah_bl + al_bh
1090
- (aa_bb Xmm (x64_paddq ah_bl al_bh))
1091
- ;; aa_bb_shifted = aa_bb << 32
1092
- (aa_bb_shifted Xmm (x64_psllq aa_bb (xmi_imm 32)))
1093
- ;; al_bl = Al * Bl
1094
- (al_bl Xmm (x64_pmuludq a0 b0)))
1095
- ;; al_bl + aa_bb_shifted
1096
- (x64_paddq al_bl aa_bb_shifted)))
1097
-
1098
- ;; Special case for `i32x4.extmul_high_i16x8_s`.
1099
- (rule 1 (lower (has_type (multi_lane 32 4)
1100
- (imul (swiden_high (and (value_type (multi_lane 16 8))
1101
- x))
1102
- (swiden_high (and (value_type (multi_lane 16 8))
1103
- y)))))
1104
- (let ((x2 Xmm x)
1105
- (y2 Xmm y)
1106
- (lo Xmm (x64_pmullw x2 y2))
1107
- (hi Xmm (x64_pmulhw x2 y2)))
1108
- (x64_punpckhwd lo hi)))
1109
-
1110
- ;; Special case for `i64x2.extmul_high_i32x4_s`.
1111
- (rule 1 (lower (has_type (multi_lane 64 2)
1112
- (imul (swiden_high (and (value_type (multi_lane 32 4))
1113
- x))
1114
- (swiden_high (and (value_type (multi_lane 32 4))
1115
- y)))))
1116
- (if-let $true (use_sse41))
1117
- (let ((x2 Xmm (x64_pshufd x 0xFA))
1118
- (y2 Xmm (x64_pshufd y 0xFA)))
1119
- (x64_pmuldq x2 y2)))
1120
-
1121
- ;; Special case for `i32x4.extmul_low_i16x8_s`.
1122
- (rule 1 (lower (has_type (multi_lane 32 4)
1123
- (imul (swiden_low (and (value_type (multi_lane 16 8))
1124
- x))
1125
- (swiden_low (and (value_type (multi_lane 16 8))
1126
- y)))))
1127
- (let ((x2 Xmm x)
1128
- (y2 Xmm y)
1129
- (lo Xmm (x64_pmullw x2 y2))
1130
- (hi Xmm (x64_pmulhw x2 y2)))
1131
- (x64_punpcklwd lo hi)))
1132
-
1133
- ;; Special case for `i64x2.extmul_low_i32x4_s`.
1134
- (rule 1 (lower (has_type (multi_lane 64 2)
1135
- (imul (swiden_low (and (value_type (multi_lane 32 4))
1136
- x))
1137
- (swiden_low (and (value_type (multi_lane 32 4))
1138
- y)))))
1139
- (if-let $true (use_sse41))
1140
- (let ((x2 Xmm (x64_pshufd x 0x50))
1141
- (y2 Xmm (x64_pshufd y 0x50)))
1142
- (x64_pmuldq x2 y2)))
1143
-
1144
- ;; Special case for `i32x4.extmul_high_i16x8_u`.
1145
- (rule 1 (lower (has_type (multi_lane 32 4)
1146
- (imul (uwiden_high (and (value_type (multi_lane 16 8))
1147
- x))
1148
- (uwiden_high (and (value_type (multi_lane 16 8))
1149
- y)))))
1150
- (let ((x2 Xmm x)
1151
- (y2 Xmm y)
1152
- (lo Xmm (x64_pmullw x2 y2))
1153
- (hi Xmm (x64_pmulhuw x2 y2)))
1154
- (x64_punpckhwd lo hi)))
1155
-
1156
- ;; Special case for `i64x2.extmul_high_i32x4_u`.
1157
- (rule 1 (lower (has_type (multi_lane 64 2)
1158
- (imul (uwiden_high (and (value_type (multi_lane 32 4))
1159
- x))
1160
- (uwiden_high (and (value_type (multi_lane 32 4))
1161
- y)))))
1162
- (let ((x2 Xmm (x64_pshufd x 0xFA))
1163
- (y2 Xmm (x64_pshufd y 0xFA)))
1164
- (x64_pmuludq x2 y2)))
1165
-
1166
- ;; Special case for `i32x4.extmul_low_i16x8_u`.
1167
- (rule 1 (lower (has_type (multi_lane 32 4)
1168
- (imul (uwiden_low (and (value_type (multi_lane 16 8))
1169
- x))
1170
- (uwiden_low (and (value_type (multi_lane 16 8))
1171
- y)))))
1172
- (let ((x2 Xmm x)
1173
- (y2 Xmm y)
1174
- (lo Xmm (x64_pmullw x2 y2))
1175
- (hi Xmm (x64_pmulhuw x2 y2)))
1176
- (x64_punpcklwd lo hi)))
1177
-
1178
- ;; Special case for `i64x2.extmul_low_i32x4_u`.
1179
- (rule 1 (lower (has_type (multi_lane 64 2)
1180
- (imul (uwiden_low (and (value_type (multi_lane 32 4))
1181
- x))
1182
- (uwiden_low (and (value_type (multi_lane 32 4))
1183
- y)))))
1184
- (let ((x2 Xmm (x64_pshufd x 0x50))
1185
- (y2 Xmm (x64_pshufd y 0x50)))
1186
- (x64_pmuludq x2 y2)))
1187
-
1188
- ;;;; Rules for `iabs` ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;
1189
-
1190
- (rule 1 (lower (has_type $I8X16 (iabs x)))
1191
- (if-let $true (use_ssse3))
1192
- (x64_pabsb x))
1193
-
1194
- ;; Note the use of `pminub` with signed inputs will produce the positive signed
1195
- ;; result which is what is desired here. The `pmaxub` isn't available until
1196
- ;; SSE4.1 in which case the single-instruction above lowering would apply.
1197
- (rule (lower (has_type $I8X16 (iabs x)))
1198
- (let (
1199
- (x Xmm x)
1200
- (negated Xmm (x64_psubb (xmm_zero $I8X16) x))
1201
- )
1202
- (x64_pminub x negated)))
1203
-
1204
- (rule 1 (lower (has_type $I16X8 (iabs x)))
1205
- (if-let $true (use_ssse3))
1206
- (x64_pabsw x))
1207
-
1208
- (rule (lower (has_type $I16X8 (iabs x)))
1209
- (let (
1210
- (x Xmm x)
1211
- (negated Xmm (x64_psubw (xmm_zero $I16X8) x))
1212
- )
1213
- (x64_pmaxsw x negated)))
1214
-
1215
- (rule 1 (lower (has_type $I32X4 (iabs x)))
1216
- (if-let $true (use_ssse3))
1217
- (x64_pabsd x))
1218
-
1219
- ;; Generate a `negative_mask` which is either numerically -1 or 0 depending on
1220
- ;; if the lane is negative. If the lane is positive then the xor operation
1221
- ;; won't change the lane but otherwise it'll bit-flip everything. By then
1222
- ;; subtracting the mask this subtracts 0 for positive lanes (does nothing) or
1223
- ;; ends up adding one for negative lanes. This means that for a negative lane
1224
- ;; `x` the result is `!x + 1` which is the result of negating it.
1225
- (rule (lower (has_type $I32X4 (iabs x)))
1226
- (let (
1227
- (x Xmm x)
1228
- (negative_mask Xmm (x64_psrad x (xmi_imm 31)))
1229
- (flipped_if_negative Xmm (x64_pxor x negative_mask))
1230
- )
1231
- (x64_psubd flipped_if_negative negative_mask)))
1232
-
1233
- ;; When AVX512 is available, we can use a single `vpabsq` instruction.
1234
- (rule 2 (lower (has_type $I64X2 (iabs x)))
1235
- (if-let $true (use_avx512vl))
1236
- (if-let $true (use_avx512f))
1237
- (x64_vpabsq x))
1238
-
1239
- ;; Otherwise, we use a separate register, `neg`, to contain the results of `0 -
1240
- ;; x` and then blend in those results with `blendvpd` if the MSB of `neg` was
1241
- ;; set to 1 (i.e. if `neg` was negative or, conversely, if `x` was originally
1242
- ;; positive).
1243
- (rule 1 (lower (has_type $I64X2 (iabs x)))
1244
- (if-let $true (use_sse41))
1245
- (let ((rx Xmm x)
1246
- (neg Xmm (x64_psubq (imm $I64X2 0) rx)))
1247
- (x64_blendvpd neg rx neg)))
1248
-
1249
- ;; and if `blendvpd` isn't available then perform a shift/shuffle to generate a
1250
- ;; mask of which lanes are negative, followed by flipping bits/sub to make both
1251
- ;; positive.
1252
- (rule (lower (has_type $I64X2 (iabs x)))
1253
- (let ((x Xmm x)
1254
- (signs Xmm (x64_psrad x (RegMemImm.Imm 31)))
1255
- (signs Xmm (x64_pshufd signs 0b11_11_01_01))
1256
- (xor_if_negative Xmm (x64_pxor x signs)))
1257
- (x64_psubq xor_if_negative signs)))
1258
-
1259
- ;; `i64` and smaller.
1260
-
1261
- (rule -1 (lower (has_type (fits_in_64 ty) (iabs x)))
1262
- (let ((src Gpr x)
1263
- (neg ProducesFlags (x64_neg_paired ty src))
1264
- ;; Manually extract the result from the neg, then ignore
1265
- ;; it below, since we need to pass it into the cmove
1266
- ;; before we pass the cmove to with_flags_reg.
1267
- (neg_result Gpr (produces_flags_get_reg neg))
1268
- ;; When the neg instruction sets the sign flag,
1269
- ;; takes the original (non-negative) value.
1270
- (cmove ConsumesFlags (cmove ty (CC.S) src neg_result)))
1271
- (with_flags_reg (produces_flags_ignore neg) cmove)))
1272
-
1273
- ;; `i128`. Negate the low bits, `adc` to the higher bits, then negate high bits.
1274
- (rule (lower (has_type $I128 (iabs x)))
1275
- ;; Get the high/low registers for `x`.
1276
- (let ((x_regs ValueRegs x)
1277
- (x_lo Gpr (value_regs_get_gpr x_regs 0))
1278
- (x_hi Gpr (value_regs_get_gpr x_regs 1))
1279
- ; negate low bits, then add 0 with carry to high bits.
1280
- (neg_lo ProducesFlags (x64_neg_paired $I64 x_lo))
1281
- (adc_hi ConsumesFlags (x64_adc_paired $I64 x_hi (imm $I64 0)))
1282
- (neg_adc_vals ValueRegs (with_flags neg_lo adc_hi))
1283
- ; negate high bits.
1284
- (neg_hi ProducesFlags (x64_neg_paired $I64 (value_regs_get neg_adc_vals 1)))
1285
- (neg_hi_flag_only ProducesFlags (produces_flags_ignore neg_hi))
1286
- ; cmove based on sign flag from hi negation.
1287
- (cmove_lo ConsumesFlags (cmove $I64 (CC.S) x_lo
1288
- (value_regs_get neg_adc_vals 0)))
1289
- (cmove_hi ConsumesFlags (cmove $I64 (CC.S) x_hi
1290
- (produces_flags_get_reg neg_hi)))
1291
- (cmoves ConsumesFlags (consumes_flags_concat cmove_lo cmove_hi)))
1292
- (with_flags neg_hi_flag_only cmoves)))
1293
-
1294
- ;;;; Rules for `fabs` ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;
1295
-
1296
- (rule (lower (has_type $F32 (fabs x)))
1297
- (x64_andps x (imm $F32 0x7fffffff)))
1298
-
1299
- (rule (lower (has_type $F64 (fabs x)))
1300
- (x64_andpd x (imm $F64 0x7fffffffffffffff)))
1301
-
1302
- ;; Special case for `f32x4.abs`.
1303
- (rule (lower (has_type $F32X4 (fabs x)))
1304
- (x64_andps x
1305
- (x64_psrld (vector_all_ones) (xmi_imm 1))))
1306
-
1307
- ;; Special case for `f64x2.abs`.
1308
- (rule (lower (has_type $F64X2 (fabs x)))
1309
- (x64_andpd x
1310
- (x64_psrlq (vector_all_ones) (xmi_imm 1))))
1311
-
1312
- ;;;; Rules for `fneg` ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;
1313
-
1314
- (rule (lower (has_type $F32 (fneg x)))
1315
- (x64_xorps x (imm $F32 0x80000000)))
1316
-
1317
- (rule (lower (has_type $F64 (fneg x)))
1318
- (x64_xorpd x (imm $F64 0x8000000000000000)))
1319
-
1320
- (rule (lower (has_type $F32X4 (fneg x)))
1321
- (x64_xorps x
1322
- (x64_pslld (vector_all_ones) (xmi_imm 31))))
1323
-
1324
- (rule (lower (has_type $F64X2 (fneg x)))
1325
- (x64_xorpd x
1326
- (x64_psllq (vector_all_ones) (xmi_imm 63))))
1327
-
1328
- ;;;; Rules for `bmask` ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;
1329
-
1330
- (decl lower_bmask (Type Type ValueRegs) ValueRegs)
1331
-
1332
- ;; Values that fit in a register
1333
- ;;
1334
- ;; Use the neg instruction on the input which sets the CF (carry) flag
1335
- ;; to 0 if the input is 0 or 1 otherwise.
1336
- ;; We then subtract the output register with itself, which always gives a 0,
1337
- ;; however use the carry flag from the previous negate to generate a -1 if it
1338
- ;; was nonzero.
1339
- ;;
1340
- ;; neg in_reg
1341
- ;; sbb out_reg, out_reg
1342
- (rule 0
1343
- (lower_bmask (fits_in_64 out_ty) (fits_in_64 in_ty) val)
1344
- (let ((reg Gpr (value_regs_get_gpr val 0))
1345
- (out ValueRegs (with_flags
1346
- (x64_neg_paired in_ty reg)
1347
- (x64_sbb_paired out_ty reg reg))))
1348
- ;; Extract only the output of the sbb instruction
1349
- (value_reg (value_regs_get out 1))))
1350
-
1351
-
1352
- ;; If the input type is I128 we can `or` the registers, and recurse to the general case.
1353
- (rule 1
1354
- (lower_bmask (fits_in_64 out_ty) $I128 val)
1355
- (let ((lo Gpr (value_regs_get_gpr val 0))
1356
- (hi Gpr (value_regs_get_gpr val 1))
1357
- (mixed Gpr (x64_or $I64 lo hi)))
1358
- (lower_bmask out_ty $I64 (value_reg mixed))))
1359
-
1360
- ;; If the output type is I128 we just duplicate the result of the I64 lowering
1361
- (rule 2
1362
- (lower_bmask $I128 in_ty val)
1363
- (let ((res ValueRegs (lower_bmask $I64 in_ty val))
1364
- (res Gpr (value_regs_get_gpr res 0)))
1365
- (value_regs res res)))
1366
-
1367
-
1368
- ;; Call the lower_bmask rule that does all the procssing
1369
- (rule (lower (has_type out_ty (bmask x @ (value_type in_ty))))
1370
- (lower_bmask out_ty in_ty x))
1371
-
1372
- ;;;; Rules for `bnot` ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;
1373
-
1374
- ;; `i64` and smaller.
1375
-
1376
- (rule -2 (lower (has_type ty (bnot x)))
1377
- (if (ty_int_ref_scalar_64 ty))
1378
- (x64_not ty x))
1379
-
1380
-
1381
- ;; `i128`.
1382
-
1383
- (decl i128_not (Value) ValueRegs)
1384
- (rule (i128_not x)
1385
- (let ((x_regs ValueRegs x)
1386
- (x_lo Gpr (value_regs_get_gpr x_regs 0))
1387
- (x_hi Gpr (value_regs_get_gpr x_regs 1)))
1388
- (value_gprs (x64_not $I64 x_lo)
1389
- (x64_not $I64 x_hi))))
1390
-
1391
- (rule (lower (has_type $I128 (bnot x)))
1392
- (i128_not x))
1393
-
1394
- ;; f32 and f64
1395
-
1396
- (rule -3 (lower (has_type (ty_scalar_float ty) (bnot x)))
1397
- (x64_xor_vector ty x (vector_all_ones)))
1398
-
1399
- ;; Special case for vector-types where bit-negation is an xor against an
1400
- ;; all-one value
1401
- (rule -1 (lower (has_type ty @ (multi_lane _bits _lanes) (bnot x)))
1402
- (x64_xor_vector ty x (vector_all_ones)))
1403
-
1404
- ;;;; Rules for `bitselect` ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;
1405
-
1406
- (rule (lower (has_type ty @ (multi_lane _bits _lanes)
1407
- (bitselect condition
1408
- if_true
1409
- if_false)))
1410
- ;; a = and if_true, condition
1411
- ;; b = and_not condition, if_false
1412
- ;; or b, a
1413
- (let ((cond_xmm Xmm condition)
1414
- (a Xmm (sse_and ty if_true cond_xmm))
1415
- (b Xmm (sse_and_not ty cond_xmm if_false)))
1416
- (sse_or ty b a)))
1417
-
1418
- ;; If every byte of the condition is guaranteed to be all ones or all zeroes,
1419
- ;; we can use x64_blend.
1420
- (rule 1 (lower (has_type ty @ (multi_lane _bits _lanes)
1421
- (bitselect condition
1422
- if_true
1423
- if_false)))
1424
- (if-let $true (use_sse41))
1425
- (if (all_ones_or_all_zeros condition))
1426
- (x64_pblendvb if_false if_true condition))
1427
-
1428
- (decl pure partial all_ones_or_all_zeros (Value) bool)
1429
- (rule (all_ones_or_all_zeros (and (icmp _ _ _) (value_type (multi_lane _ _)))) $true)
1430
- (rule (all_ones_or_all_zeros (and (fcmp _ _ _) (value_type (multi_lane _ _)))) $true)
1431
- (rule (all_ones_or_all_zeros (and (bitcast _ (fcmp _ _ _)) (value_type (multi_lane _ _)))) $true)
1432
- (rule (all_ones_or_all_zeros (vconst (vconst_all_ones_or_all_zeros))) $true)
1433
-
1434
- (decl pure vconst_all_ones_or_all_zeros () Constant)
1435
- (extern extractor vconst_all_ones_or_all_zeros vconst_all_ones_or_all_zeros)
1436
-
1437
- ;; Specializations for floating-pointer compares to generate a `minp*` or a
1438
- ;; `maxp*` instruction. These are equivalent to the wasm `f32x4.{pmin,pmax}`
1439
- ;; instructions and how they're lowered into CLIF. Note the careful ordering
1440
- ;; of all the operands here to ensure that the input CLIF matched is implemented
1441
- ;; by the corresponding x64 instruction.
1442
- (rule 2 (lower (has_type $F32X4 (bitselect (bitcast _ (fcmp (FloatCC.LessThan) x y)) x y)))
1443
- (x64_minps x y))
1444
- (rule 2 (lower (has_type $F64X2 (bitselect (bitcast _ (fcmp (FloatCC.LessThan) x y)) x y)))
1445
- (x64_minpd x y))
1446
-
1447
- (rule 3 (lower (has_type $F32X4 (bitselect (bitcast _ (fcmp (FloatCC.LessThan) y x)) x y)))
1448
- (x64_maxps x y))
1449
- (rule 3 (lower (has_type $F64X2 (bitselect (bitcast _ (fcmp (FloatCC.LessThan) y x)) x y)))
1450
- (x64_maxpd x y))
1451
-
1452
- ;; Scalar rules
1453
-
1454
- (rule 3 (lower (has_type $I128 (bitselect c t f)))
1455
- (let ((a ValueRegs (and_i128 c t))
1456
- (b ValueRegs (and_i128 (i128_not c) f)))
1457
- (or_i128 a b)))
1458
-
1459
- (rule 4 (lower (has_type (ty_int_ref_scalar_64 ty) (bitselect c t f)))
1460
- (let ((a Gpr (x64_and ty c t))
1461
- (b Gpr (x64_and ty (x64_not ty c) f)))
1462
- (x64_or ty a b)))
1463
-
1464
- (rule 5 (lower (has_type (ty_scalar_float ty) (bitselect c t f)))
1465
- (let ((a Xmm (sse_and ty c t))
1466
- (c_neg Xmm (x64_xor_vector ty c (vector_all_ones)))
1467
- (b Xmm (sse_and ty c_neg f)))
1468
- (sse_or ty a b)))
1469
-
1470
- ;;;; Rules for `x86_blendv` ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;
1471
-
1472
- (rule (lower (has_type $I8X16
1473
- (x86_blendv condition if_true if_false)))
1474
- (if-let $true (use_sse41))
1475
- (x64_pblendvb if_false if_true condition))
1476
-
1477
- (rule (lower (has_type $I32X4
1478
- (x86_blendv condition if_true if_false)))
1479
- (if-let $true (use_sse41))
1480
- (x64_blendvps if_false if_true condition))
1481
-
1482
- (rule (lower (has_type $I64X2
1483
- (x86_blendv condition if_true if_false)))
1484
- (if-let $true (use_sse41))
1485
- (x64_blendvpd if_false if_true condition))
1486
-
1487
- ;;;; Rules for `insertlane` ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;
1488
-
1489
- (rule 1 (lower (insertlane vec @ (value_type $I8X16) val (u8_from_uimm8 idx)))
1490
- (if-let $true (use_sse41))
1491
- (x64_pinsrb vec val idx))
1492
- (rule 2 (lower (insertlane vec @ (value_type $I8X16) (sinkable_load_exact val) (u8_from_uimm8 idx)))
1493
- (if-let $true (use_sse41))
1494
- (x64_pinsrb vec val idx))
1495
-
1496
- ;; This lowering is particularly unoptimized and is mostly just here to work
1497
- ;; rather than here to be fast. Requiring SSE 4.1 for the above lowering isn't
1498
- ;; the end of the world hopefully as that's a pretty old instruction set, so
1499
- ;; this is the "simplest" version that works on SSE2 for now.
1500
- ;;
1501
- ;; This lowering masks the original vector with a constant with all 1s except
1502
- ;; for the "hole" where this value will get placed into, meaning the desired
1503
- ;; lane is guaranteed as all 0s. Next the `val` is shuffled into this hole with
1504
- ;; a few operations:
1505
- ;;
1506
- ;; 1. The `val` is zero-extended to 32-bits to guarantee the lower 32-bits
1507
- ;; are all defined.
1508
- ;; 2. An arithmetic shift-left is used with the low two bits of `n`, the
1509
- ;; desired lane, to move the value into the right position within the 32-bit
1510
- ;; register value.
1511
- ;; 3. The 32-bit register is moved with `movd` into an XMM register
1512
- ;; 4. The XMM register, where all lanes are 0 except for the first lane which
1513
- ;; has the shifted value, is then shuffled with `pshufd` to move the
1514
- ;; shifted value to the correct and final lane. This uses the upper two
1515
- ;; bits of `n` to index the i32x4 lane that we're targeting.
1516
- ;;
1517
- ;; This all, laboriously, gets the `val` into the desired lane so it's then
1518
- ;; `por`'d with the original vec-with-a-hole to produce the final result of the
1519
- ;; insertion.
1520
- (rule (lower (insertlane vec @ (value_type $I8X16) val (u8_from_uimm8 n)))
1521
- (let ((vec_with_hole Xmm (x64_pand vec (insert_i8x16_lane_hole n)))
1522
- (val Gpr (x64_movzx (ExtMode.BL) val))
1523
- (val Gpr (x64_shl $I32 val (Imm8Reg.Imm8 (u8_shl (u8_and n 3) 3))))
1524
- (val Xmm (x64_movd_to_xmm val))
1525
- (val_at_hole Xmm (x64_pshufd val (insert_i8x16_lane_pshufd_imm (u8_shr n 2)))))
1526
- (x64_por vec_with_hole val_at_hole)))
1527
-
1528
- (decl insert_i8x16_lane_hole (u8) VCodeConstant)
1529
- (extern constructor insert_i8x16_lane_hole insert_i8x16_lane_hole)
1530
- (decl insert_i8x16_lane_pshufd_imm (u8) u8)
1531
- (rule (insert_i8x16_lane_pshufd_imm 0) 0b01_01_01_00)
1532
- (rule (insert_i8x16_lane_pshufd_imm 1) 0b01_01_00_01)
1533
- (rule (insert_i8x16_lane_pshufd_imm 2) 0b01_00_01_01)
1534
- (rule (insert_i8x16_lane_pshufd_imm 3) 0b00_01_01_01)
1535
-
1536
-
1537
- ;; i16x8.replace_lane
1538
- (rule (lower (insertlane vec @ (value_type $I16X8) val (u8_from_uimm8 idx)))
1539
- (x64_pinsrw vec val idx))
1540
- (rule 1 (lower (insertlane vec @ (value_type $I16X8) (sinkable_load_exact val) (u8_from_uimm8 idx)))
1541
- (x64_pinsrw vec val idx))
1542
-
1543
- ;; i32x4.replace_lane
1544
- (rule 1 (lower (insertlane vec @ (value_type $I32X4) val (u8_from_uimm8 idx)))
1545
- (if-let $true (use_sse41))
1546
- (x64_pinsrd vec val idx))
1547
-
1548
- (rule (lower (insertlane vec @ (value_type $I32X4) val (u8_from_uimm8 0)))
1549
- (x64_movss_regmove vec (x64_movd_to_xmm val)))
1550
-
1551
- ;; tmp = [ vec[1] vec[0] val[1] val[0] ]
1552
- ;; result = [ vec[3] vec[2] tmp[0] tmp[2] ]
1553
- (rule (lower (insertlane vec @ (value_type $I32X4) val (u8_from_uimm8 1)))
1554
- (let ((val Xmm (x64_movd_to_xmm val))
1555
- (vec Xmm vec))
1556
- (x64_shufps (x64_punpcklqdq val vec) vec 0b11_10_00_10)))
1557
-
1558
- ;; tmp = [ vec[0] vec[3] val[0] val[0] ]
1559
- ;; result = [ tmp[2] tmp[0] vec[1] vec[0] ]
1560
- (rule (lower (insertlane vec @ (value_type $I32X4) val (u8_from_uimm8 2)))
1561
- (let ((val Xmm (x64_movd_to_xmm val))
1562
- (vec Xmm vec))
1563
- (x64_shufps vec (x64_shufps val vec 0b00_11_00_00) 0b10_00_01_00)))
1564
-
1565
- ;; tmp = [ vec[3] vec[2] val[1] val[0] ]
1566
- ;; result = [ tmp[0] tmp[2] vec[1] vec[0] ]
1567
- (rule (lower (insertlane vec @ (value_type $I32X4) val (u8_from_uimm8 3)))
1568
- (let ((val Xmm (x64_movd_to_xmm val))
1569
- (vec Xmm vec))
1570
- (x64_shufps vec (x64_shufps val vec 0b11_10_01_00) 0b00_10_01_00)))
1571
-
1572
- ;; i64x2.replace_lane
1573
- (rule 1 (lower (insertlane vec @ (value_type $I64X2) val (u8_from_uimm8 idx)))
1574
- (if-let $true (use_sse41))
1575
- (x64_pinsrq vec val idx))
1576
- (rule (lower (insertlane vec @ (value_type $I64X2) val (u8_from_uimm8 0)))
1577
- (x64_movsd_regmove vec (x64_movq_to_xmm val)))
1578
- (rule (lower (insertlane vec @ (value_type $I64X2) val (u8_from_uimm8 1)))
1579
- (x64_punpcklqdq vec (x64_movq_to_xmm val)))
1580
-
1581
- ;; (i64x2.replace_lane 1) with a splat as source for lane 0 -- we can elide
1582
- ;; the splat and just do a move. This turns out to be a common pattern when
1583
- ;; constructing an i64x2 out of two i64s.
1584
- (rule 3 (lower (insertlane (has_type $I64X2 (splat lane0))
1585
- lane1
1586
- (u8_from_uimm8 1)))
1587
- (if-let $true (use_sse41))
1588
- (x64_pinsrq (bitcast_gpr_to_xmm $I64 lane0) lane1 1))
1589
-
1590
- (rule 1 (lower (insertlane vec @ (value_type $F32X4) (sinkable_load val) (u8_from_uimm8 idx)))
1591
- (if-let $true (use_sse41))
1592
- (x64_insertps vec val (sse_insertps_lane_imm idx)))
1593
- (rule (lower (insertlane vec @ (value_type $F32X4) val (u8_from_uimm8 idx)))
1594
- (f32x4_insertlane vec val idx))
1595
-
1596
- ;; Helper function used below for `insertlane` but also here for other
1597
- (decl f32x4_insertlane (Xmm Xmm u8) Xmm)
1598
-
1599
- ;; f32x4.replace_lane
1600
- (rule 1 (f32x4_insertlane vec val idx)
1601
- (if-let $true (use_sse41))
1602
- (x64_insertps vec val (sse_insertps_lane_imm idx)))
1603
-
1604
- ;; External rust code used to calculate the immediate value to `insertps`.
1605
- (decl sse_insertps_lane_imm (u8) u8)
1606
- (extern constructor sse_insertps_lane_imm sse_insertps_lane_imm)
1607
-
1608
- ;; f32x4.replace_lane 0
1609
- (rule (f32x4_insertlane vec val 0)
1610
- (x64_movss_regmove vec val))
1611
-
1612
- ;; f32x4.replace_lane 1
1613
- ;; tmp = [ vec[1] vec[0] val[1] val[0] ]
1614
- ;; result = [ vec[3] vec[2] tmp[0] tmp[2] ]
1615
- (rule (f32x4_insertlane vec val 1)
1616
- (let ((tmp Xmm (x64_movlhps val vec)))
1617
- (x64_shufps tmp vec 0b11_10_00_10)))
1618
-
1619
- ;; f32x4.replace_lane 2
1620
- ;; tmp = [ vec[0] vec[3] val[0] val[0] ]
1621
- ;; result = [ tmp[2] tmp[0] vec[1] vec[0] ]
1622
- (rule (f32x4_insertlane vec val 2)
1623
- (let ((tmp Xmm (x64_shufps val vec 0b00_11_00_00)))
1624
- (x64_shufps vec tmp 0b10_00_01_00)))
1625
-
1626
- ;; f32x4.replace_lane 3
1627
- ;; tmp = [ vec[3] vec[2] val[1] val[0] ]
1628
- ;; result = [ tmp[0] tmp[2] vec[1] vec[0] ]
1629
- (rule (f32x4_insertlane vec val 3)
1630
- (let ((tmp Xmm (x64_shufps val vec 0b11_10_01_00)))
1631
- (x64_shufps vec tmp 0b00_10_01_00)))
1632
-
1633
- ;; f64x2.replace_lane 0
1634
- ;;
1635
- ;; Here the `movsd` instruction is used specifically to specialize moving
1636
- ;; into the fist lane where unlike above cases we're not using the lane
1637
- ;; immediate as an immediate to the instruction itself.
1638
- (rule (lower (insertlane vec @ (value_type $F64X2) val (u8_from_uimm8 0)))
1639
- (x64_movsd_regmove vec val))
1640
-
1641
- ;; f64x2.replace_lane 1
1642
- ;;
1643
- ;; Here the `movlhps` instruction is used specifically to specialize moving
1644
- ;; into the second lane where unlike above cases we're not using the lane
1645
- ;; immediate as an immediate to the instruction itself.
1646
- (rule (lower (insertlane vec @ (value_type $F64X2) val (u8_from_uimm8 1)))
1647
- (x64_movlhps vec val))
1648
-
1649
- ;;;; Rules for `smin`, `smax`, `umin`, `umax` ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;
1650
-
1651
- ;; `i64` and smaller.
1652
-
1653
- (decl cmp_and_choose (Type CC Value Value) ValueRegs)
1654
- (rule (cmp_and_choose (fits_in_64 ty) cc x y)
1655
- (let ((size OperandSize (raw_operand_size_of_type ty))
1656
- ;; We need to put x and y in registers explicitly because
1657
- ;; we use the values more than once. Hence, even if these
1658
- ;; are "unique uses" at the CLIF level and would otherwise
1659
- ;; allow for load-op merging, here we cannot do that.
1660
- (x_reg Reg x)
1661
- (y_reg Reg y))
1662
- (with_flags_reg (x64_cmp size y_reg x_reg)
1663
- (cmove ty cc y_reg x_reg))))
1664
-
1665
- (rule -1 (lower (has_type (fits_in_64 ty) (umin x y)))
1666
- (cmp_and_choose ty (CC.B) x y))
1667
-
1668
- (rule -1 (lower (has_type (fits_in_64 ty) (umax x y)))
1669
- (cmp_and_choose ty (CC.NB) x y))
1670
-
1671
- (rule -1 (lower (has_type (fits_in_64 ty) (smin x y)))
1672
- (cmp_and_choose ty (CC.L) x y))
1673
-
1674
- (rule -1 (lower (has_type (fits_in_64 ty) (smax x y)))
1675
- (cmp_and_choose ty (CC.NL) x y))
1676
-
1677
- ;; SSE helpers for determining if single-instruction lowerings are available.
1678
-
1679
- (decl pure has_pmins (Type) bool)
1680
- (rule 1 (has_pmins $I16X8) $true)
1681
- (rule 1 (has_pmins $I64X2) $false)
1682
- (rule (has_pmins _) (use_sse41))
1683
-
1684
- (decl pure has_pmaxs (Type) bool)
1685
- (rule 1 (has_pmaxs $I16X8) $true)
1686
- (rule 1 (has_pmaxs $I64X2) $false)
1687
- (rule (has_pmaxs _) (use_sse41))
1688
-
1689
- (decl pure has_pmaxu (Type) bool)
1690
- (rule 1 (has_pmaxu $I8X16) $true)
1691
- (rule 1 (has_pmaxu $I64X2) $false)
1692
- (rule (has_pmaxu _) (use_sse41))
1693
-
1694
- (decl pure has_pminu (Type) bool)
1695
- (rule 1 (has_pminu $I8X16) $true)
1696
- (rule 1 (has_pminu $I64X2) $false)
1697
- (rule (has_pminu _) (use_sse41))
1698
-
1699
- ;; SSE `smax`.
1700
-
1701
- (rule (lower (has_type (ty_vec128 ty) (smax x y)))
1702
- (lower_vec_smax ty x y))
1703
-
1704
- (decl lower_vec_smax (Type Xmm Xmm) Xmm)
1705
- (rule 1 (lower_vec_smax ty x y)
1706
- (if-let $true (has_pmaxs ty))
1707
- (x64_pmaxs ty x y))
1708
-
1709
- (rule (lower_vec_smax ty x y)
1710
- (let (
1711
- (x Xmm x)
1712
- (y Xmm y)
1713
- (cmp Xmm (x64_pcmpgt ty x y))
1714
- (x_is_max Xmm (x64_pand cmp x))
1715
- (y_is_max Xmm (x64_pandn cmp y))
1716
- )
1717
- (x64_por x_is_max y_is_max)))
1718
-
1719
- ;; SSE `smin`.
1720
-
1721
- (rule 1 (lower (has_type (ty_vec128 ty) (smin x y)))
1722
- (if-let $true (has_pmins ty))
1723
- (x64_pmins ty x y))
1724
-
1725
- (rule (lower (has_type (ty_vec128 ty) (smin x y)))
1726
- (let (
1727
- (x Xmm x)
1728
- (y Xmm y)
1729
- (cmp Xmm (x64_pcmpgt ty y x))
1730
- (x_is_min Xmm (x64_pand cmp x))
1731
- (y_is_min Xmm (x64_pandn cmp y))
1732
- )
1733
- (x64_por x_is_min y_is_min)))
1734
-
1735
- ;; SSE `umax`.
1736
-
1737
- (rule 2 (lower (has_type (ty_vec128 ty) (umax x y)))
1738
- (if-let $true (has_pmaxu ty))
1739
- (x64_pmaxu ty x y))
1740
-
1741
- ;; If y < x then the saturating subtraction will be zero, otherwise when added
1742
- ;; back to x it'll return y.
1743
- (rule 1 (lower (has_type $I16X8 (umax x y)))
1744
- (let ((x Xmm x))
1745
- (x64_paddw x (x64_psubusw y x))))
1746
-
1747
- ;; Flip the upper bits of each lane so the signed comparison has the same
1748
- ;; result as a signed comparison, and then select the results with the output
1749
- ;; mask. See `pcmpgt` lowering for info on flipping the upper bit.
1750
- (rule (lower (has_type (ty_vec128 ty) (umax x y)))
1751
- (let (
1752
- (x Xmm x)
1753
- (y Xmm y)
1754
- (mask Xmm (flip_high_bit_mask ty))
1755
- (x_masked Xmm (x64_pxor x mask))
1756
- (y_masked Xmm (x64_pxor y mask))
1757
- (cmp Xmm (x64_pcmpgt ty x_masked y_masked))
1758
- (x_is_max Xmm (x64_pand cmp x))
1759
- (y_is_max Xmm (x64_pandn cmp y))
1760
- )
1761
- (x64_por x_is_max y_is_max)))
1762
-
1763
- (decl flip_high_bit_mask (Type) Xmm)
1764
- (rule (flip_high_bit_mask $I16X8)
1765
- (x64_movdqu_load (emit_u128_le_const 0x8000_8000_8000_8000_8000_8000_8000_8000)))
1766
- (rule (flip_high_bit_mask $I32X4)
1767
- (x64_movdqu_load (emit_u128_le_const 0x80000000_80000000_80000000_80000000)))
1768
- (rule (flip_high_bit_mask $I64X2)
1769
- (x64_movdqu_load (emit_u128_le_const 0x8000000000000000_8000000000000000)))
1770
-
1771
- ;; SSE `umin`.
1772
-
1773
- (rule 2 (lower (has_type (ty_vec128 ty) (umin x y)))
1774
- (if-let $true (has_pminu ty))
1775
- (x64_pminu ty x y))
1776
-
1777
- ;; If x < y then the saturating subtraction will be 0. Otherwise if x > y then
1778
- ;; the saturated result, when subtracted again, will go back to `y`.
1779
- (rule 1 (lower (has_type $I16X8 (umin x y)))
1780
- (let ((x Xmm x))
1781
- (x64_psubw x (x64_psubusw x y))))
1782
-
1783
- ;; Same as `umax`, and see `pcmpgt` for docs on flipping the upper bit.
1784
- (rule (lower (has_type (ty_vec128 ty) (umin x y)))
1785
- (let (
1786
- (x Xmm x)
1787
- (y Xmm y)
1788
- (mask Xmm (flip_high_bit_mask ty))
1789
- (x_masked Xmm (x64_pxor x mask))
1790
- (y_masked Xmm (x64_pxor y mask))
1791
- (cmp Xmm (x64_pcmpgt ty y_masked x_masked))
1792
- (x_is_max Xmm (x64_pand cmp x))
1793
- (y_is_max Xmm (x64_pandn cmp y))
1794
- )
1795
- (x64_por x_is_max y_is_max)))
1796
-
1797
- ;;;; Rules for `trap` ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;
1798
-
1799
- (rule (lower (trap code))
1800
- (side_effect (x64_ud2 code)))
1801
-
1802
- ;;;; Rules for `uadd_overflow_trap` ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;
1803
-
1804
- (rule (lower (has_type (fits_in_64 ty) (uadd_overflow_trap a b tc)))
1805
- (with_flags
1806
- (x64_add_with_flags_paired ty a b)
1807
- (trap_if (CC.B) tc)))
1808
-
1809
- ;; Handle lhs immediates/sinkable loads in addition to the automatic rhs
1810
- ;; handling of above.
1811
-
1812
- (rule 1 (lower (has_type (fits_in_64 ty)
1813
- (uadd_overflow_trap (simm32_from_value a) b tc)))
1814
- (with_flags
1815
- (x64_add_with_flags_paired ty b a)
1816
- (trap_if (CC.B) tc)))
1817
-
1818
- (rule 2 (lower (has_type (fits_in_64 ty)
1819
- (uadd_overflow_trap (sinkable_load a) b tc)))
1820
- (with_flags
1821
- (x64_add_with_flags_paired ty b a)
1822
- (trap_if (CC.B) tc)))
1823
-
1824
- ;;;; Rules for `resumable_trap` ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;
1825
-
1826
- (rule (lower (resumable_trap code))
1827
- (side_effect (x64_ud2 code)))
1828
-
1829
- ;;;; Rules for `return` ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;
1830
-
1831
- ;; N.B.: the Ret itself is generated by the ABI.
1832
- (rule (lower (return args))
1833
- (lower_return args))
1834
-
1835
- ;;;; Rules for `icmp` ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;
1836
-
1837
- (rule -2 (lower (icmp cc a @ (value_type (fits_in_64 ty)) b))
1838
- (lower_icmp_bool (emit_cmp cc a b)))
1839
-
1840
- (rule -1 (lower (icmp cc a @ (value_type $I128) b))
1841
- (lower_icmp_bool (emit_cmp cc a b)))
1842
-
1843
- ;; Peephole optimization for `x < 0`, when x is a signed 64 bit value
1844
- (rule 2 (lower (has_type $I8 (icmp (IntCC.SignedLessThan) x @ (value_type $I64) (u64_from_iconst 0))))
1845
- (x64_shr $I64 x (Imm8Reg.Imm8 63)))
1846
-
1847
- ;; Peephole optimization for `0 > x`, when x is a signed 64 bit value
1848
- (rule 2 (lower (has_type $I8 (icmp (IntCC.SignedGreaterThan) (u64_from_iconst 0) x @ (value_type $I64))))
1849
- (x64_shr $I64 x (Imm8Reg.Imm8 63)))
1850
-
1851
- ;; Peephole optimization for `0 <= x`, when x is a signed 64 bit value
1852
- (rule 2 (lower (has_type $I8 (icmp (IntCC.SignedLessThanOrEqual) (u64_from_iconst 0) x @ (value_type $I64))))
1853
- (x64_shr $I64 (x64_not $I64 x) (Imm8Reg.Imm8 63)))
1854
-
1855
- ;; Peephole optimization for `x >= 0`, when x is a signed 64 bit value
1856
- (rule 2 (lower (has_type $I8 (icmp (IntCC.SignedGreaterThanOrEqual) x @ (value_type $I64) (u64_from_iconst 0))))
1857
- (x64_shr $I64 (x64_not $I64 x) (Imm8Reg.Imm8 63)))
1858
-
1859
- ;; Peephole optimization for `x < 0`, when x is a signed 32 bit value
1860
- (rule 2 (lower (has_type $I8 (icmp (IntCC.SignedLessThan) x @ (value_type $I32) (u64_from_iconst 0))))
1861
- (x64_shr $I32 x (Imm8Reg.Imm8 31)))
1862
-
1863
- ;; Peephole optimization for `0 > x`, when x is a signed 32 bit value
1864
- (rule 2 (lower (has_type $I8 (icmp (IntCC.SignedGreaterThan) (u64_from_iconst 0) x @ (value_type $I32))))
1865
- (x64_shr $I32 x (Imm8Reg.Imm8 31)))
1866
-
1867
- ;; Peephole optimization for `0 <= x`, when x is a signed 32 bit value
1868
- (rule 2 (lower (has_type $I8 (icmp (IntCC.SignedLessThanOrEqual) (u64_from_iconst 0) x @ (value_type $I32))))
1869
- (x64_shr $I32 (x64_not $I64 x) (Imm8Reg.Imm8 31)))
1870
-
1871
- ;; Peephole optimization for `x >= 0`, when x is a signed 32 bit value
1872
- (rule 2 (lower (has_type $I8 (icmp (IntCC.SignedGreaterThanOrEqual) x @ (value_type $I32) (u64_from_iconst 0))))
1873
- (x64_shr $I32 (x64_not $I64 x) (Imm8Reg.Imm8 31)))
1874
-
1875
- ;; For XMM-held values, we lower to `PCMP*` instructions, sometimes more than
1876
- ;; one. To note: what is different here about the output values is that each
1877
- ;; lane will be filled with all 1s or all 0s according to the comparison,
1878
- ;; whereas for GPR-held values, the result will be simply 0 or 1 (upper bits
1879
- ;; unset).
1880
- (rule (lower (icmp (IntCC.Equal) a @ (value_type (ty_vec128 ty)) b))
1881
- (x64_pcmpeq ty a b))
1882
-
1883
- ;; To lower a not-equals comparison, we perform an equality comparison
1884
- ;; (PCMPEQ*) and then invert the bits (PXOR with all 1s).
1885
- (rule (lower (icmp (IntCC.NotEqual) a @ (value_type (ty_vec128 ty)) b))
1886
- (let ((checked Xmm (x64_pcmpeq ty a b))
1887
- (all_ones Xmm (vector_all_ones)))
1888
- (x64_pxor checked all_ones)))
1889
-
1890
- ;; SSE `sgt`
1891
-
1892
- (rule (lower (icmp (IntCC.SignedGreaterThan) a @ (value_type (ty_vec128 ty)) b))
1893
- (x64_pcmpgt ty a b))
1894
-
1895
- ;; SSE `slt`
1896
-
1897
- (rule (lower (icmp (IntCC.SignedLessThan) a @ (value_type (ty_vec128 ty)) b))
1898
- (x64_pcmpgt ty b a))
1899
-
1900
- ;; SSE `ugt`
1901
-
1902
- ;; N.B.: we must manually prevent load coalescing operands; the
1903
- ;; register allocator gets confused otherwise.
1904
- (rule 1 (lower (icmp (IntCC.UnsignedGreaterThan) a @ (value_type (ty_vec128 ty)) b))
1905
- (if-let $true (has_pmaxu ty))
1906
- (let ((a Xmm a)
1907
- (b Xmm b)
1908
- (max Xmm (x64_pmaxu ty a b))
1909
- (eq Xmm (x64_pcmpeq ty max b)))
1910
- (x64_pxor eq (vector_all_ones))))
1911
-
1912
- ;; Flip the upper bit of each lane so the result of a signed comparison is the
1913
- ;; same as the result of an unsigned comparison (see docs on `pcmpgt` for more)
1914
- (rule (lower (icmp (IntCC.UnsignedGreaterThan) a @ (value_type (ty_vec128 ty)) b))
1915
- (let ((mask Xmm (flip_high_bit_mask ty))
1916
- (a_masked Xmm (x64_pxor a mask))
1917
- (b_masked Xmm (x64_pxor b mask)))
1918
- (x64_pcmpgt ty a_masked b_masked)))
1919
-
1920
- ;; SSE `ult`
1921
-
1922
- (rule 1 (lower (icmp (IntCC.UnsignedLessThan) a @ (value_type (ty_vec128 ty)) b))
1923
- (if-let $true (has_pminu ty))
1924
- ;; N.B.: see note above.
1925
- (let ((a Xmm a)
1926
- (b Xmm b)
1927
- (min Xmm (x64_pminu ty a b))
1928
- (eq Xmm (x64_pcmpeq ty min b)))
1929
- (x64_pxor eq (vector_all_ones))))
1930
-
1931
- ;; Flip the upper bit of `a` and `b` so the signed comparison result will
1932
- ;; be the same as the unsigned comparison result (see docs on `pcmpgt` for more).
1933
- (rule (lower (icmp (IntCC.UnsignedLessThan) a @ (value_type (ty_vec128 ty)) b))
1934
- (let ((mask Xmm (flip_high_bit_mask ty))
1935
- (a_masked Xmm (x64_pxor a mask))
1936
- (b_masked Xmm (x64_pxor b mask)))
1937
- (x64_pcmpgt ty b_masked a_masked)))
1938
-
1939
- ;; SSE `sge`
1940
-
1941
- ;; Use `pmaxs*` and compare the result to `a` to see if it's `>= b`.
1942
- (rule 1 (lower (icmp (IntCC.SignedGreaterThanOrEqual) a @ (value_type (ty_vec128 ty)) b))
1943
- (if-let $true (has_pmaxs ty))
1944
- (x64_pcmpeq ty a (x64_pmaxs ty a b)))
1945
-
1946
- ;; Without `pmaxs*` use a `pcmpgt*` with reversed operands and invert the
1947
- ;; result.
1948
- (rule (lower (icmp (IntCC.SignedGreaterThanOrEqual) a @ (value_type (ty_vec128 ty)) b))
1949
- (x64_pxor (x64_pcmpgt ty b a) (vector_all_ones)))
1950
-
1951
- ;; SSE `sle`
1952
-
1953
- ;; With `pmins*` use that and compare the result to `a`.
1954
- (rule 1 (lower (icmp (IntCC.SignedLessThanOrEqual) a @ (value_type (ty_vec128 ty)) b))
1955
- (if-let $true (has_pmins ty))
1956
- (x64_pcmpeq ty a (x64_pmins ty a b)))
1957
-
1958
- ;; Without `pmins*` perform a greater-than test and invert the result.
1959
- (rule (lower (icmp (IntCC.SignedLessThanOrEqual) a @ (value_type (ty_vec128 ty)) b))
1960
- (x64_pxor (x64_pcmpgt ty a b) (vector_all_ones)))
1961
-
1962
- ;; SSE `uge`
1963
-
1964
- (rule 2 (lower (icmp (IntCC.UnsignedGreaterThanOrEqual) a @ (value_type (ty_vec128 ty)) b))
1965
- (if-let $true (has_pmaxu ty))
1966
- (x64_pcmpeq ty a (x64_pmaxu ty a b)))
1967
-
1968
- ;; Perform a saturating subtract of `a` from `b` and if the result is zero then
1969
- ;; `a` is greater or equal.
1970
- (rule 1 (lower (icmp (IntCC.UnsignedGreaterThanOrEqual) a @ (value_type $I16X8) b))
1971
- (x64_pcmpeqw (x64_psubusw b a) (xmm_zero $I16X8)))
1972
-
1973
- ;; Flip the upper bit of each lane so the signed comparison is the same as
1974
- ;; an unsigned one and then invert the result. See docs on `pcmpgt` for why
1975
- ;; flipping the upper bit works.
1976
- (rule (lower (icmp (IntCC.UnsignedGreaterThanOrEqual) a @ (value_type (ty_vec128 ty)) b))
1977
- (let (
1978
- (mask Xmm (flip_high_bit_mask ty))
1979
- (a_masked Xmm (x64_pxor a mask))
1980
- (b_masked Xmm (x64_pxor b mask))
1981
- (cmp Xmm (x64_pcmpgt ty b_masked a_masked))
1982
- )
1983
- (x64_pxor cmp (vector_all_ones))))
1984
-
1985
- ;; SSE `ule`
1986
-
1987
- (rule 2 (lower (icmp (IntCC.UnsignedLessThanOrEqual) a @ (value_type (ty_vec128 ty)) b))
1988
- (if-let $true (has_pminu ty))
1989
- (x64_pcmpeq ty a (x64_pminu ty a b)))
1990
-
1991
- ;; A saturating subtraction will produce zeros if `a` is less than `b`, so
1992
- ;; compare that result to an all-zeros result to figure out lanes of `a` that
1993
- ;; are <= to the lanes in `b`
1994
- (rule 1 (lower (icmp (IntCC.UnsignedLessThanOrEqual) a @ (value_type $I16X8) b))
1995
- (let ((zeros_if_a_is_min Xmm (x64_psubusw a b)))
1996
- (x64_pcmpeqw zeros_if_a_is_min (xmm_zero $I8X16))))
1997
-
1998
- ;; Flip the upper bit of each lane in `a` and `b` so a signed comparison
1999
- ;; produces the same result as an unsigned comparison. Then test test for `gt`
2000
- ;; and invert the result to get the `le` that is desired here. See docs on
2001
- ;; `pcmpgt` for why flipping the upper bit works.
2002
- (rule (lower (icmp (IntCC.UnsignedLessThanOrEqual) a @ (value_type (ty_vec128 ty)) b))
2003
- (let (
2004
- (mask Xmm (flip_high_bit_mask ty))
2005
- (a_masked Xmm (x64_pxor a mask))
2006
- (b_masked Xmm (x64_pxor b mask))
2007
- (cmp Xmm (x64_pcmpgt ty a_masked b_masked))
2008
- )
2009
- (x64_pxor cmp (vector_all_ones))))
2010
-
2011
- ;;;; Rules for `fcmp` ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;
2012
-
2013
- ;; CLIF's `fcmp` instruction always operates on XMM registers--both scalar and
2014
- ;; vector. For the scalar versions, we use the flag-setting behavior of the
2015
- ;; `UCOMIS*` instruction to `SETcc` a 0 or 1 in a GPR register. Note that CLIF's
2016
- ;; `select` uses the same kind of flag-setting behavior but chooses values other
2017
- ;; than 0 or 1.
2018
- ;;
2019
- ;; Checking the result of `UCOMIS*` is unfortunately difficult in some cases
2020
- ;; because we do not have `SETcc` instructions that explicitly check
2021
- ;; simultaneously for the condition (i.e., `eq`, `le`, `gt`, etc.) *and*
2022
- ;; orderedness. Instead, we must check the flags multiple times. The UCOMIS*
2023
- ;; documentation (see Intel's Software Developer's Manual, volume 2, chapter 4)
2024
- ;; is helpful:
2025
- ;; - unordered assigns Z = 1, P = 1, C = 1
2026
- ;; - greater than assigns Z = 0, P = 0, C = 0
2027
- ;; - less than assigns Z = 0, P = 0, C = 1
2028
- ;; - equal assigns Z = 1, P = 0, C = 0
2029
-
2030
- (rule -1 (lower (fcmp cc a @ (value_type (ty_scalar_float ty)) b))
2031
- (lower_fcmp_bool (emit_fcmp cc a b)))
2032
-
2033
- ;; For vector lowerings, we use `CMPP*` instructions with a 3-bit operand that
2034
- ;; determines the comparison to make. Note that comparisons that succeed will
2035
- ;; fill the lane with 1s; comparisons that do not will fill the lane with 0s.
2036
-
2037
- (rule (lower (fcmp (FloatCC.Equal) a @ (value_type (ty_vec128 ty)) b))
2038
- (x64_cmpp ty a b (FcmpImm.Equal)))
2039
- (rule (lower (fcmp (FloatCC.NotEqual) a @ (value_type (ty_vec128 ty)) b))
2040
- (x64_cmpp ty a b (FcmpImm.NotEqual)))
2041
- (rule (lower (fcmp (FloatCC.LessThan) a @ (value_type (ty_vec128 ty)) b))
2042
- (x64_cmpp ty a b (FcmpImm.LessThan)))
2043
- (rule (lower (fcmp (FloatCC.LessThanOrEqual) a @ (value_type (ty_vec128 ty)) b))
2044
- (x64_cmpp ty a b (FcmpImm.LessThanOrEqual)))
2045
- (rule (lower (fcmp (FloatCC.Ordered) a @ (value_type (ty_vec128 ty)) b))
2046
- (x64_cmpp ty a b (FcmpImm.Ordered)))
2047
- (rule (lower (fcmp (FloatCC.Unordered) a @ (value_type (ty_vec128 ty)) b))
2048
- (x64_cmpp ty a b (FcmpImm.Unordered)))
2049
- (rule (lower (fcmp (FloatCC.UnorderedOrGreaterThan) a @ (value_type (ty_vec128 ty)) b))
2050
- (x64_cmpp ty a b (FcmpImm.UnorderedOrGreaterThan)))
2051
- (rule (lower (fcmp (FloatCC.UnorderedOrGreaterThanOrEqual) a @ (value_type (ty_vec128 ty)) b))
2052
- (x64_cmpp ty a b (FcmpImm.UnorderedOrGreaterThanOrEqual)))
2053
-
2054
- ;; Some vector lowerings rely on flipping the operands and using a reversed
2055
- ;; comparison code.
2056
-
2057
- (rule (lower (fcmp (FloatCC.GreaterThan) a @ (value_type (ty_vec128 ty)) b))
2058
- (x64_cmpp ty b a (FcmpImm.LessThan)))
2059
- (rule (lower (fcmp (FloatCC.GreaterThanOrEqual) a @ (value_type (ty_vec128 ty)) b))
2060
- (x64_cmpp ty b a (FcmpImm.LessThanOrEqual)))
2061
- (rule (lower (fcmp (FloatCC.UnorderedOrLessThan) a @ (value_type (ty_vec128 ty)) b))
2062
- (x64_cmpp ty b a (FcmpImm.UnorderedOrGreaterThan)))
2063
- (rule (lower (fcmp (FloatCC.UnorderedOrLessThanOrEqual) a @ (value_type (ty_vec128 ty)) b))
2064
- (x64_cmpp ty b a (FcmpImm.UnorderedOrGreaterThanOrEqual)))
2065
-
2066
- ;; Some vector lowerings are simply not supported for certain codes:
2067
- ;; - FloatCC::OrderedNotEqual
2068
- ;; - FloatCC::UnorderedOrEqual
2069
-
2070
- ;;;; Rules for `select` ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;
2071
-
2072
- ;; When a `select` has an `fcmp` as a condition then rely on `emit_fcmp` to
2073
- ;; figure out how to perform the comparison.
2074
- ;;
2075
- ;; Note, though, that the `FloatCC.Equal` requires an "and" to happen for two
2076
- ;; condition codes which isn't the easiest thing to lower to a `cmove`
2077
- ;; instruction. For this reason a `select (fcmp eq ..) ..` is instead
2078
- ;; flipped around to be `select (fcmp ne ..) ..` with all operands reversed.
2079
- ;; This will produce a `FcmpCondResult.OrCondition` which is easier to codegen
2080
- ;; for.
2081
- (rule (lower (has_type ty (select (maybe_uextend (fcmp cc a b)) x y)))
2082
- (lower_select_fcmp ty (emit_fcmp cc a b) x y))
2083
- (rule 1 (lower (has_type ty (select (maybe_uextend (fcmp (FloatCC.Equal) a b)) x y)))
2084
- (lower_select_fcmp ty (emit_fcmp (FloatCC.NotEqual) a b) y x))
2085
-
2086
- (decl lower_select_fcmp (Type FcmpCondResult Value Value) InstOutput)
2087
- (rule (lower_select_fcmp ty (FcmpCondResult.Condition flags cc) x y)
2088
- (with_flags flags (cmove_from_values ty cc x y)))
2089
- (rule (lower_select_fcmp ty (FcmpCondResult.OrCondition flags cc1 cc2) x y)
2090
- (with_flags flags (cmove_or_from_values ty cc1 cc2 x y)))
2091
-
2092
- ;; We also can lower `select`s that depend on an `icmp` test, but more simply
2093
- ;; than the `fcmp` variants above. In these cases, we lower to a `CMP`
2094
- ;; instruction plus a `CMOV`; recall that `cmove_from_values` here may emit more
2095
- ;; than one instruction for certain types (e.g., XMM-held, I128).
2096
-
2097
- (rule (lower (has_type ty (select (maybe_uextend (icmp cc a @ (value_type (fits_in_64 a_ty)) b)) x y)))
2098
- (lower_select_icmp ty (emit_cmp cc a b) x y))
2099
-
2100
- ;; Finally, we lower `select` from a condition value `c`. These rules are meant
2101
- ;; to be the final, default lowerings if no other patterns matched above.
2102
-
2103
- (rule -1 (lower (has_type ty (select c @ (value_type (fits_in_64 a_ty)) x y)))
2104
- (let ((size OperandSize (raw_operand_size_of_type a_ty))
2105
- ;; N.B.: disallow load-op fusion, see above. TODO:
2106
- ;; https://github.com/bytecodealliance/wasmtime/issues/3953.
2107
- (gpr_c Gpr (put_in_gpr c)))
2108
- (with_flags (x64_test size gpr_c gpr_c) (cmove_from_values ty (CC.NZ) x y))))
2109
-
2110
- (rule -2 (lower (has_type ty (select c @ (value_type $I128) x y)))
2111
- (let ((cond_result IcmpCondResult (cmp_zero_i128 (CC.Z) c)))
2112
- (select_icmp cond_result x y)))
2113
-
2114
- (decl lower_select_icmp (Type IcmpCondResult Value Value) InstOutput)
2115
- (rule (lower_select_icmp ty (IcmpCondResult.Condition flags cc) x y)
2116
- (with_flags flags (cmove_from_values ty cc x y)))
2117
-
2118
- ;; Specializations for floating-point compares to generate a `mins*` or a
2119
- ;; `maxs*` instruction. These are equivalent to the "pseudo-m{in,ax}"
2120
- ;; specializations for vectors.
2121
- (rule 2 (lower (has_type $F32 (select (maybe_uextend (fcmp (FloatCC.LessThan) x y)) x y)))
2122
- (x64_minss x y))
2123
- (rule 2 (lower (has_type $F64 (select (maybe_uextend (fcmp (FloatCC.LessThan) x y)) x y)))
2124
- (x64_minsd x y))
2125
- (rule 3 (lower (has_type $F32 (select (maybe_uextend (fcmp (FloatCC.LessThan) y x)) x y)))
2126
- (x64_maxss x y))
2127
- (rule 3 (lower (has_type $F64 (select (maybe_uextend (fcmp (FloatCC.LessThan) y x)) x y)))
2128
- (x64_maxsd x y))
2129
-
2130
- ;; Rules for `clz` ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;
2131
-
2132
- (rule 2 (lower (has_type (ty_32_or_64 ty) (clz src)))
2133
- (do_clz ty ty src))
2134
-
2135
- (rule 1 (lower (has_type (ty_8_or_16 ty) (clz src)))
2136
- (let ((extended Gpr (extend_to_gpr src $I64 (ExtendKind.Zero)))
2137
- (clz Gpr (do_clz $I64 $I64 extended)))
2138
- (x64_sub $I64 clz (RegMemImm.Imm (u32_sub 64 (ty_bits ty))))))
2139
-
2140
-
2141
- (rule 0 (lower
2142
- (has_type $I128
2143
- (clz src)))
2144
- (let ((upper Gpr (do_clz $I64 $I64 (value_regs_get_gpr src 1)))
2145
- (lower Gpr (x64_add $I64
2146
- (do_clz $I64 $I64 (value_regs_get_gpr src 0))
2147
- (RegMemImm.Imm 64)))
2148
- (result_lo Gpr
2149
- (with_flags_reg
2150
- (x64_cmp_imm (OperandSize.Size64) upper 64)
2151
- (cmove $I64 (CC.NZ) upper lower))))
2152
- (value_regs result_lo (imm $I64 0))))
2153
-
2154
- ;; Implementation helper for clz; operates on 32 or 64-bit units.
2155
- (decl do_clz (Type Type Gpr) Gpr)
2156
-
2157
- ;; If available, we can use a plain lzcnt instruction here. Note no
2158
- ;; special handling is required for zero inputs, because the machine
2159
- ;; instruction does what the CLIF expects for zero, i.e. it returns
2160
- ;; zero.
2161
- (rule 1 (do_clz ty orig_ty src)
2162
- (if-let $true (use_lzcnt))
2163
- (x64_lzcnt ty src))
2164
-
2165
- (rule 0 (do_clz ty orig_ty src)
2166
- (let ((highest_bit_index Reg (bsr_or_else ty src (imm_i64 $I64 -1)))
2167
- (bits_minus_1 Reg (imm ty (u64_sub (ty_bits_u64 orig_ty) 1))))
2168
- (x64_sub ty bits_minus_1 highest_bit_index)))
2169
-
2170
- ;; Rules for `ctz` ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;
2171
-
2172
- (rule 2 (lower (has_type (ty_32_or_64 ty) (ctz src)))
2173
- (do_ctz ty ty src))
2174
-
2175
- (rule 1 (lower (has_type (ty_8_or_16 ty) (ctz src)))
2176
- (let ((extended Gpr (extend_to_gpr src $I32 (ExtendKind.Zero)))
2177
- (stopbit Gpr (x64_or $I32 extended (RegMemImm.Imm (u32_shl 1 (ty_bits ty))))))
2178
- (do_ctz $I32 ty stopbit)))
2179
-
2180
- (rule 0 (lower
2181
- (has_type $I128
2182
- (ctz src)))
2183
- (let ((lower Gpr (do_ctz $I64 $I64 (value_regs_get_gpr src 0)))
2184
- (upper Gpr (x64_add $I64
2185
- (do_ctz $I64 $I64 (value_regs_get_gpr src 1))
2186
- (RegMemImm.Imm 64)))
2187
- (result_lo Gpr
2188
- (with_flags_reg
2189
- (x64_cmp_imm (OperandSize.Size64) lower 64)
2190
- (cmove $I64 (CC.Z) upper lower))))
2191
- (value_regs result_lo (imm $I64 0))))
2192
-
2193
- (decl do_ctz (Type Type Gpr) Gpr)
2194
-
2195
- ;; Analogous to `clz` cases above, but using mirror instructions
2196
- ;; (tzcnt vs lzcnt, bsf vs bsr).
2197
- (rule 1 (do_ctz ty orig_ty src)
2198
- (if-let $true (use_bmi1))
2199
- (x64_tzcnt ty src))
2200
-
2201
- (rule 0 (do_ctz ty orig_ty src)
2202
- (bsf_or_else ty src (imm $I64 (ty_bits_u64 orig_ty))))
2203
-
2204
- ;; Rules for `popcnt` ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;
2205
-
2206
- (rule 4 (lower (has_type (ty_32_or_64 ty) (popcnt src)))
2207
- (if-let $true (use_popcnt))
2208
- (x64_popcnt ty src))
2209
-
2210
- (rule 3 (lower (has_type (ty_8_or_16 ty) (popcnt src)))
2211
- (if-let $true (use_popcnt))
2212
- (x64_popcnt $I32 (extend_to_gpr src $I32 (ExtendKind.Zero))))
2213
-
2214
- (rule 1 (lower (has_type $I128 (popcnt src)))
2215
- (if-let $true (use_popcnt))
2216
- (let ((lo_count Gpr (x64_popcnt $I64 (value_regs_get_gpr src 0)))
2217
- (hi_count Gpr (x64_popcnt $I64 (value_regs_get_gpr src 1))))
2218
- (value_regs (x64_add $I64 lo_count hi_count) (imm $I64 0))))
2219
-
2220
- (rule -1 (lower
2221
- (has_type (ty_32_or_64 ty)
2222
- (popcnt src)))
2223
- (do_popcnt ty src))
2224
-
2225
- (rule -2 (lower
2226
- (has_type (ty_8_or_16 ty)
2227
- (popcnt src)))
2228
- (do_popcnt $I32 (extend_to_gpr src $I32 (ExtendKind.Zero))))
2229
-
2230
- (rule (lower
2231
- (has_type $I128
2232
- (popcnt src)))
2233
- (let ((lo_count Gpr (do_popcnt $I64 (value_regs_get_gpr src 0)))
2234
- (hi_count Gpr (do_popcnt $I64 (value_regs_get_gpr src 1))))
2235
- (value_regs (x64_add $I64 lo_count hi_count) (imm $I64 0))))
2236
-
2237
- ;; Implementation of popcount when we don't nave a native popcount
2238
- ;; instruction.
2239
- (decl do_popcnt (Type Gpr) Gpr)
2240
- (rule (do_popcnt $I64 src)
2241
- (let ((shifted1 Gpr (x64_shr $I64 src (Imm8Reg.Imm8 1)))
2242
- (sevens Gpr (imm $I64 0x7777777777777777))
2243
- (masked1 Gpr (x64_and $I64 shifted1 sevens))
2244
- ;; diff1 := src - ((src >> 1) & 0b0111_0111_0111...)
2245
- (diff1 Gpr (x64_sub $I64 src masked1))
2246
- (shifted2 Gpr (x64_shr $I64 masked1 (Imm8Reg.Imm8 1)))
2247
- (masked2 Gpr (x64_and $I64 shifted2 sevens))
2248
- ;; diff2 := diff1 - ((diff1 >> 1) & 0b0111_0111_0111...)
2249
- (diff2 Gpr (x64_sub $I64 diff1 masked2))
2250
- (shifted3 Gpr (x64_shr $I64 masked2 (Imm8Reg.Imm8 1)))
2251
- (masked3 Gpr (x64_and $I64 shifted3 sevens))
2252
- ;; diff3 := diff2 - ((diff2 >> 1) & 0b0111_0111_0111...)
2253
- ;;
2254
- ;; At this point, each nibble of diff3 is the popcount of
2255
- ;; that nibble. This works because at each step above, we
2256
- ;; are basically subtracting floor(value / 2) from the
2257
- ;; running value; the leftover remainder is 1 if the LSB
2258
- ;; was 1. After three steps, we have (nibble / 8) -- 0 or
2259
- ;; 1 for the MSB of the nibble -- plus three possible
2260
- ;; additions for the three other bits.
2261
- (diff3 Gpr (x64_sub $I64 diff2 masked3))
2262
- ;; Add the two nibbles of each byte together.
2263
- (sum1 Gpr (x64_add $I64
2264
- (x64_shr $I64 diff3 (Imm8Reg.Imm8 4))
2265
- diff3))
2266
- ;; Mask the above sum to have the popcount for each byte
2267
- ;; in the lower nibble of that byte.
2268
- (ofof Gpr (imm $I64 0x0f0f0f0f0f0f0f0f))
2269
- (masked4 Gpr (x64_and $I64 sum1 ofof))
2270
- (ones Gpr (imm $I64 0x0101010101010101))
2271
- ;; Use a multiply to sum all of the bytes' popcounts into
2272
- ;; the top byte. Consider the binomial expansion for the
2273
- ;; top byte: it is the sum of the bytes (masked4 >> 56) *
2274
- ;; 0x01 + (masked4 >> 48) * 0x01 + (masked4 >> 40) * 0x01
2275
- ;; + ... + (masked4 >> 0).
2276
- (mul Gpr (x64_imul $I64 masked4 ones))
2277
- ;; Now take that top byte and return it as the popcount.
2278
- (final Gpr (x64_shr $I64 mul (Imm8Reg.Imm8 56))))
2279
- final))
2280
-
2281
- ;; This is the 32-bit version of the above; the steps for each nibble
2282
- ;; are the same, we just use constants half as wide.
2283
- (rule (do_popcnt $I32 src)
2284
- (let ((shifted1 Gpr (x64_shr $I32 src (Imm8Reg.Imm8 1)))
2285
- (sevens Gpr (imm $I32 0x77777777))
2286
- (masked1 Gpr (x64_and $I32 shifted1 sevens))
2287
- (diff1 Gpr (x64_sub $I32 src masked1))
2288
- (shifted2 Gpr (x64_shr $I32 masked1 (Imm8Reg.Imm8 1)))
2289
- (masked2 Gpr (x64_and $I32 shifted2 sevens))
2290
- (diff2 Gpr (x64_sub $I32 diff1 masked2))
2291
- (shifted3 Gpr (x64_shr $I32 masked2 (Imm8Reg.Imm8 1)))
2292
- (masked3 Gpr (x64_and $I32 shifted3 sevens))
2293
- (diff3 Gpr (x64_sub $I32 diff2 masked3))
2294
- (sum1 Gpr (x64_add $I32
2295
- (x64_shr $I32 diff3 (Imm8Reg.Imm8 4))
2296
- diff3))
2297
- (masked4 Gpr (x64_and $I32 sum1 (RegMemImm.Imm 0x0f0f0f0f)))
2298
- (mul Gpr (x64_imul_imm $I32 masked4 0x01010101))
2299
- (final Gpr (x64_shr $I32 mul (Imm8Reg.Imm8 24))))
2300
- final))
2301
-
2302
-
2303
- (rule 2 (lower (has_type $I8X16 (popcnt src)))
2304
- (if-let $true (use_avx512vl))
2305
- (if-let $true (use_avx512bitalg))
2306
- (x64_vpopcntb src))
2307
-
2308
-
2309
- ;; For SSE 4.2 we use Mula's algorithm (https://arxiv.org/pdf/1611.07612.pdf):
2310
- ;;
2311
- ;; __m128i count_bytes ( __m128i v) {
2312
- ;; __m128i lookup = _mm_setr_epi8(0, 1, 1, 2, 1, 2, 2, 3, 1, 2, 2, 3, 2, 3, 3, 4);
2313
- ;; __m128i low_mask = _mm_set1_epi8 (0x0f);
2314
- ;; __m128i lo = _mm_and_si128 (v, low_mask);
2315
- ;; __m128i hi = _mm_and_si128 (_mm_srli_epi16 (v, 4), low_mask);
2316
- ;; __m128i cnt1 = _mm_shuffle_epi8 (lookup, lo);
2317
- ;; __m128i cnt2 = _mm_shuffle_epi8 (lookup, hi);
2318
- ;; return _mm_add_epi8 (cnt1, cnt2);
2319
- ;; }
2320
- ;;
2321
- ;; Details of the above algorithm can be found in the reference noted above, but the basics
2322
- ;; are to create a lookup table that pre populates the popcnt values for each number [0,15].
2323
- ;; The algorithm uses shifts to isolate 4 bit sections of the vector, pshufb as part of the
2324
- ;; lookup process, and adds together the results.
2325
- ;;
2326
- ;; __m128i lookup = _mm_setr_epi8(0, 1, 1, 2, 1, 2, 2, 3, 1, 2, 2, 3, 2, 3, 3, 4);
2327
-
2328
-
2329
- (rule 1 (lower (has_type $I8X16 (popcnt src)))
2330
- (if-let $true (use_ssse3))
2331
- (let ((low_mask XmmMem (emit_u128_le_const 0x0f0f0f0f0f0f0f0f0f0f0f0f0f0f0f0f))
2332
- (low_nibbles Xmm (sse_and $I8X16 src low_mask))
2333
- ;; Note that this is a 16x8 shift, but that's OK; we mask
2334
- ;; off anything that traverses from one byte to the next
2335
- ;; with the low_mask below.
2336
- (shifted_src Xmm (x64_psrlw src (xmi_imm 4)))
2337
- (high_nibbles Xmm (sse_and $I8X16 shifted_src low_mask))
2338
- (lookup Xmm (x64_xmm_load_const $I8X16
2339
- (emit_u128_le_const 0x04030302_03020201_03020201_02010100)))
2340
- (bit_counts_low Xmm (x64_pshufb lookup low_nibbles))
2341
- (bit_counts_high Xmm (x64_pshufb lookup high_nibbles)))
2342
- (x64_paddb bit_counts_low bit_counts_high)))
2343
-
2344
- ;; A modified version of the popcnt method from Hacker's Delight.
2345
- (rule (lower (has_type $I8X16 (popcnt src)))
2346
- (let ((mask1 XmmMem (emit_u128_le_const 0x77777777777777777777777777777777))
2347
- (src Xmm src)
2348
- (shifted Xmm (x64_pand (x64_psrlq src (xmi_imm 1)) mask1))
2349
- (src Xmm (x64_psubb src shifted))
2350
- (shifted Xmm (x64_pand (x64_psrlq shifted (xmi_imm 1)) mask1))
2351
- (src Xmm (x64_psubb src shifted))
2352
- (shifted Xmm (x64_pand (x64_psrlq shifted (xmi_imm 1)) mask1))
2353
- (src Xmm (x64_psubb src shifted))
2354
- (src Xmm (x64_paddb src (x64_psrlw src (xmi_imm 4)))))
2355
- (x64_pand src (emit_u128_le_const 0x0f0f0f0f0f0f0f0f0f0f0f0f0f0f0f0f))))
2356
-
2357
- ;; Rules for `bitrev` ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;
2358
-
2359
- (rule (lower (has_type $I8 (bitrev src)))
2360
- (do_bitrev8 $I32 src))
2361
-
2362
- (rule (lower (has_type $I16 (bitrev src)))
2363
- (do_bitrev16 $I32 src))
2364
-
2365
- (rule (lower (has_type $I32 (bitrev src)))
2366
- (do_bitrev32 $I32 src))
2367
-
2368
- (rule (lower (has_type $I64 (bitrev src)))
2369
- (do_bitrev64 $I64 src))
2370
-
2371
- (rule (lower (has_type $I128 (bitrev src)))
2372
- (value_regs
2373
- (do_bitrev64 $I64 (value_regs_get_gpr src 1))
2374
- (do_bitrev64 $I64 (value_regs_get_gpr src 0))))
2375
-
2376
- (decl do_bitrev8 (Type Gpr) Gpr)
2377
- (rule (do_bitrev8 ty src)
2378
- (let ((tymask u64 (ty_mask ty))
2379
- (mask1 Gpr (imm ty (u64_and tymask 0x5555555555555555)))
2380
- (lo1 Gpr (x64_and ty src mask1))
2381
- (hi1 Gpr (x64_and ty (x64_shr ty src (Imm8Reg.Imm8 1)) mask1))
2382
- (swap1 Gpr (x64_or ty
2383
- (x64_shl ty lo1 (Imm8Reg.Imm8 1))
2384
- hi1))
2385
- (mask2 Gpr (imm ty (u64_and tymask 0x3333333333333333)))
2386
- (lo2 Gpr (x64_and ty swap1 mask2))
2387
- (hi2 Gpr (x64_and ty (x64_shr ty swap1 (Imm8Reg.Imm8 2)) mask2))
2388
- (swap2 Gpr (x64_or ty
2389
- (x64_shl ty lo2 (Imm8Reg.Imm8 2))
2390
- hi2))
2391
- (mask4 Gpr (imm ty (u64_and tymask 0x0f0f0f0f0f0f0f0f)))
2392
- (lo4 Gpr (x64_and ty swap2 mask4))
2393
- (hi4 Gpr (x64_and ty (x64_shr ty swap2 (Imm8Reg.Imm8 4)) mask4))
2394
- (swap4 Gpr (x64_or ty
2395
- (x64_shl ty lo4 (Imm8Reg.Imm8 4))
2396
- hi4)))
2397
- swap4))
2398
-
2399
- (decl do_bitrev16 (Type Gpr) Gpr)
2400
- (rule (do_bitrev16 ty src)
2401
- (let ((src_ Gpr (do_bitrev8 ty src))
2402
- (tymask u64 (ty_mask ty))
2403
- (mask8 Gpr (imm ty (u64_and tymask 0x00ff00ff00ff00ff)))
2404
- (lo8 Gpr (x64_and ty src_ mask8))
2405
- (hi8 Gpr (x64_and ty (x64_shr ty src_ (Imm8Reg.Imm8 8)) mask8))
2406
- (swap8 Gpr (x64_or ty
2407
- (x64_shl ty lo8 (Imm8Reg.Imm8 8))
2408
- hi8)))
2409
- swap8))
2410
-
2411
- (decl do_bitrev32 (Type Gpr) Gpr)
2412
- (rule (do_bitrev32 ty src)
2413
- (let ((src_ Gpr (do_bitrev16 ty src))
2414
- (tymask u64 (ty_mask ty))
2415
- (mask16 Gpr (imm ty (u64_and tymask 0x0000ffff0000ffff)))
2416
- (lo16 Gpr (x64_and ty src_ mask16))
2417
- (hi16 Gpr (x64_and ty (x64_shr ty src_ (Imm8Reg.Imm8 16)) mask16))
2418
- (swap16 Gpr (x64_or ty
2419
- (x64_shl ty lo16 (Imm8Reg.Imm8 16))
2420
- hi16)))
2421
- swap16))
2422
-
2423
- (decl do_bitrev64 (Type Gpr) Gpr)
2424
- (rule (do_bitrev64 ty @ $I64 src)
2425
- (let ((src_ Gpr (do_bitrev32 ty src))
2426
- (mask32 Gpr (imm ty 0xffffffff))
2427
- (lo32 Gpr (x64_and ty src_ mask32))
2428
- (hi32 Gpr (x64_shr ty src_ (Imm8Reg.Imm8 32)))
2429
- (swap32 Gpr (x64_or ty
2430
- (x64_shl ty lo32 (Imm8Reg.Imm8 32))
2431
- hi32)))
2432
- swap32))
2433
-
2434
- ;; Rules for `bswap` ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;
2435
-
2436
- ;; x64 bswap instruction is only for 32- or 64-bit swaps
2437
- ;; implement the 16-bit swap as a rotl by 8
2438
- (rule (lower (has_type $I16 (bswap src)))
2439
- (x64_rotl $I16 src (Imm8Reg.Imm8 8)))
2440
-
2441
- (rule (lower (has_type $I32 (bswap src)))
2442
- (x64_bswap $I32 src))
2443
-
2444
- (rule (lower (has_type $I64 (bswap src)))
2445
- (x64_bswap $I64 src))
2446
-
2447
- (rule (lower (has_type $I128 (bswap src)))
2448
- (value_regs
2449
- (x64_bswap $I64 (value_regs_get_gpr src 1))
2450
- (x64_bswap $I64 (value_regs_get_gpr src 0))))
2451
-
2452
- ;; Rules for `is_null` ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;
2453
-
2454
- ;; Null references are represented by the constant value `0`.
2455
- (rule (lower (is_null src @ (value_type $R64)))
2456
- (with_flags
2457
- (x64_cmp_imm (OperandSize.Size64) src 0)
2458
- (x64_setcc (CC.Z))))
2459
-
2460
- ;; Rules for `is_invalid` ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;
2461
-
2462
- ;; Invalid references are represented by the constant value `-1`.
2463
- (rule (lower (is_invalid src @ (value_type $R64)))
2464
- (with_flags
2465
- (x64_cmp_imm (OperandSize.Size64) src 0xffffffff) ;; simm32 0xffff_ffff is sign-extended to -1.
2466
- (x64_setcc (CC.Z))))
2467
-
2468
-
2469
- ;; Rules for `uextend` ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;
2470
-
2471
- ;; I{8,16,32,64} -> I128.
2472
- (rule (lower (has_type $I128 (uextend src)))
2473
- (value_regs (extend_to_gpr src $I64 (ExtendKind.Zero)) (imm $I64 0)))
2474
-
2475
- ;; I{8,16,32} -> I64.
2476
- (rule (lower (has_type $I64 (uextend src)))
2477
- (extend_to_gpr src $I64 (ExtendKind.Zero)))
2478
-
2479
- ;; I{8,16} -> I32
2480
- ;; I8 -> I16
2481
- (rule -1 (lower (has_type (fits_in_32 _) (uextend src)))
2482
- (extend_to_gpr src $I32 (ExtendKind.Zero)))
2483
-
2484
- ;; Rules for `sextend` ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;
2485
-
2486
- ;; I{8,16,32} -> I128.
2487
- ;;
2488
- ;; Produce upper 64 bits sign-extended from lower 64: shift right by
2489
- ;; 63 bits to spread the sign bit across the result.
2490
- (rule (lower (has_type $I128 (sextend src)))
2491
- (let ((lo Gpr (extend_to_gpr src $I64 (ExtendKind.Sign)))
2492
- (hi Gpr (x64_sar $I64 lo (Imm8Reg.Imm8 63))))
2493
- (value_regs lo hi)))
2494
-
2495
- ;; I{8,16,32} -> I64.
2496
- (rule (lower (has_type $I64 (sextend src)))
2497
- (extend_to_gpr src $I64 (ExtendKind.Sign)))
2498
-
2499
- ;; I{8,16} -> I32
2500
- ;; I8 -> I16
2501
- (rule -1 (lower (has_type (fits_in_32 _) (sextend src)))
2502
- (extend_to_gpr src $I32 (ExtendKind.Sign)))
2503
-
2504
- ;; Rules for `ireduce` ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;
2505
-
2506
- ;; T -> T is always a no-op, even I128 -> I128.
2507
- (rule (lower (has_type ty (ireduce src @ (value_type ty))))
2508
- src)
2509
-
2510
- ;; T -> I{64,32,16,8}: We can simply pass through the value: values
2511
- ;; are always stored with high bits undefined, so we can just leave
2512
- ;; them be.
2513
- (rule 1 (lower (has_type (fits_in_64 ty) (ireduce src)))
2514
- (value_regs_get_gpr src 0))
2515
-
2516
- ;; Rules for `debugtrap` ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;
2517
-
2518
- (rule (lower (debugtrap))
2519
- (side_effect (x64_hlt)))
2520
-
2521
- ;; Rules for `x86_pmaddubsw` ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;
2522
-
2523
- (rule (lower (has_type $I16X8 (x86_pmaddubsw x y)))
2524
- (if-let $true (use_ssse3))
2525
- (x64_pmaddubsw y x))
2526
-
2527
- ;; Rules for `fadd` ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;
2528
-
2529
- (rule (lower (has_type $F32 (fadd x y)))
2530
- (x64_addss x y))
2531
- (rule (lower (has_type $F64 (fadd x y)))
2532
- (x64_addsd x y))
2533
- (rule (lower (has_type $F32X4 (fadd x y)))
2534
- (x64_addps x y))
2535
- (rule (lower (has_type $F64X2 (fadd x y)))
2536
- (x64_addpd x y))
2537
-
2538
- ;; The above rules automatically sink loads for rhs operands, so additionally
2539
- ;; add rules for sinking loads with lhs operands.
2540
- (rule 1 (lower (has_type $F32 (fadd (sinkable_load x) y)))
2541
- (x64_addss y x))
2542
- (rule 1 (lower (has_type $F64 (fadd (sinkable_load x) y)))
2543
- (x64_addsd y x))
2544
- (rule 1 (lower (has_type $F32X4 (fadd (sinkable_load x) y)))
2545
- (x64_addps y x))
2546
- (rule 1 (lower (has_type $F64X2 (fadd (sinkable_load x) y)))
2547
- (x64_addpd y x))
2548
-
2549
- ;; Rules for `fsub` ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;
2550
-
2551
- (rule (lower (has_type $F32 (fsub x y)))
2552
- (x64_subss x y))
2553
- (rule (lower (has_type $F64 (fsub x y)))
2554
- (x64_subsd x y))
2555
- (rule (lower (has_type $F32X4 (fsub x y)))
2556
- (x64_subps x y))
2557
- (rule (lower (has_type $F64X2 (fsub x y)))
2558
- (x64_subpd x y))
2559
-
2560
- ;; Rules for `fmul` ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;
2561
-
2562
- (rule (lower (has_type $F32 (fmul x y)))
2563
- (x64_mulss x y))
2564
- (rule (lower (has_type $F64 (fmul x y)))
2565
- (x64_mulsd x y))
2566
- (rule (lower (has_type $F32X4 (fmul x y)))
2567
- (x64_mulps x y))
2568
- (rule (lower (has_type $F64X2 (fmul x y)))
2569
- (x64_mulpd x y))
2570
-
2571
- ;; The above rules automatically sink loads for rhs operands, so additionally
2572
- ;; add rules for sinking loads with lhs operands.
2573
- (rule 1 (lower (has_type $F32 (fmul (sinkable_load x) y)))
2574
- (x64_mulss y x))
2575
- (rule 1 (lower (has_type $F64 (fmul (sinkable_load x) y)))
2576
- (x64_mulsd y x))
2577
- (rule 1 (lower (has_type $F32X4 (fmul (sinkable_load x) y)))
2578
- (x64_mulps y x))
2579
- (rule 1 (lower (has_type $F64X2 (fmul (sinkable_load x) y)))
2580
- (x64_mulpd y x))
2581
-
2582
- ;; Rules for `fdiv` ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;
2583
-
2584
- (rule (lower (has_type $F32 (fdiv x y)))
2585
- (x64_divss x y))
2586
- (rule (lower (has_type $F64 (fdiv x y)))
2587
- (x64_divsd x y))
2588
- (rule (lower (has_type $F32X4 (fdiv x y)))
2589
- (x64_divps x y))
2590
- (rule (lower (has_type $F64X2 (fdiv x y)))
2591
- (x64_divpd x y))
2592
-
2593
- ;; Rules for `sqrt` ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;
2594
- (rule (lower (has_type $F32 (sqrt x)))
2595
- (x64_sqrtss (xmm_zero $F32X4) x))
2596
- (rule (lower (has_type $F64 (sqrt x)))
2597
- (x64_sqrtsd (xmm_zero $F64X2) x))
2598
- (rule (lower (has_type $F32X4 (sqrt x)))
2599
- (x64_sqrtps x))
2600
- (rule (lower (has_type $F64X2 (sqrt x)))
2601
- (x64_sqrtpd x))
2602
-
2603
- ;; Rules for `fpromote` ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;
2604
- (rule (lower (has_type $F64 (fpromote x)))
2605
- (x64_cvtss2sd (xmm_zero $F64X2) x))
2606
-
2607
- ;; Rules for `fvpromote` ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;
2608
- (rule (lower (has_type $F64X2 (fvpromote_low x)))
2609
- (x64_cvtps2pd (put_in_xmm x)))
2610
-
2611
- ;; Rules for `fdemote` ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;
2612
- (rule (lower (has_type $F32 (fdemote x)))
2613
- (x64_cvtsd2ss (xmm_zero $F32X4) x))
2614
-
2615
- ;; Rules for `fvdemote` ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;
2616
- (rule (lower (has_type $F32X4 (fvdemote x)))
2617
- (x64_cvtpd2ps x))
2618
-
2619
- ;; Rules for `fmin` ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;
2620
-
2621
- (rule (lower (has_type $F32 (fmin x y)))
2622
- (xmm_min_max_seq $F32 $true x y))
2623
- (rule (lower (has_type $F64 (fmin x y)))
2624
- (xmm_min_max_seq $F64 $true x y))
2625
-
2626
- ;; Vector-typed version. We don't use single pseudoinstructions as
2627
- ;; above, because we don't need to generate a mini-CFG. Instead, we
2628
- ;; perform a branchless series of operations.
2629
- ;;
2630
- ;; We cannot simply use native min instructions (minps, minpd) because
2631
- ;; NaN handling is different per CLIF semantics than on
2632
- ;; x86. Specifically, if an argument is NaN, or the arguments are both
2633
- ;; zero but of opposite signs, then the x86 instruction always
2634
- ;; produces the second argument. However, per CLIF semantics, we
2635
- ;; require that fmin(NaN, _) = fmin(_, NaN) = NaN, and fmin(+0, -0) =
2636
- ;; fmin(-0, +0) = -0.
2637
-
2638
- (rule (lower (has_type $F32X4 (fmin x y)))
2639
- ;; Compute min(x, y) and min(y, x) with native
2640
- ;; instructions. These will differ in one of the edge cases
2641
- ;; above that we have to handle properly. (Conversely, if they
2642
- ;; don't differ, then the native instruction's answer is the
2643
- ;; right one per CLIF semantics.)
2644
- (let ((min1 Xmm (x64_minps x y))
2645
- (min2 Xmm (x64_minps y x))
2646
- ;; Compute the OR of the two. Note that NaNs have an
2647
- ;; exponent field of all-ones (0xFF for F32), so if either
2648
- ;; result is a NaN, this OR will be. And if either is a
2649
- ;; zero (which has an exponent of 0 and mantissa of 0),
2650
- ;; this captures a sign-bit of 1 (negative) if either
2651
- ;; input is negative.
2652
- ;;
2653
- ;; In the case where we don't have a +/-0 mismatch or
2654
- ;; NaNs, then `min1` and `min2` are equal and `min_or` is
2655
- ;; the correct minimum.
2656
- (min_or Xmm (x64_orps min1 min2))
2657
- ;; "compare unordered" produces a true mask (all ones) in
2658
- ;; a given lane if the min is a NaN. We use this to
2659
- ;; generate a mask to ensure quiet NaNs.
2660
- (is_nan_mask Xmm (x64_cmpps min_or min2 (FcmpImm.Unordered)))
2661
- ;; OR in the NaN mask.
2662
- (min_or_2 Xmm (x64_orps min_or is_nan_mask))
2663
- ;; Shift the NaN mask down so that it covers just the
2664
- ;; fraction below the NaN signalling bit; we'll use this
2665
- ;; to mask off non-canonical NaN payloads.
2666
- ;;
2667
- ;; All-ones for NaN, shifted down to leave 10 top bits (1
2668
- ;; sign, 8 exponent, 1 QNaN bit that must remain set)
2669
- ;; cleared.
2670
- (nan_fraction_mask Xmm (x64_psrld is_nan_mask (xmi_imm 10)))
2671
- ;; Do a NAND, so that we retain every bit not set in
2672
- ;; `nan_fraction_mask`. This mask will be all zeroes (so
2673
- ;; we retain every bit) in non-NaN cases, and will have
2674
- ;; ones (so we clear those bits) in NaN-payload bits
2675
- ;; otherwise.
2676
- (final Xmm (x64_andnps nan_fraction_mask min_or_2)))
2677
- final))
2678
-
2679
- ;; Likewise for F64 lanes, except that the right-shift is by 13 bits
2680
- ;; (1 sign, 11 exponent, 1 QNaN bit).
2681
- (rule (lower (has_type $F64X2 (fmin x y)))
2682
- (let ((min1 Xmm (x64_minpd x y))
2683
- (min2 Xmm (x64_minpd y x))
2684
- (min_or Xmm (x64_orpd min1 min2))
2685
- (is_nan_mask Xmm (x64_cmppd min1 min2 (FcmpImm.Unordered)))
2686
- (min_or_2 Xmm (x64_orpd min_or is_nan_mask))
2687
- (nan_fraction_mask Xmm (x64_psrlq is_nan_mask (xmi_imm 13)))
2688
- (final Xmm (x64_andnpd nan_fraction_mask min_or_2)))
2689
- final))
2690
-
2691
- ;; Rules for `fmax` ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;
2692
-
2693
- (rule (lower (has_type $F32 (fmax x y)))
2694
- (xmm_min_max_seq $F32 $false x y))
2695
- (rule (lower (has_type $F64 (fmax x y)))
2696
- (xmm_min_max_seq $F64 $false x y))
2697
-
2698
- ;; The vector version of fmax here is a dual to the fmin sequence
2699
- ;; above, almost, with a few differences.
2700
-
2701
- (rule (lower (has_type $F32X4 (fmax x y)))
2702
- ;; Compute max(x, y) and max(y, x) with native
2703
- ;; instructions. These will differ in one of the edge cases
2704
- ;; above that we have to handle properly. (Conversely, if they
2705
- ;; don't differ, then the native instruction's answer is the
2706
- ;; right one per CLIF semantics.)
2707
- (let ((max1 Xmm (x64_maxps x y))
2708
- (max2 Xmm (x64_maxps y x))
2709
- ;; Compute the XOR of the two maxima. In the case
2710
- ;; where we don't have a +/-0 mismatch or NaNs, then
2711
- ;; `min1` and `min2` are equal and this XOR is zero.
2712
- (max_xor Xmm (x64_xorps max1 max2))
2713
- ;; OR the XOR into one of the original maxima. If they are
2714
- ;; equal, this does nothing. If max2 was NaN, its exponent
2715
- ;; bits were all-ones, so the xor's exponent bits were the
2716
- ;; complement of max1, and the OR of max1 and max_xor has
2717
- ;; an all-ones exponent (is a NaN). If max1 was NaN, then
2718
- ;; its exponent bits were already all-ones, so the OR will
2719
- ;; be a NaN as well.
2720
- (max_blended_nan Xmm (x64_orps max1 max_xor))
2721
- ;; Subtract the XOR. This ensures that if we had +0 and
2722
- ;; -0, we end up with +0.
2723
- (max_blended_nan_positive Xmm (x64_subps max_blended_nan max_xor))
2724
- ;; "compare unordered" produces a true mask (all ones) in
2725
- ;; a given lane if the min is a NaN. We use this to
2726
- ;; generate a mask to ensure quiet NaNs.
2727
- (is_nan_mask Xmm (x64_cmpps max_blended_nan max_blended_nan (FcmpImm.Unordered)))
2728
- ;; Shift the NaN mask down so that it covers just the
2729
- ;; fraction below the NaN signalling bit; we'll use this
2730
- ;; to mask off non-canonical NaN payloads.
2731
- ;;
2732
- ;; All-ones for NaN, shifted down to leave 10 top bits (1
2733
- ;; sign, 8 exponent, 1 QNaN bit that must remain set)
2734
- ;; cleared.
2735
- (nan_fraction_mask Xmm (x64_psrld is_nan_mask (xmi_imm 10)))
2736
- ;; Do a NAND, so that we retain every bit not set in
2737
- ;; `nan_fraction_mask`. This mask will be all zeroes (so
2738
- ;; we retain every bit) in non-NaN cases, and will have
2739
- ;; ones (so we clear those bits) in NaN-payload bits
2740
- ;; otherwise.
2741
- (final Xmm (x64_andnps nan_fraction_mask max_blended_nan_positive)))
2742
- final))
2743
-
2744
- (rule (lower (has_type $F64X2 (fmax x y)))
2745
- ;; Compute max(x, y) and max(y, x) with native
2746
- ;; instructions. These will differ in one of the edge cases
2747
- ;; above that we have to handle properly. (Conversely, if they
2748
- ;; don't differ, then the native instruction's answer is the
2749
- ;; right one per CLIF semantics.)
2750
- (let ((max1 Xmm (x64_maxpd x y))
2751
- (max2 Xmm (x64_maxpd y x))
2752
- ;; Compute the XOR of the two maxima. In the case
2753
- ;; where we don't have a +/-0 mismatch or NaNs, then
2754
- ;; `min1` and `min2` are equal and this XOR is zero.
2755
- (max_xor Xmm (x64_xorpd max1 max2))
2756
- ;; OR the XOR into one of the original maxima. If they are
2757
- ;; equal, this does nothing. If max2 was NaN, its exponent
2758
- ;; bits were all-ones, so the xor's exponent bits were the
2759
- ;; complement of max1, and the OR of max1 and max_xor has
2760
- ;; an all-ones exponent (is a NaN). If max1 was NaN, then
2761
- ;; its exponent bits were already all-ones, so the OR will
2762
- ;; be a NaN as well.
2763
- (max_blended_nan Xmm (x64_orpd max1 max_xor))
2764
- ;; Subtract the XOR. This ensures that if we had +0 and
2765
- ;; -0, we end up with +0.
2766
- (max_blended_nan_positive Xmm (x64_subpd max_blended_nan max_xor))
2767
- ;; `cmpps` with predicate index `3` is `cmpunordps`, or
2768
- ;; "compare unordered": it produces a true mask (all ones)
2769
- ;; in a given lane if the min is a NaN. We use this to
2770
- ;; generate a mask to ensure quiet NaNs.
2771
- (is_nan_mask Xmm (x64_cmppd max_blended_nan max_blended_nan (FcmpImm.Unordered)))
2772
- ;; Shift the NaN mask down so that it covers just the
2773
- ;; fraction below the NaN signalling bit; we'll use this
2774
- ;; to mask off non-canonical NaN payloads.
2775
- ;;
2776
- ;; All-ones for NaN, shifted down to leave 13 top bits (1
2777
- ;; sign, 11 exponent, 1 QNaN bit that must remain set)
2778
- ;; cleared.
2779
- (nan_fraction_mask Xmm (x64_psrlq is_nan_mask (xmi_imm 13)))
2780
- ;; Do a NAND, so that we retain every bit not set in
2781
- ;; `nan_fraction_mask`. This mask will be all zeroes (so
2782
- ;; we retain every bit) in non-NaN cases, and will have
2783
- ;; ones (so we clear those bits) in NaN-payload bits
2784
- ;; otherwise.
2785
- (final Xmm (x64_andnpd nan_fraction_mask max_blended_nan_positive)))
2786
- final))
2787
-
2788
- ;; Rules for `fma` ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;
2789
-
2790
- ;; Base case for fma is to call out to one of two libcalls. For vectors they
2791
- ;; need to be decomposed, handle each element individually, and then recomposed.
2792
-
2793
- (rule (lower (has_type $F32 (fma x y z)))
2794
- (libcall_3 (LibCall.FmaF32) x y z))
2795
- (rule (lower (has_type $F64 (fma x y z)))
2796
- (libcall_3 (LibCall.FmaF64) x y z))
2797
-
2798
- (rule (lower (has_type $F32X4 (fma x y z)))
2799
- (let (
2800
- (x Xmm (put_in_xmm x))
2801
- (y Xmm (put_in_xmm y))
2802
- (z Xmm (put_in_xmm z))
2803
- (x0 Xmm (libcall_3 (LibCall.FmaF32) x y z))
2804
- (x1 Xmm (libcall_3 (LibCall.FmaF32)
2805
- (x64_pshufd x 1)
2806
- (x64_pshufd y 1)
2807
- (x64_pshufd z 1)))
2808
- (x2 Xmm (libcall_3 (LibCall.FmaF32)
2809
- (x64_pshufd x 2)
2810
- (x64_pshufd y 2)
2811
- (x64_pshufd z 2)))
2812
- (x3 Xmm (libcall_3 (LibCall.FmaF32)
2813
- (x64_pshufd x 3)
2814
- (x64_pshufd y 3)
2815
- (x64_pshufd z 3)))
2816
-
2817
- (tmp Xmm (f32x4_insertlane x0 x1 1))
2818
- (tmp Xmm (f32x4_insertlane tmp x2 2))
2819
- (tmp Xmm (f32x4_insertlane tmp x3 3))
2820
- )
2821
- tmp))
2822
- (rule (lower (has_type $F64X2 (fma x y z)))
2823
- (let (
2824
- (x Xmm (put_in_xmm x))
2825
- (y Xmm (put_in_xmm y))
2826
- (z Xmm (put_in_xmm z))
2827
- (x0 Xmm (libcall_3 (LibCall.FmaF64) x y z))
2828
- (x1 Xmm (libcall_3 (LibCall.FmaF64)
2829
- (x64_pshufd x 0xee)
2830
- (x64_pshufd y 0xee)
2831
- (x64_pshufd z 0xee)))
2832
- )
2833
- (x64_movlhps x0 x1)))
2834
-
2835
-
2836
- ;; Special case for when the `fma` feature is active and a native instruction
2837
- ;; can be used.
2838
- (rule 1 (lower (has_type ty (fma x y z)))
2839
- (if-let $true (use_fma))
2840
- (fmadd ty x y z))
2841
-
2842
- (decl fmadd (Type Value Value Value) Xmm)
2843
- (decl fnmadd (Type Value Value Value) Xmm)
2844
-
2845
- ;; Base case. Note that this will automatically sink a load with `z`, the value
2846
- ;; to add.
2847
- (rule (fmadd ty x y z) (x64_vfmadd213 ty x y z))
2848
-
2849
- ;; Allow sinking loads with one of the two values being multiplied in addition
2850
- ;; to the value being added. Note that both x and y can be sunk here due to
2851
- ;; multiplication being commutative.
2852
- (rule 1 (fmadd ty (sinkable_load x) y z) (x64_vfmadd132 ty y z x))
2853
- (rule 2 (fmadd ty x (sinkable_load y) z) (x64_vfmadd132 ty x z y))
2854
-
2855
- ;; If one of the values being multiplied is negated then use a `vfnmadd*`
2856
- ;; instruction instead
2857
- (rule 3 (fmadd ty (fneg x) y z) (fnmadd ty x y z))
2858
- (rule 4 (fmadd ty x (fneg y) z) (fnmadd ty x y z))
2859
-
2860
- (rule (fnmadd ty x y z) (x64_vfnmadd213 ty x y z))
2861
- (rule 1 (fnmadd ty (sinkable_load x) y z) (x64_vfnmadd132 ty y z x))
2862
- (rule 2 (fnmadd ty x (sinkable_load y) z) (x64_vfnmadd132 ty x z y))
2863
-
2864
- ;; Like `fmadd` if one argument is negated switch which one is being codegen'd
2865
- (rule 3 (fnmadd ty (fneg x) y z) (fmadd ty x y z))
2866
- (rule 4 (fnmadd ty x (fneg y) z) (fmadd ty x y z))
2867
-
2868
- ;; Rules for `load*` ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;
2869
-
2870
- ;; In order to load a value from memory to a GPR register, we may need to extend
2871
- ;; the loaded value from 8-, 16-, or 32-bits to this backend's expected GPR
2872
- ;; width: 64 bits. Note that `ext_mode` will load 1-bit types (booleans) as
2873
- ;; 8-bit loads.
2874
- ;;
2875
- ;; By default, we zero-extend all sub-64-bit loads to a GPR.
2876
- (rule -4 (lower (has_type (and (fits_in_32 ty) (is_gpr_type _)) (load flags address offset)))
2877
- (x64_movzx (ext_mode (ty_bits_u16 ty) 64) (to_amode flags address offset)))
2878
- ;; But if we know that both the `from` and `to` are 64 bits, we simply load with
2879
- ;; no extension.
2880
- (rule -1 (lower (has_type (ty_int_ref_64 ty) (load flags address offset)))
2881
- (x64_mov (to_amode flags address offset)))
2882
- ;; Also, certain scalar loads have a specific `from` width and extension kind
2883
- ;; (signed -> `sx`, zeroed -> `zx`). We overwrite the high bits of the 64-bit
2884
- ;; GPR even if the `to` type is smaller (e.g., 16-bits).
2885
- (rule (lower (has_type (is_gpr_type ty) (uload8 flags address offset)))
2886
- (x64_movzx (ExtMode.BQ) (to_amode flags address offset)))
2887
- (rule (lower (has_type (is_gpr_type ty) (sload8 flags address offset)))
2888
- (x64_movsx (ExtMode.BQ) (to_amode flags address offset)))
2889
- (rule (lower (has_type (is_gpr_type ty) (uload16 flags address offset)))
2890
- (x64_movzx (ExtMode.WQ) (to_amode flags address offset)))
2891
- (rule (lower (has_type (is_gpr_type ty) (sload16 flags address offset)))
2892
- (x64_movsx (ExtMode.WQ) (to_amode flags address offset)))
2893
- (rule (lower (has_type (is_gpr_type ty) (uload32 flags address offset)))
2894
- (x64_movzx (ExtMode.LQ) (to_amode flags address offset)))
2895
- (rule (lower (has_type (is_gpr_type ty) (sload32 flags address offset)))
2896
- (x64_movsx (ExtMode.LQ) (to_amode flags address offset)))
2897
-
2898
- ;; To load to XMM registers, we use the x64-specific instructions for each type.
2899
- ;; For `$F32` and `$F64` this is important--we only want to load 32 or 64 bits.
2900
- ;; But for the 128-bit types, this is not strictly necessary for performance but
2901
- ;; might help with clarity during disassembly.
2902
- (rule (lower (has_type $F32 (load flags address offset)))
2903
- (x64_movss_load (to_amode flags address offset)))
2904
- (rule (lower (has_type $F64 (load flags address offset)))
2905
- (x64_movsd_load (to_amode flags address offset)))
2906
- (rule (lower (has_type $F32X4 (load flags address offset)))
2907
- (x64_movups_load (to_amode flags address offset)))
2908
- (rule (lower (has_type $F64X2 (load flags address offset)))
2909
- (x64_movupd_load (to_amode flags address offset)))
2910
- (rule -2 (lower (has_type (ty_vec128 ty) (load flags address offset)))
2911
- (x64_movdqu_load (to_amode flags address offset)))
2912
-
2913
- ;; We can load an I128 by doing two 64-bit loads.
2914
- (rule -3 (lower (has_type $I128
2915
- (load flags address offset)))
2916
- (let ((addr_lo Amode (to_amode flags address offset))
2917
- (addr_hi Amode (amode_offset addr_lo 8))
2918
- (value_lo Reg (x64_mov addr_lo))
2919
- (value_hi Reg (x64_mov addr_hi)))
2920
- (value_regs value_lo value_hi)))
2921
-
2922
- ;; We also include widening vector loads; these sign- or zero-extend each lane
2923
- ;; to the next wider width (e.g., 16x4 -> 32x4).
2924
- (rule 1 (lower (has_type $I16X8 (sload8x8 flags address offset)))
2925
- (if-let $true (use_sse41))
2926
- (x64_pmovsxbw (to_amode flags address offset)))
2927
- (rule 1 (lower (has_type $I16X8 (uload8x8 flags address offset)))
2928
- (if-let $true (use_sse41))
2929
- (x64_pmovzxbw (to_amode flags address offset)))
2930
- (rule 1 (lower (has_type $I32X4 (sload16x4 flags address offset)))
2931
- (if-let $true (use_sse41))
2932
- (x64_pmovsxwd (to_amode flags address offset)))
2933
- (rule 1 (lower (has_type $I32X4 (uload16x4 flags address offset)))
2934
- (if-let $true (use_sse41))
2935
- (x64_pmovzxwd (to_amode flags address offset)))
2936
- (rule 1 (lower (has_type $I64X2 (sload32x2 flags address offset)))
2937
- (if-let $true (use_sse41))
2938
- (x64_pmovsxdq (to_amode flags address offset)))
2939
- (rule 1 (lower (has_type $I64X2 (uload32x2 flags address offset)))
2940
- (if-let $true (use_sse41))
2941
- (x64_pmovzxdq (to_amode flags address offset)))
2942
-
2943
- (rule (lower (has_type $I16X8 (sload8x8 flags address offset)))
2944
- (lower_swiden_low $I16X8 (x64_movq_to_xmm (to_amode flags address offset))))
2945
- (rule (lower (has_type $I16X8 (uload8x8 flags address offset)))
2946
- (lower_uwiden_low $I16X8 (x64_movq_to_xmm (to_amode flags address offset))))
2947
- (rule (lower (has_type $I32X4 (sload16x4 flags address offset)))
2948
- (lower_swiden_low $I32X4 (x64_movq_to_xmm (to_amode flags address offset))))
2949
- (rule (lower (has_type $I32X4 (uload16x4 flags address offset)))
2950
- (lower_uwiden_low $I32X4 (x64_movq_to_xmm (to_amode flags address offset))))
2951
- (rule (lower (has_type $I64X2 (sload32x2 flags address offset)))
2952
- (lower_swiden_low $I64X2 (x64_movq_to_xmm (to_amode flags address offset))))
2953
- (rule (lower (has_type $I64X2 (uload32x2 flags address offset)))
2954
- (lower_uwiden_low $I64X2 (x64_movq_to_xmm (to_amode flags address offset))))
2955
-
2956
- ;; Rules for `store*` ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;
2957
-
2958
- ;; 8-, 16-, 32- and 64-bit GPR stores.
2959
- (rule -2 (lower (store flags
2960
- value @ (value_type (is_gpr_type ty))
2961
- address
2962
- offset))
2963
- (side_effect
2964
- (x64_movrm ty (to_amode flags address offset) value)))
2965
-
2966
- ;; Explicit 8/16/32-bit opcodes.
2967
- (rule (lower (istore8 flags value address offset))
2968
- (side_effect
2969
- (x64_movrm $I8 (to_amode flags address offset) value)))
2970
- (rule (lower (istore16 flags value address offset))
2971
- (side_effect
2972
- (x64_movrm $I16 (to_amode flags address offset) value)))
2973
- (rule (lower (istore32 flags value address offset))
2974
- (side_effect
2975
- (x64_movrm $I32 (to_amode flags address offset) value)))
2976
-
2977
- ;; IMM stores
2978
- (rule 2 (lower (store flags (has_type (fits_in_64 ty) (iconst (simm32 value))) address offset))
2979
- (side_effect
2980
- (x64_movimm_m ty (to_amode flags address offset) value)))
2981
-
2982
- ;; F32 stores of values in XMM registers.
2983
- (rule 1 (lower (store flags
2984
- value @ (value_type $F32)
2985
- address
2986
- offset))
2987
- (side_effect
2988
- (x64_movss_store (to_amode flags address offset) value)))
2989
-
2990
- ;; F64 stores of values in XMM registers.
2991
- (rule 1 (lower (store flags
2992
- value @ (value_type $F64)
2993
- address
2994
- offset))
2995
- (side_effect
2996
- (x64_movsd_store (to_amode flags address offset) value)))
2997
-
2998
- ;; Stores of F32X4 vectors.
2999
- (rule 1 (lower (store flags
3000
- value @ (value_type $F32X4)
3001
- address
3002
- offset))
3003
- (side_effect
3004
- (x64_movups_store (to_amode flags address offset) value)))
3005
-
3006
- ;; Stores of F64X2 vectors.
3007
- (rule 1 (lower (store flags
3008
- value @ (value_type $F64X2)
3009
- address
3010
- offset))
3011
- (side_effect
3012
- (x64_movupd_store (to_amode flags address offset) value)))
3013
-
3014
- ;; Stores of all other 128-bit vector types with integer lanes.
3015
- (rule -1 (lower (store flags
3016
- value @ (value_type (ty_vec128_int _))
3017
- address
3018
- offset))
3019
- (side_effect
3020
- (x64_movdqu_store (to_amode flags address offset) value)))
3021
-
3022
- ;; Stores of I128 values: store the two 64-bit halves separately.
3023
- (rule 0 (lower (store flags
3024
- value @ (value_type $I128)
3025
- address
3026
- offset))
3027
- (let ((value_reg ValueRegs value)
3028
- (value_lo Gpr (value_regs_get_gpr value_reg 0))
3029
- (value_hi Gpr (value_regs_get_gpr value_reg 1))
3030
- (addr_lo Amode (to_amode flags address offset))
3031
- (addr_hi Amode (amode_offset addr_lo 8)))
3032
- (side_effect
3033
- (side_effect_concat
3034
- (x64_movrm $I64 addr_lo value_lo)
3035
- (x64_movrm $I64 addr_hi value_hi)))))
3036
-
3037
- ;; Slightly optimize the extraction of the first lane from a vector which is
3038
- ;; stored in memory. In the case the first lane specifically is selected the
3039
- ;; standard `movss` and `movsd` instructions can be used as-if we're storing a
3040
- ;; f32 or f64 despite the source perhaps being an integer vector since the
3041
- ;; result of the instruction is the same.
3042
- (rule 2 (lower (store flags
3043
- (has_type $F32 (extractlane value (u8_from_uimm8 0)))
3044
- address
3045
- offset))
3046
- (side_effect
3047
- (x64_movss_store (to_amode flags address offset) value)))
3048
- (rule 2 (lower (store flags
3049
- (has_type $F64 (extractlane value (u8_from_uimm8 0)))
3050
- address
3051
- offset))
3052
- (side_effect
3053
- (x64_movsd_store (to_amode flags address offset) value)))
3054
- (rule 2 (lower (store flags
3055
- (has_type $I8 (extractlane value (u8_from_uimm8 n)))
3056
- address
3057
- offset))
3058
- (if-let $true (use_sse41))
3059
- (side_effect
3060
- (x64_pextrb_store (to_amode flags address offset) value n)))
3061
- (rule 2 (lower (store flags
3062
- (has_type $I16 (extractlane value (u8_from_uimm8 n)))
3063
- address
3064
- offset))
3065
- (if-let $true (use_sse41))
3066
- (side_effect
3067
- (x64_pextrw_store (to_amode flags address offset) value n)))
3068
- (rule 2 (lower (store flags
3069
- (has_type $I32 (extractlane value (u8_from_uimm8 n)))
3070
- address
3071
- offset))
3072
- (if-let $true (use_sse41))
3073
- (side_effect
3074
- (x64_pextrd_store (to_amode flags address offset) value n)))
3075
- (rule 2 (lower (store flags
3076
- (has_type $I64 (extractlane value (u8_from_uimm8 n)))
3077
- address
3078
- offset))
3079
- (if-let $true (use_sse41))
3080
- (side_effect
3081
- (x64_pextrq_store (to_amode flags address offset) value n)))
3082
-
3083
- ;; Rules for `load*` + ALU op + `store*` ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;
3084
-
3085
- ;; Add mem, reg
3086
- (rule 3 (lower
3087
- (store flags
3088
- (has_type (ty_32_or_64 ty)
3089
- (iadd (and
3090
- (sinkable_load sink)
3091
- (load flags addr offset))
3092
- src2))
3093
- addr
3094
- offset))
3095
- (let ((_ RegMemImm sink))
3096
- (side_effect
3097
- (x64_add_mem ty (to_amode flags addr offset) src2))))
3098
-
3099
- ;; Add mem, reg with args swapped
3100
- (rule 2 (lower
3101
- (store flags
3102
- (has_type (ty_32_or_64 ty)
3103
- (iadd src2
3104
- (and
3105
- (sinkable_load sink)
3106
- (load flags addr offset))))
3107
- addr
3108
- offset))
3109
- (let ((_ RegMemImm sink))
3110
- (side_effect
3111
- (x64_add_mem ty (to_amode flags addr offset) src2))))
3112
-
3113
- ;; Sub mem, reg
3114
- (rule 2 (lower
3115
- (store flags
3116
- (has_type (ty_32_or_64 ty)
3117
- (isub (and
3118
- (sinkable_load sink)
3119
- (load flags addr offset))
3120
- src2))
3121
- addr
3122
- offset))
3123
- (let ((_ RegMemImm sink))
3124
- (side_effect
3125
- (x64_sub_mem ty (to_amode flags addr offset) src2))))
3126
-
3127
- ;; And mem, reg
3128
- (rule 3 (lower
3129
- (store flags
3130
- (has_type (ty_32_or_64 ty)
3131
- (band (and
3132
- (sinkable_load sink)
3133
- (load flags addr offset))
3134
- src2))
3135
- addr
3136
- offset))
3137
- (let ((_ RegMemImm sink))
3138
- (side_effect
3139
- (x64_and_mem ty (to_amode flags addr offset) src2))))
3140
-
3141
- ;; And mem, reg with args swapped
3142
- (rule 2 (lower
3143
- (store flags
3144
- (has_type (ty_32_or_64 ty)
3145
- (band src2
3146
- (and
3147
- (sinkable_load sink)
3148
- (load flags addr offset))))
3149
- addr
3150
- offset))
3151
- (let ((_ RegMemImm sink))
3152
- (side_effect
3153
- (x64_and_mem ty (to_amode flags addr offset) src2))))
3154
-
3155
- ;; Or mem, reg
3156
- (rule 3 (lower
3157
- (store flags
3158
- (has_type (ty_32_or_64 ty)
3159
- (bor (and
3160
- (sinkable_load sink)
3161
- (load flags addr offset))
3162
- src2))
3163
- addr
3164
- offset))
3165
- (let ((_ RegMemImm sink))
3166
- (side_effect
3167
- (x64_or_mem ty (to_amode flags addr offset) src2))))
3168
-
3169
- ;; Or mem, reg with args swapped
3170
- (rule 2 (lower
3171
- (store flags
3172
- (has_type (ty_32_or_64 ty)
3173
- (bor src2
3174
- (and
3175
- (sinkable_load sink)
3176
- (load flags addr offset))))
3177
- addr
3178
- offset))
3179
- (let ((_ RegMemImm sink))
3180
- (side_effect
3181
- (x64_or_mem ty (to_amode flags addr offset) src2))))
3182
-
3183
- ;; Xor mem, reg
3184
- (rule 3 (lower
3185
- (store flags
3186
- (has_type (ty_32_or_64 ty)
3187
- (bxor (and
3188
- (sinkable_load sink)
3189
- (load flags addr offset))
3190
- src2))
3191
- addr
3192
- offset))
3193
- (let ((_ RegMemImm sink))
3194
- (side_effect
3195
- (x64_xor_mem ty (to_amode flags addr offset) src2))))
3196
-
3197
- ;; Xor mem, reg with args swapped
3198
- (rule 2 (lower
3199
- (store flags
3200
- (has_type (ty_32_or_64 ty)
3201
- (bxor src2
3202
- (and
3203
- (sinkable_load sink)
3204
- (load flags addr offset))))
3205
- addr
3206
- offset))
3207
- (let ((_ RegMemImm sink))
3208
- (side_effect
3209
- (x64_xor_mem ty (to_amode flags addr offset) src2))))
3210
-
3211
- ;; Rules for `fence` ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;
3212
-
3213
- (rule (lower (fence))
3214
- (side_effect (x64_mfence)))
3215
-
3216
- ;; Rules for `func_addr` ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;
3217
-
3218
- (rule (lower (func_addr (func_ref_data _ extname dist)))
3219
- (load_ext_name extname 0 dist))
3220
-
3221
- ;; Rules for `symbol_value` ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;
3222
-
3223
- (rule (lower (symbol_value (symbol_value_data extname dist offset)))
3224
- (load_ext_name extname offset dist))
3225
-
3226
- ;; Rules for `atomic_load` ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;
3227
-
3228
- ;; This is a normal load. The x86-TSO memory model provides sufficient
3229
- ;; sequencing to satisfy the CLIF synchronisation requirements for `AtomicLoad`
3230
- ;; without the need for any fence instructions.
3231
- ;;
3232
- ;; As described in the `atomic_load` documentation, this lowering is only valid
3233
- ;; for I8, I16, I32, and I64. The sub-64-bit types are zero extended, as with a
3234
- ;; normal load.
3235
- (rule 1 (lower (has_type $I64 (atomic_load flags address)))
3236
- (x64_mov (to_amode flags address (zero_offset))))
3237
- (rule (lower (has_type (and (fits_in_32 ty) (ty_int _)) (atomic_load flags address)))
3238
- (x64_movzx (ext_mode (ty_bits_u16 ty) 64) (to_amode flags address (zero_offset))))
3239
-
3240
- ;; Rules for `atomic_store` ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;
3241
-
3242
- ;; This is a normal store followed by an `mfence` instruction. As described in
3243
- ;; the `atomic_load` documentation, this lowering is only valid for I8, I16,
3244
- ;; I32, and I64.
3245
- (rule (lower (atomic_store flags
3246
- value @ (value_type (and (fits_in_64 ty) (ty_int _)))
3247
- address))
3248
- (side_effect (side_effect_concat
3249
- (x64_movrm ty (to_amode flags address (zero_offset)) value)
3250
- (x64_mfence))))
3251
-
3252
- ;; Rules for `atomic_cas` ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;
3253
-
3254
- (rule (lower (has_type (and (fits_in_64 ty) (ty_int _))
3255
- (atomic_cas flags address expected replacement)))
3256
- (x64_cmpxchg ty expected replacement (to_amode flags address (zero_offset))))
3257
-
3258
- ;; Rules for `atomic_rmw` ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;
3259
-
3260
- ;; This is a simple, general-case atomic update, based on a loop involving
3261
- ;; `cmpxchg`. Note that we could do much better than this in the case where the
3262
- ;; old value at the location (that is to say, the SSA `Value` computed by this
3263
- ;; CLIF instruction) is not required. In that case, we could instead implement
3264
- ;; this using a single `lock`-prefixed x64 read-modify-write instruction. Also,
3265
- ;; even in the case where the old value is required, for the `add` and `sub`
3266
- ;; cases, we can use the single instruction `lock xadd`. However, those
3267
- ;; improvements have been left for another day. TODO: filed as
3268
- ;; https://github.com/bytecodealliance/wasmtime/issues/2153.
3269
-
3270
- (rule (lower (has_type (and (fits_in_64 ty) (ty_int _))
3271
- (atomic_rmw flags op address input)))
3272
- (x64_atomic_rmw_seq ty op (to_amode flags address (zero_offset)) input))
3273
-
3274
- ;; Rules for `call` and `call_indirect` ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;
3275
-
3276
- (rule (lower (call (func_ref_data sig_ref extname dist) inputs))
3277
- (gen_call sig_ref extname dist inputs))
3278
-
3279
- (rule (lower (call_indirect sig_ref val inputs))
3280
- (gen_call_indirect sig_ref val inputs))
3281
-
3282
- ;;;; Rules for `return_call` and `return_call_indirect` ;;;;;;;;;;;;;;;;;;;;;;;;
3283
-
3284
- (rule (lower (return_call (func_ref_data sig_ref extname dist) args))
3285
- (gen_return_call sig_ref extname dist args))
3286
-
3287
- (rule (lower (return_call_indirect sig_ref callee args))
3288
- (gen_return_call_indirect sig_ref callee args))
3289
-
3290
- ;;;; Rules for `get_{frame,stack}_pointer` and `get_return_address` ;;;;;;;;;;;;
3291
-
3292
- (rule (lower (get_frame_pointer))
3293
- (x64_rbp))
3294
-
3295
- (rule (lower (get_stack_pointer))
3296
- (x64_rsp))
3297
-
3298
- (rule (lower (get_return_address))
3299
- (x64_load $I64
3300
- (Amode.ImmReg 8 (x64_rbp) (mem_flags_trusted))
3301
- (ExtKind.None)))
3302
-
3303
- ;; Rules for `jump` ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;
3304
-
3305
- (rule (lower_branch (jump _) (single_target target))
3306
- (emit_side_effect (jmp_known target)))
3307
-
3308
- ;; Rules for `brif` ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;
3309
-
3310
- (rule 2 (lower_branch (brif (maybe_uextend (icmp cc a b)) _ _) (two_targets then else))
3311
- (emit_side_effect (jmp_cond_icmp (emit_cmp cc a b) then else)))
3312
-
3313
- (rule 2 (lower_branch (brif (maybe_uextend (fcmp cc a b)) _ _) (two_targets then else))
3314
- (emit_side_effect (jmp_cond_fcmp (emit_fcmp cc a b) then else)))
3315
-
3316
- (rule 1 (lower_branch (brif val @ (value_type $I128) _ _)
3317
- (two_targets then else))
3318
- (emit_side_effect (jmp_cond_icmp (cmp_zero_i128 (CC.Z) val) then else)))
3319
-
3320
- (rule (lower_branch (brif val @ (value_type (ty_int_bool_or_ref)) _ _)
3321
- (two_targets then else))
3322
- (emit_side_effect (with_flags_side_effect
3323
- (cmp_zero_int_bool_ref val)
3324
- (jmp_cond (CC.NZ) then else))))
3325
-
3326
-
3327
- ;; Compare an I128 value to zero, returning a flags result suitable for making a
3328
- ;; jump decision. The comparison is implemented as `(hi | low) == 0`,
3329
- ;; and the result can be interpreted as follows
3330
- ;; * CC.Z indicates that the value was non-zero, as one or both of the halves of
3331
- ;; the value were non-zero
3332
- ;; * CC.NZ indicates that both halves of the value were 0
3333
- (decl cmp_zero_i128 (CC ValueRegs) IcmpCondResult)
3334
- (rule (cmp_zero_i128 (cc_nz_or_z cc) val)
3335
- (let ((lo Gpr (value_regs_get_gpr val 0))
3336
- (hi Gpr (value_regs_get_gpr val 1)))
3337
- (icmp_cond_result
3338
- (x64_alurmi_flags_side_effect (AluRmiROpcode.Or) $I64 lo hi)
3339
- (cc_invert cc))))
3340
-
3341
-
3342
- (decl cmp_zero_int_bool_ref (Value) ProducesFlags)
3343
- (rule (cmp_zero_int_bool_ref val @ (value_type ty))
3344
- (let ((size OperandSize (raw_operand_size_of_type ty))
3345
- (src Gpr val))
3346
- (x64_test size src src)))
3347
-
3348
- ;; Rules for `br_table` ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;
3349
-
3350
- (rule (lower_branch (br_table idx @ (value_type ty) _) (jump_table_targets default_target jt_targets))
3351
- (let ((size OperandSize (raw_operand_size_of_type ty))
3352
- (jt_size u32 (jump_table_size jt_targets))
3353
- (size_reg Reg (imm ty (u32_as_u64 jt_size)))
3354
- (idx_reg Gpr (extend_to_gpr idx $I64 (ExtendKind.Zero)))
3355
- (clamped_idx Reg (with_flags_reg
3356
- (x64_cmp size idx_reg size_reg)
3357
- (cmove ty (CC.B) idx_reg size_reg))))
3358
- (emit_side_effect (jmp_table_seq ty clamped_idx default_target jt_targets))))
3359
-
3360
- ;; Rules for `select_spectre_guard` ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;
3361
-
3362
- (rule (lower (select_spectre_guard (icmp cc a b) x y))
3363
- (select_icmp (emit_cmp cc a b) x y))
3364
-
3365
- (rule -1 (lower (has_type ty (select_spectre_guard c @ (value_type (fits_in_64 a_ty)) x y)))
3366
- (let ((size OperandSize (raw_operand_size_of_type a_ty))
3367
- (gpr_c Gpr (put_in_gpr c)))
3368
- (with_flags (x64_test size gpr_c gpr_c) (cmove_from_values ty (CC.NZ) x y))))
3369
-
3370
- (rule -2 (lower (has_type ty (select_spectre_guard c @ (value_type $I128) x y)))
3371
- (let ((cond_result IcmpCondResult (cmp_zero_i128 (CC.Z) c)))
3372
- (select_icmp cond_result x y)))
3373
-
3374
- ;; Rules for `fcvt_from_sint` ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;
3375
-
3376
- ;; Note that the `cvtsi2s{s,d}` instruction is not just an int-to-float
3377
- ;; conversion instruction in isolation, it also takes the upper 64-bits of an
3378
- ;; xmm register and places it into the destination. We don't actually want that
3379
- ;; to happen as it could accidentally create a false dependency with a
3380
- ;; previous instruction defining the register's upper 64-bits. See #7085 for
3381
- ;; an instance of this.
3382
- ;;
3383
- ;; This means that the first operand to all of the int-to-float conversions here
3384
- ;; are `(xmm_zero)` operands which is a guaranteed zero register that has no
3385
- ;; dependencies on other instructions.
3386
- ;;
3387
- ;; Ideally this would be lifted out to a higher level to get deduplicated
3388
- ;; between consecutive int-to-float operations but that's not easy
3389
- ;; to do at this time. One possibility would be a mid-end rule which rewrites
3390
- ;; `fcvt_from_sint` to an x86-specific opcode using a zero constant which would
3391
- ;; be subject to normal LICM, but that's not feasible today.
3392
-
3393
- (rule 2 (lower (has_type $F32 (fcvt_from_sint a @ (value_type $I8))))
3394
- (x64_cvtsi2ss $I32 (xmm_zero $F32X4) (extend_to_gpr a $I32 (ExtendKind.Sign))))
3395
-
3396
- (rule 2 (lower (has_type $F32 (fcvt_from_sint a @ (value_type $I16))))
3397
- (x64_cvtsi2ss $I32 (xmm_zero $F32X4) (extend_to_gpr a $I32 (ExtendKind.Sign))))
3398
-
3399
- (rule 1 (lower (has_type $F32 (fcvt_from_sint a @ (value_type (ty_int (fits_in_64 ty))))))
3400
- (x64_cvtsi2ss ty (xmm_zero $F32X4) a))
3401
-
3402
- (rule 2 (lower (has_type $F64 (fcvt_from_sint a @ (value_type $I8))))
3403
- (x64_cvtsi2sd $I32 (xmm_zero $F64X2) (extend_to_gpr a $I32 (ExtendKind.Sign))))
3404
-
3405
- (rule 2 (lower (has_type $F64 (fcvt_from_sint a @ (value_type $I16))))
3406
- (x64_cvtsi2sd $I32 (xmm_zero $F64X2) (extend_to_gpr a $I32 (ExtendKind.Sign))))
3407
-
3408
- (rule 1 (lower (has_type $F64 (fcvt_from_sint a @ (value_type (ty_int (fits_in_64 ty))))))
3409
- (x64_cvtsi2sd ty (xmm_zero $F64X2) a))
3410
-
3411
- (rule 0 (lower (fcvt_from_sint a @ (value_type $I32X4)))
3412
- (x64_cvtdq2ps a))
3413
-
3414
- ;; Base case: decompose the i64x2 input into two scalar registers and convert
3415
- ;; each of those into a float. Afterwards re-pack the two results into the final
3416
- ;; destination.
3417
- (rule 0 (lower (fcvt_from_sint a @ (value_type $I64X2)))
3418
- (let (
3419
- (a Xmm a)
3420
- (zero Xmm (xmm_zero $F64X2))
3421
- (f0 Xmm (x64_cvtsi2sd $I64 zero (x64_movq_to_gpr a)))
3422
- (f1 Xmm (x64_cvtsi2sd $I64 zero (x64_movq_to_gpr (x64_pshufd a 0b11_10_11_10))))
3423
- )
3424
- (x64_unpcklpd f0 f1)))
3425
-
3426
- (rule 1 (lower (has_type $F64X2 (fcvt_from_sint (swiden_low a @ (value_type $I32X4)))))
3427
- (x64_cvtdq2pd a))
3428
-
3429
- ;; Rules for `fcvt_from_uint` ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;
3430
-
3431
- (rule 1 (lower (has_type $F32 (fcvt_from_uint val @ (value_type (fits_in_32 (ty_int ty))))))
3432
- (x64_cvtsi2ss $I64 (xmm_zero $F32X4) (extend_to_gpr val $I64 (ExtendKind.Zero))))
3433
-
3434
- (rule 1 (lower (has_type $F64 (fcvt_from_uint val @ (value_type (fits_in_32 (ty_int ty))))))
3435
- (x64_cvtsi2sd $I64 (xmm_zero $F64X2) (extend_to_gpr val $I64 (ExtendKind.Zero))))
3436
-
3437
- (rule (lower (has_type ty (fcvt_from_uint val @ (value_type $I64))))
3438
- (cvt_u64_to_float_seq ty val))
3439
-
3440
- ;; Base case of u64x2 being converted to f64x2. No native instruction for this
3441
- ;; is available so it's emulated through a series of instructions that exploit
3442
- ;; the binary representation of 64-bit floats. This sequence of instructions is
3443
- ;; copied from LLVM and my understanding of the general idea is to roughly:
3444
- ;;
3445
- ;; * For each bullet below operate in parallel on the left and right lanes.
3446
- ;; * Move the low 32 bits of the input into one register and the upper
3447
- ;; 32-bits into a different register, where both have all 0s for the upper
3448
- ;; 32-bits. (e.g. split the 64-bit input into two locations)
3449
- ;; * For the low bits, create `1.<twenty-zeros><low32>p52` via bit tricks.
3450
- ;; * For the high bits, create `1.<twenty-zeros><high32>p84` via bit tricks.
3451
- ;; * Create the constant `1.0p84 + 1.0p52`
3452
- ;; * Add the two high halves and subtract the constant.
3453
- ;;
3454
- ;; Apply some math and this should produce the same result as the native
3455
- ;; conversion.
3456
- ;;
3457
- ;; As for the bit tricks a float is represented where the low 53 bits are the
3458
- ;; decimal of the float, basically:
3459
- ;;
3460
- ;; f = 1.<fraction> ^ (<exponent> - 1023)
3461
- ;;
3462
- ;; where `<fraction>` is the low 53 bits. By placing the 32-bit halves from
3463
- ;; the original integer into the low 53 bits and setting the exponent right it
3464
- ;; means that each 32-bit half can become part of a 64-bit floating point
3465
- ;; number. The final step in combining via float arithmetic will chop off the
3466
- ;; leading `1.` at the start of the float that we constructed, one for the low
3467
- ;; half and one for the upper half.
3468
- (rule -1 (lower (has_type $F64X2 (fcvt_from_uint val @ (value_type $I64X2))))
3469
- (let ((low32_mask XmmMem (emit_u128_le_const 0x00000000ffffffff_00000000ffffffff))
3470
- (float_1p52 XmmMem (emit_u128_le_const 0x4330000000000000_4330000000000000))
3471
- (float_1p84 XmmMem (emit_u128_le_const 0x4530000000000000_4530000000000000))
3472
- (float_1p84_plus_1p52 XmmMem (emit_u128_le_const 0x4530000000100000_4530000000100000))
3473
- (low32 Xmm (x64_pand val low32_mask))
3474
- (low32_as_float Xmm (x64_por low32 float_1p52))
3475
- (high32 Xmm (x64_psrlq val (xmi_imm 32)))
3476
- (high32_as_float Xmm (x64_por high32 float_1p84)))
3477
- (x64_addpd low32_as_float (x64_subpd high32_as_float float_1p84_plus_1p52))))
3478
-
3479
- ;; Algorithm uses unpcklps to help create a float that is equivalent
3480
- ;; 0x1.0p52 + double(src). 0x1.0p52 is unique because at this exponent
3481
- ;; every value of the mantissa represents a corresponding uint32 number.
3482
- ;; When we subtract 0x1.0p52 we are left with double(src).
3483
- (rule 1 (lower (has_type $F64X2 (fcvt_from_uint (uwiden_low val @ (value_type $I32X4)))))
3484
- (let ((uint_mask XmmMem (emit_u128_le_const 0x43300000_43300000))
3485
- (res Xmm (x64_unpcklps val uint_mask))
3486
- (uint_mask_high XmmMem (emit_u128_le_const 0x4330000000000000_4330000000000000)))
3487
- (x64_subpd res uint_mask_high)))
3488
-
3489
- ;; When AVX512VL and AVX512F are available,
3490
- ;; `fcvt_from_uint` can be lowered to a single instruction.
3491
- (rule 2 (lower (has_type $F32X4 (fcvt_from_uint src)))
3492
- (if-let $true (use_avx512vl))
3493
- (if-let $true (use_avx512f))
3494
- (x64_vcvtudq2ps src))
3495
-
3496
- ;; Converting packed unsigned integers to packed floats
3497
- ;; requires a few steps. There is no single instruction
3498
- ;; lowering for converting unsigned floats but there is for
3499
- ;; converting packed signed integers to float (cvtdq2ps). In
3500
- ;; the steps below we isolate the upper half (16 bits) and
3501
- ;; lower half (16 bits) of each lane and then we convert
3502
- ;; each half separately using cvtdq2ps meant for signed
3503
- ;; integers. In order for this to work for the upper half
3504
- ;; bits we must shift right by 1 (divide by 2) these bits in
3505
- ;; order to ensure the most significant bit is 0 not signed,
3506
- ;; and then after the conversion we double the value.
3507
- ;; Finally we add the converted values where addition will
3508
- ;; correctly round.
3509
- ;;
3510
- ;; Sequence:
3511
- ;; -> A = 0xffffffff
3512
- ;; -> Ah = 0xffff0000
3513
- ;; -> Al = 0x0000ffff
3514
- ;; -> Convert(Al) // Convert int to float
3515
- ;; -> Ah = Ah >> 1 // Shift right 1 to assure Ah conversion isn't treated as signed
3516
- ;; -> Convert(Ah) // Convert .. with no loss of significant digits from previous shift
3517
- ;; -> Ah = Ah + Ah // Double Ah to account for shift right before the conversion.
3518
- ;; -> dst = Ah + Al // Add the two floats together
3519
- (rule 1 (lower (has_type $F32X4 (fcvt_from_uint val)))
3520
- (let ((a Xmm val)
3521
-
3522
- ;; get the low 16 bits
3523
- (a_lo Xmm (x64_pslld a (xmi_imm 16)))
3524
- (a_lo Xmm (x64_psrld a_lo (xmi_imm 16)))
3525
-
3526
- ;; get the high 16 bits
3527
- (a_hi Xmm (x64_psubd a a_lo))
3528
-
3529
- ;; convert the low 16 bits
3530
- (a_lo Xmm (x64_cvtdq2ps a_lo))
3531
-
3532
- ;; shift the high bits by 1, convert, and double to get the correct
3533
- ;; value
3534
- (a_hi Xmm (x64_psrld a_hi (xmi_imm 1)))
3535
- (a_hi Xmm (x64_cvtdq2ps a_hi))
3536
- (a_hi Xmm (x64_addps a_hi a_hi)))
3537
-
3538
- ;; add together the two converted values
3539
- (x64_addps a_hi a_lo)))
3540
-
3541
- ;; Rules for `fcvt_to_uint` and `fcvt_to_sint` ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;
3542
-
3543
- (rule (lower (has_type out_ty (fcvt_to_uint val @ (value_type (ty_scalar_float _)))))
3544
- (cvt_float_to_uint_seq out_ty val $false))
3545
-
3546
- (rule (lower (has_type out_ty (fcvt_to_uint_sat val @ (value_type (ty_scalar_float _)))))
3547
- (cvt_float_to_uint_seq out_ty val $true))
3548
-
3549
- (rule (lower (has_type out_ty (fcvt_to_sint val @ (value_type (ty_scalar_float _)))))
3550
- (cvt_float_to_sint_seq out_ty val $false))
3551
-
3552
- (rule (lower (has_type out_ty (fcvt_to_sint_sat val @ (value_type (ty_scalar_float _)))))
3553
- (cvt_float_to_sint_seq out_ty val $true))
3554
-
3555
- ;; The x64 backend currently only supports these two type combinations.
3556
- (rule 1 (lower (has_type $I32X4 (fcvt_to_sint_sat val @ (value_type $F32X4))))
3557
- (let ((src Xmm val)
3558
-
3559
- ;; Sets tmp to zero if float is NaN
3560
- (tmp Xmm (x64_cmpps src src (FcmpImm.Equal)))
3561
- (dst Xmm (x64_andps src tmp))
3562
-
3563
- ;; Sets top bit of tmp if float is positive
3564
- ;; Setting up to set top bit on negative float values
3565
- (tmp Xmm (x64_pxor tmp dst))
3566
-
3567
- ;; Convert the packed float to packed doubleword.
3568
- (dst Xmm (x64_cvttps2dq dst))
3569
-
3570
- ;; Set top bit only if < 0
3571
- (tmp Xmm (x64_pand dst tmp))
3572
- (tmp Xmm (x64_psrad tmp (xmi_imm 31))))
3573
-
3574
- ;; On overflow 0x80000000 is returned to a lane.
3575
- ;; Below sets positive overflow lanes to 0x7FFFFFFF
3576
- ;; Keeps negative overflow lanes as is.
3577
- (x64_pxor tmp dst)))
3578
-
3579
- ;; The algorithm for converting floats to unsigned ints is a little tricky. The
3580
- ;; complication arises because we are converting from a signed 64-bit int with a positive
3581
- ;; integer range from 1..INT_MAX (0x1..0x7FFFFFFF) to an unsigned integer with an extended
3582
- ;; range from (INT_MAX+1)..UINT_MAX. It's this range from (INT_MAX+1)..UINT_MAX
3583
- ;; (0x80000000..0xFFFFFFFF) that needs to be accounted for as a special case since our
3584
- ;; conversion instruction (cvttps2dq) only converts as high as INT_MAX (0x7FFFFFFF), but
3585
- ;; which conveniently setting underflows and overflows (smaller than MIN_INT or larger than
3586
- ;; MAX_INT) to be INT_MAX+1 (0x80000000). Nothing that the range (INT_MAX+1)..UINT_MAX includes
3587
- ;; precisely INT_MAX values we can correctly account for and convert every value in this range
3588
- ;; if we simply subtract INT_MAX+1 before doing the cvttps2dq conversion. After the subtraction
3589
- ;; every value originally (INT_MAX+1)..UINT_MAX is now the range (0..INT_MAX).
3590
- ;; After the conversion we add INT_MAX+1 back to this converted value, noting again that
3591
- ;; values we are trying to account for were already set to INT_MAX+1 during the original conversion.
3592
- ;; We simply have to create a mask and make sure we are adding together only the lanes that need
3593
- ;; to be accounted for. Digesting it all the steps then are:
3594
- ;;
3595
- ;; Step 1 - Account for NaN and negative floats by setting these src values to zero.
3596
- ;; Step 2 - Make a copy (tmp1) of the src value since we need to convert twice for
3597
- ;; reasons described above.
3598
- ;; Step 3 - Convert the original src values. This will convert properly all floats up to INT_MAX
3599
- ;; Step 4 - Subtract INT_MAX from the copy set (tmp1). Note, all zero and negative values are those
3600
- ;; values that were originally in the range (0..INT_MAX). This will come in handy during
3601
- ;; step 7 when we zero negative lanes.
3602
- ;; Step 5 - Create a bit mask for tmp1 that will correspond to all lanes originally less than
3603
- ;; UINT_MAX that are now less than INT_MAX thanks to the subtraction.
3604
- ;; Step 6 - Convert the second set of values (tmp1)
3605
- ;; Step 7 - Prep the converted second set by zeroing out negative lanes (these have already been
3606
- ;; converted correctly with the first set) and by setting overflow lanes to 0x7FFFFFFF
3607
- ;; as this will allow us to properly saturate overflow lanes when adding to 0x80000000
3608
- ;; Step 8 - Add the original converted src and the converted tmp1 where float values originally less
3609
- ;; than and equal to INT_MAX will be unchanged, float values originally between INT_MAX+1 and
3610
- ;; UINT_MAX will add together (INT_MAX) + (SRC - INT_MAX), and float values originally
3611
- ;; greater than UINT_MAX will be saturated to UINT_MAX (0xFFFFFFFF) after adding (0x8000000 + 0x7FFFFFFF).
3612
- ;;
3613
- ;;
3614
- ;; The table below illustrates the result after each step where it matters for the converted set.
3615
- ;; Note the original value range (original src set) is the final dst in Step 8:
3616
- ;;
3617
- ;; Original src set:
3618
- ;; | Original Value Range | Step 1 | Step 3 | Step 8 |
3619
- ;; | -FLT_MIN..FLT_MAX | 0.0..FLT_MAX | 0..INT_MAX(w/overflow) | 0..UINT_MAX(w/saturation) |
3620
- ;;
3621
- ;; Copied src set (tmp1):
3622
- ;; | Step 2 | Step 4 |
3623
- ;; | 0.0..FLT_MAX | (0.0-(INT_MAX+1))..(FLT_MAX-(INT_MAX+1)) |
3624
- ;;
3625
- ;; | Step 6 | Step 7 |
3626
- ;; | (0-(INT_MAX+1))..(UINT_MAX-(INT_MAX+1))(w/overflow) | ((INT_MAX+1)-(INT_MAX+1))..(INT_MAX+1) |
3627
- (rule 1 (lower (has_type $I32X4 (fcvt_to_uint_sat val @ (value_type $F32X4))))
3628
- (let ((src Xmm val)
3629
-
3630
- ;; Converting to unsigned int so if float src is negative or NaN
3631
- ;; will first set to zero.
3632
- (tmp2 Xmm (xmm_zero $F32X4))
3633
- (dst Xmm (x64_maxps src tmp2))
3634
-
3635
- ;; Set tmp2 to INT_MAX+1. It is important to note here that after it looks
3636
- ;; like we are only converting INT_MAX (0x7FFFFFFF) but in fact because
3637
- ;; single precision IEEE-754 floats can only accurately represent contiguous
3638
- ;; integers up to 2^23 and outside of this range it rounds to the closest
3639
- ;; integer that it can represent. In the case of INT_MAX, this value gets
3640
- ;; represented as 0x4f000000 which is the integer value (INT_MAX+1).
3641
- (tmp2 Xmm (x64_pcmpeqd tmp2 tmp2))
3642
- (tmp2 Xmm (x64_psrld tmp2 (xmi_imm 1)))
3643
- (tmp2 Xmm (x64_cvtdq2ps tmp2))
3644
-
3645
- ;; Make a copy of these lanes and then do the first conversion.
3646
- ;; Overflow lanes greater than the maximum allowed signed value will
3647
- ;; set to 0x80000000. Negative and NaN lanes will be 0x0
3648
- (tmp1 Xmm dst)
3649
- (dst Xmm (x64_cvttps2dq dst))
3650
-
3651
- ;; Set lanes to src - max_signed_int
3652
- (tmp1 Xmm (x64_subps tmp1 tmp2))
3653
-
3654
- ;; Create mask for all positive lanes to saturate (i.e. greater than
3655
- ;; or equal to the maxmimum allowable unsigned int).
3656
- (tmp2 Xmm (x64_cmpps tmp2 tmp1 (FcmpImm.LessThanOrEqual)))
3657
-
3658
- ;; Convert those set of lanes that have the max_signed_int factored out.
3659
- (tmp1 Xmm (x64_cvttps2dq tmp1))
3660
-
3661
- ;; Prepare converted lanes by zeroing negative lanes and prepping lanes
3662
- ;; that have positive overflow (based on the mask) by setting these lanes
3663
- ;; to 0x7FFFFFFF
3664
- (tmp1 Xmm (x64_pxor tmp1 tmp2))
3665
- (tmp2 Xmm (xmm_zero $I32X4))
3666
- (tmp1 Xmm (lower_vec_smax $I32X4 tmp1 tmp2)))
3667
-
3668
- ;; Add this second set of converted lanes to the original to properly handle
3669
- ;; values greater than max signed int.
3670
- (x64_paddd tmp1 dst)))
3671
-
3672
- ;; Rules for `x86_cvtt2dq` ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;
3673
-
3674
- (rule (lower (has_type $I32X4 (x86_cvtt2dq val @ (value_type $F32X4))))
3675
- (x64_cvttps2dq val))
3676
-
3677
- ;; Rules for `iadd_pairwise` ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;
3678
-
3679
- (rule (lower (has_type $I8X16 (iadd_pairwise x y)))
3680
- (let (
3681
- ;; Shuffle all the even lanes of `x` and `y` into one register
3682
- (even_lane_mask Xmm (x64_movdqu_load (emit_u128_le_const 0x00ff_00ff_00ff_00ff_00ff_00ff_00ff_00ff)))
3683
- (x_evens Xmm (x64_pand x even_lane_mask))
3684
- (y_evens Xmm (x64_pand y even_lane_mask))
3685
- (evens Xmm (x64_packuswb x_evens y_evens))
3686
-
3687
- ;; Shuffle all the odd lanes of `x` and `y` into one register
3688
- (x_odds Xmm (x64_psrlw x (xmi_imm 8)))
3689
- (y_odds Xmm (x64_psrlw y (xmi_imm 8)))
3690
- (odds Xmm (x64_packuswb x_odds y_odds))
3691
- )
3692
- (x64_paddb evens odds)))
3693
-
3694
-
3695
- (rule 1 (lower (has_type $I16X8 (iadd_pairwise x y)))
3696
- (if-let $true (use_ssse3))
3697
- (x64_phaddw x y))
3698
-
3699
- (rule (lower (has_type $I16X8 (iadd_pairwise x y)))
3700
- (let (
3701
- (x Xmm x)
3702
- (y Xmm y)
3703
-
3704
- ;; Shuffle the even-numbered 16-bit lanes into low four lanes of each
3705
- ;; vector by shuffling 16-bit lanes then shuffling 32-bit lanes.
3706
- ;; With these in place generate a new vector from the two low 64-bits
3707
- ;; of each vector (the low four 16-bit lanes).
3708
- ;;
3709
- ;; 0xe8 == 0b11_10_10_00
3710
- (x_evens Xmm (x64_pshufd (x64_pshufhw (x64_pshuflw x 0xe8) 0xe8) 0xe8))
3711
- (y_evens Xmm (x64_pshufd (x64_pshufhw (x64_pshuflw y 0xe8) 0xe8) 0xe8))
3712
- (evens Xmm (x64_punpcklqdq x_evens y_evens))
3713
-
3714
- ;; Shuffle the odd-numbered 16-bit lanes into the low 8 lanes by
3715
- ;; performing `sshr` operation on 32-bit lanes, effectively moving the
3716
- ;; odd lanes into even lanes while leaving their sign bits in the
3717
- ;; odd lanes. The `packssdw` instruction then conveniently will
3718
- ;; put everything into one vector for us.
3719
- (x_shifted Xmm (x64_psrad x (xmi_imm 16)))
3720
- (y_shifted Xmm (x64_psrad y (xmi_imm 16)))
3721
- (odds Xmm (x64_packssdw x_shifted y_shifted))
3722
- )
3723
- (x64_paddw evens odds)))
3724
-
3725
- (rule 1 (lower (has_type $I32X4 (iadd_pairwise x y)))
3726
- (if-let $true (use_ssse3))
3727
- (x64_phaddd x y))
3728
-
3729
- (rule (lower (has_type $I32X4 (iadd_pairwise x y)))
3730
- (let (
3731
- (x Xmm x)
3732
- (y Xmm y)
3733
- ;; evens = [ x[0] x[2] y[0] y[2] ]
3734
- (evens Xmm (x64_shufps x y 0b10_00_10_00))
3735
- ;; odds = [ x[1] x[3] y[1] y[3] ]
3736
- (odds Xmm (x64_shufps x y 0b11_01_11_01))
3737
- )
3738
- (x64_paddd evens odds)))
3739
-
3740
- ;; special case for the `i16x8.extadd_pairwise_i8x16_s` wasm instruction
3741
- (rule 2 (lower
3742
- (has_type $I16X8 (iadd_pairwise
3743
- (swiden_low val @ (value_type $I8X16))
3744
- (swiden_high val))))
3745
- (if-let $true (use_ssse3))
3746
- (let ((mul_const Xmm (x64_xmm_load_const $I8X16
3747
- (emit_u128_le_const 0x01010101010101010101010101010101))))
3748
- (x64_pmaddubsw mul_const val)))
3749
-
3750
- ;; special case for the `i32x4.extadd_pairwise_i16x8_s` wasm instruction
3751
- (rule 2 (lower
3752
- (has_type $I32X4 (iadd_pairwise
3753
- (swiden_low val @ (value_type $I16X8))
3754
- (swiden_high val))))
3755
- (let ((mul_const XmmMem (emit_u128_le_const 0x0001_0001_0001_0001_0001_0001_0001_0001)))
3756
- (x64_pmaddwd val mul_const)))
3757
-
3758
- ;; special case for the `i16x8.extadd_pairwise_i8x16_u` wasm instruction
3759
- (rule 2 (lower
3760
- (has_type $I16X8 (iadd_pairwise
3761
- (uwiden_low val @ (value_type $I8X16))
3762
- (uwiden_high val))))
3763
- (if-let $true (use_ssse3))
3764
- (let ((mul_const XmmMem (emit_u128_le_const 0x01010101010101010101010101010101)))
3765
- (x64_pmaddubsw val mul_const)))
3766
-
3767
- ;; special case for the `i32x4.extadd_pairwise_i16x8_u` wasm instruction
3768
- (rule 2 (lower
3769
- (has_type $I32X4 (iadd_pairwise
3770
- (uwiden_low val @ (value_type $I16X8))
3771
- (uwiden_high val))))
3772
- (let ((xor_const XmmMem (emit_u128_le_const 0x8000_8000_8000_8000_8000_8000_8000_8000))
3773
- (dst Xmm (x64_pxor val xor_const))
3774
-
3775
- (madd_const XmmMem (emit_u128_le_const 0x0001_0001_0001_0001_0001_0001_0001_0001))
3776
- (dst Xmm (x64_pmaddwd dst madd_const))
3777
-
3778
- (addd_const XmmMem (emit_u128_le_const 0x00010000_00010000_00010000_00010000)))
3779
- (x64_paddd dst addd_const)))
3780
-
3781
- ;; special case for the `i32x4.dot_i16x8_s` wasm instruction
3782
- (rule 2 (lower
3783
- (has_type $I32X4 (iadd_pairwise
3784
- (imul (swiden_low x) (swiden_low y))
3785
- (imul (swiden_high x) (swiden_high y)))))
3786
- (x64_pmaddwd x y))
3787
-
3788
- ;; Rules for `swiden_low` ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;
3789
-
3790
- ;; With SSE4.1 use the `pmovsx*` instructions for this
3791
- (rule 1 (lower (has_type $I16X8 (swiden_low val @ (value_type $I8X16))))
3792
- (if-let $true (use_sse41))
3793
- (x64_pmovsxbw val))
3794
- (rule 1 (lower (has_type $I32X4 (swiden_low val @ (value_type $I16X8))))
3795
- (if-let $true (use_sse41))
3796
- (x64_pmovsxwd val))
3797
- (rule 1 (lower (has_type $I64X2 (swiden_low val @ (value_type $I32X4))))
3798
- (if-let $true (use_sse41))
3799
- (x64_pmovsxdq val))
3800
-
3801
- (rule (lower (has_type ty (swiden_low val))) (lower_swiden_low ty val))
3802
-
3803
- (decl lower_swiden_low (Type Xmm) Xmm)
3804
-
3805
- ;; Duplicate the low lanes next to each other, then perform a wider shift-right
3806
- ;; by the low lane width to move the upper of each pair back into the lower lane
3807
- ;; of each pair, achieving the widening of the lower lanes.
3808
- (rule (lower_swiden_low $I16X8 val)
3809
- (x64_psraw (x64_punpcklbw val val) (xmi_imm 8)))
3810
- (rule (lower_swiden_low $I32X4 val)
3811
- (x64_psrad (x64_punpcklwd val val) (xmi_imm 16)))
3812
-
3813
- ;; Generate the sign-extended halves with a `val < 0` comparison (expressed
3814
- ;; reversed here), then interleave the low 32-bit halves to create the full
3815
- ;; 64-bit results.
3816
- (rule (lower_swiden_low $I64X2 val)
3817
- (let ((tmp Xmm (x64_pcmpgtd (xmm_zero $I32X4) val)))
3818
- (x64_punpckldq val tmp)))
3819
-
3820
- ;; Rules for `swiden_high` ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;
3821
-
3822
- ;; Similar to `swiden_low` with SSE4.1 except that the upper lanes are moved
3823
- ;; to the lower lanes first.
3824
- (rule 1 (lower (has_type $I16X8 (swiden_high val @ (value_type $I8X16))))
3825
- (if-let $true (use_sse41))
3826
- (if-let $true (use_ssse3))
3827
- (let ((x Xmm val))
3828
- (x64_pmovsxbw (x64_palignr x x 8))))
3829
- (rule 1 (lower (has_type $I32X4 (swiden_high val @ (value_type $I16X8))))
3830
- (if-let $true (use_sse41))
3831
- (if-let $true (use_ssse3))
3832
- (let ((x Xmm val))
3833
- (x64_pmovsxwd (x64_palignr x x 8))))
3834
- (rule 1 (lower (has_type $I64X2 (swiden_high val @ (value_type $I32X4))))
3835
- (if-let $true (use_sse41))
3836
- (x64_pmovsxdq (x64_pshufd val 0b11_10_11_10)))
3837
-
3838
- ;; Similar to `swiden_low` versions but using `punpckh*` instructions to
3839
- ;; pair the high lanes next to each other.
3840
- (rule (lower (has_type $I16X8 (swiden_high val @ (value_type $I8X16))))
3841
- (let ((val Xmm val))
3842
- (x64_psraw (x64_punpckhbw val val) (xmi_imm 8))))
3843
- (rule (lower (has_type $I32X4 (swiden_high val @ (value_type $I16X8))))
3844
- (let ((val Xmm val))
3845
- (x64_psrad (x64_punpckhwd val val) (xmi_imm 16))))
3846
-
3847
- ;; Same as `swiden_low`, but `val` has its high lanes moved down.
3848
- (rule (lower (has_type $I64X2 (swiden_high val @ (value_type $I32X4))))
3849
- (let ((val Xmm (x64_pshufd val 0b00_00_11_10))
3850
- (tmp Xmm (x64_pcmpgtd (xmm_zero $I32X4) val)))
3851
- (x64_punpckldq val tmp)))
3852
-
3853
- ;; Rules for `uwiden_low` ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;
3854
-
3855
- ;; With SSE4.1 use the `pmovzx*` instructions for this
3856
- (rule 1 (lower (has_type $I16X8 (uwiden_low val @ (value_type $I8X16))))
3857
- (if-let $true (use_sse41))
3858
- (x64_pmovzxbw val))
3859
- (rule 1 (lower (has_type $I32X4 (uwiden_low val @ (value_type $I16X8))))
3860
- (if-let $true (use_sse41))
3861
- (x64_pmovzxwd val))
3862
- (rule 1 (lower (has_type $I64X2 (uwiden_low val @ (value_type $I32X4))))
3863
- (if-let $true (use_sse41))
3864
- (x64_pmovzxdq val))
3865
-
3866
- (rule (lower (has_type ty (uwiden_low val))) (lower_uwiden_low ty val))
3867
-
3868
- ;; Interleave an all-zero register with the low lanes to produce zero-extended
3869
- ;; results.
3870
- (decl lower_uwiden_low (Type Xmm) Xmm)
3871
- (rule (lower_uwiden_low $I16X8 val) (x64_punpcklbw val (xmm_zero $I8X16)))
3872
- (rule (lower_uwiden_low $I32X4 val) (x64_punpcklwd val (xmm_zero $I8X16)))
3873
- (rule (lower_uwiden_low $I64X2 val) (x64_unpcklps val (xmm_zero $F32X4)))
3874
-
3875
- ;; Rules for `uwiden_high` ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;
3876
-
3877
- ;; Same as `uwiden_high`, but interleaving high lanes instead.
3878
- ;;
3879
- ;; Note that according to `llvm-mca` at least these instructions are faster
3880
- ;; than using `pmovzx*` in terms of cycles, even if SSE4.1 is available.
3881
- (rule (lower (has_type $I16X8 (uwiden_high val @ (value_type $I8X16))))
3882
- (x64_punpckhbw val (xmm_zero $I8X16)))
3883
- (rule (lower (has_type $I32X4 (uwiden_high val @ (value_type $I16X8))))
3884
- (x64_punpckhwd val (xmm_zero $I8X16)))
3885
- (rule (lower (has_type $I64X2 (uwiden_high val @ (value_type $I32X4))))
3886
- (x64_unpckhps val (xmm_zero $F32X4)))
3887
-
3888
- ;; Rules for `snarrow` ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;
3889
-
3890
- (rule (lower (has_type $I8X16 (snarrow a @ (value_type $I16X8) b)))
3891
- (x64_packsswb a b))
3892
-
3893
- (rule (lower (has_type $I16X8 (snarrow a @ (value_type $I32X4) b)))
3894
- (x64_packssdw a b))
3895
-
3896
- ;; We're missing a `snarrow` case for $I64X2
3897
- ;; https://github.com/bytecodealliance/wasmtime/issues/4734
3898
-
3899
- ;; This rule is a special case for handling the translation of the wasm op
3900
- ;; `i32x4.trunc_sat_f64x2_s_zero`. It can be removed once we have an
3901
- ;; implementation of `snarrow` for `I64X2`.
3902
- (rule (lower (has_type $I32X4 (snarrow (has_type $I64X2 (fcvt_to_sint_sat val))
3903
- (vconst (u128_from_constant 0)))))
3904
- (let ((a Xmm val)
3905
-
3906
- ;; y = i32x4.trunc_sat_f64x2_s_zero(x) is lowered to:
3907
- ;; MOVE xmm_tmp, xmm_x
3908
- ;; CMPEQPD xmm_tmp, xmm_x
3909
- ;; MOVE xmm_y, xmm_x
3910
- ;; ANDPS xmm_tmp, [wasm_f64x2_splat(2147483647.0)]
3911
- ;; MINPD xmm_y, xmm_tmp
3912
- ;; CVTTPD2DQ xmm_y, xmm_y
3913
-
3914
- (tmp1 Xmm (x64_cmppd a a (FcmpImm.Equal)))
3915
-
3916
- ;; 2147483647.0 is equivalent to 0x41DFFFFFFFC00000
3917
- (umax_mask XmmMem (emit_u128_le_const 0x41DFFFFFFFC00000_41DFFFFFFFC00000))
3918
-
3919
- ;; ANDPD xmm_y, [wasm_f64x2_splat(2147483647.0)]
3920
- (tmp1 Xmm (x64_andps tmp1 umax_mask))
3921
- (dst Xmm (x64_minpd a tmp1)))
3922
- (x64_cvttpd2dq dst)))
3923
-
3924
- ;; This rule is a special case for handling the translation of the wasm op
3925
- ;; `i32x4.relaxed_trunc_f64x2_s_zero`.
3926
- (rule (lower (has_type $I32X4 (snarrow (has_type $I64X2 (x86_cvtt2dq val))
3927
- (vconst (u128_from_constant 0)))))
3928
- (x64_cvttpd2dq val))
3929
-
3930
- ;; Rules for `unarrow` ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;
3931
-
3932
- (rule (lower (has_type $I8X16 (unarrow a @ (value_type $I16X8) b)))
3933
- (x64_packuswb a b))
3934
-
3935
- (rule 1 (lower (has_type $I16X8 (unarrow a @ (value_type $I32X4) b)))
3936
- (if-let $true (use_sse41))
3937
- (x64_packusdw a b))
3938
-
3939
- ;; For each input `a` and `b` take the four 32-bit lanes and compress them to
3940
- ;; the low 64-bits of the vector as four 16-bit lanes. Then these are woven
3941
- ;; into one final vector with a `punpcklqdq`.
3942
- ;;
3943
- ;; If this is performance sensitive then it's probably best to upgrade the CPU
3944
- ;; to get the above single-instruction lowering.
3945
- (rule (lower (has_type $I16X8 (unarrow a @ (value_type $I32X4) b)))
3946
- (let (
3947
- (a Xmm (unarrow_i32x4_lanes_to_low_u16_lanes a))
3948
- (b Xmm (unarrow_i32x4_lanes_to_low_u16_lanes b))
3949
- )
3950
- (x64_punpcklqdq a b)))
3951
-
3952
- (decl unarrow_i32x4_lanes_to_low_u16_lanes (Xmm) Xmm)
3953
- (rule (unarrow_i32x4_lanes_to_low_u16_lanes val)
3954
- (let (
3955
- ;; First convert all negative values in `val` to zero lanes.
3956
- (val_gt_zero Xmm (x64_pcmpgtd val (xmm_zero $I32X4)))
3957
- (val Xmm (x64_pand val val_gt_zero))
3958
-
3959
- ;; Next clamp all larger-than-u16-max lanes to u16::MAX.
3960
- (max Xmm (x64_movdqu_load (emit_u128_le_const 0x0000ffff_0000ffff_0000ffff_0000ffff)))
3961
- (cmp Xmm (x64_pcmpgtd max val))
3962
- (valid_lanes Xmm (x64_pand val cmp))
3963
- (clamped_lanes Xmm (x64_pandn cmp max))
3964
- (val Xmm (x64_por valid_lanes clamped_lanes))
3965
-
3966
- ;; Within each 64-bit half of the 32x4 vector move the first 16 bits
3967
- ;; and the third 16 bits to the bottom of the half. Afterwards
3968
- ;; for the 32x4 vector move the first and third lanes to the bottom
3969
- ;; lanes, which finishes up the conversion here as all the lanes
3970
- ;; are now converted to 16-bit values in the low 4 lanes.
3971
- (val Xmm (x64_pshuflw val 0b00_00_10_00))
3972
- (val Xmm (x64_pshufhw val 0b00_00_10_00))
3973
- )
3974
- (x64_pshufd val 0b00_00_10_00)))
3975
-
3976
-
3977
- ;; We're missing a `unarrow` case for $I64X2
3978
- ;; https://github.com/bytecodealliance/wasmtime/issues/4734
3979
-
3980
- ;; Rules for `bitcast` ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;
3981
-
3982
- (rule (lower (has_type $I32 (bitcast _ src @ (value_type $F32))))
3983
- (bitcast_xmm_to_gpr $F32 src))
3984
-
3985
- (rule (lower (has_type $F32 (bitcast _ src @ (value_type $I32))))
3986
- (bitcast_gpr_to_xmm $I32 src))
3987
-
3988
- (rule (lower (has_type $I64 (bitcast _ src @ (value_type $F64))))
3989
- (bitcast_xmm_to_gpr $F64 src))
3990
-
3991
- (rule (lower (has_type $F64 (bitcast _ src @ (value_type $I64))))
3992
- (bitcast_gpr_to_xmm $I64 src))
3993
-
3994
- ;; Bitcast between types residing in GPR registers is a no-op.
3995
- (rule 1 (lower (has_type (is_gpr_type _)
3996
- (bitcast _ x @ (value_type (is_gpr_type _)))))
3997
- x)
3998
-
3999
- ;; Bitcasts between `r{32,64}` and `i{32,64}` need to be a copy to avoid
4000
- ;; conflicting regalloc constraints on reference type values that both need to
4001
- ;; be in some register but also some safepoint stack slot at the same time.
4002
- (rule 2 (lower (has_type (is_gpr_type dst_ty)
4003
- (bitcast _ x @ (value_type (is_gpr_type src_ty)))))
4004
- (if-let $true (is_ref_type src_ty))
4005
- (if-let $false (is_ref_type dst_ty))
4006
- (copy_gpr dst_ty x))
4007
- (rule 2 (lower (has_type (is_gpr_type dst_ty)
4008
- (bitcast _ x @ (value_type (is_gpr_type src_ty)))))
4009
- (if-let $false (is_ref_type src_ty))
4010
- (if-let $true (is_ref_type dst_ty))
4011
- (copy_gpr dst_ty x))
4012
-
4013
- ;; Bitcast between types residing in XMM registers is a no-op.
4014
- (rule 3 (lower (has_type (is_xmm_type _)
4015
- (bitcast _ x @ (value_type (is_xmm_type _)))))
4016
- x)
4017
-
4018
- ;; Rules for `fcopysign` ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;
4019
-
4020
- (rule (lower (has_type $F32 (fcopysign a @ (value_type $F32) b)))
4021
- (let ((sign_bit Xmm (imm $F32 0x80000000)))
4022
- (x64_orps
4023
- (x64_andnps sign_bit a)
4024
- (x64_andps sign_bit b))))
4025
-
4026
- (rule (lower (has_type $F64 (fcopysign a @ (value_type $F64) b)))
4027
- (let ((sign_bit Xmm (imm $F64 0x8000000000000000)))
4028
- (x64_orpd
4029
- (x64_andnpd sign_bit a)
4030
- (x64_andpd sign_bit b))))
4031
-
4032
- ;; Helper for the `ceil`/`floor`/`nearest`/`trunc` instructions ;;;;;;;;;;;;;;;;
4033
-
4034
- ;; Emits either a `round{ss,sd,ps,pd}` instruction, as appropriate, or generates
4035
- ;; the appropriate libcall and sequence to call that.
4036
- (decl x64_round (Type RegMem RoundImm) Xmm)
4037
- (rule 1 (x64_round $F32 a imm)
4038
- (if-let $true (use_sse41))
4039
- (x64_roundss a imm))
4040
- (rule 1 (x64_round $F64 a imm)
4041
- (if-let $true (use_sse41))
4042
- (x64_roundsd a imm))
4043
- (rule 1 (x64_round $F32X4 a imm)
4044
- (if-let $true (use_sse41))
4045
- (x64_roundps a imm))
4046
- (rule 1 (x64_round $F64X2 a imm)
4047
- (if-let $true (use_sse41))
4048
- (x64_roundpd a imm))
4049
-
4050
- (rule (x64_round $F32 (RegMem.Reg a) imm) (libcall_1 (round_libcall $F32 imm) a))
4051
- (rule (x64_round $F64 (RegMem.Reg a) imm) (libcall_1 (round_libcall $F64 imm) a))
4052
- (rule (x64_round $F32X4 (RegMem.Reg a) imm)
4053
- (let (
4054
- (libcall LibCall (round_libcall $F32 imm))
4055
- (result Xmm (libcall_1 libcall a))
4056
- (a1 Xmm (libcall_1 libcall (x64_pshufd a 1)))
4057
- (result Xmm (f32x4_insertlane result a1 1))
4058
- (a2 Xmm (libcall_1 libcall (x64_pshufd a 2)))
4059
- (result Xmm (f32x4_insertlane result a2 2))
4060
- (a3 Xmm (libcall_1 libcall (x64_pshufd a 3)))
4061
- (result Xmm (f32x4_insertlane result a3 3))
4062
- )
4063
- result))
4064
- (rule (x64_round $F64X2 (RegMem.Reg a) imm)
4065
- (let (
4066
- (libcall LibCall (round_libcall $F64 imm))
4067
- (result Xmm (libcall_1 libcall a))
4068
- (a1 Xmm (libcall_1 libcall (x64_pshufd a 0b00_00_11_10)))
4069
- )
4070
- (x64_movlhps result a1)))
4071
- (rule (x64_round ty (RegMem.Mem addr) imm)
4072
- (x64_round ty (RegMem.Reg (x64_load ty addr (ExtKind.ZeroExtend))) imm))
4073
-
4074
- (decl round_libcall (Type RoundImm) LibCall)
4075
- (rule (round_libcall $F32 (RoundImm.RoundUp)) (LibCall.CeilF32))
4076
- (rule (round_libcall $F64 (RoundImm.RoundUp)) (LibCall.CeilF64))
4077
- (rule (round_libcall $F32 (RoundImm.RoundDown)) (LibCall.FloorF32))
4078
- (rule (round_libcall $F64 (RoundImm.RoundDown)) (LibCall.FloorF64))
4079
- (rule (round_libcall $F32 (RoundImm.RoundNearest)) (LibCall.NearestF32))
4080
- (rule (round_libcall $F64 (RoundImm.RoundNearest)) (LibCall.NearestF64))
4081
- (rule (round_libcall $F32 (RoundImm.RoundZero)) (LibCall.TruncF32))
4082
- (rule (round_libcall $F64 (RoundImm.RoundZero)) (LibCall.TruncF64))
4083
-
4084
- ;; Rules for `ceil` ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;
4085
-
4086
- (rule (lower (ceil a @ (value_type ty)))
4087
- (x64_round ty a (RoundImm.RoundUp)))
4088
-
4089
- ;; Rules for `floor` ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;
4090
-
4091
- (rule (lower (floor a @ (value_type ty)))
4092
- (x64_round ty a (RoundImm.RoundDown)))
4093
-
4094
- ;; Rules for `nearest` ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;
4095
-
4096
- (rule (lower (nearest a @ (value_type ty)))
4097
- (x64_round ty a (RoundImm.RoundNearest)))
4098
-
4099
- ;; Rules for `trunc` ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;
4100
-
4101
- (rule (lower (trunc a @ (value_type ty)))
4102
- (x64_round ty a (RoundImm.RoundZero)))
4103
-
4104
- ;; Rules for `stack_addr` ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;
4105
-
4106
- (rule (lower (stack_addr stack_slot offset))
4107
- (stack_addr_impl stack_slot offset))
4108
-
4109
- ;; Rules for `udiv` ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;
4110
-
4111
- ;; NB: a `RegMem` divisor, while allowed in the instruction encoding, isn't
4112
- ;; used right now to prevent a possibly-trapping load getting folded into the
4113
- ;; `div` instruction. Ideally non-trapping loads would get folded, however, or
4114
- ;; alternatively Wasmtime/Cranelift would grow support for multiple traps on
4115
- ;; a single opcode and the signal kind would differentiate at runtime.
4116
-
4117
- ;; The inputs to the `div` instruction are different for 8-bit division so
4118
- ;; it needs a special case here since the instruction being crafted has a
4119
- ;; different shape.
4120
- (rule 2 (lower (udiv a @ (value_type $I8) b))
4121
- (x64_div8 (extend_to_gpr a $I32 (ExtendKind.Zero))
4122
- (put_in_gpr b)
4123
- (DivSignedness.Unsigned)
4124
- (TrapCode.IntegerDivisionByZero)))
4125
-
4126
- ;; 16-to-64-bit division is all done with a similar instruction and the only
4127
- ;; tricky requirement here is that when div traps are disallowed the divisor
4128
- ;; must not be zero.
4129
- (rule 1 (lower (udiv a @ (value_type (fits_in_64 ty)) b))
4130
- (x64_div_quotient a
4131
- (imm $I64 0)
4132
- (put_in_gpr b)
4133
- (raw_operand_size_of_type ty)
4134
- (DivSignedness.Unsigned)
4135
- (TrapCode.IntegerDivisionByZero)))
4136
-
4137
- ;; Rules for `sdiv` ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;
4138
-
4139
- (rule 2 (lower (sdiv a @ (value_type $I8) b))
4140
- (x64_div8 (x64_sign_extend_data a (OperandSize.Size8))
4141
- (nonzero_sdiv_divisor $I8 b)
4142
- (DivSignedness.Signed)
4143
- (TrapCode.IntegerOverflow)))
4144
-
4145
- (rule 1 (lower (sdiv a @ (value_type (fits_in_64 ty)) b))
4146
- (let (
4147
- (a Gpr a)
4148
- (size OperandSize (raw_operand_size_of_type ty))
4149
- )
4150
- (x64_div_quotient a
4151
- (x64_sign_extend_data a size)
4152
- (nonzero_sdiv_divisor ty b)
4153
- size
4154
- (DivSignedness.Signed)
4155
- (TrapCode.IntegerOverflow))))
4156
-
4157
- ;; Checks to make sure that the input `Value` is a non-zero value for `sdiv`.
4158
- ;;
4159
- ;; This is required to differentiate the divide-by-zero trap from the
4160
- ;; integer-overflow trap, the two trapping conditions of signed division.
4161
- (decl nonzero_sdiv_divisor (Type Value) Reg)
4162
- (rule 1 (nonzero_sdiv_divisor ty (iconst imm))
4163
- (if-let n (safe_divisor_from_imm64 ty imm))
4164
- (imm ty n))
4165
- (rule 0 (nonzero_sdiv_divisor ty val)
4166
- (let (
4167
- (val Reg val)
4168
- (_ InstOutput (side_effect (with_flags_side_effect
4169
- (x64_test (raw_operand_size_of_type ty) val val)
4170
- (trap_if (CC.Z) (TrapCode.IntegerDivisionByZero)))))
4171
- )
4172
- val))
4173
-
4174
- ;; Rules for `urem` ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;
4175
-
4176
- ;; The remainder is in AH, so take the result of the division and right-shift
4177
- ;; by 8.
4178
- (rule 2 (lower (urem a @ (value_type $I8) b))
4179
- (let (
4180
- (result Gpr (x64_div8 (extend_to_gpr a $I32 (ExtendKind.Zero))
4181
- (put_in_gpr b) ;; see `udiv` for why not `gpr_mem`
4182
- (DivSignedness.Unsigned)
4183
- (TrapCode.IntegerDivisionByZero)))
4184
- )
4185
- (x64_shr $I64 result (Imm8Reg.Imm8 8))))
4186
-
4187
- (rule 1 (lower (urem a @ (value_type (fits_in_64 ty)) b))
4188
- (x64_div_remainder a
4189
- (imm $I64 0)
4190
- (put_in_gpr b) ;; see `udiv` for why not `gpr_mem`
4191
- (raw_operand_size_of_type ty)
4192
- (DivSignedness.Unsigned)
4193
- (TrapCode.IntegerDivisionByZero)))
4194
-
4195
- ;; Rules for `srem` ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;
4196
-
4197
- ;; Special-cases first for constant `srem` where the checks for 0 and -1 aren't
4198
- ;; applicable.
4199
- ;;
4200
- ;; Note that like `urem` for i8 types the result is in AH so to get the result
4201
- ;; it's right-shifted down.
4202
- (rule 3 (lower (srem a @ (value_type $I8) (iconst imm)))
4203
- (if-let n (safe_divisor_from_imm64 $I8 imm))
4204
- (let (
4205
- (a Gpr (x64_sign_extend_data a (OperandSize.Size8)))
4206
- (result Gpr (x64_div8 a (imm $I8 n) (DivSignedness.Signed) (TrapCode.IntegerDivisionByZero)))
4207
- )
4208
- (x64_shr $I64 result (Imm8Reg.Imm8 8))))
4209
-
4210
- ;; Same as the above rule but for 16-to-64 bit types.
4211
- (rule 2 (lower (srem a @ (value_type ty) (iconst imm)))
4212
- (if-let n (safe_divisor_from_imm64 ty imm))
4213
- (let (
4214
- (a Gpr a)
4215
- (size OperandSize (raw_operand_size_of_type ty))
4216
- )
4217
- (x64_div_remainder a
4218
- (x64_sign_extend_data a size)
4219
- (imm ty n)
4220
- size
4221
- (DivSignedness.Signed)
4222
- (TrapCode.IntegerDivisionByZero))))
4223
-
4224
- (rule 1 (lower (srem a @ (value_type $I8) b))
4225
- (let (
4226
- (a Gpr (x64_sign_extend_data a (OperandSize.Size8)))
4227
- )
4228
- (x64_shr $I64 (x64_checked_srem_seq8 a b) (Imm8Reg.Imm8 8))))
4229
-
4230
- (rule (lower (srem a @ (value_type ty) b))
4231
- (let (
4232
- (a Gpr a)
4233
- (size OperandSize (raw_operand_size_of_type ty))
4234
- (hi Gpr (x64_sign_extend_data a size))
4235
- (tmp ValueRegs (x64_checked_srem_seq size a hi b))
4236
- )
4237
- (value_regs_get tmp 1)))
4238
-
4239
- ;; Rules for `umulhi` ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;
4240
-
4241
- (rule 0 (lower (umulhi a @ (value_type $I8) b))
4242
- (x64_shr $I16 (x64_mul8 $false a b) (imm8_to_imm8_gpr 8)))
4243
-
4244
- (rule 1 (lower (umulhi a @ (value_type (ty_int_ref_16_to_64 ty)) b))
4245
- (value_regs_get_gpr (x64_mul ty $false a b) 1))
4246
-
4247
- ;; Rules for `smulhi` ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;
4248
-
4249
- (rule 0 (lower (smulhi a @ (value_type $I8) b))
4250
- (x64_sar $I16 (x64_mul8 $true a b) (imm8_to_imm8_gpr 8)))
4251
-
4252
- (rule 1 (lower (smulhi a @ (value_type (ty_int_ref_16_to_64 ty)) b))
4253
- (value_regs_get_gpr (x64_mul ty $true a b) 1))
4254
-
4255
- ;; Rules for `get_pinned_reg` ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;
4256
-
4257
- (rule (lower (get_pinned_reg))
4258
- (read_pinned_gpr))
4259
-
4260
- ;; Rules for `set_pinned_reg` ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;
4261
-
4262
- (rule (lower (set_pinned_reg a @ (value_type ty)))
4263
- (side_effect (write_pinned_gpr a)))
4264
-
4265
- ;; Rules for `vconst` ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;
4266
-
4267
- (rule (lower (has_type ty (vconst const)))
4268
- ;; TODO use Inst::gen_constant() instead.
4269
- (x64_xmm_load_const ty (const_to_vconst const)))
4270
-
4271
- ;; Special case for a zero-vector: don't load, xor instead.
4272
- (rule 1 (lower (has_type ty (vconst (u128_from_constant 0))))
4273
- (let ((dst Xmm (xmm_uninit_value)))
4274
- (x64_pxor dst dst)))
4275
-
4276
- ;; Rules for `shuffle` ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;
4277
-
4278
- ;; Special case for `pblendw` which takes an 8-bit immediate where each bit
4279
- ;; indicates which lane of the two operands is chosen for the output. A bit of
4280
- ;; 0 chooses the corresponding 16-it lane from `a` and a bit of 1 chooses the
4281
- ;; corresponding 16-bit lane from `b`.
4282
- (rule 14 (lower (shuffle a b (pblendw_imm n)))
4283
- (if-let $true (use_sse41))
4284
- (x64_pblendw a b n))
4285
- (decl pblendw_imm (u8) Immediate)
4286
- (extern extractor pblendw_imm pblendw_imm)
4287
-
4288
- ;; When the shuffle looks like "concatenate `a` and `b` and shift right by n*8
4289
- ;; bytes", that's a `palignr` instruction. Note that the order of operands are
4290
- ;; swapped in the instruction here. The `palignr` instruction uses the second
4291
- ;; operand as the low-order bytes and the first operand as high-order bytes,
4292
- ;; so put `a` second.
4293
- (rule 13 (lower (shuffle a b (palignr_imm_from_immediate n)))
4294
- (if-let $true (use_ssse3))
4295
- (x64_palignr b a n))
4296
- (decl palignr_imm_from_immediate (u8) Immediate)
4297
- (extern extractor palignr_imm_from_immediate palignr_imm_from_immediate)
4298
-
4299
- ;; Special case the `pshuf{l,h}w` instruction which shuffles four 16-bit
4300
- ;; integers within one value, preserving the other four 16-bit integers in that
4301
- ;; value (either the high or low half). The complicated logic is in the
4302
- ;; extractors here implemented in Rust and note that there's two cases for each
4303
- ;; instruction here to match when either the first or second shuffle operand is
4304
- ;; used.
4305
- (rule 12 (lower (shuffle x y (pshuflw_lhs_imm imm)))
4306
- (x64_pshuflw x imm))
4307
- (rule 11 (lower (shuffle x y (pshuflw_rhs_imm imm)))
4308
- (x64_pshuflw y imm))
4309
- (rule 10 (lower (shuffle x y (pshufhw_lhs_imm imm)))
4310
- (x64_pshufhw x imm))
4311
- (rule 9 (lower (shuffle x y (pshufhw_rhs_imm imm)))
4312
- (x64_pshufhw y imm))
4313
-
4314
- (decl pshuflw_lhs_imm (u8) Immediate)
4315
- (extern extractor pshuflw_lhs_imm pshuflw_lhs_imm)
4316
- (decl pshuflw_rhs_imm (u8) Immediate)
4317
- (extern extractor pshuflw_rhs_imm pshuflw_rhs_imm)
4318
- (decl pshufhw_lhs_imm (u8) Immediate)
4319
- (extern extractor pshufhw_lhs_imm pshufhw_lhs_imm)
4320
- (decl pshufhw_rhs_imm (u8) Immediate)
4321
- (extern extractor pshufhw_rhs_imm pshufhw_rhs_imm)
4322
-
4323
- ;; Special case for the `pshufd` instruction which will permute 32-bit values
4324
- ;; within a single register. This is only applicable if the `imm` specified
4325
- ;; selects 32-bit values from either `x` or `y`, but not both. This means
4326
- ;; there's one rule for selecting from `x` and another rule for selecting from
4327
- ;; `y`.
4328
- (rule 8 (lower (shuffle x y (pshufd_lhs_imm imm)))
4329
- (x64_pshufd x imm))
4330
- (rule 7 (lower (shuffle x y (pshufd_rhs_imm imm)))
4331
- (x64_pshufd y imm))
4332
-
4333
- (decl pshufd_lhs_imm (u8) Immediate)
4334
- (extern extractor pshufd_lhs_imm pshufd_lhs_imm)
4335
- (decl pshufd_rhs_imm (u8) Immediate)
4336
- (extern extractor pshufd_rhs_imm pshufd_rhs_imm)
4337
-
4338
- ;; Special case for i8-level interleaving of upper/low bytes.
4339
- (rule 6 (lower (shuffle a b (u128_from_immediate 0x1f0f_1e0e_1d0d_1c0c_1b0b_1a0a_1909_1808)))
4340
- (x64_punpckhbw a b))
4341
- (rule 6 (lower (shuffle a b (u128_from_immediate 0x1707_1606_1505_1404_1303_1202_1101_1000)))
4342
- (x64_punpcklbw a b))
4343
-
4344
- ;; Special case for i16-level interleaving of upper/low bytes.
4345
- (rule 6 (lower (shuffle a b (u128_from_immediate 0x1f1e_0f0e_1d1c_0d0c_1b1a_0b0a_1918_0908)))
4346
- (x64_punpckhwd a b))
4347
- (rule 6 (lower (shuffle a b (u128_from_immediate 0x1716_0706_1514_0504_1312_0302_1110_0100)))
4348
- (x64_punpcklwd a b))
4349
-
4350
- ;; Special case for i32-level interleaving of upper/low bytes.
4351
- (rule 6 (lower (shuffle a b (u128_from_immediate 0x1f1e1d1c_0f0e0d0c_1b1a1918_0b0a0908)))
4352
- (x64_punpckhdq a b))
4353
- (rule 6 (lower (shuffle a b (u128_from_immediate 0x17161514_07060504_13121110_03020100)))
4354
- (x64_punpckldq a b))
4355
-
4356
- ;; Special case for i64-level interleaving of upper/low bytes.
4357
- (rule 6 (lower (shuffle a b (u128_from_immediate 0x1f1e1d1c1b1a1918_0f0e0d0c0b0a0908)))
4358
- (x64_punpckhqdq a b))
4359
- (rule 6 (lower (shuffle a b (u128_from_immediate 0x1716151413121110_0706050403020100)))
4360
- (x64_punpcklqdq a b))
4361
-
4362
- ;; If the vector shift mask is all 0s then that means the first byte of the
4363
- ;; first operand is broadcast to all bytes. Falling through would load an
4364
- ;; all-zeros constant from a rip-relative location but it should be slightly
4365
- ;; more efficient to execute the `pshufb` here-and-now with an xor'd-to-be-zero
4366
- ;; register.
4367
- (rule 6 (lower (shuffle a _ (u128_from_immediate 0)))
4368
- (if-let $true (use_ssse3))
4369
- (x64_pshufb a (xmm_zero $I8X16)))
4370
-
4371
- ;; Special case for the `shufps` instruction which will select two 32-bit values
4372
- ;; from the first operand and two 32-bit values from the second operand. Note
4373
- ;; that there is a second case here as well for when the operands can be
4374
- ;; swapped.
4375
- ;;
4376
- ;; Note that the priority of this instruction is currently lower than the above
4377
- ;; special cases since `shufps` handles many of them and for now it's
4378
- ;; hypothesized that the dedicated instructions are better than `shufps`.
4379
- ;; Someone with more knowledge about x86 timings should perhaps reorder the
4380
- ;; rules here eventually though.
4381
- (rule 5 (lower (shuffle x y (shufps_imm imm)))
4382
- (x64_shufps x y imm))
4383
- (rule 4 (lower (shuffle x y (shufps_rev_imm imm)))
4384
- (x64_shufps y x imm))
4385
-
4386
- (decl shufps_imm(u8) Immediate)
4387
- (extern extractor shufps_imm shufps_imm)
4388
- (decl shufps_rev_imm(u8) Immediate)
4389
- (extern extractor shufps_rev_imm shufps_rev_imm)
4390
-
4391
-
4392
- ;; If `lhs` and `rhs` are the same we can use a single PSHUFB to shuffle the XMM
4393
- ;; register. We statically build `constructed_mask` to zero out any unknown lane
4394
- ;; indices (may not be completely necessary: verification could fail incorrect
4395
- ;; mask values) and fix the indexes to all point to the `dst` vector.
4396
- (rule 3 (lower (shuffle a a (vec_mask_from_immediate mask)))
4397
- (if-let $true (use_ssse3))
4398
- (x64_pshufb a (shuffle_0_31_mask mask)))
4399
-
4400
- ;; For the case where the shuffle mask contains out-of-bounds values (values
4401
- ;; greater than 31) we must mask off those resulting values in the result of
4402
- ;; `vpermi2b`.
4403
- (rule 2 (lower (shuffle a b (vec_mask_from_immediate (perm_from_mask_with_zeros mask zeros))))
4404
- (if-let $true (use_avx512vl))
4405
- (if-let $true (use_avx512vbmi))
4406
- (x64_andps (x64_vpermi2b (x64_xmm_load_const $I8X16 mask) a b) zeros))
4407
-
4408
- ;; However, if the shuffle mask contains no out-of-bounds values, we can use
4409
- ;; `vpermi2b` without any masking.
4410
- (rule 1 (lower (shuffle a b (vec_mask_from_immediate mask)))
4411
- (if-let $true (use_avx512vl))
4412
- (if-let $true (use_avx512vbmi))
4413
- (x64_vpermi2b (x64_xmm_load_const $I8X16 (perm_from_mask mask)) a b))
4414
-
4415
- ;; If `lhs` and `rhs` are different, we must shuffle each separately and then OR
4416
- ;; them together. This is necessary due to PSHUFB semantics. As in the case
4417
- ;; above, we build the `constructed_mask` for each case statically.
4418
- (rule (lower (shuffle a b (vec_mask_from_immediate mask)))
4419
- (x64_por
4420
- (lower_pshufb a (shuffle_0_15_mask mask))
4421
- (lower_pshufb b (shuffle_16_31_mask mask))))
4422
-
4423
- ;; Rules for `swizzle` ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;
4424
-
4425
- ;; SIMD swizzle; the following inefficient implementation is due to the Wasm
4426
- ;; SIMD spec requiring mask indexes greater than 15 to have the same semantics
4427
- ;; as a 0 index. For the spec discussion, see
4428
- ;; https://github.com/WebAssembly/simd/issues/93. The CLIF semantics match the
4429
- ;; Wasm SIMD semantics for this instruction. The instruction format maps to
4430
- ;; variables like: %dst = swizzle %src, %mask
4431
- (rule (lower (swizzle src mask))
4432
- (let ((mask Xmm (x64_paddusb mask (emit_u128_le_const 0x70707070707070707070707070707070))))
4433
- (lower_pshufb src mask)))
4434
-
4435
- ;; Rules for `x86_pshufb` ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;
4436
-
4437
- (rule (lower (x86_pshufb src mask))
4438
- (if-let $true (use_ssse3))
4439
- (x64_pshufb src mask))
4440
-
4441
- ;; A helper function to generate either the `pshufb` instruction or a libcall to
4442
- ;; the `X86Pshufb` libcall. Note that the libcall is not exactly the most
4443
- ;; performant thing in the world so this is primarily here for completeness
4444
- ;; of lowerings on all x86 cpus but if rules are ideally gated on the presence
4445
- ;; of SSSE3 to use the `pshufb` instruction itself.
4446
- (decl lower_pshufb (Xmm RegMem) Xmm)
4447
- (rule 1 (lower_pshufb src mask)
4448
- (if-let $true (use_ssse3))
4449
- (x64_pshufb src mask))
4450
- (rule (lower_pshufb src (RegMem.Reg mask))
4451
- (libcall_2 (LibCall.X86Pshufb) src mask))
4452
- (rule (lower_pshufb src (RegMem.Mem addr))
4453
- (lower_pshufb src (x64_movdqu_load addr)))
4454
-
4455
- ;; Rules for `extractlane` ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;
4456
-
4457
- ;; Remove the extractlane instruction, leaving the float where it is. The upper
4458
- ;; bits will remain unchanged; for correctness, this relies on Cranelift type
4459
- ;; checking to avoid using those bits.
4460
- (rule 3 (lower (has_type (ty_scalar_float _) (extractlane val 0)))
4461
- val)
4462
-
4463
- ;; `f32x4.extract_lane N` where `N != 0`
4464
- (rule 1 (lower (extractlane val @ (value_type $F32X4) (u8_from_uimm8 lane)))
4465
- (x64_pshufd val lane))
4466
-
4467
- ;; `f64x2.extract_lane N` where `N != 0` (aka N == 1)
4468
- (rule (lower (extractlane val @ (value_type $F64X2) 1))
4469
- (x64_pshufd val 0b11_10_11_10))
4470
-
4471
- ;; `i8x16.extract_lane N`
4472
- ;;
4473
- ;; Note that without SSE4.1 a 16-bit lane extraction is performed and then
4474
- ;; the result is updated if the desired index is either odd or even.
4475
- (rule 2 (lower (extractlane val @ (value_type ty @ $I8X16) (u8_from_uimm8 lane)))
4476
- (if-let $true (use_sse41))
4477
- (x64_pextrb val lane))
4478
- ;; extracting an odd lane has an extra shift-right
4479
- (rule 1 (lower (extractlane val @ (value_type ty @ $I8X16) (u8_from_uimm8 lane)))
4480
- (if-let 1 (u8_and lane 1))
4481
- (x64_shr $I16 (x64_pextrw val (u8_shr lane 1)) (Imm8Reg.Imm8 8)))
4482
- ;; Extracting an even lane already has the desired lane in the lower bits. Note
4483
- ;; that having arbitrary upper bits in the returned register should be ok since
4484
- ;; all operators on the resulting `i8` type should work correctly regardless of
4485
- ;; the bits in the rest of the register.
4486
- (rule (lower (extractlane val @ (value_type ty @ $I8X16) (u8_from_uimm8 lane)))
4487
- (if-let 0 (u8_and lane 1))
4488
- (x64_pextrw val (u8_shr lane 1)))
4489
-
4490
- ;; `i16x8.extract_lane N`
4491
- (rule (lower (extractlane val @ (value_type ty @ $I16X8) (u8_from_uimm8 lane)))
4492
- (x64_pextrw val lane))
4493
-
4494
- ;; `i32x4.extract_lane N`
4495
- (rule 2 (lower (extractlane val @ (value_type ty @ $I32X4) (u8_from_uimm8 lane)))
4496
- (if-let $true (use_sse41))
4497
- (x64_pextrd val lane))
4498
- (rule 1 (lower (extractlane val @ (value_type $I32X4) 0))
4499
- (x64_movd_to_gpr val))
4500
- (rule (lower (extractlane val @ (value_type $I32X4) (u8_from_uimm8 n)))
4501
- (x64_movd_to_gpr (x64_pshufd val n)))
4502
-
4503
- ;; `i64x2.extract_lane N`
4504
- (rule 1 (lower (extractlane val @ (value_type $I64X2) (u8_from_uimm8 lane)))
4505
- (if-let $true (use_sse41))
4506
- (x64_pextrq val lane))
4507
- (rule (lower (extractlane val @ (value_type $I64X2) 0))
4508
- (x64_movq_to_gpr val))
4509
- (rule (lower (extractlane val @ (value_type $I64X2) 1))
4510
- (x64_movq_to_gpr (x64_pshufd val 0b00_00_11_10)))
4511
-
4512
- ;; Rules for `scalar_to_vector` ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;
4513
-
4514
- ;; Case 1: when moving a scalar float, we simply move from one XMM register
4515
- ;; to another, expecting the register allocator to elide this. Here we
4516
- ;; assume that the upper bits of a scalar float have not been munged with
4517
- ;; (the same assumption the old backend makes).
4518
- (rule 1 (lower (scalar_to_vector src @ (value_type (ty_scalar_float _))))
4519
- src)
4520
-
4521
- ;; Case 2: when moving a scalar value of any other type, use MOVD to zero
4522
- ;; the upper lanes.
4523
- (rule (lower (scalar_to_vector src @ (value_type ty)))
4524
- (bitcast_gpr_to_xmm ty src))
4525
-
4526
- ;; Case 3: when presented with `load + scalar_to_vector`, coalesce into a single
4527
- ;; MOVSS/MOVSD instruction.
4528
- (rule 2 (lower (scalar_to_vector (and (sinkable_load src) (value_type (ty_32 _)))))
4529
- (x64_movss_load src))
4530
- (rule 3 (lower (scalar_to_vector (and (sinkable_load src) (value_type (ty_64 _)))))
4531
- (x64_movsd_load src))
4532
-
4533
- ;; Rules for `splat` ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;
4534
-
4535
- ;; For all the splat rules below one of the goals is that splatting a value
4536
- ;; doesn't end up accidentally depending on the previous value in a register.
4537
- ;; This means that instructions are chosen to avoid false dependencies where
4538
- ;; new values are created fresh or otherwise overwrite previous register
4539
- ;; contents where possible.
4540
- ;;
4541
- ;; Additionally splats are specialized to special-case load-and-splat which
4542
- ;; has a number of micro-optimizations available.
4543
-
4544
- ;; i8x16 splats: use `vpbroadcastb` on AVX2 and otherwise `pshufb` broadcasts
4545
- ;; with a mask of zero which is calculated with an xor-against-itself register.
4546
- (rule 0 (lower (has_type $I8X16 (splat src)))
4547
- (let ((src Xmm (x64_movd_to_xmm src)))
4548
- (x64_pshufd (x64_pshuflw (x64_punpcklbw src src) 0) 0)))
4549
- (rule 1 (lower (has_type $I8X16 (splat src)))
4550
- (if-let $true (use_ssse3))
4551
- (x64_pshufb (bitcast_gpr_to_xmm $I32 src) (xmm_zero $I8X16)))
4552
- (rule 2 (lower (has_type $I8X16 (splat src)))
4553
- (if-let $true (use_avx2))
4554
- (x64_vpbroadcastb (bitcast_gpr_to_xmm $I32 src)))
4555
- (rule 3 (lower (has_type $I8X16 (splat (sinkable_load_exact addr))))
4556
- (if-let $true (use_sse41))
4557
- (if-let $true (use_ssse3))
4558
- (x64_pshufb (x64_pinsrb (xmm_uninit_value) addr 0) (xmm_zero $I8X16)))
4559
- (rule 4 (lower (has_type $I8X16 (splat (sinkable_load_exact addr))))
4560
- (if-let $true (use_avx2))
4561
- (x64_vpbroadcastb addr))
4562
-
4563
- ;; i16x8 splats: use `vpbroadcastw` on AVX2 and otherwise a 16-bit value is
4564
- ;; loaded into an xmm register, `pshuflw` broadcasts the low 16-bit lane
4565
- ;; to the low four lanes, and `pshufd` broadcasts the low 32-bit lane (which
4566
- ;; at that point is two of the 16-bit values we want to broadcast) to all the
4567
- ;; lanes.
4568
- (rule 0 (lower (has_type $I16X8 (splat src)))
4569
- (x64_pshufd (x64_pshuflw (bitcast_gpr_to_xmm $I32 src) 0) 0))
4570
- (rule 1 (lower (has_type $I16X8 (splat src)))
4571
- (if-let $true (use_avx2))
4572
- (x64_vpbroadcastw (bitcast_gpr_to_xmm $I32 src)))
4573
- (rule 2 (lower (has_type $I16X8 (splat (sinkable_load_exact addr))))
4574
- (x64_pshufd (x64_pshuflw (x64_pinsrw (xmm_uninit_value) addr 0) 0) 0))
4575
- (rule 3 (lower (has_type $I16X8 (splat (sinkable_load_exact addr))))
4576
- (if-let $true (use_avx2))
4577
- (x64_vpbroadcastw addr))
4578
-
4579
- ;; i32x4.splat - use `vpbroadcastd` on AVX2 and otherwise `pshufd` can be
4580
- ;; used to broadcast the low lane to all other lanes.
4581
- ;;
4582
- ;; Note that sinkable-load cases come later
4583
- (rule 0 (lower (has_type $I32X4 (splat src)))
4584
- (x64_pshufd (bitcast_gpr_to_xmm $I32 src) 0))
4585
- (rule 1 (lower (has_type $I32X4 (splat src)))
4586
- (if-let $true (use_avx2))
4587
- (x64_vpbroadcastd (bitcast_gpr_to_xmm $I32 src)))
4588
-
4589
- ;; f32x4.splat - the source is already in an xmm register so `shufps` is all
4590
- ;; that's necessary to complete the splat. This is specialized to `vbroadcastss`
4591
- ;; on AVX2 to leverage that specific instruction for this operation.
4592
- (rule 0 (lower (has_type $F32X4 (splat src)))
4593
- (let ((tmp Xmm src))
4594
- (x64_shufps src src 0)))
4595
- (rule 1 (lower (has_type $F32X4 (splat src)))
4596
- (if-let $true (use_avx2))
4597
- (x64_vbroadcastss src))
4598
-
4599
- ;; t32x4.splat of a load - use a `movss` to load into an xmm register and then
4600
- ;; `shufps` broadcasts to the other lanes. Note that this is used for both i32
4601
- ;; and f32 splats.
4602
- ;;
4603
- ;; With AVX the `vbroadcastss` instruction suits this purpose precisely. Note
4604
- ;; that the memory-operand encoding of `vbroadcastss` is usable with AVX, but
4605
- ;; the register-based encoding is only available with AVX2. With the
4606
- ;; `sinkable_load` extractor this should be guaranteed to use the memory-based
4607
- ;; encoding hence the `use_avx` test.
4608
- (rule 5 (lower (has_type (multi_lane 32 4) (splat (sinkable_load addr))))
4609
- (let ((tmp Xmm (x64_movss_load addr)))
4610
- (x64_shufps tmp tmp 0)))
4611
- (rule 6 (lower (has_type (multi_lane 32 4) (splat (sinkable_load addr))))
4612
- (if-let $true (use_avx))
4613
- (x64_vbroadcastss addr))
4614
-
4615
- ;; t64x2.splat - use `pshufd` to broadcast the lower 64-bit lane to the upper
4616
- ;; lane. A minor specialization for sinkable loads to avoid going through a gpr
4617
- ;; for i64 splats is used as well when `movddup` is available.
4618
- (rule 0 (lower (has_type $I64X2 (splat src)))
4619
- (x64_pshufd (bitcast_gpr_to_xmm $I64 src) 0b01_00_01_00))
4620
- (rule 0 (lower (has_type $F64X2 (splat src)))
4621
- (x64_pshufd src 0b01_00_01_00))
4622
- (rule 6 (lower (has_type (multi_lane 64 2) (splat (sinkable_load addr))))
4623
- (if-let $true (use_ssse3))
4624
- (x64_movddup addr))
4625
-
4626
- ;; Rules for `vany_true` ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;
4627
-
4628
- (rule 1 (lower (vany_true val))
4629
- (if-let $true (use_sse41))
4630
- (let ((val Xmm val))
4631
- (with_flags (x64_ptest val val) (x64_setcc (CC.NZ)))))
4632
-
4633
- ;; Any nonzero byte in `val` means that any lane is true. Compare `val` with a
4634
- ;; zeroed register and extract the high bits to a gpr mask. If the mask is
4635
- ;; 0xffff then every byte was equal to zero, so test if the comparison is
4636
- ;; not-equal or NZ.
4637
- (rule (lower (vany_true val))
4638
- (let (
4639
- (any_byte_zero Xmm (x64_pcmpeqb val (xmm_zero $I8X16)))
4640
- (mask Gpr (x64_pmovmskb (OperandSize.Size32) any_byte_zero))
4641
- )
4642
- (with_flags (x64_cmp_imm (OperandSize.Size32) mask 0xffff)
4643
- (x64_setcc (CC.NZ)))))
4644
-
4645
- ;; Rules for `vall_true` ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;
4646
-
4647
- (rule 1 (lower (vall_true val @ (value_type ty)))
4648
- (if-let $true (use_sse41))
4649
- (let ((src Xmm val)
4650
- (zeros Xmm (xmm_zero ty))
4651
- (cmp Xmm (x64_pcmpeq (vec_int_type ty) src zeros)))
4652
- (with_flags (x64_ptest cmp cmp) (x64_setcc (CC.Z)))))
4653
-
4654
- ;; Perform an appropriately-sized lane-wise comparison with zero. If the
4655
- ;; result is all 0s then all of them are true because nothing was equal to
4656
- ;; zero.
4657
- (rule (lower (vall_true val @ (value_type ty)))
4658
- (let ((lanes_with_zero Xmm (x64_pcmpeq (vec_int_type ty) val (xmm_zero ty)))
4659
- (mask Gpr (x64_pmovmskb (OperandSize.Size32) lanes_with_zero)))
4660
- (with_flags (x64_test (OperandSize.Size32) mask mask)
4661
- (x64_setcc (CC.Z)))))
4662
-
4663
- ;; Rules for `vhigh_bits` ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;
4664
-
4665
- ;; The Intel specification allows using both 32-bit and 64-bit GPRs as
4666
- ;; destination for the "move mask" instructions. This is controlled by the REX.R
4667
- ;; bit: "In 64-bit mode, the instruction can access additional registers when
4668
- ;; used with a REX.R prefix. The default operand size is 64-bit in 64-bit mode"
4669
- ;; (PMOVMSKB in IA Software Development Manual, vol. 2). This being the case, we
4670
- ;; will always clear REX.W since its use is unnecessary (`OperandSize` is used
4671
- ;; for setting/clearing REX.W) as we need at most 16 bits of output for
4672
- ;; `vhigh_bits`.
4673
-
4674
- (rule (lower (vhigh_bits val @ (value_type (multi_lane 8 16))))
4675
- (x64_pmovmskb (OperandSize.Size32) val))
4676
-
4677
- (rule (lower (vhigh_bits val @ (value_type (multi_lane 32 4))))
4678
- (x64_movmskps (OperandSize.Size32) val))
4679
-
4680
- (rule (lower (vhigh_bits val @ (value_type (multi_lane 64 2))))
4681
- (x64_movmskpd (OperandSize.Size32) val))
4682
-
4683
- ;; There is no x86 instruction for extracting the high bit of 16-bit lanes so
4684
- ;; here we:
4685
- ;; - duplicate the 16-bit lanes of `src` into 8-bit lanes:
4686
- ;; PACKSSWB([x1, x2, ...], [x1, x2, ...]) = [x1', x2', ..., x1', x2', ...]
4687
- ;; - use PMOVMSKB to gather the high bits; now we have duplicates, though
4688
- ;; - shift away the bottom 8 high bits to remove the duplicates.
4689
- (rule (lower (vhigh_bits val @ (value_type (multi_lane 16 8))))
4690
- (let ((src Xmm val)
4691
- (tmp Xmm (x64_packsswb src src))
4692
- (tmp Gpr (x64_pmovmskb (OperandSize.Size32) tmp)))
4693
- (x64_shr $I64 tmp (Imm8Reg.Imm8 8))))
4694
-
4695
- ;; Rules for `iconcat` ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;
4696
-
4697
- (rule (lower (iconcat lo @ (value_type $I64) hi))
4698
- (value_regs lo hi))
4699
-
4700
- ;; Rules for `isplit` ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;
4701
-
4702
- (rule (lower (isplit val @ (value_type $I128)))
4703
- (let ((regs ValueRegs val)
4704
- (lo Reg (value_regs_get regs 0))
4705
- (hi Reg (value_regs_get regs 1)))
4706
- (output_pair lo hi)))
4707
-
4708
- ;; Rules for `tls_value` ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;
4709
-
4710
- (rule (lower (has_type (tls_model (TlsModel.ElfGd)) (tls_value (symbol_value_data name _ _))))
4711
- (elf_tls_get_addr name))
4712
-
4713
- (rule (lower (has_type (tls_model (TlsModel.Macho)) (tls_value (symbol_value_data name _ _))))
4714
- (macho_tls_get_addr name))
4715
-
4716
- (rule (lower (has_type (tls_model (TlsModel.Coff)) (tls_value (symbol_value_data name _ _))))
4717
- (coff_tls_get_addr name))
4718
-
4719
- ;; Rules for `sqmul_round_sat` ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;
4720
-
4721
- (rule 1 (lower (sqmul_round_sat qx @ (value_type $I16X8) qy))
4722
- (if-let $true (use_ssse3))
4723
- (let ((src1 Xmm qx)
4724
- (src2 Xmm qy)
4725
-
4726
- (mask XmmMem (emit_u128_le_const 0x8000_8000_8000_8000_8000_8000_8000_8000))
4727
- (dst Xmm (x64_pmulhrsw src1 src2))
4728
- (cmp Xmm (x64_pcmpeqw dst mask)))
4729
- (x64_pxor dst cmp)))
4730
-
4731
- ;; This operation is defined in wasm as:
4732
- ;;
4733
- ;; S.SignedSaturate((x * y + 0x4000) >> 15)
4734
- ;;
4735
- ;; so perform all those operations here manually with a lack of the native
4736
- ;; instruction.
4737
- (rule (lower (sqmul_round_sat qx @ (value_type $I16X8) qy))
4738
- (let (
4739
- (qx Xmm qx)
4740
- (qy Xmm qy)
4741
- ;; Multiply `qx` and `qy` generating 32-bit intermediate results. The
4742
- ;; 32-bit results have their low-halves stored in `mul_lsb` and the
4743
- ;; high halves are stored in `mul_msb`. These are then shuffled into
4744
- ;; `mul_lo` and `mul_hi` which represent the low 4 multiplications
4745
- ;; and the upper 4 multiplications.
4746
- (mul_lsb Xmm (x64_pmullw qx qy))
4747
- (mul_msb Xmm (x64_pmulhw qx qy))
4748
- (mul_lo Xmm (x64_punpcklwd mul_lsb mul_msb))
4749
- (mul_hi Xmm (x64_punpckhwd mul_lsb mul_msb))
4750
- ;; Add the 0x4000 constant to all multiplications
4751
- (val Xmm (x64_movdqu_load (emit_u128_le_const 0x00004000_00004000_00004000_00004000)))
4752
- (mul_lo Xmm (x64_paddd mul_lo val))
4753
- (mul_hi Xmm (x64_paddd mul_hi val))
4754
- ;; Perform the right-shift by 15 to all multiplications
4755
- (lo Xmm (x64_psrad mul_lo (xmi_imm 15)))
4756
- (hi Xmm (x64_psrad mul_hi (xmi_imm 15)))
4757
- )
4758
- ;; And finally perform a saturating 32-to-16-bit conversion.
4759
- (x64_packssdw lo hi)))
4760
-
4761
- ;; Rules for `x86_pmulhrsw` ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;
4762
-
4763
- (rule (lower (x86_pmulhrsw qx @ (value_type $I16X8) qy))
4764
- (if-let $true (use_ssse3))
4765
- (x64_pmulhrsw qx qy))
4766
-
4767
- ;; Rules for `uunarrow` ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;
4768
-
4769
- ;; TODO: currently we only lower a special case of `uunarrow` needed to support
4770
- ;; the translation of wasm's i32x4.trunc_sat_f64x2_u_zero operation.
4771
- ;; https://github.com/bytecodealliance/wasmtime/issues/4791
4772
- ;;
4773
- ;; y = i32x4.trunc_sat_f64x2_u_zero(x) is lowered to:
4774
- ;; MOVAPD xmm_y, xmm_x
4775
- ;; XORPD xmm_tmp, xmm_tmp
4776
- ;; MAXPD xmm_y, xmm_tmp
4777
- ;; MINPD xmm_y, [wasm_f64x2_splat(4294967295.0)]
4778
- ;; ROUNDPD xmm_y, xmm_y, 0x0B
4779
- ;; ADDPD xmm_y, [wasm_f64x2_splat(0x1.0p+52)]
4780
- ;; SHUFPS xmm_y, xmm_xmp, 0x88
4781
- (rule (lower (uunarrow (fcvt_to_uint_sat src @ (value_type $F64X2))
4782
- (vconst (u128_from_constant 0))))
4783
- (let ((src Xmm src)
4784
-
4785
- ;; MOVAPD xmm_y, xmm_x
4786
- ;; XORPD xmm_tmp, xmm_tmp
4787
- (zeros Xmm (xmm_zero $F64X2))
4788
- (dst Xmm (x64_maxpd src zeros))
4789
-
4790
- ;; 4294967295.0 is equivalent to 0x41EFFFFFFFE00000
4791
- (umax_mask XmmMem (emit_u128_le_const 0x41EFFFFFFFE00000_41EFFFFFFFE00000))
4792
-
4793
- ;; MINPD xmm_y, [wasm_f64x2_splat(4294967295.0)]
4794
- (dst Xmm (x64_minpd dst umax_mask))
4795
-
4796
- ;; ROUNDPD xmm_y, xmm_y, 0x0B
4797
- (dst Xmm (x64_round $F64X2 dst (RoundImm.RoundZero)))
4798
-
4799
- ;; ADDPD xmm_y, [wasm_f64x2_splat(0x1.0p+52)]
4800
- (uint_mask XmmMem (emit_u128_le_const 0x4330000000000000_4330000000000000))
4801
-
4802
- (dst Xmm (x64_addpd dst uint_mask)))
4803
-
4804
- ;; SHUFPS xmm_y, xmm_xmp, 0x88
4805
- (x64_shufps dst zeros 0x88)))
4806
-
4807
- ;; Rules for `nop` ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;
4808
-
4809
- (rule (lower (nop))
4810
- (invalid_reg))