switchboard-hw 0.3.0__cp314-cp314-macosx_11_0_arm64.whl
This diff represents the content of publicly available package versions that have been released to one of the supported registries. The information contained in this diff is provided for informational purposes only and reflects changes between package versions as they appear in their respective public registries.
- _switchboard.cpython-314-darwin.so +0 -0
- switchboard/__init__.py +24 -0
- switchboard/ams.py +668 -0
- switchboard/apb.py +278 -0
- switchboard/autowrap.py +1000 -0
- switchboard/axi.py +571 -0
- switchboard/axil.py +348 -0
- switchboard/bitvector.py +112 -0
- switchboard/cmdline.py +142 -0
- switchboard/cpp/Makefile +13 -0
- switchboard/cpp/bitutil.h +39 -0
- switchboard/cpp/pagemap.h +91 -0
- switchboard/cpp/pciedev.h +86 -0
- switchboard/cpp/router.cc +89 -0
- switchboard/cpp/spsc_queue.h +267 -0
- switchboard/cpp/switchboard.hpp +257 -0
- switchboard/cpp/switchboard_pcie.hpp +234 -0
- switchboard/cpp/switchboard_tlm.hpp +98 -0
- switchboard/cpp/umilib.h +144 -0
- switchboard/cpp/umilib.hpp +113 -0
- switchboard/cpp/umisb.hpp +364 -0
- switchboard/cpp/xyce.hpp +90 -0
- switchboard/deps/__init__.py +0 -0
- switchboard/deps/verilog_axi.py +23 -0
- switchboard/dpi/__init__.py +0 -0
- switchboard/dpi/switchboard_dpi.cc +119 -0
- switchboard/dpi/switchboard_dpi.py +13 -0
- switchboard/dpi/xyce_dpi.cc +43 -0
- switchboard/gpio.py +108 -0
- switchboard/icarus.py +85 -0
- switchboard/loopback.py +157 -0
- switchboard/network.py +714 -0
- switchboard/pytest_plugin.py +11 -0
- switchboard/sbdesign.py +55 -0
- switchboard/sbdut.py +744 -0
- switchboard/sbtcp.py +345 -0
- switchboard/sc/__init__.py +0 -0
- switchboard/sc/morty/__init__.py +0 -0
- switchboard/sc/morty/uniquify.py +67 -0
- switchboard/sc/sed/__init__.py +0 -0
- switchboard/sc/sed/sed_remove.py +47 -0
- switchboard/sc/standalone_netlist_flow.py +25 -0
- switchboard/switchboard.py +53 -0
- switchboard/test_util.py +46 -0
- switchboard/uart_xactor.py +66 -0
- switchboard/umi.py +793 -0
- switchboard/util.py +131 -0
- switchboard/verilator/__init__.py +0 -0
- switchboard/verilator/config.vlt +13 -0
- switchboard/verilator/testbench.cc +143 -0
- switchboard/verilator/verilator.py +13 -0
- switchboard/verilator_run.py +31 -0
- switchboard/verilog/__init__.py +0 -0
- switchboard/verilog/common/__init__.py +0 -0
- switchboard/verilog/common/common.py +26 -0
- switchboard/verilog/common/switchboard.vh +429 -0
- switchboard/verilog/common/uart_xactor.sv +247 -0
- switchboard/verilog/common/umi_gpio.v +236 -0
- switchboard/verilog/fpga/__init__.py +0 -0
- switchboard/verilog/fpga/axi_reader.sv +82 -0
- switchboard/verilog/fpga/axi_writer.sv +111 -0
- switchboard/verilog/fpga/config_registers.sv +249 -0
- switchboard/verilog/fpga/fpga.py +21 -0
- switchboard/verilog/fpga/include/sb_queue_regmap.vh +21 -0
- switchboard/verilog/fpga/include/spsc_queue.vh +7 -0
- switchboard/verilog/fpga/memory_fault.sv +40 -0
- switchboard/verilog/fpga/sb_fpga_queues.sv +416 -0
- switchboard/verilog/fpga/sb_rx_fpga.sv +303 -0
- switchboard/verilog/fpga/sb_tx_fpga.sv +294 -0
- switchboard/verilog/fpga/umi_fpga_queues.sv +146 -0
- switchboard/verilog/sim/__init__.py +0 -0
- switchboard/verilog/sim/auto_stop_sim.sv +25 -0
- switchboard/verilog/sim/perf_meas_sim.sv +97 -0
- switchboard/verilog/sim/queue_to_sb_sim.sv +176 -0
- switchboard/verilog/sim/queue_to_umi_sim.sv +66 -0
- switchboard/verilog/sim/sb_apb_m.sv +146 -0
- switchboard/verilog/sim/sb_axi_m.sv +199 -0
- switchboard/verilog/sim/sb_axil_m.sv +180 -0
- switchboard/verilog/sim/sb_axil_s.sv +180 -0
- switchboard/verilog/sim/sb_clk_gen.sv +89 -0
- switchboard/verilog/sim/sb_jtag_rbb_sim.sv +148 -0
- switchboard/verilog/sim/sb_rx_sim.sv +55 -0
- switchboard/verilog/sim/sb_to_queue_sim.sv +196 -0
- switchboard/verilog/sim/sb_tx_sim.sv +55 -0
- switchboard/verilog/sim/switchboard_sim.py +49 -0
- switchboard/verilog/sim/umi_rx_sim.sv +61 -0
- switchboard/verilog/sim/umi_to_queue_sim.sv +66 -0
- switchboard/verilog/sim/umi_tx_sim.sv +61 -0
- switchboard/verilog/sim/xyce_intf.sv +67 -0
- switchboard/vpi/switchboard_vpi.cc +431 -0
- switchboard/vpi/xyce_vpi.cc +200 -0
- switchboard/warn.py +14 -0
- switchboard/xyce.py +27 -0
- switchboard_hw-0.3.0.dist-info/METADATA +303 -0
- switchboard_hw-0.3.0.dist-info/RECORD +99 -0
- switchboard_hw-0.3.0.dist-info/WHEEL +6 -0
- switchboard_hw-0.3.0.dist-info/entry_points.txt +6 -0
- switchboard_hw-0.3.0.dist-info/licenses/LICENSE +190 -0
- switchboard_hw-0.3.0.dist-info/top_level.txt +2 -0
|
@@ -0,0 +1,429 @@
|
|
|
1
|
+
// Swithboard utility macros.
|
|
2
|
+
|
|
3
|
+
// Copyright (c) 2024 Zero ASIC Corporation
|
|
4
|
+
// This code is licensed under Apache License 2.0 (see LICENSE for details)
|
|
5
|
+
|
|
6
|
+
`ifndef SWITCHBOARD_VH_
|
|
7
|
+
`define SWITCHBOARD_VH_
|
|
8
|
+
|
|
9
|
+
// ref: https://stackoverflow.com/a/15376637
|
|
10
|
+
`define STRINGIFY(x) `"x`"
|
|
11
|
+
|
|
12
|
+
`define SB_UMI_WIRES(signal, dw, cw, aw) \
|
|
13
|
+
wire signal``_valid; \
|
|
14
|
+
wire [((cw)-1): 0] signal``_cmd; \
|
|
15
|
+
wire [((aw)-1): 0] signal``_dstaddr; \
|
|
16
|
+
wire [((aw)-1): 0] signal``_srcaddr; \
|
|
17
|
+
wire [((dw)-1): 0] signal``_data; \
|
|
18
|
+
wire signal``_ready
|
|
19
|
+
|
|
20
|
+
// alias for SB_UMI_WIRES, keep for backwards compatibility
|
|
21
|
+
`define UMI_PORT_WIRES_WIDTHS(prefix, dw, cw, aw) \
|
|
22
|
+
`SB_UMI_WIRES(prefix, dw, cw, aw)
|
|
23
|
+
|
|
24
|
+
`define QUEUE_TO_UMI_SIM(signal, dw, cw, aw, file, vldmode=1, clk_signal=clk, reset_sig=1'b0) \
|
|
25
|
+
queue_to_umi_sim #( \
|
|
26
|
+
.VALID_MODE_DEFAULT(vldmode), \
|
|
27
|
+
.DW(dw), \
|
|
28
|
+
.CW(cw), \
|
|
29
|
+
.AW(aw), \
|
|
30
|
+
.FILE(file) \
|
|
31
|
+
) signal``_sb_inst ( \
|
|
32
|
+
.clk(clk_signal), \
|
|
33
|
+
.reset(reset_sig), \
|
|
34
|
+
.data(signal``_data), \
|
|
35
|
+
.srcaddr(signal``_srcaddr), \
|
|
36
|
+
.dstaddr(signal``_dstaddr), \
|
|
37
|
+
.cmd(signal``_cmd), \
|
|
38
|
+
.ready(signal``_ready), \
|
|
39
|
+
.valid(signal``_valid) \
|
|
40
|
+
)
|
|
41
|
+
|
|
42
|
+
`define UMI_TO_QUEUE_SIM(signal, dw, cw, aw, file, rdymode=1, clk_signal=clk, reset_sig=1'b0) \
|
|
43
|
+
umi_to_queue_sim #( \
|
|
44
|
+
.READY_MODE_DEFAULT(rdymode), \
|
|
45
|
+
.DW(dw), \
|
|
46
|
+
.CW(cw), \
|
|
47
|
+
.AW(aw), \
|
|
48
|
+
.FILE(file) \
|
|
49
|
+
) signal``_sb_inst ( \
|
|
50
|
+
.clk(clk_signal), \
|
|
51
|
+
.reset(reset_sig), \
|
|
52
|
+
.data(signal``_data), \
|
|
53
|
+
.srcaddr(signal``_srcaddr), \
|
|
54
|
+
.dstaddr(signal``_dstaddr), \
|
|
55
|
+
.cmd(signal``_cmd), \
|
|
56
|
+
.ready(signal``_ready), \
|
|
57
|
+
.valid(signal``_valid) \
|
|
58
|
+
)
|
|
59
|
+
|
|
60
|
+
`define SB_UMI_CONNECT(a, b) \
|
|
61
|
+
.a``_valid(b``_valid), \
|
|
62
|
+
.a``_cmd(b``_cmd), \
|
|
63
|
+
.a``_dstaddr(b``_dstaddr), \
|
|
64
|
+
.a``_srcaddr(b``_srcaddr), \
|
|
65
|
+
.a``_data(b``_data), \
|
|
66
|
+
.a``_ready(b``_ready)
|
|
67
|
+
|
|
68
|
+
`define SB_TIEOFF_UMI_INPUT(a) \
|
|
69
|
+
.a``_valid(1'b0), \
|
|
70
|
+
.a``_cmd(), \
|
|
71
|
+
.a``_dstaddr(), \
|
|
72
|
+
.a``_srcaddr(), \
|
|
73
|
+
.a``_data(), \
|
|
74
|
+
.a``_ready()
|
|
75
|
+
|
|
76
|
+
`define SB_TIEOFF_UMI_OUTPUT(a) \
|
|
77
|
+
.a``_valid(), \
|
|
78
|
+
.a``_cmd(), \
|
|
79
|
+
.a``_dstaddr(), \
|
|
80
|
+
.a``_srcaddr(), \
|
|
81
|
+
.a``_data(), \
|
|
82
|
+
.a``_ready(1'b0)
|
|
83
|
+
|
|
84
|
+
`define SWITCHBOARD_SIM_PORT(prefix, dw, cw=32, aw=64) \
|
|
85
|
+
`SB_UMI_WIRES(prefix``_req, dw, cw, aw); \
|
|
86
|
+
`SB_UMI_WIRES(prefix``_resp, dw, cw, aw); \
|
|
87
|
+
`QUEUE_TO_UMI_SIM(prefix``_req, dw, cw, aw, `"prefix``_req.q`"); \
|
|
88
|
+
`UMI_TO_QUEUE_SIM(prefix``_resp, dw, cw, aw, `"prefix``_resp.q`")
|
|
89
|
+
|
|
90
|
+
`define SB_UMI_PORT(signal, dw, cw=32, aw=64, i, o) \
|
|
91
|
+
i signal``_valid, \
|
|
92
|
+
i [((cw)-1): 0] signal``_cmd, \
|
|
93
|
+
i [((aw)-1): 0] signal``_dstaddr, \
|
|
94
|
+
i [((aw)-1): 0] signal``_srcaddr, \
|
|
95
|
+
i [((dw)-1): 0] signal``_data, \
|
|
96
|
+
o signal``_ready
|
|
97
|
+
|
|
98
|
+
`define SB_UMI_INPUT(signal, dw, cw=32, aw=64) \
|
|
99
|
+
`SB_UMI_PORT(signal, dw, cw, aw, input, output)
|
|
100
|
+
|
|
101
|
+
`define SB_UMI_OUTPUT(signal, dw, cw=32, aw=64) \
|
|
102
|
+
`SB_UMI_PORT(signal, dw, cw, aw, output, input)
|
|
103
|
+
|
|
104
|
+
`define SB_WIRES(signal, dw) \
|
|
105
|
+
wire [((dw)-1):0] signal``_data; \
|
|
106
|
+
wire [31:0] signal``_dest; \
|
|
107
|
+
wire signal``_last; \
|
|
108
|
+
wire signal``_valid; \
|
|
109
|
+
wire signal``_ready
|
|
110
|
+
|
|
111
|
+
`define SB_CONNECT(a, b) \
|
|
112
|
+
.a``_data(b``_data), \
|
|
113
|
+
.a``_dest(b``_dest), \
|
|
114
|
+
.a``_last(b``_last), \
|
|
115
|
+
.a``_valid(b``_valid), \
|
|
116
|
+
.a``_ready(b``_ready)
|
|
117
|
+
|
|
118
|
+
`define SB_PORT(signal, dw, i, o) \
|
|
119
|
+
i wire [((dw)-1):0] signal``_data, \
|
|
120
|
+
i wire [31:0] signal``_dest, \
|
|
121
|
+
i wire signal``_last, \
|
|
122
|
+
i wire signal``_valid, \
|
|
123
|
+
o wire signal``_ready
|
|
124
|
+
|
|
125
|
+
`define SB_INPUT(signal, dw) \
|
|
126
|
+
`SB_PORT(signal, dw, input, output)
|
|
127
|
+
|
|
128
|
+
`define SB_OUTPUT(signal, dw) \
|
|
129
|
+
`SB_PORT(signal, dw, output, input)
|
|
130
|
+
|
|
131
|
+
`define SB_TO_QUEUE_SIM(signal, dw, file, rdymode=1, clk_signal=clk) \
|
|
132
|
+
sb_to_queue_sim #( \
|
|
133
|
+
.READY_MODE_DEFAULT(rdymode), \
|
|
134
|
+
.DW(dw), \
|
|
135
|
+
.FILE(file) \
|
|
136
|
+
) signal``_sb_inst ( \
|
|
137
|
+
.clk(clk_signal), \
|
|
138
|
+
.data(signal``_data), \
|
|
139
|
+
.dest(signal``_dest), \
|
|
140
|
+
.last(signal``_last), \
|
|
141
|
+
.ready(signal``_ready), \
|
|
142
|
+
.valid(signal``_valid) \
|
|
143
|
+
)
|
|
144
|
+
|
|
145
|
+
`define QUEUE_TO_SB_SIM(signal, dw, file, vldmode=1, clk_signal=clk) \
|
|
146
|
+
queue_to_sb_sim #( \
|
|
147
|
+
.VALID_MODE_DEFAULT(vldmode), \
|
|
148
|
+
.DW(dw), \
|
|
149
|
+
.FILE(file) \
|
|
150
|
+
) signal``_sb_inst ( \
|
|
151
|
+
.clk(clk_signal), \
|
|
152
|
+
.data(signal``_data), \
|
|
153
|
+
.dest(signal``_dest), \
|
|
154
|
+
.last(signal``_last), \
|
|
155
|
+
.ready(signal``_ready), \
|
|
156
|
+
.valid(signal``_valid) \
|
|
157
|
+
)
|
|
158
|
+
|
|
159
|
+
`define SB_APB_WIRES(signal, dw, aw) \
|
|
160
|
+
wire signal``_psel; \
|
|
161
|
+
wire signal``_penable; \
|
|
162
|
+
wire signal``_pwrite; \
|
|
163
|
+
wire [2:0] signal``_pprot; \
|
|
164
|
+
wire [((aw)-1):0] signal``_paddr; \
|
|
165
|
+
wire [((dw)/8)-1:0] signal``_pstrb; \
|
|
166
|
+
wire [((dw)-1):0] signal``_pwdata; \
|
|
167
|
+
wire [((dw)-1):0] signal``_prdata; \
|
|
168
|
+
wire signal``_pready; \
|
|
169
|
+
wire signal``_pslverr
|
|
170
|
+
|
|
171
|
+
`define SB_APB_M(signal, dw, aw, file, vldmode=1, clk_signal=clk, rst_signal=1'b0) \
|
|
172
|
+
sb_apb_m #( \
|
|
173
|
+
.DATA_WIDTH(dw), \
|
|
174
|
+
.ADDR_WIDTH(aw), \
|
|
175
|
+
.VALID_MODE_DEFAULT(vldmode), \
|
|
176
|
+
.FILE(file) \
|
|
177
|
+
) signal``_sb_inst ( \
|
|
178
|
+
.clk(clk_signal), \
|
|
179
|
+
.reset(rst_signal), \
|
|
180
|
+
.m_apb_psel(signal``_psel), \
|
|
181
|
+
.m_apb_penable(signal``_penable), \
|
|
182
|
+
.m_apb_pwrite(signal``_pwrite), \
|
|
183
|
+
.m_apb_pprot(signal``_pprot), \
|
|
184
|
+
.m_apb_paddr(signal``_paddr), \
|
|
185
|
+
.m_apb_pstrb(signal``_pstrb), \
|
|
186
|
+
.m_apb_pwdata(signal``_pwdata), \
|
|
187
|
+
.m_apb_prdata(signal``_prdata), \
|
|
188
|
+
.m_apb_pready(signal``_pready), \
|
|
189
|
+
.m_apb_pslverr(signal``_pslverr) \
|
|
190
|
+
)
|
|
191
|
+
|
|
192
|
+
`define SB_AXIL_WIRES(signal, dw, aw) \
|
|
193
|
+
wire [((aw)-1):0] signal``_awaddr; \
|
|
194
|
+
wire [2:0] signal``_awprot; \
|
|
195
|
+
wire signal``_awvalid; \
|
|
196
|
+
wire signal``_awready; \
|
|
197
|
+
wire [((dw)-1):0] signal``_wdata; \
|
|
198
|
+
wire [(((dw)/8)-1):0] signal``_wstrb; \
|
|
199
|
+
wire signal``_wvalid; \
|
|
200
|
+
wire signal``_wready; \
|
|
201
|
+
wire [1:0] signal``_bresp; \
|
|
202
|
+
wire signal``_bvalid; \
|
|
203
|
+
wire signal``_bready; \
|
|
204
|
+
wire [((aw)-1):0] signal``_araddr; \
|
|
205
|
+
wire [2:0] signal``_arprot; \
|
|
206
|
+
wire signal``_arvalid; \
|
|
207
|
+
wire signal``_arready; \
|
|
208
|
+
wire [((dw))-1:0] signal``_rdata; \
|
|
209
|
+
wire [1:0] signal``_rresp; \
|
|
210
|
+
wire signal``_rvalid; \
|
|
211
|
+
wire signal``_rready
|
|
212
|
+
|
|
213
|
+
`define SB_AXIL_CONNECT(a, b) \
|
|
214
|
+
.a``_awaddr(b``_awaddr), \
|
|
215
|
+
.a``_awprot(b``_awprot), \
|
|
216
|
+
.a``_awvalid(b``_awvalid), \
|
|
217
|
+
.a``_awready(b``_awready), \
|
|
218
|
+
.a``_wdata(b``_wdata), \
|
|
219
|
+
.a``_wstrb(b``_wstrb), \
|
|
220
|
+
.a``_wvalid(b``_wvalid), \
|
|
221
|
+
.a``_wready(b``_wready), \
|
|
222
|
+
.a``_bresp(b``_bresp), \
|
|
223
|
+
.a``_bvalid(b``_bvalid), \
|
|
224
|
+
.a``_bready(b``_bready), \
|
|
225
|
+
.a``_araddr(b``_araddr), \
|
|
226
|
+
.a``_arprot(b``_arprot), \
|
|
227
|
+
.a``_arvalid(b``_arvalid), \
|
|
228
|
+
.a``_arready(b``_arready), \
|
|
229
|
+
.a``_rdata(b``_rdata), \
|
|
230
|
+
.a``_rresp(b``_rresp), \
|
|
231
|
+
.a``_rvalid(b``_rvalid), \
|
|
232
|
+
.a``_rready(b``_rready)
|
|
233
|
+
|
|
234
|
+
`define SB_AXIL(dir, signal, dw, aw, file, vldmode=1, rdymode=1, clk_signal=clk, rst_signal=1'b0) \
|
|
235
|
+
sb_axil_``dir #( \
|
|
236
|
+
.DATA_WIDTH(dw), \
|
|
237
|
+
.ADDR_WIDTH(aw), \
|
|
238
|
+
.VALID_MODE_DEFAULT(vldmode), \
|
|
239
|
+
.READY_MODE_DEFAULT(rdymode), \
|
|
240
|
+
.FILE(file) \
|
|
241
|
+
) signal``_sb_inst ( \
|
|
242
|
+
.clk(clk_signal), \
|
|
243
|
+
.reset(rst_signal), \
|
|
244
|
+
.dir``_axil_awaddr(signal``_awaddr), \
|
|
245
|
+
.dir``_axil_awprot(signal``_awprot), \
|
|
246
|
+
.dir``_axil_awvalid(signal``_awvalid), \
|
|
247
|
+
.dir``_axil_awready(signal``_awready), \
|
|
248
|
+
.dir``_axil_wdata(signal``_wdata), \
|
|
249
|
+
.dir``_axil_wstrb(signal``_wstrb), \
|
|
250
|
+
.dir``_axil_wvalid(signal``_wvalid), \
|
|
251
|
+
.dir``_axil_wready(signal``_wready), \
|
|
252
|
+
.dir``_axil_bresp(signal``_bresp), \
|
|
253
|
+
.dir``_axil_bvalid(signal``_bvalid), \
|
|
254
|
+
.dir``_axil_bready(signal``_bready), \
|
|
255
|
+
.dir``_axil_araddr(signal``_araddr), \
|
|
256
|
+
.dir``_axil_arprot(signal``_arprot), \
|
|
257
|
+
.dir``_axil_arvalid(signal``_arvalid), \
|
|
258
|
+
.dir``_axil_arready(signal``_arready), \
|
|
259
|
+
.dir``_axil_rdata(signal``_rdata), \
|
|
260
|
+
.dir``_axil_rresp(signal``_rresp), \
|
|
261
|
+
.dir``_axil_rvalid(signal``_rvalid), \
|
|
262
|
+
.dir``_axil_rready(signal``_rready) \
|
|
263
|
+
)
|
|
264
|
+
|
|
265
|
+
`define SB_AXIL_M(signal, dw, aw, file, vldmode=1, rdymode=1, clk_signal=clk, rst_signal=1'b0) \
|
|
266
|
+
`SB_AXIL(m, signal, dw, aw, file, vldmode, rdymode, clk_signal, rst_signal)
|
|
267
|
+
|
|
268
|
+
`define SB_AXIL_S(signal, dw, aw, file, vldmode=1, rdymode=1, clk_signal=clk, rst_signal=1'b0) \
|
|
269
|
+
`SB_AXIL(s, signal, dw, aw, file, vldmode, rdymode, clk_signal, rst_signal)
|
|
270
|
+
|
|
271
|
+
`define SB_AXI_WIRES(signal, dw, aw, idw) \
|
|
272
|
+
wire [(idw)-1:0] signal``_awid; \
|
|
273
|
+
wire [(aw)-1:0] signal``_awaddr; \
|
|
274
|
+
wire [7:0] signal``_awlen; \
|
|
275
|
+
wire [2:0] signal``_awsize; \
|
|
276
|
+
wire [1:0] signal``_awburst; \
|
|
277
|
+
wire signal``_awlock; \
|
|
278
|
+
wire [3:0] signal``_awcache; \
|
|
279
|
+
wire [2:0] signal``_awprot; \
|
|
280
|
+
wire signal``_awvalid; \
|
|
281
|
+
wire signal``_awready; \
|
|
282
|
+
wire [(dw)-1:0] signal``_wdata; \
|
|
283
|
+
wire [((dw)/8)-1:0] signal``_wstrb; \
|
|
284
|
+
wire signal``_wlast; \
|
|
285
|
+
wire signal``_wvalid; \
|
|
286
|
+
wire signal``_wready; \
|
|
287
|
+
wire [(idw)-1:0] signal``_bid; \
|
|
288
|
+
wire [1:0] signal``_bresp; \
|
|
289
|
+
wire signal``_bvalid; \
|
|
290
|
+
wire signal``_bready; \
|
|
291
|
+
wire [(idw)-1:0] signal``_arid; \
|
|
292
|
+
wire [(aw)-1:0] signal``_araddr; \
|
|
293
|
+
wire [7:0] signal``_arlen; \
|
|
294
|
+
wire [2:0] signal``_arsize; \
|
|
295
|
+
wire [1:0] signal``_arburst; \
|
|
296
|
+
wire signal``_arlock; \
|
|
297
|
+
wire [3:0] signal``_arcache; \
|
|
298
|
+
wire [2:0] signal``_arprot; \
|
|
299
|
+
wire signal``_arvalid; \
|
|
300
|
+
wire signal``_arready; \
|
|
301
|
+
wire [(idw)-1:0] signal``_rid; \
|
|
302
|
+
wire [(dw)-1:0] signal``_rdata; \
|
|
303
|
+
wire [1:0] signal``_rresp; \
|
|
304
|
+
wire signal``_rlast; \
|
|
305
|
+
wire signal``_rvalid; \
|
|
306
|
+
wire signal``_rready;
|
|
307
|
+
|
|
308
|
+
`define SB_AXI_CONNECT(a, b) \
|
|
309
|
+
.a``_awid(b``_awid), \
|
|
310
|
+
.a``_awaddr(b``_awaddr), \
|
|
311
|
+
.a``_awlen(b``_awlen), \
|
|
312
|
+
.a``_awsize(b``_awsize), \
|
|
313
|
+
.a``_awburst(b``_awburst), \
|
|
314
|
+
.a``_awlock(b``_awlock), \
|
|
315
|
+
.a``_awcache(b``_awcache), \
|
|
316
|
+
.a``_awprot(b``_awprot), \
|
|
317
|
+
.a``_awvalid(b``_awvalid), \
|
|
318
|
+
.a``_awready(b``_awready), \
|
|
319
|
+
.a``_wdata(b``_wdata), \
|
|
320
|
+
.a``_wstrb(b``_wstrb), \
|
|
321
|
+
.a``_wlast(b``_wlast), \
|
|
322
|
+
.a``_wvalid(b``_wvalid), \
|
|
323
|
+
.a``_wready(b``_wready), \
|
|
324
|
+
.a``_bid(b``_bid), \
|
|
325
|
+
.a``_bresp(b``_bresp), \
|
|
326
|
+
.a``_bvalid(b``_bvalid), \
|
|
327
|
+
.a``_bready(b``_bready), \
|
|
328
|
+
.a``_arid(b``_arid), \
|
|
329
|
+
.a``_araddr(b``_araddr), \
|
|
330
|
+
.a``_arlen(b``_arlen), \
|
|
331
|
+
.a``_arsize(b``_arsize), \
|
|
332
|
+
.a``_arburst(b``_arburst), \
|
|
333
|
+
.a``_arlock(b``_arlock), \
|
|
334
|
+
.a``_arcache(b``_arcache), \
|
|
335
|
+
.a``_arprot(b``_arprot), \
|
|
336
|
+
.a``_arvalid(b``_arvalid), \
|
|
337
|
+
.a``_arready(b``_arready), \
|
|
338
|
+
.a``_rid(b``_rid), \
|
|
339
|
+
.a``_rdata(b``_rdata), \
|
|
340
|
+
.a``_rresp(b``_rresp), \
|
|
341
|
+
.a``_rlast(b``_rlast), \
|
|
342
|
+
.a``_rvalid(b``_rvalid), \
|
|
343
|
+
.a``_rready(b``_rready)
|
|
344
|
+
|
|
345
|
+
`define SB_AXI(dir, signal, dw, aw, idw, file, vldmode=1, rdymode=1, clk_signal=clk) \
|
|
346
|
+
sb_axi_``dir #( \
|
|
347
|
+
.DATA_WIDTH(dw), \
|
|
348
|
+
.ADDR_WIDTH(aw), \
|
|
349
|
+
.ID_WIDTH(idw), \
|
|
350
|
+
.VALID_MODE_DEFAULT(vldmode), \
|
|
351
|
+
.READY_MODE_DEFAULT(rdymode), \
|
|
352
|
+
.FILE(file) \
|
|
353
|
+
) signal``_sb_inst ( \
|
|
354
|
+
.clk(clk_signal), \
|
|
355
|
+
.dir``_axi_awid(signal``_awid), \
|
|
356
|
+
.dir``_axi_awaddr(signal``_awaddr), \
|
|
357
|
+
.dir``_axi_awlen(signal``_awlen), \
|
|
358
|
+
.dir``_axi_awsize(signal``_awsize), \
|
|
359
|
+
.dir``_axi_awburst(signal``_awburst), \
|
|
360
|
+
.dir``_axi_awlock(signal``_awlock), \
|
|
361
|
+
.dir``_axi_awcache(signal``_awcache), \
|
|
362
|
+
.dir``_axi_awprot(signal``_awprot), \
|
|
363
|
+
.dir``_axi_awvalid(signal``_awvalid), \
|
|
364
|
+
.dir``_axi_awready(signal``_awready), \
|
|
365
|
+
.dir``_axi_wdata(signal``_wdata), \
|
|
366
|
+
.dir``_axi_wstrb(signal``_wstrb), \
|
|
367
|
+
.dir``_axi_wlast(signal``_wlast), \
|
|
368
|
+
.dir``_axi_wvalid(signal``_wvalid), \
|
|
369
|
+
.dir``_axi_wready(signal``_wready), \
|
|
370
|
+
.dir``_axi_bid(signal``_bid), \
|
|
371
|
+
.dir``_axi_bresp(signal``_bresp), \
|
|
372
|
+
.dir``_axi_bvalid(signal``_bvalid), \
|
|
373
|
+
.dir``_axi_bready(signal``_bready), \
|
|
374
|
+
.dir``_axi_arid(signal``_arid), \
|
|
375
|
+
.dir``_axi_araddr(signal``_araddr), \
|
|
376
|
+
.dir``_axi_arlen(signal``_arlen), \
|
|
377
|
+
.dir``_axi_arsize(signal``_arsize), \
|
|
378
|
+
.dir``_axi_arburst(signal``_arburst), \
|
|
379
|
+
.dir``_axi_arlock(signal``_arlock), \
|
|
380
|
+
.dir``_axi_arcache(signal``_arcache), \
|
|
381
|
+
.dir``_axi_arprot(signal``_arprot), \
|
|
382
|
+
.dir``_axi_arvalid(signal``_arvalid), \
|
|
383
|
+
.dir``_axi_arready(signal``_arready), \
|
|
384
|
+
.dir``_axi_rid(signal``_rid), \
|
|
385
|
+
.dir``_axi_rdata(signal``_rdata), \
|
|
386
|
+
.dir``_axi_rresp(signal``_rresp), \
|
|
387
|
+
.dir``_axi_rlast(signal``_rlast), \
|
|
388
|
+
.dir``_axi_rvalid(signal``_rvalid), \
|
|
389
|
+
.dir``_axi_rready(signal``_rready) \
|
|
390
|
+
)
|
|
391
|
+
|
|
392
|
+
`define SB_AXI_M(signal, dw, aw, idw, file, vldmode=1, rdymode=1, clk_signal=clk) \
|
|
393
|
+
`SB_AXI(m, signal, dw, aw, idw, file, vldmode, rdymode, clk_signal)
|
|
394
|
+
|
|
395
|
+
`define SB_AXI_S(signal, dw, aw, idw, file, vldmode=1, rdymode=1, clk_signal=clk) \
|
|
396
|
+
`SB_AXI(s, signal, dw, aw, idw, file, vldmode, rdymode, clk_signal)
|
|
397
|
+
|
|
398
|
+
`define SB_CREATE_CLOCK(clk_signal, period=10e-9, duty_cycle=0.5, max_rate=-1, start_delay=-1) \
|
|
399
|
+
wire clk_signal; \
|
|
400
|
+
\
|
|
401
|
+
sb_clk_gen #( \
|
|
402
|
+
.DEFAULT_PERIOD(period), \
|
|
403
|
+
.DEFAULT_DUTY_CYCLE(duty_cycle), \
|
|
404
|
+
.DEFAULT_MAX_RATE(max_rate), \
|
|
405
|
+
.DEFAULT_START_DELAY(start_delay) \
|
|
406
|
+
) clk_signal``_sb_inst ( \
|
|
407
|
+
.clk(clk_signal) \
|
|
408
|
+
);
|
|
409
|
+
|
|
410
|
+
`define SB_SETUP_PROBES(toplevel=testbench) \
|
|
411
|
+
`ifdef SB_TRACE \
|
|
412
|
+
string dumpfile_sb_value; \
|
|
413
|
+
initial begin \
|
|
414
|
+
if ($test$plusargs("trace")) begin \
|
|
415
|
+
if ($value$plusargs("dumpfile=%s", dumpfile_sb_value)) begin \
|
|
416
|
+
$dumpfile(dumpfile_sb_value); \
|
|
417
|
+
end else begin \
|
|
418
|
+
`ifdef SB_TRACE_FST \
|
|
419
|
+
$dumpfile("testbench.fst"); \
|
|
420
|
+
`else \
|
|
421
|
+
$dumpfile("testbench.vcd"); \
|
|
422
|
+
`endif \
|
|
423
|
+
end \
|
|
424
|
+
$dumpvars(0, ``toplevel); \
|
|
425
|
+
end \
|
|
426
|
+
end \
|
|
427
|
+
`endif
|
|
428
|
+
|
|
429
|
+
`endif // SWITCHBOARD_VH_
|