pyvex 9.2.189__cp312-cp312-win_amd64.whl
This diff represents the content of publicly available package versions that have been released to one of the supported registries. The information contained in this diff is provided for informational purposes only and reflects changes between package versions as they appear in their respective public registries.
- pyvex/__init__.py +92 -0
- pyvex/_register_info.py +1800 -0
- pyvex/arches.py +94 -0
- pyvex/block.py +697 -0
- pyvex/const.py +426 -0
- pyvex/const_val.py +26 -0
- pyvex/data_ref.py +55 -0
- pyvex/enums.py +156 -0
- pyvex/errors.py +31 -0
- pyvex/expr.py +974 -0
- pyvex/include/libvex.h +1029 -0
- pyvex/include/libvex_basictypes.h +236 -0
- pyvex/include/libvex_emnote.h +142 -0
- pyvex/include/libvex_guest_amd64.h +252 -0
- pyvex/include/libvex_guest_arm.h +224 -0
- pyvex/include/libvex_guest_arm64.h +203 -0
- pyvex/include/libvex_guest_mips32.h +175 -0
- pyvex/include/libvex_guest_mips64.h +173 -0
- pyvex/include/libvex_guest_offsets.h +941 -0
- pyvex/include/libvex_guest_ppc32.h +298 -0
- pyvex/include/libvex_guest_ppc64.h +343 -0
- pyvex/include/libvex_guest_riscv64.h +148 -0
- pyvex/include/libvex_guest_s390x.h +201 -0
- pyvex/include/libvex_guest_tilegx.h +149 -0
- pyvex/include/libvex_guest_x86.h +322 -0
- pyvex/include/libvex_ir.h +3113 -0
- pyvex/include/libvex_s390x_common.h +123 -0
- pyvex/include/libvex_trc_values.h +99 -0
- pyvex/include/pyvex.h +96 -0
- pyvex/lib/pyvex.dll +0 -0
- pyvex/lib/pyvex.lib +0 -0
- pyvex/lifting/__init__.py +18 -0
- pyvex/lifting/gym/README.md +7 -0
- pyvex/lifting/gym/__init__.py +5 -0
- pyvex/lifting/gym/aarch64_spotter.py +40 -0
- pyvex/lifting/gym/arm_spotter.py +427 -0
- pyvex/lifting/gym/x86_spotter.py +129 -0
- pyvex/lifting/libvex.py +117 -0
- pyvex/lifting/lift_function.py +304 -0
- pyvex/lifting/lifter.py +124 -0
- pyvex/lifting/post_processor.py +16 -0
- pyvex/lifting/util/__init__.py +14 -0
- pyvex/lifting/util/instr_helper.py +422 -0
- pyvex/lifting/util/lifter_helper.py +154 -0
- pyvex/lifting/util/syntax_wrapper.py +312 -0
- pyvex/lifting/util/vex_helper.py +301 -0
- pyvex/lifting/zerodivision.py +71 -0
- pyvex/native.py +63 -0
- pyvex/py.typed +1 -0
- pyvex/stmt.py +740 -0
- pyvex/types.py +48 -0
- pyvex/utils.py +63 -0
- pyvex/vex_ffi.py +1452 -0
- pyvex-9.2.189.dist-info/METADATA +181 -0
- pyvex-9.2.189.dist-info/RECORD +60 -0
- pyvex-9.2.189.dist-info/WHEEL +5 -0
- pyvex-9.2.189.dist-info/licenses/LICENSE +24 -0
- pyvex-9.2.189.dist-info/licenses/pyvex_c/LICENSE +339 -0
- pyvex-9.2.189.dist-info/licenses/vex/LICENSE.GPL +340 -0
- pyvex-9.2.189.dist-info/licenses/vex/LICENSE.README +23 -0
|
@@ -0,0 +1,941 @@
|
|
|
1
|
+
#define OFFSET_x86_EAX 0x8
|
|
2
|
+
#define OFFSET_x86_ECX 0xc
|
|
3
|
+
#define OFFSET_x86_EDX 0x10
|
|
4
|
+
#define OFFSET_x86_EBX 0x14
|
|
5
|
+
#define OFFSET_x86_ESP 0x18
|
|
6
|
+
#define OFFSET_x86_EBP 0x1c
|
|
7
|
+
#define OFFSET_x86_ESI 0x20
|
|
8
|
+
#define OFFSET_x86_EDI 0x24
|
|
9
|
+
#define OFFSET_x86_CC_OP 0x28
|
|
10
|
+
#define OFFSET_x86_CC_DEP1 0x2c
|
|
11
|
+
#define OFFSET_x86_CC_DEP2 0x30
|
|
12
|
+
#define OFFSET_x86_CC_NDEP 0x34
|
|
13
|
+
#define OFFSET_x86_DFLAG 0x38
|
|
14
|
+
#define OFFSET_x86_IDFLAG 0x3c
|
|
15
|
+
#define OFFSET_x86_ACFLAG 0x40
|
|
16
|
+
#define OFFSET_x86_EIP 0x44
|
|
17
|
+
#define OFFSET_x86_FPREG 0x48
|
|
18
|
+
#define OFFSET_x86_FPTAG 0x88
|
|
19
|
+
#define OFFSET_x86_FPROUND 0x90
|
|
20
|
+
#define OFFSET_x86_FC3210 0x94
|
|
21
|
+
#define OFFSET_x86_FTOP 0x98
|
|
22
|
+
#define OFFSET_x86_SSEROUND 0x9c
|
|
23
|
+
#define OFFSET_x86_XMM0 0xa0
|
|
24
|
+
#define OFFSET_x86_XMM1 0xb0
|
|
25
|
+
#define OFFSET_x86_XMM2 0xc0
|
|
26
|
+
#define OFFSET_x86_XMM3 0xd0
|
|
27
|
+
#define OFFSET_x86_XMM4 0xe0
|
|
28
|
+
#define OFFSET_x86_XMM5 0xf0
|
|
29
|
+
#define OFFSET_x86_XMM6 0x100
|
|
30
|
+
#define OFFSET_x86_XMM7 0x110
|
|
31
|
+
#define OFFSET_x86_CS 0x120
|
|
32
|
+
#define OFFSET_x86_DS 0x122
|
|
33
|
+
#define OFFSET_x86_ES 0x124
|
|
34
|
+
#define OFFSET_x86_FS 0x126
|
|
35
|
+
#define OFFSET_x86_GS 0x128
|
|
36
|
+
#define OFFSET_x86_SS 0x12a
|
|
37
|
+
#define OFFSET_x86_LDT 0x130
|
|
38
|
+
#define OFFSET_x86_GDT 0x138
|
|
39
|
+
#define OFFSET_x86_EMNOTE 0x140
|
|
40
|
+
#define OFFSET_x86_CMSTART 0x144
|
|
41
|
+
#define OFFSET_x86_CMLEN 0x148
|
|
42
|
+
#define OFFSET_x86_NRADDR 0x14c
|
|
43
|
+
#define OFFSET_x86_SC_CLASS 0x150
|
|
44
|
+
#define OFFSET_x86_IP_AT_SYSCALL 0x154
|
|
45
|
+
#define OFFSET_amd64_RAX 0x10
|
|
46
|
+
#define OFFSET_amd64_RBX 0x28
|
|
47
|
+
#define OFFSET_amd64_RCX 0x18
|
|
48
|
+
#define OFFSET_amd64_RDX 0x20
|
|
49
|
+
#define OFFSET_amd64_RSI 0x40
|
|
50
|
+
#define OFFSET_amd64_RDI 0x48
|
|
51
|
+
#define OFFSET_amd64_RSP 0x30
|
|
52
|
+
#define OFFSET_amd64_RBP 0x38
|
|
53
|
+
#define OFFSET_amd64_R8 0x50
|
|
54
|
+
#define OFFSET_amd64_R9 0x58
|
|
55
|
+
#define OFFSET_amd64_R10 0x60
|
|
56
|
+
#define OFFSET_amd64_R11 0x68
|
|
57
|
+
#define OFFSET_amd64_R12 0x70
|
|
58
|
+
#define OFFSET_amd64_R13 0x78
|
|
59
|
+
#define OFFSET_amd64_R14 0x80
|
|
60
|
+
#define OFFSET_amd64_R15 0x88
|
|
61
|
+
#define OFFSET_amd64_RIP 0xb8
|
|
62
|
+
#define OFFSET_amd64_IP_AT_SYSCALL 0x410
|
|
63
|
+
#define OFFSET_amd64_RAX 0x10
|
|
64
|
+
#define OFFSET_amd64_RCX 0x18
|
|
65
|
+
#define OFFSET_amd64_RDX 0x20
|
|
66
|
+
#define OFFSET_amd64_RBX 0x28
|
|
67
|
+
#define OFFSET_amd64_RSP 0x30
|
|
68
|
+
#define OFFSET_amd64_RBP 0x38
|
|
69
|
+
#define OFFSET_amd64_RSI 0x40
|
|
70
|
+
#define OFFSET_amd64_RDI 0x48
|
|
71
|
+
#define OFFSET_amd64_R8 0x50
|
|
72
|
+
#define OFFSET_amd64_R9 0x58
|
|
73
|
+
#define OFFSET_amd64_R10 0x60
|
|
74
|
+
#define OFFSET_amd64_R11 0x68
|
|
75
|
+
#define OFFSET_amd64_R12 0x70
|
|
76
|
+
#define OFFSET_amd64_R13 0x78
|
|
77
|
+
#define OFFSET_amd64_R14 0x80
|
|
78
|
+
#define OFFSET_amd64_R15 0x88
|
|
79
|
+
#define OFFSET_amd64_CC_OP 0x90
|
|
80
|
+
#define OFFSET_amd64_CC_DEP1 0x98
|
|
81
|
+
#define OFFSET_amd64_CC_DEP2 0xa0
|
|
82
|
+
#define OFFSET_amd64_CC_NDEP 0xa8
|
|
83
|
+
#define OFFSET_amd64_DFLAG 0xb0
|
|
84
|
+
#define OFFSET_amd64_RIP 0xb8
|
|
85
|
+
#define OFFSET_amd64_ACFLAG 0xc0
|
|
86
|
+
#define OFFSET_amd64_IDFLAG 0xc8
|
|
87
|
+
#define OFFSET_amd64_FS_CONST 0xd0
|
|
88
|
+
#define OFFSET_amd64_SSEROUND 0xd8
|
|
89
|
+
#define OFFSET_amd64_YMM0 0xe0
|
|
90
|
+
#define OFFSET_amd64_YMM1 0x100
|
|
91
|
+
#define OFFSET_amd64_YMM2 0x120
|
|
92
|
+
#define OFFSET_amd64_YMM3 0x140
|
|
93
|
+
#define OFFSET_amd64_YMM4 0x160
|
|
94
|
+
#define OFFSET_amd64_YMM5 0x180
|
|
95
|
+
#define OFFSET_amd64_YMM6 0x1a0
|
|
96
|
+
#define OFFSET_amd64_YMM7 0x1c0
|
|
97
|
+
#define OFFSET_amd64_YMM8 0x1e0
|
|
98
|
+
#define OFFSET_amd64_YMM9 0x200
|
|
99
|
+
#define OFFSET_amd64_YMM10 0x220
|
|
100
|
+
#define OFFSET_amd64_YMM11 0x240
|
|
101
|
+
#define OFFSET_amd64_YMM12 0x260
|
|
102
|
+
#define OFFSET_amd64_YMM13 0x280
|
|
103
|
+
#define OFFSET_amd64_YMM14 0x2a0
|
|
104
|
+
#define OFFSET_amd64_YMM15 0x2c0
|
|
105
|
+
#define OFFSET_amd64_YMM16 0x2e0
|
|
106
|
+
#define OFFSET_amd64_CR0 0x300
|
|
107
|
+
#define OFFSET_amd64_CR1 0x308
|
|
108
|
+
#define OFFSET_amd64_CR2 0x310
|
|
109
|
+
#define OFFSET_amd64_CR3 0x318
|
|
110
|
+
#define OFFSET_amd64_CR4 0x320
|
|
111
|
+
#define OFFSET_amd64_CR5 0x328
|
|
112
|
+
#define OFFSET_amd64_CR6 0x330
|
|
113
|
+
#define OFFSET_amd64_CR7 0x338
|
|
114
|
+
#define OFFSET_amd64_CR8 0x340
|
|
115
|
+
#define OFFSET_amd64_CR9 0x348
|
|
116
|
+
#define OFFSET_amd64_CR10 0x350
|
|
117
|
+
#define OFFSET_amd64_CR11 0x358
|
|
118
|
+
#define OFFSET_amd64_CR12 0x360
|
|
119
|
+
#define OFFSET_amd64_CR13 0x368
|
|
120
|
+
#define OFFSET_amd64_CR14 0x370
|
|
121
|
+
#define OFFSET_amd64_CR15 0x378
|
|
122
|
+
#define OFFSET_amd64_FTOP 0x380
|
|
123
|
+
#define OFFSET_amd64_FPREG 0x388
|
|
124
|
+
#define OFFSET_amd64_FPTAG 0x3c8
|
|
125
|
+
#define OFFSET_amd64_FPROUND 0x3d0
|
|
126
|
+
#define OFFSET_amd64_FC3210 0x3d8
|
|
127
|
+
#define OFFSET_amd64_EMNOTE 0x3e0
|
|
128
|
+
#define OFFSET_amd64_CMSTART 0x3e8
|
|
129
|
+
#define OFFSET_amd64_CMLEN 0x3f0
|
|
130
|
+
#define OFFSET_amd64_NRADDR 0x3f8
|
|
131
|
+
#define OFFSET_amd64_SC_CLASS 0x400
|
|
132
|
+
#define OFFSET_amd64_GS_CONST 0x408
|
|
133
|
+
#define OFFSET_amd64_IP_AT_SYSCALL 0x410
|
|
134
|
+
#define OFFSET_amd64_CS 0x418
|
|
135
|
+
#define OFFSET_amd64_DS 0x41a
|
|
136
|
+
#define OFFSET_amd64_ES 0x41c
|
|
137
|
+
#define OFFSET_amd64_FS 0x41e
|
|
138
|
+
#define OFFSET_amd64_GS 0x420
|
|
139
|
+
#define OFFSET_amd64_SS 0x422
|
|
140
|
+
#define OFFSET_ppc32_GPR0 0x10
|
|
141
|
+
#define OFFSET_ppc32_GPR1 0x14
|
|
142
|
+
#define OFFSET_ppc32_GPR2 0x18
|
|
143
|
+
#define OFFSET_ppc32_GPR3 0x1c
|
|
144
|
+
#define OFFSET_ppc32_GPR4 0x20
|
|
145
|
+
#define OFFSET_ppc32_GPR5 0x24
|
|
146
|
+
#define OFFSET_ppc32_GPR6 0x28
|
|
147
|
+
#define OFFSET_ppc32_GPR7 0x2c
|
|
148
|
+
#define OFFSET_ppc32_GPR8 0x30
|
|
149
|
+
#define OFFSET_ppc32_GPR9 0x34
|
|
150
|
+
#define OFFSET_ppc32_GPR10 0x38
|
|
151
|
+
#define OFFSET_ppc32_GPR11 0x3c
|
|
152
|
+
#define OFFSET_ppc32_GPR12 0x40
|
|
153
|
+
#define OFFSET_ppc32_GPR13 0x44
|
|
154
|
+
#define OFFSET_ppc32_GPR14 0x48
|
|
155
|
+
#define OFFSET_ppc32_GPR15 0x4c
|
|
156
|
+
#define OFFSET_ppc32_GPR16 0x50
|
|
157
|
+
#define OFFSET_ppc32_GPR17 0x54
|
|
158
|
+
#define OFFSET_ppc32_GPR18 0x58
|
|
159
|
+
#define OFFSET_ppc32_GPR19 0x5c
|
|
160
|
+
#define OFFSET_ppc32_GPR20 0x60
|
|
161
|
+
#define OFFSET_ppc32_GPR21 0x64
|
|
162
|
+
#define OFFSET_ppc32_GPR22 0x68
|
|
163
|
+
#define OFFSET_ppc32_GPR23 0x6c
|
|
164
|
+
#define OFFSET_ppc32_GPR24 0x70
|
|
165
|
+
#define OFFSET_ppc32_GPR25 0x74
|
|
166
|
+
#define OFFSET_ppc32_GPR26 0x78
|
|
167
|
+
#define OFFSET_ppc32_GPR27 0x7c
|
|
168
|
+
#define OFFSET_ppc32_GPR28 0x80
|
|
169
|
+
#define OFFSET_ppc32_GPR29 0x84
|
|
170
|
+
#define OFFSET_ppc32_GPR30 0x88
|
|
171
|
+
#define OFFSET_ppc32_GPR31 0x8c
|
|
172
|
+
#define OFFSET_ppc32_VSR0 0x90
|
|
173
|
+
#define OFFSET_ppc32_VSR1 0xa0
|
|
174
|
+
#define OFFSET_ppc32_VSR2 0xb0
|
|
175
|
+
#define OFFSET_ppc32_VSR3 0xc0
|
|
176
|
+
#define OFFSET_ppc32_VSR4 0xd0
|
|
177
|
+
#define OFFSET_ppc32_VSR5 0xe0
|
|
178
|
+
#define OFFSET_ppc32_VSR6 0xf0
|
|
179
|
+
#define OFFSET_ppc32_VSR7 0x100
|
|
180
|
+
#define OFFSET_ppc32_VSR8 0x110
|
|
181
|
+
#define OFFSET_ppc32_VSR9 0x120
|
|
182
|
+
#define OFFSET_ppc32_VSR10 0x130
|
|
183
|
+
#define OFFSET_ppc32_VSR11 0x140
|
|
184
|
+
#define OFFSET_ppc32_VSR12 0x150
|
|
185
|
+
#define OFFSET_ppc32_VSR13 0x160
|
|
186
|
+
#define OFFSET_ppc32_VSR14 0x170
|
|
187
|
+
#define OFFSET_ppc32_VSR15 0x180
|
|
188
|
+
#define OFFSET_ppc32_VSR16 0x190
|
|
189
|
+
#define OFFSET_ppc32_VSR17 0x1a0
|
|
190
|
+
#define OFFSET_ppc32_VSR18 0x1b0
|
|
191
|
+
#define OFFSET_ppc32_VSR19 0x1c0
|
|
192
|
+
#define OFFSET_ppc32_VSR20 0x1d0
|
|
193
|
+
#define OFFSET_ppc32_VSR21 0x1e0
|
|
194
|
+
#define OFFSET_ppc32_VSR22 0x1f0
|
|
195
|
+
#define OFFSET_ppc32_VSR23 0x200
|
|
196
|
+
#define OFFSET_ppc32_VSR24 0x210
|
|
197
|
+
#define OFFSET_ppc32_VSR25 0x220
|
|
198
|
+
#define OFFSET_ppc32_VSR26 0x230
|
|
199
|
+
#define OFFSET_ppc32_VSR27 0x240
|
|
200
|
+
#define OFFSET_ppc32_VSR28 0x250
|
|
201
|
+
#define OFFSET_ppc32_VSR29 0x260
|
|
202
|
+
#define OFFSET_ppc32_VSR30 0x270
|
|
203
|
+
#define OFFSET_ppc32_VSR31 0x280
|
|
204
|
+
#define OFFSET_ppc32_VSR32 0x290
|
|
205
|
+
#define OFFSET_ppc32_VSR33 0x2a0
|
|
206
|
+
#define OFFSET_ppc32_VSR34 0x2b0
|
|
207
|
+
#define OFFSET_ppc32_VSR35 0x2c0
|
|
208
|
+
#define OFFSET_ppc32_VSR36 0x2d0
|
|
209
|
+
#define OFFSET_ppc32_VSR37 0x2e0
|
|
210
|
+
#define OFFSET_ppc32_VSR38 0x2f0
|
|
211
|
+
#define OFFSET_ppc32_VSR39 0x300
|
|
212
|
+
#define OFFSET_ppc32_VSR40 0x310
|
|
213
|
+
#define OFFSET_ppc32_VSR41 0x320
|
|
214
|
+
#define OFFSET_ppc32_VSR42 0x330
|
|
215
|
+
#define OFFSET_ppc32_VSR43 0x340
|
|
216
|
+
#define OFFSET_ppc32_VSR44 0x350
|
|
217
|
+
#define OFFSET_ppc32_VSR45 0x360
|
|
218
|
+
#define OFFSET_ppc32_VSR46 0x370
|
|
219
|
+
#define OFFSET_ppc32_VSR47 0x380
|
|
220
|
+
#define OFFSET_ppc32_VSR48 0x390
|
|
221
|
+
#define OFFSET_ppc32_VSR49 0x3a0
|
|
222
|
+
#define OFFSET_ppc32_VSR50 0x3b0
|
|
223
|
+
#define OFFSET_ppc32_VSR51 0x3c0
|
|
224
|
+
#define OFFSET_ppc32_VSR52 0x3d0
|
|
225
|
+
#define OFFSET_ppc32_VSR53 0x3e0
|
|
226
|
+
#define OFFSET_ppc32_VSR54 0x3f0
|
|
227
|
+
#define OFFSET_ppc32_VSR55 0x400
|
|
228
|
+
#define OFFSET_ppc32_VSR56 0x410
|
|
229
|
+
#define OFFSET_ppc32_VSR57 0x420
|
|
230
|
+
#define OFFSET_ppc32_VSR58 0x430
|
|
231
|
+
#define OFFSET_ppc32_VSR59 0x440
|
|
232
|
+
#define OFFSET_ppc32_VSR60 0x450
|
|
233
|
+
#define OFFSET_ppc32_VSR61 0x460
|
|
234
|
+
#define OFFSET_ppc32_VSR62 0x470
|
|
235
|
+
#define OFFSET_ppc32_VSR63 0x480
|
|
236
|
+
#define OFFSET_ppc32_CIA 0x490
|
|
237
|
+
#define OFFSET_ppc32_LR 0x494
|
|
238
|
+
#define OFFSET_ppc32_CTR 0x498
|
|
239
|
+
#define OFFSET_ppc32_XER_SO 0x49c
|
|
240
|
+
#define OFFSET_ppc32_XER_OV 0x49d
|
|
241
|
+
#define OFFSET_ppc32_XER_CA 0x49e
|
|
242
|
+
#define OFFSET_ppc32_XER_BC 0x49f
|
|
243
|
+
#define OFFSET_ppc32_CR0_321 0x4a0
|
|
244
|
+
#define OFFSET_ppc32_CR0_0 0x4a1
|
|
245
|
+
#define OFFSET_ppc32_CR1_321 0x4a2
|
|
246
|
+
#define OFFSET_ppc32_CR1_0 0x4a3
|
|
247
|
+
#define OFFSET_ppc32_CR2_321 0x4a4
|
|
248
|
+
#define OFFSET_ppc32_CR2_0 0x4a5
|
|
249
|
+
#define OFFSET_ppc32_CR3_321 0x4a6
|
|
250
|
+
#define OFFSET_ppc32_CR3_0 0x4a7
|
|
251
|
+
#define OFFSET_ppc32_CR4_321 0x4a8
|
|
252
|
+
#define OFFSET_ppc32_CR4_0 0x4a9
|
|
253
|
+
#define OFFSET_ppc32_CR5_321 0x4aa
|
|
254
|
+
#define OFFSET_ppc32_CR5_0 0x4ab
|
|
255
|
+
#define OFFSET_ppc32_CR6_321 0x4ac
|
|
256
|
+
#define OFFSET_ppc32_CR6_0 0x4ad
|
|
257
|
+
#define OFFSET_ppc32_CR7_321 0x4ae
|
|
258
|
+
#define OFFSET_ppc32_CR7_0 0x4af
|
|
259
|
+
#define OFFSET_ppc32_FPROUND 0x4b0
|
|
260
|
+
#define OFFSET_ppc32_DFPROUND 0x4b1
|
|
261
|
+
#define OFFSET_ppc32_C_FPCC 0x4b2
|
|
262
|
+
#define OFFSET_ppc32_VRSAVE 0x4b4
|
|
263
|
+
#define OFFSET_ppc32_VSCR 0x4b8
|
|
264
|
+
#define OFFSET_ppc32_EMNOTE 0x4bc
|
|
265
|
+
#define OFFSET_ppc32_CMSTART 0x4c0
|
|
266
|
+
#define OFFSET_ppc32_CMLEN 0x4c4
|
|
267
|
+
#define OFFSET_ppc32_NRADDR 0x4c8
|
|
268
|
+
#define OFFSET_ppc32_NRADDR_GPR2 0x4cc
|
|
269
|
+
#define OFFSET_ppc32_REDIR_SP 0x4d0
|
|
270
|
+
#define OFFSET_ppc32_REDIR_STACK 0x4d4
|
|
271
|
+
#define OFFSET_ppc32_IP_AT_SYSCALL 0x554
|
|
272
|
+
#define OFFSET_ppc32_SPRG3_RO 0x558
|
|
273
|
+
#define OFFSET_ppc32_TFHAR 0x560
|
|
274
|
+
#define OFFSET_ppc32_TEXASR 0x568
|
|
275
|
+
#define OFFSET_ppc32_TFIAR 0x570
|
|
276
|
+
#define OFFSET_ppc32_PPR 0x578
|
|
277
|
+
#define OFFSET_ppc32_TEXASRU 0x580
|
|
278
|
+
#define OFFSET_ppc32_PSPB 0x584
|
|
279
|
+
#define OFFSET_ppc64_GPR0 0x10
|
|
280
|
+
#define OFFSET_ppc64_GPR1 0x18
|
|
281
|
+
#define OFFSET_ppc64_GPR2 0x20
|
|
282
|
+
#define OFFSET_ppc64_GPR3 0x28
|
|
283
|
+
#define OFFSET_ppc64_GPR4 0x30
|
|
284
|
+
#define OFFSET_ppc64_GPR5 0x38
|
|
285
|
+
#define OFFSET_ppc64_GPR6 0x40
|
|
286
|
+
#define OFFSET_ppc64_GPR7 0x48
|
|
287
|
+
#define OFFSET_ppc64_GPR8 0x50
|
|
288
|
+
#define OFFSET_ppc64_GPR9 0x58
|
|
289
|
+
#define OFFSET_ppc64_GPR10 0x60
|
|
290
|
+
#define OFFSET_ppc64_GPR11 0x68
|
|
291
|
+
#define OFFSET_ppc64_GPR12 0x70
|
|
292
|
+
#define OFFSET_ppc64_GPR13 0x78
|
|
293
|
+
#define OFFSET_ppc64_GPR14 0x80
|
|
294
|
+
#define OFFSET_ppc64_GPR15 0x88
|
|
295
|
+
#define OFFSET_ppc64_GPR16 0x90
|
|
296
|
+
#define OFFSET_ppc64_GPR17 0x98
|
|
297
|
+
#define OFFSET_ppc64_GPR18 0xa0
|
|
298
|
+
#define OFFSET_ppc64_GPR19 0xa8
|
|
299
|
+
#define OFFSET_ppc64_GPR20 0xb0
|
|
300
|
+
#define OFFSET_ppc64_GPR21 0xb8
|
|
301
|
+
#define OFFSET_ppc64_GPR22 0xc0
|
|
302
|
+
#define OFFSET_ppc64_GPR23 0xc8
|
|
303
|
+
#define OFFSET_ppc64_GPR24 0xd0
|
|
304
|
+
#define OFFSET_ppc64_GPR25 0xd8
|
|
305
|
+
#define OFFSET_ppc64_GPR26 0xe0
|
|
306
|
+
#define OFFSET_ppc64_GPR27 0xe8
|
|
307
|
+
#define OFFSET_ppc64_GPR28 0xf0
|
|
308
|
+
#define OFFSET_ppc64_GPR29 0xf8
|
|
309
|
+
#define OFFSET_ppc64_GPR30 0x100
|
|
310
|
+
#define OFFSET_ppc64_GPR31 0x108
|
|
311
|
+
#define OFFSET_ppc64_VSR0 0x110
|
|
312
|
+
#define OFFSET_ppc64_VSR1 0x120
|
|
313
|
+
#define OFFSET_ppc64_VSR2 0x130
|
|
314
|
+
#define OFFSET_ppc64_VSR3 0x140
|
|
315
|
+
#define OFFSET_ppc64_VSR4 0x150
|
|
316
|
+
#define OFFSET_ppc64_VSR5 0x160
|
|
317
|
+
#define OFFSET_ppc64_VSR6 0x170
|
|
318
|
+
#define OFFSET_ppc64_VSR7 0x180
|
|
319
|
+
#define OFFSET_ppc64_VSR8 0x190
|
|
320
|
+
#define OFFSET_ppc64_VSR9 0x1a0
|
|
321
|
+
#define OFFSET_ppc64_VSR10 0x1b0
|
|
322
|
+
#define OFFSET_ppc64_VSR11 0x1c0
|
|
323
|
+
#define OFFSET_ppc64_VSR12 0x1d0
|
|
324
|
+
#define OFFSET_ppc64_VSR13 0x1e0
|
|
325
|
+
#define OFFSET_ppc64_VSR14 0x1f0
|
|
326
|
+
#define OFFSET_ppc64_VSR15 0x200
|
|
327
|
+
#define OFFSET_ppc64_VSR16 0x210
|
|
328
|
+
#define OFFSET_ppc64_VSR17 0x220
|
|
329
|
+
#define OFFSET_ppc64_VSR18 0x230
|
|
330
|
+
#define OFFSET_ppc64_VSR19 0x240
|
|
331
|
+
#define OFFSET_ppc64_VSR20 0x250
|
|
332
|
+
#define OFFSET_ppc64_VSR21 0x260
|
|
333
|
+
#define OFFSET_ppc64_VSR22 0x270
|
|
334
|
+
#define OFFSET_ppc64_VSR23 0x280
|
|
335
|
+
#define OFFSET_ppc64_VSR24 0x290
|
|
336
|
+
#define OFFSET_ppc64_VSR25 0x2a0
|
|
337
|
+
#define OFFSET_ppc64_VSR26 0x2b0
|
|
338
|
+
#define OFFSET_ppc64_VSR27 0x2c0
|
|
339
|
+
#define OFFSET_ppc64_VSR28 0x2d0
|
|
340
|
+
#define OFFSET_ppc64_VSR29 0x2e0
|
|
341
|
+
#define OFFSET_ppc64_VSR30 0x2f0
|
|
342
|
+
#define OFFSET_ppc64_VSR31 0x300
|
|
343
|
+
#define OFFSET_ppc64_VSR32 0x310
|
|
344
|
+
#define OFFSET_ppc64_VSR33 0x320
|
|
345
|
+
#define OFFSET_ppc64_VSR34 0x330
|
|
346
|
+
#define OFFSET_ppc64_VSR35 0x340
|
|
347
|
+
#define OFFSET_ppc64_VSR36 0x350
|
|
348
|
+
#define OFFSET_ppc64_VSR37 0x360
|
|
349
|
+
#define OFFSET_ppc64_VSR38 0x370
|
|
350
|
+
#define OFFSET_ppc64_VSR39 0x380
|
|
351
|
+
#define OFFSET_ppc64_VSR40 0x390
|
|
352
|
+
#define OFFSET_ppc64_VSR41 0x3a0
|
|
353
|
+
#define OFFSET_ppc64_VSR42 0x3b0
|
|
354
|
+
#define OFFSET_ppc64_VSR43 0x3c0
|
|
355
|
+
#define OFFSET_ppc64_VSR44 0x3d0
|
|
356
|
+
#define OFFSET_ppc64_VSR45 0x3e0
|
|
357
|
+
#define OFFSET_ppc64_VSR46 0x3f0
|
|
358
|
+
#define OFFSET_ppc64_VSR47 0x400
|
|
359
|
+
#define OFFSET_ppc64_VSR48 0x410
|
|
360
|
+
#define OFFSET_ppc64_VSR49 0x420
|
|
361
|
+
#define OFFSET_ppc64_VSR50 0x430
|
|
362
|
+
#define OFFSET_ppc64_VSR51 0x440
|
|
363
|
+
#define OFFSET_ppc64_VSR52 0x450
|
|
364
|
+
#define OFFSET_ppc64_VSR53 0x460
|
|
365
|
+
#define OFFSET_ppc64_VSR54 0x470
|
|
366
|
+
#define OFFSET_ppc64_VSR55 0x480
|
|
367
|
+
#define OFFSET_ppc64_VSR56 0x490
|
|
368
|
+
#define OFFSET_ppc64_VSR57 0x4a0
|
|
369
|
+
#define OFFSET_ppc64_VSR58 0x4b0
|
|
370
|
+
#define OFFSET_ppc64_VSR59 0x4c0
|
|
371
|
+
#define OFFSET_ppc64_VSR60 0x4d0
|
|
372
|
+
#define OFFSET_ppc64_VSR61 0x4e0
|
|
373
|
+
#define OFFSET_ppc64_VSR62 0x4f0
|
|
374
|
+
#define OFFSET_ppc64_VSR63 0x500
|
|
375
|
+
#define OFFSET_ppc64_CIA 0x510
|
|
376
|
+
#define OFFSET_ppc64_LR 0x518
|
|
377
|
+
#define OFFSET_ppc64_CTR 0x520
|
|
378
|
+
#define OFFSET_ppc64_XER_SO 0x528
|
|
379
|
+
#define OFFSET_ppc64_XER_OV 0x529
|
|
380
|
+
#define OFFSET_ppc64_XER_CA 0x52a
|
|
381
|
+
#define OFFSET_ppc64_XER_BC 0x52b
|
|
382
|
+
#define OFFSET_ppc64_CR0_321 0x52c
|
|
383
|
+
#define OFFSET_ppc64_CR0_0 0x52d
|
|
384
|
+
#define OFFSET_ppc64_CR1_321 0x52e
|
|
385
|
+
#define OFFSET_ppc64_CR1_0 0x52f
|
|
386
|
+
#define OFFSET_ppc64_CR2_321 0x530
|
|
387
|
+
#define OFFSET_ppc64_CR2_0 0x531
|
|
388
|
+
#define OFFSET_ppc64_CR3_321 0x532
|
|
389
|
+
#define OFFSET_ppc64_CR3_0 0x533
|
|
390
|
+
#define OFFSET_ppc64_CR4_321 0x534
|
|
391
|
+
#define OFFSET_ppc64_CR4_0 0x535
|
|
392
|
+
#define OFFSET_ppc64_CR5_321 0x536
|
|
393
|
+
#define OFFSET_ppc64_CR5_0 0x537
|
|
394
|
+
#define OFFSET_ppc64_CR6_321 0x538
|
|
395
|
+
#define OFFSET_ppc64_CR6_0 0x539
|
|
396
|
+
#define OFFSET_ppc64_CR7_321 0x53a
|
|
397
|
+
#define OFFSET_ppc64_CR7_0 0x53b
|
|
398
|
+
#define OFFSET_ppc64_FPROUND 0x53c
|
|
399
|
+
#define OFFSET_ppc64_DFPROUND 0x53d
|
|
400
|
+
#define OFFSET_ppc64_C_FPCC 0x53e
|
|
401
|
+
#define OFFSET_ppc64_VRSAVE 0x540
|
|
402
|
+
#define OFFSET_ppc64_VSCR 0x544
|
|
403
|
+
#define OFFSET_ppc64_EMNOTE 0x548
|
|
404
|
+
#define OFFSET_ppc64_CMSTART 0x550
|
|
405
|
+
#define OFFSET_ppc64_CMLEN 0x558
|
|
406
|
+
#define OFFSET_ppc64_NRADDR 0x560
|
|
407
|
+
#define OFFSET_ppc64_NRADDR_GPR2 0x568
|
|
408
|
+
#define OFFSET_ppc64_REDIR_SP 0x570
|
|
409
|
+
#define OFFSET_ppc64_REDIR_STACK 0x578
|
|
410
|
+
#define OFFSET_ppc64_IP_AT_SYSCALL 0x678
|
|
411
|
+
#define OFFSET_ppc64_SPRG3_RO 0x680
|
|
412
|
+
#define OFFSET_ppc64_TFHAR 0x688
|
|
413
|
+
#define OFFSET_ppc64_TEXASR 0x690
|
|
414
|
+
#define OFFSET_ppc64_TFIAR 0x698
|
|
415
|
+
#define OFFSET_ppc64_PPR 0x6a0
|
|
416
|
+
#define OFFSET_ppc64_TEXASRU 0x6a8
|
|
417
|
+
#define OFFSET_ppc64_PSPB 0x6ac
|
|
418
|
+
#define OFFSET_arm_R0 0x8
|
|
419
|
+
#define OFFSET_arm_R1 0xc
|
|
420
|
+
#define OFFSET_arm_R2 0x10
|
|
421
|
+
#define OFFSET_arm_R3 0x14
|
|
422
|
+
#define OFFSET_arm_R4 0x18
|
|
423
|
+
#define OFFSET_arm_R5 0x1c
|
|
424
|
+
#define OFFSET_arm_R6 0x20
|
|
425
|
+
#define OFFSET_arm_R7 0x24
|
|
426
|
+
#define OFFSET_arm_R8 0x28
|
|
427
|
+
#define OFFSET_arm_R9 0x2c
|
|
428
|
+
#define OFFSET_arm_R10 0x30
|
|
429
|
+
#define OFFSET_arm_R11 0x34
|
|
430
|
+
#define OFFSET_arm_R12 0x38
|
|
431
|
+
#define OFFSET_arm_R13 0x3c
|
|
432
|
+
#define OFFSET_arm_R14 0x40
|
|
433
|
+
#define OFFSET_arm_R15T 0x44
|
|
434
|
+
#define OFFSET_arm_CC_OP 0x48
|
|
435
|
+
#define OFFSET_arm_CC_DEP1 0x4c
|
|
436
|
+
#define OFFSET_arm_CC_DEP2 0x50
|
|
437
|
+
#define OFFSET_arm_CC_NDEP 0x54
|
|
438
|
+
#define OFFSET_arm_QFLAG32 0x58
|
|
439
|
+
#define OFFSET_arm_GEFLAG0 0x5c
|
|
440
|
+
#define OFFSET_arm_GEFLAG1 0x60
|
|
441
|
+
#define OFFSET_arm_GEFLAG2 0x64
|
|
442
|
+
#define OFFSET_arm_GEFLAG3 0x68
|
|
443
|
+
#define OFFSET_arm_EMNOTE 0x6c
|
|
444
|
+
#define OFFSET_arm_CMSTART 0x70
|
|
445
|
+
#define OFFSET_arm_CMLEN 0x74
|
|
446
|
+
#define OFFSET_arm_NRADDR 0x78
|
|
447
|
+
#define OFFSET_arm_IP_AT_SYSCALL 0x7c
|
|
448
|
+
#define OFFSET_arm_D0 0x80
|
|
449
|
+
#define OFFSET_arm_D1 0x88
|
|
450
|
+
#define OFFSET_arm_D2 0x90
|
|
451
|
+
#define OFFSET_arm_D3 0x98
|
|
452
|
+
#define OFFSET_arm_D4 0xa0
|
|
453
|
+
#define OFFSET_arm_D5 0xa8
|
|
454
|
+
#define OFFSET_arm_D6 0xb0
|
|
455
|
+
#define OFFSET_arm_D7 0xb8
|
|
456
|
+
#define OFFSET_arm_D8 0xc0
|
|
457
|
+
#define OFFSET_arm_D9 0xc8
|
|
458
|
+
#define OFFSET_arm_D10 0xd0
|
|
459
|
+
#define OFFSET_arm_D11 0xd8
|
|
460
|
+
#define OFFSET_arm_D12 0xe0
|
|
461
|
+
#define OFFSET_arm_D13 0xe8
|
|
462
|
+
#define OFFSET_arm_D14 0xf0
|
|
463
|
+
#define OFFSET_arm_D15 0xf8
|
|
464
|
+
#define OFFSET_arm_D16 0x100
|
|
465
|
+
#define OFFSET_arm_D17 0x108
|
|
466
|
+
#define OFFSET_arm_D18 0x110
|
|
467
|
+
#define OFFSET_arm_D19 0x118
|
|
468
|
+
#define OFFSET_arm_D20 0x120
|
|
469
|
+
#define OFFSET_arm_D21 0x128
|
|
470
|
+
#define OFFSET_arm_D22 0x130
|
|
471
|
+
#define OFFSET_arm_D23 0x138
|
|
472
|
+
#define OFFSET_arm_D24 0x140
|
|
473
|
+
#define OFFSET_arm_D25 0x148
|
|
474
|
+
#define OFFSET_arm_D26 0x150
|
|
475
|
+
#define OFFSET_arm_D27 0x158
|
|
476
|
+
#define OFFSET_arm_D28 0x160
|
|
477
|
+
#define OFFSET_arm_D29 0x168
|
|
478
|
+
#define OFFSET_arm_D30 0x170
|
|
479
|
+
#define OFFSET_arm_D31 0x178
|
|
480
|
+
#define OFFSET_arm_FPSCR 0x180
|
|
481
|
+
#define OFFSET_arm_TPIDRURO 0x184
|
|
482
|
+
#define OFFSET_arm_ITSTATE 0x188
|
|
483
|
+
#define OFFSET_arm64_X0 0x10
|
|
484
|
+
#define OFFSET_arm64_X1 0x18
|
|
485
|
+
#define OFFSET_arm64_X2 0x20
|
|
486
|
+
#define OFFSET_arm64_X3 0x28
|
|
487
|
+
#define OFFSET_arm64_X4 0x30
|
|
488
|
+
#define OFFSET_arm64_X5 0x38
|
|
489
|
+
#define OFFSET_arm64_X6 0x40
|
|
490
|
+
#define OFFSET_arm64_X7 0x48
|
|
491
|
+
#define OFFSET_arm64_X8 0x50
|
|
492
|
+
#define OFFSET_arm64_X9 0x58
|
|
493
|
+
#define OFFSET_arm64_X10 0x60
|
|
494
|
+
#define OFFSET_arm64_X11 0x68
|
|
495
|
+
#define OFFSET_arm64_X12 0x70
|
|
496
|
+
#define OFFSET_arm64_X13 0x78
|
|
497
|
+
#define OFFSET_arm64_X14 0x80
|
|
498
|
+
#define OFFSET_arm64_X15 0x88
|
|
499
|
+
#define OFFSET_arm64_X16 0x90
|
|
500
|
+
#define OFFSET_arm64_X17 0x98
|
|
501
|
+
#define OFFSET_arm64_X18 0xa0
|
|
502
|
+
#define OFFSET_arm64_X19 0xa8
|
|
503
|
+
#define OFFSET_arm64_X20 0xb0
|
|
504
|
+
#define OFFSET_arm64_X21 0xb8
|
|
505
|
+
#define OFFSET_arm64_X22 0xc0
|
|
506
|
+
#define OFFSET_arm64_X23 0xc8
|
|
507
|
+
#define OFFSET_arm64_X24 0xd0
|
|
508
|
+
#define OFFSET_arm64_X25 0xd8
|
|
509
|
+
#define OFFSET_arm64_X26 0xe0
|
|
510
|
+
#define OFFSET_arm64_X27 0xe8
|
|
511
|
+
#define OFFSET_arm64_X28 0xf0
|
|
512
|
+
#define OFFSET_arm64_X29 0xf8
|
|
513
|
+
#define OFFSET_arm64_X30 0x100
|
|
514
|
+
#define OFFSET_arm64_XSP 0x108
|
|
515
|
+
#define OFFSET_arm64_PC 0x110
|
|
516
|
+
#define OFFSET_arm64_CC_OP 0x118
|
|
517
|
+
#define OFFSET_arm64_CC_DEP1 0x120
|
|
518
|
+
#define OFFSET_arm64_CC_DEP2 0x128
|
|
519
|
+
#define OFFSET_arm64_CC_NDEP 0x130
|
|
520
|
+
#define OFFSET_arm64_TPIDR_EL0 0x138
|
|
521
|
+
#define OFFSET_arm64_Q0 0x140
|
|
522
|
+
#define OFFSET_arm64_Q1 0x150
|
|
523
|
+
#define OFFSET_arm64_Q2 0x160
|
|
524
|
+
#define OFFSET_arm64_Q3 0x170
|
|
525
|
+
#define OFFSET_arm64_Q4 0x180
|
|
526
|
+
#define OFFSET_arm64_Q5 0x190
|
|
527
|
+
#define OFFSET_arm64_Q6 0x1a0
|
|
528
|
+
#define OFFSET_arm64_Q7 0x1b0
|
|
529
|
+
#define OFFSET_arm64_Q8 0x1c0
|
|
530
|
+
#define OFFSET_arm64_Q9 0x1d0
|
|
531
|
+
#define OFFSET_arm64_Q10 0x1e0
|
|
532
|
+
#define OFFSET_arm64_Q11 0x1f0
|
|
533
|
+
#define OFFSET_arm64_Q12 0x200
|
|
534
|
+
#define OFFSET_arm64_Q13 0x210
|
|
535
|
+
#define OFFSET_arm64_Q14 0x220
|
|
536
|
+
#define OFFSET_arm64_Q15 0x230
|
|
537
|
+
#define OFFSET_arm64_Q16 0x240
|
|
538
|
+
#define OFFSET_arm64_Q17 0x250
|
|
539
|
+
#define OFFSET_arm64_Q18 0x260
|
|
540
|
+
#define OFFSET_arm64_Q19 0x270
|
|
541
|
+
#define OFFSET_arm64_Q20 0x280
|
|
542
|
+
#define OFFSET_arm64_Q21 0x290
|
|
543
|
+
#define OFFSET_arm64_Q22 0x2a0
|
|
544
|
+
#define OFFSET_arm64_Q23 0x2b0
|
|
545
|
+
#define OFFSET_arm64_Q24 0x2c0
|
|
546
|
+
#define OFFSET_arm64_Q25 0x2d0
|
|
547
|
+
#define OFFSET_arm64_Q26 0x2e0
|
|
548
|
+
#define OFFSET_arm64_Q27 0x2f0
|
|
549
|
+
#define OFFSET_arm64_Q28 0x300
|
|
550
|
+
#define OFFSET_arm64_Q29 0x310
|
|
551
|
+
#define OFFSET_arm64_Q30 0x320
|
|
552
|
+
#define OFFSET_arm64_Q31 0x330
|
|
553
|
+
#define OFFSET_arm64_QCFLAG 0x340
|
|
554
|
+
#define OFFSET_arm64_EMNOTE 0x350
|
|
555
|
+
#define OFFSET_arm64_CMSTART 0x358
|
|
556
|
+
#define OFFSET_arm64_CMLEN 0x360
|
|
557
|
+
#define OFFSET_arm64_NRADDR 0x368
|
|
558
|
+
#define OFFSET_arm64_IP_AT_SYSCALL 0x370
|
|
559
|
+
#define OFFSET_arm64_FPCR 0x378
|
|
560
|
+
#define OFFSET_s390x_a0 0
|
|
561
|
+
#define OFFSET_s390x_a1 0x4
|
|
562
|
+
#define OFFSET_s390x_a2 0x8
|
|
563
|
+
#define OFFSET_s390x_a3 0xc
|
|
564
|
+
#define OFFSET_s390x_a4 0x10
|
|
565
|
+
#define OFFSET_s390x_a5 0x14
|
|
566
|
+
#define OFFSET_s390x_a6 0x18
|
|
567
|
+
#define OFFSET_s390x_a7 0x1c
|
|
568
|
+
#define OFFSET_s390x_a8 0x20
|
|
569
|
+
#define OFFSET_s390x_a9 0x24
|
|
570
|
+
#define OFFSET_s390x_a10 0x28
|
|
571
|
+
#define OFFSET_s390x_a11 0x2c
|
|
572
|
+
#define OFFSET_s390x_a12 0x30
|
|
573
|
+
#define OFFSET_s390x_a13 0x34
|
|
574
|
+
#define OFFSET_s390x_a14 0x38
|
|
575
|
+
#define OFFSET_s390x_a15 0x3c
|
|
576
|
+
#define OFFSET_s390x_v0 0x40
|
|
577
|
+
#define OFFSET_s390x_v1 0x50
|
|
578
|
+
#define OFFSET_s390x_v2 0x60
|
|
579
|
+
#define OFFSET_s390x_v3 0x70
|
|
580
|
+
#define OFFSET_s390x_v4 0x80
|
|
581
|
+
#define OFFSET_s390x_v5 0x90
|
|
582
|
+
#define OFFSET_s390x_v6 0xa0
|
|
583
|
+
#define OFFSET_s390x_v7 0xb0
|
|
584
|
+
#define OFFSET_s390x_v8 0xc0
|
|
585
|
+
#define OFFSET_s390x_v9 0xd0
|
|
586
|
+
#define OFFSET_s390x_v10 0xe0
|
|
587
|
+
#define OFFSET_s390x_v11 0xf0
|
|
588
|
+
#define OFFSET_s390x_v12 0x100
|
|
589
|
+
#define OFFSET_s390x_v13 0x110
|
|
590
|
+
#define OFFSET_s390x_v14 0x120
|
|
591
|
+
#define OFFSET_s390x_v15 0x130
|
|
592
|
+
#define OFFSET_s390x_v16 0x140
|
|
593
|
+
#define OFFSET_s390x_v17 0x150
|
|
594
|
+
#define OFFSET_s390x_v18 0x160
|
|
595
|
+
#define OFFSET_s390x_v19 0x170
|
|
596
|
+
#define OFFSET_s390x_v20 0x180
|
|
597
|
+
#define OFFSET_s390x_v21 0x190
|
|
598
|
+
#define OFFSET_s390x_v22 0x1a0
|
|
599
|
+
#define OFFSET_s390x_v23 0x1b0
|
|
600
|
+
#define OFFSET_s390x_v24 0x1c0
|
|
601
|
+
#define OFFSET_s390x_v25 0x1d0
|
|
602
|
+
#define OFFSET_s390x_v26 0x1e0
|
|
603
|
+
#define OFFSET_s390x_v27 0x1f0
|
|
604
|
+
#define OFFSET_s390x_v28 0x200
|
|
605
|
+
#define OFFSET_s390x_v29 0x210
|
|
606
|
+
#define OFFSET_s390x_v30 0x220
|
|
607
|
+
#define OFFSET_s390x_v31 0x230
|
|
608
|
+
#define OFFSET_s390x_r0 0x240
|
|
609
|
+
#define OFFSET_s390x_r1 0x248
|
|
610
|
+
#define OFFSET_s390x_r2 0x250
|
|
611
|
+
#define OFFSET_s390x_r3 0x258
|
|
612
|
+
#define OFFSET_s390x_r4 0x260
|
|
613
|
+
#define OFFSET_s390x_r5 0x268
|
|
614
|
+
#define OFFSET_s390x_r6 0x270
|
|
615
|
+
#define OFFSET_s390x_r7 0x278
|
|
616
|
+
#define OFFSET_s390x_r8 0x280
|
|
617
|
+
#define OFFSET_s390x_r9 0x288
|
|
618
|
+
#define OFFSET_s390x_r10 0x290
|
|
619
|
+
#define OFFSET_s390x_r11 0x298
|
|
620
|
+
#define OFFSET_s390x_r12 0x2a0
|
|
621
|
+
#define OFFSET_s390x_r13 0x2a8
|
|
622
|
+
#define OFFSET_s390x_r14 0x2b0
|
|
623
|
+
#define OFFSET_s390x_r15 0x2b8
|
|
624
|
+
#define OFFSET_s390x_counter 0x2c0
|
|
625
|
+
#define OFFSET_s390x_fpc 0x2c8
|
|
626
|
+
#define OFFSET_s390x_IA 0x2d0
|
|
627
|
+
#define OFFSET_s390x_SYSNO 0x2d8
|
|
628
|
+
#define OFFSET_s390x_CC_OP 0x2e0
|
|
629
|
+
#define OFFSET_s390x_CC_DEP1 0x2e8
|
|
630
|
+
#define OFFSET_s390x_CC_DEP2 0x2f0
|
|
631
|
+
#define OFFSET_s390x_CC_NDEP 0x2f8
|
|
632
|
+
#define OFFSET_s390x_NRADDR 0x300
|
|
633
|
+
#define OFFSET_s390x_CMSTART 0x308
|
|
634
|
+
#define OFFSET_s390x_CMLEN 0x310
|
|
635
|
+
#define OFFSET_s390x_IP_AT_SYSCALL 0x318
|
|
636
|
+
#define OFFSET_s390x_EMNOTE 0x320
|
|
637
|
+
#define OFFSET_mips32_r0 0x8
|
|
638
|
+
#define OFFSET_mips32_r1 0xc
|
|
639
|
+
#define OFFSET_mips32_r2 0x10
|
|
640
|
+
#define OFFSET_mips32_r3 0x14
|
|
641
|
+
#define OFFSET_mips32_r4 0x18
|
|
642
|
+
#define OFFSET_mips32_r5 0x1c
|
|
643
|
+
#define OFFSET_mips32_r6 0x20
|
|
644
|
+
#define OFFSET_mips32_r7 0x24
|
|
645
|
+
#define OFFSET_mips32_r8 0x28
|
|
646
|
+
#define OFFSET_mips32_r9 0x2c
|
|
647
|
+
#define OFFSET_mips32_r10 0x30
|
|
648
|
+
#define OFFSET_mips32_r11 0x34
|
|
649
|
+
#define OFFSET_mips32_r12 0x38
|
|
650
|
+
#define OFFSET_mips32_r13 0x3c
|
|
651
|
+
#define OFFSET_mips32_r14 0x40
|
|
652
|
+
#define OFFSET_mips32_r15 0x44
|
|
653
|
+
#define OFFSET_mips32_r16 0x48
|
|
654
|
+
#define OFFSET_mips32_r17 0x4c
|
|
655
|
+
#define OFFSET_mips32_r18 0x50
|
|
656
|
+
#define OFFSET_mips32_r19 0x54
|
|
657
|
+
#define OFFSET_mips32_r20 0x58
|
|
658
|
+
#define OFFSET_mips32_r21 0x5c
|
|
659
|
+
#define OFFSET_mips32_r22 0x60
|
|
660
|
+
#define OFFSET_mips32_r23 0x64
|
|
661
|
+
#define OFFSET_mips32_r24 0x68
|
|
662
|
+
#define OFFSET_mips32_r25 0x6c
|
|
663
|
+
#define OFFSET_mips32_r26 0x70
|
|
664
|
+
#define OFFSET_mips32_r27 0x74
|
|
665
|
+
#define OFFSET_mips32_r28 0x78
|
|
666
|
+
#define OFFSET_mips32_r29 0x7c
|
|
667
|
+
#define OFFSET_mips32_r30 0x80
|
|
668
|
+
#define OFFSET_mips32_r31 0x84
|
|
669
|
+
#define OFFSET_mips32_PC 0x88
|
|
670
|
+
#define OFFSET_mips32_HI 0x8c
|
|
671
|
+
#define OFFSET_mips32_LO 0x90
|
|
672
|
+
#define OFFSET_mips32_f0 0x98
|
|
673
|
+
#define OFFSET_mips32_f1 0xa0
|
|
674
|
+
#define OFFSET_mips32_f2 0xa8
|
|
675
|
+
#define OFFSET_mips32_f3 0xb0
|
|
676
|
+
#define OFFSET_mips32_f4 0xb8
|
|
677
|
+
#define OFFSET_mips32_f5 0xc0
|
|
678
|
+
#define OFFSET_mips32_f6 0xc8
|
|
679
|
+
#define OFFSET_mips32_f7 0xd0
|
|
680
|
+
#define OFFSET_mips32_f8 0xd8
|
|
681
|
+
#define OFFSET_mips32_f9 0xe0
|
|
682
|
+
#define OFFSET_mips32_f10 0xe8
|
|
683
|
+
#define OFFSET_mips32_f11 0xf0
|
|
684
|
+
#define OFFSET_mips32_f12 0xf8
|
|
685
|
+
#define OFFSET_mips32_f13 0x100
|
|
686
|
+
#define OFFSET_mips32_f14 0x108
|
|
687
|
+
#define OFFSET_mips32_f15 0x110
|
|
688
|
+
#define OFFSET_mips32_f16 0x118
|
|
689
|
+
#define OFFSET_mips32_f17 0x120
|
|
690
|
+
#define OFFSET_mips32_f18 0x128
|
|
691
|
+
#define OFFSET_mips32_f19 0x130
|
|
692
|
+
#define OFFSET_mips32_f20 0x138
|
|
693
|
+
#define OFFSET_mips32_f21 0x140
|
|
694
|
+
#define OFFSET_mips32_f22 0x148
|
|
695
|
+
#define OFFSET_mips32_f23 0x150
|
|
696
|
+
#define OFFSET_mips32_f24 0x158
|
|
697
|
+
#define OFFSET_mips32_f25 0x160
|
|
698
|
+
#define OFFSET_mips32_f26 0x168
|
|
699
|
+
#define OFFSET_mips32_f27 0x170
|
|
700
|
+
#define OFFSET_mips32_f28 0x178
|
|
701
|
+
#define OFFSET_mips32_f29 0x180
|
|
702
|
+
#define OFFSET_mips32_f30 0x188
|
|
703
|
+
#define OFFSET_mips32_f31 0x190
|
|
704
|
+
#define OFFSET_mips32_FIR 0x198
|
|
705
|
+
#define OFFSET_mips32_FCCR 0x19c
|
|
706
|
+
#define OFFSET_mips32_FEXR 0x1a0
|
|
707
|
+
#define OFFSET_mips32_FENR 0x1a4
|
|
708
|
+
#define OFFSET_mips32_FCSR 0x1a8
|
|
709
|
+
#define OFFSET_mips32_ULR 0x1ac
|
|
710
|
+
#define OFFSET_mips32_EMNOTE 0x1b0
|
|
711
|
+
#define OFFSET_mips32_CMSTART 0x1b4
|
|
712
|
+
#define OFFSET_mips32_CMLEN 0x1b8
|
|
713
|
+
#define OFFSET_mips32_NRADDR 0x1bc
|
|
714
|
+
#define OFFSET_mips32_COND 0x1c0
|
|
715
|
+
#define OFFSET_mips32_DSPControl 0x1c4
|
|
716
|
+
#define OFFSET_mips32_ac0 0x1c8
|
|
717
|
+
#define OFFSET_mips32_ac1 0x1d0
|
|
718
|
+
#define OFFSET_mips32_ac2 0x1d8
|
|
719
|
+
#define OFFSET_mips32_ac3 0x1e0
|
|
720
|
+
#define OFFSET_mips32_CP0_status 0x1e8
|
|
721
|
+
#define OFFSET_mips32_IP_AT_SYSCALL 0x1ec
|
|
722
|
+
#define OFFSET_mips64_r0 0x10
|
|
723
|
+
#define OFFSET_mips64_r1 0x18
|
|
724
|
+
#define OFFSET_mips64_r2 0x20
|
|
725
|
+
#define OFFSET_mips64_r3 0x28
|
|
726
|
+
#define OFFSET_mips64_r4 0x30
|
|
727
|
+
#define OFFSET_mips64_r5 0x38
|
|
728
|
+
#define OFFSET_mips64_r6 0x40
|
|
729
|
+
#define OFFSET_mips64_r7 0x48
|
|
730
|
+
#define OFFSET_mips64_r8 0x50
|
|
731
|
+
#define OFFSET_mips64_r9 0x58
|
|
732
|
+
#define OFFSET_mips64_r10 0x60
|
|
733
|
+
#define OFFSET_mips64_r11 0x68
|
|
734
|
+
#define OFFSET_mips64_r12 0x70
|
|
735
|
+
#define OFFSET_mips64_r13 0x78
|
|
736
|
+
#define OFFSET_mips64_r14 0x80
|
|
737
|
+
#define OFFSET_mips64_r15 0x88
|
|
738
|
+
#define OFFSET_mips64_r16 0x90
|
|
739
|
+
#define OFFSET_mips64_r17 0x98
|
|
740
|
+
#define OFFSET_mips64_r18 0xa0
|
|
741
|
+
#define OFFSET_mips64_r19 0xa8
|
|
742
|
+
#define OFFSET_mips64_r20 0xb0
|
|
743
|
+
#define OFFSET_mips64_r21 0xb8
|
|
744
|
+
#define OFFSET_mips64_r22 0xc0
|
|
745
|
+
#define OFFSET_mips64_r23 0xc8
|
|
746
|
+
#define OFFSET_mips64_r24 0xd0
|
|
747
|
+
#define OFFSET_mips64_r25 0xd8
|
|
748
|
+
#define OFFSET_mips64_r26 0xe0
|
|
749
|
+
#define OFFSET_mips64_r27 0xe8
|
|
750
|
+
#define OFFSET_mips64_r28 0xf0
|
|
751
|
+
#define OFFSET_mips64_r29 0xf8
|
|
752
|
+
#define OFFSET_mips64_r30 0x100
|
|
753
|
+
#define OFFSET_mips64_r31 0x108
|
|
754
|
+
#define OFFSET_mips64_PC 0x110
|
|
755
|
+
#define OFFSET_mips64_HI 0x118
|
|
756
|
+
#define OFFSET_mips64_LO 0x120
|
|
757
|
+
#define OFFSET_mips64_f0 0x128
|
|
758
|
+
#define OFFSET_mips64_f1 0x130
|
|
759
|
+
#define OFFSET_mips64_f2 0x138
|
|
760
|
+
#define OFFSET_mips64_f3 0x140
|
|
761
|
+
#define OFFSET_mips64_f4 0x148
|
|
762
|
+
#define OFFSET_mips64_f5 0x150
|
|
763
|
+
#define OFFSET_mips64_f6 0x158
|
|
764
|
+
#define OFFSET_mips64_f7 0x160
|
|
765
|
+
#define OFFSET_mips64_f8 0x168
|
|
766
|
+
#define OFFSET_mips64_f9 0x170
|
|
767
|
+
#define OFFSET_mips64_f10 0x178
|
|
768
|
+
#define OFFSET_mips64_f11 0x180
|
|
769
|
+
#define OFFSET_mips64_f12 0x188
|
|
770
|
+
#define OFFSET_mips64_f13 0x190
|
|
771
|
+
#define OFFSET_mips64_f14 0x198
|
|
772
|
+
#define OFFSET_mips64_f15 0x1a0
|
|
773
|
+
#define OFFSET_mips64_f16 0x1a8
|
|
774
|
+
#define OFFSET_mips64_f17 0x1b0
|
|
775
|
+
#define OFFSET_mips64_f18 0x1b8
|
|
776
|
+
#define OFFSET_mips64_f19 0x1c0
|
|
777
|
+
#define OFFSET_mips64_f20 0x1c8
|
|
778
|
+
#define OFFSET_mips64_f21 0x1d0
|
|
779
|
+
#define OFFSET_mips64_f22 0x1d8
|
|
780
|
+
#define OFFSET_mips64_f23 0x1e0
|
|
781
|
+
#define OFFSET_mips64_f24 0x1e8
|
|
782
|
+
#define OFFSET_mips64_f25 0x1f0
|
|
783
|
+
#define OFFSET_mips64_f26 0x1f8
|
|
784
|
+
#define OFFSET_mips64_f27 0x200
|
|
785
|
+
#define OFFSET_mips64_f28 0x208
|
|
786
|
+
#define OFFSET_mips64_f29 0x210
|
|
787
|
+
#define OFFSET_mips64_f30 0x218
|
|
788
|
+
#define OFFSET_mips64_f31 0x220
|
|
789
|
+
#define OFFSET_mips64_FIR 0x228
|
|
790
|
+
#define OFFSET_mips64_FCCR 0x22c
|
|
791
|
+
#define OFFSET_mips64_FEXR 0x230
|
|
792
|
+
#define OFFSET_mips64_FENR 0x234
|
|
793
|
+
#define OFFSET_mips64_FCSR 0x238
|
|
794
|
+
#define OFFSET_mips64_CP0_status 0x23c
|
|
795
|
+
#define OFFSET_mips64_ULR 0x240
|
|
796
|
+
#define OFFSET_mips64_EMNOTE 0x248
|
|
797
|
+
#define OFFSET_mips64_COND 0x24c
|
|
798
|
+
#define OFFSET_mips64_CMSTART 0x250
|
|
799
|
+
#define OFFSET_mips64_CMLEN 0x258
|
|
800
|
+
#define OFFSET_mips64_NRADDR 0x260
|
|
801
|
+
#define OFFSET_mips64_IP_AT_SYSCALL 0x268
|
|
802
|
+
#define OFFSET_tilegx_r0 0
|
|
803
|
+
#define OFFSET_tilegx_r1 0x8
|
|
804
|
+
#define OFFSET_tilegx_r2 0x10
|
|
805
|
+
#define OFFSET_tilegx_r3 0x18
|
|
806
|
+
#define OFFSET_tilegx_r4 0x20
|
|
807
|
+
#define OFFSET_tilegx_r5 0x28
|
|
808
|
+
#define OFFSET_tilegx_r6 0x30
|
|
809
|
+
#define OFFSET_tilegx_r7 0x38
|
|
810
|
+
#define OFFSET_tilegx_r8 0x40
|
|
811
|
+
#define OFFSET_tilegx_r9 0x48
|
|
812
|
+
#define OFFSET_tilegx_r10 0x50
|
|
813
|
+
#define OFFSET_tilegx_r11 0x58
|
|
814
|
+
#define OFFSET_tilegx_r12 0x60
|
|
815
|
+
#define OFFSET_tilegx_r13 0x68
|
|
816
|
+
#define OFFSET_tilegx_r14 0x70
|
|
817
|
+
#define OFFSET_tilegx_r15 0x78
|
|
818
|
+
#define OFFSET_tilegx_r16 0x80
|
|
819
|
+
#define OFFSET_tilegx_r17 0x88
|
|
820
|
+
#define OFFSET_tilegx_r18 0x90
|
|
821
|
+
#define OFFSET_tilegx_r19 0x98
|
|
822
|
+
#define OFFSET_tilegx_r20 0xa0
|
|
823
|
+
#define OFFSET_tilegx_r21 0xa8
|
|
824
|
+
#define OFFSET_tilegx_r22 0xb0
|
|
825
|
+
#define OFFSET_tilegx_r23 0xb8
|
|
826
|
+
#define OFFSET_tilegx_r24 0xc0
|
|
827
|
+
#define OFFSET_tilegx_r25 0xc8
|
|
828
|
+
#define OFFSET_tilegx_r26 0xd0
|
|
829
|
+
#define OFFSET_tilegx_r27 0xd8
|
|
830
|
+
#define OFFSET_tilegx_r28 0xe0
|
|
831
|
+
#define OFFSET_tilegx_r29 0xe8
|
|
832
|
+
#define OFFSET_tilegx_r30 0xf0
|
|
833
|
+
#define OFFSET_tilegx_r31 0xf8
|
|
834
|
+
#define OFFSET_tilegx_r32 0x100
|
|
835
|
+
#define OFFSET_tilegx_r33 0x108
|
|
836
|
+
#define OFFSET_tilegx_r34 0x110
|
|
837
|
+
#define OFFSET_tilegx_r35 0x118
|
|
838
|
+
#define OFFSET_tilegx_r36 0x120
|
|
839
|
+
#define OFFSET_tilegx_r37 0x128
|
|
840
|
+
#define OFFSET_tilegx_r38 0x130
|
|
841
|
+
#define OFFSET_tilegx_r39 0x138
|
|
842
|
+
#define OFFSET_tilegx_r40 0x140
|
|
843
|
+
#define OFFSET_tilegx_r41 0x148
|
|
844
|
+
#define OFFSET_tilegx_r42 0x150
|
|
845
|
+
#define OFFSET_tilegx_r43 0x158
|
|
846
|
+
#define OFFSET_tilegx_r44 0x160
|
|
847
|
+
#define OFFSET_tilegx_r45 0x168
|
|
848
|
+
#define OFFSET_tilegx_r46 0x170
|
|
849
|
+
#define OFFSET_tilegx_r47 0x178
|
|
850
|
+
#define OFFSET_tilegx_r48 0x180
|
|
851
|
+
#define OFFSET_tilegx_r49 0x188
|
|
852
|
+
#define OFFSET_tilegx_r50 0x190
|
|
853
|
+
#define OFFSET_tilegx_r51 0x198
|
|
854
|
+
#define OFFSET_tilegx_r52 0x1a0
|
|
855
|
+
#define OFFSET_tilegx_r53 0x1a8
|
|
856
|
+
#define OFFSET_tilegx_r54 0x1b0
|
|
857
|
+
#define OFFSET_tilegx_r55 0x1b8
|
|
858
|
+
#define OFFSET_tilegx_r56 0x1c0
|
|
859
|
+
#define OFFSET_tilegx_r57 0x1c8
|
|
860
|
+
#define OFFSET_tilegx_r58 0x1d0
|
|
861
|
+
#define OFFSET_tilegx_r59 0x1d8
|
|
862
|
+
#define OFFSET_tilegx_r60 0x1e0
|
|
863
|
+
#define OFFSET_tilegx_r61 0x1e8
|
|
864
|
+
#define OFFSET_tilegx_r62 0x1f0
|
|
865
|
+
#define OFFSET_tilegx_r63 0x1f8
|
|
866
|
+
#define OFFSET_tilegx_pc 0x200
|
|
867
|
+
#define OFFSET_tilegx_spare 0x208
|
|
868
|
+
#define OFFSET_tilegx_EMNOTE 0x210
|
|
869
|
+
#define OFFSET_tilegx_CMSTART 0x218
|
|
870
|
+
#define OFFSET_tilegx_CMLEN 0x220
|
|
871
|
+
#define OFFSET_tilegx_NRADDR 0x228
|
|
872
|
+
#define OFFSET_tilegx_cmpexch 0x230
|
|
873
|
+
#define OFFSET_tilegx_zero 0x238
|
|
874
|
+
#define OFFSET_tilegx_ex_context_0 0x240
|
|
875
|
+
#define OFFSET_tilegx_ex_context_1 0x248
|
|
876
|
+
#define OFFSET_tilegx_COND 0x260
|
|
877
|
+
#define OFFSET_riscv64_x0 0x10
|
|
878
|
+
#define OFFSET_riscv64_x1 0x18
|
|
879
|
+
#define OFFSET_riscv64_x2 0x20
|
|
880
|
+
#define OFFSET_riscv64_x3 0x28
|
|
881
|
+
#define OFFSET_riscv64_x4 0x30
|
|
882
|
+
#define OFFSET_riscv64_x5 0x38
|
|
883
|
+
#define OFFSET_riscv64_x6 0x40
|
|
884
|
+
#define OFFSET_riscv64_x7 0x48
|
|
885
|
+
#define OFFSET_riscv64_x9 0x58
|
|
886
|
+
#define OFFSET_riscv64_x9 0x58
|
|
887
|
+
#define OFFSET_riscv64_x10 0x60
|
|
888
|
+
#define OFFSET_riscv64_x11 0x68
|
|
889
|
+
#define OFFSET_riscv64_x12 0x70
|
|
890
|
+
#define OFFSET_riscv64_x13 0x78
|
|
891
|
+
#define OFFSET_riscv64_x14 0x80
|
|
892
|
+
#define OFFSET_riscv64_x15 0x88
|
|
893
|
+
#define OFFSET_riscv64_x16 0x90
|
|
894
|
+
#define OFFSET_riscv64_x17 0x98
|
|
895
|
+
#define OFFSET_riscv64_x18 0xa0
|
|
896
|
+
#define OFFSET_riscv64_x19 0xa8
|
|
897
|
+
#define OFFSET_riscv64_x20 0xb0
|
|
898
|
+
#define OFFSET_riscv64_x21 0xb8
|
|
899
|
+
#define OFFSET_riscv64_x22 0xc0
|
|
900
|
+
#define OFFSET_riscv64_x23 0xc8
|
|
901
|
+
#define OFFSET_riscv64_x24 0xd0
|
|
902
|
+
#define OFFSET_riscv64_x25 0xd8
|
|
903
|
+
#define OFFSET_riscv64_x26 0xe0
|
|
904
|
+
#define OFFSET_riscv64_x27 0xe8
|
|
905
|
+
#define OFFSET_riscv64_x28 0xf0
|
|
906
|
+
#define OFFSET_riscv64_x29 0xf8
|
|
907
|
+
#define OFFSET_riscv64_x30 0x100
|
|
908
|
+
#define OFFSET_riscv64_x31 0x108
|
|
909
|
+
#define OFFSET_riscv64_pc 0x110
|
|
910
|
+
#define OFFSET_riscv64_f0 0x118
|
|
911
|
+
#define OFFSET_riscv64_f1 0x120
|
|
912
|
+
#define OFFSET_riscv64_f2 0x128
|
|
913
|
+
#define OFFSET_riscv64_f3 0x130
|
|
914
|
+
#define OFFSET_riscv64_f4 0x138
|
|
915
|
+
#define OFFSET_riscv64_f5 0x140
|
|
916
|
+
#define OFFSET_riscv64_f6 0x148
|
|
917
|
+
#define OFFSET_riscv64_f7 0x150
|
|
918
|
+
#define OFFSET_riscv64_f9 0x160
|
|
919
|
+
#define OFFSET_riscv64_f9 0x160
|
|
920
|
+
#define OFFSET_riscv64_f10 0x168
|
|
921
|
+
#define OFFSET_riscv64_f11 0x170
|
|
922
|
+
#define OFFSET_riscv64_f12 0x178
|
|
923
|
+
#define OFFSET_riscv64_f13 0x180
|
|
924
|
+
#define OFFSET_riscv64_f14 0x188
|
|
925
|
+
#define OFFSET_riscv64_f15 0x190
|
|
926
|
+
#define OFFSET_riscv64_f16 0x198
|
|
927
|
+
#define OFFSET_riscv64_f17 0x1a0
|
|
928
|
+
#define OFFSET_riscv64_f18 0x1a8
|
|
929
|
+
#define OFFSET_riscv64_f19 0x1b0
|
|
930
|
+
#define OFFSET_riscv64_f20 0x1b8
|
|
931
|
+
#define OFFSET_riscv64_f21 0x1c0
|
|
932
|
+
#define OFFSET_riscv64_f22 0x1c8
|
|
933
|
+
#define OFFSET_riscv64_f23 0x1d0
|
|
934
|
+
#define OFFSET_riscv64_f24 0x1d8
|
|
935
|
+
#define OFFSET_riscv64_f25 0x1e0
|
|
936
|
+
#define OFFSET_riscv64_f26 0x1e8
|
|
937
|
+
#define OFFSET_riscv64_f27 0x1f0
|
|
938
|
+
#define OFFSET_riscv64_f28 0x1f8
|
|
939
|
+
#define OFFSET_riscv64_f29 0x200
|
|
940
|
+
#define OFFSET_riscv64_f30 0x208
|
|
941
|
+
#define OFFSET_riscv64_f31 0x210
|