wasmtime 37.0.2 → 38.0.4

This diff represents the content of publicly available package versions that have been released to one of the supported registries. The information contained in this diff is provided for informational purposes only and reflects changes between package versions as they appear in their respective public registries.
Files changed (2030) hide show
  1. checksums.yaml +4 -4
  2. data/Cargo.lock +82 -107
  3. data/ext/Cargo.toml +5 -5
  4. data/ext/cargo-vendor/cap-primitives-3.4.5/.cargo-checksum.json +1 -0
  5. data/ext/cargo-vendor/cap-primitives-3.4.5/.cargo_vcs_info.json +6 -0
  6. data/ext/cargo-vendor/cap-primitives-3.4.5/Cargo.lock +340 -0
  7. data/ext/cargo-vendor/cap-primitives-3.4.5/Cargo.toml +96 -0
  8. data/ext/cargo-vendor/cap-primitives-3.4.5/Cargo.toml.orig +47 -0
  9. data/ext/cargo-vendor/cap-primitives-3.4.5/src/fs/via_parent/open_parent.rs +126 -0
  10. data/ext/cargo-vendor/cap-primitives-3.4.5/src/rustix/linux/fs/stat_impl.rs +56 -0
  11. data/ext/cargo-vendor/cap-std-3.4.5/.cargo-checksum.json +1 -0
  12. data/ext/cargo-vendor/cap-std-3.4.5/.cargo_vcs_info.json +6 -0
  13. data/ext/cargo-vendor/cap-std-3.4.5/Cargo.lock +313 -0
  14. data/ext/cargo-vendor/cap-std-3.4.5/Cargo.toml +77 -0
  15. data/ext/cargo-vendor/cap-std-3.4.5/Cargo.toml.orig +32 -0
  16. data/ext/cargo-vendor/cap-std-3.4.5/src/net/tcp_listener.rs +248 -0
  17. data/ext/cargo-vendor/cap-std-3.4.5/src/os/unix/net/unix_listener.rs +156 -0
  18. data/ext/cargo-vendor/cranelift-assembler-x64-0.125.4/.cargo-checksum.json +1 -0
  19. data/ext/cargo-vendor/cranelift-assembler-x64-0.125.4/.cargo_vcs_info.json +6 -0
  20. data/ext/cargo-vendor/cranelift-assembler-x64-0.125.4/Cargo.lock +133 -0
  21. data/ext/cargo-vendor/cranelift-assembler-x64-0.125.4/Cargo.toml +98 -0
  22. data/ext/cargo-vendor/cranelift-assembler-x64-0.125.4/Cargo.toml.orig +25 -0
  23. data/ext/cargo-vendor/cranelift-assembler-x64-0.125.4/src/rex.rs +236 -0
  24. data/ext/cargo-vendor/cranelift-assembler-x64-meta-0.125.4/.cargo-checksum.json +1 -0
  25. data/ext/cargo-vendor/cranelift-assembler-x64-meta-0.125.4/.cargo_vcs_info.json +6 -0
  26. data/ext/cargo-vendor/cranelift-assembler-x64-meta-0.125.4/Cargo.lock +16 -0
  27. data/ext/cargo-vendor/cranelift-assembler-x64-meta-0.125.4/Cargo.toml +73 -0
  28. data/ext/cargo-vendor/cranelift-assembler-x64-meta-0.125.4/Cargo.toml.orig +13 -0
  29. data/ext/cargo-vendor/cranelift-assembler-x64-meta-0.125.4/src/generate/inst.rs +322 -0
  30. data/ext/cargo-vendor/cranelift-assembler-x64-meta-0.125.4/src/generate.rs +110 -0
  31. data/ext/cargo-vendor/cranelift-bforest-0.125.4/.cargo-checksum.json +1 -0
  32. data/ext/cargo-vendor/cranelift-bforest-0.125.4/.cargo_vcs_info.json +6 -0
  33. data/ext/cargo-vendor/cranelift-bforest-0.125.4/Cargo.lock +25 -0
  34. data/ext/cargo-vendor/cranelift-bforest-0.125.4/Cargo.toml +79 -0
  35. data/ext/cargo-vendor/cranelift-bforest-0.125.4/Cargo.toml.orig +19 -0
  36. data/ext/cargo-vendor/cranelift-bitset-0.125.4/.cargo-checksum.json +1 -0
  37. data/ext/cargo-vendor/cranelift-bitset-0.125.4/.cargo_vcs_info.json +6 -0
  38. data/ext/cargo-vendor/cranelift-bitset-0.125.4/Cargo.lock +73 -0
  39. data/ext/cargo-vendor/cranelift-bitset-0.125.4/Cargo.toml +94 -0
  40. data/ext/cargo-vendor/cranelift-bitset-0.125.4/Cargo.toml.orig +22 -0
  41. data/ext/cargo-vendor/cranelift-codegen-0.125.4/.cargo-checksum.json +1 -0
  42. data/ext/cargo-vendor/cranelift-codegen-0.125.4/.cargo_vcs_info.json +6 -0
  43. data/ext/cargo-vendor/cranelift-codegen-0.125.4/Cargo.lock +1352 -0
  44. data/ext/cargo-vendor/cranelift-codegen-0.125.4/Cargo.toml +252 -0
  45. data/ext/cargo-vendor/cranelift-codegen-0.125.4/Cargo.toml.orig +130 -0
  46. data/ext/cargo-vendor/cranelift-codegen-0.125.4/src/inline.rs +1546 -0
  47. data/ext/cargo-vendor/cranelift-codegen-0.125.4/src/ir/instructions.rs +1540 -0
  48. data/ext/cargo-vendor/cranelift-codegen-0.125.4/src/isa/aarch64/abi.rs +1619 -0
  49. data/ext/cargo-vendor/cranelift-codegen-0.125.4/src/isa/aarch64/inst/args.rs +726 -0
  50. data/ext/cargo-vendor/cranelift-codegen-0.125.4/src/isa/aarch64/inst/emit.rs +3678 -0
  51. data/ext/cargo-vendor/cranelift-codegen-0.125.4/src/isa/aarch64/inst/mod.rs +3106 -0
  52. data/ext/cargo-vendor/cranelift-codegen-0.125.4/src/isa/aarch64/inst.isle +5205 -0
  53. data/ext/cargo-vendor/cranelift-codegen-0.125.4/src/isa/aarch64/lower.isle +3273 -0
  54. data/ext/cargo-vendor/cranelift-codegen-0.125.4/src/isa/call_conv.rs +145 -0
  55. data/ext/cargo-vendor/cranelift-codegen-0.125.4/src/isa/pulley_shared/inst/emit.rs +699 -0
  56. data/ext/cargo-vendor/cranelift-codegen-0.125.4/src/isa/pulley_shared/inst/mod.rs +936 -0
  57. data/ext/cargo-vendor/cranelift-codegen-0.125.4/src/isa/pulley_shared/inst.isle +794 -0
  58. data/ext/cargo-vendor/cranelift-codegen-0.125.4/src/isa/pulley_shared/lower.isle +1838 -0
  59. data/ext/cargo-vendor/cranelift-codegen-0.125.4/src/isa/riscv64/inst/emit.rs +2877 -0
  60. data/ext/cargo-vendor/cranelift-codegen-0.125.4/src/isa/riscv64/inst/mod.rs +1933 -0
  61. data/ext/cargo-vendor/cranelift-codegen-0.125.4/src/isa/riscv64/inst.isle +3264 -0
  62. data/ext/cargo-vendor/cranelift-codegen-0.125.4/src/isa/riscv64/lower.isle +3140 -0
  63. data/ext/cargo-vendor/cranelift-codegen-0.125.4/src/isa/riscv64/mod.rs +300 -0
  64. data/ext/cargo-vendor/cranelift-codegen-0.125.4/src/isa/s390x/abi.rs +1526 -0
  65. data/ext/cargo-vendor/cranelift-codegen-0.125.4/src/isa/s390x/inst/emit.rs +3551 -0
  66. data/ext/cargo-vendor/cranelift-codegen-0.125.4/src/isa/s390x/inst/mod.rs +3542 -0
  67. data/ext/cargo-vendor/cranelift-codegen-0.125.4/src/isa/s390x/inst.isle +4946 -0
  68. data/ext/cargo-vendor/cranelift-codegen-0.125.4/src/isa/s390x/lower.isle +4075 -0
  69. data/ext/cargo-vendor/cranelift-codegen-0.125.4/src/isa/x64/abi.rs +1336 -0
  70. data/ext/cargo-vendor/cranelift-codegen-0.125.4/src/isa/x64/inst/args.rs +1063 -0
  71. data/ext/cargo-vendor/cranelift-codegen-0.125.4/src/isa/x64/inst/emit.rs +2188 -0
  72. data/ext/cargo-vendor/cranelift-codegen-0.125.4/src/isa/x64/inst/mod.rs +1662 -0
  73. data/ext/cargo-vendor/cranelift-codegen-0.125.4/src/isa/x64/inst.isle +4099 -0
  74. data/ext/cargo-vendor/cranelift-codegen-0.125.4/src/isa/x64/lower/isle.rs +1250 -0
  75. data/ext/cargo-vendor/cranelift-codegen-0.125.4/src/isa/x64/lower.isle +5061 -0
  76. data/ext/cargo-vendor/cranelift-codegen-0.125.4/src/isa/x64/mod.rs +272 -0
  77. data/ext/cargo-vendor/cranelift-codegen-0.125.4/src/isa/x64/pcc.rs +324 -0
  78. data/ext/cargo-vendor/cranelift-codegen-0.125.4/src/lib.rs +123 -0
  79. data/ext/cargo-vendor/cranelift-codegen-0.125.4/src/machinst/abi.rs +2572 -0
  80. data/ext/cargo-vendor/cranelift-codegen-0.125.4/src/machinst/blockorder.rs +485 -0
  81. data/ext/cargo-vendor/cranelift-codegen-0.125.4/src/machinst/isle.rs +839 -0
  82. data/ext/cargo-vendor/cranelift-codegen-0.125.4/src/machinst/lower.rs +1777 -0
  83. data/ext/cargo-vendor/cranelift-codegen-0.125.4/src/opts/arithmetic.isle +343 -0
  84. data/ext/cargo-vendor/cranelift-codegen-0.125.4/src/opts/bitops.isle +231 -0
  85. data/ext/cargo-vendor/cranelift-codegen-0.125.4/src/opts/icmp.isle +304 -0
  86. data/ext/cargo-vendor/cranelift-codegen-0.125.4/src/opts/selects.isle +104 -0
  87. data/ext/cargo-vendor/cranelift-codegen-0.125.4/src/opts/shifts.isle +314 -0
  88. data/ext/cargo-vendor/cranelift-codegen-0.125.4/src/prelude_lower.isle +1204 -0
  89. data/ext/cargo-vendor/cranelift-codegen-0.125.4/src/settings.rs +568 -0
  90. data/ext/cargo-vendor/cranelift-codegen-0.125.4/src/verifier/mod.rs +2258 -0
  91. data/ext/cargo-vendor/cranelift-codegen-0.125.4/src/write.rs +724 -0
  92. data/ext/cargo-vendor/cranelift-codegen-meta-0.125.4/.cargo-checksum.json +1 -0
  93. data/ext/cargo-vendor/cranelift-codegen-meta-0.125.4/.cargo_vcs_info.json +6 -0
  94. data/ext/cargo-vendor/cranelift-codegen-meta-0.125.4/Cargo.lock +110 -0
  95. data/ext/cargo-vendor/cranelift-codegen-meta-0.125.4/Cargo.toml +90 -0
  96. data/ext/cargo-vendor/cranelift-codegen-meta-0.125.4/Cargo.toml.orig +26 -0
  97. data/ext/cargo-vendor/cranelift-codegen-meta-0.125.4/src/cdsl/formats.rs +158 -0
  98. data/ext/cargo-vendor/cranelift-codegen-meta-0.125.4/src/cdsl/instructions.rs +504 -0
  99. data/ext/cargo-vendor/cranelift-codegen-meta-0.125.4/src/cdsl/mod.rs +61 -0
  100. data/ext/cargo-vendor/cranelift-codegen-meta-0.125.4/src/cdsl/operands.rs +173 -0
  101. data/ext/cargo-vendor/cranelift-codegen-meta-0.125.4/src/cdsl/settings.rs +336 -0
  102. data/ext/cargo-vendor/cranelift-codegen-meta-0.125.4/src/gen_asm.rs +740 -0
  103. data/ext/cargo-vendor/cranelift-codegen-meta-0.125.4/src/gen_inst.rs +1387 -0
  104. data/ext/cargo-vendor/cranelift-codegen-meta-0.125.4/src/gen_isle.rs +1226 -0
  105. data/ext/cargo-vendor/cranelift-codegen-meta-0.125.4/src/gen_settings.rs +423 -0
  106. data/ext/cargo-vendor/cranelift-codegen-meta-0.125.4/src/isa/riscv64.rs +190 -0
  107. data/ext/cargo-vendor/cranelift-codegen-meta-0.125.4/src/isa/x86.rs +428 -0
  108. data/ext/cargo-vendor/cranelift-codegen-meta-0.125.4/src/shared/entities.rs +142 -0
  109. data/ext/cargo-vendor/cranelift-codegen-meta-0.125.4/src/shared/formats.rs +230 -0
  110. data/ext/cargo-vendor/cranelift-codegen-meta-0.125.4/src/shared/instructions.rs +3905 -0
  111. data/ext/cargo-vendor/cranelift-codegen-meta-0.125.4/src/shared/settings.rs +376 -0
  112. data/ext/cargo-vendor/cranelift-codegen-shared-0.125.4/.cargo-checksum.json +1 -0
  113. data/ext/cargo-vendor/cranelift-codegen-shared-0.125.4/.cargo_vcs_info.json +6 -0
  114. data/ext/cargo-vendor/cranelift-codegen-shared-0.125.4/Cargo.lock +7 -0
  115. data/ext/cargo-vendor/cranelift-codegen-shared-0.125.4/Cargo.toml +34 -0
  116. data/ext/cargo-vendor/cranelift-codegen-shared-0.125.4/Cargo.toml.orig +14 -0
  117. data/ext/cargo-vendor/cranelift-control-0.125.4/.cargo-checksum.json +1 -0
  118. data/ext/cargo-vendor/cranelift-control-0.125.4/.cargo_vcs_info.json +6 -0
  119. data/ext/cargo-vendor/cranelift-control-0.125.4/Cargo.lock +16 -0
  120. data/ext/cargo-vendor/cranelift-control-0.125.4/Cargo.toml +45 -0
  121. data/ext/cargo-vendor/cranelift-control-0.125.4/Cargo.toml.orig +25 -0
  122. data/ext/cargo-vendor/cranelift-entity-0.125.4/.cargo-checksum.json +1 -0
  123. data/ext/cargo-vendor/cranelift-entity-0.125.4/.cargo_vcs_info.json +6 -0
  124. data/ext/cargo-vendor/cranelift-entity-0.125.4/Cargo.lock +77 -0
  125. data/ext/cargo-vendor/cranelift-entity-0.125.4/Cargo.toml +95 -0
  126. data/ext/cargo-vendor/cranelift-entity-0.125.4/Cargo.toml.orig +24 -0
  127. data/ext/cargo-vendor/cranelift-entity-0.125.4/src/primary.rs +570 -0
  128. data/ext/cargo-vendor/cranelift-frontend-0.125.4/.cargo-checksum.json +1 -0
  129. data/ext/cargo-vendor/cranelift-frontend-0.125.4/.cargo_vcs_info.json +6 -0
  130. data/ext/cargo-vendor/cranelift-frontend-0.125.4/Cargo.lock +531 -0
  131. data/ext/cargo-vendor/cranelift-frontend-0.125.4/Cargo.toml +117 -0
  132. data/ext/cargo-vendor/cranelift-frontend-0.125.4/Cargo.toml.orig +32 -0
  133. data/ext/cargo-vendor/cranelift-frontend-0.125.4/src/frontend.rs +2030 -0
  134. data/ext/cargo-vendor/cranelift-isle-0.125.4/.cargo-checksum.json +1 -0
  135. data/ext/cargo-vendor/cranelift-isle-0.125.4/.cargo_vcs_info.json +6 -0
  136. data/ext/cargo-vendor/cranelift-isle-0.125.4/Cargo.lock +322 -0
  137. data/ext/cargo-vendor/cranelift-isle-0.125.4/Cargo.toml +89 -0
  138. data/ext/cargo-vendor/cranelift-isle-0.125.4/Cargo.toml.orig +26 -0
  139. data/ext/cargo-vendor/cranelift-native-0.125.4/.cargo-checksum.json +1 -0
  140. data/ext/cargo-vendor/cranelift-native-0.125.4/.cargo_vcs_info.json +6 -0
  141. data/ext/cargo-vendor/cranelift-native-0.125.4/Cargo.lock +305 -0
  142. data/ext/cargo-vendor/cranelift-native-0.125.4/Cargo.toml +54 -0
  143. data/ext/cargo-vendor/cranelift-native-0.125.4/Cargo.toml.orig +24 -0
  144. data/ext/cargo-vendor/cranelift-srcgen-0.125.4/.cargo-checksum.json +1 -0
  145. data/ext/cargo-vendor/cranelift-srcgen-0.125.4/.cargo_vcs_info.json +6 -0
  146. data/ext/cargo-vendor/cranelift-srcgen-0.125.4/Cargo.lock +7 -0
  147. data/ext/cargo-vendor/cranelift-srcgen-0.125.4/Cargo.toml +70 -0
  148. data/ext/cargo-vendor/cranelift-srcgen-0.125.4/Cargo.toml.orig +14 -0
  149. data/ext/cargo-vendor/deterministic-wasi-ctx-3.0.3/.cargo-checksum.json +1 -0
  150. data/ext/cargo-vendor/deterministic-wasi-ctx-3.0.3/.cargo_vcs_info.json +6 -0
  151. data/ext/cargo-vendor/deterministic-wasi-ctx-3.0.3/Cargo.lock +2181 -0
  152. data/ext/cargo-vendor/deterministic-wasi-ctx-3.0.3/Cargo.toml +79 -0
  153. data/ext/cargo-vendor/deterministic-wasi-ctx-3.0.3/Cargo.toml.orig +27 -0
  154. data/ext/cargo-vendor/fxprof-processed-profile-0.8.1/.cargo-checksum.json +1 -0
  155. data/ext/cargo-vendor/fxprof-processed-profile-0.8.1/.cargo_vcs_info.json +6 -0
  156. data/ext/cargo-vendor/fxprof-processed-profile-0.8.1/Cargo.lock +138 -0
  157. data/ext/cargo-vendor/fxprof-processed-profile-0.8.1/Cargo.toml +56 -0
  158. data/ext/cargo-vendor/fxprof-processed-profile-0.8.1/Cargo.toml.orig +21 -0
  159. data/ext/cargo-vendor/fxprof-processed-profile-0.8.1/README.md +31 -0
  160. data/ext/cargo-vendor/fxprof-processed-profile-0.8.1/src/category.rs +86 -0
  161. data/ext/cargo-vendor/fxprof-processed-profile-0.8.1/src/category_color.rs +41 -0
  162. data/ext/cargo-vendor/fxprof-processed-profile-0.8.1/src/counters.rs +156 -0
  163. data/ext/cargo-vendor/fxprof-processed-profile-0.8.1/src/cpu_delta.rs +60 -0
  164. data/ext/cargo-vendor/fxprof-processed-profile-0.8.1/src/fast_hash_map.rs +3 -0
  165. data/ext/cargo-vendor/fxprof-processed-profile-0.8.1/src/frame.rs +75 -0
  166. data/ext/cargo-vendor/fxprof-processed-profile-0.8.1/src/frame_table.rs +146 -0
  167. data/ext/cargo-vendor/fxprof-processed-profile-0.8.1/src/func_table.rs +110 -0
  168. data/ext/cargo-vendor/fxprof-processed-profile-0.8.1/src/global_lib_table.rs +119 -0
  169. data/ext/cargo-vendor/fxprof-processed-profile-0.8.1/src/lib.rs +81 -0
  170. data/ext/cargo-vendor/fxprof-processed-profile-0.8.1/src/lib_mappings.rs +161 -0
  171. data/ext/cargo-vendor/fxprof-processed-profile-0.8.1/src/library_info.rs +121 -0
  172. data/ext/cargo-vendor/fxprof-processed-profile-0.8.1/src/marker_table.rs +251 -0
  173. data/ext/cargo-vendor/fxprof-processed-profile-0.8.1/src/markers.rs +831 -0
  174. data/ext/cargo-vendor/fxprof-processed-profile-0.8.1/src/native_symbols.rs +71 -0
  175. data/ext/cargo-vendor/fxprof-processed-profile-0.8.1/src/process.rs +121 -0
  176. data/ext/cargo-vendor/fxprof-processed-profile-0.8.1/src/profile.rs +1169 -0
  177. data/ext/cargo-vendor/fxprof-processed-profile-0.8.1/src/reference_timestamp.rs +44 -0
  178. data/ext/cargo-vendor/fxprof-processed-profile-0.8.1/src/resource_table.rs +62 -0
  179. data/ext/cargo-vendor/fxprof-processed-profile-0.8.1/src/sample_table.rs +335 -0
  180. data/ext/cargo-vendor/fxprof-processed-profile-0.8.1/src/serialization_helpers.rs +41 -0
  181. data/ext/cargo-vendor/fxprof-processed-profile-0.8.1/src/stack_table.rs +79 -0
  182. data/ext/cargo-vendor/fxprof-processed-profile-0.8.1/src/string_table.rs +66 -0
  183. data/ext/cargo-vendor/fxprof-processed-profile-0.8.1/src/thread.rs +263 -0
  184. data/ext/cargo-vendor/fxprof-processed-profile-0.8.1/src/thread_string_table.rs +50 -0
  185. data/ext/cargo-vendor/fxprof-processed-profile-0.8.1/src/timestamp.rs +68 -0
  186. data/ext/cargo-vendor/fxprof-processed-profile-0.8.1/tests/integration_tests/main.rs +1540 -0
  187. data/ext/cargo-vendor/pulley-interpreter-38.0.4/.cargo-checksum.json +1 -0
  188. data/ext/cargo-vendor/pulley-interpreter-38.0.4/.cargo_vcs_info.json +6 -0
  189. data/ext/cargo-vendor/pulley-interpreter-38.0.4/Cargo.lock +426 -0
  190. data/ext/cargo-vendor/pulley-interpreter-38.0.4/Cargo.toml +144 -0
  191. data/ext/cargo-vendor/pulley-interpreter-38.0.4/src/lib.rs +1423 -0
  192. data/ext/cargo-vendor/pulley-macros-38.0.4/.cargo-checksum.json +1 -0
  193. data/ext/cargo-vendor/pulley-macros-38.0.4/.cargo_vcs_info.json +6 -0
  194. data/ext/cargo-vendor/pulley-macros-38.0.4/Cargo.lock +47 -0
  195. data/ext/cargo-vendor/pulley-macros-38.0.4/Cargo.toml +42 -0
  196. data/ext/cargo-vendor/wasmtime-38.0.4/.cargo-checksum.json +1 -0
  197. data/ext/cargo-vendor/wasmtime-38.0.4/.cargo_vcs_info.json +6 -0
  198. data/ext/cargo-vendor/wasmtime-38.0.4/Cargo.lock +2231 -0
  199. data/ext/cargo-vendor/wasmtime-38.0.4/Cargo.toml +552 -0
  200. data/ext/cargo-vendor/wasmtime-38.0.4/Cargo.toml.orig +410 -0
  201. data/ext/cargo-vendor/wasmtime-38.0.4/build.rs +100 -0
  202. data/ext/cargo-vendor/wasmtime-38.0.4/src/compile.rs +1052 -0
  203. data/ext/cargo-vendor/wasmtime-38.0.4/src/config.rs +3776 -0
  204. data/ext/cargo-vendor/wasmtime-38.0.4/src/engine/serialization.rs +801 -0
  205. data/ext/cargo-vendor/wasmtime-38.0.4/src/engine.rs +963 -0
  206. data/ext/cargo-vendor/wasmtime-38.0.4/src/lib.rs +440 -0
  207. data/ext/cargo-vendor/wasmtime-38.0.4/src/runtime/component/component.rs +913 -0
  208. data/ext/cargo-vendor/wasmtime-38.0.4/src/runtime/component/concurrent/futures_and_streams.rs +4326 -0
  209. data/ext/cargo-vendor/wasmtime-38.0.4/src/runtime/component/concurrent.rs +4687 -0
  210. data/ext/cargo-vendor/wasmtime-38.0.4/src/runtime/component/func/host.rs +957 -0
  211. data/ext/cargo-vendor/wasmtime-38.0.4/src/runtime/component/func/typed.rs +2888 -0
  212. data/ext/cargo-vendor/wasmtime-38.0.4/src/runtime/component/func.rs +977 -0
  213. data/ext/cargo-vendor/wasmtime-38.0.4/src/runtime/component/instance.rs +1030 -0
  214. data/ext/cargo-vendor/wasmtime-38.0.4/src/runtime/component/mod.rs +758 -0
  215. data/ext/cargo-vendor/wasmtime-38.0.4/src/runtime/coredump.rs +356 -0
  216. data/ext/cargo-vendor/wasmtime-38.0.4/src/runtime/func.rs +2666 -0
  217. data/ext/cargo-vendor/wasmtime-38.0.4/src/runtime/instantiate.rs +285 -0
  218. data/ext/cargo-vendor/wasmtime-38.0.4/src/runtime/memory.rs +1118 -0
  219. data/ext/cargo-vendor/wasmtime-38.0.4/src/runtime/module.rs +1231 -0
  220. data/ext/cargo-vendor/wasmtime-38.0.4/src/runtime/profiling.rs +350 -0
  221. data/ext/cargo-vendor/wasmtime-38.0.4/src/runtime/store.rs +2785 -0
  222. data/ext/cargo-vendor/wasmtime-38.0.4/src/runtime/trampoline/memory.rs +275 -0
  223. data/ext/cargo-vendor/wasmtime-38.0.4/src/runtime/trampoline/table.rs +51 -0
  224. data/ext/cargo-vendor/wasmtime-38.0.4/src/runtime/trampoline/tag.rs +55 -0
  225. data/ext/cargo-vendor/wasmtime-38.0.4/src/runtime/trap.rs +634 -0
  226. data/ext/cargo-vendor/wasmtime-38.0.4/src/runtime/vm/component/libcalls.rs +1363 -0
  227. data/ext/cargo-vendor/wasmtime-38.0.4/src/runtime/vm/component.rs +1042 -0
  228. data/ext/cargo-vendor/wasmtime-38.0.4/src/runtime/vm/helpers.c +50 -0
  229. data/ext/cargo-vendor/wasmtime-38.0.4/src/runtime/vm/instance.rs +1864 -0
  230. data/ext/cargo-vendor/wasmtime-38.0.4/src/runtime/vm/interpreter.rs +506 -0
  231. data/ext/cargo-vendor/wasmtime-38.0.4/src/runtime/vm/interpreter_disabled.rs +63 -0
  232. data/ext/cargo-vendor/wasmtime-38.0.4/src/runtime/vm/stack_switching/stack/unix/x86_64.rs +86 -0
  233. data/ext/cargo-vendor/wasmtime-38.0.4/src/runtime/vm/stack_switching/stack/unix.rs +350 -0
  234. data/ext/cargo-vendor/wasmtime-38.0.4/src/runtime/vm/stack_switching.rs +691 -0
  235. data/ext/cargo-vendor/wasmtime-38.0.4/src/runtime/vm/sys/custom/capi.rs +185 -0
  236. data/ext/cargo-vendor/wasmtime-38.0.4/src/runtime/vm/sys/custom/traphandlers.rs +46 -0
  237. data/ext/cargo-vendor/wasmtime-38.0.4/src/runtime/vm/sys/miri/traphandlers.rs +6 -0
  238. data/ext/cargo-vendor/wasmtime-38.0.4/src/runtime/vm/sys/unix/machports.rs +513 -0
  239. data/ext/cargo-vendor/wasmtime-38.0.4/src/runtime/vm/sys/unix/signals.rs +558 -0
  240. data/ext/cargo-vendor/wasmtime-38.0.4/src/runtime/vm/sys/unix/traphandlers.rs +59 -0
  241. data/ext/cargo-vendor/wasmtime-38.0.4/src/runtime/vm/sys/windows/traphandlers.rs +11 -0
  242. data/ext/cargo-vendor/wasmtime-38.0.4/src/runtime/vm/sys/windows/vectored_exceptions.rs +289 -0
  243. data/ext/cargo-vendor/wasmtime-38.0.4/src/runtime/vm/throw.rs +128 -0
  244. data/ext/cargo-vendor/wasmtime-38.0.4/src/runtime/vm/traphandlers.rs +1369 -0
  245. data/ext/cargo-vendor/wasmtime-38.0.4/src/runtime/vm/vmcontext.rs +1727 -0
  246. data/ext/cargo-vendor/wasmtime-environ-38.0.4/.cargo-checksum.json +1 -0
  247. data/ext/cargo-vendor/wasmtime-environ-38.0.4/.cargo_vcs_info.json +6 -0
  248. data/ext/cargo-vendor/wasmtime-environ-38.0.4/Cargo.lock +681 -0
  249. data/ext/cargo-vendor/wasmtime-environ-38.0.4/Cargo.toml +241 -0
  250. data/ext/cargo-vendor/wasmtime-environ-38.0.4/Cargo.toml.orig +82 -0
  251. data/ext/cargo-vendor/wasmtime-environ-38.0.4/src/address_map.rs +138 -0
  252. data/ext/cargo-vendor/wasmtime-environ-38.0.4/src/builtin.rs +458 -0
  253. data/ext/cargo-vendor/wasmtime-environ-38.0.4/src/compile/mod.rs +487 -0
  254. data/ext/cargo-vendor/wasmtime-environ-38.0.4/src/compile/module_artifacts.rs +310 -0
  255. data/ext/cargo-vendor/wasmtime-environ-38.0.4/src/compile/module_environ.rs +1313 -0
  256. data/ext/cargo-vendor/wasmtime-environ-38.0.4/src/component/artifacts.rs +30 -0
  257. data/ext/cargo-vendor/wasmtime-environ-38.0.4/src/component/compiler.rs +22 -0
  258. data/ext/cargo-vendor/wasmtime-environ-38.0.4/src/component/dfg.rs +1235 -0
  259. data/ext/cargo-vendor/wasmtime-environ-38.0.4/src/component/info.rs +1186 -0
  260. data/ext/cargo-vendor/wasmtime-environ-38.0.4/src/component/translate/inline.rs +1867 -0
  261. data/ext/cargo-vendor/wasmtime-environ-38.0.4/src/component.rs +213 -0
  262. data/ext/cargo-vendor/wasmtime-environ-38.0.4/src/hostcall.rs +83 -0
  263. data/ext/cargo-vendor/wasmtime-environ-38.0.4/src/key.rs +452 -0
  264. data/ext/cargo-vendor/wasmtime-environ-38.0.4/src/lib.rs +82 -0
  265. data/ext/cargo-vendor/wasmtime-environ-38.0.4/src/module.rs +796 -0
  266. data/ext/cargo-vendor/wasmtime-environ-38.0.4/src/module_artifacts.rs +812 -0
  267. data/ext/cargo-vendor/wasmtime-environ-38.0.4/src/trap_encoding.rs +251 -0
  268. data/ext/cargo-vendor/wasmtime-environ-38.0.4/src/vmoffsets.rs +1177 -0
  269. data/ext/cargo-vendor/wasmtime-internal-cache-38.0.4/.cargo-checksum.json +1 -0
  270. data/ext/cargo-vendor/wasmtime-internal-cache-38.0.4/.cargo_vcs_info.json +6 -0
  271. data/ext/cargo-vendor/wasmtime-internal-cache-38.0.4/Cargo.lock +840 -0
  272. data/ext/cargo-vendor/wasmtime-internal-cache-38.0.4/Cargo.toml +128 -0
  273. data/ext/cargo-vendor/wasmtime-internal-component-macro-38.0.4/.cargo-checksum.json +1 -0
  274. data/ext/cargo-vendor/wasmtime-internal-component-macro-38.0.4/.cargo_vcs_info.json +6 -0
  275. data/ext/cargo-vendor/wasmtime-internal-component-macro-38.0.4/Cargo.lock +285 -0
  276. data/ext/cargo-vendor/wasmtime-internal-component-macro-38.0.4/Cargo.toml +146 -0
  277. data/ext/cargo-vendor/wasmtime-internal-component-macro-38.0.4/tests/codegen.rs +787 -0
  278. data/ext/cargo-vendor/wasmtime-internal-component-macro-38.0.4/tests/expanded/path1_async.rs +206 -0
  279. data/ext/cargo-vendor/wasmtime-internal-component-macro-38.0.4/tests/expanded/path1_concurrent.rs +206 -0
  280. data/ext/cargo-vendor/wasmtime-internal-component-macro-38.0.4/tests/expanded/path1_tracing_async.rs +206 -0
  281. data/ext/cargo-vendor/wasmtime-internal-component-macro-38.0.4/tests/expanded/path2_async.rs +206 -0
  282. data/ext/cargo-vendor/wasmtime-internal-component-macro-38.0.4/tests/expanded/path2_concurrent.rs +206 -0
  283. data/ext/cargo-vendor/wasmtime-internal-component-macro-38.0.4/tests/expanded/path2_tracing_async.rs +206 -0
  284. data/ext/cargo-vendor/wasmtime-internal-component-macro-38.0.4/tests/expanded/worlds-with-types_async.rs +272 -0
  285. data/ext/cargo-vendor/wasmtime-internal-component-macro-38.0.4/tests/expanded/worlds-with-types_concurrent.rs +272 -0
  286. data/ext/cargo-vendor/wasmtime-internal-component-macro-38.0.4/tests/expanded/worlds-with-types_tracing_async.rs +280 -0
  287. data/ext/cargo-vendor/wasmtime-internal-component-util-38.0.4/.cargo-checksum.json +1 -0
  288. data/ext/cargo-vendor/wasmtime-internal-component-util-38.0.4/.cargo_vcs_info.json +6 -0
  289. data/ext/cargo-vendor/wasmtime-internal-component-util-38.0.4/Cargo.lock +7 -0
  290. data/ext/cargo-vendor/wasmtime-internal-component-util-38.0.4/Cargo.toml +38 -0
  291. data/ext/cargo-vendor/wasmtime-internal-cranelift-38.0.4/.cargo-checksum.json +1 -0
  292. data/ext/cargo-vendor/wasmtime-internal-cranelift-38.0.4/.cargo_vcs_info.json +6 -0
  293. data/ext/cargo-vendor/wasmtime-internal-cranelift-38.0.4/Cargo.lock +711 -0
  294. data/ext/cargo-vendor/wasmtime-internal-cranelift-38.0.4/Cargo.toml +187 -0
  295. data/ext/cargo-vendor/wasmtime-internal-cranelift-38.0.4/src/compiler/component.rs +1721 -0
  296. data/ext/cargo-vendor/wasmtime-internal-cranelift-38.0.4/src/compiler.rs +1541 -0
  297. data/ext/cargo-vendor/wasmtime-internal-cranelift-38.0.4/src/func_environ/stack_switching/instructions.rs +1917 -0
  298. data/ext/cargo-vendor/wasmtime-internal-cranelift-38.0.4/src/func_environ.rs +4313 -0
  299. data/ext/cargo-vendor/wasmtime-internal-cranelift-38.0.4/src/lib.rs +449 -0
  300. data/ext/cargo-vendor/wasmtime-internal-fiber-38.0.4/.cargo-checksum.json +1 -0
  301. data/ext/cargo-vendor/wasmtime-internal-fiber-38.0.4/.cargo_vcs_info.json +6 -0
  302. data/ext/cargo-vendor/wasmtime-internal-fiber-38.0.4/Cargo.lock +343 -0
  303. data/ext/cargo-vendor/wasmtime-internal-fiber-38.0.4/Cargo.toml +107 -0
  304. data/ext/cargo-vendor/wasmtime-internal-fiber-38.0.4/Cargo.toml.orig +41 -0
  305. data/ext/cargo-vendor/wasmtime-internal-fiber-38.0.4/build.rs +35 -0
  306. data/ext/cargo-vendor/wasmtime-internal-fiber-38.0.4/src/lib.rs +431 -0
  307. data/ext/cargo-vendor/wasmtime-internal-fiber-38.0.4/src/stackswitch/aarch64.rs +189 -0
  308. data/ext/cargo-vendor/wasmtime-internal-fiber-38.0.4/src/stackswitch/arm.rs +95 -0
  309. data/ext/cargo-vendor/wasmtime-internal-fiber-38.0.4/src/stackswitch/riscv64.rs +166 -0
  310. data/ext/cargo-vendor/wasmtime-internal-fiber-38.0.4/src/stackswitch/s390x.rs +117 -0
  311. data/ext/cargo-vendor/wasmtime-internal-fiber-38.0.4/src/stackswitch/x86.rs +118 -0
  312. data/ext/cargo-vendor/wasmtime-internal-fiber-38.0.4/src/stackswitch/x86_64.rs +168 -0
  313. data/ext/cargo-vendor/wasmtime-internal-fiber-38.0.4/src/stackswitch.rs +73 -0
  314. data/ext/cargo-vendor/wasmtime-internal-jit-debug-38.0.4/.cargo-checksum.json +1 -0
  315. data/ext/cargo-vendor/wasmtime-internal-jit-debug-38.0.4/.cargo_vcs_info.json +6 -0
  316. data/ext/cargo-vendor/wasmtime-internal-jit-debug-38.0.4/Cargo.lock +203 -0
  317. data/ext/cargo-vendor/wasmtime-internal-jit-debug-38.0.4/Cargo.toml +110 -0
  318. data/ext/cargo-vendor/wasmtime-internal-jit-icache-coherence-38.0.4/.cargo-checksum.json +1 -0
  319. data/ext/cargo-vendor/wasmtime-internal-jit-icache-coherence-38.0.4/.cargo_vcs_info.json +6 -0
  320. data/ext/cargo-vendor/wasmtime-internal-jit-icache-coherence-38.0.4/Cargo.lock +104 -0
  321. data/ext/cargo-vendor/wasmtime-internal-jit-icache-coherence-38.0.4/Cargo.toml +91 -0
  322. data/ext/cargo-vendor/wasmtime-internal-math-38.0.4/.cargo-checksum.json +1 -0
  323. data/ext/cargo-vendor/wasmtime-internal-math-38.0.4/.cargo_vcs_info.json +6 -0
  324. data/ext/cargo-vendor/wasmtime-internal-math-38.0.4/Cargo.lock +16 -0
  325. data/ext/cargo-vendor/wasmtime-internal-math-38.0.4/Cargo.toml +78 -0
  326. data/ext/cargo-vendor/wasmtime-internal-slab-38.0.4/.cargo-checksum.json +1 -0
  327. data/ext/cargo-vendor/wasmtime-internal-slab-38.0.4/.cargo_vcs_info.json +6 -0
  328. data/ext/cargo-vendor/wasmtime-internal-slab-38.0.4/Cargo.lock +7 -0
  329. data/ext/cargo-vendor/wasmtime-internal-slab-38.0.4/Cargo.toml +70 -0
  330. data/ext/cargo-vendor/wasmtime-internal-unwinder-38.0.4/.cargo-checksum.json +1 -0
  331. data/ext/cargo-vendor/wasmtime-internal-unwinder-38.0.4/.cargo_vcs_info.json +6 -0
  332. data/ext/cargo-vendor/wasmtime-internal-unwinder-38.0.4/Cargo.lock +328 -0
  333. data/ext/cargo-vendor/wasmtime-internal-unwinder-38.0.4/Cargo.toml +106 -0
  334. data/ext/cargo-vendor/wasmtime-internal-unwinder-38.0.4/src/stackwalk.rs +261 -0
  335. data/ext/cargo-vendor/wasmtime-internal-versioned-export-macros-38.0.4/.cargo-checksum.json +1 -0
  336. data/ext/cargo-vendor/wasmtime-internal-versioned-export-macros-38.0.4/.cargo_vcs_info.json +6 -0
  337. data/ext/cargo-vendor/wasmtime-internal-versioned-export-macros-38.0.4/Cargo.lock +47 -0
  338. data/ext/cargo-vendor/wasmtime-internal-versioned-export-macros-38.0.4/Cargo.toml +43 -0
  339. data/ext/cargo-vendor/wasmtime-internal-winch-38.0.4/.cargo-checksum.json +1 -0
  340. data/ext/cargo-vendor/wasmtime-internal-winch-38.0.4/.cargo_vcs_info.json +6 -0
  341. data/ext/cargo-vendor/wasmtime-internal-winch-38.0.4/Cargo.lock +649 -0
  342. data/ext/cargo-vendor/wasmtime-internal-winch-38.0.4/Cargo.toml +132 -0
  343. data/ext/cargo-vendor/wasmtime-internal-winch-38.0.4/src/compiler.rs +401 -0
  344. data/ext/cargo-vendor/wasmtime-internal-wit-bindgen-38.0.4/.cargo-checksum.json +1 -0
  345. data/ext/cargo-vendor/wasmtime-internal-wit-bindgen-38.0.4/.cargo_vcs_info.json +6 -0
  346. data/ext/cargo-vendor/wasmtime-internal-wit-bindgen-38.0.4/Cargo.lock +193 -0
  347. data/ext/cargo-vendor/wasmtime-internal-wit-bindgen-38.0.4/Cargo.toml +90 -0
  348. data/ext/cargo-vendor/wasmtime-internal-wit-bindgen-38.0.4/src/config.rs +164 -0
  349. data/ext/cargo-vendor/wasmtime-internal-wit-bindgen-38.0.4/src/lib.rs +3530 -0
  350. data/ext/cargo-vendor/wasmtime-wasi-38.0.4/.cargo-checksum.json +1 -0
  351. data/ext/cargo-vendor/wasmtime-wasi-38.0.4/.cargo_vcs_info.json +6 -0
  352. data/ext/cargo-vendor/wasmtime-wasi-38.0.4/Cargo.lock +2501 -0
  353. data/ext/cargo-vendor/wasmtime-wasi-38.0.4/Cargo.toml +262 -0
  354. data/ext/cargo-vendor/wasmtime-wasi-38.0.4/src/lib.rs +48 -0
  355. data/ext/cargo-vendor/wasmtime-wasi-38.0.4/src/sockets/tcp.rs +819 -0
  356. data/ext/cargo-vendor/wasmtime-wasi-38.0.4/src/view.rs +95 -0
  357. data/ext/cargo-vendor/wasmtime-wasi-38.0.4/tests/all/p3/mod.rs +154 -0
  358. data/ext/cargo-vendor/wasmtime-wasi-38.0.4/tests/all/store.rs +86 -0
  359. data/ext/cargo-vendor/wasmtime-wasi-io-38.0.4/.cargo-checksum.json +1 -0
  360. data/ext/cargo-vendor/wasmtime-wasi-io-38.0.4/.cargo_vcs_info.json +6 -0
  361. data/ext/cargo-vendor/wasmtime-wasi-io-38.0.4/Cargo.lock +1200 -0
  362. data/ext/cargo-vendor/wasmtime-wasi-io-38.0.4/Cargo.toml +105 -0
  363. data/ext/cargo-vendor/wiggle-38.0.4/.cargo-checksum.json +1 -0
  364. data/ext/cargo-vendor/wiggle-38.0.4/.cargo_vcs_info.json +6 -0
  365. data/ext/cargo-vendor/wiggle-38.0.4/Cargo.lock +1157 -0
  366. data/ext/cargo-vendor/wiggle-38.0.4/Cargo.toml +139 -0
  367. data/ext/cargo-vendor/wiggle-generate-38.0.4/.cargo-checksum.json +1 -0
  368. data/ext/cargo-vendor/wiggle-generate-38.0.4/.cargo_vcs_info.json +6 -0
  369. data/ext/cargo-vendor/wiggle-generate-38.0.4/Cargo.lock +115 -0
  370. data/ext/cargo-vendor/wiggle-generate-38.0.4/Cargo.toml +102 -0
  371. data/ext/cargo-vendor/wiggle-macro-38.0.4/.cargo-checksum.json +1 -0
  372. data/ext/cargo-vendor/wiggle-macro-38.0.4/.cargo_vcs_info.json +6 -0
  373. data/ext/cargo-vendor/wiggle-macro-38.0.4/Cargo.lock +127 -0
  374. data/ext/cargo-vendor/wiggle-macro-38.0.4/Cargo.toml +98 -0
  375. data/ext/cargo-vendor/winch-codegen-38.0.4/.cargo-checksum.json +1 -0
  376. data/ext/cargo-vendor/winch-codegen-38.0.4/.cargo_vcs_info.json +6 -0
  377. data/ext/cargo-vendor/winch-codegen-38.0.4/Cargo.lock +620 -0
  378. data/ext/cargo-vendor/winch-codegen-38.0.4/Cargo.toml +133 -0
  379. data/ext/cargo-vendor/winch-codegen-38.0.4/src/codegen/env.rs +415 -0
  380. data/lib/wasmtime/version.rb +1 -1
  381. metadata +1627 -1652
  382. data/ext/cargo-vendor/byteorder-1.5.0/.cargo-checksum.json +0 -1
  383. data/ext/cargo-vendor/byteorder-1.5.0/.cargo_vcs_info.json +0 -6
  384. data/ext/cargo-vendor/byteorder-1.5.0/.github/workflows/ci.yml +0 -183
  385. data/ext/cargo-vendor/byteorder-1.5.0/CHANGELOG.md +0 -143
  386. data/ext/cargo-vendor/byteorder-1.5.0/COPYING +0 -3
  387. data/ext/cargo-vendor/byteorder-1.5.0/Cargo.toml +0 -54
  388. data/ext/cargo-vendor/byteorder-1.5.0/Cargo.toml.orig +0 -34
  389. data/ext/cargo-vendor/byteorder-1.5.0/LICENSE-MIT +0 -21
  390. data/ext/cargo-vendor/byteorder-1.5.0/README.md +0 -77
  391. data/ext/cargo-vendor/byteorder-1.5.0/UNLICENSE +0 -24
  392. data/ext/cargo-vendor/byteorder-1.5.0/benches/bench.rs +0 -326
  393. data/ext/cargo-vendor/byteorder-1.5.0/rustfmt.toml +0 -2
  394. data/ext/cargo-vendor/byteorder-1.5.0/src/io.rs +0 -1592
  395. data/ext/cargo-vendor/byteorder-1.5.0/src/lib.rs +0 -3975
  396. data/ext/cargo-vendor/cap-primitives-3.4.4/.cargo-checksum.json +0 -1
  397. data/ext/cargo-vendor/cap-primitives-3.4.4/.cargo_vcs_info.json +0 -6
  398. data/ext/cargo-vendor/cap-primitives-3.4.4/Cargo.lock +0 -260
  399. data/ext/cargo-vendor/cap-primitives-3.4.4/Cargo.toml +0 -96
  400. data/ext/cargo-vendor/cap-primitives-3.4.4/Cargo.toml.orig +0 -47
  401. data/ext/cargo-vendor/cap-primitives-3.4.4/src/fs/via_parent/open_parent.rs +0 -126
  402. data/ext/cargo-vendor/cap-primitives-3.4.4/src/rustix/linux/fs/stat_impl.rs +0 -55
  403. data/ext/cargo-vendor/cap-std-3.4.4/.cargo-checksum.json +0 -1
  404. data/ext/cargo-vendor/cap-std-3.4.4/.cargo_vcs_info.json +0 -6
  405. data/ext/cargo-vendor/cap-std-3.4.4/Cargo.lock +0 -233
  406. data/ext/cargo-vendor/cap-std-3.4.4/Cargo.toml +0 -77
  407. data/ext/cargo-vendor/cap-std-3.4.4/Cargo.toml.orig +0 -32
  408. data/ext/cargo-vendor/cap-std-3.4.4/src/net/tcp_listener.rs +0 -248
  409. data/ext/cargo-vendor/cap-std-3.4.4/src/os/unix/net/unix_listener.rs +0 -156
  410. data/ext/cargo-vendor/cranelift-assembler-x64-0.124.2/.cargo-checksum.json +0 -1
  411. data/ext/cargo-vendor/cranelift-assembler-x64-0.124.2/.cargo_vcs_info.json +0 -6
  412. data/ext/cargo-vendor/cranelift-assembler-x64-0.124.2/Cargo.lock +0 -133
  413. data/ext/cargo-vendor/cranelift-assembler-x64-0.124.2/Cargo.toml +0 -98
  414. data/ext/cargo-vendor/cranelift-assembler-x64-0.124.2/Cargo.toml.orig +0 -25
  415. data/ext/cargo-vendor/cranelift-assembler-x64-0.124.2/src/rex.rs +0 -236
  416. data/ext/cargo-vendor/cranelift-assembler-x64-meta-0.124.2/.cargo-checksum.json +0 -1
  417. data/ext/cargo-vendor/cranelift-assembler-x64-meta-0.124.2/.cargo_vcs_info.json +0 -6
  418. data/ext/cargo-vendor/cranelift-assembler-x64-meta-0.124.2/Cargo.lock +0 -16
  419. data/ext/cargo-vendor/cranelift-assembler-x64-meta-0.124.2/Cargo.toml +0 -73
  420. data/ext/cargo-vendor/cranelift-assembler-x64-meta-0.124.2/Cargo.toml.orig +0 -13
  421. data/ext/cargo-vendor/cranelift-assembler-x64-meta-0.124.2/src/generate/inst.rs +0 -307
  422. data/ext/cargo-vendor/cranelift-assembler-x64-meta-0.124.2/src/generate.rs +0 -150
  423. data/ext/cargo-vendor/cranelift-bforest-0.124.2/.cargo-checksum.json +0 -1
  424. data/ext/cargo-vendor/cranelift-bforest-0.124.2/.cargo_vcs_info.json +0 -6
  425. data/ext/cargo-vendor/cranelift-bforest-0.124.2/Cargo.lock +0 -25
  426. data/ext/cargo-vendor/cranelift-bforest-0.124.2/Cargo.toml +0 -79
  427. data/ext/cargo-vendor/cranelift-bforest-0.124.2/Cargo.toml.orig +0 -19
  428. data/ext/cargo-vendor/cranelift-bitset-0.124.2/.cargo-checksum.json +0 -1
  429. data/ext/cargo-vendor/cranelift-bitset-0.124.2/.cargo_vcs_info.json +0 -6
  430. data/ext/cargo-vendor/cranelift-bitset-0.124.2/Cargo.lock +0 -73
  431. data/ext/cargo-vendor/cranelift-bitset-0.124.2/Cargo.toml +0 -94
  432. data/ext/cargo-vendor/cranelift-bitset-0.124.2/Cargo.toml.orig +0 -22
  433. data/ext/cargo-vendor/cranelift-codegen-0.124.2/.cargo-checksum.json +0 -1
  434. data/ext/cargo-vendor/cranelift-codegen-0.124.2/.cargo_vcs_info.json +0 -6
  435. data/ext/cargo-vendor/cranelift-codegen-0.124.2/Cargo.lock +0 -1352
  436. data/ext/cargo-vendor/cranelift-codegen-0.124.2/Cargo.toml +0 -252
  437. data/ext/cargo-vendor/cranelift-codegen-0.124.2/Cargo.toml.orig +0 -130
  438. data/ext/cargo-vendor/cranelift-codegen-0.124.2/src/inline.rs +0 -1542
  439. data/ext/cargo-vendor/cranelift-codegen-0.124.2/src/ir/instructions.rs +0 -1515
  440. data/ext/cargo-vendor/cranelift-codegen-0.124.2/src/isa/aarch64/abi.rs +0 -1616
  441. data/ext/cargo-vendor/cranelift-codegen-0.124.2/src/isa/aarch64/inst/args.rs +0 -711
  442. data/ext/cargo-vendor/cranelift-codegen-0.124.2/src/isa/aarch64/inst/emit.rs +0 -3666
  443. data/ext/cargo-vendor/cranelift-codegen-0.124.2/src/isa/aarch64/inst/mod.rs +0 -3098
  444. data/ext/cargo-vendor/cranelift-codegen-0.124.2/src/isa/aarch64/inst.isle +0 -5184
  445. data/ext/cargo-vendor/cranelift-codegen-0.124.2/src/isa/aarch64/lower.isle +0 -3240
  446. data/ext/cargo-vendor/cranelift-codegen-0.124.2/src/isa/call_conv.rs +0 -145
  447. data/ext/cargo-vendor/cranelift-codegen-0.124.2/src/isa/pulley_shared/inst/emit.rs +0 -693
  448. data/ext/cargo-vendor/cranelift-codegen-0.124.2/src/isa/pulley_shared/inst/mod.rs +0 -927
  449. data/ext/cargo-vendor/cranelift-codegen-0.124.2/src/isa/pulley_shared/inst.isle +0 -783
  450. data/ext/cargo-vendor/cranelift-codegen-0.124.2/src/isa/pulley_shared/lower.isle +0 -1831
  451. data/ext/cargo-vendor/cranelift-codegen-0.124.2/src/isa/riscv64/inst/emit.rs +0 -2856
  452. data/ext/cargo-vendor/cranelift-codegen-0.124.2/src/isa/riscv64/inst/mod.rs +0 -1925
  453. data/ext/cargo-vendor/cranelift-codegen-0.124.2/src/isa/riscv64/inst.isle +0 -3252
  454. data/ext/cargo-vendor/cranelift-codegen-0.124.2/src/isa/riscv64/lower.isle +0 -3133
  455. data/ext/cargo-vendor/cranelift-codegen-0.124.2/src/isa/riscv64/mod.rs +0 -294
  456. data/ext/cargo-vendor/cranelift-codegen-0.124.2/src/isa/s390x/abi.rs +0 -1526
  457. data/ext/cargo-vendor/cranelift-codegen-0.124.2/src/isa/s390x/inst/emit.rs +0 -3543
  458. data/ext/cargo-vendor/cranelift-codegen-0.124.2/src/isa/s390x/inst/mod.rs +0 -3533
  459. data/ext/cargo-vendor/cranelift-codegen-0.124.2/src/isa/s390x/inst.isle +0 -4934
  460. data/ext/cargo-vendor/cranelift-codegen-0.124.2/src/isa/s390x/lower.isle +0 -4069
  461. data/ext/cargo-vendor/cranelift-codegen-0.124.2/src/isa/x64/abi.rs +0 -1334
  462. data/ext/cargo-vendor/cranelift-codegen-0.124.2/src/isa/x64/inst/args.rs +0 -1048
  463. data/ext/cargo-vendor/cranelift-codegen-0.124.2/src/isa/x64/inst/emit.rs +0 -2183
  464. data/ext/cargo-vendor/cranelift-codegen-0.124.2/src/isa/x64/inst/mod.rs +0 -1652
  465. data/ext/cargo-vendor/cranelift-codegen-0.124.2/src/isa/x64/inst.isle +0 -4074
  466. data/ext/cargo-vendor/cranelift-codegen-0.124.2/src/isa/x64/lower/isle.rs +0 -1245
  467. data/ext/cargo-vendor/cranelift-codegen-0.124.2/src/isa/x64/lower.isle +0 -5055
  468. data/ext/cargo-vendor/cranelift-codegen-0.124.2/src/isa/x64/mod.rs +0 -262
  469. data/ext/cargo-vendor/cranelift-codegen-0.124.2/src/isa/x64/pcc.rs +0 -322
  470. data/ext/cargo-vendor/cranelift-codegen-0.124.2/src/lib.rs +0 -123
  471. data/ext/cargo-vendor/cranelift-codegen-0.124.2/src/machinst/abi.rs +0 -2567
  472. data/ext/cargo-vendor/cranelift-codegen-0.124.2/src/machinst/blockorder.rs +0 -471
  473. data/ext/cargo-vendor/cranelift-codegen-0.124.2/src/machinst/isle.rs +0 -815
  474. data/ext/cargo-vendor/cranelift-codegen-0.124.2/src/machinst/lower.rs +0 -1763
  475. data/ext/cargo-vendor/cranelift-codegen-0.124.2/src/opts/arithmetic.isle +0 -333
  476. data/ext/cargo-vendor/cranelift-codegen-0.124.2/src/opts/bitops.isle +0 -204
  477. data/ext/cargo-vendor/cranelift-codegen-0.124.2/src/opts/icmp.isle +0 -300
  478. data/ext/cargo-vendor/cranelift-codegen-0.124.2/src/opts/selects.isle +0 -100
  479. data/ext/cargo-vendor/cranelift-codegen-0.124.2/src/opts/shifts.isle +0 -307
  480. data/ext/cargo-vendor/cranelift-codegen-0.124.2/src/prelude_lower.isle +0 -1196
  481. data/ext/cargo-vendor/cranelift-codegen-0.124.2/src/settings.rs +0 -572
  482. data/ext/cargo-vendor/cranelift-codegen-0.124.2/src/verifier/mod.rs +0 -2205
  483. data/ext/cargo-vendor/cranelift-codegen-0.124.2/src/write.rs +0 -723
  484. data/ext/cargo-vendor/cranelift-codegen-meta-0.124.2/.cargo-checksum.json +0 -1
  485. data/ext/cargo-vendor/cranelift-codegen-meta-0.124.2/.cargo_vcs_info.json +0 -6
  486. data/ext/cargo-vendor/cranelift-codegen-meta-0.124.2/Cargo.lock +0 -110
  487. data/ext/cargo-vendor/cranelift-codegen-meta-0.124.2/Cargo.toml +0 -90
  488. data/ext/cargo-vendor/cranelift-codegen-meta-0.124.2/Cargo.toml.orig +0 -26
  489. data/ext/cargo-vendor/cranelift-codegen-meta-0.124.2/src/cdsl/formats.rs +0 -144
  490. data/ext/cargo-vendor/cranelift-codegen-meta-0.124.2/src/cdsl/instructions.rs +0 -494
  491. data/ext/cargo-vendor/cranelift-codegen-meta-0.124.2/src/cdsl/mod.rs +0 -72
  492. data/ext/cargo-vendor/cranelift-codegen-meta-0.124.2/src/cdsl/operands.rs +0 -169
  493. data/ext/cargo-vendor/cranelift-codegen-meta-0.124.2/src/cdsl/settings.rs +0 -429
  494. data/ext/cargo-vendor/cranelift-codegen-meta-0.124.2/src/gen_asm.rs +0 -740
  495. data/ext/cargo-vendor/cranelift-codegen-meta-0.124.2/src/gen_inst.rs +0 -1311
  496. data/ext/cargo-vendor/cranelift-codegen-meta-0.124.2/src/gen_isle.rs +0 -1199
  497. data/ext/cargo-vendor/cranelift-codegen-meta-0.124.2/src/gen_settings.rs +0 -452
  498. data/ext/cargo-vendor/cranelift-codegen-meta-0.124.2/src/isa/riscv64.rs +0 -195
  499. data/ext/cargo-vendor/cranelift-codegen-meta-0.124.2/src/isa/x86.rs +0 -448
  500. data/ext/cargo-vendor/cranelift-codegen-meta-0.124.2/src/shared/entities.rs +0 -131
  501. data/ext/cargo-vendor/cranelift-codegen-meta-0.124.2/src/shared/formats.rs +0 -224
  502. data/ext/cargo-vendor/cranelift-codegen-meta-0.124.2/src/shared/instructions.rs +0 -3873
  503. data/ext/cargo-vendor/cranelift-codegen-meta-0.124.2/src/shared/settings.rs +0 -411
  504. data/ext/cargo-vendor/cranelift-codegen-shared-0.124.2/.cargo-checksum.json +0 -1
  505. data/ext/cargo-vendor/cranelift-codegen-shared-0.124.2/.cargo_vcs_info.json +0 -6
  506. data/ext/cargo-vendor/cranelift-codegen-shared-0.124.2/Cargo.lock +0 -7
  507. data/ext/cargo-vendor/cranelift-codegen-shared-0.124.2/Cargo.toml +0 -34
  508. data/ext/cargo-vendor/cranelift-codegen-shared-0.124.2/Cargo.toml.orig +0 -14
  509. data/ext/cargo-vendor/cranelift-control-0.124.2/.cargo-checksum.json +0 -1
  510. data/ext/cargo-vendor/cranelift-control-0.124.2/.cargo_vcs_info.json +0 -6
  511. data/ext/cargo-vendor/cranelift-control-0.124.2/Cargo.lock +0 -16
  512. data/ext/cargo-vendor/cranelift-control-0.124.2/Cargo.toml +0 -45
  513. data/ext/cargo-vendor/cranelift-control-0.124.2/Cargo.toml.orig +0 -25
  514. data/ext/cargo-vendor/cranelift-entity-0.124.2/.cargo-checksum.json +0 -1
  515. data/ext/cargo-vendor/cranelift-entity-0.124.2/.cargo_vcs_info.json +0 -6
  516. data/ext/cargo-vendor/cranelift-entity-0.124.2/Cargo.lock +0 -77
  517. data/ext/cargo-vendor/cranelift-entity-0.124.2/Cargo.toml +0 -95
  518. data/ext/cargo-vendor/cranelift-entity-0.124.2/Cargo.toml.orig +0 -24
  519. data/ext/cargo-vendor/cranelift-entity-0.124.2/src/primary.rs +0 -548
  520. data/ext/cargo-vendor/cranelift-frontend-0.124.2/.cargo-checksum.json +0 -1
  521. data/ext/cargo-vendor/cranelift-frontend-0.124.2/.cargo_vcs_info.json +0 -6
  522. data/ext/cargo-vendor/cranelift-frontend-0.124.2/Cargo.lock +0 -531
  523. data/ext/cargo-vendor/cranelift-frontend-0.124.2/Cargo.toml +0 -117
  524. data/ext/cargo-vendor/cranelift-frontend-0.124.2/Cargo.toml.orig +0 -32
  525. data/ext/cargo-vendor/cranelift-frontend-0.124.2/src/frontend.rs +0 -2028
  526. data/ext/cargo-vendor/cranelift-isle-0.124.2/.cargo-checksum.json +0 -1
  527. data/ext/cargo-vendor/cranelift-isle-0.124.2/.cargo_vcs_info.json +0 -6
  528. data/ext/cargo-vendor/cranelift-isle-0.124.2/Cargo.lock +0 -322
  529. data/ext/cargo-vendor/cranelift-isle-0.124.2/Cargo.toml +0 -89
  530. data/ext/cargo-vendor/cranelift-isle-0.124.2/Cargo.toml.orig +0 -26
  531. data/ext/cargo-vendor/cranelift-native-0.124.2/.cargo-checksum.json +0 -1
  532. data/ext/cargo-vendor/cranelift-native-0.124.2/.cargo_vcs_info.json +0 -6
  533. data/ext/cargo-vendor/cranelift-native-0.124.2/Cargo.lock +0 -305
  534. data/ext/cargo-vendor/cranelift-native-0.124.2/Cargo.toml +0 -54
  535. data/ext/cargo-vendor/cranelift-native-0.124.2/Cargo.toml.orig +0 -24
  536. data/ext/cargo-vendor/cranelift-srcgen-0.124.2/.cargo-checksum.json +0 -1
  537. data/ext/cargo-vendor/cranelift-srcgen-0.124.2/.cargo_vcs_info.json +0 -6
  538. data/ext/cargo-vendor/cranelift-srcgen-0.124.2/Cargo.lock +0 -7
  539. data/ext/cargo-vendor/cranelift-srcgen-0.124.2/Cargo.toml +0 -70
  540. data/ext/cargo-vendor/cranelift-srcgen-0.124.2/Cargo.toml.orig +0 -14
  541. data/ext/cargo-vendor/deterministic-wasi-ctx-3.0.2/.cargo-checksum.json +0 -1
  542. data/ext/cargo-vendor/deterministic-wasi-ctx-3.0.2/.cargo_vcs_info.json +0 -6
  543. data/ext/cargo-vendor/deterministic-wasi-ctx-3.0.2/Cargo.lock +0 -2192
  544. data/ext/cargo-vendor/deterministic-wasi-ctx-3.0.2/Cargo.toml +0 -79
  545. data/ext/cargo-vendor/deterministic-wasi-ctx-3.0.2/Cargo.toml.orig +0 -27
  546. data/ext/cargo-vendor/fxhash-0.2.1/.cargo-checksum.json +0 -1
  547. data/ext/cargo-vendor/fxhash-0.2.1/Cargo.toml +0 -38
  548. data/ext/cargo-vendor/fxhash-0.2.1/Cargo.toml.orig +0 -26
  549. data/ext/cargo-vendor/fxhash-0.2.1/README.md +0 -62
  550. data/ext/cargo-vendor/fxhash-0.2.1/bench.rs +0 -78
  551. data/ext/cargo-vendor/fxhash-0.2.1/lib.rs +0 -324
  552. data/ext/cargo-vendor/fxprof-processed-profile-0.6.0/.cargo-checksum.json +0 -1
  553. data/ext/cargo-vendor/fxprof-processed-profile-0.6.0/.cargo_vcs_info.json +0 -6
  554. data/ext/cargo-vendor/fxprof-processed-profile-0.6.0/Cargo.toml +0 -41
  555. data/ext/cargo-vendor/fxprof-processed-profile-0.6.0/Cargo.toml.orig +0 -20
  556. data/ext/cargo-vendor/fxprof-processed-profile-0.6.0/README.md +0 -27
  557. data/ext/cargo-vendor/fxprof-processed-profile-0.6.0/src/category.rs +0 -98
  558. data/ext/cargo-vendor/fxprof-processed-profile-0.6.0/src/category_color.rs +0 -41
  559. data/ext/cargo-vendor/fxprof-processed-profile-0.6.0/src/counters.rs +0 -130
  560. data/ext/cargo-vendor/fxprof-processed-profile-0.6.0/src/cpu_delta.rs +0 -59
  561. data/ext/cargo-vendor/fxprof-processed-profile-0.6.0/src/fast_hash_map.rs +0 -5
  562. data/ext/cargo-vendor/fxprof-processed-profile-0.6.0/src/frame.rs +0 -54
  563. data/ext/cargo-vendor/fxprof-processed-profile-0.6.0/src/frame_table.rs +0 -166
  564. data/ext/cargo-vendor/fxprof-processed-profile-0.6.0/src/func_table.rs +0 -110
  565. data/ext/cargo-vendor/fxprof-processed-profile-0.6.0/src/global_lib_table.rs +0 -76
  566. data/ext/cargo-vendor/fxprof-processed-profile-0.6.0/src/lib.rs +0 -74
  567. data/ext/cargo-vendor/fxprof-processed-profile-0.6.0/src/lib_mappings.rs +0 -140
  568. data/ext/cargo-vendor/fxprof-processed-profile-0.6.0/src/library_info.rs +0 -120
  569. data/ext/cargo-vendor/fxprof-processed-profile-0.6.0/src/marker_table.rs +0 -78
  570. data/ext/cargo-vendor/fxprof-processed-profile-0.6.0/src/markers.rs +0 -224
  571. data/ext/cargo-vendor/fxprof-processed-profile-0.6.0/src/native_symbols.rs +0 -73
  572. data/ext/cargo-vendor/fxprof-processed-profile-0.6.0/src/process.rs +0 -117
  573. data/ext/cargo-vendor/fxprof-processed-profile-0.6.0/src/profile.rs +0 -718
  574. data/ext/cargo-vendor/fxprof-processed-profile-0.6.0/src/reference_timestamp.rs +0 -43
  575. data/ext/cargo-vendor/fxprof-processed-profile-0.6.0/src/resource_table.rs +0 -63
  576. data/ext/cargo-vendor/fxprof-processed-profile-0.6.0/src/sample_table.rs +0 -50
  577. data/ext/cargo-vendor/fxprof-processed-profile-0.6.0/src/serialization_helpers.rs +0 -30
  578. data/ext/cargo-vendor/fxprof-processed-profile-0.6.0/src/stack_table.rs +0 -80
  579. data/ext/cargo-vendor/fxprof-processed-profile-0.6.0/src/string_table.rs +0 -66
  580. data/ext/cargo-vendor/fxprof-processed-profile-0.6.0/src/thread.rs +0 -225
  581. data/ext/cargo-vendor/fxprof-processed-profile-0.6.0/src/thread_string_table.rs +0 -50
  582. data/ext/cargo-vendor/fxprof-processed-profile-0.6.0/src/timestamp.rs +0 -29
  583. data/ext/cargo-vendor/fxprof-processed-profile-0.6.0/tests/integration_tests/main.rs +0 -1270
  584. data/ext/cargo-vendor/pulley-interpreter-37.0.2/.cargo-checksum.json +0 -1
  585. data/ext/cargo-vendor/pulley-interpreter-37.0.2/.cargo_vcs_info.json +0 -6
  586. data/ext/cargo-vendor/pulley-interpreter-37.0.2/Cargo.lock +0 -426
  587. data/ext/cargo-vendor/pulley-interpreter-37.0.2/Cargo.toml +0 -144
  588. data/ext/cargo-vendor/pulley-interpreter-37.0.2/src/lib.rs +0 -1423
  589. data/ext/cargo-vendor/pulley-macros-37.0.2/.cargo-checksum.json +0 -1
  590. data/ext/cargo-vendor/pulley-macros-37.0.2/.cargo_vcs_info.json +0 -6
  591. data/ext/cargo-vendor/pulley-macros-37.0.2/Cargo.lock +0 -47
  592. data/ext/cargo-vendor/pulley-macros-37.0.2/Cargo.toml +0 -42
  593. data/ext/cargo-vendor/wasmtime-37.0.2/.cargo-checksum.json +0 -1
  594. data/ext/cargo-vendor/wasmtime-37.0.2/.cargo_vcs_info.json +0 -6
  595. data/ext/cargo-vendor/wasmtime-37.0.2/Cargo.lock +0 -2250
  596. data/ext/cargo-vendor/wasmtime-37.0.2/Cargo.toml +0 -558
  597. data/ext/cargo-vendor/wasmtime-37.0.2/Cargo.toml.orig +0 -412
  598. data/ext/cargo-vendor/wasmtime-37.0.2/build.rs +0 -99
  599. data/ext/cargo-vendor/wasmtime-37.0.2/src/compile.rs +0 -1271
  600. data/ext/cargo-vendor/wasmtime-37.0.2/src/config.rs +0 -3792
  601. data/ext/cargo-vendor/wasmtime-37.0.2/src/engine/serialization.rs +0 -801
  602. data/ext/cargo-vendor/wasmtime-37.0.2/src/engine.rs +0 -976
  603. data/ext/cargo-vendor/wasmtime-37.0.2/src/lib.rs +0 -440
  604. data/ext/cargo-vendor/wasmtime-37.0.2/src/runtime/component/component.rs +0 -898
  605. data/ext/cargo-vendor/wasmtime-37.0.2/src/runtime/component/concurrent/futures_and_streams.rs +0 -4239
  606. data/ext/cargo-vendor/wasmtime-37.0.2/src/runtime/component/concurrent.rs +0 -4585
  607. data/ext/cargo-vendor/wasmtime-37.0.2/src/runtime/component/func/host.rs +0 -957
  608. data/ext/cargo-vendor/wasmtime-37.0.2/src/runtime/component/func/typed.rs +0 -2888
  609. data/ext/cargo-vendor/wasmtime-37.0.2/src/runtime/component/func.rs +0 -972
  610. data/ext/cargo-vendor/wasmtime-37.0.2/src/runtime/component/instance.rs +0 -1024
  611. data/ext/cargo-vendor/wasmtime-37.0.2/src/runtime/component/mod.rs +0 -758
  612. data/ext/cargo-vendor/wasmtime-37.0.2/src/runtime/coredump.rs +0 -350
  613. data/ext/cargo-vendor/wasmtime-37.0.2/src/runtime/func.rs +0 -2680
  614. data/ext/cargo-vendor/wasmtime-37.0.2/src/runtime/instantiate.rs +0 -300
  615. data/ext/cargo-vendor/wasmtime-37.0.2/src/runtime/memory.rs +0 -1115
  616. data/ext/cargo-vendor/wasmtime-37.0.2/src/runtime/module.rs +0 -1224
  617. data/ext/cargo-vendor/wasmtime-37.0.2/src/runtime/profiling.rs +0 -338
  618. data/ext/cargo-vendor/wasmtime-37.0.2/src/runtime/store.rs +0 -2782
  619. data/ext/cargo-vendor/wasmtime-37.0.2/src/runtime/trampoline/memory.rs +0 -277
  620. data/ext/cargo-vendor/wasmtime-37.0.2/src/runtime/trampoline/table.rs +0 -50
  621. data/ext/cargo-vendor/wasmtime-37.0.2/src/runtime/trampoline/tag.rs +0 -54
  622. data/ext/cargo-vendor/wasmtime-37.0.2/src/runtime/trap.rs +0 -634
  623. data/ext/cargo-vendor/wasmtime-37.0.2/src/runtime/vm/component/libcalls.rs +0 -1257
  624. data/ext/cargo-vendor/wasmtime-37.0.2/src/runtime/vm/component.rs +0 -1022
  625. data/ext/cargo-vendor/wasmtime-37.0.2/src/runtime/vm/helpers.c +0 -121
  626. data/ext/cargo-vendor/wasmtime-37.0.2/src/runtime/vm/instance.rs +0 -1862
  627. data/ext/cargo-vendor/wasmtime-37.0.2/src/runtime/vm/interpreter.rs +0 -619
  628. data/ext/cargo-vendor/wasmtime-37.0.2/src/runtime/vm/interpreter_disabled.rs +0 -70
  629. data/ext/cargo-vendor/wasmtime-37.0.2/src/runtime/vm/stack_switching/stack/unix/x86_64.rs +0 -83
  630. data/ext/cargo-vendor/wasmtime-37.0.2/src/runtime/vm/stack_switching/stack/unix.rs +0 -353
  631. data/ext/cargo-vendor/wasmtime-37.0.2/src/runtime/vm/stack_switching.rs +0 -691
  632. data/ext/cargo-vendor/wasmtime-37.0.2/src/runtime/vm/sys/custom/capi.rs +0 -219
  633. data/ext/cargo-vendor/wasmtime-37.0.2/src/runtime/vm/sys/custom/traphandlers.rs +0 -69
  634. data/ext/cargo-vendor/wasmtime-37.0.2/src/runtime/vm/sys/miri/traphandlers.rs +0 -34
  635. data/ext/cargo-vendor/wasmtime-37.0.2/src/runtime/vm/sys/unix/machports.rs +0 -515
  636. data/ext/cargo-vendor/wasmtime-37.0.2/src/runtime/vm/sys/unix/signals.rs +0 -566
  637. data/ext/cargo-vendor/wasmtime-37.0.2/src/runtime/vm/sys/unix/traphandlers.rs +0 -79
  638. data/ext/cargo-vendor/wasmtime-37.0.2/src/runtime/vm/sys/windows/traphandlers.rs +0 -31
  639. data/ext/cargo-vendor/wasmtime-37.0.2/src/runtime/vm/sys/windows/vectored_exceptions.rs +0 -125
  640. data/ext/cargo-vendor/wasmtime-37.0.2/src/runtime/vm/throw.rs +0 -123
  641. data/ext/cargo-vendor/wasmtime-37.0.2/src/runtime/vm/traphandlers.rs +0 -1438
  642. data/ext/cargo-vendor/wasmtime-37.0.2/src/runtime/vm/vmcontext.rs +0 -1705
  643. data/ext/cargo-vendor/wasmtime-environ-37.0.2/.cargo-checksum.json +0 -1
  644. data/ext/cargo-vendor/wasmtime-environ-37.0.2/.cargo_vcs_info.json +0 -6
  645. data/ext/cargo-vendor/wasmtime-environ-37.0.2/Cargo.lock +0 -650
  646. data/ext/cargo-vendor/wasmtime-environ-37.0.2/Cargo.toml +0 -234
  647. data/ext/cargo-vendor/wasmtime-environ-37.0.2/Cargo.toml.orig +0 -80
  648. data/ext/cargo-vendor/wasmtime-environ-37.0.2/src/address_map.rs +0 -126
  649. data/ext/cargo-vendor/wasmtime-environ-37.0.2/src/builtin.rs +0 -451
  650. data/ext/cargo-vendor/wasmtime-environ-37.0.2/src/compile/key.rs +0 -221
  651. data/ext/cargo-vendor/wasmtime-environ-37.0.2/src/compile/mod.rs +0 -490
  652. data/ext/cargo-vendor/wasmtime-environ-37.0.2/src/compile/module_artifacts.rs +0 -318
  653. data/ext/cargo-vendor/wasmtime-environ-37.0.2/src/compile/module_environ.rs +0 -1312
  654. data/ext/cargo-vendor/wasmtime-environ-37.0.2/src/component/artifacts.rs +0 -68
  655. data/ext/cargo-vendor/wasmtime-environ-37.0.2/src/component/compiler.rs +0 -21
  656. data/ext/cargo-vendor/wasmtime-environ-37.0.2/src/component/dfg.rs +0 -1100
  657. data/ext/cargo-vendor/wasmtime-environ-37.0.2/src/component/info.rs +0 -1124
  658. data/ext/cargo-vendor/wasmtime-environ-37.0.2/src/component/translate/inline.rs +0 -1792
  659. data/ext/cargo-vendor/wasmtime-environ-37.0.2/src/component.rs +0 -213
  660. data/ext/cargo-vendor/wasmtime-environ-37.0.2/src/hostcall.rs +0 -82
  661. data/ext/cargo-vendor/wasmtime-environ-37.0.2/src/lib.rs +0 -80
  662. data/ext/cargo-vendor/wasmtime-environ-37.0.2/src/module.rs +0 -760
  663. data/ext/cargo-vendor/wasmtime-environ-37.0.2/src/module_artifacts.rs +0 -119
  664. data/ext/cargo-vendor/wasmtime-environ-37.0.2/src/trap_encoding.rs +0 -244
  665. data/ext/cargo-vendor/wasmtime-environ-37.0.2/src/vmoffsets.rs +0 -1167
  666. data/ext/cargo-vendor/wasmtime-internal-asm-macros-37.0.2/.cargo-checksum.json +0 -1
  667. data/ext/cargo-vendor/wasmtime-internal-asm-macros-37.0.2/.cargo_vcs_info.json +0 -6
  668. data/ext/cargo-vendor/wasmtime-internal-asm-macros-37.0.2/Cargo.lock +0 -16
  669. data/ext/cargo-vendor/wasmtime-internal-asm-macros-37.0.2/Cargo.toml +0 -35
  670. data/ext/cargo-vendor/wasmtime-internal-asm-macros-37.0.2/Cargo.toml.orig +0 -14
  671. data/ext/cargo-vendor/wasmtime-internal-asm-macros-37.0.2/src/lib.rs +0 -90
  672. data/ext/cargo-vendor/wasmtime-internal-cache-37.0.2/.cargo-checksum.json +0 -1
  673. data/ext/cargo-vendor/wasmtime-internal-cache-37.0.2/.cargo_vcs_info.json +0 -6
  674. data/ext/cargo-vendor/wasmtime-internal-cache-37.0.2/Cargo.lock +0 -840
  675. data/ext/cargo-vendor/wasmtime-internal-cache-37.0.2/Cargo.toml +0 -128
  676. data/ext/cargo-vendor/wasmtime-internal-component-macro-37.0.2/.cargo-checksum.json +0 -1
  677. data/ext/cargo-vendor/wasmtime-internal-component-macro-37.0.2/.cargo_vcs_info.json +0 -6
  678. data/ext/cargo-vendor/wasmtime-internal-component-macro-37.0.2/Cargo.lock +0 -285
  679. data/ext/cargo-vendor/wasmtime-internal-component-macro-37.0.2/Cargo.toml +0 -146
  680. data/ext/cargo-vendor/wasmtime-internal-component-macro-37.0.2/tests/codegen.rs +0 -731
  681. data/ext/cargo-vendor/wasmtime-internal-component-macro-37.0.2/tests/expanded/path1_async.rs +0 -206
  682. data/ext/cargo-vendor/wasmtime-internal-component-macro-37.0.2/tests/expanded/path1_concurrent.rs +0 -206
  683. data/ext/cargo-vendor/wasmtime-internal-component-macro-37.0.2/tests/expanded/path1_tracing_async.rs +0 -206
  684. data/ext/cargo-vendor/wasmtime-internal-component-macro-37.0.2/tests/expanded/path2_async.rs +0 -206
  685. data/ext/cargo-vendor/wasmtime-internal-component-macro-37.0.2/tests/expanded/path2_concurrent.rs +0 -206
  686. data/ext/cargo-vendor/wasmtime-internal-component-macro-37.0.2/tests/expanded/path2_tracing_async.rs +0 -206
  687. data/ext/cargo-vendor/wasmtime-internal-component-macro-37.0.2/tests/expanded/worlds-with-types_async.rs +0 -272
  688. data/ext/cargo-vendor/wasmtime-internal-component-macro-37.0.2/tests/expanded/worlds-with-types_concurrent.rs +0 -272
  689. data/ext/cargo-vendor/wasmtime-internal-component-macro-37.0.2/tests/expanded/worlds-with-types_tracing_async.rs +0 -280
  690. data/ext/cargo-vendor/wasmtime-internal-component-util-37.0.2/.cargo-checksum.json +0 -1
  691. data/ext/cargo-vendor/wasmtime-internal-component-util-37.0.2/.cargo_vcs_info.json +0 -6
  692. data/ext/cargo-vendor/wasmtime-internal-component-util-37.0.2/Cargo.lock +0 -7
  693. data/ext/cargo-vendor/wasmtime-internal-component-util-37.0.2/Cargo.toml +0 -38
  694. data/ext/cargo-vendor/wasmtime-internal-cranelift-37.0.2/.cargo-checksum.json +0 -1
  695. data/ext/cargo-vendor/wasmtime-internal-cranelift-37.0.2/.cargo_vcs_info.json +0 -6
  696. data/ext/cargo-vendor/wasmtime-internal-cranelift-37.0.2/Cargo.lock +0 -711
  697. data/ext/cargo-vendor/wasmtime-internal-cranelift-37.0.2/Cargo.toml +0 -187
  698. data/ext/cargo-vendor/wasmtime-internal-cranelift-37.0.2/src/compiler/component.rs +0 -1623
  699. data/ext/cargo-vendor/wasmtime-internal-cranelift-37.0.2/src/compiler.rs +0 -1476
  700. data/ext/cargo-vendor/wasmtime-internal-cranelift-37.0.2/src/func_environ/stack_switching/instructions.rs +0 -1917
  701. data/ext/cargo-vendor/wasmtime-internal-cranelift-37.0.2/src/func_environ.rs +0 -4313
  702. data/ext/cargo-vendor/wasmtime-internal-cranelift-37.0.2/src/lib.rs +0 -449
  703. data/ext/cargo-vendor/wasmtime-internal-fiber-37.0.2/.cargo-checksum.json +0 -1
  704. data/ext/cargo-vendor/wasmtime-internal-fiber-37.0.2/.cargo_vcs_info.json +0 -6
  705. data/ext/cargo-vendor/wasmtime-internal-fiber-37.0.2/Cargo.lock +0 -353
  706. data/ext/cargo-vendor/wasmtime-internal-fiber-37.0.2/Cargo.toml +0 -111
  707. data/ext/cargo-vendor/wasmtime-internal-fiber-37.0.2/Cargo.toml.orig +0 -42
  708. data/ext/cargo-vendor/wasmtime-internal-fiber-37.0.2/build.rs +0 -39
  709. data/ext/cargo-vendor/wasmtime-internal-fiber-37.0.2/src/lib.rs +0 -434
  710. data/ext/cargo-vendor/wasmtime-internal-fiber-37.0.2/src/stackswitch/aarch64.rs +0 -184
  711. data/ext/cargo-vendor/wasmtime-internal-fiber-37.0.2/src/stackswitch/arm.rs +0 -86
  712. data/ext/cargo-vendor/wasmtime-internal-fiber-37.0.2/src/stackswitch/riscv64.rs +0 -158
  713. data/ext/cargo-vendor/wasmtime-internal-fiber-37.0.2/src/stackswitch/s390x.S +0 -123
  714. data/ext/cargo-vendor/wasmtime-internal-fiber-37.0.2/src/stackswitch/x86.rs +0 -109
  715. data/ext/cargo-vendor/wasmtime-internal-fiber-37.0.2/src/stackswitch/x86_64.rs +0 -160
  716. data/ext/cargo-vendor/wasmtime-internal-fiber-37.0.2/src/stackswitch.rs +0 -80
  717. data/ext/cargo-vendor/wasmtime-internal-jit-debug-37.0.2/.cargo-checksum.json +0 -1
  718. data/ext/cargo-vendor/wasmtime-internal-jit-debug-37.0.2/.cargo_vcs_info.json +0 -6
  719. data/ext/cargo-vendor/wasmtime-internal-jit-debug-37.0.2/Cargo.lock +0 -203
  720. data/ext/cargo-vendor/wasmtime-internal-jit-debug-37.0.2/Cargo.toml +0 -110
  721. data/ext/cargo-vendor/wasmtime-internal-jit-icache-coherence-37.0.2/.cargo-checksum.json +0 -1
  722. data/ext/cargo-vendor/wasmtime-internal-jit-icache-coherence-37.0.2/.cargo_vcs_info.json +0 -6
  723. data/ext/cargo-vendor/wasmtime-internal-jit-icache-coherence-37.0.2/Cargo.lock +0 -104
  724. data/ext/cargo-vendor/wasmtime-internal-jit-icache-coherence-37.0.2/Cargo.toml +0 -91
  725. data/ext/cargo-vendor/wasmtime-internal-math-37.0.2/.cargo-checksum.json +0 -1
  726. data/ext/cargo-vendor/wasmtime-internal-math-37.0.2/.cargo_vcs_info.json +0 -6
  727. data/ext/cargo-vendor/wasmtime-internal-math-37.0.2/Cargo.lock +0 -16
  728. data/ext/cargo-vendor/wasmtime-internal-math-37.0.2/Cargo.toml +0 -78
  729. data/ext/cargo-vendor/wasmtime-internal-slab-37.0.2/.cargo-checksum.json +0 -1
  730. data/ext/cargo-vendor/wasmtime-internal-slab-37.0.2/.cargo_vcs_info.json +0 -6
  731. data/ext/cargo-vendor/wasmtime-internal-slab-37.0.2/Cargo.lock +0 -7
  732. data/ext/cargo-vendor/wasmtime-internal-slab-37.0.2/Cargo.toml +0 -70
  733. data/ext/cargo-vendor/wasmtime-internal-unwinder-37.0.2/.cargo-checksum.json +0 -1
  734. data/ext/cargo-vendor/wasmtime-internal-unwinder-37.0.2/.cargo_vcs_info.json +0 -6
  735. data/ext/cargo-vendor/wasmtime-internal-unwinder-37.0.2/Cargo.lock +0 -328
  736. data/ext/cargo-vendor/wasmtime-internal-unwinder-37.0.2/Cargo.toml +0 -106
  737. data/ext/cargo-vendor/wasmtime-internal-unwinder-37.0.2/src/stackwalk.rs +0 -219
  738. data/ext/cargo-vendor/wasmtime-internal-versioned-export-macros-37.0.2/.cargo-checksum.json +0 -1
  739. data/ext/cargo-vendor/wasmtime-internal-versioned-export-macros-37.0.2/.cargo_vcs_info.json +0 -6
  740. data/ext/cargo-vendor/wasmtime-internal-versioned-export-macros-37.0.2/Cargo.lock +0 -47
  741. data/ext/cargo-vendor/wasmtime-internal-versioned-export-macros-37.0.2/Cargo.toml +0 -43
  742. data/ext/cargo-vendor/wasmtime-internal-winch-37.0.2/.cargo-checksum.json +0 -1
  743. data/ext/cargo-vendor/wasmtime-internal-winch-37.0.2/.cargo_vcs_info.json +0 -6
  744. data/ext/cargo-vendor/wasmtime-internal-winch-37.0.2/Cargo.lock +0 -649
  745. data/ext/cargo-vendor/wasmtime-internal-winch-37.0.2/Cargo.toml +0 -132
  746. data/ext/cargo-vendor/wasmtime-internal-winch-37.0.2/src/compiler.rs +0 -402
  747. data/ext/cargo-vendor/wasmtime-internal-wit-bindgen-37.0.2/.cargo-checksum.json +0 -1
  748. data/ext/cargo-vendor/wasmtime-internal-wit-bindgen-37.0.2/.cargo_vcs_info.json +0 -6
  749. data/ext/cargo-vendor/wasmtime-internal-wit-bindgen-37.0.2/Cargo.lock +0 -193
  750. data/ext/cargo-vendor/wasmtime-internal-wit-bindgen-37.0.2/Cargo.toml +0 -90
  751. data/ext/cargo-vendor/wasmtime-internal-wit-bindgen-37.0.2/src/config.rs +0 -164
  752. data/ext/cargo-vendor/wasmtime-internal-wit-bindgen-37.0.2/src/lib.rs +0 -3527
  753. data/ext/cargo-vendor/wasmtime-wasi-37.0.2/.cargo-checksum.json +0 -1
  754. data/ext/cargo-vendor/wasmtime-wasi-37.0.2/.cargo_vcs_info.json +0 -6
  755. data/ext/cargo-vendor/wasmtime-wasi-37.0.2/Cargo.lock +0 -2512
  756. data/ext/cargo-vendor/wasmtime-wasi-37.0.2/Cargo.toml +0 -262
  757. data/ext/cargo-vendor/wasmtime-wasi-37.0.2/src/lib.rs +0 -48
  758. data/ext/cargo-vendor/wasmtime-wasi-37.0.2/src/sockets/tcp.rs +0 -819
  759. data/ext/cargo-vendor/wasmtime-wasi-37.0.2/src/view.rs +0 -95
  760. data/ext/cargo-vendor/wasmtime-wasi-37.0.2/tests/all/p3/mod.rs +0 -144
  761. data/ext/cargo-vendor/wasmtime-wasi-37.0.2/tests/all/store.rs +0 -81
  762. data/ext/cargo-vendor/wasmtime-wasi-io-37.0.2/.cargo-checksum.json +0 -1
  763. data/ext/cargo-vendor/wasmtime-wasi-io-37.0.2/.cargo_vcs_info.json +0 -6
  764. data/ext/cargo-vendor/wasmtime-wasi-io-37.0.2/Cargo.lock +0 -1211
  765. data/ext/cargo-vendor/wasmtime-wasi-io-37.0.2/Cargo.toml +0 -105
  766. data/ext/cargo-vendor/wiggle-37.0.2/.cargo-checksum.json +0 -1
  767. data/ext/cargo-vendor/wiggle-37.0.2/.cargo_vcs_info.json +0 -6
  768. data/ext/cargo-vendor/wiggle-37.0.2/Cargo.lock +0 -1168
  769. data/ext/cargo-vendor/wiggle-37.0.2/Cargo.toml +0 -139
  770. data/ext/cargo-vendor/wiggle-generate-37.0.2/.cargo-checksum.json +0 -1
  771. data/ext/cargo-vendor/wiggle-generate-37.0.2/.cargo_vcs_info.json +0 -6
  772. data/ext/cargo-vendor/wiggle-generate-37.0.2/Cargo.lock +0 -115
  773. data/ext/cargo-vendor/wiggle-generate-37.0.2/Cargo.toml +0 -102
  774. data/ext/cargo-vendor/wiggle-macro-37.0.2/.cargo-checksum.json +0 -1
  775. data/ext/cargo-vendor/wiggle-macro-37.0.2/.cargo_vcs_info.json +0 -6
  776. data/ext/cargo-vendor/wiggle-macro-37.0.2/Cargo.lock +0 -127
  777. data/ext/cargo-vendor/wiggle-macro-37.0.2/Cargo.toml +0 -98
  778. data/ext/cargo-vendor/winch-codegen-37.0.2/.cargo-checksum.json +0 -1
  779. data/ext/cargo-vendor/winch-codegen-37.0.2/.cargo_vcs_info.json +0 -6
  780. data/ext/cargo-vendor/winch-codegen-37.0.2/Cargo.lock +0 -620
  781. data/ext/cargo-vendor/winch-codegen-37.0.2/Cargo.toml +0 -133
  782. data/ext/cargo-vendor/winch-codegen-37.0.2/src/codegen/env.rs +0 -415
  783. /data/ext/cargo-vendor/{cap-primitives-3.4.4 → cap-primitives-3.4.5}/COPYRIGHT +0 -0
  784. /data/ext/cargo-vendor/{cap-primitives-3.4.4 → cap-primitives-3.4.5}/LICENSE-APACHE +0 -0
  785. /data/ext/cargo-vendor/{cap-primitives-3.4.4 → cap-primitives-3.4.5}/LICENSE-Apache-2.0_WITH_LLVM-exception +0 -0
  786. /data/ext/cargo-vendor/{cap-primitives-3.4.4 → cap-primitives-3.4.5}/LICENSE-MIT +0 -0
  787. /data/ext/cargo-vendor/{cap-primitives-3.4.4 → cap-primitives-3.4.5}/README.md +0 -0
  788. /data/ext/cargo-vendor/{cap-primitives-3.4.4 → cap-primitives-3.4.5}/build.rs +0 -0
  789. /data/ext/cargo-vendor/{cap-primitives-3.4.4 → cap-primitives-3.4.5}/src/fs/access.rs +0 -0
  790. /data/ext/cargo-vendor/{cap-primitives-3.4.4 → cap-primitives-3.4.5}/src/fs/assert_same_file.rs +0 -0
  791. /data/ext/cargo-vendor/{cap-primitives-3.4.4 → cap-primitives-3.4.5}/src/fs/canonicalize.rs +0 -0
  792. /data/ext/cargo-vendor/{cap-primitives-3.4.4 → cap-primitives-3.4.5}/src/fs/copy.rs +0 -0
  793. /data/ext/cargo-vendor/{cap-primitives-3.4.4 → cap-primitives-3.4.5}/src/fs/create_dir.rs +0 -0
  794. /data/ext/cargo-vendor/{cap-primitives-3.4.4 → cap-primitives-3.4.5}/src/fs/dir_builder.rs +0 -0
  795. /data/ext/cargo-vendor/{cap-primitives-3.4.4 → cap-primitives-3.4.5}/src/fs/dir_entry.rs +0 -0
  796. /data/ext/cargo-vendor/{cap-primitives-3.4.4 → cap-primitives-3.4.5}/src/fs/dir_options.rs +0 -0
  797. /data/ext/cargo-vendor/{cap-primitives-3.4.4 → cap-primitives-3.4.5}/src/fs/errors.rs +0 -0
  798. /data/ext/cargo-vendor/{cap-primitives-3.4.4 → cap-primitives-3.4.5}/src/fs/file.rs +0 -0
  799. /data/ext/cargo-vendor/{cap-primitives-3.4.4 → cap-primitives-3.4.5}/src/fs/file_path_by_searching.rs +0 -0
  800. /data/ext/cargo-vendor/{cap-primitives-3.4.4 → cap-primitives-3.4.5}/src/fs/file_type.rs +0 -0
  801. /data/ext/cargo-vendor/{cap-primitives-3.4.4 → cap-primitives-3.4.5}/src/fs/follow_symlinks.rs +0 -0
  802. /data/ext/cargo-vendor/{cap-primitives-3.4.4 → cap-primitives-3.4.5}/src/fs/hard_link.rs +0 -0
  803. /data/ext/cargo-vendor/{cap-primitives-3.4.4 → cap-primitives-3.4.5}/src/fs/is_file_read_write.rs +0 -0
  804. /data/ext/cargo-vendor/{cap-primitives-3.4.4 → cap-primitives-3.4.5}/src/fs/manually/canonical_path.rs +0 -0
  805. /data/ext/cargo-vendor/{cap-primitives-3.4.4 → cap-primitives-3.4.5}/src/fs/manually/canonicalize.rs +0 -0
  806. /data/ext/cargo-vendor/{cap-primitives-3.4.4 → cap-primitives-3.4.5}/src/fs/manually/cow_component.rs +0 -0
  807. /data/ext/cargo-vendor/{cap-primitives-3.4.4 → cap-primitives-3.4.5}/src/fs/manually/mod.rs +0 -0
  808. /data/ext/cargo-vendor/{cap-primitives-3.4.4 → cap-primitives-3.4.5}/src/fs/manually/open.rs +0 -0
  809. /data/ext/cargo-vendor/{cap-primitives-3.4.4 → cap-primitives-3.4.5}/src/fs/manually/open_entry.rs +0 -0
  810. /data/ext/cargo-vendor/{cap-primitives-3.4.4 → cap-primitives-3.4.5}/src/fs/manually/read_link_one.rs +0 -0
  811. /data/ext/cargo-vendor/{cap-primitives-3.4.4 → cap-primitives-3.4.5}/src/fs/maybe_owned_file.rs +0 -0
  812. /data/ext/cargo-vendor/{cap-primitives-3.4.4 → cap-primitives-3.4.5}/src/fs/metadata.rs +0 -0
  813. /data/ext/cargo-vendor/{cap-primitives-3.4.4 → cap-primitives-3.4.5}/src/fs/mod.rs +0 -0
  814. /data/ext/cargo-vendor/{cap-primitives-3.4.4 → cap-primitives-3.4.5}/src/fs/open.rs +0 -0
  815. /data/ext/cargo-vendor/{cap-primitives-3.4.4 → cap-primitives-3.4.5}/src/fs/open_ambient.rs +0 -0
  816. /data/ext/cargo-vendor/{cap-primitives-3.4.4 → cap-primitives-3.4.5}/src/fs/open_dir.rs +0 -0
  817. /data/ext/cargo-vendor/{cap-primitives-3.4.4 → cap-primitives-3.4.5}/src/fs/open_options.rs +0 -0
  818. /data/ext/cargo-vendor/{cap-primitives-3.4.4 → cap-primitives-3.4.5}/src/fs/open_unchecked_error.rs +0 -0
  819. /data/ext/cargo-vendor/{cap-primitives-3.4.4 → cap-primitives-3.4.5}/src/fs/permissions.rs +0 -0
  820. /data/ext/cargo-vendor/{cap-primitives-3.4.4 → cap-primitives-3.4.5}/src/fs/read_dir.rs +0 -0
  821. /data/ext/cargo-vendor/{cap-primitives-3.4.4 → cap-primitives-3.4.5}/src/fs/read_link.rs +0 -0
  822. /data/ext/cargo-vendor/{cap-primitives-3.4.4 → cap-primitives-3.4.5}/src/fs/remove_dir.rs +0 -0
  823. /data/ext/cargo-vendor/{cap-primitives-3.4.4 → cap-primitives-3.4.5}/src/fs/remove_dir_all.rs +0 -0
  824. /data/ext/cargo-vendor/{cap-primitives-3.4.4 → cap-primitives-3.4.5}/src/fs/remove_file.rs +0 -0
  825. /data/ext/cargo-vendor/{cap-primitives-3.4.4 → cap-primitives-3.4.5}/src/fs/remove_open_dir.rs +0 -0
  826. /data/ext/cargo-vendor/{cap-primitives-3.4.4 → cap-primitives-3.4.5}/src/fs/rename.rs +0 -0
  827. /data/ext/cargo-vendor/{cap-primitives-3.4.4 → cap-primitives-3.4.5}/src/fs/reopen.rs +0 -0
  828. /data/ext/cargo-vendor/{cap-primitives-3.4.4 → cap-primitives-3.4.5}/src/fs/set_permissions.rs +0 -0
  829. /data/ext/cargo-vendor/{cap-primitives-3.4.4 → cap-primitives-3.4.5}/src/fs/set_times.rs +0 -0
  830. /data/ext/cargo-vendor/{cap-primitives-3.4.4 → cap-primitives-3.4.5}/src/fs/stat.rs +0 -0
  831. /data/ext/cargo-vendor/{cap-primitives-3.4.4 → cap-primitives-3.4.5}/src/fs/symlink.rs +0 -0
  832. /data/ext/cargo-vendor/{cap-primitives-3.4.4 → cap-primitives-3.4.5}/src/fs/system_time_spec.rs +0 -0
  833. /data/ext/cargo-vendor/{cap-primitives-3.4.4 → cap-primitives-3.4.5}/src/fs/via_parent/access.rs +0 -0
  834. /data/ext/cargo-vendor/{cap-primitives-3.4.4 → cap-primitives-3.4.5}/src/fs/via_parent/create_dir.rs +0 -0
  835. /data/ext/cargo-vendor/{cap-primitives-3.4.4 → cap-primitives-3.4.5}/src/fs/via_parent/hard_link.rs +0 -0
  836. /data/ext/cargo-vendor/{cap-primitives-3.4.4 → cap-primitives-3.4.5}/src/fs/via_parent/mod.rs +0 -0
  837. /data/ext/cargo-vendor/{cap-primitives-3.4.4 → cap-primitives-3.4.5}/src/fs/via_parent/read_link.rs +0 -0
  838. /data/ext/cargo-vendor/{cap-primitives-3.4.4 → cap-primitives-3.4.5}/src/fs/via_parent/remove_dir.rs +0 -0
  839. /data/ext/cargo-vendor/{cap-primitives-3.4.4 → cap-primitives-3.4.5}/src/fs/via_parent/remove_file.rs +0 -0
  840. /data/ext/cargo-vendor/{cap-primitives-3.4.4 → cap-primitives-3.4.5}/src/fs/via_parent/rename.rs +0 -0
  841. /data/ext/cargo-vendor/{cap-primitives-3.4.4 → cap-primitives-3.4.5}/src/fs/via_parent/set_permissions.rs +0 -0
  842. /data/ext/cargo-vendor/{cap-primitives-3.4.4 → cap-primitives-3.4.5}/src/fs/via_parent/set_symlink_permissions.rs +0 -0
  843. /data/ext/cargo-vendor/{cap-primitives-3.4.4 → cap-primitives-3.4.5}/src/fs/via_parent/set_times_nofollow.rs +0 -0
  844. /data/ext/cargo-vendor/{cap-primitives-3.4.4 → cap-primitives-3.4.5}/src/fs/via_parent/symlink.rs +0 -0
  845. /data/ext/cargo-vendor/{cap-primitives-3.4.4 → cap-primitives-3.4.5}/src/lib.rs +0 -0
  846. /data/ext/cargo-vendor/{cap-primitives-3.4.4 → cap-primitives-3.4.5}/src/net/mod.rs +0 -0
  847. /data/ext/cargo-vendor/{cap-primitives-3.4.4 → cap-primitives-3.4.5}/src/net/pool.rs +0 -0
  848. /data/ext/cargo-vendor/{cap-primitives-3.4.4 → cap-primitives-3.4.5}/src/rustix/darwin/fs/file_path.rs +0 -0
  849. /data/ext/cargo-vendor/{cap-primitives-3.4.4 → cap-primitives-3.4.5}/src/rustix/darwin/fs/mod.rs +0 -0
  850. /data/ext/cargo-vendor/{cap-primitives-3.4.4 → cap-primitives-3.4.5}/src/rustix/darwin/mod.rs +0 -0
  851. /data/ext/cargo-vendor/{cap-primitives-3.4.4 → cap-primitives-3.4.5}/src/rustix/freebsd/fs/check.rs +0 -0
  852. /data/ext/cargo-vendor/{cap-primitives-3.4.4 → cap-primitives-3.4.5}/src/rustix/freebsd/fs/mod.rs +0 -0
  853. /data/ext/cargo-vendor/{cap-primitives-3.4.4 → cap-primitives-3.4.5}/src/rustix/freebsd/fs/open_entry_impl.rs +0 -0
  854. /data/ext/cargo-vendor/{cap-primitives-3.4.4 → cap-primitives-3.4.5}/src/rustix/freebsd/fs/open_impl.rs +0 -0
  855. /data/ext/cargo-vendor/{cap-primitives-3.4.4 → cap-primitives-3.4.5}/src/rustix/freebsd/fs/remove_dir_impl.rs +0 -0
  856. /data/ext/cargo-vendor/{cap-primitives-3.4.4 → cap-primitives-3.4.5}/src/rustix/freebsd/fs/remove_file_impl.rs +0 -0
  857. /data/ext/cargo-vendor/{cap-primitives-3.4.4 → cap-primitives-3.4.5}/src/rustix/freebsd/fs/set_permissions_impl.rs +0 -0
  858. /data/ext/cargo-vendor/{cap-primitives-3.4.4 → cap-primitives-3.4.5}/src/rustix/freebsd/fs/set_times_impl.rs +0 -0
  859. /data/ext/cargo-vendor/{cap-primitives-3.4.4 → cap-primitives-3.4.5}/src/rustix/freebsd/fs/stat_impl.rs +0 -0
  860. /data/ext/cargo-vendor/{cap-primitives-3.4.4 → cap-primitives-3.4.5}/src/rustix/freebsd/mod.rs +0 -0
  861. /data/ext/cargo-vendor/{cap-primitives-3.4.4 → cap-primitives-3.4.5}/src/rustix/fs/access_unchecked.rs +0 -0
  862. /data/ext/cargo-vendor/{cap-primitives-3.4.4 → cap-primitives-3.4.5}/src/rustix/fs/copy_impl.rs +0 -0
  863. /data/ext/cargo-vendor/{cap-primitives-3.4.4 → cap-primitives-3.4.5}/src/rustix/fs/create_dir_unchecked.rs +0 -0
  864. /data/ext/cargo-vendor/{cap-primitives-3.4.4 → cap-primitives-3.4.5}/src/rustix/fs/cvt.rs +0 -0
  865. /data/ext/cargo-vendor/{cap-primitives-3.4.4 → cap-primitives-3.4.5}/src/rustix/fs/dir_entry_inner.rs +0 -0
  866. /data/ext/cargo-vendor/{cap-primitives-3.4.4 → cap-primitives-3.4.5}/src/rustix/fs/dir_options_ext.rs +0 -0
  867. /data/ext/cargo-vendor/{cap-primitives-3.4.4 → cap-primitives-3.4.5}/src/rustix/fs/dir_utils.rs +0 -0
  868. /data/ext/cargo-vendor/{cap-primitives-3.4.4 → cap-primitives-3.4.5}/src/rustix/fs/errors.rs +0 -0
  869. /data/ext/cargo-vendor/{cap-primitives-3.4.4 → cap-primitives-3.4.5}/src/rustix/fs/file_path.rs +0 -0
  870. /data/ext/cargo-vendor/{cap-primitives-3.4.4 → cap-primitives-3.4.5}/src/rustix/fs/file_type_ext.rs +0 -0
  871. /data/ext/cargo-vendor/{cap-primitives-3.4.4 → cap-primitives-3.4.5}/src/rustix/fs/hard_link_unchecked.rs +0 -0
  872. /data/ext/cargo-vendor/{cap-primitives-3.4.4 → cap-primitives-3.4.5}/src/rustix/fs/is_file_read_write_impl.rs +0 -0
  873. /data/ext/cargo-vendor/{cap-primitives-3.4.4 → cap-primitives-3.4.5}/src/rustix/fs/is_root_dir.rs +0 -0
  874. /data/ext/cargo-vendor/{cap-primitives-3.4.4 → cap-primitives-3.4.5}/src/rustix/fs/is_same_file.rs +0 -0
  875. /data/ext/cargo-vendor/{cap-primitives-3.4.4 → cap-primitives-3.4.5}/src/rustix/fs/metadata_ext.rs +0 -0
  876. /data/ext/cargo-vendor/{cap-primitives-3.4.4 → cap-primitives-3.4.5}/src/rustix/fs/mod.rs +0 -0
  877. /data/ext/cargo-vendor/{cap-primitives-3.4.4 → cap-primitives-3.4.5}/src/rustix/fs/oflags.rs +0 -0
  878. /data/ext/cargo-vendor/{cap-primitives-3.4.4 → cap-primitives-3.4.5}/src/rustix/fs/open_options_ext.rs +0 -0
  879. /data/ext/cargo-vendor/{cap-primitives-3.4.4 → cap-primitives-3.4.5}/src/rustix/fs/open_unchecked.rs +0 -0
  880. /data/ext/cargo-vendor/{cap-primitives-3.4.4 → cap-primitives-3.4.5}/src/rustix/fs/permissions_ext.rs +0 -0
  881. /data/ext/cargo-vendor/{cap-primitives-3.4.4 → cap-primitives-3.4.5}/src/rustix/fs/read_dir_inner.rs +0 -0
  882. /data/ext/cargo-vendor/{cap-primitives-3.4.4 → cap-primitives-3.4.5}/src/rustix/fs/read_link_unchecked.rs +0 -0
  883. /data/ext/cargo-vendor/{cap-primitives-3.4.4 → cap-primitives-3.4.5}/src/rustix/fs/remove_dir_all_impl.rs +0 -0
  884. /data/ext/cargo-vendor/{cap-primitives-3.4.4 → cap-primitives-3.4.5}/src/rustix/fs/remove_dir_unchecked.rs +0 -0
  885. /data/ext/cargo-vendor/{cap-primitives-3.4.4 → cap-primitives-3.4.5}/src/rustix/fs/remove_file_unchecked.rs +0 -0
  886. /data/ext/cargo-vendor/{cap-primitives-3.4.4 → cap-primitives-3.4.5}/src/rustix/fs/remove_open_dir_by_searching.rs +0 -0
  887. /data/ext/cargo-vendor/{cap-primitives-3.4.4 → cap-primitives-3.4.5}/src/rustix/fs/rename_unchecked.rs +0 -0
  888. /data/ext/cargo-vendor/{cap-primitives-3.4.4 → cap-primitives-3.4.5}/src/rustix/fs/reopen_impl.rs +0 -0
  889. /data/ext/cargo-vendor/{cap-primitives-3.4.4 → cap-primitives-3.4.5}/src/rustix/fs/set_permissions_impl.rs +0 -0
  890. /data/ext/cargo-vendor/{cap-primitives-3.4.4 → cap-primitives-3.4.5}/src/rustix/fs/set_symlink_permissions_unchecked.rs +0 -0
  891. /data/ext/cargo-vendor/{cap-primitives-3.4.4 → cap-primitives-3.4.5}/src/rustix/fs/set_times_impl.rs +0 -0
  892. /data/ext/cargo-vendor/{cap-primitives-3.4.4 → cap-primitives-3.4.5}/src/rustix/fs/stat_unchecked.rs +0 -0
  893. /data/ext/cargo-vendor/{cap-primitives-3.4.4 → cap-primitives-3.4.5}/src/rustix/fs/symlink_unchecked.rs +0 -0
  894. /data/ext/cargo-vendor/{cap-primitives-3.4.4 → cap-primitives-3.4.5}/src/rustix/fs/times.rs +0 -0
  895. /data/ext/cargo-vendor/{cap-primitives-3.4.4 → cap-primitives-3.4.5}/src/rustix/linux/fs/canonicalize_impl.rs +0 -0
  896. /data/ext/cargo-vendor/{cap-primitives-3.4.4 → cap-primitives-3.4.5}/src/rustix/linux/fs/file_metadata.rs +0 -0
  897. /data/ext/cargo-vendor/{cap-primitives-3.4.4 → cap-primitives-3.4.5}/src/rustix/linux/fs/file_path.rs +0 -0
  898. /data/ext/cargo-vendor/{cap-primitives-3.4.4 → cap-primitives-3.4.5}/src/rustix/linux/fs/mod.rs +0 -0
  899. /data/ext/cargo-vendor/{cap-primitives-3.4.4 → cap-primitives-3.4.5}/src/rustix/linux/fs/open_entry_impl.rs +0 -0
  900. /data/ext/cargo-vendor/{cap-primitives-3.4.4 → cap-primitives-3.4.5}/src/rustix/linux/fs/open_impl.rs +0 -0
  901. /data/ext/cargo-vendor/{cap-primitives-3.4.4 → cap-primitives-3.4.5}/src/rustix/linux/fs/procfs.rs +0 -0
  902. /data/ext/cargo-vendor/{cap-primitives-3.4.4 → cap-primitives-3.4.5}/src/rustix/linux/fs/set_permissions_impl.rs +0 -0
  903. /data/ext/cargo-vendor/{cap-primitives-3.4.4 → cap-primitives-3.4.5}/src/rustix/linux/fs/set_times_impl.rs +0 -0
  904. /data/ext/cargo-vendor/{cap-primitives-3.4.4 → cap-primitives-3.4.5}/src/rustix/linux/mod.rs +0 -0
  905. /data/ext/cargo-vendor/{cap-primitives-3.4.4 → cap-primitives-3.4.5}/src/rustix/mod.rs +0 -0
  906. /data/ext/cargo-vendor/{cap-primitives-3.4.4 → cap-primitives-3.4.5}/src/time/instant.rs +0 -0
  907. /data/ext/cargo-vendor/{cap-primitives-3.4.4 → cap-primitives-3.4.5}/src/time/mod.rs +0 -0
  908. /data/ext/cargo-vendor/{cap-primitives-3.4.4 → cap-primitives-3.4.5}/src/time/monotonic_clock.rs +0 -0
  909. /data/ext/cargo-vendor/{cap-primitives-3.4.4 → cap-primitives-3.4.5}/src/time/system_clock.rs +0 -0
  910. /data/ext/cargo-vendor/{cap-primitives-3.4.4 → cap-primitives-3.4.5}/src/time/system_time.rs +0 -0
  911. /data/ext/cargo-vendor/{cap-primitives-3.4.4 → cap-primitives-3.4.5}/src/windows/fs/access_unchecked.rs +0 -0
  912. /data/ext/cargo-vendor/{cap-primitives-3.4.4 → cap-primitives-3.4.5}/src/windows/fs/copy.rs +0 -0
  913. /data/ext/cargo-vendor/{cap-primitives-3.4.4 → cap-primitives-3.4.5}/src/windows/fs/create_dir_unchecked.rs +0 -0
  914. /data/ext/cargo-vendor/{cap-primitives-3.4.4 → cap-primitives-3.4.5}/src/windows/fs/create_file_at_w.rs +0 -0
  915. /data/ext/cargo-vendor/{cap-primitives-3.4.4 → cap-primitives-3.4.5}/src/windows/fs/dir_entry_inner.rs +0 -0
  916. /data/ext/cargo-vendor/{cap-primitives-3.4.4 → cap-primitives-3.4.5}/src/windows/fs/dir_options_ext.rs +0 -0
  917. /data/ext/cargo-vendor/{cap-primitives-3.4.4 → cap-primitives-3.4.5}/src/windows/fs/dir_utils.rs +0 -0
  918. /data/ext/cargo-vendor/{cap-primitives-3.4.4 → cap-primitives-3.4.5}/src/windows/fs/errors.rs +0 -0
  919. /data/ext/cargo-vendor/{cap-primitives-3.4.4 → cap-primitives-3.4.5}/src/windows/fs/file_type_ext.rs +0 -0
  920. /data/ext/cargo-vendor/{cap-primitives-3.4.4 → cap-primitives-3.4.5}/src/windows/fs/get_path.rs +0 -0
  921. /data/ext/cargo-vendor/{cap-primitives-3.4.4 → cap-primitives-3.4.5}/src/windows/fs/hard_link_unchecked.rs +0 -0
  922. /data/ext/cargo-vendor/{cap-primitives-3.4.4 → cap-primitives-3.4.5}/src/windows/fs/is_file_read_write_impl.rs +0 -0
  923. /data/ext/cargo-vendor/{cap-primitives-3.4.4 → cap-primitives-3.4.5}/src/windows/fs/is_same_file.rs +0 -0
  924. /data/ext/cargo-vendor/{cap-primitives-3.4.4 → cap-primitives-3.4.5}/src/windows/fs/metadata_ext.rs +0 -0
  925. /data/ext/cargo-vendor/{cap-primitives-3.4.4 → cap-primitives-3.4.5}/src/windows/fs/mod.rs +0 -0
  926. /data/ext/cargo-vendor/{cap-primitives-3.4.4 → cap-primitives-3.4.5}/src/windows/fs/oflags.rs +0 -0
  927. /data/ext/cargo-vendor/{cap-primitives-3.4.4 → cap-primitives-3.4.5}/src/windows/fs/open_impl.rs +0 -0
  928. /data/ext/cargo-vendor/{cap-primitives-3.4.4 → cap-primitives-3.4.5}/src/windows/fs/open_options_ext.rs +0 -0
  929. /data/ext/cargo-vendor/{cap-primitives-3.4.4 → cap-primitives-3.4.5}/src/windows/fs/open_unchecked.rs +0 -0
  930. /data/ext/cargo-vendor/{cap-primitives-3.4.4 → cap-primitives-3.4.5}/src/windows/fs/read_dir_inner.rs +0 -0
  931. /data/ext/cargo-vendor/{cap-primitives-3.4.4 → cap-primitives-3.4.5}/src/windows/fs/read_link_impl.rs +0 -0
  932. /data/ext/cargo-vendor/{cap-primitives-3.4.4 → cap-primitives-3.4.5}/src/windows/fs/read_link_unchecked.rs +0 -0
  933. /data/ext/cargo-vendor/{cap-primitives-3.4.4 → cap-primitives-3.4.5}/src/windows/fs/remove_dir_all_impl.rs +0 -0
  934. /data/ext/cargo-vendor/{cap-primitives-3.4.4 → cap-primitives-3.4.5}/src/windows/fs/remove_dir_unchecked.rs +0 -0
  935. /data/ext/cargo-vendor/{cap-primitives-3.4.4 → cap-primitives-3.4.5}/src/windows/fs/remove_file_unchecked.rs +0 -0
  936. /data/ext/cargo-vendor/{cap-primitives-3.4.4 → cap-primitives-3.4.5}/src/windows/fs/remove_open_dir_impl.rs +0 -0
  937. /data/ext/cargo-vendor/{cap-primitives-3.4.4 → cap-primitives-3.4.5}/src/windows/fs/rename_unchecked.rs +0 -0
  938. /data/ext/cargo-vendor/{cap-primitives-3.4.4 → cap-primitives-3.4.5}/src/windows/fs/reopen_impl.rs +0 -0
  939. /data/ext/cargo-vendor/{cap-primitives-3.4.4 → cap-primitives-3.4.5}/src/windows/fs/set_permissions_unchecked.rs +0 -0
  940. /data/ext/cargo-vendor/{cap-primitives-3.4.4 → cap-primitives-3.4.5}/src/windows/fs/set_symlink_permissions_unchecked.rs +0 -0
  941. /data/ext/cargo-vendor/{cap-primitives-3.4.4 → cap-primitives-3.4.5}/src/windows/fs/set_times_impl.rs +0 -0
  942. /data/ext/cargo-vendor/{cap-primitives-3.4.4 → cap-primitives-3.4.5}/src/windows/fs/stat_unchecked.rs +0 -0
  943. /data/ext/cargo-vendor/{cap-primitives-3.4.4 → cap-primitives-3.4.5}/src/windows/fs/symlink_unchecked.rs +0 -0
  944. /data/ext/cargo-vendor/{cap-primitives-3.4.4 → cap-primitives-3.4.5}/src/windows/mod.rs +0 -0
  945. /data/ext/cargo-vendor/{cap-std-3.4.4 → cap-std-3.4.5}/COPYRIGHT +0 -0
  946. /data/ext/cargo-vendor/{cap-std-3.4.4 → cap-std-3.4.5}/LICENSE-APACHE +0 -0
  947. /data/ext/cargo-vendor/{cap-std-3.4.4 → cap-std-3.4.5}/LICENSE-Apache-2.0_WITH_LLVM-exception +0 -0
  948. /data/ext/cargo-vendor/{cap-std-3.4.4 → cap-std-3.4.5}/LICENSE-MIT +0 -0
  949. /data/ext/cargo-vendor/{cap-std-3.4.4 → cap-std-3.4.5}/README.md +0 -0
  950. /data/ext/cargo-vendor/{cap-std-3.4.4 → cap-std-3.4.5}/build.rs +0 -0
  951. /data/ext/cargo-vendor/{cap-std-3.4.4 → cap-std-3.4.5}/src/fs/dir.rs +0 -0
  952. /data/ext/cargo-vendor/{cap-std-3.4.4 → cap-std-3.4.5}/src/fs/dir_entry.rs +0 -0
  953. /data/ext/cargo-vendor/{cap-std-3.4.4 → cap-std-3.4.5}/src/fs/file.rs +0 -0
  954. /data/ext/cargo-vendor/{cap-std-3.4.4 → cap-std-3.4.5}/src/fs/mod.rs +0 -0
  955. /data/ext/cargo-vendor/{cap-std-3.4.4 → cap-std-3.4.5}/src/fs/read_dir.rs +0 -0
  956. /data/ext/cargo-vendor/{cap-std-3.4.4 → cap-std-3.4.5}/src/fs_utf8/dir.rs +0 -0
  957. /data/ext/cargo-vendor/{cap-std-3.4.4 → cap-std-3.4.5}/src/fs_utf8/dir_entry.rs +0 -0
  958. /data/ext/cargo-vendor/{cap-std-3.4.4 → cap-std-3.4.5}/src/fs_utf8/file.rs +0 -0
  959. /data/ext/cargo-vendor/{cap-std-3.4.4 → cap-std-3.4.5}/src/fs_utf8/mod.rs +0 -0
  960. /data/ext/cargo-vendor/{cap-std-3.4.4 → cap-std-3.4.5}/src/fs_utf8/read_dir.rs +0 -0
  961. /data/ext/cargo-vendor/{cap-std-3.4.4 → cap-std-3.4.5}/src/lib.rs +0 -0
  962. /data/ext/cargo-vendor/{cap-std-3.4.4 → cap-std-3.4.5}/src/net/incoming.rs +0 -0
  963. /data/ext/cargo-vendor/{cap-std-3.4.4 → cap-std-3.4.5}/src/net/mod.rs +0 -0
  964. /data/ext/cargo-vendor/{cap-std-3.4.4 → cap-std-3.4.5}/src/net/pool.rs +0 -0
  965. /data/ext/cargo-vendor/{cap-std-3.4.4 → cap-std-3.4.5}/src/net/tcp_stream.rs +0 -0
  966. /data/ext/cargo-vendor/{cap-std-3.4.4 → cap-std-3.4.5}/src/net/udp_socket.rs +0 -0
  967. /data/ext/cargo-vendor/{cap-std-3.4.4 → cap-std-3.4.5}/src/os/mod.rs +0 -0
  968. /data/ext/cargo-vendor/{cap-std-3.4.4 → cap-std-3.4.5}/src/os/unix/mod.rs +0 -0
  969. /data/ext/cargo-vendor/{cap-std-3.4.4 → cap-std-3.4.5}/src/os/unix/net/incoming.rs +0 -0
  970. /data/ext/cargo-vendor/{cap-std-3.4.4 → cap-std-3.4.5}/src/os/unix/net/mod.rs +0 -0
  971. /data/ext/cargo-vendor/{cap-std-3.4.4 → cap-std-3.4.5}/src/os/unix/net/unix_datagram.rs +0 -0
  972. /data/ext/cargo-vendor/{cap-std-3.4.4 → cap-std-3.4.5}/src/os/unix/net/unix_stream.rs +0 -0
  973. /data/ext/cargo-vendor/{cap-std-3.4.4 → cap-std-3.4.5}/src/time/mod.rs +0 -0
  974. /data/ext/cargo-vendor/{cranelift-assembler-x64-0.124.2 → cranelift-assembler-x64-0.125.4}/README.md +0 -0
  975. /data/ext/cargo-vendor/{cranelift-assembler-x64-0.124.2 → cranelift-assembler-x64-0.125.4}/build.rs +0 -0
  976. /data/ext/cargo-vendor/{cranelift-assembler-x64-0.124.2 → cranelift-assembler-x64-0.125.4}/src/api.rs +0 -0
  977. /data/ext/cargo-vendor/{cranelift-assembler-x64-0.124.2 → cranelift-assembler-x64-0.125.4}/src/custom.rs +0 -0
  978. /data/ext/cargo-vendor/{cranelift-assembler-x64-0.124.2 → cranelift-assembler-x64-0.125.4}/src/evex.rs +0 -0
  979. /data/ext/cargo-vendor/{cranelift-assembler-x64-0.124.2 → cranelift-assembler-x64-0.125.4}/src/features.rs +0 -0
  980. /data/ext/cargo-vendor/{cranelift-assembler-x64-0.124.2 → cranelift-assembler-x64-0.125.4}/src/fixed.rs +0 -0
  981. /data/ext/cargo-vendor/{cranelift-assembler-x64-0.124.2 → cranelift-assembler-x64-0.125.4}/src/fuzz.rs +0 -0
  982. /data/ext/cargo-vendor/{cranelift-assembler-x64-0.124.2 → cranelift-assembler-x64-0.125.4}/src/gpr.rs +0 -0
  983. /data/ext/cargo-vendor/{cranelift-assembler-x64-0.124.2 → cranelift-assembler-x64-0.125.4}/src/imm.rs +0 -0
  984. /data/ext/cargo-vendor/{cranelift-assembler-x64-0.124.2 → cranelift-assembler-x64-0.125.4}/src/inst.rs +0 -0
  985. /data/ext/cargo-vendor/{cranelift-assembler-x64-0.124.2 → cranelift-assembler-x64-0.125.4}/src/lib.rs +0 -0
  986. /data/ext/cargo-vendor/{cranelift-assembler-x64-0.124.2 → cranelift-assembler-x64-0.125.4}/src/main.rs +0 -0
  987. /data/ext/cargo-vendor/{cranelift-assembler-x64-0.124.2 → cranelift-assembler-x64-0.125.4}/src/mem.rs +0 -0
  988. /data/ext/cargo-vendor/{cranelift-assembler-x64-0.124.2 → cranelift-assembler-x64-0.125.4}/src/vex.rs +0 -0
  989. /data/ext/cargo-vendor/{cranelift-assembler-x64-0.124.2 → cranelift-assembler-x64-0.125.4}/src/xmm.rs +0 -0
  990. /data/ext/cargo-vendor/{cranelift-assembler-x64-meta-0.124.2 → cranelift-assembler-x64-meta-0.125.4}/README.md +0 -0
  991. /data/ext/cargo-vendor/{cranelift-assembler-x64-meta-0.124.2 → cranelift-assembler-x64-meta-0.125.4}/src/dsl/custom.rs +0 -0
  992. /data/ext/cargo-vendor/{cranelift-assembler-x64-meta-0.124.2 → cranelift-assembler-x64-meta-0.125.4}/src/dsl/encoding.rs +0 -0
  993. /data/ext/cargo-vendor/{cranelift-assembler-x64-meta-0.124.2 → cranelift-assembler-x64-meta-0.125.4}/src/dsl/features.rs +0 -0
  994. /data/ext/cargo-vendor/{cranelift-assembler-x64-meta-0.124.2 → cranelift-assembler-x64-meta-0.125.4}/src/dsl/format.rs +0 -0
  995. /data/ext/cargo-vendor/{cranelift-assembler-x64-meta-0.124.2 → cranelift-assembler-x64-meta-0.125.4}/src/dsl.rs +0 -0
  996. /data/ext/cargo-vendor/{cranelift-assembler-x64-meta-0.124.2 → cranelift-assembler-x64-meta-0.125.4}/src/generate/features.rs +0 -0
  997. /data/ext/cargo-vendor/{cranelift-assembler-x64-meta-0.124.2 → cranelift-assembler-x64-meta-0.125.4}/src/generate/format.rs +0 -0
  998. /data/ext/cargo-vendor/{cranelift-assembler-x64-meta-0.124.2 → cranelift-assembler-x64-meta-0.125.4}/src/generate/operand.rs +0 -0
  999. /data/ext/cargo-vendor/{cranelift-assembler-x64-meta-0.124.2 → cranelift-assembler-x64-meta-0.125.4}/src/instructions/abs.rs +0 -0
  1000. /data/ext/cargo-vendor/{cranelift-assembler-x64-meta-0.124.2 → cranelift-assembler-x64-meta-0.125.4}/src/instructions/add.rs +0 -0
  1001. /data/ext/cargo-vendor/{cranelift-assembler-x64-meta-0.124.2 → cranelift-assembler-x64-meta-0.125.4}/src/instructions/align.rs +0 -0
  1002. /data/ext/cargo-vendor/{cranelift-assembler-x64-meta-0.124.2 → cranelift-assembler-x64-meta-0.125.4}/src/instructions/and.rs +0 -0
  1003. /data/ext/cargo-vendor/{cranelift-assembler-x64-meta-0.124.2 → cranelift-assembler-x64-meta-0.125.4}/src/instructions/atomic.rs +0 -0
  1004. /data/ext/cargo-vendor/{cranelift-assembler-x64-meta-0.124.2 → cranelift-assembler-x64-meta-0.125.4}/src/instructions/avg.rs +0 -0
  1005. /data/ext/cargo-vendor/{cranelift-assembler-x64-meta-0.124.2 → cranelift-assembler-x64-meta-0.125.4}/src/instructions/bitmanip.rs +0 -0
  1006. /data/ext/cargo-vendor/{cranelift-assembler-x64-meta-0.124.2 → cranelift-assembler-x64-meta-0.125.4}/src/instructions/cmov.rs +0 -0
  1007. /data/ext/cargo-vendor/{cranelift-assembler-x64-meta-0.124.2 → cranelift-assembler-x64-meta-0.125.4}/src/instructions/cmp.rs +0 -0
  1008. /data/ext/cargo-vendor/{cranelift-assembler-x64-meta-0.124.2 → cranelift-assembler-x64-meta-0.125.4}/src/instructions/cvt.rs +0 -0
  1009. /data/ext/cargo-vendor/{cranelift-assembler-x64-meta-0.124.2 → cranelift-assembler-x64-meta-0.125.4}/src/instructions/div.rs +0 -0
  1010. /data/ext/cargo-vendor/{cranelift-assembler-x64-meta-0.124.2 → cranelift-assembler-x64-meta-0.125.4}/src/instructions/fma.rs +0 -0
  1011. /data/ext/cargo-vendor/{cranelift-assembler-x64-meta-0.124.2 → cranelift-assembler-x64-meta-0.125.4}/src/instructions/jmp.rs +0 -0
  1012. /data/ext/cargo-vendor/{cranelift-assembler-x64-meta-0.124.2 → cranelift-assembler-x64-meta-0.125.4}/src/instructions/lanes.rs +0 -0
  1013. /data/ext/cargo-vendor/{cranelift-assembler-x64-meta-0.124.2 → cranelift-assembler-x64-meta-0.125.4}/src/instructions/max.rs +0 -0
  1014. /data/ext/cargo-vendor/{cranelift-assembler-x64-meta-0.124.2 → cranelift-assembler-x64-meta-0.125.4}/src/instructions/min.rs +0 -0
  1015. /data/ext/cargo-vendor/{cranelift-assembler-x64-meta-0.124.2 → cranelift-assembler-x64-meta-0.125.4}/src/instructions/misc.rs +0 -0
  1016. /data/ext/cargo-vendor/{cranelift-assembler-x64-meta-0.124.2 → cranelift-assembler-x64-meta-0.125.4}/src/instructions/mov.rs +0 -0
  1017. /data/ext/cargo-vendor/{cranelift-assembler-x64-meta-0.124.2 → cranelift-assembler-x64-meta-0.125.4}/src/instructions/mul.rs +0 -0
  1018. /data/ext/cargo-vendor/{cranelift-assembler-x64-meta-0.124.2 → cranelift-assembler-x64-meta-0.125.4}/src/instructions/neg.rs +0 -0
  1019. /data/ext/cargo-vendor/{cranelift-assembler-x64-meta-0.124.2 → cranelift-assembler-x64-meta-0.125.4}/src/instructions/nop.rs +0 -0
  1020. /data/ext/cargo-vendor/{cranelift-assembler-x64-meta-0.124.2 → cranelift-assembler-x64-meta-0.125.4}/src/instructions/or.rs +0 -0
  1021. /data/ext/cargo-vendor/{cranelift-assembler-x64-meta-0.124.2 → cranelift-assembler-x64-meta-0.125.4}/src/instructions/pack.rs +0 -0
  1022. /data/ext/cargo-vendor/{cranelift-assembler-x64-meta-0.124.2 → cranelift-assembler-x64-meta-0.125.4}/src/instructions/pma.rs +0 -0
  1023. /data/ext/cargo-vendor/{cranelift-assembler-x64-meta-0.124.2 → cranelift-assembler-x64-meta-0.125.4}/src/instructions/recip.rs +0 -0
  1024. /data/ext/cargo-vendor/{cranelift-assembler-x64-meta-0.124.2 → cranelift-assembler-x64-meta-0.125.4}/src/instructions/round.rs +0 -0
  1025. /data/ext/cargo-vendor/{cranelift-assembler-x64-meta-0.124.2 → cranelift-assembler-x64-meta-0.125.4}/src/instructions/setcc.rs +0 -0
  1026. /data/ext/cargo-vendor/{cranelift-assembler-x64-meta-0.124.2 → cranelift-assembler-x64-meta-0.125.4}/src/instructions/shift.rs +0 -0
  1027. /data/ext/cargo-vendor/{cranelift-assembler-x64-meta-0.124.2 → cranelift-assembler-x64-meta-0.125.4}/src/instructions/sqrt.rs +0 -0
  1028. /data/ext/cargo-vendor/{cranelift-assembler-x64-meta-0.124.2 → cranelift-assembler-x64-meta-0.125.4}/src/instructions/stack.rs +0 -0
  1029. /data/ext/cargo-vendor/{cranelift-assembler-x64-meta-0.124.2 → cranelift-assembler-x64-meta-0.125.4}/src/instructions/sub.rs +0 -0
  1030. /data/ext/cargo-vendor/{cranelift-assembler-x64-meta-0.124.2 → cranelift-assembler-x64-meta-0.125.4}/src/instructions/unpack.rs +0 -0
  1031. /data/ext/cargo-vendor/{cranelift-assembler-x64-meta-0.124.2 → cranelift-assembler-x64-meta-0.125.4}/src/instructions/xor.rs +0 -0
  1032. /data/ext/cargo-vendor/{cranelift-assembler-x64-meta-0.124.2 → cranelift-assembler-x64-meta-0.125.4}/src/instructions.rs +0 -0
  1033. /data/ext/cargo-vendor/{cranelift-assembler-x64-meta-0.124.2 → cranelift-assembler-x64-meta-0.125.4}/src/lib.rs +0 -0
  1034. /data/ext/cargo-vendor/{cranelift-assembler-x64-meta-0.124.2 → cranelift-assembler-x64-meta-0.125.4}/src/main.rs +0 -0
  1035. /data/ext/cargo-vendor/{cranelift-bforest-0.124.2 → cranelift-bforest-0.125.4}/LICENSE +0 -0
  1036. /data/ext/cargo-vendor/{cranelift-bforest-0.124.2 → cranelift-bforest-0.125.4}/README.md +0 -0
  1037. /data/ext/cargo-vendor/{cranelift-bforest-0.124.2 → cranelift-bforest-0.125.4}/src/lib.rs +0 -0
  1038. /data/ext/cargo-vendor/{cranelift-bforest-0.124.2 → cranelift-bforest-0.125.4}/src/map.rs +0 -0
  1039. /data/ext/cargo-vendor/{cranelift-bforest-0.124.2 → cranelift-bforest-0.125.4}/src/node.rs +0 -0
  1040. /data/ext/cargo-vendor/{cranelift-bforest-0.124.2 → cranelift-bforest-0.125.4}/src/path.rs +0 -0
  1041. /data/ext/cargo-vendor/{cranelift-bforest-0.124.2 → cranelift-bforest-0.125.4}/src/pool.rs +0 -0
  1042. /data/ext/cargo-vendor/{cranelift-bforest-0.124.2 → cranelift-bforest-0.125.4}/src/set.rs +0 -0
  1043. /data/ext/cargo-vendor/{cranelift-bitset-0.124.2 → cranelift-bitset-0.125.4}/src/compound.rs +0 -0
  1044. /data/ext/cargo-vendor/{cranelift-bitset-0.124.2 → cranelift-bitset-0.125.4}/src/lib.rs +0 -0
  1045. /data/ext/cargo-vendor/{cranelift-bitset-0.124.2 → cranelift-bitset-0.125.4}/src/scalar.rs +0 -0
  1046. /data/ext/cargo-vendor/{cranelift-bitset-0.124.2 → cranelift-bitset-0.125.4}/tests/bitset.rs +0 -0
  1047. /data/ext/cargo-vendor/{cranelift-codegen-0.124.2 → cranelift-codegen-0.125.4}/LICENSE +0 -0
  1048. /data/ext/cargo-vendor/{cranelift-codegen-0.124.2 → cranelift-codegen-0.125.4}/README.md +0 -0
  1049. /data/ext/cargo-vendor/{cranelift-codegen-0.124.2 → cranelift-codegen-0.125.4}/build.rs +0 -0
  1050. /data/ext/cargo-vendor/{cranelift-codegen-0.124.2 → cranelift-codegen-0.125.4}/src/alias_analysis.rs +0 -0
  1051. /data/ext/cargo-vendor/{cranelift-codegen-0.124.2 → cranelift-codegen-0.125.4}/src/binemit/mod.rs +0 -0
  1052. /data/ext/cargo-vendor/{cranelift-codegen-0.124.2 → cranelift-codegen-0.125.4}/src/cfg_printer.rs +0 -0
  1053. /data/ext/cargo-vendor/{cranelift-codegen-0.124.2 → cranelift-codegen-0.125.4}/src/constant_hash.rs +0 -0
  1054. /data/ext/cargo-vendor/{cranelift-codegen-0.124.2 → cranelift-codegen-0.125.4}/src/context.rs +0 -0
  1055. /data/ext/cargo-vendor/{cranelift-codegen-0.124.2 → cranelift-codegen-0.125.4}/src/ctxhash.rs +0 -0
  1056. /data/ext/cargo-vendor/{cranelift-codegen-0.124.2 → cranelift-codegen-0.125.4}/src/cursor.rs +0 -0
  1057. /data/ext/cargo-vendor/{cranelift-codegen-0.124.2 → cranelift-codegen-0.125.4}/src/data_value.rs +0 -0
  1058. /data/ext/cargo-vendor/{cranelift-codegen-0.124.2 → cranelift-codegen-0.125.4}/src/dbg.rs +0 -0
  1059. /data/ext/cargo-vendor/{cranelift-codegen-0.124.2 → cranelift-codegen-0.125.4}/src/dominator_tree/simple.rs +0 -0
  1060. /data/ext/cargo-vendor/{cranelift-codegen-0.124.2 → cranelift-codegen-0.125.4}/src/dominator_tree.rs +0 -0
  1061. /data/ext/cargo-vendor/{cranelift-codegen-0.124.2 → cranelift-codegen-0.125.4}/src/egraph/cost.rs +0 -0
  1062. /data/ext/cargo-vendor/{cranelift-codegen-0.124.2 → cranelift-codegen-0.125.4}/src/egraph/elaborate.rs +0 -0
  1063. /data/ext/cargo-vendor/{cranelift-codegen-0.124.2 → cranelift-codegen-0.125.4}/src/egraph.rs +0 -0
  1064. /data/ext/cargo-vendor/{cranelift-codegen-0.124.2 → cranelift-codegen-0.125.4}/src/flowgraph.rs +0 -0
  1065. /data/ext/cargo-vendor/{cranelift-codegen-0.124.2 → cranelift-codegen-0.125.4}/src/incremental_cache.rs +0 -0
  1066. /data/ext/cargo-vendor/{cranelift-codegen-0.124.2 → cranelift-codegen-0.125.4}/src/inst_predicates.rs +0 -0
  1067. /data/ext/cargo-vendor/{cranelift-codegen-0.124.2 → cranelift-codegen-0.125.4}/src/inst_specs.isle +0 -0
  1068. /data/ext/cargo-vendor/{cranelift-codegen-0.124.2 → cranelift-codegen-0.125.4}/src/ir/atomic_rmw_op.rs +0 -0
  1069. /data/ext/cargo-vendor/{cranelift-codegen-0.124.2 → cranelift-codegen-0.125.4}/src/ir/builder.rs +0 -0
  1070. /data/ext/cargo-vendor/{cranelift-codegen-0.124.2 → cranelift-codegen-0.125.4}/src/ir/condcodes.rs +0 -0
  1071. /data/ext/cargo-vendor/{cranelift-codegen-0.124.2 → cranelift-codegen-0.125.4}/src/ir/constant.rs +0 -0
  1072. /data/ext/cargo-vendor/{cranelift-codegen-0.124.2 → cranelift-codegen-0.125.4}/src/ir/dfg.rs +0 -0
  1073. /data/ext/cargo-vendor/{cranelift-codegen-0.124.2 → cranelift-codegen-0.125.4}/src/ir/dynamic_type.rs +0 -0
  1074. /data/ext/cargo-vendor/{cranelift-codegen-0.124.2 → cranelift-codegen-0.125.4}/src/ir/entities.rs +0 -0
  1075. /data/ext/cargo-vendor/{cranelift-codegen-0.124.2 → cranelift-codegen-0.125.4}/src/ir/exception_table.rs +0 -0
  1076. /data/ext/cargo-vendor/{cranelift-codegen-0.124.2 → cranelift-codegen-0.125.4}/src/ir/extfunc.rs +0 -0
  1077. /data/ext/cargo-vendor/{cranelift-codegen-0.124.2 → cranelift-codegen-0.125.4}/src/ir/extname.rs +0 -0
  1078. /data/ext/cargo-vendor/{cranelift-codegen-0.124.2 → cranelift-codegen-0.125.4}/src/ir/function.rs +0 -0
  1079. /data/ext/cargo-vendor/{cranelift-codegen-0.124.2 → cranelift-codegen-0.125.4}/src/ir/globalvalue.rs +0 -0
  1080. /data/ext/cargo-vendor/{cranelift-codegen-0.124.2 → cranelift-codegen-0.125.4}/src/ir/immediates.rs +0 -0
  1081. /data/ext/cargo-vendor/{cranelift-codegen-0.124.2 → cranelift-codegen-0.125.4}/src/ir/jumptable.rs +0 -0
  1082. /data/ext/cargo-vendor/{cranelift-codegen-0.124.2 → cranelift-codegen-0.125.4}/src/ir/known_symbol.rs +0 -0
  1083. /data/ext/cargo-vendor/{cranelift-codegen-0.124.2 → cranelift-codegen-0.125.4}/src/ir/layout.rs +0 -0
  1084. /data/ext/cargo-vendor/{cranelift-codegen-0.124.2 → cranelift-codegen-0.125.4}/src/ir/libcall.rs +0 -0
  1085. /data/ext/cargo-vendor/{cranelift-codegen-0.124.2 → cranelift-codegen-0.125.4}/src/ir/memflags.rs +0 -0
  1086. /data/ext/cargo-vendor/{cranelift-codegen-0.124.2 → cranelift-codegen-0.125.4}/src/ir/memtype.rs +0 -0
  1087. /data/ext/cargo-vendor/{cranelift-codegen-0.124.2 → cranelift-codegen-0.125.4}/src/ir/mod.rs +0 -0
  1088. /data/ext/cargo-vendor/{cranelift-codegen-0.124.2 → cranelift-codegen-0.125.4}/src/ir/pcc.rs +0 -0
  1089. /data/ext/cargo-vendor/{cranelift-codegen-0.124.2 → cranelift-codegen-0.125.4}/src/ir/progpoint.rs +0 -0
  1090. /data/ext/cargo-vendor/{cranelift-codegen-0.124.2 → cranelift-codegen-0.125.4}/src/ir/sourceloc.rs +0 -0
  1091. /data/ext/cargo-vendor/{cranelift-codegen-0.124.2 → cranelift-codegen-0.125.4}/src/ir/stackslot.rs +0 -0
  1092. /data/ext/cargo-vendor/{cranelift-codegen-0.124.2 → cranelift-codegen-0.125.4}/src/ir/trapcode.rs +0 -0
  1093. /data/ext/cargo-vendor/{cranelift-codegen-0.124.2 → cranelift-codegen-0.125.4}/src/ir/types.rs +0 -0
  1094. /data/ext/cargo-vendor/{cranelift-codegen-0.124.2 → cranelift-codegen-0.125.4}/src/ir/user_stack_maps.rs +0 -0
  1095. /data/ext/cargo-vendor/{cranelift-codegen-0.124.2 → cranelift-codegen-0.125.4}/src/isa/aarch64/inst/emit_tests.rs +0 -0
  1096. /data/ext/cargo-vendor/{cranelift-codegen-0.124.2 → cranelift-codegen-0.125.4}/src/isa/aarch64/inst/imms.rs +0 -0
  1097. /data/ext/cargo-vendor/{cranelift-codegen-0.124.2 → cranelift-codegen-0.125.4}/src/isa/aarch64/inst/regs.rs +0 -0
  1098. /data/ext/cargo-vendor/{cranelift-codegen-0.124.2 → cranelift-codegen-0.125.4}/src/isa/aarch64/inst/unwind/systemv.rs +0 -0
  1099. /data/ext/cargo-vendor/{cranelift-codegen-0.124.2 → cranelift-codegen-0.125.4}/src/isa/aarch64/inst/unwind.rs +0 -0
  1100. /data/ext/cargo-vendor/{cranelift-codegen-0.124.2 → cranelift-codegen-0.125.4}/src/isa/aarch64/inst_neon.isle +0 -0
  1101. /data/ext/cargo-vendor/{cranelift-codegen-0.124.2 → cranelift-codegen-0.125.4}/src/isa/aarch64/lower/isle/generated_code.rs +0 -0
  1102. /data/ext/cargo-vendor/{cranelift-codegen-0.124.2 → cranelift-codegen-0.125.4}/src/isa/aarch64/lower/isle.rs +0 -0
  1103. /data/ext/cargo-vendor/{cranelift-codegen-0.124.2 → cranelift-codegen-0.125.4}/src/isa/aarch64/lower.rs +0 -0
  1104. /data/ext/cargo-vendor/{cranelift-codegen-0.124.2 → cranelift-codegen-0.125.4}/src/isa/aarch64/lower_dynamic_neon.isle +0 -0
  1105. /data/ext/cargo-vendor/{cranelift-codegen-0.124.2 → cranelift-codegen-0.125.4}/src/isa/aarch64/mod.rs +0 -0
  1106. /data/ext/cargo-vendor/{cranelift-codegen-0.124.2 → cranelift-codegen-0.125.4}/src/isa/aarch64/pcc.rs +0 -0
  1107. /data/ext/cargo-vendor/{cranelift-codegen-0.124.2 → cranelift-codegen-0.125.4}/src/isa/aarch64/settings.rs +0 -0
  1108. /data/ext/cargo-vendor/{cranelift-codegen-0.124.2 → cranelift-codegen-0.125.4}/src/isa/mod.rs +0 -0
  1109. /data/ext/cargo-vendor/{cranelift-codegen-0.124.2 → cranelift-codegen-0.125.4}/src/isa/pulley32.rs +0 -0
  1110. /data/ext/cargo-vendor/{cranelift-codegen-0.124.2 → cranelift-codegen-0.125.4}/src/isa/pulley64.rs +0 -0
  1111. /data/ext/cargo-vendor/{cranelift-codegen-0.124.2 → cranelift-codegen-0.125.4}/src/isa/pulley_shared/abi.rs +0 -0
  1112. /data/ext/cargo-vendor/{cranelift-codegen-0.124.2 → cranelift-codegen-0.125.4}/src/isa/pulley_shared/inst/args.rs +0 -0
  1113. /data/ext/cargo-vendor/{cranelift-codegen-0.124.2 → cranelift-codegen-0.125.4}/src/isa/pulley_shared/inst/regs.rs +0 -0
  1114. /data/ext/cargo-vendor/{cranelift-codegen-0.124.2 → cranelift-codegen-0.125.4}/src/isa/pulley_shared/lower/isle/generated_code.rs +0 -0
  1115. /data/ext/cargo-vendor/{cranelift-codegen-0.124.2 → cranelift-codegen-0.125.4}/src/isa/pulley_shared/lower/isle.rs +0 -0
  1116. /data/ext/cargo-vendor/{cranelift-codegen-0.124.2 → cranelift-codegen-0.125.4}/src/isa/pulley_shared/lower.rs +0 -0
  1117. /data/ext/cargo-vendor/{cranelift-codegen-0.124.2 → cranelift-codegen-0.125.4}/src/isa/pulley_shared/mod.rs +0 -0
  1118. /data/ext/cargo-vendor/{cranelift-codegen-0.124.2 → cranelift-codegen-0.125.4}/src/isa/pulley_shared/settings.rs +0 -0
  1119. /data/ext/cargo-vendor/{cranelift-codegen-0.124.2 → cranelift-codegen-0.125.4}/src/isa/riscv64/abi.rs +0 -0
  1120. /data/ext/cargo-vendor/{cranelift-codegen-0.124.2 → cranelift-codegen-0.125.4}/src/isa/riscv64/inst/args.rs +0 -0
  1121. /data/ext/cargo-vendor/{cranelift-codegen-0.124.2 → cranelift-codegen-0.125.4}/src/isa/riscv64/inst/emit_tests.rs +0 -0
  1122. /data/ext/cargo-vendor/{cranelift-codegen-0.124.2 → cranelift-codegen-0.125.4}/src/isa/riscv64/inst/encode.rs +0 -0
  1123. /data/ext/cargo-vendor/{cranelift-codegen-0.124.2 → cranelift-codegen-0.125.4}/src/isa/riscv64/inst/imms.rs +0 -0
  1124. /data/ext/cargo-vendor/{cranelift-codegen-0.124.2 → cranelift-codegen-0.125.4}/src/isa/riscv64/inst/regs.rs +0 -0
  1125. /data/ext/cargo-vendor/{cranelift-codegen-0.124.2 → cranelift-codegen-0.125.4}/src/isa/riscv64/inst/unwind/systemv.rs +0 -0
  1126. /data/ext/cargo-vendor/{cranelift-codegen-0.124.2 → cranelift-codegen-0.125.4}/src/isa/riscv64/inst/unwind.rs +0 -0
  1127. /data/ext/cargo-vendor/{cranelift-codegen-0.124.2 → cranelift-codegen-0.125.4}/src/isa/riscv64/inst/vector.rs +0 -0
  1128. /data/ext/cargo-vendor/{cranelift-codegen-0.124.2 → cranelift-codegen-0.125.4}/src/isa/riscv64/inst_vector.isle +0 -0
  1129. /data/ext/cargo-vendor/{cranelift-codegen-0.124.2 → cranelift-codegen-0.125.4}/src/isa/riscv64/lower/isle/generated_code.rs +0 -0
  1130. /data/ext/cargo-vendor/{cranelift-codegen-0.124.2 → cranelift-codegen-0.125.4}/src/isa/riscv64/lower/isle.rs +0 -0
  1131. /data/ext/cargo-vendor/{cranelift-codegen-0.124.2 → cranelift-codegen-0.125.4}/src/isa/riscv64/lower.rs +0 -0
  1132. /data/ext/cargo-vendor/{cranelift-codegen-0.124.2 → cranelift-codegen-0.125.4}/src/isa/riscv64/settings.rs +0 -0
  1133. /data/ext/cargo-vendor/{cranelift-codegen-0.124.2 → cranelift-codegen-0.125.4}/src/isa/s390x/inst/args.rs +0 -0
  1134. /data/ext/cargo-vendor/{cranelift-codegen-0.124.2 → cranelift-codegen-0.125.4}/src/isa/s390x/inst/emit_tests.rs +0 -0
  1135. /data/ext/cargo-vendor/{cranelift-codegen-0.124.2 → cranelift-codegen-0.125.4}/src/isa/s390x/inst/imms.rs +0 -0
  1136. /data/ext/cargo-vendor/{cranelift-codegen-0.124.2 → cranelift-codegen-0.125.4}/src/isa/s390x/inst/regs.rs +0 -0
  1137. /data/ext/cargo-vendor/{cranelift-codegen-0.124.2 → cranelift-codegen-0.125.4}/src/isa/s390x/inst/unwind/systemv.rs +0 -0
  1138. /data/ext/cargo-vendor/{cranelift-codegen-0.124.2 → cranelift-codegen-0.125.4}/src/isa/s390x/inst/unwind.rs +0 -0
  1139. /data/ext/cargo-vendor/{cranelift-codegen-0.124.2 → cranelift-codegen-0.125.4}/src/isa/s390x/lower/isle/generated_code.rs +0 -0
  1140. /data/ext/cargo-vendor/{cranelift-codegen-0.124.2 → cranelift-codegen-0.125.4}/src/isa/s390x/lower/isle.rs +0 -0
  1141. /data/ext/cargo-vendor/{cranelift-codegen-0.124.2 → cranelift-codegen-0.125.4}/src/isa/s390x/lower.rs +0 -0
  1142. /data/ext/cargo-vendor/{cranelift-codegen-0.124.2 → cranelift-codegen-0.125.4}/src/isa/s390x/mod.rs +0 -0
  1143. /data/ext/cargo-vendor/{cranelift-codegen-0.124.2 → cranelift-codegen-0.125.4}/src/isa/s390x/settings.rs +0 -0
  1144. /data/ext/cargo-vendor/{cranelift-codegen-0.124.2 → cranelift-codegen-0.125.4}/src/isa/unwind/systemv.rs +0 -0
  1145. /data/ext/cargo-vendor/{cranelift-codegen-0.124.2 → cranelift-codegen-0.125.4}/src/isa/unwind/winarm64.rs +0 -0
  1146. /data/ext/cargo-vendor/{cranelift-codegen-0.124.2 → cranelift-codegen-0.125.4}/src/isa/unwind/winx64.rs +0 -0
  1147. /data/ext/cargo-vendor/{cranelift-codegen-0.124.2 → cranelift-codegen-0.125.4}/src/isa/unwind.rs +0 -0
  1148. /data/ext/cargo-vendor/{cranelift-codegen-0.124.2 → cranelift-codegen-0.125.4}/src/isa/winch.rs +0 -0
  1149. /data/ext/cargo-vendor/{cranelift-codegen-0.124.2 → cranelift-codegen-0.125.4}/src/isa/x64/inst/emit_state.rs +0 -0
  1150. /data/ext/cargo-vendor/{cranelift-codegen-0.124.2 → cranelift-codegen-0.125.4}/src/isa/x64/inst/emit_tests.rs +0 -0
  1151. /data/ext/cargo-vendor/{cranelift-codegen-0.124.2 → cranelift-codegen-0.125.4}/src/isa/x64/inst/external.rs +0 -0
  1152. /data/ext/cargo-vendor/{cranelift-codegen-0.124.2 → cranelift-codegen-0.125.4}/src/isa/x64/inst/regs.rs +0 -0
  1153. /data/ext/cargo-vendor/{cranelift-codegen-0.124.2 → cranelift-codegen-0.125.4}/src/isa/x64/inst/stack_switch.rs +0 -0
  1154. /data/ext/cargo-vendor/{cranelift-codegen-0.124.2 → cranelift-codegen-0.125.4}/src/isa/x64/inst/unwind/systemv.rs +0 -0
  1155. /data/ext/cargo-vendor/{cranelift-codegen-0.124.2 → cranelift-codegen-0.125.4}/src/isa/x64/inst/unwind/winx64.rs +0 -0
  1156. /data/ext/cargo-vendor/{cranelift-codegen-0.124.2 → cranelift-codegen-0.125.4}/src/isa/x64/inst/unwind.rs +0 -0
  1157. /data/ext/cargo-vendor/{cranelift-codegen-0.124.2 → cranelift-codegen-0.125.4}/src/isa/x64/lower/isle/generated_code.rs +0 -0
  1158. /data/ext/cargo-vendor/{cranelift-codegen-0.124.2 → cranelift-codegen-0.125.4}/src/isa/x64/lower.rs +0 -0
  1159. /data/ext/cargo-vendor/{cranelift-codegen-0.124.2 → cranelift-codegen-0.125.4}/src/isa/x64/settings.rs +0 -0
  1160. /data/ext/cargo-vendor/{cranelift-codegen-0.124.2 → cranelift-codegen-0.125.4}/src/isle_prelude.rs +0 -0
  1161. /data/ext/cargo-vendor/{cranelift-codegen-0.124.2 → cranelift-codegen-0.125.4}/src/legalizer/branch_to_trap.rs +0 -0
  1162. /data/ext/cargo-vendor/{cranelift-codegen-0.124.2 → cranelift-codegen-0.125.4}/src/legalizer/globalvalue.rs +0 -0
  1163. /data/ext/cargo-vendor/{cranelift-codegen-0.124.2 → cranelift-codegen-0.125.4}/src/legalizer/mod.rs +0 -0
  1164. /data/ext/cargo-vendor/{cranelift-codegen-0.124.2 → cranelift-codegen-0.125.4}/src/loop_analysis.rs +0 -0
  1165. /data/ext/cargo-vendor/{cranelift-codegen-0.124.2 → cranelift-codegen-0.125.4}/src/machinst/buffer.rs +0 -0
  1166. /data/ext/cargo-vendor/{cranelift-codegen-0.124.2 → cranelift-codegen-0.125.4}/src/machinst/compile.rs +0 -0
  1167. /data/ext/cargo-vendor/{cranelift-codegen-0.124.2 → cranelift-codegen-0.125.4}/src/machinst/helpers.rs +0 -0
  1168. /data/ext/cargo-vendor/{cranelift-codegen-0.124.2 → cranelift-codegen-0.125.4}/src/machinst/inst_common.rs +0 -0
  1169. /data/ext/cargo-vendor/{cranelift-codegen-0.124.2 → cranelift-codegen-0.125.4}/src/machinst/mod.rs +0 -0
  1170. /data/ext/cargo-vendor/{cranelift-codegen-0.124.2 → cranelift-codegen-0.125.4}/src/machinst/pcc.rs +0 -0
  1171. /data/ext/cargo-vendor/{cranelift-codegen-0.124.2 → cranelift-codegen-0.125.4}/src/machinst/reg.rs +0 -0
  1172. /data/ext/cargo-vendor/{cranelift-codegen-0.124.2 → cranelift-codegen-0.125.4}/src/machinst/valueregs.rs +0 -0
  1173. /data/ext/cargo-vendor/{cranelift-codegen-0.124.2 → cranelift-codegen-0.125.4}/src/machinst/vcode.rs +0 -0
  1174. /data/ext/cargo-vendor/{cranelift-codegen-0.124.2 → cranelift-codegen-0.125.4}/src/nan_canonicalization.rs +0 -0
  1175. /data/ext/cargo-vendor/{cranelift-codegen-0.124.2 → cranelift-codegen-0.125.4}/src/opts/README.md +0 -0
  1176. /data/ext/cargo-vendor/{cranelift-codegen-0.124.2 → cranelift-codegen-0.125.4}/src/opts/cprop.isle +0 -0
  1177. /data/ext/cargo-vendor/{cranelift-codegen-0.124.2 → cranelift-codegen-0.125.4}/src/opts/div_const.rs +0 -0
  1178. /data/ext/cargo-vendor/{cranelift-codegen-0.124.2 → cranelift-codegen-0.125.4}/src/opts/extends.isle +0 -0
  1179. /data/ext/cargo-vendor/{cranelift-codegen-0.124.2 → cranelift-codegen-0.125.4}/src/opts/generated_code.rs +0 -0
  1180. /data/ext/cargo-vendor/{cranelift-codegen-0.124.2 → cranelift-codegen-0.125.4}/src/opts/remat.isle +0 -0
  1181. /data/ext/cargo-vendor/{cranelift-codegen-0.124.2 → cranelift-codegen-0.125.4}/src/opts/skeleton.isle +0 -0
  1182. /data/ext/cargo-vendor/{cranelift-codegen-0.124.2 → cranelift-codegen-0.125.4}/src/opts/spaceship.isle +0 -0
  1183. /data/ext/cargo-vendor/{cranelift-codegen-0.124.2 → cranelift-codegen-0.125.4}/src/opts/spectre.isle +0 -0
  1184. /data/ext/cargo-vendor/{cranelift-codegen-0.124.2 → cranelift-codegen-0.125.4}/src/opts/vector.isle +0 -0
  1185. /data/ext/cargo-vendor/{cranelift-codegen-0.124.2 → cranelift-codegen-0.125.4}/src/opts.rs +0 -0
  1186. /data/ext/cargo-vendor/{cranelift-codegen-0.124.2 → cranelift-codegen-0.125.4}/src/prelude.isle +0 -0
  1187. /data/ext/cargo-vendor/{cranelift-codegen-0.124.2 → cranelift-codegen-0.125.4}/src/prelude_opt.isle +0 -0
  1188. /data/ext/cargo-vendor/{cranelift-codegen-0.124.2 → cranelift-codegen-0.125.4}/src/print_errors.rs +0 -0
  1189. /data/ext/cargo-vendor/{cranelift-codegen-0.124.2 → cranelift-codegen-0.125.4}/src/ranges.rs +0 -0
  1190. /data/ext/cargo-vendor/{cranelift-codegen-0.124.2 → cranelift-codegen-0.125.4}/src/remove_constant_phis.rs +0 -0
  1191. /data/ext/cargo-vendor/{cranelift-codegen-0.124.2 → cranelift-codegen-0.125.4}/src/result.rs +0 -0
  1192. /data/ext/cargo-vendor/{cranelift-codegen-0.124.2 → cranelift-codegen-0.125.4}/src/scoped_hash_map.rs +0 -0
  1193. /data/ext/cargo-vendor/{cranelift-codegen-0.124.2 → cranelift-codegen-0.125.4}/src/souper_harvest.rs +0 -0
  1194. /data/ext/cargo-vendor/{cranelift-codegen-0.124.2 → cranelift-codegen-0.125.4}/src/take_and_replace.rs +0 -0
  1195. /data/ext/cargo-vendor/{cranelift-codegen-0.124.2 → cranelift-codegen-0.125.4}/src/timing.rs +0 -0
  1196. /data/ext/cargo-vendor/{cranelift-codegen-0.124.2 → cranelift-codegen-0.125.4}/src/traversals.rs +0 -0
  1197. /data/ext/cargo-vendor/{cranelift-codegen-0.124.2 → cranelift-codegen-0.125.4}/src/unreachable_code.rs +0 -0
  1198. /data/ext/cargo-vendor/{cranelift-codegen-0.124.2 → cranelift-codegen-0.125.4}/src/value_label.rs +0 -0
  1199. /data/ext/cargo-vendor/{cranelift-codegen-meta-0.124.2 → cranelift-codegen-meta-0.125.4}/LICENSE +0 -0
  1200. /data/ext/cargo-vendor/{cranelift-codegen-meta-0.124.2 → cranelift-codegen-meta-0.125.4}/README.md +0 -0
  1201. /data/ext/cargo-vendor/{cranelift-codegen-meta-0.124.2 → cranelift-codegen-meta-0.125.4}/src/cdsl/isa.rs +0 -0
  1202. /data/ext/cargo-vendor/{cranelift-codegen-meta-0.124.2 → cranelift-codegen-meta-0.125.4}/src/cdsl/types.rs +0 -0
  1203. /data/ext/cargo-vendor/{cranelift-codegen-meta-0.124.2 → cranelift-codegen-meta-0.125.4}/src/cdsl/typevar.rs +0 -0
  1204. /data/ext/cargo-vendor/{cranelift-codegen-meta-0.124.2 → cranelift-codegen-meta-0.125.4}/src/constant_hash.rs +0 -0
  1205. /data/ext/cargo-vendor/{cranelift-codegen-meta-0.124.2 → cranelift-codegen-meta-0.125.4}/src/gen_types.rs +0 -0
  1206. /data/ext/cargo-vendor/{cranelift-codegen-meta-0.124.2 → cranelift-codegen-meta-0.125.4}/src/isa/arm64.rs +0 -0
  1207. /data/ext/cargo-vendor/{cranelift-codegen-meta-0.124.2 → cranelift-codegen-meta-0.125.4}/src/isa/mod.rs +0 -0
  1208. /data/ext/cargo-vendor/{cranelift-codegen-meta-0.124.2 → cranelift-codegen-meta-0.125.4}/src/isa/pulley.rs +0 -0
  1209. /data/ext/cargo-vendor/{cranelift-codegen-meta-0.124.2 → cranelift-codegen-meta-0.125.4}/src/isa/s390x.rs +0 -0
  1210. /data/ext/cargo-vendor/{cranelift-codegen-meta-0.124.2 → cranelift-codegen-meta-0.125.4}/src/isle.rs +0 -0
  1211. /data/ext/cargo-vendor/{cranelift-codegen-meta-0.124.2 → cranelift-codegen-meta-0.125.4}/src/lib.rs +0 -0
  1212. /data/ext/cargo-vendor/{cranelift-codegen-meta-0.124.2 → cranelift-codegen-meta-0.125.4}/src/pulley.rs +0 -0
  1213. /data/ext/cargo-vendor/{cranelift-codegen-meta-0.124.2 → cranelift-codegen-meta-0.125.4}/src/shared/immediates.rs +0 -0
  1214. /data/ext/cargo-vendor/{cranelift-codegen-meta-0.124.2 → cranelift-codegen-meta-0.125.4}/src/shared/mod.rs +0 -0
  1215. /data/ext/cargo-vendor/{cranelift-codegen-meta-0.124.2 → cranelift-codegen-meta-0.125.4}/src/shared/types.rs +0 -0
  1216. /data/ext/cargo-vendor/{cranelift-codegen-meta-0.124.2 → cranelift-codegen-meta-0.125.4}/src/unique_table.rs +0 -0
  1217. /data/ext/cargo-vendor/{cranelift-codegen-shared-0.124.2 → cranelift-codegen-shared-0.125.4}/LICENSE +0 -0
  1218. /data/ext/cargo-vendor/{cranelift-codegen-shared-0.124.2 → cranelift-codegen-shared-0.125.4}/README.md +0 -0
  1219. /data/ext/cargo-vendor/{cranelift-codegen-shared-0.124.2 → cranelift-codegen-shared-0.125.4}/src/constant_hash.rs +0 -0
  1220. /data/ext/cargo-vendor/{cranelift-codegen-shared-0.124.2 → cranelift-codegen-shared-0.125.4}/src/constants.rs +0 -0
  1221. /data/ext/cargo-vendor/{cranelift-codegen-shared-0.124.2 → cranelift-codegen-shared-0.125.4}/src/lib.rs +0 -0
  1222. /data/ext/cargo-vendor/{cranelift-control-0.124.2 → cranelift-control-0.125.4}/LICENSE +0 -0
  1223. /data/ext/cargo-vendor/{cranelift-control-0.124.2 → cranelift-control-0.125.4}/README.md +0 -0
  1224. /data/ext/cargo-vendor/{cranelift-control-0.124.2 → cranelift-control-0.125.4}/src/chaos.rs +0 -0
  1225. /data/ext/cargo-vendor/{cranelift-control-0.124.2 → cranelift-control-0.125.4}/src/lib.rs +0 -0
  1226. /data/ext/cargo-vendor/{cranelift-control-0.124.2 → cranelift-control-0.125.4}/src/zero_sized.rs +0 -0
  1227. /data/ext/cargo-vendor/{cranelift-entity-0.124.2 → cranelift-entity-0.125.4}/LICENSE +0 -0
  1228. /data/ext/cargo-vendor/{cranelift-entity-0.124.2 → cranelift-entity-0.125.4}/README.md +0 -0
  1229. /data/ext/cargo-vendor/{cranelift-entity-0.124.2 → cranelift-entity-0.125.4}/src/boxed_slice.rs +0 -0
  1230. /data/ext/cargo-vendor/{cranelift-entity-0.124.2 → cranelift-entity-0.125.4}/src/iter.rs +0 -0
  1231. /data/ext/cargo-vendor/{cranelift-entity-0.124.2 → cranelift-entity-0.125.4}/src/keys.rs +0 -0
  1232. /data/ext/cargo-vendor/{cranelift-entity-0.124.2 → cranelift-entity-0.125.4}/src/lib.rs +0 -0
  1233. /data/ext/cargo-vendor/{cranelift-entity-0.124.2 → cranelift-entity-0.125.4}/src/list.rs +0 -0
  1234. /data/ext/cargo-vendor/{cranelift-entity-0.124.2 → cranelift-entity-0.125.4}/src/map.rs +0 -0
  1235. /data/ext/cargo-vendor/{cranelift-entity-0.124.2 → cranelift-entity-0.125.4}/src/packed_option.rs +0 -0
  1236. /data/ext/cargo-vendor/{cranelift-entity-0.124.2 → cranelift-entity-0.125.4}/src/set.rs +0 -0
  1237. /data/ext/cargo-vendor/{cranelift-entity-0.124.2 → cranelift-entity-0.125.4}/src/sparse.rs +0 -0
  1238. /data/ext/cargo-vendor/{cranelift-frontend-0.124.2 → cranelift-frontend-0.125.4}/LICENSE +0 -0
  1239. /data/ext/cargo-vendor/{cranelift-frontend-0.124.2 → cranelift-frontend-0.125.4}/README.md +0 -0
  1240. /data/ext/cargo-vendor/{cranelift-frontend-0.124.2 → cranelift-frontend-0.125.4}/src/frontend/safepoints.rs +0 -0
  1241. /data/ext/cargo-vendor/{cranelift-frontend-0.124.2 → cranelift-frontend-0.125.4}/src/lib.rs +0 -0
  1242. /data/ext/cargo-vendor/{cranelift-frontend-0.124.2 → cranelift-frontend-0.125.4}/src/ssa.rs +0 -0
  1243. /data/ext/cargo-vendor/{cranelift-frontend-0.124.2 → cranelift-frontend-0.125.4}/src/switch.rs +0 -0
  1244. /data/ext/cargo-vendor/{cranelift-frontend-0.124.2 → cranelift-frontend-0.125.4}/src/variable.rs +0 -0
  1245. /data/ext/cargo-vendor/{cranelift-isle-0.124.2 → cranelift-isle-0.125.4}/README.md +0 -0
  1246. /data/ext/cargo-vendor/{cranelift-isle-0.124.2 → cranelift-isle-0.125.4}/build.rs +0 -0
  1247. /data/ext/cargo-vendor/{cranelift-isle-0.124.2 → cranelift-isle-0.125.4}/isle_examples/fail/bad_converters.isle +0 -0
  1248. /data/ext/cargo-vendor/{cranelift-isle-0.124.2 → cranelift-isle-0.125.4}/isle_examples/fail/bound_var_type_mismatch.isle +0 -0
  1249. /data/ext/cargo-vendor/{cranelift-isle-0.124.2 → cranelift-isle-0.125.4}/isle_examples/fail/converter_extractor_constructor.isle +0 -0
  1250. /data/ext/cargo-vendor/{cranelift-isle-0.124.2 → cranelift-isle-0.125.4}/isle_examples/fail/error1.isle +0 -0
  1251. /data/ext/cargo-vendor/{cranelift-isle-0.124.2 → cranelift-isle-0.125.4}/isle_examples/fail/extra_parens.isle +0 -0
  1252. /data/ext/cargo-vendor/{cranelift-isle-0.124.2 → cranelift-isle-0.125.4}/isle_examples/fail/impure_expression.isle +0 -0
  1253. /data/ext/cargo-vendor/{cranelift-isle-0.124.2 → cranelift-isle-0.125.4}/isle_examples/fail/impure_rhs.isle +0 -0
  1254. /data/ext/cargo-vendor/{cranelift-isle-0.124.2 → cranelift-isle-0.125.4}/isle_examples/fail/multi_internal_etor.isle +0 -0
  1255. /data/ext/cargo-vendor/{cranelift-isle-0.124.2 → cranelift-isle-0.125.4}/isle_examples/fail/multi_prio.isle +0 -0
  1256. /data/ext/cargo-vendor/{cranelift-isle-0.124.2 → cranelift-isle-0.125.4}/isle_examples/link/borrows.isle +0 -0
  1257. /data/ext/cargo-vendor/{cranelift-isle-0.124.2 → cranelift-isle-0.125.4}/isle_examples/link/borrows_main.rs +0 -0
  1258. /data/ext/cargo-vendor/{cranelift-isle-0.124.2 → cranelift-isle-0.125.4}/isle_examples/link/iflets.isle +0 -0
  1259. /data/ext/cargo-vendor/{cranelift-isle-0.124.2 → cranelift-isle-0.125.4}/isle_examples/link/iflets_main.rs +0 -0
  1260. /data/ext/cargo-vendor/{cranelift-isle-0.124.2 → cranelift-isle-0.125.4}/isle_examples/link/multi_constructor.isle +0 -0
  1261. /data/ext/cargo-vendor/{cranelift-isle-0.124.2 → cranelift-isle-0.125.4}/isle_examples/link/multi_constructor_main.rs +0 -0
  1262. /data/ext/cargo-vendor/{cranelift-isle-0.124.2 → cranelift-isle-0.125.4}/isle_examples/link/multi_extractor.isle +0 -0
  1263. /data/ext/cargo-vendor/{cranelift-isle-0.124.2 → cranelift-isle-0.125.4}/isle_examples/link/multi_extractor_main.rs +0 -0
  1264. /data/ext/cargo-vendor/{cranelift-isle-0.124.2 → cranelift-isle-0.125.4}/isle_examples/link/test.isle +0 -0
  1265. /data/ext/cargo-vendor/{cranelift-isle-0.124.2 → cranelift-isle-0.125.4}/isle_examples/link/test_main.rs +0 -0
  1266. /data/ext/cargo-vendor/{cranelift-isle-0.124.2 → cranelift-isle-0.125.4}/isle_examples/pass/bound_var.isle +0 -0
  1267. /data/ext/cargo-vendor/{cranelift-isle-0.124.2 → cranelift-isle-0.125.4}/isle_examples/pass/construct_and_extract.isle +0 -0
  1268. /data/ext/cargo-vendor/{cranelift-isle-0.124.2 → cranelift-isle-0.125.4}/isle_examples/pass/conversions.isle +0 -0
  1269. /data/ext/cargo-vendor/{cranelift-isle-0.124.2 → cranelift-isle-0.125.4}/isle_examples/pass/conversions_extern.isle +0 -0
  1270. /data/ext/cargo-vendor/{cranelift-isle-0.124.2 → cranelift-isle-0.125.4}/isle_examples/pass/let.isle +0 -0
  1271. /data/ext/cargo-vendor/{cranelift-isle-0.124.2 → cranelift-isle-0.125.4}/isle_examples/pass/nodebug.isle +0 -0
  1272. /data/ext/cargo-vendor/{cranelift-isle-0.124.2 → cranelift-isle-0.125.4}/isle_examples/pass/prio_trie_bug.isle +0 -0
  1273. /data/ext/cargo-vendor/{cranelift-isle-0.124.2 → cranelift-isle-0.125.4}/isle_examples/pass/test2.isle +0 -0
  1274. /data/ext/cargo-vendor/{cranelift-isle-0.124.2 → cranelift-isle-0.125.4}/isle_examples/pass/test3.isle +0 -0
  1275. /data/ext/cargo-vendor/{cranelift-isle-0.124.2 → cranelift-isle-0.125.4}/isle_examples/pass/test4.isle +0 -0
  1276. /data/ext/cargo-vendor/{cranelift-isle-0.124.2 → cranelift-isle-0.125.4}/isle_examples/pass/tutorial.isle +0 -0
  1277. /data/ext/cargo-vendor/{cranelift-isle-0.124.2 → cranelift-isle-0.125.4}/isle_examples/pass/veri_spec.isle +0 -0
  1278. /data/ext/cargo-vendor/{cranelift-isle-0.124.2 → cranelift-isle-0.125.4}/isle_examples/run/iconst.isle +0 -0
  1279. /data/ext/cargo-vendor/{cranelift-isle-0.124.2 → cranelift-isle-0.125.4}/isle_examples/run/iconst_main.rs +0 -0
  1280. /data/ext/cargo-vendor/{cranelift-isle-0.124.2 → cranelift-isle-0.125.4}/isle_examples/run/let_shadowing.isle +0 -0
  1281. /data/ext/cargo-vendor/{cranelift-isle-0.124.2 → cranelift-isle-0.125.4}/isle_examples/run/let_shadowing_main.rs +0 -0
  1282. /data/ext/cargo-vendor/{cranelift-isle-0.124.2 → cranelift-isle-0.125.4}/src/ast.rs +0 -0
  1283. /data/ext/cargo-vendor/{cranelift-isle-0.124.2 → cranelift-isle-0.125.4}/src/codegen.rs +0 -0
  1284. /data/ext/cargo-vendor/{cranelift-isle-0.124.2 → cranelift-isle-0.125.4}/src/compile.rs +0 -0
  1285. /data/ext/cargo-vendor/{cranelift-isle-0.124.2 → cranelift-isle-0.125.4}/src/disjointsets.rs +0 -0
  1286. /data/ext/cargo-vendor/{cranelift-isle-0.124.2 → cranelift-isle-0.125.4}/src/error.rs +0 -0
  1287. /data/ext/cargo-vendor/{cranelift-isle-0.124.2 → cranelift-isle-0.125.4}/src/files.rs +0 -0
  1288. /data/ext/cargo-vendor/{cranelift-isle-0.124.2 → cranelift-isle-0.125.4}/src/lexer.rs +0 -0
  1289. /data/ext/cargo-vendor/{cranelift-isle-0.124.2 → cranelift-isle-0.125.4}/src/lib.rs +0 -0
  1290. /data/ext/cargo-vendor/{cranelift-isle-0.124.2 → cranelift-isle-0.125.4}/src/log.rs +0 -0
  1291. /data/ext/cargo-vendor/{cranelift-isle-0.124.2 → cranelift-isle-0.125.4}/src/overlap.rs +0 -0
  1292. /data/ext/cargo-vendor/{cranelift-isle-0.124.2 → cranelift-isle-0.125.4}/src/parser.rs +0 -0
  1293. /data/ext/cargo-vendor/{cranelift-isle-0.124.2 → cranelift-isle-0.125.4}/src/printer.rs +0 -0
  1294. /data/ext/cargo-vendor/{cranelift-isle-0.124.2 → cranelift-isle-0.125.4}/src/sema.rs +0 -0
  1295. /data/ext/cargo-vendor/{cranelift-isle-0.124.2 → cranelift-isle-0.125.4}/src/serialize.rs +0 -0
  1296. /data/ext/cargo-vendor/{cranelift-isle-0.124.2 → cranelift-isle-0.125.4}/src/stablemapset.rs +0 -0
  1297. /data/ext/cargo-vendor/{cranelift-isle-0.124.2 → cranelift-isle-0.125.4}/src/trie_again.rs +0 -0
  1298. /data/ext/cargo-vendor/{cranelift-isle-0.124.2 → cranelift-isle-0.125.4}/tests/run_tests.rs +0 -0
  1299. /data/ext/cargo-vendor/{cranelift-native-0.124.2 → cranelift-native-0.125.4}/LICENSE +0 -0
  1300. /data/ext/cargo-vendor/{cranelift-native-0.124.2 → cranelift-native-0.125.4}/README.md +0 -0
  1301. /data/ext/cargo-vendor/{cranelift-native-0.124.2 → cranelift-native-0.125.4}/src/lib.rs +0 -0
  1302. /data/ext/cargo-vendor/{cranelift-native-0.124.2 → cranelift-native-0.125.4}/src/riscv.rs +0 -0
  1303. /data/ext/cargo-vendor/{cranelift-srcgen-0.124.2 → cranelift-srcgen-0.125.4}/src/error.rs +0 -0
  1304. /data/ext/cargo-vendor/{cranelift-srcgen-0.124.2 → cranelift-srcgen-0.125.4}/src/lib.rs +0 -0
  1305. /data/ext/cargo-vendor/{deterministic-wasi-ctx-3.0.2 → deterministic-wasi-ctx-3.0.3}/README.md +0 -0
  1306. /data/ext/cargo-vendor/{deterministic-wasi-ctx-3.0.2 → deterministic-wasi-ctx-3.0.3}/src/clocks.rs +0 -0
  1307. /data/ext/cargo-vendor/{deterministic-wasi-ctx-3.0.2 → deterministic-wasi-ctx-3.0.3}/src/lib.rs +0 -0
  1308. /data/ext/cargo-vendor/{deterministic-wasi-ctx-3.0.2 → deterministic-wasi-ctx-3.0.3}/src/scheduling.rs +0 -0
  1309. /data/ext/cargo-vendor/{deterministic-wasi-ctx-3.0.2 → deterministic-wasi-ctx-3.0.3}/tests/clocks.rs +0 -0
  1310. /data/ext/cargo-vendor/{deterministic-wasi-ctx-3.0.2 → deterministic-wasi-ctx-3.0.3}/tests/common/mod.rs +0 -0
  1311. /data/ext/cargo-vendor/{deterministic-wasi-ctx-3.0.2 → deterministic-wasi-ctx-3.0.3}/tests/random.rs +0 -0
  1312. /data/ext/cargo-vendor/{deterministic-wasi-ctx-3.0.2 → deterministic-wasi-ctx-3.0.3}/tests/scheduler.rs +0 -0
  1313. /data/ext/cargo-vendor/{pulley-interpreter-37.0.2 → pulley-interpreter-38.0.4}/CONTRIBUTING.md +0 -0
  1314. /data/ext/cargo-vendor/{pulley-interpreter-37.0.2 → pulley-interpreter-38.0.4}/Cargo.toml.orig +0 -0
  1315. /data/ext/cargo-vendor/{pulley-interpreter-37.0.2 → pulley-interpreter-38.0.4}/README.md +0 -0
  1316. /data/ext/cargo-vendor/{pulley-interpreter-37.0.2 → pulley-interpreter-38.0.4}/examples/profiler-html.rs +0 -0
  1317. /data/ext/cargo-vendor/{pulley-interpreter-37.0.2 → pulley-interpreter-38.0.4}/src/decode.rs +0 -0
  1318. /data/ext/cargo-vendor/{pulley-interpreter-37.0.2 → pulley-interpreter-38.0.4}/src/disas.rs +0 -0
  1319. /data/ext/cargo-vendor/{pulley-interpreter-37.0.2 → pulley-interpreter-38.0.4}/src/encode.rs +0 -0
  1320. /data/ext/cargo-vendor/{pulley-interpreter-37.0.2 → pulley-interpreter-38.0.4}/src/imms.rs +0 -0
  1321. /data/ext/cargo-vendor/{pulley-interpreter-37.0.2 → pulley-interpreter-38.0.4}/src/interp/debug.rs +0 -0
  1322. /data/ext/cargo-vendor/{pulley-interpreter-37.0.2 → pulley-interpreter-38.0.4}/src/interp/match_loop.rs +0 -0
  1323. /data/ext/cargo-vendor/{pulley-interpreter-37.0.2 → pulley-interpreter-38.0.4}/src/interp/tail_loop.rs +0 -0
  1324. /data/ext/cargo-vendor/{pulley-interpreter-37.0.2 → pulley-interpreter-38.0.4}/src/interp.rs +0 -0
  1325. /data/ext/cargo-vendor/{pulley-interpreter-37.0.2 → pulley-interpreter-38.0.4}/src/op.rs +0 -0
  1326. /data/ext/cargo-vendor/{pulley-interpreter-37.0.2 → pulley-interpreter-38.0.4}/src/opcode.rs +0 -0
  1327. /data/ext/cargo-vendor/{pulley-interpreter-37.0.2 → pulley-interpreter-38.0.4}/src/profile.rs +0 -0
  1328. /data/ext/cargo-vendor/{pulley-interpreter-37.0.2 → pulley-interpreter-38.0.4}/src/profile_disabled.rs +0 -0
  1329. /data/ext/cargo-vendor/{pulley-interpreter-37.0.2 → pulley-interpreter-38.0.4}/src/regs.rs +0 -0
  1330. /data/ext/cargo-vendor/{pulley-interpreter-37.0.2 → pulley-interpreter-38.0.4}/tests/all/disas.rs +0 -0
  1331. /data/ext/cargo-vendor/{pulley-interpreter-37.0.2 → pulley-interpreter-38.0.4}/tests/all/interp.rs +0 -0
  1332. /data/ext/cargo-vendor/{pulley-interpreter-37.0.2 → pulley-interpreter-38.0.4}/tests/all/main.rs +0 -0
  1333. /data/ext/cargo-vendor/{pulley-macros-37.0.2 → pulley-macros-38.0.4}/Cargo.toml.orig +0 -0
  1334. /data/ext/cargo-vendor/{pulley-macros-37.0.2 → pulley-macros-38.0.4}/src/interp_disable_if_cfg.rs +0 -0
  1335. /data/ext/cargo-vendor/{pulley-macros-37.0.2 → pulley-macros-38.0.4}/src/lib.rs +0 -0
  1336. /data/ext/cargo-vendor/{wasmtime-37.0.2 → wasmtime-38.0.4}/LICENSE +0 -0
  1337. /data/ext/cargo-vendor/{wasmtime-37.0.2 → wasmtime-38.0.4}/README.md +0 -0
  1338. /data/ext/cargo-vendor/{wasmtime-37.0.2 → wasmtime-38.0.4}/proptest-regressions/runtime/vm/instance/allocator/pooling/memory_pool.txt +0 -0
  1339. /data/ext/cargo-vendor/{wasmtime-37.0.2 → wasmtime-38.0.4}/src/compile/call_graph.rs +0 -0
  1340. /data/ext/cargo-vendor/{wasmtime-37.0.2 → wasmtime-38.0.4}/src/compile/code_builder.rs +0 -0
  1341. /data/ext/cargo-vendor/{wasmtime-37.0.2 → wasmtime-38.0.4}/src/compile/runtime.rs +0 -0
  1342. /data/ext/cargo-vendor/{wasmtime-37.0.2 → wasmtime-38.0.4}/src/compile/scc.rs +0 -0
  1343. /data/ext/cargo-vendor/{wasmtime-37.0.2 → wasmtime-38.0.4}/src/compile/stratify.rs +0 -0
  1344. /data/ext/cargo-vendor/{wasmtime-37.0.2 → wasmtime-38.0.4}/src/profiling_agent/jitdump.rs +0 -0
  1345. /data/ext/cargo-vendor/{wasmtime-37.0.2 → wasmtime-38.0.4}/src/profiling_agent/perfmap.rs +0 -0
  1346. /data/ext/cargo-vendor/{wasmtime-37.0.2 → wasmtime-38.0.4}/src/profiling_agent/pulley.rs +0 -0
  1347. /data/ext/cargo-vendor/{wasmtime-37.0.2 → wasmtime-38.0.4}/src/profiling_agent/vtune.rs +0 -0
  1348. /data/ext/cargo-vendor/{wasmtime-37.0.2 → wasmtime-38.0.4}/src/profiling_agent.rs +0 -0
  1349. /data/ext/cargo-vendor/{wasmtime-37.0.2 → wasmtime-38.0.4}/src/runtime/code.rs +0 -0
  1350. /data/ext/cargo-vendor/{wasmtime-37.0.2 → wasmtime-38.0.4}/src/runtime/code_memory.rs +0 -0
  1351. /data/ext/cargo-vendor/{wasmtime-37.0.2 → wasmtime-38.0.4}/src/runtime/component/bindgen_examples/_0_hello_world.rs +0 -0
  1352. /data/ext/cargo-vendor/{wasmtime-37.0.2 → wasmtime-38.0.4}/src/runtime/component/bindgen_examples/_1_world_imports.rs +0 -0
  1353. /data/ext/cargo-vendor/{wasmtime-37.0.2 → wasmtime-38.0.4}/src/runtime/component/bindgen_examples/_2_world_exports.rs +0 -0
  1354. /data/ext/cargo-vendor/{wasmtime-37.0.2 → wasmtime-38.0.4}/src/runtime/component/bindgen_examples/_3_interface_imports.rs +0 -0
  1355. /data/ext/cargo-vendor/{wasmtime-37.0.2 → wasmtime-38.0.4}/src/runtime/component/bindgen_examples/_4_imported_resources.rs +0 -0
  1356. /data/ext/cargo-vendor/{wasmtime-37.0.2 → wasmtime-38.0.4}/src/runtime/component/bindgen_examples/_5_all_world_export_kinds.rs +0 -0
  1357. /data/ext/cargo-vendor/{wasmtime-37.0.2 → wasmtime-38.0.4}/src/runtime/component/bindgen_examples/_6_exported_resources.rs +0 -0
  1358. /data/ext/cargo-vendor/{wasmtime-37.0.2 → wasmtime-38.0.4}/src/runtime/component/bindgen_examples/_7_async.rs +0 -0
  1359. /data/ext/cargo-vendor/{wasmtime-37.0.2 → wasmtime-38.0.4}/src/runtime/component/bindgen_examples/_8_store_in_imports.rs +0 -0
  1360. /data/ext/cargo-vendor/{wasmtime-37.0.2 → wasmtime-38.0.4}/src/runtime/component/bindgen_examples/mod.rs +0 -0
  1361. /data/ext/cargo-vendor/{wasmtime-37.0.2 → wasmtime-38.0.4}/src/runtime/component/concurrent/abort.rs +0 -0
  1362. /data/ext/cargo-vendor/{wasmtime-37.0.2 → wasmtime-38.0.4}/src/runtime/component/concurrent/error_contexts.rs +0 -0
  1363. /data/ext/cargo-vendor/{wasmtime-37.0.2 → wasmtime-38.0.4}/src/runtime/component/concurrent/futures_and_streams/buffers.rs +0 -0
  1364. /data/ext/cargo-vendor/{wasmtime-37.0.2 → wasmtime-38.0.4}/src/runtime/component/concurrent/table.rs +0 -0
  1365. /data/ext/cargo-vendor/{wasmtime-37.0.2 → wasmtime-38.0.4}/src/runtime/component/concurrent/tls.rs +0 -0
  1366. /data/ext/cargo-vendor/{wasmtime-37.0.2 → wasmtime-38.0.4}/src/runtime/component/concurrent_disabled.rs +0 -0
  1367. /data/ext/cargo-vendor/{wasmtime-37.0.2 → wasmtime-38.0.4}/src/runtime/component/func/options.rs +0 -0
  1368. /data/ext/cargo-vendor/{wasmtime-37.0.2 → wasmtime-38.0.4}/src/runtime/component/has_data.rs +0 -0
  1369. /data/ext/cargo-vendor/{wasmtime-37.0.2 → wasmtime-38.0.4}/src/runtime/component/linker.rs +0 -0
  1370. /data/ext/cargo-vendor/{wasmtime-37.0.2 → wasmtime-38.0.4}/src/runtime/component/matching.rs +0 -0
  1371. /data/ext/cargo-vendor/{wasmtime-37.0.2 → wasmtime-38.0.4}/src/runtime/component/resource_table.rs +0 -0
  1372. /data/ext/cargo-vendor/{wasmtime-37.0.2 → wasmtime-38.0.4}/src/runtime/component/resources.rs +0 -0
  1373. /data/ext/cargo-vendor/{wasmtime-37.0.2 → wasmtime-38.0.4}/src/runtime/component/storage.rs +0 -0
  1374. /data/ext/cargo-vendor/{wasmtime-37.0.2 → wasmtime-38.0.4}/src/runtime/component/store.rs +0 -0
  1375. /data/ext/cargo-vendor/{wasmtime-37.0.2 → wasmtime-38.0.4}/src/runtime/component/types.rs +0 -0
  1376. /data/ext/cargo-vendor/{wasmtime-37.0.2 → wasmtime-38.0.4}/src/runtime/component/values.rs +0 -0
  1377. /data/ext/cargo-vendor/{wasmtime-37.0.2 → wasmtime-38.0.4}/src/runtime/debug.rs +0 -0
  1378. /data/ext/cargo-vendor/{wasmtime-37.0.2 → wasmtime-38.0.4}/src/runtime/exception.rs +0 -0
  1379. /data/ext/cargo-vendor/{wasmtime-37.0.2 → wasmtime-38.0.4}/src/runtime/externals/global.rs +0 -0
  1380. /data/ext/cargo-vendor/{wasmtime-37.0.2 → wasmtime-38.0.4}/src/runtime/externals/table.rs +0 -0
  1381. /data/ext/cargo-vendor/{wasmtime-37.0.2 → wasmtime-38.0.4}/src/runtime/externals/tag.rs +0 -0
  1382. /data/ext/cargo-vendor/{wasmtime-37.0.2 → wasmtime-38.0.4}/src/runtime/externals.rs +0 -0
  1383. /data/ext/cargo-vendor/{wasmtime-37.0.2 → wasmtime-38.0.4}/src/runtime/fiber.rs +0 -0
  1384. /data/ext/cargo-vendor/{wasmtime-37.0.2 → wasmtime-38.0.4}/src/runtime/func/typed.rs +0 -0
  1385. /data/ext/cargo-vendor/{wasmtime-37.0.2 → wasmtime-38.0.4}/src/runtime/gc/disabled/anyref.rs +0 -0
  1386. /data/ext/cargo-vendor/{wasmtime-37.0.2 → wasmtime-38.0.4}/src/runtime/gc/disabled/arrayref.rs +0 -0
  1387. /data/ext/cargo-vendor/{wasmtime-37.0.2 → wasmtime-38.0.4}/src/runtime/gc/disabled/eqref.rs +0 -0
  1388. /data/ext/cargo-vendor/{wasmtime-37.0.2 → wasmtime-38.0.4}/src/runtime/gc/disabled/exnref.rs +0 -0
  1389. /data/ext/cargo-vendor/{wasmtime-37.0.2 → wasmtime-38.0.4}/src/runtime/gc/disabled/externref.rs +0 -0
  1390. /data/ext/cargo-vendor/{wasmtime-37.0.2 → wasmtime-38.0.4}/src/runtime/gc/disabled/i31.rs +0 -0
  1391. /data/ext/cargo-vendor/{wasmtime-37.0.2 → wasmtime-38.0.4}/src/runtime/gc/disabled/rooting.rs +0 -0
  1392. /data/ext/cargo-vendor/{wasmtime-37.0.2 → wasmtime-38.0.4}/src/runtime/gc/disabled/structref.rs +0 -0
  1393. /data/ext/cargo-vendor/{wasmtime-37.0.2 → wasmtime-38.0.4}/src/runtime/gc/disabled.rs +0 -0
  1394. /data/ext/cargo-vendor/{wasmtime-37.0.2 → wasmtime-38.0.4}/src/runtime/gc/enabled/anyref.rs +0 -0
  1395. /data/ext/cargo-vendor/{wasmtime-37.0.2 → wasmtime-38.0.4}/src/runtime/gc/enabled/arrayref.rs +0 -0
  1396. /data/ext/cargo-vendor/{wasmtime-37.0.2 → wasmtime-38.0.4}/src/runtime/gc/enabled/eqref.rs +0 -0
  1397. /data/ext/cargo-vendor/{wasmtime-37.0.2 → wasmtime-38.0.4}/src/runtime/gc/enabled/exnref.rs +0 -0
  1398. /data/ext/cargo-vendor/{wasmtime-37.0.2 → wasmtime-38.0.4}/src/runtime/gc/enabled/externref.rs +0 -0
  1399. /data/ext/cargo-vendor/{wasmtime-37.0.2 → wasmtime-38.0.4}/src/runtime/gc/enabled/i31.rs +0 -0
  1400. /data/ext/cargo-vendor/{wasmtime-37.0.2 → wasmtime-38.0.4}/src/runtime/gc/enabled/rooting.rs +0 -0
  1401. /data/ext/cargo-vendor/{wasmtime-37.0.2 → wasmtime-38.0.4}/src/runtime/gc/enabled/structref.rs +0 -0
  1402. /data/ext/cargo-vendor/{wasmtime-37.0.2 → wasmtime-38.0.4}/src/runtime/gc/enabled.rs +0 -0
  1403. /data/ext/cargo-vendor/{wasmtime-37.0.2 → wasmtime-38.0.4}/src/runtime/gc/noextern.rs +0 -0
  1404. /data/ext/cargo-vendor/{wasmtime-37.0.2 → wasmtime-38.0.4}/src/runtime/gc/none_ref.rs +0 -0
  1405. /data/ext/cargo-vendor/{wasmtime-37.0.2 → wasmtime-38.0.4}/src/runtime/gc.rs +0 -0
  1406. /data/ext/cargo-vendor/{wasmtime-37.0.2 → wasmtime-38.0.4}/src/runtime/instance.rs +0 -0
  1407. /data/ext/cargo-vendor/{wasmtime-37.0.2 → wasmtime-38.0.4}/src/runtime/limits.rs +0 -0
  1408. /data/ext/cargo-vendor/{wasmtime-37.0.2 → wasmtime-38.0.4}/src/runtime/linker.rs +0 -0
  1409. /data/ext/cargo-vendor/{wasmtime-37.0.2 → wasmtime-38.0.4}/src/runtime/module/registry.rs +0 -0
  1410. /data/ext/cargo-vendor/{wasmtime-37.0.2 → wasmtime-38.0.4}/src/runtime/resources.rs +0 -0
  1411. /data/ext/cargo-vendor/{wasmtime-37.0.2 → wasmtime-38.0.4}/src/runtime/stack.rs +0 -0
  1412. /data/ext/cargo-vendor/{wasmtime-37.0.2 → wasmtime-38.0.4}/src/runtime/store/async_.rs +0 -0
  1413. /data/ext/cargo-vendor/{wasmtime-37.0.2 → wasmtime-38.0.4}/src/runtime/store/context.rs +0 -0
  1414. /data/ext/cargo-vendor/{wasmtime-37.0.2 → wasmtime-38.0.4}/src/runtime/store/data.rs +0 -0
  1415. /data/ext/cargo-vendor/{wasmtime-37.0.2 → wasmtime-38.0.4}/src/runtime/store/func_refs.rs +0 -0
  1416. /data/ext/cargo-vendor/{wasmtime-37.0.2 → wasmtime-38.0.4}/src/runtime/store/gc.rs +0 -0
  1417. /data/ext/cargo-vendor/{wasmtime-37.0.2 → wasmtime-38.0.4}/src/runtime/store/token.rs +0 -0
  1418. /data/ext/cargo-vendor/{wasmtime-37.0.2 → wasmtime-38.0.4}/src/runtime/trampoline/func.rs +0 -0
  1419. /data/ext/cargo-vendor/{wasmtime-37.0.2 → wasmtime-38.0.4}/src/runtime/trampoline/global.rs +0 -0
  1420. /data/ext/cargo-vendor/{wasmtime-37.0.2 → wasmtime-38.0.4}/src/runtime/trampoline.rs +0 -0
  1421. /data/ext/cargo-vendor/{wasmtime-37.0.2 → wasmtime-38.0.4}/src/runtime/type_registry.rs +0 -0
  1422. /data/ext/cargo-vendor/{wasmtime-37.0.2 → wasmtime-38.0.4}/src/runtime/types/matching.rs +0 -0
  1423. /data/ext/cargo-vendor/{wasmtime-37.0.2 → wasmtime-38.0.4}/src/runtime/types.rs +0 -0
  1424. /data/ext/cargo-vendor/{wasmtime-37.0.2 → wasmtime-38.0.4}/src/runtime/uninhabited.rs +0 -0
  1425. /data/ext/cargo-vendor/{wasmtime-37.0.2 → wasmtime-38.0.4}/src/runtime/unix.rs +0 -0
  1426. /data/ext/cargo-vendor/{wasmtime-37.0.2 → wasmtime-38.0.4}/src/runtime/v128.rs +0 -0
  1427. /data/ext/cargo-vendor/{wasmtime-37.0.2 → wasmtime-38.0.4}/src/runtime/values.rs +0 -0
  1428. /data/ext/cargo-vendor/{wasmtime-37.0.2 → wasmtime-38.0.4}/src/runtime/vm/always_mut.rs +0 -0
  1429. /data/ext/cargo-vendor/{wasmtime-37.0.2 → wasmtime-38.0.4}/src/runtime/vm/async_yield.rs +0 -0
  1430. /data/ext/cargo-vendor/{wasmtime-37.0.2 → wasmtime-38.0.4}/src/runtime/vm/byte_count.rs +0 -0
  1431. /data/ext/cargo-vendor/{wasmtime-37.0.2 → wasmtime-38.0.4}/src/runtime/vm/component/handle_table.rs +0 -0
  1432. /data/ext/cargo-vendor/{wasmtime-37.0.2 → wasmtime-38.0.4}/src/runtime/vm/component/resources.rs +0 -0
  1433. /data/ext/cargo-vendor/{wasmtime-37.0.2 → wasmtime-38.0.4}/src/runtime/vm/const_expr.rs +0 -0
  1434. /data/ext/cargo-vendor/{wasmtime-37.0.2 → wasmtime-38.0.4}/src/runtime/vm/cow.rs +0 -0
  1435. /data/ext/cargo-vendor/{wasmtime-37.0.2 → wasmtime-38.0.4}/src/runtime/vm/cow_disabled.rs +0 -0
  1436. /data/ext/cargo-vendor/{wasmtime-37.0.2 → wasmtime-38.0.4}/src/runtime/vm/debug_builtins.rs +0 -0
  1437. /data/ext/cargo-vendor/{wasmtime-37.0.2 → wasmtime-38.0.4}/src/runtime/vm/export.rs +0 -0
  1438. /data/ext/cargo-vendor/{wasmtime-37.0.2 → wasmtime-38.0.4}/src/runtime/vm/gc/disabled.rs +0 -0
  1439. /data/ext/cargo-vendor/{wasmtime-37.0.2 → wasmtime-38.0.4}/src/runtime/vm/gc/enabled/arrayref.rs +0 -0
  1440. /data/ext/cargo-vendor/{wasmtime-37.0.2 → wasmtime-38.0.4}/src/runtime/vm/gc/enabled/data.rs +0 -0
  1441. /data/ext/cargo-vendor/{wasmtime-37.0.2 → wasmtime-38.0.4}/src/runtime/vm/gc/enabled/drc.rs +0 -0
  1442. /data/ext/cargo-vendor/{wasmtime-37.0.2 → wasmtime-38.0.4}/src/runtime/vm/gc/enabled/exnref.rs +0 -0
  1443. /data/ext/cargo-vendor/{wasmtime-37.0.2 → wasmtime-38.0.4}/src/runtime/vm/gc/enabled/externref.rs +0 -0
  1444. /data/ext/cargo-vendor/{wasmtime-37.0.2 → wasmtime-38.0.4}/src/runtime/vm/gc/enabled/free_list.rs +0 -0
  1445. /data/ext/cargo-vendor/{wasmtime-37.0.2 → wasmtime-38.0.4}/src/runtime/vm/gc/enabled/null.rs +0 -0
  1446. /data/ext/cargo-vendor/{wasmtime-37.0.2 → wasmtime-38.0.4}/src/runtime/vm/gc/enabled/structref.rs +0 -0
  1447. /data/ext/cargo-vendor/{wasmtime-37.0.2 → wasmtime-38.0.4}/src/runtime/vm/gc/enabled.rs +0 -0
  1448. /data/ext/cargo-vendor/{wasmtime-37.0.2 → wasmtime-38.0.4}/src/runtime/vm/gc/func_ref.rs +0 -0
  1449. /data/ext/cargo-vendor/{wasmtime-37.0.2 → wasmtime-38.0.4}/src/runtime/vm/gc/gc_ref.rs +0 -0
  1450. /data/ext/cargo-vendor/{wasmtime-37.0.2 → wasmtime-38.0.4}/src/runtime/vm/gc/gc_runtime.rs +0 -0
  1451. /data/ext/cargo-vendor/{wasmtime-37.0.2 → wasmtime-38.0.4}/src/runtime/vm/gc/host_data.rs +0 -0
  1452. /data/ext/cargo-vendor/{wasmtime-37.0.2 → wasmtime-38.0.4}/src/runtime/vm/gc/i31.rs +0 -0
  1453. /data/ext/cargo-vendor/{wasmtime-37.0.2 → wasmtime-38.0.4}/src/runtime/vm/gc.rs +0 -0
  1454. /data/ext/cargo-vendor/{wasmtime-37.0.2 → wasmtime-38.0.4}/src/runtime/vm/imports.rs +0 -0
  1455. /data/ext/cargo-vendor/{wasmtime-37.0.2 → wasmtime-38.0.4}/src/runtime/vm/instance/allocator/on_demand.rs +0 -0
  1456. /data/ext/cargo-vendor/{wasmtime-37.0.2 → wasmtime-38.0.4}/src/runtime/vm/instance/allocator/pooling/decommit_queue.rs +0 -0
  1457. /data/ext/cargo-vendor/{wasmtime-37.0.2 → wasmtime-38.0.4}/src/runtime/vm/instance/allocator/pooling/gc_heap_pool.rs +0 -0
  1458. /data/ext/cargo-vendor/{wasmtime-37.0.2 → wasmtime-38.0.4}/src/runtime/vm/instance/allocator/pooling/generic_stack_pool.rs +0 -0
  1459. /data/ext/cargo-vendor/{wasmtime-37.0.2 → wasmtime-38.0.4}/src/runtime/vm/instance/allocator/pooling/index_allocator.rs +0 -0
  1460. /data/ext/cargo-vendor/{wasmtime-37.0.2 → wasmtime-38.0.4}/src/runtime/vm/instance/allocator/pooling/memory_pool.rs +0 -0
  1461. /data/ext/cargo-vendor/{wasmtime-37.0.2 → wasmtime-38.0.4}/src/runtime/vm/instance/allocator/pooling/metrics.rs +0 -0
  1462. /data/ext/cargo-vendor/{wasmtime-37.0.2 → wasmtime-38.0.4}/src/runtime/vm/instance/allocator/pooling/table_pool.rs +0 -0
  1463. /data/ext/cargo-vendor/{wasmtime-37.0.2 → wasmtime-38.0.4}/src/runtime/vm/instance/allocator/pooling/unix_stack_pool.rs +0 -0
  1464. /data/ext/cargo-vendor/{wasmtime-37.0.2 → wasmtime-38.0.4}/src/runtime/vm/instance/allocator/pooling.rs +0 -0
  1465. /data/ext/cargo-vendor/{wasmtime-37.0.2 → wasmtime-38.0.4}/src/runtime/vm/instance/allocator.rs +0 -0
  1466. /data/ext/cargo-vendor/{wasmtime-37.0.2 → wasmtime-38.0.4}/src/runtime/vm/libcalls.rs +0 -0
  1467. /data/ext/cargo-vendor/{wasmtime-37.0.2 → wasmtime-38.0.4}/src/runtime/vm/memory/malloc.rs +0 -0
  1468. /data/ext/cargo-vendor/{wasmtime-37.0.2 → wasmtime-38.0.4}/src/runtime/vm/memory/mmap.rs +0 -0
  1469. /data/ext/cargo-vendor/{wasmtime-37.0.2 → wasmtime-38.0.4}/src/runtime/vm/memory/shared_memory.rs +0 -0
  1470. /data/ext/cargo-vendor/{wasmtime-37.0.2 → wasmtime-38.0.4}/src/runtime/vm/memory/shared_memory_disabled.rs +0 -0
  1471. /data/ext/cargo-vendor/{wasmtime-37.0.2 → wasmtime-38.0.4}/src/runtime/vm/memory/static_.rs +0 -0
  1472. /data/ext/cargo-vendor/{wasmtime-37.0.2 → wasmtime-38.0.4}/src/runtime/vm/memory.rs +0 -0
  1473. /data/ext/cargo-vendor/{wasmtime-37.0.2 → wasmtime-38.0.4}/src/runtime/vm/mmap.rs +0 -0
  1474. /data/ext/cargo-vendor/{wasmtime-37.0.2 → wasmtime-38.0.4}/src/runtime/vm/mmap_vec.rs +0 -0
  1475. /data/ext/cargo-vendor/{wasmtime-37.0.2 → wasmtime-38.0.4}/src/runtime/vm/module_id.rs +0 -0
  1476. /data/ext/cargo-vendor/{wasmtime-37.0.2 → wasmtime-38.0.4}/src/runtime/vm/mpk/disabled.rs +0 -0
  1477. /data/ext/cargo-vendor/{wasmtime-37.0.2 → wasmtime-38.0.4}/src/runtime/vm/mpk/enabled.rs +0 -0
  1478. /data/ext/cargo-vendor/{wasmtime-37.0.2 → wasmtime-38.0.4}/src/runtime/vm/mpk/mod.rs +0 -0
  1479. /data/ext/cargo-vendor/{wasmtime-37.0.2 → wasmtime-38.0.4}/src/runtime/vm/mpk/pkru.rs +0 -0
  1480. /data/ext/cargo-vendor/{wasmtime-37.0.2 → wasmtime-38.0.4}/src/runtime/vm/mpk/sys.rs +0 -0
  1481. /data/ext/cargo-vendor/{wasmtime-37.0.2 → wasmtime-38.0.4}/src/runtime/vm/pagemap_disabled.rs +0 -0
  1482. /data/ext/cargo-vendor/{wasmtime-37.0.2 → wasmtime-38.0.4}/src/runtime/vm/parking_spot.rs +0 -0
  1483. /data/ext/cargo-vendor/{wasmtime-37.0.2 → wasmtime-38.0.4}/src/runtime/vm/provenance.rs +0 -0
  1484. /data/ext/cargo-vendor/{wasmtime-37.0.2 → wasmtime-38.0.4}/src/runtime/vm/send_sync_ptr.rs +0 -0
  1485. /data/ext/cargo-vendor/{wasmtime-37.0.2 → wasmtime-38.0.4}/src/runtime/vm/send_sync_unsafe_cell.rs +0 -0
  1486. /data/ext/cargo-vendor/{wasmtime-37.0.2 → wasmtime-38.0.4}/src/runtime/vm/stack_switching/stack/dummy.rs +0 -0
  1487. /data/ext/cargo-vendor/{wasmtime-37.0.2 → wasmtime-38.0.4}/src/runtime/vm/stack_switching/stack.rs +0 -0
  1488. /data/ext/cargo-vendor/{wasmtime-37.0.2 → wasmtime-38.0.4}/src/runtime/vm/store_box.rs +0 -0
  1489. /data/ext/cargo-vendor/{wasmtime-37.0.2 → wasmtime-38.0.4}/src/runtime/vm/sys/custom/mmap.rs +0 -0
  1490. /data/ext/cargo-vendor/{wasmtime-37.0.2 → wasmtime-38.0.4}/src/runtime/vm/sys/custom/mod.rs +0 -0
  1491. /data/ext/cargo-vendor/{wasmtime-37.0.2 → wasmtime-38.0.4}/src/runtime/vm/sys/custom/unwind.rs +0 -0
  1492. /data/ext/cargo-vendor/{wasmtime-37.0.2 → wasmtime-38.0.4}/src/runtime/vm/sys/custom/vm.rs +0 -0
  1493. /data/ext/cargo-vendor/{wasmtime-37.0.2 → wasmtime-38.0.4}/src/runtime/vm/sys/miri/mmap.rs +0 -0
  1494. /data/ext/cargo-vendor/{wasmtime-37.0.2 → wasmtime-38.0.4}/src/runtime/vm/sys/miri/mod.rs +0 -0
  1495. /data/ext/cargo-vendor/{wasmtime-37.0.2 → wasmtime-38.0.4}/src/runtime/vm/sys/miri/unwind.rs +0 -0
  1496. /data/ext/cargo-vendor/{wasmtime-37.0.2 → wasmtime-38.0.4}/src/runtime/vm/sys/miri/vm.rs +0 -0
  1497. /data/ext/cargo-vendor/{wasmtime-37.0.2 → wasmtime-38.0.4}/src/runtime/vm/sys/mod.rs +0 -0
  1498. /data/ext/cargo-vendor/{wasmtime-37.0.2 → wasmtime-38.0.4}/src/runtime/vm/sys/unix/mmap.rs +0 -0
  1499. /data/ext/cargo-vendor/{wasmtime-37.0.2 → wasmtime-38.0.4}/src/runtime/vm/sys/unix/mod.rs +0 -0
  1500. /data/ext/cargo-vendor/{wasmtime-37.0.2 → wasmtime-38.0.4}/src/runtime/vm/sys/unix/pagemap.rs +0 -0
  1501. /data/ext/cargo-vendor/{wasmtime-37.0.2 → wasmtime-38.0.4}/src/runtime/vm/sys/unix/unwind.rs +0 -0
  1502. /data/ext/cargo-vendor/{wasmtime-37.0.2 → wasmtime-38.0.4}/src/runtime/vm/sys/unix/vm.rs +0 -0
  1503. /data/ext/cargo-vendor/{wasmtime-37.0.2 → wasmtime-38.0.4}/src/runtime/vm/sys/windows/mmap.rs +0 -0
  1504. /data/ext/cargo-vendor/{wasmtime-37.0.2 → wasmtime-38.0.4}/src/runtime/vm/sys/windows/mod.rs +0 -0
  1505. /data/ext/cargo-vendor/{wasmtime-37.0.2 → wasmtime-38.0.4}/src/runtime/vm/sys/windows/unwind64.rs +0 -0
  1506. /data/ext/cargo-vendor/{wasmtime-37.0.2 → wasmtime-38.0.4}/src/runtime/vm/sys/windows/vm.rs +0 -0
  1507. /data/ext/cargo-vendor/{wasmtime-37.0.2 → wasmtime-38.0.4}/src/runtime/vm/table.rs +0 -0
  1508. /data/ext/cargo-vendor/{wasmtime-37.0.2 → wasmtime-38.0.4}/src/runtime/vm/traphandlers/backtrace.rs +0 -0
  1509. /data/ext/cargo-vendor/{wasmtime-37.0.2 → wasmtime-38.0.4}/src/runtime/vm/traphandlers/coredump_disabled.rs +0 -0
  1510. /data/ext/cargo-vendor/{wasmtime-37.0.2 → wasmtime-38.0.4}/src/runtime/vm/traphandlers/coredump_enabled.rs +0 -0
  1511. /data/ext/cargo-vendor/{wasmtime-37.0.2 → wasmtime-38.0.4}/src/runtime/vm/traphandlers/signals.rs +0 -0
  1512. /data/ext/cargo-vendor/{wasmtime-37.0.2 → wasmtime-38.0.4}/src/runtime/vm/vmcontext/vm_host_func_context.rs +0 -0
  1513. /data/ext/cargo-vendor/{wasmtime-37.0.2 → wasmtime-38.0.4}/src/runtime/vm.rs +0 -0
  1514. /data/ext/cargo-vendor/{wasmtime-37.0.2 → wasmtime-38.0.4}/src/runtime/wave/component.rs +0 -0
  1515. /data/ext/cargo-vendor/{wasmtime-37.0.2 → wasmtime-38.0.4}/src/runtime/wave/core.rs +0 -0
  1516. /data/ext/cargo-vendor/{wasmtime-37.0.2 → wasmtime-38.0.4}/src/runtime/wave.rs +0 -0
  1517. /data/ext/cargo-vendor/{wasmtime-37.0.2 → wasmtime-38.0.4}/src/runtime/windows.rs +0 -0
  1518. /data/ext/cargo-vendor/{wasmtime-37.0.2 → wasmtime-38.0.4}/src/runtime.rs +0 -0
  1519. /data/ext/cargo-vendor/{wasmtime-37.0.2 → wasmtime-38.0.4}/src/sync_nostd.rs +0 -0
  1520. /data/ext/cargo-vendor/{wasmtime-37.0.2 → wasmtime-38.0.4}/src/sync_std.rs +0 -0
  1521. /data/ext/cargo-vendor/{wasmtime-37.0.2 → wasmtime-38.0.4}/tests/custom_signal_handler.rs +0 -0
  1522. /data/ext/cargo-vendor/{wasmtime-37.0.2 → wasmtime-38.0.4}/tests/engine_across_forks.rs +0 -0
  1523. /data/ext/cargo-vendor/{wasmtime-37.0.2 → wasmtime-38.0.4}/tests/host_segfault.rs +0 -0
  1524. /data/ext/cargo-vendor/{wasmtime-37.0.2 → wasmtime-38.0.4}/tests/pooling_alloc_near_oom.rs +0 -0
  1525. /data/ext/cargo-vendor/{wasmtime-37.0.2 → wasmtime-38.0.4}/tests/unload-engine.rs +0 -0
  1526. /data/ext/cargo-vendor/{wasmtime-environ-37.0.2 → wasmtime-environ-38.0.4}/LICENSE +0 -0
  1527. /data/ext/cargo-vendor/{wasmtime-environ-37.0.2 → wasmtime-environ-38.0.4}/examples/factc.rs +0 -0
  1528. /data/ext/cargo-vendor/{wasmtime-environ-37.0.2 → wasmtime-environ-38.0.4}/src/compile/address_map.rs +0 -0
  1529. /data/ext/cargo-vendor/{wasmtime-environ-37.0.2 → wasmtime-environ-38.0.4}/src/compile/module_types.rs +0 -0
  1530. /data/ext/cargo-vendor/{wasmtime-environ-37.0.2 → wasmtime-environ-38.0.4}/src/compile/stack_maps.rs +0 -0
  1531. /data/ext/cargo-vendor/{wasmtime-environ-37.0.2 → wasmtime-environ-38.0.4}/src/compile/trap_encoding.rs +0 -0
  1532. /data/ext/cargo-vendor/{wasmtime-environ-37.0.2 → wasmtime-environ-38.0.4}/src/component/names.rs +0 -0
  1533. /data/ext/cargo-vendor/{wasmtime-environ-37.0.2 → wasmtime-environ-38.0.4}/src/component/translate/adapt.rs +0 -0
  1534. /data/ext/cargo-vendor/{wasmtime-environ-37.0.2 → wasmtime-environ-38.0.4}/src/component/translate.rs +0 -0
  1535. /data/ext/cargo-vendor/{wasmtime-environ-37.0.2 → wasmtime-environ-38.0.4}/src/component/types.rs +0 -0
  1536. /data/ext/cargo-vendor/{wasmtime-environ-37.0.2 → wasmtime-environ-38.0.4}/src/component/types_builder/resources.rs +0 -0
  1537. /data/ext/cargo-vendor/{wasmtime-environ-37.0.2 → wasmtime-environ-38.0.4}/src/component/types_builder.rs +0 -0
  1538. /data/ext/cargo-vendor/{wasmtime-environ-37.0.2 → wasmtime-environ-38.0.4}/src/component/vmcomponent_offsets.rs +0 -0
  1539. /data/ext/cargo-vendor/{wasmtime-environ-37.0.2 → wasmtime-environ-38.0.4}/src/demangling.rs +0 -0
  1540. /data/ext/cargo-vendor/{wasmtime-environ-37.0.2 → wasmtime-environ-38.0.4}/src/error.rs +0 -0
  1541. /data/ext/cargo-vendor/{wasmtime-environ-37.0.2 → wasmtime-environ-38.0.4}/src/ext.rs +0 -0
  1542. /data/ext/cargo-vendor/{wasmtime-environ-37.0.2 → wasmtime-environ-38.0.4}/src/fact/core_types.rs +0 -0
  1543. /data/ext/cargo-vendor/{wasmtime-environ-37.0.2 → wasmtime-environ-38.0.4}/src/fact/signature.rs +0 -0
  1544. /data/ext/cargo-vendor/{wasmtime-environ-37.0.2 → wasmtime-environ-38.0.4}/src/fact/trampoline.rs +0 -0
  1545. /data/ext/cargo-vendor/{wasmtime-environ-37.0.2 → wasmtime-environ-38.0.4}/src/fact/transcode.rs +0 -0
  1546. /data/ext/cargo-vendor/{wasmtime-environ-37.0.2 → wasmtime-environ-38.0.4}/src/fact/traps.rs +0 -0
  1547. /data/ext/cargo-vendor/{wasmtime-environ-37.0.2 → wasmtime-environ-38.0.4}/src/fact.rs +0 -0
  1548. /data/ext/cargo-vendor/{wasmtime-environ-37.0.2 → wasmtime-environ-38.0.4}/src/gc/drc.rs +0 -0
  1549. /data/ext/cargo-vendor/{wasmtime-environ-37.0.2 → wasmtime-environ-38.0.4}/src/gc/null.rs +0 -0
  1550. /data/ext/cargo-vendor/{wasmtime-environ-37.0.2 → wasmtime-environ-38.0.4}/src/gc.rs +0 -0
  1551. /data/ext/cargo-vendor/{wasmtime-environ-37.0.2 → wasmtime-environ-38.0.4}/src/module_types.rs +0 -0
  1552. /data/ext/cargo-vendor/{wasmtime-environ-37.0.2 → wasmtime-environ-38.0.4}/src/obj.rs +0 -0
  1553. /data/ext/cargo-vendor/{wasmtime-environ-37.0.2 → wasmtime-environ-38.0.4}/src/prelude.rs +0 -0
  1554. /data/ext/cargo-vendor/{wasmtime-environ-37.0.2 → wasmtime-environ-38.0.4}/src/ref_bits.rs +0 -0
  1555. /data/ext/cargo-vendor/{wasmtime-environ-37.0.2 → wasmtime-environ-38.0.4}/src/scopevec.rs +0 -0
  1556. /data/ext/cargo-vendor/{wasmtime-environ-37.0.2 → wasmtime-environ-38.0.4}/src/stack_map.rs +0 -0
  1557. /data/ext/cargo-vendor/{wasmtime-environ-37.0.2 → wasmtime-environ-38.0.4}/src/stack_switching.rs +0 -0
  1558. /data/ext/cargo-vendor/{wasmtime-environ-37.0.2 → wasmtime-environ-38.0.4}/src/tunables.rs +0 -0
  1559. /data/ext/cargo-vendor/{wasmtime-environ-37.0.2 → wasmtime-environ-38.0.4}/src/types.rs +0 -0
  1560. /data/ext/cargo-vendor/{wasmtime-internal-cache-37.0.2 → wasmtime-internal-cache-38.0.4}/Cargo.toml.orig +0 -0
  1561. /data/ext/cargo-vendor/{wasmtime-internal-cache-37.0.2 → wasmtime-internal-cache-38.0.4}/LICENSE +0 -0
  1562. /data/ext/cargo-vendor/{wasmtime-internal-cache-37.0.2 → wasmtime-internal-cache-38.0.4}/build.rs +0 -0
  1563. /data/ext/cargo-vendor/{wasmtime-internal-cache-37.0.2 → wasmtime-internal-cache-38.0.4}/src/config/tests.rs +0 -0
  1564. /data/ext/cargo-vendor/{wasmtime-internal-cache-37.0.2 → wasmtime-internal-cache-38.0.4}/src/config.rs +0 -0
  1565. /data/ext/cargo-vendor/{wasmtime-internal-cache-37.0.2 → wasmtime-internal-cache-38.0.4}/src/lib.rs +0 -0
  1566. /data/ext/cargo-vendor/{wasmtime-internal-cache-37.0.2 → wasmtime-internal-cache-38.0.4}/src/tests.rs +0 -0
  1567. /data/ext/cargo-vendor/{wasmtime-internal-cache-37.0.2 → wasmtime-internal-cache-38.0.4}/src/worker/tests/system_time_stub.rs +0 -0
  1568. /data/ext/cargo-vendor/{wasmtime-internal-cache-37.0.2 → wasmtime-internal-cache-38.0.4}/src/worker/tests.rs +0 -0
  1569. /data/ext/cargo-vendor/{wasmtime-internal-cache-37.0.2 → wasmtime-internal-cache-38.0.4}/src/worker.rs +0 -0
  1570. /data/ext/cargo-vendor/{wasmtime-internal-cache-37.0.2 → wasmtime-internal-cache-38.0.4}/tests/cache_write_default_config.rs +0 -0
  1571. /data/ext/cargo-vendor/{wasmtime-internal-component-macro-37.0.2 → wasmtime-internal-component-macro-38.0.4}/Cargo.toml.orig +0 -0
  1572. /data/ext/cargo-vendor/{wasmtime-internal-component-macro-37.0.2 → wasmtime-internal-component-macro-38.0.4}/build.rs +0 -0
  1573. /data/ext/cargo-vendor/{wasmtime-internal-component-macro-37.0.2 → wasmtime-internal-component-macro-38.0.4}/src/bindgen.rs +0 -0
  1574. /data/ext/cargo-vendor/{wasmtime-internal-component-macro-37.0.2 → wasmtime-internal-component-macro-38.0.4}/src/component.rs +0 -0
  1575. /data/ext/cargo-vendor/{wasmtime-internal-component-macro-37.0.2 → wasmtime-internal-component-macro-38.0.4}/src/lib.rs +0 -0
  1576. /data/ext/cargo-vendor/{wasmtime-internal-component-macro-37.0.2 → wasmtime-internal-component-macro-38.0.4}/tests/codegen/char.wit +0 -0
  1577. /data/ext/cargo-vendor/{wasmtime-internal-component-macro-37.0.2 → wasmtime-internal-component-macro-38.0.4}/tests/codegen/conventions.wit +0 -0
  1578. /data/ext/cargo-vendor/{wasmtime-internal-component-macro-37.0.2 → wasmtime-internal-component-macro-38.0.4}/tests/codegen/dead-code.wit +0 -0
  1579. /data/ext/cargo-vendor/{wasmtime-internal-component-macro-37.0.2 → wasmtime-internal-component-macro-38.0.4}/tests/codegen/direct-import.wit +0 -0
  1580. /data/ext/cargo-vendor/{wasmtime-internal-component-macro-37.0.2 → wasmtime-internal-component-macro-38.0.4}/tests/codegen/empty.wit +0 -0
  1581. /data/ext/cargo-vendor/{wasmtime-internal-component-macro-37.0.2 → wasmtime-internal-component-macro-38.0.4}/tests/codegen/flags.wit +0 -0
  1582. /data/ext/cargo-vendor/{wasmtime-internal-component-macro-37.0.2 → wasmtime-internal-component-macro-38.0.4}/tests/codegen/floats.wit +0 -0
  1583. /data/ext/cargo-vendor/{wasmtime-internal-component-macro-37.0.2 → wasmtime-internal-component-macro-38.0.4}/tests/codegen/function-new.wit +0 -0
  1584. /data/ext/cargo-vendor/{wasmtime-internal-component-macro-37.0.2 → wasmtime-internal-component-macro-38.0.4}/tests/codegen/host-world.wit +0 -0
  1585. /data/ext/cargo-vendor/{wasmtime-internal-component-macro-37.0.2 → wasmtime-internal-component-macro-38.0.4}/tests/codegen/integers.wit +0 -0
  1586. /data/ext/cargo-vendor/{wasmtime-internal-component-macro-37.0.2 → wasmtime-internal-component-macro-38.0.4}/tests/codegen/lists.wit +0 -0
  1587. /data/ext/cargo-vendor/{wasmtime-internal-component-macro-37.0.2 → wasmtime-internal-component-macro-38.0.4}/tests/codegen/many-arguments.wit +0 -0
  1588. /data/ext/cargo-vendor/{wasmtime-internal-component-macro-37.0.2 → wasmtime-internal-component-macro-38.0.4}/tests/codegen/multiversion/deps/v1/root.wit +0 -0
  1589. /data/ext/cargo-vendor/{wasmtime-internal-component-macro-37.0.2 → wasmtime-internal-component-macro-38.0.4}/tests/codegen/multiversion/deps/v2/root.wit +0 -0
  1590. /data/ext/cargo-vendor/{wasmtime-internal-component-macro-37.0.2 → wasmtime-internal-component-macro-38.0.4}/tests/codegen/multiversion/root.wit +0 -0
  1591. /data/ext/cargo-vendor/{wasmtime-internal-component-macro-37.0.2 → wasmtime-internal-component-macro-38.0.4}/tests/codegen/path1/world.wit +0 -0
  1592. /data/ext/cargo-vendor/{wasmtime-internal-component-macro-37.0.2 → wasmtime-internal-component-macro-38.0.4}/tests/codegen/path2/world.wit +0 -0
  1593. /data/ext/cargo-vendor/{wasmtime-internal-component-macro-37.0.2 → wasmtime-internal-component-macro-38.0.4}/tests/codegen/records.wit +0 -0
  1594. /data/ext/cargo-vendor/{wasmtime-internal-component-macro-37.0.2 → wasmtime-internal-component-macro-38.0.4}/tests/codegen/rename.wit +0 -0
  1595. /data/ext/cargo-vendor/{wasmtime-internal-component-macro-37.0.2 → wasmtime-internal-component-macro-38.0.4}/tests/codegen/resources-export.wit +0 -0
  1596. /data/ext/cargo-vendor/{wasmtime-internal-component-macro-37.0.2 → wasmtime-internal-component-macro-38.0.4}/tests/codegen/resources-import.wit +0 -0
  1597. /data/ext/cargo-vendor/{wasmtime-internal-component-macro-37.0.2 → wasmtime-internal-component-macro-38.0.4}/tests/codegen/share-types.wit +0 -0
  1598. /data/ext/cargo-vendor/{wasmtime-internal-component-macro-37.0.2 → wasmtime-internal-component-macro-38.0.4}/tests/codegen/simple-functions.wit +0 -0
  1599. /data/ext/cargo-vendor/{wasmtime-internal-component-macro-37.0.2 → wasmtime-internal-component-macro-38.0.4}/tests/codegen/simple-lists.wit +0 -0
  1600. /data/ext/cargo-vendor/{wasmtime-internal-component-macro-37.0.2 → wasmtime-internal-component-macro-38.0.4}/tests/codegen/simple-wasi.wit +0 -0
  1601. /data/ext/cargo-vendor/{wasmtime-internal-component-macro-37.0.2 → wasmtime-internal-component-macro-38.0.4}/tests/codegen/small-anonymous.wit +0 -0
  1602. /data/ext/cargo-vendor/{wasmtime-internal-component-macro-37.0.2 → wasmtime-internal-component-macro-38.0.4}/tests/codegen/smoke-default.wit +0 -0
  1603. /data/ext/cargo-vendor/{wasmtime-internal-component-macro-37.0.2 → wasmtime-internal-component-macro-38.0.4}/tests/codegen/smoke-export.wit +0 -0
  1604. /data/ext/cargo-vendor/{wasmtime-internal-component-macro-37.0.2 → wasmtime-internal-component-macro-38.0.4}/tests/codegen/smoke.wit +0 -0
  1605. /data/ext/cargo-vendor/{wasmtime-internal-component-macro-37.0.2 → wasmtime-internal-component-macro-38.0.4}/tests/codegen/strings.wit +0 -0
  1606. /data/ext/cargo-vendor/{wasmtime-internal-component-macro-37.0.2 → wasmtime-internal-component-macro-38.0.4}/tests/codegen/unstable-features.wit +0 -0
  1607. /data/ext/cargo-vendor/{wasmtime-internal-component-macro-37.0.2 → wasmtime-internal-component-macro-38.0.4}/tests/codegen/unversioned-foo.wit +0 -0
  1608. /data/ext/cargo-vendor/{wasmtime-internal-component-macro-37.0.2 → wasmtime-internal-component-macro-38.0.4}/tests/codegen/use-paths.wit +0 -0
  1609. /data/ext/cargo-vendor/{wasmtime-internal-component-macro-37.0.2 → wasmtime-internal-component-macro-38.0.4}/tests/codegen/variants.wit +0 -0
  1610. /data/ext/cargo-vendor/{wasmtime-internal-component-macro-37.0.2 → wasmtime-internal-component-macro-38.0.4}/tests/codegen/wat.wit +0 -0
  1611. /data/ext/cargo-vendor/{wasmtime-internal-component-macro-37.0.2 → wasmtime-internal-component-macro-38.0.4}/tests/codegen/worlds-with-types.wit +0 -0
  1612. /data/ext/cargo-vendor/{wasmtime-internal-component-macro-37.0.2 → wasmtime-internal-component-macro-38.0.4}/tests/codegen_no_std.rs +0 -0
  1613. /data/ext/cargo-vendor/{wasmtime-internal-component-macro-37.0.2 → wasmtime-internal-component-macro-38.0.4}/tests/expanded/char.rs +0 -0
  1614. /data/ext/cargo-vendor/{wasmtime-internal-component-macro-37.0.2 → wasmtime-internal-component-macro-38.0.4}/tests/expanded/char_async.rs +0 -0
  1615. /data/ext/cargo-vendor/{wasmtime-internal-component-macro-37.0.2 → wasmtime-internal-component-macro-38.0.4}/tests/expanded/char_concurrent.rs +0 -0
  1616. /data/ext/cargo-vendor/{wasmtime-internal-component-macro-37.0.2 → wasmtime-internal-component-macro-38.0.4}/tests/expanded/char_tracing_async.rs +0 -0
  1617. /data/ext/cargo-vendor/{wasmtime-internal-component-macro-37.0.2 → wasmtime-internal-component-macro-38.0.4}/tests/expanded/conventions.rs +0 -0
  1618. /data/ext/cargo-vendor/{wasmtime-internal-component-macro-37.0.2 → wasmtime-internal-component-macro-38.0.4}/tests/expanded/conventions_async.rs +0 -0
  1619. /data/ext/cargo-vendor/{wasmtime-internal-component-macro-37.0.2 → wasmtime-internal-component-macro-38.0.4}/tests/expanded/conventions_concurrent.rs +0 -0
  1620. /data/ext/cargo-vendor/{wasmtime-internal-component-macro-37.0.2 → wasmtime-internal-component-macro-38.0.4}/tests/expanded/conventions_tracing_async.rs +0 -0
  1621. /data/ext/cargo-vendor/{wasmtime-internal-component-macro-37.0.2 → wasmtime-internal-component-macro-38.0.4}/tests/expanded/dead-code.rs +0 -0
  1622. /data/ext/cargo-vendor/{wasmtime-internal-component-macro-37.0.2 → wasmtime-internal-component-macro-38.0.4}/tests/expanded/dead-code_async.rs +0 -0
  1623. /data/ext/cargo-vendor/{wasmtime-internal-component-macro-37.0.2 → wasmtime-internal-component-macro-38.0.4}/tests/expanded/dead-code_concurrent.rs +0 -0
  1624. /data/ext/cargo-vendor/{wasmtime-internal-component-macro-37.0.2 → wasmtime-internal-component-macro-38.0.4}/tests/expanded/dead-code_tracing_async.rs +0 -0
  1625. /data/ext/cargo-vendor/{wasmtime-internal-component-macro-37.0.2 → wasmtime-internal-component-macro-38.0.4}/tests/expanded/direct-import.rs +0 -0
  1626. /data/ext/cargo-vendor/{wasmtime-internal-component-macro-37.0.2 → wasmtime-internal-component-macro-38.0.4}/tests/expanded/direct-import_async.rs +0 -0
  1627. /data/ext/cargo-vendor/{wasmtime-internal-component-macro-37.0.2 → wasmtime-internal-component-macro-38.0.4}/tests/expanded/direct-import_concurrent.rs +0 -0
  1628. /data/ext/cargo-vendor/{wasmtime-internal-component-macro-37.0.2 → wasmtime-internal-component-macro-38.0.4}/tests/expanded/direct-import_tracing_async.rs +0 -0
  1629. /data/ext/cargo-vendor/{wasmtime-internal-component-macro-37.0.2 → wasmtime-internal-component-macro-38.0.4}/tests/expanded/empty.rs +0 -0
  1630. /data/ext/cargo-vendor/{wasmtime-internal-component-macro-37.0.2 → wasmtime-internal-component-macro-38.0.4}/tests/expanded/empty_async.rs +0 -0
  1631. /data/ext/cargo-vendor/{wasmtime-internal-component-macro-37.0.2 → wasmtime-internal-component-macro-38.0.4}/tests/expanded/empty_concurrent.rs +0 -0
  1632. /data/ext/cargo-vendor/{wasmtime-internal-component-macro-37.0.2 → wasmtime-internal-component-macro-38.0.4}/tests/expanded/empty_tracing_async.rs +0 -0
  1633. /data/ext/cargo-vendor/{wasmtime-internal-component-macro-37.0.2 → wasmtime-internal-component-macro-38.0.4}/tests/expanded/flags.rs +0 -0
  1634. /data/ext/cargo-vendor/{wasmtime-internal-component-macro-37.0.2 → wasmtime-internal-component-macro-38.0.4}/tests/expanded/flags_async.rs +0 -0
  1635. /data/ext/cargo-vendor/{wasmtime-internal-component-macro-37.0.2 → wasmtime-internal-component-macro-38.0.4}/tests/expanded/flags_concurrent.rs +0 -0
  1636. /data/ext/cargo-vendor/{wasmtime-internal-component-macro-37.0.2 → wasmtime-internal-component-macro-38.0.4}/tests/expanded/flags_tracing_async.rs +0 -0
  1637. /data/ext/cargo-vendor/{wasmtime-internal-component-macro-37.0.2 → wasmtime-internal-component-macro-38.0.4}/tests/expanded/floats.rs +0 -0
  1638. /data/ext/cargo-vendor/{wasmtime-internal-component-macro-37.0.2 → wasmtime-internal-component-macro-38.0.4}/tests/expanded/floats_async.rs +0 -0
  1639. /data/ext/cargo-vendor/{wasmtime-internal-component-macro-37.0.2 → wasmtime-internal-component-macro-38.0.4}/tests/expanded/floats_concurrent.rs +0 -0
  1640. /data/ext/cargo-vendor/{wasmtime-internal-component-macro-37.0.2 → wasmtime-internal-component-macro-38.0.4}/tests/expanded/floats_tracing_async.rs +0 -0
  1641. /data/ext/cargo-vendor/{wasmtime-internal-component-macro-37.0.2 → wasmtime-internal-component-macro-38.0.4}/tests/expanded/function-new.rs +0 -0
  1642. /data/ext/cargo-vendor/{wasmtime-internal-component-macro-37.0.2 → wasmtime-internal-component-macro-38.0.4}/tests/expanded/function-new_async.rs +0 -0
  1643. /data/ext/cargo-vendor/{wasmtime-internal-component-macro-37.0.2 → wasmtime-internal-component-macro-38.0.4}/tests/expanded/function-new_concurrent.rs +0 -0
  1644. /data/ext/cargo-vendor/{wasmtime-internal-component-macro-37.0.2 → wasmtime-internal-component-macro-38.0.4}/tests/expanded/function-new_tracing_async.rs +0 -0
  1645. /data/ext/cargo-vendor/{wasmtime-internal-component-macro-37.0.2 → wasmtime-internal-component-macro-38.0.4}/tests/expanded/host-world.rs +0 -0
  1646. /data/ext/cargo-vendor/{wasmtime-internal-component-macro-37.0.2 → wasmtime-internal-component-macro-38.0.4}/tests/expanded/host-world_async.rs +0 -0
  1647. /data/ext/cargo-vendor/{wasmtime-internal-component-macro-37.0.2 → wasmtime-internal-component-macro-38.0.4}/tests/expanded/host-world_concurrent.rs +0 -0
  1648. /data/ext/cargo-vendor/{wasmtime-internal-component-macro-37.0.2 → wasmtime-internal-component-macro-38.0.4}/tests/expanded/host-world_tracing_async.rs +0 -0
  1649. /data/ext/cargo-vendor/{wasmtime-internal-component-macro-37.0.2 → wasmtime-internal-component-macro-38.0.4}/tests/expanded/integers.rs +0 -0
  1650. /data/ext/cargo-vendor/{wasmtime-internal-component-macro-37.0.2 → wasmtime-internal-component-macro-38.0.4}/tests/expanded/integers_async.rs +0 -0
  1651. /data/ext/cargo-vendor/{wasmtime-internal-component-macro-37.0.2 → wasmtime-internal-component-macro-38.0.4}/tests/expanded/integers_concurrent.rs +0 -0
  1652. /data/ext/cargo-vendor/{wasmtime-internal-component-macro-37.0.2 → wasmtime-internal-component-macro-38.0.4}/tests/expanded/integers_tracing_async.rs +0 -0
  1653. /data/ext/cargo-vendor/{wasmtime-internal-component-macro-37.0.2 → wasmtime-internal-component-macro-38.0.4}/tests/expanded/lists.rs +0 -0
  1654. /data/ext/cargo-vendor/{wasmtime-internal-component-macro-37.0.2 → wasmtime-internal-component-macro-38.0.4}/tests/expanded/lists_async.rs +0 -0
  1655. /data/ext/cargo-vendor/{wasmtime-internal-component-macro-37.0.2 → wasmtime-internal-component-macro-38.0.4}/tests/expanded/lists_concurrent.rs +0 -0
  1656. /data/ext/cargo-vendor/{wasmtime-internal-component-macro-37.0.2 → wasmtime-internal-component-macro-38.0.4}/tests/expanded/lists_tracing_async.rs +0 -0
  1657. /data/ext/cargo-vendor/{wasmtime-internal-component-macro-37.0.2 → wasmtime-internal-component-macro-38.0.4}/tests/expanded/many-arguments.rs +0 -0
  1658. /data/ext/cargo-vendor/{wasmtime-internal-component-macro-37.0.2 → wasmtime-internal-component-macro-38.0.4}/tests/expanded/many-arguments_async.rs +0 -0
  1659. /data/ext/cargo-vendor/{wasmtime-internal-component-macro-37.0.2 → wasmtime-internal-component-macro-38.0.4}/tests/expanded/many-arguments_concurrent.rs +0 -0
  1660. /data/ext/cargo-vendor/{wasmtime-internal-component-macro-37.0.2 → wasmtime-internal-component-macro-38.0.4}/tests/expanded/many-arguments_tracing_async.rs +0 -0
  1661. /data/ext/cargo-vendor/{wasmtime-internal-component-macro-37.0.2 → wasmtime-internal-component-macro-38.0.4}/tests/expanded/multi-return.rs +0 -0
  1662. /data/ext/cargo-vendor/{wasmtime-internal-component-macro-37.0.2 → wasmtime-internal-component-macro-38.0.4}/tests/expanded/multiversion.rs +0 -0
  1663. /data/ext/cargo-vendor/{wasmtime-internal-component-macro-37.0.2 → wasmtime-internal-component-macro-38.0.4}/tests/expanded/multiversion_async.rs +0 -0
  1664. /data/ext/cargo-vendor/{wasmtime-internal-component-macro-37.0.2 → wasmtime-internal-component-macro-38.0.4}/tests/expanded/multiversion_concurrent.rs +0 -0
  1665. /data/ext/cargo-vendor/{wasmtime-internal-component-macro-37.0.2 → wasmtime-internal-component-macro-38.0.4}/tests/expanded/multiversion_tracing_async.rs +0 -0
  1666. /data/ext/cargo-vendor/{wasmtime-internal-component-macro-37.0.2 → wasmtime-internal-component-macro-38.0.4}/tests/expanded/path1.rs +0 -0
  1667. /data/ext/cargo-vendor/{wasmtime-internal-component-macro-37.0.2 → wasmtime-internal-component-macro-38.0.4}/tests/expanded/path2.rs +0 -0
  1668. /data/ext/cargo-vendor/{wasmtime-internal-component-macro-37.0.2 → wasmtime-internal-component-macro-38.0.4}/tests/expanded/records.rs +0 -0
  1669. /data/ext/cargo-vendor/{wasmtime-internal-component-macro-37.0.2 → wasmtime-internal-component-macro-38.0.4}/tests/expanded/records_async.rs +0 -0
  1670. /data/ext/cargo-vendor/{wasmtime-internal-component-macro-37.0.2 → wasmtime-internal-component-macro-38.0.4}/tests/expanded/records_concurrent.rs +0 -0
  1671. /data/ext/cargo-vendor/{wasmtime-internal-component-macro-37.0.2 → wasmtime-internal-component-macro-38.0.4}/tests/expanded/records_tracing_async.rs +0 -0
  1672. /data/ext/cargo-vendor/{wasmtime-internal-component-macro-37.0.2 → wasmtime-internal-component-macro-38.0.4}/tests/expanded/rename.rs +0 -0
  1673. /data/ext/cargo-vendor/{wasmtime-internal-component-macro-37.0.2 → wasmtime-internal-component-macro-38.0.4}/tests/expanded/rename_async.rs +0 -0
  1674. /data/ext/cargo-vendor/{wasmtime-internal-component-macro-37.0.2 → wasmtime-internal-component-macro-38.0.4}/tests/expanded/rename_concurrent.rs +0 -0
  1675. /data/ext/cargo-vendor/{wasmtime-internal-component-macro-37.0.2 → wasmtime-internal-component-macro-38.0.4}/tests/expanded/rename_tracing_async.rs +0 -0
  1676. /data/ext/cargo-vendor/{wasmtime-internal-component-macro-37.0.2 → wasmtime-internal-component-macro-38.0.4}/tests/expanded/resources-export.rs +0 -0
  1677. /data/ext/cargo-vendor/{wasmtime-internal-component-macro-37.0.2 → wasmtime-internal-component-macro-38.0.4}/tests/expanded/resources-export_async.rs +0 -0
  1678. /data/ext/cargo-vendor/{wasmtime-internal-component-macro-37.0.2 → wasmtime-internal-component-macro-38.0.4}/tests/expanded/resources-export_concurrent.rs +0 -0
  1679. /data/ext/cargo-vendor/{wasmtime-internal-component-macro-37.0.2 → wasmtime-internal-component-macro-38.0.4}/tests/expanded/resources-export_tracing_async.rs +0 -0
  1680. /data/ext/cargo-vendor/{wasmtime-internal-component-macro-37.0.2 → wasmtime-internal-component-macro-38.0.4}/tests/expanded/resources-import.rs +0 -0
  1681. /data/ext/cargo-vendor/{wasmtime-internal-component-macro-37.0.2 → wasmtime-internal-component-macro-38.0.4}/tests/expanded/resources-import_async.rs +0 -0
  1682. /data/ext/cargo-vendor/{wasmtime-internal-component-macro-37.0.2 → wasmtime-internal-component-macro-38.0.4}/tests/expanded/resources-import_concurrent.rs +0 -0
  1683. /data/ext/cargo-vendor/{wasmtime-internal-component-macro-37.0.2 → wasmtime-internal-component-macro-38.0.4}/tests/expanded/resources-import_tracing_async.rs +0 -0
  1684. /data/ext/cargo-vendor/{wasmtime-internal-component-macro-37.0.2 → wasmtime-internal-component-macro-38.0.4}/tests/expanded/share-types.rs +0 -0
  1685. /data/ext/cargo-vendor/{wasmtime-internal-component-macro-37.0.2 → wasmtime-internal-component-macro-38.0.4}/tests/expanded/share-types_async.rs +0 -0
  1686. /data/ext/cargo-vendor/{wasmtime-internal-component-macro-37.0.2 → wasmtime-internal-component-macro-38.0.4}/tests/expanded/share-types_concurrent.rs +0 -0
  1687. /data/ext/cargo-vendor/{wasmtime-internal-component-macro-37.0.2 → wasmtime-internal-component-macro-38.0.4}/tests/expanded/share-types_tracing_async.rs +0 -0
  1688. /data/ext/cargo-vendor/{wasmtime-internal-component-macro-37.0.2 → wasmtime-internal-component-macro-38.0.4}/tests/expanded/simple-functions.rs +0 -0
  1689. /data/ext/cargo-vendor/{wasmtime-internal-component-macro-37.0.2 → wasmtime-internal-component-macro-38.0.4}/tests/expanded/simple-functions_async.rs +0 -0
  1690. /data/ext/cargo-vendor/{wasmtime-internal-component-macro-37.0.2 → wasmtime-internal-component-macro-38.0.4}/tests/expanded/simple-functions_concurrent.rs +0 -0
  1691. /data/ext/cargo-vendor/{wasmtime-internal-component-macro-37.0.2 → wasmtime-internal-component-macro-38.0.4}/tests/expanded/simple-functions_tracing_async.rs +0 -0
  1692. /data/ext/cargo-vendor/{wasmtime-internal-component-macro-37.0.2 → wasmtime-internal-component-macro-38.0.4}/tests/expanded/simple-lists.rs +0 -0
  1693. /data/ext/cargo-vendor/{wasmtime-internal-component-macro-37.0.2 → wasmtime-internal-component-macro-38.0.4}/tests/expanded/simple-lists_async.rs +0 -0
  1694. /data/ext/cargo-vendor/{wasmtime-internal-component-macro-37.0.2 → wasmtime-internal-component-macro-38.0.4}/tests/expanded/simple-lists_concurrent.rs +0 -0
  1695. /data/ext/cargo-vendor/{wasmtime-internal-component-macro-37.0.2 → wasmtime-internal-component-macro-38.0.4}/tests/expanded/simple-lists_tracing_async.rs +0 -0
  1696. /data/ext/cargo-vendor/{wasmtime-internal-component-macro-37.0.2 → wasmtime-internal-component-macro-38.0.4}/tests/expanded/simple-wasi.rs +0 -0
  1697. /data/ext/cargo-vendor/{wasmtime-internal-component-macro-37.0.2 → wasmtime-internal-component-macro-38.0.4}/tests/expanded/simple-wasi_async.rs +0 -0
  1698. /data/ext/cargo-vendor/{wasmtime-internal-component-macro-37.0.2 → wasmtime-internal-component-macro-38.0.4}/tests/expanded/simple-wasi_concurrent.rs +0 -0
  1699. /data/ext/cargo-vendor/{wasmtime-internal-component-macro-37.0.2 → wasmtime-internal-component-macro-38.0.4}/tests/expanded/simple-wasi_tracing_async.rs +0 -0
  1700. /data/ext/cargo-vendor/{wasmtime-internal-component-macro-37.0.2 → wasmtime-internal-component-macro-38.0.4}/tests/expanded/small-anonymous.rs +0 -0
  1701. /data/ext/cargo-vendor/{wasmtime-internal-component-macro-37.0.2 → wasmtime-internal-component-macro-38.0.4}/tests/expanded/small-anonymous_async.rs +0 -0
  1702. /data/ext/cargo-vendor/{wasmtime-internal-component-macro-37.0.2 → wasmtime-internal-component-macro-38.0.4}/tests/expanded/small-anonymous_concurrent.rs +0 -0
  1703. /data/ext/cargo-vendor/{wasmtime-internal-component-macro-37.0.2 → wasmtime-internal-component-macro-38.0.4}/tests/expanded/small-anonymous_tracing_async.rs +0 -0
  1704. /data/ext/cargo-vendor/{wasmtime-internal-component-macro-37.0.2 → wasmtime-internal-component-macro-38.0.4}/tests/expanded/smoke-default.rs +0 -0
  1705. /data/ext/cargo-vendor/{wasmtime-internal-component-macro-37.0.2 → wasmtime-internal-component-macro-38.0.4}/tests/expanded/smoke-default_async.rs +0 -0
  1706. /data/ext/cargo-vendor/{wasmtime-internal-component-macro-37.0.2 → wasmtime-internal-component-macro-38.0.4}/tests/expanded/smoke-default_concurrent.rs +0 -0
  1707. /data/ext/cargo-vendor/{wasmtime-internal-component-macro-37.0.2 → wasmtime-internal-component-macro-38.0.4}/tests/expanded/smoke-default_tracing_async.rs +0 -0
  1708. /data/ext/cargo-vendor/{wasmtime-internal-component-macro-37.0.2 → wasmtime-internal-component-macro-38.0.4}/tests/expanded/smoke-export.rs +0 -0
  1709. /data/ext/cargo-vendor/{wasmtime-internal-component-macro-37.0.2 → wasmtime-internal-component-macro-38.0.4}/tests/expanded/smoke-export_async.rs +0 -0
  1710. /data/ext/cargo-vendor/{wasmtime-internal-component-macro-37.0.2 → wasmtime-internal-component-macro-38.0.4}/tests/expanded/smoke-export_concurrent.rs +0 -0
  1711. /data/ext/cargo-vendor/{wasmtime-internal-component-macro-37.0.2 → wasmtime-internal-component-macro-38.0.4}/tests/expanded/smoke-export_tracing_async.rs +0 -0
  1712. /data/ext/cargo-vendor/{wasmtime-internal-component-macro-37.0.2 → wasmtime-internal-component-macro-38.0.4}/tests/expanded/smoke.rs +0 -0
  1713. /data/ext/cargo-vendor/{wasmtime-internal-component-macro-37.0.2 → wasmtime-internal-component-macro-38.0.4}/tests/expanded/smoke_async.rs +0 -0
  1714. /data/ext/cargo-vendor/{wasmtime-internal-component-macro-37.0.2 → wasmtime-internal-component-macro-38.0.4}/tests/expanded/smoke_concurrent.rs +0 -0
  1715. /data/ext/cargo-vendor/{wasmtime-internal-component-macro-37.0.2 → wasmtime-internal-component-macro-38.0.4}/tests/expanded/smoke_tracing_async.rs +0 -0
  1716. /data/ext/cargo-vendor/{wasmtime-internal-component-macro-37.0.2 → wasmtime-internal-component-macro-38.0.4}/tests/expanded/strings.rs +0 -0
  1717. /data/ext/cargo-vendor/{wasmtime-internal-component-macro-37.0.2 → wasmtime-internal-component-macro-38.0.4}/tests/expanded/strings_async.rs +0 -0
  1718. /data/ext/cargo-vendor/{wasmtime-internal-component-macro-37.0.2 → wasmtime-internal-component-macro-38.0.4}/tests/expanded/strings_concurrent.rs +0 -0
  1719. /data/ext/cargo-vendor/{wasmtime-internal-component-macro-37.0.2 → wasmtime-internal-component-macro-38.0.4}/tests/expanded/strings_tracing_async.rs +0 -0
  1720. /data/ext/cargo-vendor/{wasmtime-internal-component-macro-37.0.2 → wasmtime-internal-component-macro-38.0.4}/tests/expanded/unstable-features.rs +0 -0
  1721. /data/ext/cargo-vendor/{wasmtime-internal-component-macro-37.0.2 → wasmtime-internal-component-macro-38.0.4}/tests/expanded/unstable-features_async.rs +0 -0
  1722. /data/ext/cargo-vendor/{wasmtime-internal-component-macro-37.0.2 → wasmtime-internal-component-macro-38.0.4}/tests/expanded/unstable-features_concurrent.rs +0 -0
  1723. /data/ext/cargo-vendor/{wasmtime-internal-component-macro-37.0.2 → wasmtime-internal-component-macro-38.0.4}/tests/expanded/unstable-features_tracing_async.rs +0 -0
  1724. /data/ext/cargo-vendor/{wasmtime-internal-component-macro-37.0.2 → wasmtime-internal-component-macro-38.0.4}/tests/expanded/unversioned-foo.rs +0 -0
  1725. /data/ext/cargo-vendor/{wasmtime-internal-component-macro-37.0.2 → wasmtime-internal-component-macro-38.0.4}/tests/expanded/unversioned-foo_async.rs +0 -0
  1726. /data/ext/cargo-vendor/{wasmtime-internal-component-macro-37.0.2 → wasmtime-internal-component-macro-38.0.4}/tests/expanded/unversioned-foo_concurrent.rs +0 -0
  1727. /data/ext/cargo-vendor/{wasmtime-internal-component-macro-37.0.2 → wasmtime-internal-component-macro-38.0.4}/tests/expanded/unversioned-foo_tracing_async.rs +0 -0
  1728. /data/ext/cargo-vendor/{wasmtime-internal-component-macro-37.0.2 → wasmtime-internal-component-macro-38.0.4}/tests/expanded/use-paths.rs +0 -0
  1729. /data/ext/cargo-vendor/{wasmtime-internal-component-macro-37.0.2 → wasmtime-internal-component-macro-38.0.4}/tests/expanded/use-paths_async.rs +0 -0
  1730. /data/ext/cargo-vendor/{wasmtime-internal-component-macro-37.0.2 → wasmtime-internal-component-macro-38.0.4}/tests/expanded/use-paths_concurrent.rs +0 -0
  1731. /data/ext/cargo-vendor/{wasmtime-internal-component-macro-37.0.2 → wasmtime-internal-component-macro-38.0.4}/tests/expanded/use-paths_tracing_async.rs +0 -0
  1732. /data/ext/cargo-vendor/{wasmtime-internal-component-macro-37.0.2 → wasmtime-internal-component-macro-38.0.4}/tests/expanded/variants.rs +0 -0
  1733. /data/ext/cargo-vendor/{wasmtime-internal-component-macro-37.0.2 → wasmtime-internal-component-macro-38.0.4}/tests/expanded/variants_async.rs +0 -0
  1734. /data/ext/cargo-vendor/{wasmtime-internal-component-macro-37.0.2 → wasmtime-internal-component-macro-38.0.4}/tests/expanded/variants_concurrent.rs +0 -0
  1735. /data/ext/cargo-vendor/{wasmtime-internal-component-macro-37.0.2 → wasmtime-internal-component-macro-38.0.4}/tests/expanded/variants_tracing_async.rs +0 -0
  1736. /data/ext/cargo-vendor/{wasmtime-internal-component-macro-37.0.2 → wasmtime-internal-component-macro-38.0.4}/tests/expanded/wat.rs +0 -0
  1737. /data/ext/cargo-vendor/{wasmtime-internal-component-macro-37.0.2 → wasmtime-internal-component-macro-38.0.4}/tests/expanded/wat_async.rs +0 -0
  1738. /data/ext/cargo-vendor/{wasmtime-internal-component-macro-37.0.2 → wasmtime-internal-component-macro-38.0.4}/tests/expanded/wat_concurrent.rs +0 -0
  1739. /data/ext/cargo-vendor/{wasmtime-internal-component-macro-37.0.2 → wasmtime-internal-component-macro-38.0.4}/tests/expanded/wat_tracing_async.rs +0 -0
  1740. /data/ext/cargo-vendor/{wasmtime-internal-component-macro-37.0.2 → wasmtime-internal-component-macro-38.0.4}/tests/expanded/worlds-with-types.rs +0 -0
  1741. /data/ext/cargo-vendor/{wasmtime-internal-component-macro-37.0.2 → wasmtime-internal-component-macro-38.0.4}/tests/expanded.rs +0 -0
  1742. /data/ext/cargo-vendor/{wasmtime-internal-component-util-37.0.2 → wasmtime-internal-component-util-38.0.4}/Cargo.toml.orig +0 -0
  1743. /data/ext/cargo-vendor/{wasmtime-internal-component-util-37.0.2 → wasmtime-internal-component-util-38.0.4}/src/lib.rs +0 -0
  1744. /data/ext/cargo-vendor/{wasmtime-internal-cranelift-37.0.2 → wasmtime-internal-cranelift-38.0.4}/Cargo.toml.orig +0 -0
  1745. /data/ext/cargo-vendor/{wasmtime-internal-cranelift-37.0.2 → wasmtime-internal-cranelift-38.0.4}/LICENSE +0 -0
  1746. /data/ext/cargo-vendor/{wasmtime-internal-cranelift-37.0.2 → wasmtime-internal-cranelift-38.0.4}/SECURITY.md +0 -0
  1747. /data/ext/cargo-vendor/{wasmtime-internal-cranelift-37.0.2 → wasmtime-internal-cranelift-38.0.4}/src/bounds_checks.rs +0 -0
  1748. /data/ext/cargo-vendor/{wasmtime-internal-cranelift-37.0.2 → wasmtime-internal-cranelift-38.0.4}/src/builder.rs +0 -0
  1749. /data/ext/cargo-vendor/{wasmtime-internal-cranelift-37.0.2 → wasmtime-internal-cranelift-38.0.4}/src/compiled_function.rs +0 -0
  1750. /data/ext/cargo-vendor/{wasmtime-internal-cranelift-37.0.2 → wasmtime-internal-cranelift-38.0.4}/src/debug/gc.rs +0 -0
  1751. /data/ext/cargo-vendor/{wasmtime-internal-cranelift-37.0.2 → wasmtime-internal-cranelift-38.0.4}/src/debug/transform/address_transform.rs +0 -0
  1752. /data/ext/cargo-vendor/{wasmtime-internal-cranelift-37.0.2 → wasmtime-internal-cranelift-38.0.4}/src/debug/transform/attr.rs +0 -0
  1753. /data/ext/cargo-vendor/{wasmtime-internal-cranelift-37.0.2 → wasmtime-internal-cranelift-38.0.4}/src/debug/transform/debug_transform_logging.rs +0 -0
  1754. /data/ext/cargo-vendor/{wasmtime-internal-cranelift-37.0.2 → wasmtime-internal-cranelift-38.0.4}/src/debug/transform/expression.rs +0 -0
  1755. /data/ext/cargo-vendor/{wasmtime-internal-cranelift-37.0.2 → wasmtime-internal-cranelift-38.0.4}/src/debug/transform/line_program.rs +0 -0
  1756. /data/ext/cargo-vendor/{wasmtime-internal-cranelift-37.0.2 → wasmtime-internal-cranelift-38.0.4}/src/debug/transform/mod.rs +0 -0
  1757. /data/ext/cargo-vendor/{wasmtime-internal-cranelift-37.0.2 → wasmtime-internal-cranelift-38.0.4}/src/debug/transform/range_info_builder.rs +0 -0
  1758. /data/ext/cargo-vendor/{wasmtime-internal-cranelift-37.0.2 → wasmtime-internal-cranelift-38.0.4}/src/debug/transform/refs.rs +0 -0
  1759. /data/ext/cargo-vendor/{wasmtime-internal-cranelift-37.0.2 → wasmtime-internal-cranelift-38.0.4}/src/debug/transform/simulate.rs +0 -0
  1760. /data/ext/cargo-vendor/{wasmtime-internal-cranelift-37.0.2 → wasmtime-internal-cranelift-38.0.4}/src/debug/transform/synthetic.rs +0 -0
  1761. /data/ext/cargo-vendor/{wasmtime-internal-cranelift-37.0.2 → wasmtime-internal-cranelift-38.0.4}/src/debug/transform/unit.rs +0 -0
  1762. /data/ext/cargo-vendor/{wasmtime-internal-cranelift-37.0.2 → wasmtime-internal-cranelift-38.0.4}/src/debug/transform/utils.rs +0 -0
  1763. /data/ext/cargo-vendor/{wasmtime-internal-cranelift-37.0.2 → wasmtime-internal-cranelift-38.0.4}/src/debug/write_debuginfo.rs +0 -0
  1764. /data/ext/cargo-vendor/{wasmtime-internal-cranelift-37.0.2 → wasmtime-internal-cranelift-38.0.4}/src/debug.rs +0 -0
  1765. /data/ext/cargo-vendor/{wasmtime-internal-cranelift-37.0.2 → wasmtime-internal-cranelift-38.0.4}/src/func_environ/gc/disabled.rs +0 -0
  1766. /data/ext/cargo-vendor/{wasmtime-internal-cranelift-37.0.2 → wasmtime-internal-cranelift-38.0.4}/src/func_environ/gc/enabled/drc.rs +0 -0
  1767. /data/ext/cargo-vendor/{wasmtime-internal-cranelift-37.0.2 → wasmtime-internal-cranelift-38.0.4}/src/func_environ/gc/enabled/null.rs +0 -0
  1768. /data/ext/cargo-vendor/{wasmtime-internal-cranelift-37.0.2 → wasmtime-internal-cranelift-38.0.4}/src/func_environ/gc/enabled.rs +0 -0
  1769. /data/ext/cargo-vendor/{wasmtime-internal-cranelift-37.0.2 → wasmtime-internal-cranelift-38.0.4}/src/func_environ/gc.rs +0 -0
  1770. /data/ext/cargo-vendor/{wasmtime-internal-cranelift-37.0.2 → wasmtime-internal-cranelift-38.0.4}/src/func_environ/stack_switching/control_effect.rs +0 -0
  1771. /data/ext/cargo-vendor/{wasmtime-internal-cranelift-37.0.2 → wasmtime-internal-cranelift-38.0.4}/src/func_environ/stack_switching/fatpointer.rs +0 -0
  1772. /data/ext/cargo-vendor/{wasmtime-internal-cranelift-37.0.2 → wasmtime-internal-cranelift-38.0.4}/src/func_environ/stack_switching/mod.rs +0 -0
  1773. /data/ext/cargo-vendor/{wasmtime-internal-cranelift-37.0.2 → wasmtime-internal-cranelift-38.0.4}/src/isa_builder.rs +0 -0
  1774. /data/ext/cargo-vendor/{wasmtime-internal-cranelift-37.0.2 → wasmtime-internal-cranelift-38.0.4}/src/obj.rs +0 -0
  1775. /data/ext/cargo-vendor/{wasmtime-internal-cranelift-37.0.2 → wasmtime-internal-cranelift-38.0.4}/src/translate/code_translator.rs +0 -0
  1776. /data/ext/cargo-vendor/{wasmtime-internal-cranelift-37.0.2 → wasmtime-internal-cranelift-38.0.4}/src/translate/environ/mod.rs +0 -0
  1777. /data/ext/cargo-vendor/{wasmtime-internal-cranelift-37.0.2 → wasmtime-internal-cranelift-38.0.4}/src/translate/environ/spec.rs +0 -0
  1778. /data/ext/cargo-vendor/{wasmtime-internal-cranelift-37.0.2 → wasmtime-internal-cranelift-38.0.4}/src/translate/func_translator.rs +0 -0
  1779. /data/ext/cargo-vendor/{wasmtime-internal-cranelift-37.0.2 → wasmtime-internal-cranelift-38.0.4}/src/translate/heap.rs +0 -0
  1780. /data/ext/cargo-vendor/{wasmtime-internal-cranelift-37.0.2 → wasmtime-internal-cranelift-38.0.4}/src/translate/mod.rs +0 -0
  1781. /data/ext/cargo-vendor/{wasmtime-internal-cranelift-37.0.2 → wasmtime-internal-cranelift-38.0.4}/src/translate/stack.rs +0 -0
  1782. /data/ext/cargo-vendor/{wasmtime-internal-cranelift-37.0.2 → wasmtime-internal-cranelift-38.0.4}/src/translate/table.rs +0 -0
  1783. /data/ext/cargo-vendor/{wasmtime-internal-cranelift-37.0.2 → wasmtime-internal-cranelift-38.0.4}/src/translate/translation_utils.rs +0 -0
  1784. /data/ext/cargo-vendor/{wasmtime-internal-fiber-37.0.2 → wasmtime-internal-fiber-38.0.4}/LICENSE +0 -0
  1785. /data/ext/cargo-vendor/{wasmtime-internal-fiber-37.0.2 → wasmtime-internal-fiber-38.0.4}/src/miri.rs +0 -0
  1786. /data/ext/cargo-vendor/{wasmtime-internal-fiber-37.0.2 → wasmtime-internal-fiber-38.0.4}/src/nostd.rs +0 -0
  1787. /data/ext/cargo-vendor/{wasmtime-internal-fiber-37.0.2 → wasmtime-internal-fiber-38.0.4}/src/unix.rs +0 -0
  1788. /data/ext/cargo-vendor/{wasmtime-internal-fiber-37.0.2 → wasmtime-internal-fiber-38.0.4}/src/windows.c +0 -0
  1789. /data/ext/cargo-vendor/{wasmtime-internal-fiber-37.0.2 → wasmtime-internal-fiber-38.0.4}/src/windows.rs +0 -0
  1790. /data/ext/cargo-vendor/{wasmtime-internal-jit-debug-37.0.2 → wasmtime-internal-jit-debug-38.0.4}/Cargo.toml.orig +0 -0
  1791. /data/ext/cargo-vendor/{wasmtime-internal-jit-debug-37.0.2 → wasmtime-internal-jit-debug-38.0.4}/README.md +0 -0
  1792. /data/ext/cargo-vendor/{wasmtime-internal-jit-debug-37.0.2 → wasmtime-internal-jit-debug-38.0.4}/build.rs +0 -0
  1793. /data/ext/cargo-vendor/{wasmtime-internal-jit-debug-37.0.2 → wasmtime-internal-jit-debug-38.0.4}/gdbjit.c +0 -0
  1794. /data/ext/cargo-vendor/{wasmtime-internal-jit-debug-37.0.2 → wasmtime-internal-jit-debug-38.0.4}/src/gdb_jit_int.rs +0 -0
  1795. /data/ext/cargo-vendor/{wasmtime-internal-jit-debug-37.0.2 → wasmtime-internal-jit-debug-38.0.4}/src/lib.rs +0 -0
  1796. /data/ext/cargo-vendor/{wasmtime-internal-jit-debug-37.0.2 → wasmtime-internal-jit-debug-38.0.4}/src/perf_jitdump.rs +0 -0
  1797. /data/ext/cargo-vendor/{wasmtime-internal-jit-icache-coherence-37.0.2 → wasmtime-internal-jit-icache-coherence-38.0.4}/Cargo.toml.orig +0 -0
  1798. /data/ext/cargo-vendor/{wasmtime-internal-jit-icache-coherence-37.0.2 → wasmtime-internal-jit-icache-coherence-38.0.4}/src/lib.rs +0 -0
  1799. /data/ext/cargo-vendor/{wasmtime-internal-jit-icache-coherence-37.0.2 → wasmtime-internal-jit-icache-coherence-38.0.4}/src/libc.rs +0 -0
  1800. /data/ext/cargo-vendor/{wasmtime-internal-jit-icache-coherence-37.0.2 → wasmtime-internal-jit-icache-coherence-38.0.4}/src/miri.rs +0 -0
  1801. /data/ext/cargo-vendor/{wasmtime-internal-jit-icache-coherence-37.0.2 → wasmtime-internal-jit-icache-coherence-38.0.4}/src/win.rs +0 -0
  1802. /data/ext/cargo-vendor/{wasmtime-internal-math-37.0.2 → wasmtime-internal-math-38.0.4}/Cargo.toml.orig +0 -0
  1803. /data/ext/cargo-vendor/{wasmtime-internal-math-37.0.2 → wasmtime-internal-math-38.0.4}/src/lib.rs +0 -0
  1804. /data/ext/cargo-vendor/{wasmtime-internal-slab-37.0.2 → wasmtime-internal-slab-38.0.4}/Cargo.toml.orig +0 -0
  1805. /data/ext/cargo-vendor/{wasmtime-internal-slab-37.0.2 → wasmtime-internal-slab-38.0.4}/src/lib.rs +0 -0
  1806. /data/ext/cargo-vendor/{wasmtime-internal-unwinder-37.0.2 → wasmtime-internal-unwinder-38.0.4}/Cargo.toml.orig +0 -0
  1807. /data/ext/cargo-vendor/{wasmtime-internal-unwinder-37.0.2 → wasmtime-internal-unwinder-38.0.4}/LICENSE +0 -0
  1808. /data/ext/cargo-vendor/{wasmtime-internal-unwinder-37.0.2 → wasmtime-internal-unwinder-38.0.4}/README.md +0 -0
  1809. /data/ext/cargo-vendor/{wasmtime-internal-unwinder-37.0.2 → wasmtime-internal-unwinder-38.0.4}/build.rs +0 -0
  1810. /data/ext/cargo-vendor/{wasmtime-internal-unwinder-37.0.2 → wasmtime-internal-unwinder-38.0.4}/src/arch/aarch64.rs +0 -0
  1811. /data/ext/cargo-vendor/{wasmtime-internal-unwinder-37.0.2 → wasmtime-internal-unwinder-38.0.4}/src/arch/mod.rs +0 -0
  1812. /data/ext/cargo-vendor/{wasmtime-internal-unwinder-37.0.2 → wasmtime-internal-unwinder-38.0.4}/src/arch/riscv64.rs +0 -0
  1813. /data/ext/cargo-vendor/{wasmtime-internal-unwinder-37.0.2 → wasmtime-internal-unwinder-38.0.4}/src/arch/s390x.rs +0 -0
  1814. /data/ext/cargo-vendor/{wasmtime-internal-unwinder-37.0.2 → wasmtime-internal-unwinder-38.0.4}/src/arch/x86.rs +0 -0
  1815. /data/ext/cargo-vendor/{wasmtime-internal-unwinder-37.0.2 → wasmtime-internal-unwinder-38.0.4}/src/exception_table.rs +0 -0
  1816. /data/ext/cargo-vendor/{wasmtime-internal-unwinder-37.0.2 → wasmtime-internal-unwinder-38.0.4}/src/lib.rs +0 -0
  1817. /data/ext/cargo-vendor/{wasmtime-internal-unwinder-37.0.2 → wasmtime-internal-unwinder-38.0.4}/src/throw.rs +0 -0
  1818. /data/ext/cargo-vendor/{wasmtime-internal-versioned-export-macros-37.0.2 → wasmtime-internal-versioned-export-macros-38.0.4}/Cargo.toml.orig +0 -0
  1819. /data/ext/cargo-vendor/{wasmtime-internal-versioned-export-macros-37.0.2 → wasmtime-internal-versioned-export-macros-38.0.4}/src/lib.rs +0 -0
  1820. /data/ext/cargo-vendor/{wasmtime-internal-winch-37.0.2 → wasmtime-internal-winch-38.0.4}/Cargo.toml.orig +0 -0
  1821. /data/ext/cargo-vendor/{wasmtime-internal-winch-37.0.2 → wasmtime-internal-winch-38.0.4}/LICENSE +0 -0
  1822. /data/ext/cargo-vendor/{wasmtime-internal-winch-37.0.2 → wasmtime-internal-winch-38.0.4}/src/builder.rs +0 -0
  1823. /data/ext/cargo-vendor/{wasmtime-internal-winch-37.0.2 → wasmtime-internal-winch-38.0.4}/src/lib.rs +0 -0
  1824. /data/ext/cargo-vendor/{wasmtime-internal-wit-bindgen-37.0.2 → wasmtime-internal-wit-bindgen-38.0.4}/Cargo.toml.orig +0 -0
  1825. /data/ext/cargo-vendor/{wasmtime-internal-wit-bindgen-37.0.2 → wasmtime-internal-wit-bindgen-38.0.4}/src/rust.rs +0 -0
  1826. /data/ext/cargo-vendor/{wasmtime-internal-wit-bindgen-37.0.2 → wasmtime-internal-wit-bindgen-38.0.4}/src/source.rs +0 -0
  1827. /data/ext/cargo-vendor/{wasmtime-internal-wit-bindgen-37.0.2 → wasmtime-internal-wit-bindgen-38.0.4}/src/types.rs +0 -0
  1828. /data/ext/cargo-vendor/{wasmtime-wasi-37.0.2 → wasmtime-wasi-38.0.4}/Cargo.toml.orig +0 -0
  1829. /data/ext/cargo-vendor/{wasmtime-wasi-37.0.2 → wasmtime-wasi-38.0.4}/LICENSE +0 -0
  1830. /data/ext/cargo-vendor/{wasmtime-wasi-37.0.2 → wasmtime-wasi-38.0.4}/README.md +0 -0
  1831. /data/ext/cargo-vendor/{wasmtime-wasi-37.0.2 → wasmtime-wasi-38.0.4}/src/cli/empty.rs +0 -0
  1832. /data/ext/cargo-vendor/{wasmtime-wasi-37.0.2 → wasmtime-wasi-38.0.4}/src/cli/file.rs +0 -0
  1833. /data/ext/cargo-vendor/{wasmtime-wasi-37.0.2 → wasmtime-wasi-38.0.4}/src/cli/locked_async.rs +0 -0
  1834. /data/ext/cargo-vendor/{wasmtime-wasi-37.0.2 → wasmtime-wasi-38.0.4}/src/cli/mem.rs +0 -0
  1835. /data/ext/cargo-vendor/{wasmtime-wasi-37.0.2 → wasmtime-wasi-38.0.4}/src/cli/stdout.rs +0 -0
  1836. /data/ext/cargo-vendor/{wasmtime-wasi-37.0.2 → wasmtime-wasi-38.0.4}/src/cli/worker_thread_stdin.rs +0 -0
  1837. /data/ext/cargo-vendor/{wasmtime-wasi-37.0.2 → wasmtime-wasi-38.0.4}/src/cli.rs +0 -0
  1838. /data/ext/cargo-vendor/{wasmtime-wasi-37.0.2 → wasmtime-wasi-38.0.4}/src/clocks.rs +0 -0
  1839. /data/ext/cargo-vendor/{wasmtime-wasi-37.0.2 → wasmtime-wasi-38.0.4}/src/ctx.rs +0 -0
  1840. /data/ext/cargo-vendor/{wasmtime-wasi-37.0.2 → wasmtime-wasi-38.0.4}/src/error.rs +0 -0
  1841. /data/ext/cargo-vendor/{wasmtime-wasi-37.0.2 → wasmtime-wasi-38.0.4}/src/filesystem.rs +0 -0
  1842. /data/ext/cargo-vendor/{wasmtime-wasi-37.0.2 → wasmtime-wasi-38.0.4}/src/p0.rs +0 -0
  1843. /data/ext/cargo-vendor/{wasmtime-wasi-37.0.2 → wasmtime-wasi-38.0.4}/src/p1.rs +0 -0
  1844. /data/ext/cargo-vendor/{wasmtime-wasi-37.0.2 → wasmtime-wasi-38.0.4}/src/p2/bindings.rs +0 -0
  1845. /data/ext/cargo-vendor/{wasmtime-wasi-37.0.2 → wasmtime-wasi-38.0.4}/src/p2/filesystem.rs +0 -0
  1846. /data/ext/cargo-vendor/{wasmtime-wasi-37.0.2 → wasmtime-wasi-38.0.4}/src/p2/host/clocks.rs +0 -0
  1847. /data/ext/cargo-vendor/{wasmtime-wasi-37.0.2 → wasmtime-wasi-38.0.4}/src/p2/host/env.rs +0 -0
  1848. /data/ext/cargo-vendor/{wasmtime-wasi-37.0.2 → wasmtime-wasi-38.0.4}/src/p2/host/exit.rs +0 -0
  1849. /data/ext/cargo-vendor/{wasmtime-wasi-37.0.2 → wasmtime-wasi-38.0.4}/src/p2/host/filesystem/sync.rs +0 -0
  1850. /data/ext/cargo-vendor/{wasmtime-wasi-37.0.2 → wasmtime-wasi-38.0.4}/src/p2/host/filesystem.rs +0 -0
  1851. /data/ext/cargo-vendor/{wasmtime-wasi-37.0.2 → wasmtime-wasi-38.0.4}/src/p2/host/instance_network.rs +0 -0
  1852. /data/ext/cargo-vendor/{wasmtime-wasi-37.0.2 → wasmtime-wasi-38.0.4}/src/p2/host/io.rs +0 -0
  1853. /data/ext/cargo-vendor/{wasmtime-wasi-37.0.2 → wasmtime-wasi-38.0.4}/src/p2/host/mod.rs +0 -0
  1854. /data/ext/cargo-vendor/{wasmtime-wasi-37.0.2 → wasmtime-wasi-38.0.4}/src/p2/host/network.rs +0 -0
  1855. /data/ext/cargo-vendor/{wasmtime-wasi-37.0.2 → wasmtime-wasi-38.0.4}/src/p2/host/random.rs +0 -0
  1856. /data/ext/cargo-vendor/{wasmtime-wasi-37.0.2 → wasmtime-wasi-38.0.4}/src/p2/host/tcp.rs +0 -0
  1857. /data/ext/cargo-vendor/{wasmtime-wasi-37.0.2 → wasmtime-wasi-38.0.4}/src/p2/host/tcp_create_socket.rs +0 -0
  1858. /data/ext/cargo-vendor/{wasmtime-wasi-37.0.2 → wasmtime-wasi-38.0.4}/src/p2/host/udp.rs +0 -0
  1859. /data/ext/cargo-vendor/{wasmtime-wasi-37.0.2 → wasmtime-wasi-38.0.4}/src/p2/host/udp_create_socket.rs +0 -0
  1860. /data/ext/cargo-vendor/{wasmtime-wasi-37.0.2 → wasmtime-wasi-38.0.4}/src/p2/ip_name_lookup.rs +0 -0
  1861. /data/ext/cargo-vendor/{wasmtime-wasi-37.0.2 → wasmtime-wasi-38.0.4}/src/p2/mod.rs +0 -0
  1862. /data/ext/cargo-vendor/{wasmtime-wasi-37.0.2 → wasmtime-wasi-38.0.4}/src/p2/network.rs +0 -0
  1863. /data/ext/cargo-vendor/{wasmtime-wasi-37.0.2 → wasmtime-wasi-38.0.4}/src/p2/pipe.rs +0 -0
  1864. /data/ext/cargo-vendor/{wasmtime-wasi-37.0.2 → wasmtime-wasi-38.0.4}/src/p2/poll.rs +0 -0
  1865. /data/ext/cargo-vendor/{wasmtime-wasi-37.0.2 → wasmtime-wasi-38.0.4}/src/p2/stdio.rs +0 -0
  1866. /data/ext/cargo-vendor/{wasmtime-wasi-37.0.2 → wasmtime-wasi-38.0.4}/src/p2/tcp.rs +0 -0
  1867. /data/ext/cargo-vendor/{wasmtime-wasi-37.0.2 → wasmtime-wasi-38.0.4}/src/p2/udp.rs +0 -0
  1868. /data/ext/cargo-vendor/{wasmtime-wasi-37.0.2 → wasmtime-wasi-38.0.4}/src/p2/wit/deps/cli/command.wit +0 -0
  1869. /data/ext/cargo-vendor/{wasmtime-wasi-37.0.2 → wasmtime-wasi-38.0.4}/src/p2/wit/deps/cli/environment.wit +0 -0
  1870. /data/ext/cargo-vendor/{wasmtime-wasi-37.0.2 → wasmtime-wasi-38.0.4}/src/p2/wit/deps/cli/exit.wit +0 -0
  1871. /data/ext/cargo-vendor/{wasmtime-wasi-37.0.2 → wasmtime-wasi-38.0.4}/src/p2/wit/deps/cli/imports.wit +0 -0
  1872. /data/ext/cargo-vendor/{wasmtime-wasi-37.0.2 → wasmtime-wasi-38.0.4}/src/p2/wit/deps/cli/run.wit +0 -0
  1873. /data/ext/cargo-vendor/{wasmtime-wasi-37.0.2 → wasmtime-wasi-38.0.4}/src/p2/wit/deps/cli/stdio.wit +0 -0
  1874. /data/ext/cargo-vendor/{wasmtime-wasi-37.0.2 → wasmtime-wasi-38.0.4}/src/p2/wit/deps/cli/terminal.wit +0 -0
  1875. /data/ext/cargo-vendor/{wasmtime-wasi-37.0.2 → wasmtime-wasi-38.0.4}/src/p2/wit/deps/clocks/monotonic-clock.wit +0 -0
  1876. /data/ext/cargo-vendor/{wasmtime-wasi-37.0.2 → wasmtime-wasi-38.0.4}/src/p2/wit/deps/clocks/timezone.wit +0 -0
  1877. /data/ext/cargo-vendor/{wasmtime-wasi-37.0.2 → wasmtime-wasi-38.0.4}/src/p2/wit/deps/clocks/wall-clock.wit +0 -0
  1878. /data/ext/cargo-vendor/{wasmtime-wasi-37.0.2 → wasmtime-wasi-38.0.4}/src/p2/wit/deps/clocks/world.wit +0 -0
  1879. /data/ext/cargo-vendor/{wasmtime-wasi-37.0.2 → wasmtime-wasi-38.0.4}/src/p2/wit/deps/filesystem/preopens.wit +0 -0
  1880. /data/ext/cargo-vendor/{wasmtime-wasi-37.0.2 → wasmtime-wasi-38.0.4}/src/p2/wit/deps/filesystem/types.wit +0 -0
  1881. /data/ext/cargo-vendor/{wasmtime-wasi-37.0.2 → wasmtime-wasi-38.0.4}/src/p2/wit/deps/filesystem/world.wit +0 -0
  1882. /data/ext/cargo-vendor/{wasmtime-wasi-37.0.2 → wasmtime-wasi-38.0.4}/src/p2/wit/deps/io/error.wit +0 -0
  1883. /data/ext/cargo-vendor/{wasmtime-wasi-37.0.2 → wasmtime-wasi-38.0.4}/src/p2/wit/deps/io/poll.wit +0 -0
  1884. /data/ext/cargo-vendor/{wasmtime-wasi-37.0.2 → wasmtime-wasi-38.0.4}/src/p2/wit/deps/io/streams.wit +0 -0
  1885. /data/ext/cargo-vendor/{wasmtime-wasi-37.0.2 → wasmtime-wasi-38.0.4}/src/p2/wit/deps/io/world.wit +0 -0
  1886. /data/ext/cargo-vendor/{wasmtime-wasi-37.0.2 → wasmtime-wasi-38.0.4}/src/p2/wit/deps/random/insecure-seed.wit +0 -0
  1887. /data/ext/cargo-vendor/{wasmtime-wasi-37.0.2 → wasmtime-wasi-38.0.4}/src/p2/wit/deps/random/insecure.wit +0 -0
  1888. /data/ext/cargo-vendor/{wasmtime-wasi-37.0.2 → wasmtime-wasi-38.0.4}/src/p2/wit/deps/random/random.wit +0 -0
  1889. /data/ext/cargo-vendor/{wasmtime-wasi-37.0.2 → wasmtime-wasi-38.0.4}/src/p2/wit/deps/random/world.wit +0 -0
  1890. /data/ext/cargo-vendor/{wasmtime-wasi-37.0.2 → wasmtime-wasi-38.0.4}/src/p2/wit/deps/sockets/instance-network.wit +0 -0
  1891. /data/ext/cargo-vendor/{wasmtime-wasi-37.0.2 → wasmtime-wasi-38.0.4}/src/p2/wit/deps/sockets/ip-name-lookup.wit +0 -0
  1892. /data/ext/cargo-vendor/{wasmtime-wasi-37.0.2 → wasmtime-wasi-38.0.4}/src/p2/wit/deps/sockets/network.wit +0 -0
  1893. /data/ext/cargo-vendor/{wasmtime-wasi-37.0.2 → wasmtime-wasi-38.0.4}/src/p2/wit/deps/sockets/tcp-create-socket.wit +0 -0
  1894. /data/ext/cargo-vendor/{wasmtime-wasi-37.0.2 → wasmtime-wasi-38.0.4}/src/p2/wit/deps/sockets/tcp.wit +0 -0
  1895. /data/ext/cargo-vendor/{wasmtime-wasi-37.0.2 → wasmtime-wasi-38.0.4}/src/p2/wit/deps/sockets/udp-create-socket.wit +0 -0
  1896. /data/ext/cargo-vendor/{wasmtime-wasi-37.0.2 → wasmtime-wasi-38.0.4}/src/p2/wit/deps/sockets/udp.wit +0 -0
  1897. /data/ext/cargo-vendor/{wasmtime-wasi-37.0.2 → wasmtime-wasi-38.0.4}/src/p2/wit/deps/sockets/world.wit +0 -0
  1898. /data/ext/cargo-vendor/{wasmtime-wasi-37.0.2 → wasmtime-wasi-38.0.4}/src/p2/wit/test.wit +0 -0
  1899. /data/ext/cargo-vendor/{wasmtime-wasi-37.0.2 → wasmtime-wasi-38.0.4}/src/p2/wit/world.wit +0 -0
  1900. /data/ext/cargo-vendor/{wasmtime-wasi-37.0.2 → wasmtime-wasi-38.0.4}/src/p2/write_stream.rs +0 -0
  1901. /data/ext/cargo-vendor/{wasmtime-wasi-37.0.2 → wasmtime-wasi-38.0.4}/src/p3/bindings.rs +0 -0
  1902. /data/ext/cargo-vendor/{wasmtime-wasi-37.0.2 → wasmtime-wasi-38.0.4}/src/p3/cli/host.rs +0 -0
  1903. /data/ext/cargo-vendor/{wasmtime-wasi-37.0.2 → wasmtime-wasi-38.0.4}/src/p3/cli/mod.rs +0 -0
  1904. /data/ext/cargo-vendor/{wasmtime-wasi-37.0.2 → wasmtime-wasi-38.0.4}/src/p3/clocks/host.rs +0 -0
  1905. /data/ext/cargo-vendor/{wasmtime-wasi-37.0.2 → wasmtime-wasi-38.0.4}/src/p3/clocks/mod.rs +0 -0
  1906. /data/ext/cargo-vendor/{wasmtime-wasi-37.0.2 → wasmtime-wasi-38.0.4}/src/p3/filesystem/host.rs +0 -0
  1907. /data/ext/cargo-vendor/{wasmtime-wasi-37.0.2 → wasmtime-wasi-38.0.4}/src/p3/filesystem/mod.rs +0 -0
  1908. /data/ext/cargo-vendor/{wasmtime-wasi-37.0.2 → wasmtime-wasi-38.0.4}/src/p3/mod.rs +0 -0
  1909. /data/ext/cargo-vendor/{wasmtime-wasi-37.0.2 → wasmtime-wasi-38.0.4}/src/p3/random/host.rs +0 -0
  1910. /data/ext/cargo-vendor/{wasmtime-wasi-37.0.2 → wasmtime-wasi-38.0.4}/src/p3/random/mod.rs +0 -0
  1911. /data/ext/cargo-vendor/{wasmtime-wasi-37.0.2 → wasmtime-wasi-38.0.4}/src/p3/sockets/conv.rs +0 -0
  1912. /data/ext/cargo-vendor/{wasmtime-wasi-37.0.2 → wasmtime-wasi-38.0.4}/src/p3/sockets/host/ip_name_lookup.rs +0 -0
  1913. /data/ext/cargo-vendor/{wasmtime-wasi-37.0.2 → wasmtime-wasi-38.0.4}/src/p3/sockets/host/mod.rs +0 -0
  1914. /data/ext/cargo-vendor/{wasmtime-wasi-37.0.2 → wasmtime-wasi-38.0.4}/src/p3/sockets/host/types/mod.rs +0 -0
  1915. /data/ext/cargo-vendor/{wasmtime-wasi-37.0.2 → wasmtime-wasi-38.0.4}/src/p3/sockets/host/types/tcp.rs +0 -0
  1916. /data/ext/cargo-vendor/{wasmtime-wasi-37.0.2 → wasmtime-wasi-38.0.4}/src/p3/sockets/host/types/udp.rs +0 -0
  1917. /data/ext/cargo-vendor/{wasmtime-wasi-37.0.2 → wasmtime-wasi-38.0.4}/src/p3/sockets/mod.rs +0 -0
  1918. /data/ext/cargo-vendor/{wasmtime-wasi-37.0.2 → wasmtime-wasi-38.0.4}/src/p3/wit/deps/cli/command.wit +0 -0
  1919. /data/ext/cargo-vendor/{wasmtime-wasi-37.0.2 → wasmtime-wasi-38.0.4}/src/p3/wit/deps/cli/environment.wit +0 -0
  1920. /data/ext/cargo-vendor/{wasmtime-wasi-37.0.2 → wasmtime-wasi-38.0.4}/src/p3/wit/deps/cli/exit.wit +0 -0
  1921. /data/ext/cargo-vendor/{wasmtime-wasi-37.0.2 → wasmtime-wasi-38.0.4}/src/p3/wit/deps/cli/imports.wit +0 -0
  1922. /data/ext/cargo-vendor/{wasmtime-wasi-37.0.2 → wasmtime-wasi-38.0.4}/src/p3/wit/deps/cli/run.wit +0 -0
  1923. /data/ext/cargo-vendor/{wasmtime-wasi-37.0.2 → wasmtime-wasi-38.0.4}/src/p3/wit/deps/cli/stdio.wit +0 -0
  1924. /data/ext/cargo-vendor/{wasmtime-wasi-37.0.2 → wasmtime-wasi-38.0.4}/src/p3/wit/deps/cli/terminal.wit +0 -0
  1925. /data/ext/cargo-vendor/{wasmtime-wasi-37.0.2 → wasmtime-wasi-38.0.4}/src/p3/wit/deps/clocks/monotonic-clock.wit +0 -0
  1926. /data/ext/cargo-vendor/{wasmtime-wasi-37.0.2 → wasmtime-wasi-38.0.4}/src/p3/wit/deps/clocks/timezone.wit +0 -0
  1927. /data/ext/cargo-vendor/{wasmtime-wasi-37.0.2 → wasmtime-wasi-38.0.4}/src/p3/wit/deps/clocks/types.wit +0 -0
  1928. /data/ext/cargo-vendor/{wasmtime-wasi-37.0.2 → wasmtime-wasi-38.0.4}/src/p3/wit/deps/clocks/wall-clock.wit +0 -0
  1929. /data/ext/cargo-vendor/{wasmtime-wasi-37.0.2 → wasmtime-wasi-38.0.4}/src/p3/wit/deps/clocks/world.wit +0 -0
  1930. /data/ext/cargo-vendor/{wasmtime-wasi-37.0.2 → wasmtime-wasi-38.0.4}/src/p3/wit/deps/filesystem/preopens.wit +0 -0
  1931. /data/ext/cargo-vendor/{wasmtime-wasi-37.0.2 → wasmtime-wasi-38.0.4}/src/p3/wit/deps/filesystem/types.wit +0 -0
  1932. /data/ext/cargo-vendor/{wasmtime-wasi-37.0.2 → wasmtime-wasi-38.0.4}/src/p3/wit/deps/filesystem/world.wit +0 -0
  1933. /data/ext/cargo-vendor/{wasmtime-wasi-37.0.2 → wasmtime-wasi-38.0.4}/src/p3/wit/deps/random/insecure-seed.wit +0 -0
  1934. /data/ext/cargo-vendor/{wasmtime-wasi-37.0.2 → wasmtime-wasi-38.0.4}/src/p3/wit/deps/random/insecure.wit +0 -0
  1935. /data/ext/cargo-vendor/{wasmtime-wasi-37.0.2 → wasmtime-wasi-38.0.4}/src/p3/wit/deps/random/random.wit +0 -0
  1936. /data/ext/cargo-vendor/{wasmtime-wasi-37.0.2 → wasmtime-wasi-38.0.4}/src/p3/wit/deps/random/world.wit +0 -0
  1937. /data/ext/cargo-vendor/{wasmtime-wasi-37.0.2 → wasmtime-wasi-38.0.4}/src/p3/wit/deps/sockets/ip-name-lookup.wit +0 -0
  1938. /data/ext/cargo-vendor/{wasmtime-wasi-37.0.2 → wasmtime-wasi-38.0.4}/src/p3/wit/deps/sockets/types.wit +0 -0
  1939. /data/ext/cargo-vendor/{wasmtime-wasi-37.0.2 → wasmtime-wasi-38.0.4}/src/p3/wit/deps/sockets/world.wit +0 -0
  1940. /data/ext/cargo-vendor/{wasmtime-wasi-37.0.2 → wasmtime-wasi-38.0.4}/src/p3/wit/package.wit +0 -0
  1941. /data/ext/cargo-vendor/{wasmtime-wasi-37.0.2 → wasmtime-wasi-38.0.4}/src/random.rs +0 -0
  1942. /data/ext/cargo-vendor/{wasmtime-wasi-37.0.2 → wasmtime-wasi-38.0.4}/src/runtime.rs +0 -0
  1943. /data/ext/cargo-vendor/{wasmtime-wasi-37.0.2 → wasmtime-wasi-38.0.4}/src/sockets/mod.rs +0 -0
  1944. /data/ext/cargo-vendor/{wasmtime-wasi-37.0.2 → wasmtime-wasi-38.0.4}/src/sockets/udp.rs +0 -0
  1945. /data/ext/cargo-vendor/{wasmtime-wasi-37.0.2 → wasmtime-wasi-38.0.4}/src/sockets/util.rs +0 -0
  1946. /data/ext/cargo-vendor/{wasmtime-wasi-37.0.2 → wasmtime-wasi-38.0.4}/tests/all/main.rs +0 -0
  1947. /data/ext/cargo-vendor/{wasmtime-wasi-37.0.2 → wasmtime-wasi-38.0.4}/tests/all/p1.rs +0 -0
  1948. /data/ext/cargo-vendor/{wasmtime-wasi-37.0.2 → wasmtime-wasi-38.0.4}/tests/all/p2/api.rs +0 -0
  1949. /data/ext/cargo-vendor/{wasmtime-wasi-37.0.2 → wasmtime-wasi-38.0.4}/tests/all/p2/async_.rs +0 -0
  1950. /data/ext/cargo-vendor/{wasmtime-wasi-37.0.2 → wasmtime-wasi-38.0.4}/tests/all/p2/mod.rs +0 -0
  1951. /data/ext/cargo-vendor/{wasmtime-wasi-37.0.2 → wasmtime-wasi-38.0.4}/tests/all/p2/sync.rs +0 -0
  1952. /data/ext/cargo-vendor/{wasmtime-wasi-37.0.2 → wasmtime-wasi-38.0.4}/tests/process_stdin.rs +0 -0
  1953. /data/ext/cargo-vendor/{wasmtime-wasi-37.0.2 → wasmtime-wasi-38.0.4}/witx/p0/typenames.witx +0 -0
  1954. /data/ext/cargo-vendor/{wasmtime-wasi-37.0.2 → wasmtime-wasi-38.0.4}/witx/p0/wasi_unstable.witx +0 -0
  1955. /data/ext/cargo-vendor/{wasmtime-wasi-37.0.2 → wasmtime-wasi-38.0.4}/witx/p1/typenames.witx +0 -0
  1956. /data/ext/cargo-vendor/{wasmtime-wasi-37.0.2 → wasmtime-wasi-38.0.4}/witx/p1/wasi_snapshot_preview1.witx +0 -0
  1957. /data/ext/cargo-vendor/{wasmtime-wasi-io-37.0.2 → wasmtime-wasi-io-38.0.4}/Cargo.toml.orig +0 -0
  1958. /data/ext/cargo-vendor/{wasmtime-wasi-io-37.0.2 → wasmtime-wasi-io-38.0.4}/src/bindings.rs +0 -0
  1959. /data/ext/cargo-vendor/{wasmtime-wasi-io-37.0.2 → wasmtime-wasi-io-38.0.4}/src/impls.rs +0 -0
  1960. /data/ext/cargo-vendor/{wasmtime-wasi-io-37.0.2 → wasmtime-wasi-io-38.0.4}/src/lib.rs +0 -0
  1961. /data/ext/cargo-vendor/{wasmtime-wasi-io-37.0.2 → wasmtime-wasi-io-38.0.4}/src/poll.rs +0 -0
  1962. /data/ext/cargo-vendor/{wasmtime-wasi-io-37.0.2 → wasmtime-wasi-io-38.0.4}/src/streams.rs +0 -0
  1963. /data/ext/cargo-vendor/{wasmtime-wasi-io-37.0.2 → wasmtime-wasi-io-38.0.4}/wit/deps/io/error.wit +0 -0
  1964. /data/ext/cargo-vendor/{wasmtime-wasi-io-37.0.2 → wasmtime-wasi-io-38.0.4}/wit/deps/io/poll.wit +0 -0
  1965. /data/ext/cargo-vendor/{wasmtime-wasi-io-37.0.2 → wasmtime-wasi-io-38.0.4}/wit/deps/io/streams.wit +0 -0
  1966. /data/ext/cargo-vendor/{wasmtime-wasi-io-37.0.2 → wasmtime-wasi-io-38.0.4}/wit/deps/io/world.wit +0 -0
  1967. /data/ext/cargo-vendor/{wasmtime-wasi-io-37.0.2 → wasmtime-wasi-io-38.0.4}/wit/world.wit +0 -0
  1968. /data/ext/cargo-vendor/{wiggle-37.0.2 → wiggle-38.0.4}/Cargo.toml.orig +0 -0
  1969. /data/ext/cargo-vendor/{wiggle-37.0.2 → wiggle-38.0.4}/LICENSE +0 -0
  1970. /data/ext/cargo-vendor/{wiggle-37.0.2 → wiggle-38.0.4}/README.md +0 -0
  1971. /data/ext/cargo-vendor/{wiggle-37.0.2 → wiggle-38.0.4}/src/error.rs +0 -0
  1972. /data/ext/cargo-vendor/{wiggle-37.0.2 → wiggle-38.0.4}/src/guest_type.rs +0 -0
  1973. /data/ext/cargo-vendor/{wiggle-37.0.2 → wiggle-38.0.4}/src/lib.rs +0 -0
  1974. /data/ext/cargo-vendor/{wiggle-37.0.2 → wiggle-38.0.4}/src/region.rs +0 -0
  1975. /data/ext/cargo-vendor/{wiggle-generate-37.0.2 → wiggle-generate-38.0.4}/Cargo.toml.orig +0 -0
  1976. /data/ext/cargo-vendor/{wiggle-generate-37.0.2 → wiggle-generate-38.0.4}/LICENSE +0 -0
  1977. /data/ext/cargo-vendor/{wiggle-generate-37.0.2 → wiggle-generate-38.0.4}/README.md +0 -0
  1978. /data/ext/cargo-vendor/{wiggle-generate-37.0.2 → wiggle-generate-38.0.4}/src/codegen_settings.rs +0 -0
  1979. /data/ext/cargo-vendor/{wiggle-generate-37.0.2 → wiggle-generate-38.0.4}/src/config.rs +0 -0
  1980. /data/ext/cargo-vendor/{wiggle-generate-37.0.2 → wiggle-generate-38.0.4}/src/funcs.rs +0 -0
  1981. /data/ext/cargo-vendor/{wiggle-generate-37.0.2 → wiggle-generate-38.0.4}/src/lib.rs +0 -0
  1982. /data/ext/cargo-vendor/{wiggle-generate-37.0.2 → wiggle-generate-38.0.4}/src/lifetimes.rs +0 -0
  1983. /data/ext/cargo-vendor/{wiggle-generate-37.0.2 → wiggle-generate-38.0.4}/src/module_trait.rs +0 -0
  1984. /data/ext/cargo-vendor/{wiggle-generate-37.0.2 → wiggle-generate-38.0.4}/src/names.rs +0 -0
  1985. /data/ext/cargo-vendor/{wiggle-generate-37.0.2 → wiggle-generate-38.0.4}/src/types/error.rs +0 -0
  1986. /data/ext/cargo-vendor/{wiggle-generate-37.0.2 → wiggle-generate-38.0.4}/src/types/flags.rs +0 -0
  1987. /data/ext/cargo-vendor/{wiggle-generate-37.0.2 → wiggle-generate-38.0.4}/src/types/handle.rs +0 -0
  1988. /data/ext/cargo-vendor/{wiggle-generate-37.0.2 → wiggle-generate-38.0.4}/src/types/mod.rs +0 -0
  1989. /data/ext/cargo-vendor/{wiggle-generate-37.0.2 → wiggle-generate-38.0.4}/src/types/record.rs +0 -0
  1990. /data/ext/cargo-vendor/{wiggle-generate-37.0.2 → wiggle-generate-38.0.4}/src/types/variant.rs +0 -0
  1991. /data/ext/cargo-vendor/{wiggle-generate-37.0.2 → wiggle-generate-38.0.4}/src/wasmtime.rs +0 -0
  1992. /data/ext/cargo-vendor/{wiggle-macro-37.0.2 → wiggle-macro-38.0.4}/Cargo.toml.orig +0 -0
  1993. /data/ext/cargo-vendor/{wiggle-macro-37.0.2 → wiggle-macro-38.0.4}/LICENSE +0 -0
  1994. /data/ext/cargo-vendor/{wiggle-macro-37.0.2 → wiggle-macro-38.0.4}/build.rs +0 -0
  1995. /data/ext/cargo-vendor/{wiggle-macro-37.0.2 → wiggle-macro-38.0.4}/src/lib.rs +0 -0
  1996. /data/ext/cargo-vendor/{winch-codegen-37.0.2 → winch-codegen-38.0.4}/Cargo.toml.orig +0 -0
  1997. /data/ext/cargo-vendor/{winch-codegen-37.0.2 → winch-codegen-38.0.4}/LICENSE +0 -0
  1998. /data/ext/cargo-vendor/{winch-codegen-37.0.2 → winch-codegen-38.0.4}/build.rs +0 -0
  1999. /data/ext/cargo-vendor/{winch-codegen-37.0.2 → winch-codegen-38.0.4}/src/abi/local.rs +0 -0
  2000. /data/ext/cargo-vendor/{winch-codegen-37.0.2 → winch-codegen-38.0.4}/src/abi/mod.rs +0 -0
  2001. /data/ext/cargo-vendor/{winch-codegen-37.0.2 → winch-codegen-38.0.4}/src/codegen/bounds.rs +0 -0
  2002. /data/ext/cargo-vendor/{winch-codegen-37.0.2 → winch-codegen-38.0.4}/src/codegen/builtin.rs +0 -0
  2003. /data/ext/cargo-vendor/{winch-codegen-37.0.2 → winch-codegen-38.0.4}/src/codegen/call.rs +0 -0
  2004. /data/ext/cargo-vendor/{winch-codegen-37.0.2 → winch-codegen-38.0.4}/src/codegen/context.rs +0 -0
  2005. /data/ext/cargo-vendor/{winch-codegen-37.0.2 → winch-codegen-38.0.4}/src/codegen/control.rs +0 -0
  2006. /data/ext/cargo-vendor/{winch-codegen-37.0.2 → winch-codegen-38.0.4}/src/codegen/error.rs +0 -0
  2007. /data/ext/cargo-vendor/{winch-codegen-37.0.2 → winch-codegen-38.0.4}/src/codegen/mod.rs +0 -0
  2008. /data/ext/cargo-vendor/{winch-codegen-37.0.2 → winch-codegen-38.0.4}/src/codegen/phase.rs +0 -0
  2009. /data/ext/cargo-vendor/{winch-codegen-37.0.2 → winch-codegen-38.0.4}/src/constant_pool.rs +0 -0
  2010. /data/ext/cargo-vendor/{winch-codegen-37.0.2 → winch-codegen-38.0.4}/src/frame/mod.rs +0 -0
  2011. /data/ext/cargo-vendor/{winch-codegen-37.0.2 → winch-codegen-38.0.4}/src/isa/aarch64/abi.rs +0 -0
  2012. /data/ext/cargo-vendor/{winch-codegen-37.0.2 → winch-codegen-38.0.4}/src/isa/aarch64/address.rs +0 -0
  2013. /data/ext/cargo-vendor/{winch-codegen-37.0.2 → winch-codegen-38.0.4}/src/isa/aarch64/asm.rs +0 -0
  2014. /data/ext/cargo-vendor/{winch-codegen-37.0.2 → winch-codegen-38.0.4}/src/isa/aarch64/masm.rs +0 -0
  2015. /data/ext/cargo-vendor/{winch-codegen-37.0.2 → winch-codegen-38.0.4}/src/isa/aarch64/mod.rs +0 -0
  2016. /data/ext/cargo-vendor/{winch-codegen-37.0.2 → winch-codegen-38.0.4}/src/isa/aarch64/regs.rs +0 -0
  2017. /data/ext/cargo-vendor/{winch-codegen-37.0.2 → winch-codegen-38.0.4}/src/isa/mod.rs +0 -0
  2018. /data/ext/cargo-vendor/{winch-codegen-37.0.2 → winch-codegen-38.0.4}/src/isa/reg.rs +0 -0
  2019. /data/ext/cargo-vendor/{winch-codegen-37.0.2 → winch-codegen-38.0.4}/src/isa/x64/abi.rs +0 -0
  2020. /data/ext/cargo-vendor/{winch-codegen-37.0.2 → winch-codegen-38.0.4}/src/isa/x64/address.rs +0 -0
  2021. /data/ext/cargo-vendor/{winch-codegen-37.0.2 → winch-codegen-38.0.4}/src/isa/x64/asm.rs +0 -0
  2022. /data/ext/cargo-vendor/{winch-codegen-37.0.2 → winch-codegen-38.0.4}/src/isa/x64/masm.rs +0 -0
  2023. /data/ext/cargo-vendor/{winch-codegen-37.0.2 → winch-codegen-38.0.4}/src/isa/x64/mod.rs +0 -0
  2024. /data/ext/cargo-vendor/{winch-codegen-37.0.2 → winch-codegen-38.0.4}/src/isa/x64/regs.rs +0 -0
  2025. /data/ext/cargo-vendor/{winch-codegen-37.0.2 → winch-codegen-38.0.4}/src/lib.rs +0 -0
  2026. /data/ext/cargo-vendor/{winch-codegen-37.0.2 → winch-codegen-38.0.4}/src/masm.rs +0 -0
  2027. /data/ext/cargo-vendor/{winch-codegen-37.0.2 → winch-codegen-38.0.4}/src/regalloc.rs +0 -0
  2028. /data/ext/cargo-vendor/{winch-codegen-37.0.2 → winch-codegen-38.0.4}/src/regset.rs +0 -0
  2029. /data/ext/cargo-vendor/{winch-codegen-37.0.2 → winch-codegen-38.0.4}/src/stack.rs +0 -0
  2030. /data/ext/cargo-vendor/{winch-codegen-37.0.2 → winch-codegen-38.0.4}/src/visitor.rs +0 -0
@@ -0,0 +1,3678 @@
1
+ //! AArch64 ISA: binary code emission.
2
+
3
+ use cranelift_control::ControlPlane;
4
+
5
+ use crate::ir::{self, types::*};
6
+ use crate::isa::aarch64::inst::*;
7
+ use crate::trace;
8
+
9
+ /// Memory addressing mode finalization: convert "special" modes (e.g.,
10
+ /// generic arbitrary stack offset) into real addressing modes, possibly by
11
+ /// emitting some helper instructions that come immediately before the use
12
+ /// of this amode.
13
+ pub fn mem_finalize(
14
+ sink: Option<&mut MachBuffer<Inst>>,
15
+ mem: &AMode,
16
+ access_ty: Type,
17
+ state: &EmitState,
18
+ ) -> (SmallVec<[Inst; 4]>, AMode) {
19
+ match mem {
20
+ &AMode::RegOffset { off, .. }
21
+ | &AMode::SPOffset { off }
22
+ | &AMode::FPOffset { off }
23
+ | &AMode::IncomingArg { off }
24
+ | &AMode::SlotOffset { off } => {
25
+ let basereg = match mem {
26
+ &AMode::RegOffset { rn, .. } => rn,
27
+ &AMode::SPOffset { .. }
28
+ | &AMode::SlotOffset { .. }
29
+ | &AMode::IncomingArg { .. } => stack_reg(),
30
+ &AMode::FPOffset { .. } => fp_reg(),
31
+ _ => unreachable!(),
32
+ };
33
+ let off = match mem {
34
+ &AMode::IncomingArg { .. } => {
35
+ let frame_layout = state.frame_layout();
36
+ i64::from(
37
+ frame_layout.setup_area_size
38
+ + frame_layout.tail_args_size
39
+ + frame_layout.clobber_size
40
+ + frame_layout.fixed_frame_storage_size
41
+ + frame_layout.outgoing_args_size,
42
+ ) - off
43
+ }
44
+ &AMode::SlotOffset { .. } => {
45
+ let adj = i64::from(state.frame_layout().outgoing_args_size);
46
+ trace!(
47
+ "mem_finalize: slot offset {} + adj {} -> {}",
48
+ off,
49
+ adj,
50
+ off + adj
51
+ );
52
+ off + adj
53
+ }
54
+ _ => off,
55
+ };
56
+
57
+ if let Some(simm9) = SImm9::maybe_from_i64(off) {
58
+ let mem = AMode::Unscaled { rn: basereg, simm9 };
59
+ (smallvec![], mem)
60
+ } else if let Some(uimm12) = UImm12Scaled::maybe_from_i64(off, access_ty) {
61
+ let mem = AMode::UnsignedOffset {
62
+ rn: basereg,
63
+ uimm12,
64
+ };
65
+ (smallvec![], mem)
66
+ } else {
67
+ let tmp = writable_spilltmp_reg();
68
+ (
69
+ Inst::load_constant(tmp, off as u64),
70
+ AMode::RegExtended {
71
+ rn: basereg,
72
+ rm: tmp.to_reg(),
73
+ extendop: ExtendOp::SXTX,
74
+ },
75
+ )
76
+ }
77
+ }
78
+
79
+ AMode::Const { addr } => {
80
+ let sink = match sink {
81
+ Some(sink) => sink,
82
+ None => return (smallvec![], mem.clone()),
83
+ };
84
+ let label = sink.get_label_for_constant(*addr);
85
+ let label = MemLabel::Mach(label);
86
+ (smallvec![], AMode::Label { label })
87
+ }
88
+
89
+ _ => (smallvec![], mem.clone()),
90
+ }
91
+ }
92
+
93
+ //=============================================================================
94
+ // Instructions and subcomponents: emission
95
+
96
+ pub(crate) fn machreg_to_gpr(m: Reg) -> u32 {
97
+ assert_eq!(m.class(), RegClass::Int);
98
+ u32::from(m.to_real_reg().unwrap().hw_enc() & 31)
99
+ }
100
+
101
+ pub(crate) fn machreg_to_vec(m: Reg) -> u32 {
102
+ assert_eq!(m.class(), RegClass::Float);
103
+ u32::from(m.to_real_reg().unwrap().hw_enc())
104
+ }
105
+
106
+ fn machreg_to_gpr_or_vec(m: Reg) -> u32 {
107
+ u32::from(m.to_real_reg().unwrap().hw_enc() & 31)
108
+ }
109
+
110
+ /// Encode a 3-register aeithmeric instruction.
111
+ pub fn enc_arith_rrr(bits_31_21: u32, bits_15_10: u32, rd: Writable<Reg>, rn: Reg, rm: Reg) -> u32 {
112
+ (bits_31_21 << 21)
113
+ | (bits_15_10 << 10)
114
+ | machreg_to_gpr(rd.to_reg())
115
+ | (machreg_to_gpr(rn) << 5)
116
+ | (machreg_to_gpr(rm) << 16)
117
+ }
118
+
119
+ fn enc_arith_rr_imm12(
120
+ bits_31_24: u32,
121
+ immshift: u32,
122
+ imm12: u32,
123
+ rn: Reg,
124
+ rd: Writable<Reg>,
125
+ ) -> u32 {
126
+ (bits_31_24 << 24)
127
+ | (immshift << 22)
128
+ | (imm12 << 10)
129
+ | (machreg_to_gpr(rn) << 5)
130
+ | machreg_to_gpr(rd.to_reg())
131
+ }
132
+
133
+ fn enc_arith_rr_imml(bits_31_23: u32, imm_bits: u32, rn: Reg, rd: Writable<Reg>) -> u32 {
134
+ (bits_31_23 << 23) | (imm_bits << 10) | (machreg_to_gpr(rn) << 5) | machreg_to_gpr(rd.to_reg())
135
+ }
136
+
137
+ fn enc_arith_rrrr(top11: u32, rm: Reg, bit15: u32, ra: Reg, rn: Reg, rd: Writable<Reg>) -> u32 {
138
+ (top11 << 21)
139
+ | (machreg_to_gpr(rm) << 16)
140
+ | (bit15 << 15)
141
+ | (machreg_to_gpr(ra) << 10)
142
+ | (machreg_to_gpr(rn) << 5)
143
+ | machreg_to_gpr(rd.to_reg())
144
+ }
145
+
146
+ fn enc_jump26(op_31_26: u32, off_26_0: u32) -> u32 {
147
+ assert!(off_26_0 < (1 << 26));
148
+ (op_31_26 << 26) | off_26_0
149
+ }
150
+
151
+ fn enc_cmpbr(op_31_24: u32, off_18_0: u32, reg: Reg) -> u32 {
152
+ assert!(off_18_0 < (1 << 19));
153
+ (op_31_24 << 24) | (off_18_0 << 5) | machreg_to_gpr(reg)
154
+ }
155
+
156
+ fn enc_cbr(op_31_24: u32, off_18_0: u32, op_4: u32, cond: u32) -> u32 {
157
+ assert!(off_18_0 < (1 << 19));
158
+ assert!(cond < (1 << 4));
159
+ (op_31_24 << 24) | (off_18_0 << 5) | (op_4 << 4) | cond
160
+ }
161
+
162
+ /// Set the size bit of an instruction.
163
+ fn enc_op_size(op: u32, size: OperandSize) -> u32 {
164
+ (op & !(1 << 31)) | (size.sf_bit() << 31)
165
+ }
166
+
167
+ fn enc_conditional_br(taken: BranchTarget, kind: CondBrKind) -> u32 {
168
+ match kind {
169
+ CondBrKind::Zero(reg, size) => enc_op_size(
170
+ enc_cmpbr(0b0_011010_0, taken.as_offset19_or_zero(), reg),
171
+ size,
172
+ ),
173
+ CondBrKind::NotZero(reg, size) => enc_op_size(
174
+ enc_cmpbr(0b0_011010_1, taken.as_offset19_or_zero(), reg),
175
+ size,
176
+ ),
177
+ CondBrKind::Cond(c) => enc_cbr(0b01010100, taken.as_offset19_or_zero(), 0b0, c.bits()),
178
+ }
179
+ }
180
+
181
+ fn enc_test_bit_and_branch(
182
+ kind: TestBitAndBranchKind,
183
+ taken: BranchTarget,
184
+ reg: Reg,
185
+ bit: u8,
186
+ ) -> u32 {
187
+ assert!(bit < 64);
188
+ let op_31 = u32::from(bit >> 5);
189
+ let op_23_19 = u32::from(bit & 0b11111);
190
+ let op_30_24 = 0b0110110
191
+ | match kind {
192
+ TestBitAndBranchKind::Z => 0,
193
+ TestBitAndBranchKind::NZ => 1,
194
+ };
195
+ (op_31 << 31)
196
+ | (op_30_24 << 24)
197
+ | (op_23_19 << 19)
198
+ | (taken.as_offset14_or_zero() << 5)
199
+ | machreg_to_gpr(reg)
200
+ }
201
+
202
+ /// Encode a move-wide instruction.
203
+ pub fn enc_move_wide(
204
+ op: MoveWideOp,
205
+ rd: Writable<Reg>,
206
+ imm: MoveWideConst,
207
+ size: OperandSize,
208
+ ) -> u32 {
209
+ assert!(imm.shift <= 0b11);
210
+ let op = match op {
211
+ MoveWideOp::MovN => 0b00,
212
+ MoveWideOp::MovZ => 0b10,
213
+ };
214
+ 0x12800000
215
+ | size.sf_bit() << 31
216
+ | op << 29
217
+ | u32::from(imm.shift) << 21
218
+ | u32::from(imm.bits) << 5
219
+ | machreg_to_gpr(rd.to_reg())
220
+ }
221
+
222
+ /// Encode a move-keep immediate instruction.
223
+ pub fn enc_movk(rd: Writable<Reg>, imm: MoveWideConst, size: OperandSize) -> u32 {
224
+ assert!(imm.shift <= 0b11);
225
+ 0x72800000
226
+ | size.sf_bit() << 31
227
+ | u32::from(imm.shift) << 21
228
+ | u32::from(imm.bits) << 5
229
+ | machreg_to_gpr(rd.to_reg())
230
+ }
231
+
232
+ fn enc_ldst_pair(op_31_22: u32, simm7: SImm7Scaled, rn: Reg, rt: Reg, rt2: Reg) -> u32 {
233
+ (op_31_22 << 22)
234
+ | (simm7.bits() << 15)
235
+ | (machreg_to_gpr(rt2) << 10)
236
+ | (machreg_to_gpr(rn) << 5)
237
+ | machreg_to_gpr(rt)
238
+ }
239
+
240
+ fn enc_ldst_simm9(op_31_22: u32, simm9: SImm9, op_11_10: u32, rn: Reg, rd: Reg) -> u32 {
241
+ (op_31_22 << 22)
242
+ | (simm9.bits() << 12)
243
+ | (op_11_10 << 10)
244
+ | (machreg_to_gpr(rn) << 5)
245
+ | machreg_to_gpr_or_vec(rd)
246
+ }
247
+
248
+ fn enc_ldst_uimm12(op_31_22: u32, uimm12: UImm12Scaled, rn: Reg, rd: Reg) -> u32 {
249
+ (op_31_22 << 22)
250
+ | (0b1 << 24)
251
+ | (uimm12.bits() << 10)
252
+ | (machreg_to_gpr(rn) << 5)
253
+ | machreg_to_gpr_or_vec(rd)
254
+ }
255
+
256
+ fn enc_ldst_reg(
257
+ op_31_22: u32,
258
+ rn: Reg,
259
+ rm: Reg,
260
+ s_bit: bool,
261
+ extendop: Option<ExtendOp>,
262
+ rd: Reg,
263
+ ) -> u32 {
264
+ let s_bit = if s_bit { 1 } else { 0 };
265
+ let extend_bits = match extendop {
266
+ Some(ExtendOp::UXTW) => 0b010,
267
+ Some(ExtendOp::SXTW) => 0b110,
268
+ Some(ExtendOp::SXTX) => 0b111,
269
+ None => 0b011, // LSL
270
+ _ => panic!("bad extend mode for ld/st AMode"),
271
+ };
272
+ (op_31_22 << 22)
273
+ | (1 << 21)
274
+ | (machreg_to_gpr(rm) << 16)
275
+ | (extend_bits << 13)
276
+ | (s_bit << 12)
277
+ | (0b10 << 10)
278
+ | (machreg_to_gpr(rn) << 5)
279
+ | machreg_to_gpr_or_vec(rd)
280
+ }
281
+
282
+ pub(crate) fn enc_ldst_imm19(op_31_24: u32, imm19: u32, rd: Reg) -> u32 {
283
+ (op_31_24 << 24) | (imm19 << 5) | machreg_to_gpr_or_vec(rd)
284
+ }
285
+
286
+ fn enc_ldst_vec(q: u32, size: u32, rn: Reg, rt: Writable<Reg>) -> u32 {
287
+ debug_assert_eq!(q & 0b1, q);
288
+ debug_assert_eq!(size & 0b11, size);
289
+ 0b0_0_0011010_10_00000_110_0_00_00000_00000
290
+ | q << 30
291
+ | size << 10
292
+ | machreg_to_gpr(rn) << 5
293
+ | machreg_to_vec(rt.to_reg())
294
+ }
295
+
296
+ fn enc_ldst_vec_pair(
297
+ opc: u32,
298
+ amode: u32,
299
+ is_load: bool,
300
+ simm7: SImm7Scaled,
301
+ rn: Reg,
302
+ rt: Reg,
303
+ rt2: Reg,
304
+ ) -> u32 {
305
+ debug_assert_eq!(opc & 0b11, opc);
306
+ debug_assert_eq!(amode & 0b11, amode);
307
+
308
+ 0b00_10110_00_0_0000000_00000_00000_00000
309
+ | opc << 30
310
+ | amode << 23
311
+ | (is_load as u32) << 22
312
+ | simm7.bits() << 15
313
+ | machreg_to_vec(rt2) << 10
314
+ | machreg_to_gpr(rn) << 5
315
+ | machreg_to_vec(rt)
316
+ }
317
+
318
+ fn enc_vec_rrr(top11: u32, rm: Reg, bit15_10: u32, rn: Reg, rd: Writable<Reg>) -> u32 {
319
+ (top11 << 21)
320
+ | (machreg_to_vec(rm) << 16)
321
+ | (bit15_10 << 10)
322
+ | (machreg_to_vec(rn) << 5)
323
+ | machreg_to_vec(rd.to_reg())
324
+ }
325
+
326
+ fn enc_vec_rrr_long(
327
+ q: u32,
328
+ u: u32,
329
+ size: u32,
330
+ bit14: u32,
331
+ rm: Reg,
332
+ rn: Reg,
333
+ rd: Writable<Reg>,
334
+ ) -> u32 {
335
+ debug_assert_eq!(q & 0b1, q);
336
+ debug_assert_eq!(u & 0b1, u);
337
+ debug_assert_eq!(size & 0b11, size);
338
+ debug_assert_eq!(bit14 & 0b1, bit14);
339
+
340
+ 0b0_0_0_01110_00_1_00000_100000_00000_00000
341
+ | q << 30
342
+ | u << 29
343
+ | size << 22
344
+ | bit14 << 14
345
+ | (machreg_to_vec(rm) << 16)
346
+ | (machreg_to_vec(rn) << 5)
347
+ | machreg_to_vec(rd.to_reg())
348
+ }
349
+
350
+ fn enc_bit_rr(size: u32, opcode2: u32, opcode1: u32, rn: Reg, rd: Writable<Reg>) -> u32 {
351
+ (0b01011010110 << 21)
352
+ | size << 31
353
+ | opcode2 << 16
354
+ | opcode1 << 10
355
+ | machreg_to_gpr(rn) << 5
356
+ | machreg_to_gpr(rd.to_reg())
357
+ }
358
+
359
+ pub(crate) fn enc_br(rn: Reg) -> u32 {
360
+ 0b1101011_0000_11111_000000_00000_00000 | (machreg_to_gpr(rn) << 5)
361
+ }
362
+
363
+ pub(crate) fn enc_adr_inst(opcode: u32, off: i32, rd: Writable<Reg>) -> u32 {
364
+ let off = u32::try_from(off).unwrap();
365
+ let immlo = off & 3;
366
+ let immhi = (off >> 2) & ((1 << 19) - 1);
367
+ opcode | (immlo << 29) | (immhi << 5) | machreg_to_gpr(rd.to_reg())
368
+ }
369
+
370
+ pub(crate) fn enc_adr(off: i32, rd: Writable<Reg>) -> u32 {
371
+ let opcode = 0b00010000 << 24;
372
+ enc_adr_inst(opcode, off, rd)
373
+ }
374
+
375
+ pub(crate) fn enc_adrp(off: i32, rd: Writable<Reg>) -> u32 {
376
+ let opcode = 0b10010000 << 24;
377
+ enc_adr_inst(opcode, off, rd)
378
+ }
379
+
380
+ fn enc_csel(rd: Writable<Reg>, rn: Reg, rm: Reg, cond: Cond, op: u32, o2: u32) -> u32 {
381
+ debug_assert_eq!(op & 0b1, op);
382
+ debug_assert_eq!(o2 & 0b1, o2);
383
+ 0b100_11010100_00000_0000_00_00000_00000
384
+ | (op << 30)
385
+ | (machreg_to_gpr(rm) << 16)
386
+ | (cond.bits() << 12)
387
+ | (o2 << 10)
388
+ | (machreg_to_gpr(rn) << 5)
389
+ | machreg_to_gpr(rd.to_reg())
390
+ }
391
+
392
+ fn enc_fcsel(rd: Writable<Reg>, rn: Reg, rm: Reg, cond: Cond, size: ScalarSize) -> u32 {
393
+ 0b000_11110_00_1_00000_0000_11_00000_00000
394
+ | (size.ftype() << 22)
395
+ | (machreg_to_vec(rm) << 16)
396
+ | (machreg_to_vec(rn) << 5)
397
+ | machreg_to_vec(rd.to_reg())
398
+ | (cond.bits() << 12)
399
+ }
400
+
401
+ fn enc_ccmp(size: OperandSize, rn: Reg, rm: Reg, nzcv: NZCV, cond: Cond) -> u32 {
402
+ 0b0_1_1_11010010_00000_0000_00_00000_0_0000
403
+ | size.sf_bit() << 31
404
+ | machreg_to_gpr(rm) << 16
405
+ | cond.bits() << 12
406
+ | machreg_to_gpr(rn) << 5
407
+ | nzcv.bits()
408
+ }
409
+
410
+ fn enc_ccmp_imm(size: OperandSize, rn: Reg, imm: UImm5, nzcv: NZCV, cond: Cond) -> u32 {
411
+ 0b0_1_1_11010010_00000_0000_10_00000_0_0000
412
+ | size.sf_bit() << 31
413
+ | imm.bits() << 16
414
+ | cond.bits() << 12
415
+ | machreg_to_gpr(rn) << 5
416
+ | nzcv.bits()
417
+ }
418
+
419
+ fn enc_bfm(opc: u8, size: OperandSize, rd: Writable<Reg>, rn: Reg, immr: u8, imms: u8) -> u32 {
420
+ match size {
421
+ OperandSize::Size64 => {
422
+ debug_assert!(immr <= 63);
423
+ debug_assert!(imms <= 63);
424
+ }
425
+ OperandSize::Size32 => {
426
+ debug_assert!(immr <= 31);
427
+ debug_assert!(imms <= 31);
428
+ }
429
+ }
430
+ debug_assert_eq!(opc & 0b11, opc);
431
+ let n_bit = size.sf_bit();
432
+ 0b0_00_100110_0_000000_000000_00000_00000
433
+ | size.sf_bit() << 31
434
+ | u32::from(opc) << 29
435
+ | n_bit << 22
436
+ | u32::from(immr) << 16
437
+ | u32::from(imms) << 10
438
+ | machreg_to_gpr(rn) << 5
439
+ | machreg_to_gpr(rd.to_reg())
440
+ }
441
+
442
+ fn enc_vecmov(is_16b: bool, rd: Writable<Reg>, rn: Reg) -> u32 {
443
+ 0b00001110_101_00000_00011_1_00000_00000
444
+ | ((is_16b as u32) << 30)
445
+ | machreg_to_vec(rd.to_reg())
446
+ | (machreg_to_vec(rn) << 16)
447
+ | (machreg_to_vec(rn) << 5)
448
+ }
449
+
450
+ fn enc_fpurr(top22: u32, rd: Writable<Reg>, rn: Reg) -> u32 {
451
+ (top22 << 10) | (machreg_to_vec(rn) << 5) | machreg_to_vec(rd.to_reg())
452
+ }
453
+
454
+ fn enc_fpurrr(top22: u32, rd: Writable<Reg>, rn: Reg, rm: Reg) -> u32 {
455
+ (top22 << 10)
456
+ | (machreg_to_vec(rm) << 16)
457
+ | (machreg_to_vec(rn) << 5)
458
+ | machreg_to_vec(rd.to_reg())
459
+ }
460
+
461
+ fn enc_fpurrrr(top17: u32, rd: Writable<Reg>, rn: Reg, rm: Reg, ra: Reg) -> u32 {
462
+ (top17 << 15)
463
+ | (machreg_to_vec(rm) << 16)
464
+ | (machreg_to_vec(ra) << 10)
465
+ | (machreg_to_vec(rn) << 5)
466
+ | machreg_to_vec(rd.to_reg())
467
+ }
468
+
469
+ fn enc_fcmp(size: ScalarSize, rn: Reg, rm: Reg) -> u32 {
470
+ 0b000_11110_00_1_00000_00_1000_00000_00000
471
+ | (size.ftype() << 22)
472
+ | (machreg_to_vec(rm) << 16)
473
+ | (machreg_to_vec(rn) << 5)
474
+ }
475
+
476
+ fn enc_fputoint(top16: u32, rd: Writable<Reg>, rn: Reg) -> u32 {
477
+ (top16 << 16) | (machreg_to_vec(rn) << 5) | machreg_to_gpr(rd.to_reg())
478
+ }
479
+
480
+ fn enc_inttofpu(top16: u32, rd: Writable<Reg>, rn: Reg) -> u32 {
481
+ (top16 << 16) | (machreg_to_gpr(rn) << 5) | machreg_to_vec(rd.to_reg())
482
+ }
483
+
484
+ fn enc_fround(top22: u32, rd: Writable<Reg>, rn: Reg) -> u32 {
485
+ (top22 << 10) | (machreg_to_vec(rn) << 5) | machreg_to_vec(rd.to_reg())
486
+ }
487
+
488
+ fn enc_vec_rr_misc(qu: u32, size: u32, bits_12_16: u32, rd: Writable<Reg>, rn: Reg) -> u32 {
489
+ debug_assert_eq!(qu & 0b11, qu);
490
+ debug_assert_eq!(size & 0b11, size);
491
+ debug_assert_eq!(bits_12_16 & 0b11111, bits_12_16);
492
+ let bits = 0b0_00_01110_00_10000_00000_10_00000_00000;
493
+ bits | qu << 29
494
+ | size << 22
495
+ | bits_12_16 << 12
496
+ | machreg_to_vec(rn) << 5
497
+ | machreg_to_vec(rd.to_reg())
498
+ }
499
+
500
+ fn enc_vec_rr_pair(bits_12_16: u32, rd: Writable<Reg>, rn: Reg) -> u32 {
501
+ debug_assert_eq!(bits_12_16 & 0b11111, bits_12_16);
502
+
503
+ 0b010_11110_11_11000_11011_10_00000_00000
504
+ | bits_12_16 << 12
505
+ | machreg_to_vec(rn) << 5
506
+ | machreg_to_vec(rd.to_reg())
507
+ }
508
+
509
+ fn enc_vec_rr_pair_long(u: u32, enc_size: u32, rd: Writable<Reg>, rn: Reg) -> u32 {
510
+ debug_assert_eq!(u & 0b1, u);
511
+ debug_assert_eq!(enc_size & 0b1, enc_size);
512
+
513
+ 0b0_1_0_01110_00_10000_00_0_10_10_00000_00000
514
+ | u << 29
515
+ | enc_size << 22
516
+ | machreg_to_vec(rn) << 5
517
+ | machreg_to_vec(rd.to_reg())
518
+ }
519
+
520
+ fn enc_vec_lanes(q: u32, u: u32, size: u32, opcode: u32, rd: Writable<Reg>, rn: Reg) -> u32 {
521
+ debug_assert_eq!(q & 0b1, q);
522
+ debug_assert_eq!(u & 0b1, u);
523
+ debug_assert_eq!(size & 0b11, size);
524
+ debug_assert_eq!(opcode & 0b11111, opcode);
525
+ 0b0_0_0_01110_00_11000_0_0000_10_00000_00000
526
+ | q << 30
527
+ | u << 29
528
+ | size << 22
529
+ | opcode << 12
530
+ | machreg_to_vec(rn) << 5
531
+ | machreg_to_vec(rd.to_reg())
532
+ }
533
+
534
+ fn enc_tbl(is_extension: bool, len: u32, rd: Writable<Reg>, rn: Reg, rm: Reg) -> u32 {
535
+ debug_assert_eq!(len & 0b11, len);
536
+ 0b0_1_001110_000_00000_0_00_0_00_00000_00000
537
+ | (machreg_to_vec(rm) << 16)
538
+ | len << 13
539
+ | (is_extension as u32) << 12
540
+ | (machreg_to_vec(rn) << 5)
541
+ | machreg_to_vec(rd.to_reg())
542
+ }
543
+
544
+ fn enc_dmb_ish() -> u32 {
545
+ 0xD5033BBF
546
+ }
547
+
548
+ fn enc_acq_rel(ty: Type, op: AtomicRMWOp, rs: Reg, rt: Writable<Reg>, rn: Reg) -> u32 {
549
+ assert!(machreg_to_gpr(rt.to_reg()) != 31);
550
+ let sz = match ty {
551
+ I64 => 0b11,
552
+ I32 => 0b10,
553
+ I16 => 0b01,
554
+ I8 => 0b00,
555
+ _ => unreachable!(),
556
+ };
557
+ let bit15 = match op {
558
+ AtomicRMWOp::Swp => 0b1,
559
+ _ => 0b0,
560
+ };
561
+ let op = match op {
562
+ AtomicRMWOp::Add => 0b000,
563
+ AtomicRMWOp::Clr => 0b001,
564
+ AtomicRMWOp::Eor => 0b010,
565
+ AtomicRMWOp::Set => 0b011,
566
+ AtomicRMWOp::Smax => 0b100,
567
+ AtomicRMWOp::Smin => 0b101,
568
+ AtomicRMWOp::Umax => 0b110,
569
+ AtomicRMWOp::Umin => 0b111,
570
+ AtomicRMWOp::Swp => 0b000,
571
+ };
572
+ 0b00_111_000_111_00000_0_000_00_00000_00000
573
+ | (sz << 30)
574
+ | (machreg_to_gpr(rs) << 16)
575
+ | bit15 << 15
576
+ | (op << 12)
577
+ | (machreg_to_gpr(rn) << 5)
578
+ | machreg_to_gpr(rt.to_reg())
579
+ }
580
+
581
+ fn enc_ldar(ty: Type, rt: Writable<Reg>, rn: Reg) -> u32 {
582
+ let sz = match ty {
583
+ I64 => 0b11,
584
+ I32 => 0b10,
585
+ I16 => 0b01,
586
+ I8 => 0b00,
587
+ _ => unreachable!(),
588
+ };
589
+ 0b00_001000_1_1_0_11111_1_11111_00000_00000
590
+ | (sz << 30)
591
+ | (machreg_to_gpr(rn) << 5)
592
+ | machreg_to_gpr(rt.to_reg())
593
+ }
594
+
595
+ fn enc_stlr(ty: Type, rt: Reg, rn: Reg) -> u32 {
596
+ let sz = match ty {
597
+ I64 => 0b11,
598
+ I32 => 0b10,
599
+ I16 => 0b01,
600
+ I8 => 0b00,
601
+ _ => unreachable!(),
602
+ };
603
+ 0b00_001000_100_11111_1_11111_00000_00000
604
+ | (sz << 30)
605
+ | (machreg_to_gpr(rn) << 5)
606
+ | machreg_to_gpr(rt)
607
+ }
608
+
609
+ fn enc_ldaxr(ty: Type, rt: Writable<Reg>, rn: Reg) -> u32 {
610
+ let sz = match ty {
611
+ I64 => 0b11,
612
+ I32 => 0b10,
613
+ I16 => 0b01,
614
+ I8 => 0b00,
615
+ _ => unreachable!(),
616
+ };
617
+ 0b00_001000_0_1_0_11111_1_11111_00000_00000
618
+ | (sz << 30)
619
+ | (machreg_to_gpr(rn) << 5)
620
+ | machreg_to_gpr(rt.to_reg())
621
+ }
622
+
623
+ fn enc_stlxr(ty: Type, rs: Writable<Reg>, rt: Reg, rn: Reg) -> u32 {
624
+ let sz = match ty {
625
+ I64 => 0b11,
626
+ I32 => 0b10,
627
+ I16 => 0b01,
628
+ I8 => 0b00,
629
+ _ => unreachable!(),
630
+ };
631
+ 0b00_001000_000_00000_1_11111_00000_00000
632
+ | (sz << 30)
633
+ | (machreg_to_gpr(rs.to_reg()) << 16)
634
+ | (machreg_to_gpr(rn) << 5)
635
+ | machreg_to_gpr(rt)
636
+ }
637
+
638
+ fn enc_cas(size: u32, rs: Writable<Reg>, rt: Reg, rn: Reg) -> u32 {
639
+ debug_assert_eq!(size & 0b11, size);
640
+
641
+ 0b00_0010001_1_1_00000_1_11111_00000_00000
642
+ | size << 30
643
+ | machreg_to_gpr(rs.to_reg()) << 16
644
+ | machreg_to_gpr(rn) << 5
645
+ | machreg_to_gpr(rt)
646
+ }
647
+
648
+ fn enc_asimd_mod_imm(rd: Writable<Reg>, q_op: u32, cmode: u32, imm: u8) -> u32 {
649
+ let abc = (imm >> 5) as u32;
650
+ let defgh = (imm & 0b11111) as u32;
651
+
652
+ debug_assert_eq!(cmode & 0b1111, cmode);
653
+ debug_assert_eq!(q_op & 0b11, q_op);
654
+
655
+ 0b0_0_0_0111100000_000_0000_01_00000_00000
656
+ | (q_op << 29)
657
+ | (abc << 16)
658
+ | (cmode << 12)
659
+ | (defgh << 5)
660
+ | machreg_to_vec(rd.to_reg())
661
+ }
662
+
663
+ /// State carried between emissions of a sequence of instructions.
664
+ #[derive(Default, Clone, Debug)]
665
+ pub struct EmitState {
666
+ /// The user stack map for the upcoming instruction, as provided to
667
+ /// `pre_safepoint()`.
668
+ user_stack_map: Option<ir::UserStackMap>,
669
+
670
+ /// Only used during fuzz-testing. Otherwise, it is a zero-sized struct and
671
+ /// optimized away at compiletime. See [cranelift_control].
672
+ ctrl_plane: ControlPlane,
673
+
674
+ frame_layout: FrameLayout,
675
+ }
676
+
677
+ impl MachInstEmitState<Inst> for EmitState {
678
+ fn new(abi: &Callee<AArch64MachineDeps>, ctrl_plane: ControlPlane) -> Self {
679
+ EmitState {
680
+ user_stack_map: None,
681
+ ctrl_plane,
682
+ frame_layout: abi.frame_layout().clone(),
683
+ }
684
+ }
685
+
686
+ fn pre_safepoint(&mut self, user_stack_map: Option<ir::UserStackMap>) {
687
+ self.user_stack_map = user_stack_map;
688
+ }
689
+
690
+ fn ctrl_plane_mut(&mut self) -> &mut ControlPlane {
691
+ &mut self.ctrl_plane
692
+ }
693
+
694
+ fn take_ctrl_plane(self) -> ControlPlane {
695
+ self.ctrl_plane
696
+ }
697
+
698
+ fn frame_layout(&self) -> &FrameLayout {
699
+ &self.frame_layout
700
+ }
701
+ }
702
+
703
+ impl EmitState {
704
+ fn take_stack_map(&mut self) -> Option<ir::UserStackMap> {
705
+ self.user_stack_map.take()
706
+ }
707
+
708
+ fn clear_post_insn(&mut self) {
709
+ self.user_stack_map = None;
710
+ }
711
+ }
712
+
713
+ /// Constant state used during function compilation.
714
+ pub struct EmitInfo(settings::Flags);
715
+
716
+ impl EmitInfo {
717
+ /// Create a constant state for emission of instructions.
718
+ pub fn new(flags: settings::Flags) -> Self {
719
+ Self(flags)
720
+ }
721
+ }
722
+
723
+ impl MachInstEmit for Inst {
724
+ type State = EmitState;
725
+ type Info = EmitInfo;
726
+
727
+ fn emit(&self, sink: &mut MachBuffer<Inst>, emit_info: &Self::Info, state: &mut EmitState) {
728
+ // N.B.: we *must* not exceed the "worst-case size" used to compute
729
+ // where to insert islands, except when islands are explicitly triggered
730
+ // (with an `EmitIsland`). We check this in debug builds. This is `mut`
731
+ // to allow disabling the check for `JTSequence`, which is always
732
+ // emitted following an `EmitIsland`.
733
+ let mut start_off = sink.cur_offset();
734
+
735
+ match self {
736
+ &Inst::AluRRR {
737
+ alu_op,
738
+ size,
739
+ rd,
740
+ rn,
741
+ rm,
742
+ } => {
743
+ debug_assert!(match alu_op {
744
+ ALUOp::SMulH | ALUOp::UMulH => size == OperandSize::Size64,
745
+ _ => true,
746
+ });
747
+ let top11 = match alu_op {
748
+ ALUOp::Add => 0b00001011_000,
749
+ ALUOp::Adc => 0b00011010_000,
750
+ ALUOp::AdcS => 0b00111010_000,
751
+ ALUOp::Sub => 0b01001011_000,
752
+ ALUOp::Sbc => 0b01011010_000,
753
+ ALUOp::SbcS => 0b01111010_000,
754
+ ALUOp::Orr => 0b00101010_000,
755
+ ALUOp::And => 0b00001010_000,
756
+ ALUOp::AndS => 0b01101010_000,
757
+ ALUOp::Eor => 0b01001010_000,
758
+ ALUOp::OrrNot => 0b00101010_001,
759
+ ALUOp::AndNot => 0b00001010_001,
760
+ ALUOp::EorNot => 0b01001010_001,
761
+ ALUOp::AddS => 0b00101011_000,
762
+ ALUOp::SubS => 0b01101011_000,
763
+ ALUOp::SDiv | ALUOp::UDiv => 0b00011010_110,
764
+ ALUOp::Extr | ALUOp::Lsr | ALUOp::Asr | ALUOp::Lsl => 0b00011010_110,
765
+ ALUOp::SMulH => 0b10011011_010,
766
+ ALUOp::UMulH => 0b10011011_110,
767
+ };
768
+
769
+ let top11 = top11 | size.sf_bit() << 10;
770
+ let bit15_10 = match alu_op {
771
+ ALUOp::SDiv => 0b000011,
772
+ ALUOp::UDiv => 0b000010,
773
+ ALUOp::Extr => 0b001011,
774
+ ALUOp::Lsr => 0b001001,
775
+ ALUOp::Asr => 0b001010,
776
+ ALUOp::Lsl => 0b001000,
777
+ ALUOp::SMulH | ALUOp::UMulH => 0b011111,
778
+ _ => 0b000000,
779
+ };
780
+ debug_assert_ne!(writable_stack_reg(), rd);
781
+ // The stack pointer is the zero register in this context, so this might be an
782
+ // indication that something is wrong.
783
+ debug_assert_ne!(stack_reg(), rn);
784
+ debug_assert_ne!(stack_reg(), rm);
785
+ sink.put4(enc_arith_rrr(top11, bit15_10, rd, rn, rm));
786
+ }
787
+ &Inst::AluRRRR {
788
+ alu_op,
789
+ size,
790
+ rd,
791
+ rm,
792
+ rn,
793
+ ra,
794
+ } => {
795
+ let (top11, bit15) = match alu_op {
796
+ ALUOp3::MAdd => (0b0_00_11011_000, 0),
797
+ ALUOp3::MSub => (0b0_00_11011_000, 1),
798
+ ALUOp3::UMAddL => {
799
+ debug_assert!(size == OperandSize::Size32);
800
+ (0b1_00_11011_1_01, 0)
801
+ }
802
+ ALUOp3::SMAddL => {
803
+ debug_assert!(size == OperandSize::Size32);
804
+ (0b1_00_11011_0_01, 0)
805
+ }
806
+ };
807
+ let top11 = top11 | size.sf_bit() << 10;
808
+ sink.put4(enc_arith_rrrr(top11, rm, bit15, ra, rn, rd));
809
+ }
810
+ &Inst::AluRRImm12 {
811
+ alu_op,
812
+ size,
813
+ rd,
814
+ rn,
815
+ ref imm12,
816
+ } => {
817
+ let top8 = match alu_op {
818
+ ALUOp::Add => 0b000_10001,
819
+ ALUOp::Sub => 0b010_10001,
820
+ ALUOp::AddS => 0b001_10001,
821
+ ALUOp::SubS => 0b011_10001,
822
+ _ => unimplemented!("{:?}", alu_op),
823
+ };
824
+ let top8 = top8 | size.sf_bit() << 7;
825
+ sink.put4(enc_arith_rr_imm12(
826
+ top8,
827
+ imm12.shift_bits(),
828
+ imm12.imm_bits(),
829
+ rn,
830
+ rd,
831
+ ));
832
+ }
833
+ &Inst::AluRRImmLogic {
834
+ alu_op,
835
+ size,
836
+ rd,
837
+ rn,
838
+ ref imml,
839
+ } => {
840
+ let (top9, inv) = match alu_op {
841
+ ALUOp::Orr => (0b001_100100, false),
842
+ ALUOp::And => (0b000_100100, false),
843
+ ALUOp::AndS => (0b011_100100, false),
844
+ ALUOp::Eor => (0b010_100100, false),
845
+ ALUOp::OrrNot => (0b001_100100, true),
846
+ ALUOp::AndNot => (0b000_100100, true),
847
+ ALUOp::EorNot => (0b010_100100, true),
848
+ _ => unimplemented!("{:?}", alu_op),
849
+ };
850
+ let top9 = top9 | size.sf_bit() << 8;
851
+ let imml = if inv { imml.invert() } else { *imml };
852
+ sink.put4(enc_arith_rr_imml(top9, imml.enc_bits(), rn, rd));
853
+ }
854
+
855
+ &Inst::AluRRImmShift {
856
+ alu_op,
857
+ size,
858
+ rd,
859
+ rn,
860
+ ref immshift,
861
+ } => {
862
+ let amt = immshift.value();
863
+ let (top10, immr, imms) = match alu_op {
864
+ ALUOp::Extr => (0b0001001110, machreg_to_gpr(rn), u32::from(amt)),
865
+ ALUOp::Lsr => (0b0101001100, u32::from(amt), 0b011111),
866
+ ALUOp::Asr => (0b0001001100, u32::from(amt), 0b011111),
867
+ ALUOp::Lsl => {
868
+ let bits = if size.is64() { 64 } else { 32 };
869
+ (
870
+ 0b0101001100,
871
+ u32::from((bits - amt) % bits),
872
+ u32::from(bits - 1 - amt),
873
+ )
874
+ }
875
+ _ => unimplemented!("{:?}", alu_op),
876
+ };
877
+ let top10 = top10 | size.sf_bit() << 9 | size.sf_bit();
878
+ let imms = match alu_op {
879
+ ALUOp::Lsr | ALUOp::Asr => imms | size.sf_bit() << 5,
880
+ _ => imms,
881
+ };
882
+ sink.put4(
883
+ (top10 << 22)
884
+ | (immr << 16)
885
+ | (imms << 10)
886
+ | (machreg_to_gpr(rn) << 5)
887
+ | machreg_to_gpr(rd.to_reg()),
888
+ );
889
+ }
890
+
891
+ &Inst::AluRRRShift {
892
+ alu_op,
893
+ size,
894
+ rd,
895
+ rn,
896
+ rm,
897
+ ref shiftop,
898
+ } => {
899
+ let top11: u32 = match alu_op {
900
+ ALUOp::Add => 0b000_01011000,
901
+ ALUOp::AddS => 0b001_01011000,
902
+ ALUOp::Sub => 0b010_01011000,
903
+ ALUOp::SubS => 0b011_01011000,
904
+ ALUOp::Orr => 0b001_01010000,
905
+ ALUOp::And => 0b000_01010000,
906
+ ALUOp::AndS => 0b011_01010000,
907
+ ALUOp::Eor => 0b010_01010000,
908
+ ALUOp::OrrNot => 0b001_01010001,
909
+ ALUOp::EorNot => 0b010_01010001,
910
+ ALUOp::AndNot => 0b000_01010001,
911
+ ALUOp::Extr => 0b000_10011100,
912
+ _ => unimplemented!("{:?}", alu_op),
913
+ };
914
+ let top11 = top11 | size.sf_bit() << 10;
915
+ let top11 = top11 | (u32::from(shiftop.op().bits()) << 1);
916
+ let bits_15_10 = u32::from(shiftop.amt().value());
917
+ sink.put4(enc_arith_rrr(top11, bits_15_10, rd, rn, rm));
918
+ }
919
+
920
+ &Inst::AluRRRExtend {
921
+ alu_op,
922
+ size,
923
+ rd,
924
+ rn,
925
+ rm,
926
+ extendop,
927
+ } => {
928
+ let top11: u32 = match alu_op {
929
+ ALUOp::Add => 0b00001011001,
930
+ ALUOp::Sub => 0b01001011001,
931
+ ALUOp::AddS => 0b00101011001,
932
+ ALUOp::SubS => 0b01101011001,
933
+ _ => unimplemented!("{:?}", alu_op),
934
+ };
935
+ let top11 = top11 | size.sf_bit() << 10;
936
+ let bits_15_10 = u32::from(extendop.bits()) << 3;
937
+ sink.put4(enc_arith_rrr(top11, bits_15_10, rd, rn, rm));
938
+ }
939
+
940
+ &Inst::BitRR {
941
+ op, size, rd, rn, ..
942
+ } => {
943
+ let (op1, op2) = match op {
944
+ BitOp::RBit => (0b00000, 0b000000),
945
+ BitOp::Clz => (0b00000, 0b000100),
946
+ BitOp::Cls => (0b00000, 0b000101),
947
+ BitOp::Rev16 => (0b00000, 0b000001),
948
+ BitOp::Rev32 => (0b00000, 0b000010),
949
+ BitOp::Rev64 => (0b00000, 0b000011),
950
+ };
951
+ sink.put4(enc_bit_rr(size.sf_bit(), op1, op2, rn, rd))
952
+ }
953
+
954
+ &Inst::ULoad8 { rd, ref mem, flags }
955
+ | &Inst::SLoad8 { rd, ref mem, flags }
956
+ | &Inst::ULoad16 { rd, ref mem, flags }
957
+ | &Inst::SLoad16 { rd, ref mem, flags }
958
+ | &Inst::ULoad32 { rd, ref mem, flags }
959
+ | &Inst::SLoad32 { rd, ref mem, flags }
960
+ | &Inst::ULoad64 {
961
+ rd, ref mem, flags, ..
962
+ }
963
+ | &Inst::FpuLoad16 { rd, ref mem, flags }
964
+ | &Inst::FpuLoad32 { rd, ref mem, flags }
965
+ | &Inst::FpuLoad64 { rd, ref mem, flags }
966
+ | &Inst::FpuLoad128 { rd, ref mem, flags } => {
967
+ let mem = mem.clone();
968
+ let access_ty = self.mem_type().unwrap();
969
+ let (mem_insts, mem) = mem_finalize(Some(sink), &mem, access_ty, state);
970
+
971
+ for inst in mem_insts.into_iter() {
972
+ inst.emit(sink, emit_info, state);
973
+ }
974
+
975
+ // ldst encoding helpers take Reg, not Writable<Reg>.
976
+ let rd = rd.to_reg();
977
+
978
+ // This is the base opcode (top 10 bits) for the "unscaled
979
+ // immediate" form (Unscaled). Other addressing modes will OR in
980
+ // other values for bits 24/25 (bits 1/2 of this constant).
981
+ let op = match self {
982
+ Inst::ULoad8 { .. } => 0b0011100001,
983
+ Inst::SLoad8 { .. } => 0b0011100010,
984
+ Inst::ULoad16 { .. } => 0b0111100001,
985
+ Inst::SLoad16 { .. } => 0b0111100010,
986
+ Inst::ULoad32 { .. } => 0b1011100001,
987
+ Inst::SLoad32 { .. } => 0b1011100010,
988
+ Inst::ULoad64 { .. } => 0b1111100001,
989
+ Inst::FpuLoad16 { .. } => 0b0111110001,
990
+ Inst::FpuLoad32 { .. } => 0b1011110001,
991
+ Inst::FpuLoad64 { .. } => 0b1111110001,
992
+ Inst::FpuLoad128 { .. } => 0b0011110011,
993
+ _ => unreachable!(),
994
+ };
995
+
996
+ if let Some(trap_code) = flags.trap_code() {
997
+ // Register the offset at which the actual load instruction starts.
998
+ sink.add_trap(trap_code);
999
+ }
1000
+
1001
+ match &mem {
1002
+ &AMode::Unscaled { rn, simm9 } => {
1003
+ let reg = rn;
1004
+ sink.put4(enc_ldst_simm9(op, simm9, 0b00, reg, rd));
1005
+ }
1006
+ &AMode::UnsignedOffset { rn, uimm12 } => {
1007
+ let reg = rn;
1008
+ sink.put4(enc_ldst_uimm12(op, uimm12, reg, rd));
1009
+ }
1010
+ &AMode::RegReg { rn, rm } => {
1011
+ let r1 = rn;
1012
+ let r2 = rm;
1013
+ sink.put4(enc_ldst_reg(
1014
+ op, r1, r2, /* scaled = */ false, /* extendop = */ None, rd,
1015
+ ));
1016
+ }
1017
+ &AMode::RegScaled { rn, rm } | &AMode::RegScaledExtended { rn, rm, .. } => {
1018
+ let r1 = rn;
1019
+ let r2 = rm;
1020
+ let extendop = match &mem {
1021
+ &AMode::RegScaled { .. } => None,
1022
+ &AMode::RegScaledExtended { extendop, .. } => Some(extendop),
1023
+ _ => unreachable!(),
1024
+ };
1025
+ sink.put4(enc_ldst_reg(
1026
+ op, r1, r2, /* scaled = */ true, extendop, rd,
1027
+ ));
1028
+ }
1029
+ &AMode::RegExtended { rn, rm, extendop } => {
1030
+ let r1 = rn;
1031
+ let r2 = rm;
1032
+ sink.put4(enc_ldst_reg(
1033
+ op,
1034
+ r1,
1035
+ r2,
1036
+ /* scaled = */ false,
1037
+ Some(extendop),
1038
+ rd,
1039
+ ));
1040
+ }
1041
+ &AMode::Label { ref label } => {
1042
+ let offset = match label {
1043
+ // cast i32 to u32 (two's-complement)
1044
+ MemLabel::PCRel(off) => *off as u32,
1045
+ // Emit a relocation into the `MachBuffer`
1046
+ // for the label that's being loaded from and
1047
+ // encode an address of 0 in its place which will
1048
+ // get filled in by relocation resolution later on.
1049
+ MemLabel::Mach(label) => {
1050
+ sink.use_label_at_offset(
1051
+ sink.cur_offset(),
1052
+ *label,
1053
+ LabelUse::Ldr19,
1054
+ );
1055
+ 0
1056
+ }
1057
+ } / 4;
1058
+ assert!(offset < (1 << 19));
1059
+ match self {
1060
+ &Inst::ULoad32 { .. } => {
1061
+ sink.put4(enc_ldst_imm19(0b00011000, offset, rd));
1062
+ }
1063
+ &Inst::SLoad32 { .. } => {
1064
+ sink.put4(enc_ldst_imm19(0b10011000, offset, rd));
1065
+ }
1066
+ &Inst::FpuLoad32 { .. } => {
1067
+ sink.put4(enc_ldst_imm19(0b00011100, offset, rd));
1068
+ }
1069
+ &Inst::ULoad64 { .. } => {
1070
+ sink.put4(enc_ldst_imm19(0b01011000, offset, rd));
1071
+ }
1072
+ &Inst::FpuLoad64 { .. } => {
1073
+ sink.put4(enc_ldst_imm19(0b01011100, offset, rd));
1074
+ }
1075
+ &Inst::FpuLoad128 { .. } => {
1076
+ sink.put4(enc_ldst_imm19(0b10011100, offset, rd));
1077
+ }
1078
+ _ => panic!("Unsupported size for LDR from constant pool!"),
1079
+ }
1080
+ }
1081
+ &AMode::SPPreIndexed { simm9 } => {
1082
+ let reg = stack_reg();
1083
+ sink.put4(enc_ldst_simm9(op, simm9, 0b11, reg, rd));
1084
+ }
1085
+ &AMode::SPPostIndexed { simm9 } => {
1086
+ let reg = stack_reg();
1087
+ sink.put4(enc_ldst_simm9(op, simm9, 0b01, reg, rd));
1088
+ }
1089
+ // Eliminated by `mem_finalize()` above.
1090
+ &AMode::SPOffset { .. }
1091
+ | &AMode::FPOffset { .. }
1092
+ | &AMode::IncomingArg { .. }
1093
+ | &AMode::SlotOffset { .. }
1094
+ | &AMode::Const { .. }
1095
+ | &AMode::RegOffset { .. } => {
1096
+ panic!("Should not see {mem:?} here!")
1097
+ }
1098
+ }
1099
+ }
1100
+
1101
+ &Inst::Store8 { rd, ref mem, flags }
1102
+ | &Inst::Store16 { rd, ref mem, flags }
1103
+ | &Inst::Store32 { rd, ref mem, flags }
1104
+ | &Inst::Store64 { rd, ref mem, flags }
1105
+ | &Inst::FpuStore16 { rd, ref mem, flags }
1106
+ | &Inst::FpuStore32 { rd, ref mem, flags }
1107
+ | &Inst::FpuStore64 { rd, ref mem, flags }
1108
+ | &Inst::FpuStore128 { rd, ref mem, flags } => {
1109
+ let mem = mem.clone();
1110
+ let access_ty = self.mem_type().unwrap();
1111
+ let (mem_insts, mem) = mem_finalize(Some(sink), &mem, access_ty, state);
1112
+
1113
+ for inst in mem_insts.into_iter() {
1114
+ inst.emit(sink, emit_info, state);
1115
+ }
1116
+
1117
+ let op = match self {
1118
+ Inst::Store8 { .. } => 0b0011100000,
1119
+ Inst::Store16 { .. } => 0b0111100000,
1120
+ Inst::Store32 { .. } => 0b1011100000,
1121
+ Inst::Store64 { .. } => 0b1111100000,
1122
+ Inst::FpuStore16 { .. } => 0b0111110000,
1123
+ Inst::FpuStore32 { .. } => 0b1011110000,
1124
+ Inst::FpuStore64 { .. } => 0b1111110000,
1125
+ Inst::FpuStore128 { .. } => 0b0011110010,
1126
+ _ => unreachable!(),
1127
+ };
1128
+
1129
+ if let Some(trap_code) = flags.trap_code() {
1130
+ // Register the offset at which the actual store instruction starts.
1131
+ sink.add_trap(trap_code);
1132
+ }
1133
+
1134
+ match &mem {
1135
+ &AMode::Unscaled { rn, simm9 } => {
1136
+ let reg = rn;
1137
+ sink.put4(enc_ldst_simm9(op, simm9, 0b00, reg, rd));
1138
+ }
1139
+ &AMode::UnsignedOffset { rn, uimm12 } => {
1140
+ let reg = rn;
1141
+ sink.put4(enc_ldst_uimm12(op, uimm12, reg, rd));
1142
+ }
1143
+ &AMode::RegReg { rn, rm } => {
1144
+ let r1 = rn;
1145
+ let r2 = rm;
1146
+ sink.put4(enc_ldst_reg(
1147
+ op, r1, r2, /* scaled = */ false, /* extendop = */ None, rd,
1148
+ ));
1149
+ }
1150
+ &AMode::RegScaled { rn, rm } | &AMode::RegScaledExtended { rn, rm, .. } => {
1151
+ let r1 = rn;
1152
+ let r2 = rm;
1153
+ let extendop = match &mem {
1154
+ &AMode::RegScaled { .. } => None,
1155
+ &AMode::RegScaledExtended { extendop, .. } => Some(extendop),
1156
+ _ => unreachable!(),
1157
+ };
1158
+ sink.put4(enc_ldst_reg(
1159
+ op, r1, r2, /* scaled = */ true, extendop, rd,
1160
+ ));
1161
+ }
1162
+ &AMode::RegExtended { rn, rm, extendop } => {
1163
+ let r1 = rn;
1164
+ let r2 = rm;
1165
+ sink.put4(enc_ldst_reg(
1166
+ op,
1167
+ r1,
1168
+ r2,
1169
+ /* scaled = */ false,
1170
+ Some(extendop),
1171
+ rd,
1172
+ ));
1173
+ }
1174
+ &AMode::Label { .. } => {
1175
+ panic!("Store to a MemLabel not implemented!");
1176
+ }
1177
+ &AMode::SPPreIndexed { simm9 } => {
1178
+ let reg = stack_reg();
1179
+ sink.put4(enc_ldst_simm9(op, simm9, 0b11, reg, rd));
1180
+ }
1181
+ &AMode::SPPostIndexed { simm9 } => {
1182
+ let reg = stack_reg();
1183
+ sink.put4(enc_ldst_simm9(op, simm9, 0b01, reg, rd));
1184
+ }
1185
+ // Eliminated by `mem_finalize()` above.
1186
+ &AMode::SPOffset { .. }
1187
+ | &AMode::FPOffset { .. }
1188
+ | &AMode::IncomingArg { .. }
1189
+ | &AMode::SlotOffset { .. }
1190
+ | &AMode::Const { .. }
1191
+ | &AMode::RegOffset { .. } => {
1192
+ panic!("Should not see {mem:?} here!")
1193
+ }
1194
+ }
1195
+ }
1196
+
1197
+ &Inst::StoreP64 {
1198
+ rt,
1199
+ rt2,
1200
+ ref mem,
1201
+ flags,
1202
+ } => {
1203
+ let mem = mem.clone();
1204
+ if let Some(trap_code) = flags.trap_code() {
1205
+ // Register the offset at which the actual store instruction starts.
1206
+ sink.add_trap(trap_code);
1207
+ }
1208
+ match &mem {
1209
+ &PairAMode::SignedOffset { reg, simm7 } => {
1210
+ assert_eq!(simm7.scale_ty, I64);
1211
+ sink.put4(enc_ldst_pair(0b1010100100, simm7, reg, rt, rt2));
1212
+ }
1213
+ &PairAMode::SPPreIndexed { simm7 } => {
1214
+ assert_eq!(simm7.scale_ty, I64);
1215
+ let reg = stack_reg();
1216
+ sink.put4(enc_ldst_pair(0b1010100110, simm7, reg, rt, rt2));
1217
+ }
1218
+ &PairAMode::SPPostIndexed { simm7 } => {
1219
+ assert_eq!(simm7.scale_ty, I64);
1220
+ let reg = stack_reg();
1221
+ sink.put4(enc_ldst_pair(0b1010100010, simm7, reg, rt, rt2));
1222
+ }
1223
+ }
1224
+ }
1225
+ &Inst::LoadP64 {
1226
+ rt,
1227
+ rt2,
1228
+ ref mem,
1229
+ flags,
1230
+ } => {
1231
+ let rt = rt.to_reg();
1232
+ let rt2 = rt2.to_reg();
1233
+ let mem = mem.clone();
1234
+ if let Some(trap_code) = flags.trap_code() {
1235
+ // Register the offset at which the actual load instruction starts.
1236
+ sink.add_trap(trap_code);
1237
+ }
1238
+
1239
+ match &mem {
1240
+ &PairAMode::SignedOffset { reg, simm7 } => {
1241
+ assert_eq!(simm7.scale_ty, I64);
1242
+ sink.put4(enc_ldst_pair(0b1010100101, simm7, reg, rt, rt2));
1243
+ }
1244
+ &PairAMode::SPPreIndexed { simm7 } => {
1245
+ assert_eq!(simm7.scale_ty, I64);
1246
+ let reg = stack_reg();
1247
+ sink.put4(enc_ldst_pair(0b1010100111, simm7, reg, rt, rt2));
1248
+ }
1249
+ &PairAMode::SPPostIndexed { simm7 } => {
1250
+ assert_eq!(simm7.scale_ty, I64);
1251
+ let reg = stack_reg();
1252
+ sink.put4(enc_ldst_pair(0b1010100011, simm7, reg, rt, rt2));
1253
+ }
1254
+ }
1255
+ }
1256
+ &Inst::FpuLoadP64 {
1257
+ rt,
1258
+ rt2,
1259
+ ref mem,
1260
+ flags,
1261
+ }
1262
+ | &Inst::FpuLoadP128 {
1263
+ rt,
1264
+ rt2,
1265
+ ref mem,
1266
+ flags,
1267
+ } => {
1268
+ let rt = rt.to_reg();
1269
+ let rt2 = rt2.to_reg();
1270
+ let mem = mem.clone();
1271
+
1272
+ if let Some(trap_code) = flags.trap_code() {
1273
+ // Register the offset at which the actual load instruction starts.
1274
+ sink.add_trap(trap_code);
1275
+ }
1276
+
1277
+ let opc = match self {
1278
+ &Inst::FpuLoadP64 { .. } => 0b01,
1279
+ &Inst::FpuLoadP128 { .. } => 0b10,
1280
+ _ => unreachable!(),
1281
+ };
1282
+
1283
+ match &mem {
1284
+ &PairAMode::SignedOffset { reg, simm7 } => {
1285
+ assert!(simm7.scale_ty == F64 || simm7.scale_ty == I8X16);
1286
+ sink.put4(enc_ldst_vec_pair(opc, 0b10, true, simm7, reg, rt, rt2));
1287
+ }
1288
+ &PairAMode::SPPreIndexed { simm7 } => {
1289
+ assert!(simm7.scale_ty == F64 || simm7.scale_ty == I8X16);
1290
+ let reg = stack_reg();
1291
+ sink.put4(enc_ldst_vec_pair(opc, 0b11, true, simm7, reg, rt, rt2));
1292
+ }
1293
+ &PairAMode::SPPostIndexed { simm7 } => {
1294
+ assert!(simm7.scale_ty == F64 || simm7.scale_ty == I8X16);
1295
+ let reg = stack_reg();
1296
+ sink.put4(enc_ldst_vec_pair(opc, 0b01, true, simm7, reg, rt, rt2));
1297
+ }
1298
+ }
1299
+ }
1300
+ &Inst::FpuStoreP64 {
1301
+ rt,
1302
+ rt2,
1303
+ ref mem,
1304
+ flags,
1305
+ }
1306
+ | &Inst::FpuStoreP128 {
1307
+ rt,
1308
+ rt2,
1309
+ ref mem,
1310
+ flags,
1311
+ } => {
1312
+ let mem = mem.clone();
1313
+
1314
+ if let Some(trap_code) = flags.trap_code() {
1315
+ // Register the offset at which the actual store instruction starts.
1316
+ sink.add_trap(trap_code);
1317
+ }
1318
+
1319
+ let opc = match self {
1320
+ &Inst::FpuStoreP64 { .. } => 0b01,
1321
+ &Inst::FpuStoreP128 { .. } => 0b10,
1322
+ _ => unreachable!(),
1323
+ };
1324
+
1325
+ match &mem {
1326
+ &PairAMode::SignedOffset { reg, simm7 } => {
1327
+ assert!(simm7.scale_ty == F64 || simm7.scale_ty == I8X16);
1328
+ sink.put4(enc_ldst_vec_pair(opc, 0b10, false, simm7, reg, rt, rt2));
1329
+ }
1330
+ &PairAMode::SPPreIndexed { simm7 } => {
1331
+ assert!(simm7.scale_ty == F64 || simm7.scale_ty == I8X16);
1332
+ let reg = stack_reg();
1333
+ sink.put4(enc_ldst_vec_pair(opc, 0b11, false, simm7, reg, rt, rt2));
1334
+ }
1335
+ &PairAMode::SPPostIndexed { simm7 } => {
1336
+ assert!(simm7.scale_ty == F64 || simm7.scale_ty == I8X16);
1337
+ let reg = stack_reg();
1338
+ sink.put4(enc_ldst_vec_pair(opc, 0b01, false, simm7, reg, rt, rt2));
1339
+ }
1340
+ }
1341
+ }
1342
+ &Inst::Mov { size, rd, rm } => {
1343
+ assert!(rd.to_reg().class() == rm.class());
1344
+ assert!(rm.class() == RegClass::Int);
1345
+
1346
+ match size {
1347
+ OperandSize::Size64 => {
1348
+ // MOV to SP is interpreted as MOV to XZR instead. And our codegen
1349
+ // should never MOV to XZR.
1350
+ assert!(rd.to_reg() != stack_reg());
1351
+
1352
+ if rm == stack_reg() {
1353
+ // We can't use ORR here, so use an `add rd, sp, #0` instead.
1354
+ let imm12 = Imm12::maybe_from_u64(0).unwrap();
1355
+ sink.put4(enc_arith_rr_imm12(
1356
+ 0b100_10001,
1357
+ imm12.shift_bits(),
1358
+ imm12.imm_bits(),
1359
+ rm,
1360
+ rd,
1361
+ ));
1362
+ } else {
1363
+ // Encoded as ORR rd, rm, zero.
1364
+ sink.put4(enc_arith_rrr(0b10101010_000, 0b000_000, rd, zero_reg(), rm));
1365
+ }
1366
+ }
1367
+ OperandSize::Size32 => {
1368
+ // MOV to SP is interpreted as MOV to XZR instead. And our codegen
1369
+ // should never MOV to XZR.
1370
+ assert!(machreg_to_gpr(rd.to_reg()) != 31);
1371
+ // Encoded as ORR rd, rm, zero.
1372
+ sink.put4(enc_arith_rrr(0b00101010_000, 0b000_000, rd, zero_reg(), rm));
1373
+ }
1374
+ }
1375
+ }
1376
+ &Inst::MovFromPReg { rd, rm } => {
1377
+ let rm: Reg = rm.into();
1378
+ debug_assert!(
1379
+ [
1380
+ regs::fp_reg(),
1381
+ regs::stack_reg(),
1382
+ regs::link_reg(),
1383
+ regs::pinned_reg()
1384
+ ]
1385
+ .contains(&rm)
1386
+ );
1387
+ assert!(rm.class() == RegClass::Int);
1388
+ assert!(rd.to_reg().class() == rm.class());
1389
+ let size = OperandSize::Size64;
1390
+ Inst::Mov { size, rd, rm }.emit(sink, emit_info, state);
1391
+ }
1392
+ &Inst::MovToPReg { rd, rm } => {
1393
+ let rd: Writable<Reg> = Writable::from_reg(rd.into());
1394
+ debug_assert!(
1395
+ [
1396
+ regs::fp_reg(),
1397
+ regs::stack_reg(),
1398
+ regs::link_reg(),
1399
+ regs::pinned_reg()
1400
+ ]
1401
+ .contains(&rd.to_reg())
1402
+ );
1403
+ assert!(rd.to_reg().class() == RegClass::Int);
1404
+ assert!(rm.class() == rd.to_reg().class());
1405
+ let size = OperandSize::Size64;
1406
+ Inst::Mov { size, rd, rm }.emit(sink, emit_info, state);
1407
+ }
1408
+ &Inst::MovWide { op, rd, imm, size } => {
1409
+ sink.put4(enc_move_wide(op, rd, imm, size));
1410
+ }
1411
+ &Inst::MovK { rd, rn, imm, size } => {
1412
+ debug_assert_eq!(rn, rd.to_reg());
1413
+ sink.put4(enc_movk(rd, imm, size));
1414
+ }
1415
+ &Inst::CSel { rd, rn, rm, cond } => {
1416
+ sink.put4(enc_csel(rd, rn, rm, cond, 0, 0));
1417
+ }
1418
+ &Inst::CSNeg { rd, rn, rm, cond } => {
1419
+ sink.put4(enc_csel(rd, rn, rm, cond, 1, 1));
1420
+ }
1421
+ &Inst::CSet { rd, cond } => {
1422
+ sink.put4(enc_csel(rd, zero_reg(), zero_reg(), cond.invert(), 0, 1));
1423
+ }
1424
+ &Inst::CSetm { rd, cond } => {
1425
+ sink.put4(enc_csel(rd, zero_reg(), zero_reg(), cond.invert(), 1, 0));
1426
+ }
1427
+ &Inst::CCmp {
1428
+ size,
1429
+ rn,
1430
+ rm,
1431
+ nzcv,
1432
+ cond,
1433
+ } => {
1434
+ sink.put4(enc_ccmp(size, rn, rm, nzcv, cond));
1435
+ }
1436
+ &Inst::CCmpImm {
1437
+ size,
1438
+ rn,
1439
+ imm,
1440
+ nzcv,
1441
+ cond,
1442
+ } => {
1443
+ sink.put4(enc_ccmp_imm(size, rn, imm, nzcv, cond));
1444
+ }
1445
+ &Inst::AtomicRMW {
1446
+ ty,
1447
+ op,
1448
+ rs,
1449
+ rt,
1450
+ rn,
1451
+ flags,
1452
+ } => {
1453
+ if let Some(trap_code) = flags.trap_code() {
1454
+ sink.add_trap(trap_code);
1455
+ }
1456
+
1457
+ sink.put4(enc_acq_rel(ty, op, rs, rt, rn));
1458
+ }
1459
+ &Inst::AtomicRMWLoop { ty, op, flags, .. } => {
1460
+ /* Emit this:
1461
+ again:
1462
+ ldaxr{,b,h} x/w27, [x25]
1463
+ // maybe sign extend
1464
+ op x28, x27, x26 // op is add,sub,and,orr,eor
1465
+ stlxr{,b,h} w24, x/w28, [x25]
1466
+ cbnz x24, again
1467
+
1468
+ Operand conventions:
1469
+ IN: x25 (addr), x26 (2nd arg for op)
1470
+ OUT: x27 (old value), x24 (trashed), x28 (trashed)
1471
+
1472
+ It is unfortunate that, per the ARM documentation, x28 cannot be used for
1473
+ both the store-data and success-flag operands of stlxr. This causes the
1474
+ instruction's behaviour to be "CONSTRAINED UNPREDICTABLE", so we use x24
1475
+ instead for the success-flag.
1476
+ */
1477
+ // TODO: We should not hardcode registers here, a better idea would be to
1478
+ // pass some scratch registers in the AtomicRMWLoop pseudo-instruction, and use those
1479
+ let xzr = zero_reg();
1480
+ let x24 = xreg(24);
1481
+ let x25 = xreg(25);
1482
+ let x26 = xreg(26);
1483
+ let x27 = xreg(27);
1484
+ let x28 = xreg(28);
1485
+ let x24wr = writable_xreg(24);
1486
+ let x27wr = writable_xreg(27);
1487
+ let x28wr = writable_xreg(28);
1488
+ let again_label = sink.get_label();
1489
+
1490
+ // again:
1491
+ sink.bind_label(again_label, &mut state.ctrl_plane);
1492
+
1493
+ if let Some(trap_code) = flags.trap_code() {
1494
+ sink.add_trap(trap_code);
1495
+ }
1496
+
1497
+ sink.put4(enc_ldaxr(ty, x27wr, x25)); // ldaxr x27, [x25]
1498
+ let size = OperandSize::from_ty(ty);
1499
+ let sign_ext = match op {
1500
+ AtomicRMWLoopOp::Smin | AtomicRMWLoopOp::Smax => match ty {
1501
+ I16 => Some((ExtendOp::SXTH, 16)),
1502
+ I8 => Some((ExtendOp::SXTB, 8)),
1503
+ _ => None,
1504
+ },
1505
+ _ => None,
1506
+ };
1507
+
1508
+ // sxt{b|h} the loaded result if necessary.
1509
+ if sign_ext.is_some() {
1510
+ let (_, from_bits) = sign_ext.unwrap();
1511
+ Inst::Extend {
1512
+ rd: x27wr,
1513
+ rn: x27,
1514
+ signed: true,
1515
+ from_bits,
1516
+ to_bits: size.bits(),
1517
+ }
1518
+ .emit(sink, emit_info, state);
1519
+ }
1520
+
1521
+ match op {
1522
+ AtomicRMWLoopOp::Xchg => {} // do nothing
1523
+ AtomicRMWLoopOp::Nand => {
1524
+ // and x28, x27, x26
1525
+ // mvn x28, x28
1526
+
1527
+ Inst::AluRRR {
1528
+ alu_op: ALUOp::And,
1529
+ size,
1530
+ rd: x28wr,
1531
+ rn: x27,
1532
+ rm: x26,
1533
+ }
1534
+ .emit(sink, emit_info, state);
1535
+
1536
+ Inst::AluRRR {
1537
+ alu_op: ALUOp::OrrNot,
1538
+ size,
1539
+ rd: x28wr,
1540
+ rn: xzr,
1541
+ rm: x28,
1542
+ }
1543
+ .emit(sink, emit_info, state);
1544
+ }
1545
+ AtomicRMWLoopOp::Umin
1546
+ | AtomicRMWLoopOp::Umax
1547
+ | AtomicRMWLoopOp::Smin
1548
+ | AtomicRMWLoopOp::Smax => {
1549
+ // cmp x27, x26 {?sxt}
1550
+ // csel.op x28, x27, x26
1551
+
1552
+ let cond = match op {
1553
+ AtomicRMWLoopOp::Umin => Cond::Lo,
1554
+ AtomicRMWLoopOp::Umax => Cond::Hi,
1555
+ AtomicRMWLoopOp::Smin => Cond::Lt,
1556
+ AtomicRMWLoopOp::Smax => Cond::Gt,
1557
+ _ => unreachable!(),
1558
+ };
1559
+
1560
+ if sign_ext.is_some() {
1561
+ let (extendop, _) = sign_ext.unwrap();
1562
+ Inst::AluRRRExtend {
1563
+ alu_op: ALUOp::SubS,
1564
+ size,
1565
+ rd: writable_zero_reg(),
1566
+ rn: x27,
1567
+ rm: x26,
1568
+ extendop,
1569
+ }
1570
+ .emit(sink, emit_info, state);
1571
+ } else {
1572
+ Inst::AluRRR {
1573
+ alu_op: ALUOp::SubS,
1574
+ size,
1575
+ rd: writable_zero_reg(),
1576
+ rn: x27,
1577
+ rm: x26,
1578
+ }
1579
+ .emit(sink, emit_info, state);
1580
+ }
1581
+
1582
+ Inst::CSel {
1583
+ cond,
1584
+ rd: x28wr,
1585
+ rn: x27,
1586
+ rm: x26,
1587
+ }
1588
+ .emit(sink, emit_info, state);
1589
+ }
1590
+ _ => {
1591
+ // add/sub/and/orr/eor x28, x27, x26
1592
+ let alu_op = match op {
1593
+ AtomicRMWLoopOp::Add => ALUOp::Add,
1594
+ AtomicRMWLoopOp::Sub => ALUOp::Sub,
1595
+ AtomicRMWLoopOp::And => ALUOp::And,
1596
+ AtomicRMWLoopOp::Orr => ALUOp::Orr,
1597
+ AtomicRMWLoopOp::Eor => ALUOp::Eor,
1598
+ AtomicRMWLoopOp::Nand
1599
+ | AtomicRMWLoopOp::Umin
1600
+ | AtomicRMWLoopOp::Umax
1601
+ | AtomicRMWLoopOp::Smin
1602
+ | AtomicRMWLoopOp::Smax
1603
+ | AtomicRMWLoopOp::Xchg => unreachable!(),
1604
+ };
1605
+
1606
+ Inst::AluRRR {
1607
+ alu_op,
1608
+ size,
1609
+ rd: x28wr,
1610
+ rn: x27,
1611
+ rm: x26,
1612
+ }
1613
+ .emit(sink, emit_info, state);
1614
+ }
1615
+ }
1616
+
1617
+ if let Some(trap_code) = flags.trap_code() {
1618
+ sink.add_trap(trap_code);
1619
+ }
1620
+ if op == AtomicRMWLoopOp::Xchg {
1621
+ sink.put4(enc_stlxr(ty, x24wr, x26, x25)); // stlxr w24, x26, [x25]
1622
+ } else {
1623
+ sink.put4(enc_stlxr(ty, x24wr, x28, x25)); // stlxr w24, x28, [x25]
1624
+ }
1625
+
1626
+ // cbnz w24, again
1627
+ // Note, we're actually testing x24, and relying on the default zero-high-half
1628
+ // rule in the assignment that `stlxr` does.
1629
+ let br_offset = sink.cur_offset();
1630
+ sink.put4(enc_conditional_br(
1631
+ BranchTarget::Label(again_label),
1632
+ CondBrKind::NotZero(x24, OperandSize::Size64),
1633
+ ));
1634
+ sink.use_label_at_offset(br_offset, again_label, LabelUse::Branch19);
1635
+ }
1636
+ &Inst::AtomicCAS {
1637
+ rd,
1638
+ rs,
1639
+ rt,
1640
+ rn,
1641
+ ty,
1642
+ flags,
1643
+ } => {
1644
+ debug_assert_eq!(rd.to_reg(), rs);
1645
+ let size = match ty {
1646
+ I8 => 0b00,
1647
+ I16 => 0b01,
1648
+ I32 => 0b10,
1649
+ I64 => 0b11,
1650
+ _ => panic!("Unsupported type: {ty}"),
1651
+ };
1652
+
1653
+ if let Some(trap_code) = flags.trap_code() {
1654
+ sink.add_trap(trap_code);
1655
+ }
1656
+
1657
+ sink.put4(enc_cas(size, rd, rt, rn));
1658
+ }
1659
+ &Inst::AtomicCASLoop { ty, flags, .. } => {
1660
+ /* Emit this:
1661
+ again:
1662
+ ldaxr{,b,h} x/w27, [x25]
1663
+ cmp x27, x/w26 uxt{b,h}
1664
+ b.ne out
1665
+ stlxr{,b,h} w24, x/w28, [x25]
1666
+ cbnz x24, again
1667
+ out:
1668
+
1669
+ Operand conventions:
1670
+ IN: x25 (addr), x26 (expected value), x28 (replacement value)
1671
+ OUT: x27 (old value), x24 (trashed)
1672
+ */
1673
+ let x24 = xreg(24);
1674
+ let x25 = xreg(25);
1675
+ let x26 = xreg(26);
1676
+ let x27 = xreg(27);
1677
+ let x28 = xreg(28);
1678
+ let xzrwr = writable_zero_reg();
1679
+ let x24wr = writable_xreg(24);
1680
+ let x27wr = writable_xreg(27);
1681
+ let again_label = sink.get_label();
1682
+ let out_label = sink.get_label();
1683
+
1684
+ // again:
1685
+ sink.bind_label(again_label, &mut state.ctrl_plane);
1686
+
1687
+ if let Some(trap_code) = flags.trap_code() {
1688
+ sink.add_trap(trap_code);
1689
+ }
1690
+
1691
+ // ldaxr x27, [x25]
1692
+ sink.put4(enc_ldaxr(ty, x27wr, x25));
1693
+
1694
+ // The top 32-bits are zero-extended by the ldaxr so we don't
1695
+ // have to use UXTW, just the x-form of the register.
1696
+ let (bit21, extend_op) = match ty {
1697
+ I8 => (0b1, 0b000000),
1698
+ I16 => (0b1, 0b001000),
1699
+ _ => (0b0, 0b000000),
1700
+ };
1701
+ let bits_31_21 = 0b111_01011_000 | bit21;
1702
+ // cmp x27, x26 (== subs xzr, x27, x26)
1703
+ sink.put4(enc_arith_rrr(bits_31_21, extend_op, xzrwr, x27, x26));
1704
+
1705
+ // b.ne out
1706
+ let br_out_offset = sink.cur_offset();
1707
+ sink.put4(enc_conditional_br(
1708
+ BranchTarget::Label(out_label),
1709
+ CondBrKind::Cond(Cond::Ne),
1710
+ ));
1711
+ sink.use_label_at_offset(br_out_offset, out_label, LabelUse::Branch19);
1712
+
1713
+ if let Some(trap_code) = flags.trap_code() {
1714
+ sink.add_trap(trap_code);
1715
+ }
1716
+
1717
+ sink.put4(enc_stlxr(ty, x24wr, x28, x25)); // stlxr w24, x28, [x25]
1718
+
1719
+ // cbnz w24, again.
1720
+ // Note, we're actually testing x24, and relying on the default zero-high-half
1721
+ // rule in the assignment that `stlxr` does.
1722
+ let br_again_offset = sink.cur_offset();
1723
+ sink.put4(enc_conditional_br(
1724
+ BranchTarget::Label(again_label),
1725
+ CondBrKind::NotZero(x24, OperandSize::Size64),
1726
+ ));
1727
+ sink.use_label_at_offset(br_again_offset, again_label, LabelUse::Branch19);
1728
+
1729
+ // out:
1730
+ sink.bind_label(out_label, &mut state.ctrl_plane);
1731
+ }
1732
+ &Inst::LoadAcquire {
1733
+ access_ty,
1734
+ rt,
1735
+ rn,
1736
+ flags,
1737
+ } => {
1738
+ if let Some(trap_code) = flags.trap_code() {
1739
+ sink.add_trap(trap_code);
1740
+ }
1741
+
1742
+ sink.put4(enc_ldar(access_ty, rt, rn));
1743
+ }
1744
+ &Inst::StoreRelease {
1745
+ access_ty,
1746
+ rt,
1747
+ rn,
1748
+ flags,
1749
+ } => {
1750
+ if let Some(trap_code) = flags.trap_code() {
1751
+ sink.add_trap(trap_code);
1752
+ }
1753
+
1754
+ sink.put4(enc_stlr(access_ty, rt, rn));
1755
+ }
1756
+ &Inst::Fence {} => {
1757
+ sink.put4(enc_dmb_ish()); // dmb ish
1758
+ }
1759
+ &Inst::Csdb {} => {
1760
+ sink.put4(0xd503229f);
1761
+ }
1762
+ &Inst::FpuMove32 { rd, rn } => {
1763
+ sink.put4(enc_fpurr(0b000_11110_00_1_000000_10000, rd, rn));
1764
+ }
1765
+ &Inst::FpuMove64 { rd, rn } => {
1766
+ sink.put4(enc_fpurr(0b000_11110_01_1_000000_10000, rd, rn));
1767
+ }
1768
+ &Inst::FpuMove128 { rd, rn } => {
1769
+ sink.put4(enc_vecmov(/* 16b = */ true, rd, rn));
1770
+ }
1771
+ &Inst::FpuMoveFromVec { rd, rn, idx, size } => {
1772
+ let (imm5, shift, mask) = match size.lane_size() {
1773
+ ScalarSize::Size32 => (0b00100, 3, 0b011),
1774
+ ScalarSize::Size64 => (0b01000, 4, 0b001),
1775
+ _ => unimplemented!(),
1776
+ };
1777
+ debug_assert_eq!(idx & mask, idx);
1778
+ let imm5 = imm5 | ((idx as u32) << shift);
1779
+ sink.put4(
1780
+ 0b010_11110000_00000_000001_00000_00000
1781
+ | (imm5 << 16)
1782
+ | (machreg_to_vec(rn) << 5)
1783
+ | machreg_to_vec(rd.to_reg()),
1784
+ );
1785
+ }
1786
+ &Inst::FpuExtend { rd, rn, size } => {
1787
+ sink.put4(enc_fpurr(
1788
+ 0b000_11110_00_1_000000_10000 | (size.ftype() << 12),
1789
+ rd,
1790
+ rn,
1791
+ ));
1792
+ }
1793
+ &Inst::FpuRR {
1794
+ fpu_op,
1795
+ size,
1796
+ rd,
1797
+ rn,
1798
+ } => {
1799
+ let top22 = match fpu_op {
1800
+ FPUOp1::Abs => 0b000_11110_00_1_000001_10000,
1801
+ FPUOp1::Neg => 0b000_11110_00_1_000010_10000,
1802
+ FPUOp1::Sqrt => 0b000_11110_00_1_000011_10000,
1803
+ FPUOp1::Cvt32To64 => {
1804
+ debug_assert_eq!(size, ScalarSize::Size32);
1805
+ 0b000_11110_00_1_000101_10000
1806
+ }
1807
+ FPUOp1::Cvt64To32 => {
1808
+ debug_assert_eq!(size, ScalarSize::Size64);
1809
+ 0b000_11110_01_1_000100_10000
1810
+ }
1811
+ };
1812
+ let top22 = top22 | size.ftype() << 12;
1813
+ sink.put4(enc_fpurr(top22, rd, rn));
1814
+ }
1815
+ &Inst::FpuRRR {
1816
+ fpu_op,
1817
+ size,
1818
+ rd,
1819
+ rn,
1820
+ rm,
1821
+ } => {
1822
+ let top22 = match fpu_op {
1823
+ FPUOp2::Add => 0b000_11110_00_1_00000_001010,
1824
+ FPUOp2::Sub => 0b000_11110_00_1_00000_001110,
1825
+ FPUOp2::Mul => 0b000_11110_00_1_00000_000010,
1826
+ FPUOp2::Div => 0b000_11110_00_1_00000_000110,
1827
+ FPUOp2::Max => 0b000_11110_00_1_00000_010010,
1828
+ FPUOp2::Min => 0b000_11110_00_1_00000_010110,
1829
+ };
1830
+ let top22 = top22 | size.ftype() << 12;
1831
+ sink.put4(enc_fpurrr(top22, rd, rn, rm));
1832
+ }
1833
+ &Inst::FpuRRI { fpu_op, rd, rn } => match fpu_op {
1834
+ FPUOpRI::UShr32(imm) => {
1835
+ debug_assert_eq!(32, imm.lane_size_in_bits);
1836
+ sink.put4(
1837
+ 0b0_0_1_011110_0000000_00_0_0_0_1_00000_00000
1838
+ | imm.enc() << 16
1839
+ | machreg_to_vec(rn) << 5
1840
+ | machreg_to_vec(rd.to_reg()),
1841
+ )
1842
+ }
1843
+ FPUOpRI::UShr64(imm) => {
1844
+ debug_assert_eq!(64, imm.lane_size_in_bits);
1845
+ sink.put4(
1846
+ 0b01_1_111110_0000000_00_0_0_0_1_00000_00000
1847
+ | imm.enc() << 16
1848
+ | machreg_to_vec(rn) << 5
1849
+ | machreg_to_vec(rd.to_reg()),
1850
+ )
1851
+ }
1852
+ },
1853
+ &Inst::FpuRRIMod { fpu_op, rd, ri, rn } => {
1854
+ debug_assert_eq!(rd.to_reg(), ri);
1855
+ match fpu_op {
1856
+ FPUOpRIMod::Sli64(imm) => {
1857
+ debug_assert_eq!(64, imm.lane_size_in_bits);
1858
+ sink.put4(
1859
+ 0b01_1_111110_0000000_010101_00000_00000
1860
+ | imm.enc() << 16
1861
+ | machreg_to_vec(rn) << 5
1862
+ | machreg_to_vec(rd.to_reg()),
1863
+ )
1864
+ }
1865
+ FPUOpRIMod::Sli32(imm) => {
1866
+ debug_assert_eq!(32, imm.lane_size_in_bits);
1867
+ sink.put4(
1868
+ 0b0_0_1_011110_0000000_010101_00000_00000
1869
+ | imm.enc() << 16
1870
+ | machreg_to_vec(rn) << 5
1871
+ | machreg_to_vec(rd.to_reg()),
1872
+ )
1873
+ }
1874
+ }
1875
+ }
1876
+ &Inst::FpuRRRR {
1877
+ fpu_op,
1878
+ size,
1879
+ rd,
1880
+ rn,
1881
+ rm,
1882
+ ra,
1883
+ } => {
1884
+ let top17 = match fpu_op {
1885
+ FPUOp3::MAdd => 0b000_11111_00_0_00000_0,
1886
+ FPUOp3::MSub => 0b000_11111_00_0_00000_1,
1887
+ FPUOp3::NMAdd => 0b000_11111_00_1_00000_0,
1888
+ FPUOp3::NMSub => 0b000_11111_00_1_00000_1,
1889
+ };
1890
+ let top17 = top17 | size.ftype() << 7;
1891
+ sink.put4(enc_fpurrrr(top17, rd, rn, rm, ra));
1892
+ }
1893
+ &Inst::VecMisc { op, rd, rn, size } => {
1894
+ let (q, enc_size) = size.enc_size();
1895
+ let (u, bits_12_16, size) = match op {
1896
+ VecMisc2::Not => (0b1, 0b00101, 0b00),
1897
+ VecMisc2::Neg => (0b1, 0b01011, enc_size),
1898
+ VecMisc2::Abs => (0b0, 0b01011, enc_size),
1899
+ VecMisc2::Fabs => {
1900
+ debug_assert!(
1901
+ size == VectorSize::Size32x2
1902
+ || size == VectorSize::Size32x4
1903
+ || size == VectorSize::Size64x2
1904
+ );
1905
+ (0b0, 0b01111, enc_size)
1906
+ }
1907
+ VecMisc2::Fneg => {
1908
+ debug_assert!(
1909
+ size == VectorSize::Size32x2
1910
+ || size == VectorSize::Size32x4
1911
+ || size == VectorSize::Size64x2
1912
+ );
1913
+ (0b1, 0b01111, enc_size)
1914
+ }
1915
+ VecMisc2::Fsqrt => {
1916
+ debug_assert!(
1917
+ size == VectorSize::Size32x2
1918
+ || size == VectorSize::Size32x4
1919
+ || size == VectorSize::Size64x2
1920
+ );
1921
+ (0b1, 0b11111, enc_size)
1922
+ }
1923
+ VecMisc2::Rev16 => {
1924
+ debug_assert_eq!(size, VectorSize::Size8x16);
1925
+ (0b0, 0b00001, enc_size)
1926
+ }
1927
+ VecMisc2::Rev32 => {
1928
+ debug_assert!(size == VectorSize::Size8x16 || size == VectorSize::Size16x8);
1929
+ (0b1, 0b00000, enc_size)
1930
+ }
1931
+ VecMisc2::Rev64 => {
1932
+ debug_assert!(
1933
+ size == VectorSize::Size8x16
1934
+ || size == VectorSize::Size16x8
1935
+ || size == VectorSize::Size32x4
1936
+ );
1937
+ (0b0, 0b00000, enc_size)
1938
+ }
1939
+ VecMisc2::Fcvtzs => {
1940
+ debug_assert!(
1941
+ size == VectorSize::Size32x2
1942
+ || size == VectorSize::Size32x4
1943
+ || size == VectorSize::Size64x2
1944
+ );
1945
+ (0b0, 0b11011, enc_size)
1946
+ }
1947
+ VecMisc2::Fcvtzu => {
1948
+ debug_assert!(
1949
+ size == VectorSize::Size32x2
1950
+ || size == VectorSize::Size32x4
1951
+ || size == VectorSize::Size64x2
1952
+ );
1953
+ (0b1, 0b11011, enc_size)
1954
+ }
1955
+ VecMisc2::Scvtf => {
1956
+ debug_assert!(size == VectorSize::Size32x4 || size == VectorSize::Size64x2);
1957
+ (0b0, 0b11101, enc_size & 0b1)
1958
+ }
1959
+ VecMisc2::Ucvtf => {
1960
+ debug_assert!(size == VectorSize::Size32x4 || size == VectorSize::Size64x2);
1961
+ (0b1, 0b11101, enc_size & 0b1)
1962
+ }
1963
+ VecMisc2::Frintn => {
1964
+ debug_assert!(
1965
+ size == VectorSize::Size32x2
1966
+ || size == VectorSize::Size32x4
1967
+ || size == VectorSize::Size64x2
1968
+ );
1969
+ (0b0, 0b11000, enc_size & 0b01)
1970
+ }
1971
+ VecMisc2::Frintz => {
1972
+ debug_assert!(
1973
+ size == VectorSize::Size32x2
1974
+ || size == VectorSize::Size32x4
1975
+ || size == VectorSize::Size64x2
1976
+ );
1977
+ (0b0, 0b11001, enc_size)
1978
+ }
1979
+ VecMisc2::Frintm => {
1980
+ debug_assert!(
1981
+ size == VectorSize::Size32x2
1982
+ || size == VectorSize::Size32x4
1983
+ || size == VectorSize::Size64x2
1984
+ );
1985
+ (0b0, 0b11001, enc_size & 0b01)
1986
+ }
1987
+ VecMisc2::Frintp => {
1988
+ debug_assert!(
1989
+ size == VectorSize::Size32x2
1990
+ || size == VectorSize::Size32x4
1991
+ || size == VectorSize::Size64x2
1992
+ );
1993
+ (0b0, 0b11000, enc_size)
1994
+ }
1995
+ VecMisc2::Cnt => {
1996
+ debug_assert!(size == VectorSize::Size8x8 || size == VectorSize::Size8x16);
1997
+ (0b0, 0b00101, enc_size)
1998
+ }
1999
+ VecMisc2::Cmeq0 => (0b0, 0b01001, enc_size),
2000
+ VecMisc2::Cmge0 => (0b1, 0b01000, enc_size),
2001
+ VecMisc2::Cmgt0 => (0b0, 0b01000, enc_size),
2002
+ VecMisc2::Cmle0 => (0b1, 0b01001, enc_size),
2003
+ VecMisc2::Cmlt0 => (0b0, 0b01010, enc_size),
2004
+ VecMisc2::Fcmeq0 => {
2005
+ debug_assert!(
2006
+ size == VectorSize::Size32x2
2007
+ || size == VectorSize::Size32x4
2008
+ || size == VectorSize::Size64x2
2009
+ );
2010
+ (0b0, 0b01101, enc_size)
2011
+ }
2012
+ VecMisc2::Fcmge0 => {
2013
+ debug_assert!(
2014
+ size == VectorSize::Size32x2
2015
+ || size == VectorSize::Size32x4
2016
+ || size == VectorSize::Size64x2
2017
+ );
2018
+ (0b1, 0b01100, enc_size)
2019
+ }
2020
+ VecMisc2::Fcmgt0 => {
2021
+ debug_assert!(
2022
+ size == VectorSize::Size32x2
2023
+ || size == VectorSize::Size32x4
2024
+ || size == VectorSize::Size64x2
2025
+ );
2026
+ (0b0, 0b01100, enc_size)
2027
+ }
2028
+ VecMisc2::Fcmle0 => {
2029
+ debug_assert!(
2030
+ size == VectorSize::Size32x2
2031
+ || size == VectorSize::Size32x4
2032
+ || size == VectorSize::Size64x2
2033
+ );
2034
+ (0b1, 0b01101, enc_size)
2035
+ }
2036
+ VecMisc2::Fcmlt0 => {
2037
+ debug_assert!(
2038
+ size == VectorSize::Size32x2
2039
+ || size == VectorSize::Size32x4
2040
+ || size == VectorSize::Size64x2
2041
+ );
2042
+ (0b0, 0b01110, enc_size)
2043
+ }
2044
+ };
2045
+ sink.put4(enc_vec_rr_misc((q << 1) | u, size, bits_12_16, rd, rn));
2046
+ }
2047
+ &Inst::VecLanes { op, rd, rn, size } => {
2048
+ let (q, size) = match size {
2049
+ VectorSize::Size8x8 => (0b0, 0b00),
2050
+ VectorSize::Size8x16 => (0b1, 0b00),
2051
+ VectorSize::Size16x4 => (0b0, 0b01),
2052
+ VectorSize::Size16x8 => (0b1, 0b01),
2053
+ VectorSize::Size32x4 => (0b1, 0b10),
2054
+ _ => unreachable!(),
2055
+ };
2056
+ let (u, opcode) = match op {
2057
+ VecLanesOp::Uminv => (0b1, 0b11010),
2058
+ VecLanesOp::Addv => (0b0, 0b11011),
2059
+ };
2060
+ sink.put4(enc_vec_lanes(q, u, size, opcode, rd, rn));
2061
+ }
2062
+ &Inst::VecShiftImm {
2063
+ op,
2064
+ rd,
2065
+ rn,
2066
+ size,
2067
+ imm,
2068
+ } => {
2069
+ let (is_shr, mut template) = match op {
2070
+ VecShiftImmOp::Ushr => (true, 0b_001_011110_0000_000_000001_00000_00000_u32),
2071
+ VecShiftImmOp::Sshr => (true, 0b_000_011110_0000_000_000001_00000_00000_u32),
2072
+ VecShiftImmOp::Shl => (false, 0b_000_011110_0000_000_010101_00000_00000_u32),
2073
+ };
2074
+ if size.is_128bits() {
2075
+ template |= 0b1 << 30;
2076
+ }
2077
+ let imm = imm as u32;
2078
+ // Deal with the somewhat strange encoding scheme for, and limits on,
2079
+ // the shift amount.
2080
+ let immh_immb = match (size.lane_size(), is_shr) {
2081
+ (ScalarSize::Size64, true) if imm >= 1 && imm <= 64 => {
2082
+ 0b_1000_000_u32 | (64 - imm)
2083
+ }
2084
+ (ScalarSize::Size32, true) if imm >= 1 && imm <= 32 => {
2085
+ 0b_0100_000_u32 | (32 - imm)
2086
+ }
2087
+ (ScalarSize::Size16, true) if imm >= 1 && imm <= 16 => {
2088
+ 0b_0010_000_u32 | (16 - imm)
2089
+ }
2090
+ (ScalarSize::Size8, true) if imm >= 1 && imm <= 8 => {
2091
+ 0b_0001_000_u32 | (8 - imm)
2092
+ }
2093
+ (ScalarSize::Size64, false) if imm <= 63 => 0b_1000_000_u32 | imm,
2094
+ (ScalarSize::Size32, false) if imm <= 31 => 0b_0100_000_u32 | imm,
2095
+ (ScalarSize::Size16, false) if imm <= 15 => 0b_0010_000_u32 | imm,
2096
+ (ScalarSize::Size8, false) if imm <= 7 => 0b_0001_000_u32 | imm,
2097
+ _ => panic!(
2098
+ "aarch64: Inst::VecShiftImm: emit: invalid op/size/imm {op:?}, {size:?}, {imm:?}"
2099
+ ),
2100
+ };
2101
+ let rn_enc = machreg_to_vec(rn);
2102
+ let rd_enc = machreg_to_vec(rd.to_reg());
2103
+ sink.put4(template | (immh_immb << 16) | (rn_enc << 5) | rd_enc);
2104
+ }
2105
+ &Inst::VecShiftImmMod {
2106
+ op,
2107
+ rd,
2108
+ ri,
2109
+ rn,
2110
+ size,
2111
+ imm,
2112
+ } => {
2113
+ debug_assert_eq!(rd.to_reg(), ri);
2114
+ let (is_shr, mut template) = match op {
2115
+ VecShiftImmModOp::Sli => (false, 0b_001_011110_0000_000_010101_00000_00000_u32),
2116
+ };
2117
+ if size.is_128bits() {
2118
+ template |= 0b1 << 30;
2119
+ }
2120
+ let imm = imm as u32;
2121
+ // Deal with the somewhat strange encoding scheme for, and limits on,
2122
+ // the shift amount.
2123
+ let immh_immb = match (size.lane_size(), is_shr) {
2124
+ (ScalarSize::Size64, true) if imm >= 1 && imm <= 64 => {
2125
+ 0b_1000_000_u32 | (64 - imm)
2126
+ }
2127
+ (ScalarSize::Size32, true) if imm >= 1 && imm <= 32 => {
2128
+ 0b_0100_000_u32 | (32 - imm)
2129
+ }
2130
+ (ScalarSize::Size16, true) if imm >= 1 && imm <= 16 => {
2131
+ 0b_0010_000_u32 | (16 - imm)
2132
+ }
2133
+ (ScalarSize::Size8, true) if imm >= 1 && imm <= 8 => {
2134
+ 0b_0001_000_u32 | (8 - imm)
2135
+ }
2136
+ (ScalarSize::Size64, false) if imm <= 63 => 0b_1000_000_u32 | imm,
2137
+ (ScalarSize::Size32, false) if imm <= 31 => 0b_0100_000_u32 | imm,
2138
+ (ScalarSize::Size16, false) if imm <= 15 => 0b_0010_000_u32 | imm,
2139
+ (ScalarSize::Size8, false) if imm <= 7 => 0b_0001_000_u32 | imm,
2140
+ _ => panic!(
2141
+ "aarch64: Inst::VecShiftImmMod: emit: invalid op/size/imm {op:?}, {size:?}, {imm:?}"
2142
+ ),
2143
+ };
2144
+ let rn_enc = machreg_to_vec(rn);
2145
+ let rd_enc = machreg_to_vec(rd.to_reg());
2146
+ sink.put4(template | (immh_immb << 16) | (rn_enc << 5) | rd_enc);
2147
+ }
2148
+ &Inst::VecExtract { rd, rn, rm, imm4 } => {
2149
+ if imm4 < 16 {
2150
+ let template = 0b_01_101110_000_00000_0_0000_0_00000_00000_u32;
2151
+ let rm_enc = machreg_to_vec(rm);
2152
+ let rn_enc = machreg_to_vec(rn);
2153
+ let rd_enc = machreg_to_vec(rd.to_reg());
2154
+ sink.put4(
2155
+ template | (rm_enc << 16) | ((imm4 as u32) << 11) | (rn_enc << 5) | rd_enc,
2156
+ );
2157
+ } else {
2158
+ panic!("aarch64: Inst::VecExtract: emit: invalid extract index {imm4}");
2159
+ }
2160
+ }
2161
+ &Inst::VecTbl { rd, rn, rm } => {
2162
+ sink.put4(enc_tbl(/* is_extension = */ false, 0b00, rd, rn, rm));
2163
+ }
2164
+ &Inst::VecTblExt { rd, ri, rn, rm } => {
2165
+ debug_assert_eq!(rd.to_reg(), ri);
2166
+ sink.put4(enc_tbl(/* is_extension = */ true, 0b00, rd, rn, rm));
2167
+ }
2168
+ &Inst::VecTbl2 { rd, rn, rn2, rm } => {
2169
+ assert_eq!(machreg_to_vec(rn2), (machreg_to_vec(rn) + 1) % 32);
2170
+ sink.put4(enc_tbl(/* is_extension = */ false, 0b01, rd, rn, rm));
2171
+ }
2172
+ &Inst::VecTbl2Ext {
2173
+ rd,
2174
+ ri,
2175
+ rn,
2176
+ rn2,
2177
+ rm,
2178
+ } => {
2179
+ debug_assert_eq!(rd.to_reg(), ri);
2180
+ assert_eq!(machreg_to_vec(rn2), (machreg_to_vec(rn) + 1) % 32);
2181
+ sink.put4(enc_tbl(/* is_extension = */ true, 0b01, rd, rn, rm));
2182
+ }
2183
+ &Inst::FpuCmp { size, rn, rm } => {
2184
+ sink.put4(enc_fcmp(size, rn, rm));
2185
+ }
2186
+ &Inst::FpuToInt { op, rd, rn } => {
2187
+ let top16 = match op {
2188
+ // FCVTZS (32/32-bit)
2189
+ FpuToIntOp::F32ToI32 => 0b000_11110_00_1_11_000,
2190
+ // FCVTZU (32/32-bit)
2191
+ FpuToIntOp::F32ToU32 => 0b000_11110_00_1_11_001,
2192
+ // FCVTZS (32/64-bit)
2193
+ FpuToIntOp::F32ToI64 => 0b100_11110_00_1_11_000,
2194
+ // FCVTZU (32/64-bit)
2195
+ FpuToIntOp::F32ToU64 => 0b100_11110_00_1_11_001,
2196
+ // FCVTZS (64/32-bit)
2197
+ FpuToIntOp::F64ToI32 => 0b000_11110_01_1_11_000,
2198
+ // FCVTZU (64/32-bit)
2199
+ FpuToIntOp::F64ToU32 => 0b000_11110_01_1_11_001,
2200
+ // FCVTZS (64/64-bit)
2201
+ FpuToIntOp::F64ToI64 => 0b100_11110_01_1_11_000,
2202
+ // FCVTZU (64/64-bit)
2203
+ FpuToIntOp::F64ToU64 => 0b100_11110_01_1_11_001,
2204
+ };
2205
+ sink.put4(enc_fputoint(top16, rd, rn));
2206
+ }
2207
+ &Inst::IntToFpu { op, rd, rn } => {
2208
+ let top16 = match op {
2209
+ // SCVTF (32/32-bit)
2210
+ IntToFpuOp::I32ToF32 => 0b000_11110_00_1_00_010,
2211
+ // UCVTF (32/32-bit)
2212
+ IntToFpuOp::U32ToF32 => 0b000_11110_00_1_00_011,
2213
+ // SCVTF (64/32-bit)
2214
+ IntToFpuOp::I64ToF32 => 0b100_11110_00_1_00_010,
2215
+ // UCVTF (64/32-bit)
2216
+ IntToFpuOp::U64ToF32 => 0b100_11110_00_1_00_011,
2217
+ // SCVTF (32/64-bit)
2218
+ IntToFpuOp::I32ToF64 => 0b000_11110_01_1_00_010,
2219
+ // UCVTF (32/64-bit)
2220
+ IntToFpuOp::U32ToF64 => 0b000_11110_01_1_00_011,
2221
+ // SCVTF (64/64-bit)
2222
+ IntToFpuOp::I64ToF64 => 0b100_11110_01_1_00_010,
2223
+ // UCVTF (64/64-bit)
2224
+ IntToFpuOp::U64ToF64 => 0b100_11110_01_1_00_011,
2225
+ };
2226
+ sink.put4(enc_inttofpu(top16, rd, rn));
2227
+ }
2228
+ &Inst::FpuCSel16 { rd, rn, rm, cond } => {
2229
+ sink.put4(enc_fcsel(rd, rn, rm, cond, ScalarSize::Size16));
2230
+ }
2231
+ &Inst::FpuCSel32 { rd, rn, rm, cond } => {
2232
+ sink.put4(enc_fcsel(rd, rn, rm, cond, ScalarSize::Size32));
2233
+ }
2234
+ &Inst::FpuCSel64 { rd, rn, rm, cond } => {
2235
+ sink.put4(enc_fcsel(rd, rn, rm, cond, ScalarSize::Size64));
2236
+ }
2237
+ &Inst::FpuRound { op, rd, rn } => {
2238
+ let top22 = match op {
2239
+ FpuRoundMode::Minus32 => 0b000_11110_00_1_001_010_10000,
2240
+ FpuRoundMode::Minus64 => 0b000_11110_01_1_001_010_10000,
2241
+ FpuRoundMode::Plus32 => 0b000_11110_00_1_001_001_10000,
2242
+ FpuRoundMode::Plus64 => 0b000_11110_01_1_001_001_10000,
2243
+ FpuRoundMode::Zero32 => 0b000_11110_00_1_001_011_10000,
2244
+ FpuRoundMode::Zero64 => 0b000_11110_01_1_001_011_10000,
2245
+ FpuRoundMode::Nearest32 => 0b000_11110_00_1_001_000_10000,
2246
+ FpuRoundMode::Nearest64 => 0b000_11110_01_1_001_000_10000,
2247
+ };
2248
+ sink.put4(enc_fround(top22, rd, rn));
2249
+ }
2250
+ &Inst::MovToFpu { rd, rn, size } => {
2251
+ let template = match size {
2252
+ ScalarSize::Size16 => 0b000_11110_11_1_00_111_000000_00000_00000,
2253
+ ScalarSize::Size32 => 0b000_11110_00_1_00_111_000000_00000_00000,
2254
+ ScalarSize::Size64 => 0b100_11110_01_1_00_111_000000_00000_00000,
2255
+ _ => unreachable!(),
2256
+ };
2257
+ sink.put4(template | (machreg_to_gpr(rn) << 5) | machreg_to_vec(rd.to_reg()));
2258
+ }
2259
+ &Inst::FpuMoveFPImm { rd, imm, size } => {
2260
+ sink.put4(
2261
+ 0b000_11110_00_1_00_000_000100_00000_00000
2262
+ | size.ftype() << 22
2263
+ | ((imm.enc_bits() as u32) << 13)
2264
+ | machreg_to_vec(rd.to_reg()),
2265
+ );
2266
+ }
2267
+ &Inst::MovToVec {
2268
+ rd,
2269
+ ri,
2270
+ rn,
2271
+ idx,
2272
+ size,
2273
+ } => {
2274
+ debug_assert_eq!(rd.to_reg(), ri);
2275
+ let (imm5, shift) = match size.lane_size() {
2276
+ ScalarSize::Size8 => (0b00001, 1),
2277
+ ScalarSize::Size16 => (0b00010, 2),
2278
+ ScalarSize::Size32 => (0b00100, 3),
2279
+ ScalarSize::Size64 => (0b01000, 4),
2280
+ _ => unreachable!(),
2281
+ };
2282
+ debug_assert_eq!(idx & (0b11111 >> shift), idx);
2283
+ let imm5 = imm5 | ((idx as u32) << shift);
2284
+ sink.put4(
2285
+ 0b010_01110000_00000_0_0011_1_00000_00000
2286
+ | (imm5 << 16)
2287
+ | (machreg_to_gpr(rn) << 5)
2288
+ | machreg_to_vec(rd.to_reg()),
2289
+ );
2290
+ }
2291
+ &Inst::MovFromVec { rd, rn, idx, size } => {
2292
+ let (q, imm5, shift, mask) = match size {
2293
+ ScalarSize::Size8 => (0b0, 0b00001, 1, 0b1111),
2294
+ ScalarSize::Size16 => (0b0, 0b00010, 2, 0b0111),
2295
+ ScalarSize::Size32 => (0b0, 0b00100, 3, 0b0011),
2296
+ ScalarSize::Size64 => (0b1, 0b01000, 4, 0b0001),
2297
+ _ => panic!("Unexpected scalar FP operand size: {size:?}"),
2298
+ };
2299
+ debug_assert_eq!(idx & mask, idx);
2300
+ let imm5 = imm5 | ((idx as u32) << shift);
2301
+ sink.put4(
2302
+ 0b000_01110000_00000_0_0111_1_00000_00000
2303
+ | (q << 30)
2304
+ | (imm5 << 16)
2305
+ | (machreg_to_vec(rn) << 5)
2306
+ | machreg_to_gpr(rd.to_reg()),
2307
+ );
2308
+ }
2309
+ &Inst::MovFromVecSigned {
2310
+ rd,
2311
+ rn,
2312
+ idx,
2313
+ size,
2314
+ scalar_size,
2315
+ } => {
2316
+ let (imm5, shift, half) = match size {
2317
+ VectorSize::Size8x8 => (0b00001, 1, true),
2318
+ VectorSize::Size8x16 => (0b00001, 1, false),
2319
+ VectorSize::Size16x4 => (0b00010, 2, true),
2320
+ VectorSize::Size16x8 => (0b00010, 2, false),
2321
+ VectorSize::Size32x2 => {
2322
+ debug_assert_ne!(scalar_size, OperandSize::Size32);
2323
+ (0b00100, 3, true)
2324
+ }
2325
+ VectorSize::Size32x4 => {
2326
+ debug_assert_ne!(scalar_size, OperandSize::Size32);
2327
+ (0b00100, 3, false)
2328
+ }
2329
+ _ => panic!("Unexpected vector operand size"),
2330
+ };
2331
+ debug_assert_eq!(idx & (0b11111 >> (half as u32 + shift)), idx);
2332
+ let imm5 = imm5 | ((idx as u32) << shift);
2333
+ sink.put4(
2334
+ 0b000_01110000_00000_0_0101_1_00000_00000
2335
+ | (scalar_size.is64() as u32) << 30
2336
+ | (imm5 << 16)
2337
+ | (machreg_to_vec(rn) << 5)
2338
+ | machreg_to_gpr(rd.to_reg()),
2339
+ );
2340
+ }
2341
+ &Inst::VecDup { rd, rn, size } => {
2342
+ let q = size.is_128bits() as u32;
2343
+ let imm5 = match size.lane_size() {
2344
+ ScalarSize::Size8 => 0b00001,
2345
+ ScalarSize::Size16 => 0b00010,
2346
+ ScalarSize::Size32 => 0b00100,
2347
+ ScalarSize::Size64 => 0b01000,
2348
+ _ => unreachable!(),
2349
+ };
2350
+ sink.put4(
2351
+ 0b0_0_0_01110000_00000_000011_00000_00000
2352
+ | (q << 30)
2353
+ | (imm5 << 16)
2354
+ | (machreg_to_gpr(rn) << 5)
2355
+ | machreg_to_vec(rd.to_reg()),
2356
+ );
2357
+ }
2358
+ &Inst::VecDupFromFpu { rd, rn, size, lane } => {
2359
+ let q = size.is_128bits() as u32;
2360
+ let imm5 = match size.lane_size() {
2361
+ ScalarSize::Size8 => {
2362
+ assert!(lane < 16);
2363
+ 0b00001 | (u32::from(lane) << 1)
2364
+ }
2365
+ ScalarSize::Size16 => {
2366
+ assert!(lane < 8);
2367
+ 0b00010 | (u32::from(lane) << 2)
2368
+ }
2369
+ ScalarSize::Size32 => {
2370
+ assert!(lane < 4);
2371
+ 0b00100 | (u32::from(lane) << 3)
2372
+ }
2373
+ ScalarSize::Size64 => {
2374
+ assert!(lane < 2);
2375
+ 0b01000 | (u32::from(lane) << 4)
2376
+ }
2377
+ _ => unimplemented!(),
2378
+ };
2379
+ sink.put4(
2380
+ 0b000_01110000_00000_000001_00000_00000
2381
+ | (q << 30)
2382
+ | (imm5 << 16)
2383
+ | (machreg_to_vec(rn) << 5)
2384
+ | machreg_to_vec(rd.to_reg()),
2385
+ );
2386
+ }
2387
+ &Inst::VecDupFPImm { rd, imm, size } => {
2388
+ let imm = imm.enc_bits();
2389
+ let op = match size.lane_size() {
2390
+ ScalarSize::Size32 => 0,
2391
+ ScalarSize::Size64 => 1,
2392
+ _ => unimplemented!(),
2393
+ };
2394
+ let q_op = op | ((size.is_128bits() as u32) << 1);
2395
+
2396
+ sink.put4(enc_asimd_mod_imm(rd, q_op, 0b1111, imm));
2397
+ }
2398
+ &Inst::VecDupImm {
2399
+ rd,
2400
+ imm,
2401
+ invert,
2402
+ size,
2403
+ } => {
2404
+ let (imm, shift, shift_ones) = imm.value();
2405
+ let (op, cmode) = match size.lane_size() {
2406
+ ScalarSize::Size8 => {
2407
+ assert!(!invert);
2408
+ assert_eq!(shift, 0);
2409
+
2410
+ (0, 0b1110)
2411
+ }
2412
+ ScalarSize::Size16 => {
2413
+ let s = shift & 8;
2414
+
2415
+ assert!(!shift_ones);
2416
+ assert_eq!(s, shift);
2417
+
2418
+ (invert as u32, 0b1000 | (s >> 2))
2419
+ }
2420
+ ScalarSize::Size32 => {
2421
+ if shift_ones {
2422
+ assert!(shift == 8 || shift == 16);
2423
+
2424
+ (invert as u32, 0b1100 | (shift >> 4))
2425
+ } else {
2426
+ let s = shift & 24;
2427
+
2428
+ assert_eq!(s, shift);
2429
+
2430
+ (invert as u32, 0b0000 | (s >> 2))
2431
+ }
2432
+ }
2433
+ ScalarSize::Size64 => {
2434
+ assert!(!invert);
2435
+ assert_eq!(shift, 0);
2436
+
2437
+ (1, 0b1110)
2438
+ }
2439
+ _ => unreachable!(),
2440
+ };
2441
+ let q_op = op | ((size.is_128bits() as u32) << 1);
2442
+
2443
+ sink.put4(enc_asimd_mod_imm(rd, q_op, cmode, imm));
2444
+ }
2445
+ &Inst::VecExtend {
2446
+ t,
2447
+ rd,
2448
+ rn,
2449
+ high_half,
2450
+ lane_size,
2451
+ } => {
2452
+ let immh = match lane_size {
2453
+ ScalarSize::Size16 => 0b001,
2454
+ ScalarSize::Size32 => 0b010,
2455
+ ScalarSize::Size64 => 0b100,
2456
+ _ => panic!("Unexpected VecExtend to lane size of {lane_size:?}"),
2457
+ };
2458
+ let u = match t {
2459
+ VecExtendOp::Sxtl => 0b0,
2460
+ VecExtendOp::Uxtl => 0b1,
2461
+ };
2462
+ sink.put4(
2463
+ 0b000_011110_0000_000_101001_00000_00000
2464
+ | ((high_half as u32) << 30)
2465
+ | (u << 29)
2466
+ | (immh << 19)
2467
+ | (machreg_to_vec(rn) << 5)
2468
+ | machreg_to_vec(rd.to_reg()),
2469
+ );
2470
+ }
2471
+ &Inst::VecRRLong {
2472
+ op,
2473
+ rd,
2474
+ rn,
2475
+ high_half,
2476
+ } => {
2477
+ let (u, size, bits_12_16) = match op {
2478
+ VecRRLongOp::Fcvtl16 => (0b0, 0b00, 0b10111),
2479
+ VecRRLongOp::Fcvtl32 => (0b0, 0b01, 0b10111),
2480
+ VecRRLongOp::Shll8 => (0b1, 0b00, 0b10011),
2481
+ VecRRLongOp::Shll16 => (0b1, 0b01, 0b10011),
2482
+ VecRRLongOp::Shll32 => (0b1, 0b10, 0b10011),
2483
+ };
2484
+
2485
+ sink.put4(enc_vec_rr_misc(
2486
+ ((high_half as u32) << 1) | u,
2487
+ size,
2488
+ bits_12_16,
2489
+ rd,
2490
+ rn,
2491
+ ));
2492
+ }
2493
+ &Inst::VecRRNarrowLow {
2494
+ op,
2495
+ rd,
2496
+ rn,
2497
+ lane_size,
2498
+ }
2499
+ | &Inst::VecRRNarrowHigh {
2500
+ op,
2501
+ rd,
2502
+ rn,
2503
+ lane_size,
2504
+ ..
2505
+ } => {
2506
+ let high_half = match self {
2507
+ &Inst::VecRRNarrowLow { .. } => false,
2508
+ &Inst::VecRRNarrowHigh { .. } => true,
2509
+ _ => unreachable!(),
2510
+ };
2511
+
2512
+ let size = match lane_size {
2513
+ ScalarSize::Size8 => 0b00,
2514
+ ScalarSize::Size16 => 0b01,
2515
+ ScalarSize::Size32 => 0b10,
2516
+ _ => panic!("unsupported size: {lane_size:?}"),
2517
+ };
2518
+
2519
+ // Floats use a single bit, to encode either half or single.
2520
+ let size = match op {
2521
+ VecRRNarrowOp::Fcvtn => size >> 1,
2522
+ _ => size,
2523
+ };
2524
+
2525
+ let (u, bits_12_16) = match op {
2526
+ VecRRNarrowOp::Xtn => (0b0, 0b10010),
2527
+ VecRRNarrowOp::Sqxtn => (0b0, 0b10100),
2528
+ VecRRNarrowOp::Sqxtun => (0b1, 0b10010),
2529
+ VecRRNarrowOp::Uqxtn => (0b1, 0b10100),
2530
+ VecRRNarrowOp::Fcvtn => (0b0, 0b10110),
2531
+ };
2532
+
2533
+ sink.put4(enc_vec_rr_misc(
2534
+ ((high_half as u32) << 1) | u,
2535
+ size,
2536
+ bits_12_16,
2537
+ rd,
2538
+ rn,
2539
+ ));
2540
+ }
2541
+ &Inst::VecMovElement {
2542
+ rd,
2543
+ ri,
2544
+ rn,
2545
+ dest_idx,
2546
+ src_idx,
2547
+ size,
2548
+ } => {
2549
+ debug_assert_eq!(rd.to_reg(), ri);
2550
+ let (imm5, shift) = match size.lane_size() {
2551
+ ScalarSize::Size8 => (0b00001, 1),
2552
+ ScalarSize::Size16 => (0b00010, 2),
2553
+ ScalarSize::Size32 => (0b00100, 3),
2554
+ ScalarSize::Size64 => (0b01000, 4),
2555
+ _ => unreachable!(),
2556
+ };
2557
+ let mask = 0b11111 >> shift;
2558
+ debug_assert_eq!(dest_idx & mask, dest_idx);
2559
+ debug_assert_eq!(src_idx & mask, src_idx);
2560
+ let imm4 = (src_idx as u32) << (shift - 1);
2561
+ let imm5 = imm5 | ((dest_idx as u32) << shift);
2562
+ sink.put4(
2563
+ 0b011_01110000_00000_0_0000_1_00000_00000
2564
+ | (imm5 << 16)
2565
+ | (imm4 << 11)
2566
+ | (machreg_to_vec(rn) << 5)
2567
+ | machreg_to_vec(rd.to_reg()),
2568
+ );
2569
+ }
2570
+ &Inst::VecRRPair { op, rd, rn } => {
2571
+ let bits_12_16 = match op {
2572
+ VecPairOp::Addp => 0b11011,
2573
+ };
2574
+
2575
+ sink.put4(enc_vec_rr_pair(bits_12_16, rd, rn));
2576
+ }
2577
+ &Inst::VecRRRLong {
2578
+ rd,
2579
+ rn,
2580
+ rm,
2581
+ alu_op,
2582
+ high_half,
2583
+ } => {
2584
+ let (u, size, bit14) = match alu_op {
2585
+ VecRRRLongOp::Smull8 => (0b0, 0b00, 0b1),
2586
+ VecRRRLongOp::Smull16 => (0b0, 0b01, 0b1),
2587
+ VecRRRLongOp::Smull32 => (0b0, 0b10, 0b1),
2588
+ VecRRRLongOp::Umull8 => (0b1, 0b00, 0b1),
2589
+ VecRRRLongOp::Umull16 => (0b1, 0b01, 0b1),
2590
+ VecRRRLongOp::Umull32 => (0b1, 0b10, 0b1),
2591
+ };
2592
+ sink.put4(enc_vec_rrr_long(
2593
+ high_half as u32,
2594
+ u,
2595
+ size,
2596
+ bit14,
2597
+ rm,
2598
+ rn,
2599
+ rd,
2600
+ ));
2601
+ }
2602
+ &Inst::VecRRRLongMod {
2603
+ rd,
2604
+ ri,
2605
+ rn,
2606
+ rm,
2607
+ alu_op,
2608
+ high_half,
2609
+ } => {
2610
+ debug_assert_eq!(rd.to_reg(), ri);
2611
+ let (u, size, bit14) = match alu_op {
2612
+ VecRRRLongModOp::Umlal8 => (0b1, 0b00, 0b0),
2613
+ VecRRRLongModOp::Umlal16 => (0b1, 0b01, 0b0),
2614
+ VecRRRLongModOp::Umlal32 => (0b1, 0b10, 0b0),
2615
+ };
2616
+ sink.put4(enc_vec_rrr_long(
2617
+ high_half as u32,
2618
+ u,
2619
+ size,
2620
+ bit14,
2621
+ rm,
2622
+ rn,
2623
+ rd,
2624
+ ));
2625
+ }
2626
+ &Inst::VecRRPairLong { op, rd, rn } => {
2627
+ let (u, size) = match op {
2628
+ VecRRPairLongOp::Saddlp8 => (0b0, 0b0),
2629
+ VecRRPairLongOp::Uaddlp8 => (0b1, 0b0),
2630
+ VecRRPairLongOp::Saddlp16 => (0b0, 0b1),
2631
+ VecRRPairLongOp::Uaddlp16 => (0b1, 0b1),
2632
+ };
2633
+
2634
+ sink.put4(enc_vec_rr_pair_long(u, size, rd, rn));
2635
+ }
2636
+ &Inst::VecRRR {
2637
+ rd,
2638
+ rn,
2639
+ rm,
2640
+ alu_op,
2641
+ size,
2642
+ } => {
2643
+ let (q, enc_size) = size.enc_size();
2644
+ let is_float = match alu_op {
2645
+ VecALUOp::Fcmeq
2646
+ | VecALUOp::Fcmgt
2647
+ | VecALUOp::Fcmge
2648
+ | VecALUOp::Fadd
2649
+ | VecALUOp::Fsub
2650
+ | VecALUOp::Fdiv
2651
+ | VecALUOp::Fmax
2652
+ | VecALUOp::Fmin
2653
+ | VecALUOp::Fmul => true,
2654
+ _ => false,
2655
+ };
2656
+
2657
+ let (top11, bit15_10) = match alu_op {
2658
+ VecALUOp::Sqadd => (0b000_01110_00_1 | enc_size << 1, 0b000011),
2659
+ VecALUOp::Sqsub => (0b000_01110_00_1 | enc_size << 1, 0b001011),
2660
+ VecALUOp::Uqadd => (0b001_01110_00_1 | enc_size << 1, 0b000011),
2661
+ VecALUOp::Uqsub => (0b001_01110_00_1 | enc_size << 1, 0b001011),
2662
+ VecALUOp::Cmeq => (0b001_01110_00_1 | enc_size << 1, 0b100011),
2663
+ VecALUOp::Cmge => (0b000_01110_00_1 | enc_size << 1, 0b001111),
2664
+ VecALUOp::Cmgt => (0b000_01110_00_1 | enc_size << 1, 0b001101),
2665
+ VecALUOp::Cmhi => (0b001_01110_00_1 | enc_size << 1, 0b001101),
2666
+ VecALUOp::Cmhs => (0b001_01110_00_1 | enc_size << 1, 0b001111),
2667
+ VecALUOp::Fcmeq => (0b000_01110_00_1, 0b111001),
2668
+ VecALUOp::Fcmgt => (0b001_01110_10_1, 0b111001),
2669
+ VecALUOp::Fcmge => (0b001_01110_00_1, 0b111001),
2670
+ // The following logical instructions operate on bytes, so are not encoded differently
2671
+ // for the different vector types.
2672
+ VecALUOp::And => (0b000_01110_00_1, 0b000111),
2673
+ VecALUOp::Bic => (0b000_01110_01_1, 0b000111),
2674
+ VecALUOp::Orr => (0b000_01110_10_1, 0b000111),
2675
+ VecALUOp::Orn => (0b000_01110_11_1, 0b000111),
2676
+ VecALUOp::Eor => (0b001_01110_00_1, 0b000111),
2677
+ VecALUOp::Umaxp => {
2678
+ debug_assert_ne!(size, VectorSize::Size64x2);
2679
+
2680
+ (0b001_01110_00_1 | enc_size << 1, 0b101001)
2681
+ }
2682
+ VecALUOp::Add => (0b000_01110_00_1 | enc_size << 1, 0b100001),
2683
+ VecALUOp::Sub => (0b001_01110_00_1 | enc_size << 1, 0b100001),
2684
+ VecALUOp::Mul => {
2685
+ debug_assert_ne!(size, VectorSize::Size64x2);
2686
+ (0b000_01110_00_1 | enc_size << 1, 0b100111)
2687
+ }
2688
+ VecALUOp::Sshl => (0b000_01110_00_1 | enc_size << 1, 0b010001),
2689
+ VecALUOp::Ushl => (0b001_01110_00_1 | enc_size << 1, 0b010001),
2690
+ VecALUOp::Umin => {
2691
+ debug_assert_ne!(size, VectorSize::Size64x2);
2692
+
2693
+ (0b001_01110_00_1 | enc_size << 1, 0b011011)
2694
+ }
2695
+ VecALUOp::Smin => {
2696
+ debug_assert_ne!(size, VectorSize::Size64x2);
2697
+
2698
+ (0b000_01110_00_1 | enc_size << 1, 0b011011)
2699
+ }
2700
+ VecALUOp::Umax => {
2701
+ debug_assert_ne!(size, VectorSize::Size64x2);
2702
+
2703
+ (0b001_01110_00_1 | enc_size << 1, 0b011001)
2704
+ }
2705
+ VecALUOp::Smax => {
2706
+ debug_assert_ne!(size, VectorSize::Size64x2);
2707
+
2708
+ (0b000_01110_00_1 | enc_size << 1, 0b011001)
2709
+ }
2710
+ VecALUOp::Urhadd => {
2711
+ debug_assert_ne!(size, VectorSize::Size64x2);
2712
+
2713
+ (0b001_01110_00_1 | enc_size << 1, 0b000101)
2714
+ }
2715
+ VecALUOp::Fadd => (0b000_01110_00_1, 0b110101),
2716
+ VecALUOp::Fsub => (0b000_01110_10_1, 0b110101),
2717
+ VecALUOp::Fdiv => (0b001_01110_00_1, 0b111111),
2718
+ VecALUOp::Fmax => (0b000_01110_00_1, 0b111101),
2719
+ VecALUOp::Fmin => (0b000_01110_10_1, 0b111101),
2720
+ VecALUOp::Fmul => (0b001_01110_00_1, 0b110111),
2721
+ VecALUOp::Addp => (0b000_01110_00_1 | enc_size << 1, 0b101111),
2722
+ VecALUOp::Zip1 => (0b01001110_00_0 | enc_size << 1, 0b001110),
2723
+ VecALUOp::Zip2 => (0b01001110_00_0 | enc_size << 1, 0b011110),
2724
+ VecALUOp::Sqrdmulh => {
2725
+ debug_assert!(
2726
+ size.lane_size() == ScalarSize::Size16
2727
+ || size.lane_size() == ScalarSize::Size32
2728
+ );
2729
+
2730
+ (0b001_01110_00_1 | enc_size << 1, 0b101101)
2731
+ }
2732
+ VecALUOp::Uzp1 => (0b01001110_00_0 | enc_size << 1, 0b000110),
2733
+ VecALUOp::Uzp2 => (0b01001110_00_0 | enc_size << 1, 0b010110),
2734
+ VecALUOp::Trn1 => (0b01001110_00_0 | enc_size << 1, 0b001010),
2735
+ VecALUOp::Trn2 => (0b01001110_00_0 | enc_size << 1, 0b011010),
2736
+ };
2737
+ let top11 = if is_float {
2738
+ top11 | size.enc_float_size() << 1
2739
+ } else {
2740
+ top11
2741
+ };
2742
+ sink.put4(enc_vec_rrr(top11 | q << 9, rm, bit15_10, rn, rd));
2743
+ }
2744
+ &Inst::VecRRRMod {
2745
+ rd,
2746
+ ri,
2747
+ rn,
2748
+ rm,
2749
+ alu_op,
2750
+ size,
2751
+ } => {
2752
+ debug_assert_eq!(rd.to_reg(), ri);
2753
+ let (q, _enc_size) = size.enc_size();
2754
+
2755
+ let (top11, bit15_10) = match alu_op {
2756
+ VecALUModOp::Bsl => (0b001_01110_01_1, 0b000111),
2757
+ VecALUModOp::Fmla => {
2758
+ (0b000_01110_00_1 | (size.enc_float_size() << 1), 0b110011)
2759
+ }
2760
+ VecALUModOp::Fmls => {
2761
+ (0b000_01110_10_1 | (size.enc_float_size() << 1), 0b110011)
2762
+ }
2763
+ };
2764
+ sink.put4(enc_vec_rrr(top11 | q << 9, rm, bit15_10, rn, rd));
2765
+ }
2766
+ &Inst::VecFmlaElem {
2767
+ rd,
2768
+ ri,
2769
+ rn,
2770
+ rm,
2771
+ alu_op,
2772
+ size,
2773
+ idx,
2774
+ } => {
2775
+ debug_assert_eq!(rd.to_reg(), ri);
2776
+ let idx = u32::from(idx);
2777
+
2778
+ let (q, _size) = size.enc_size();
2779
+ let o2 = match alu_op {
2780
+ VecALUModOp::Fmla => 0b0,
2781
+ VecALUModOp::Fmls => 0b1,
2782
+ _ => unreachable!(),
2783
+ };
2784
+
2785
+ let (h, l) = match size {
2786
+ VectorSize::Size32x4 => {
2787
+ assert!(idx < 4);
2788
+ (idx >> 1, idx & 1)
2789
+ }
2790
+ VectorSize::Size64x2 => {
2791
+ assert!(idx < 2);
2792
+ (idx, 0)
2793
+ }
2794
+ _ => unreachable!(),
2795
+ };
2796
+
2797
+ let top11 = 0b000_011111_00 | (q << 9) | (size.enc_float_size() << 1) | l;
2798
+ let bit15_10 = 0b000100 | (o2 << 4) | (h << 1);
2799
+ sink.put4(enc_vec_rrr(top11, rm, bit15_10, rn, rd));
2800
+ }
2801
+ &Inst::VecLoadReplicate {
2802
+ rd,
2803
+ rn,
2804
+ size,
2805
+ flags,
2806
+ } => {
2807
+ let (q, size) = size.enc_size();
2808
+
2809
+ if let Some(trap_code) = flags.trap_code() {
2810
+ // Register the offset at which the actual load instruction starts.
2811
+ sink.add_trap(trap_code);
2812
+ }
2813
+
2814
+ sink.put4(enc_ldst_vec(q, size, rn, rd));
2815
+ }
2816
+ &Inst::VecCSel { rd, rn, rm, cond } => {
2817
+ /* Emit this:
2818
+ b.cond else
2819
+ mov rd, rm
2820
+ b out
2821
+ else:
2822
+ mov rd, rn
2823
+ out:
2824
+
2825
+ Note, we could do better in the cases where rd == rn or rd == rm.
2826
+ */
2827
+ let else_label = sink.get_label();
2828
+ let out_label = sink.get_label();
2829
+
2830
+ // b.cond else
2831
+ let br_else_offset = sink.cur_offset();
2832
+ sink.put4(enc_conditional_br(
2833
+ BranchTarget::Label(else_label),
2834
+ CondBrKind::Cond(cond),
2835
+ ));
2836
+ sink.use_label_at_offset(br_else_offset, else_label, LabelUse::Branch19);
2837
+
2838
+ // mov rd, rm
2839
+ sink.put4(enc_vecmov(/* 16b = */ true, rd, rm));
2840
+
2841
+ // b out
2842
+ let b_out_offset = sink.cur_offset();
2843
+ sink.use_label_at_offset(b_out_offset, out_label, LabelUse::Branch26);
2844
+ sink.add_uncond_branch(b_out_offset, b_out_offset + 4, out_label);
2845
+ sink.put4(enc_jump26(0b000101, 0 /* will be fixed up later */));
2846
+
2847
+ // else:
2848
+ sink.bind_label(else_label, &mut state.ctrl_plane);
2849
+
2850
+ // mov rd, rn
2851
+ sink.put4(enc_vecmov(/* 16b = */ true, rd, rn));
2852
+
2853
+ // out:
2854
+ sink.bind_label(out_label, &mut state.ctrl_plane);
2855
+ }
2856
+ &Inst::MovToNZCV { rn } => {
2857
+ sink.put4(0xd51b4200 | machreg_to_gpr(rn));
2858
+ }
2859
+ &Inst::MovFromNZCV { rd } => {
2860
+ sink.put4(0xd53b4200 | machreg_to_gpr(rd.to_reg()));
2861
+ }
2862
+ &Inst::Extend {
2863
+ rd,
2864
+ rn,
2865
+ signed: false,
2866
+ from_bits: 1,
2867
+ to_bits,
2868
+ } => {
2869
+ assert!(to_bits <= 64);
2870
+ // Reduce zero-extend-from-1-bit to:
2871
+ // - and rd, rn, #1
2872
+ // Note: This is special cased as UBFX may take more cycles
2873
+ // than AND on smaller cores.
2874
+ let imml = ImmLogic::maybe_from_u64(1, I32).unwrap();
2875
+ Inst::AluRRImmLogic {
2876
+ alu_op: ALUOp::And,
2877
+ size: OperandSize::Size32,
2878
+ rd,
2879
+ rn,
2880
+ imml,
2881
+ }
2882
+ .emit(sink, emit_info, state);
2883
+ }
2884
+ &Inst::Extend {
2885
+ rd,
2886
+ rn,
2887
+ signed: false,
2888
+ from_bits: 32,
2889
+ to_bits: 64,
2890
+ } => {
2891
+ let mov = Inst::Mov {
2892
+ size: OperandSize::Size32,
2893
+ rd,
2894
+ rm: rn,
2895
+ };
2896
+ mov.emit(sink, emit_info, state);
2897
+ }
2898
+ &Inst::Extend {
2899
+ rd,
2900
+ rn,
2901
+ signed,
2902
+ from_bits,
2903
+ to_bits,
2904
+ } => {
2905
+ let (opc, size) = if signed {
2906
+ (0b00, OperandSize::from_bits(to_bits))
2907
+ } else {
2908
+ (0b10, OperandSize::Size32)
2909
+ };
2910
+ sink.put4(enc_bfm(opc, size, rd, rn, 0, from_bits - 1));
2911
+ }
2912
+ &Inst::Jump { ref dest } => {
2913
+ let off = sink.cur_offset();
2914
+ // Indicate that the jump uses a label, if so, so that a fixup can occur later.
2915
+ if let Some(l) = dest.as_label() {
2916
+ sink.use_label_at_offset(off, l, LabelUse::Branch26);
2917
+ sink.add_uncond_branch(off, off + 4, l);
2918
+ }
2919
+ // Emit the jump itself.
2920
+ sink.put4(enc_jump26(0b000101, dest.as_offset26_or_zero()));
2921
+ }
2922
+ &Inst::Args { .. } | &Inst::Rets { .. } => {
2923
+ // Nothing: this is a pseudoinstruction that serves
2924
+ // only to constrain registers at a certain point.
2925
+ }
2926
+ &Inst::Ret {} => {
2927
+ sink.put4(0xd65f03c0);
2928
+ }
2929
+ &Inst::AuthenticatedRet { key, is_hint } => {
2930
+ let (op2, is_hint) = match key {
2931
+ APIKey::AZ => (0b100, true),
2932
+ APIKey::ASP => (0b101, is_hint),
2933
+ APIKey::BZ => (0b110, true),
2934
+ APIKey::BSP => (0b111, is_hint),
2935
+ };
2936
+
2937
+ if is_hint {
2938
+ sink.put4(key.enc_auti_hint());
2939
+ Inst::Ret {}.emit(sink, emit_info, state);
2940
+ } else {
2941
+ sink.put4(0xd65f0bff | (op2 << 9)); // reta{key}
2942
+ }
2943
+ }
2944
+ &Inst::Call { ref info } => {
2945
+ let user_stack_map = state.take_stack_map();
2946
+ sink.add_reloc(Reloc::Arm64Call, &info.dest, 0);
2947
+ sink.put4(enc_jump26(0b100101, 0));
2948
+ if let Some(s) = user_stack_map {
2949
+ let offset = sink.cur_offset();
2950
+ sink.push_user_stack_map(state, offset, s);
2951
+ }
2952
+
2953
+ if let Some(try_call) = info.try_call_info.as_ref() {
2954
+ sink.add_try_call_site(
2955
+ Some(state.frame_layout.sp_to_fp()),
2956
+ try_call.exception_handlers(&state.frame_layout),
2957
+ );
2958
+ } else {
2959
+ sink.add_call_site();
2960
+ }
2961
+
2962
+ if info.callee_pop_size > 0 {
2963
+ let callee_pop_size =
2964
+ i32::try_from(info.callee_pop_size).expect("callee popped more than 2GB");
2965
+ for inst in AArch64MachineDeps::gen_sp_reg_adjust(-callee_pop_size) {
2966
+ inst.emit(sink, emit_info, state);
2967
+ }
2968
+ }
2969
+
2970
+ // Load any stack-carried return values.
2971
+ info.emit_retval_loads::<AArch64MachineDeps, _, _>(
2972
+ state.frame_layout().stackslots_size,
2973
+ |inst| inst.emit(sink, emit_info, state),
2974
+ |needed_space| Some(Inst::EmitIsland { needed_space }),
2975
+ );
2976
+
2977
+ // If this is a try-call, jump to the continuation
2978
+ // (normal-return) block.
2979
+ if let Some(try_call) = info.try_call_info.as_ref() {
2980
+ let jmp = Inst::Jump {
2981
+ dest: BranchTarget::Label(try_call.continuation),
2982
+ };
2983
+ jmp.emit(sink, emit_info, state);
2984
+ }
2985
+
2986
+ // We produce an island above if needed, so disable
2987
+ // the worst-case-size check in this case.
2988
+ start_off = sink.cur_offset();
2989
+ }
2990
+ &Inst::CallInd { ref info } => {
2991
+ let user_stack_map = state.take_stack_map();
2992
+ sink.put4(
2993
+ 0b1101011_0001_11111_000000_00000_00000 | (machreg_to_gpr(info.dest) << 5),
2994
+ );
2995
+ if let Some(s) = user_stack_map {
2996
+ let offset = sink.cur_offset();
2997
+ sink.push_user_stack_map(state, offset, s);
2998
+ }
2999
+
3000
+ if let Some(try_call) = info.try_call_info.as_ref() {
3001
+ sink.add_try_call_site(
3002
+ Some(state.frame_layout.sp_to_fp()),
3003
+ try_call.exception_handlers(&state.frame_layout),
3004
+ );
3005
+ } else {
3006
+ sink.add_call_site();
3007
+ }
3008
+
3009
+ if info.callee_pop_size > 0 {
3010
+ let callee_pop_size =
3011
+ i32::try_from(info.callee_pop_size).expect("callee popped more than 2GB");
3012
+ for inst in AArch64MachineDeps::gen_sp_reg_adjust(-callee_pop_size) {
3013
+ inst.emit(sink, emit_info, state);
3014
+ }
3015
+ }
3016
+
3017
+ // Load any stack-carried return values.
3018
+ info.emit_retval_loads::<AArch64MachineDeps, _, _>(
3019
+ state.frame_layout().stackslots_size,
3020
+ |inst| inst.emit(sink, emit_info, state),
3021
+ |needed_space| Some(Inst::EmitIsland { needed_space }),
3022
+ );
3023
+
3024
+ // If this is a try-call, jump to the continuation
3025
+ // (normal-return) block.
3026
+ if let Some(try_call) = info.try_call_info.as_ref() {
3027
+ let jmp = Inst::Jump {
3028
+ dest: BranchTarget::Label(try_call.continuation),
3029
+ };
3030
+ jmp.emit(sink, emit_info, state);
3031
+ }
3032
+
3033
+ // We produce an island above if needed, so disable
3034
+ // the worst-case-size check in this case.
3035
+ start_off = sink.cur_offset();
3036
+ }
3037
+ &Inst::ReturnCall { ref info } => {
3038
+ emit_return_call_common_sequence(sink, emit_info, state, info);
3039
+
3040
+ // Note: this is not `Inst::Jump { .. }.emit(..)` because we
3041
+ // have different metadata in this case: we don't have a label
3042
+ // for the target, but rather a function relocation.
3043
+ sink.add_reloc(Reloc::Arm64Call, &info.dest, 0);
3044
+ sink.put4(enc_jump26(0b000101, 0));
3045
+ sink.add_call_site();
3046
+
3047
+ // `emit_return_call_common_sequence` emits an island if
3048
+ // necessary, so we can safely disable the worst-case-size check
3049
+ // in this case.
3050
+ start_off = sink.cur_offset();
3051
+ }
3052
+ &Inst::ReturnCallInd { ref info } => {
3053
+ emit_return_call_common_sequence(sink, emit_info, state, info);
3054
+
3055
+ Inst::IndirectBr {
3056
+ rn: info.dest,
3057
+ targets: vec![],
3058
+ }
3059
+ .emit(sink, emit_info, state);
3060
+ sink.add_call_site();
3061
+
3062
+ // `emit_return_call_common_sequence` emits an island if
3063
+ // necessary, so we can safely disable the worst-case-size check
3064
+ // in this case.
3065
+ start_off = sink.cur_offset();
3066
+ }
3067
+ &Inst::CondBr {
3068
+ taken,
3069
+ not_taken,
3070
+ kind,
3071
+ } => {
3072
+ // Conditional part first.
3073
+ let cond_off = sink.cur_offset();
3074
+ if let Some(l) = taken.as_label() {
3075
+ sink.use_label_at_offset(cond_off, l, LabelUse::Branch19);
3076
+ let inverted = enc_conditional_br(taken, kind.invert()).to_le_bytes();
3077
+ sink.add_cond_branch(cond_off, cond_off + 4, l, &inverted[..]);
3078
+ }
3079
+ sink.put4(enc_conditional_br(taken, kind));
3080
+
3081
+ // Unconditional part next.
3082
+ let uncond_off = sink.cur_offset();
3083
+ if let Some(l) = not_taken.as_label() {
3084
+ sink.use_label_at_offset(uncond_off, l, LabelUse::Branch26);
3085
+ sink.add_uncond_branch(uncond_off, uncond_off + 4, l);
3086
+ }
3087
+ sink.put4(enc_jump26(0b000101, not_taken.as_offset26_or_zero()));
3088
+ }
3089
+ &Inst::TestBitAndBranch {
3090
+ taken,
3091
+ not_taken,
3092
+ kind,
3093
+ rn,
3094
+ bit,
3095
+ } => {
3096
+ // Emit the conditional branch first
3097
+ let cond_off = sink.cur_offset();
3098
+ if let Some(l) = taken.as_label() {
3099
+ sink.use_label_at_offset(cond_off, l, LabelUse::Branch14);
3100
+ let inverted =
3101
+ enc_test_bit_and_branch(kind.complement(), taken, rn, bit).to_le_bytes();
3102
+ sink.add_cond_branch(cond_off, cond_off + 4, l, &inverted[..]);
3103
+ }
3104
+ sink.put4(enc_test_bit_and_branch(kind, taken, rn, bit));
3105
+
3106
+ // Unconditional part next.
3107
+ let uncond_off = sink.cur_offset();
3108
+ if let Some(l) = not_taken.as_label() {
3109
+ sink.use_label_at_offset(uncond_off, l, LabelUse::Branch26);
3110
+ sink.add_uncond_branch(uncond_off, uncond_off + 4, l);
3111
+ }
3112
+ sink.put4(enc_jump26(0b000101, not_taken.as_offset26_or_zero()));
3113
+ }
3114
+ &Inst::TrapIf { kind, trap_code } => {
3115
+ let label = sink.defer_trap(trap_code);
3116
+ // condbr KIND, LABEL
3117
+ let off = sink.cur_offset();
3118
+ sink.put4(enc_conditional_br(BranchTarget::Label(label), kind));
3119
+ sink.use_label_at_offset(off, label, LabelUse::Branch19);
3120
+ }
3121
+ &Inst::IndirectBr { rn, .. } => {
3122
+ sink.put4(enc_br(rn));
3123
+ }
3124
+ &Inst::Nop0 => {}
3125
+ &Inst::Nop4 => {
3126
+ sink.put4(0xd503201f);
3127
+ }
3128
+ &Inst::Brk => {
3129
+ sink.put4(0xd43e0000);
3130
+ }
3131
+ &Inst::Udf { trap_code } => {
3132
+ sink.add_trap(trap_code);
3133
+ sink.put_data(Inst::TRAP_OPCODE);
3134
+ }
3135
+ &Inst::Adr { rd, off } => {
3136
+ assert!(off > -(1 << 20));
3137
+ assert!(off < (1 << 20));
3138
+ sink.put4(enc_adr(off, rd));
3139
+ }
3140
+ &Inst::Adrp { rd, off } => {
3141
+ assert!(off > -(1 << 20));
3142
+ assert!(off < (1 << 20));
3143
+ sink.put4(enc_adrp(off, rd));
3144
+ }
3145
+ &Inst::Word4 { data } => {
3146
+ sink.put4(data);
3147
+ }
3148
+ &Inst::Word8 { data } => {
3149
+ sink.put8(data);
3150
+ }
3151
+ &Inst::JTSequence {
3152
+ ridx,
3153
+ rtmp1,
3154
+ rtmp2,
3155
+ default,
3156
+ ref targets,
3157
+ ..
3158
+ } => {
3159
+ // This sequence is *one* instruction in the vcode, and is expanded only here at
3160
+ // emission time, because we cannot allow the regalloc to insert spills/reloads in
3161
+ // the middle; we depend on hardcoded PC-rel addressing below.
3162
+
3163
+ // Branch to default when condition code from prior comparison indicates.
3164
+ let br =
3165
+ enc_conditional_br(BranchTarget::Label(default), CondBrKind::Cond(Cond::Hs));
3166
+
3167
+ // No need to inform the sink's branch folding logic about this branch, because it
3168
+ // will not be merged with any other branch, flipped, or elided (it is not preceded
3169
+ // or succeeded by any other branch). Just emit it with the label use.
3170
+ let default_br_offset = sink.cur_offset();
3171
+ sink.use_label_at_offset(default_br_offset, default, LabelUse::Branch19);
3172
+ sink.put4(br);
3173
+
3174
+ // Overwrite the index with a zero when the above
3175
+ // branch misspeculates (Spectre mitigation). Save the
3176
+ // resulting index in rtmp2.
3177
+ let inst = Inst::CSel {
3178
+ rd: rtmp2,
3179
+ cond: Cond::Hs,
3180
+ rn: zero_reg(),
3181
+ rm: ridx,
3182
+ };
3183
+ inst.emit(sink, emit_info, state);
3184
+ // Prevent any data value speculation.
3185
+ Inst::Csdb.emit(sink, emit_info, state);
3186
+
3187
+ // Load address of jump table
3188
+ let inst = Inst::Adr { rd: rtmp1, off: 16 };
3189
+ inst.emit(sink, emit_info, state);
3190
+ // Load value out of jump table
3191
+ let inst = Inst::SLoad32 {
3192
+ rd: rtmp2,
3193
+ mem: AMode::reg_plus_reg_scaled_extended(
3194
+ rtmp1.to_reg(),
3195
+ rtmp2.to_reg(),
3196
+ ExtendOp::UXTW,
3197
+ ),
3198
+ flags: MemFlags::trusted(),
3199
+ };
3200
+ inst.emit(sink, emit_info, state);
3201
+ // Add base of jump table to jump-table-sourced block offset
3202
+ let inst = Inst::AluRRR {
3203
+ alu_op: ALUOp::Add,
3204
+ size: OperandSize::Size64,
3205
+ rd: rtmp1,
3206
+ rn: rtmp1.to_reg(),
3207
+ rm: rtmp2.to_reg(),
3208
+ };
3209
+ inst.emit(sink, emit_info, state);
3210
+ // Branch to computed address. (`targets` here is only used for successor queries
3211
+ // and is not needed for emission.)
3212
+ let inst = Inst::IndirectBr {
3213
+ rn: rtmp1.to_reg(),
3214
+ targets: vec![],
3215
+ };
3216
+ inst.emit(sink, emit_info, state);
3217
+ // Emit jump table (table of 32-bit offsets).
3218
+ let jt_off = sink.cur_offset();
3219
+ for &target in targets.iter() {
3220
+ let word_off = sink.cur_offset();
3221
+ // off_into_table is an addend here embedded in the label to be later patched
3222
+ // at the end of codegen. The offset is initially relative to this jump table
3223
+ // entry; with the extra addend, it'll be relative to the jump table's start,
3224
+ // after patching.
3225
+ let off_into_table = word_off - jt_off;
3226
+ sink.use_label_at_offset(word_off, target, LabelUse::PCRel32);
3227
+ sink.put4(off_into_table);
3228
+ }
3229
+
3230
+ // Lowering produces an EmitIsland before using a JTSequence, so we can safely
3231
+ // disable the worst-case-size check in this case.
3232
+ start_off = sink.cur_offset();
3233
+ }
3234
+ &Inst::LoadExtNameGot { rd, ref name } => {
3235
+ // See this CE Example for the variations of this with and without BTI & PAUTH
3236
+ // https://godbolt.org/z/ncqjbbvvn
3237
+ //
3238
+ // Emit the following code:
3239
+ // adrp rd, :got:X
3240
+ // ldr rd, [rd, :got_lo12:X]
3241
+
3242
+ // adrp rd, symbol
3243
+ sink.add_reloc(Reloc::Aarch64AdrGotPage21, &**name, 0);
3244
+ let inst = Inst::Adrp { rd, off: 0 };
3245
+ inst.emit(sink, emit_info, state);
3246
+
3247
+ // ldr rd, [rd, :got_lo12:X]
3248
+ sink.add_reloc(Reloc::Aarch64Ld64GotLo12Nc, &**name, 0);
3249
+ let inst = Inst::ULoad64 {
3250
+ rd,
3251
+ mem: AMode::reg(rd.to_reg()),
3252
+ flags: MemFlags::trusted(),
3253
+ };
3254
+ inst.emit(sink, emit_info, state);
3255
+ }
3256
+ &Inst::LoadExtNameNear {
3257
+ rd,
3258
+ ref name,
3259
+ offset,
3260
+ } => {
3261
+ // Emit the following code:
3262
+ // adrp rd, X
3263
+ // add rd, rd, :lo12:X
3264
+ //
3265
+ // See https://godbolt.org/z/855KEvM5r for an example.
3266
+
3267
+ // adrp rd, symbol
3268
+ sink.add_reloc(Reloc::Aarch64AdrPrelPgHi21, &**name, offset);
3269
+ let inst = Inst::Adrp { rd, off: 0 };
3270
+ inst.emit(sink, emit_info, state);
3271
+
3272
+ // add rd, rd, :lo12:X
3273
+ sink.add_reloc(Reloc::Aarch64AddAbsLo12Nc, &**name, offset);
3274
+ let inst = Inst::AluRRImm12 {
3275
+ alu_op: ALUOp::Add,
3276
+ size: OperandSize::Size64,
3277
+ rd,
3278
+ rn: rd.to_reg(),
3279
+ imm12: Imm12::ZERO,
3280
+ };
3281
+ inst.emit(sink, emit_info, state);
3282
+ }
3283
+ &Inst::LoadExtNameFar {
3284
+ rd,
3285
+ ref name,
3286
+ offset,
3287
+ } => {
3288
+ // With absolute offsets we set up a load from a preallocated space, and then jump
3289
+ // over it.
3290
+ //
3291
+ // Emit the following code:
3292
+ // ldr rd, #8
3293
+ // b #0x10
3294
+ // <8 byte space>
3295
+
3296
+ let inst = Inst::ULoad64 {
3297
+ rd,
3298
+ mem: AMode::Label {
3299
+ label: MemLabel::PCRel(8),
3300
+ },
3301
+ flags: MemFlags::trusted(),
3302
+ };
3303
+ inst.emit(sink, emit_info, state);
3304
+ let inst = Inst::Jump {
3305
+ dest: BranchTarget::ResolvedOffset(12),
3306
+ };
3307
+ inst.emit(sink, emit_info, state);
3308
+ sink.add_reloc(Reloc::Abs8, &**name, offset);
3309
+ sink.put8(0);
3310
+ }
3311
+ &Inst::LoadAddr { rd, ref mem } => {
3312
+ let mem = mem.clone();
3313
+ let (mem_insts, mem) = mem_finalize(Some(sink), &mem, I8, state);
3314
+ for inst in mem_insts.into_iter() {
3315
+ inst.emit(sink, emit_info, state);
3316
+ }
3317
+
3318
+ let (reg, index_reg, offset) = match mem {
3319
+ AMode::RegExtended { rn, rm, extendop } => {
3320
+ let r = rn;
3321
+ (r, Some((rm, extendop)), 0)
3322
+ }
3323
+ AMode::Unscaled { rn, simm9 } => {
3324
+ let r = rn;
3325
+ (r, None, simm9.value())
3326
+ }
3327
+ AMode::UnsignedOffset { rn, uimm12 } => {
3328
+ let r = rn;
3329
+ (r, None, uimm12.value() as i32)
3330
+ }
3331
+ _ => panic!("Unsupported case for LoadAddr: {mem:?}"),
3332
+ };
3333
+ let abs_offset = if offset < 0 {
3334
+ -offset as u64
3335
+ } else {
3336
+ offset as u64
3337
+ };
3338
+ let alu_op = if offset < 0 { ALUOp::Sub } else { ALUOp::Add };
3339
+
3340
+ if let Some((idx, extendop)) = index_reg {
3341
+ let add = Inst::AluRRRExtend {
3342
+ alu_op: ALUOp::Add,
3343
+ size: OperandSize::Size64,
3344
+ rd,
3345
+ rn: reg,
3346
+ rm: idx,
3347
+ extendop,
3348
+ };
3349
+
3350
+ add.emit(sink, emit_info, state);
3351
+ } else if offset == 0 {
3352
+ if reg != rd.to_reg() {
3353
+ let mov = Inst::Mov {
3354
+ size: OperandSize::Size64,
3355
+ rd,
3356
+ rm: reg,
3357
+ };
3358
+
3359
+ mov.emit(sink, emit_info, state);
3360
+ }
3361
+ } else if let Some(imm12) = Imm12::maybe_from_u64(abs_offset) {
3362
+ let add = Inst::AluRRImm12 {
3363
+ alu_op,
3364
+ size: OperandSize::Size64,
3365
+ rd,
3366
+ rn: reg,
3367
+ imm12,
3368
+ };
3369
+ add.emit(sink, emit_info, state);
3370
+ } else {
3371
+ // Use `tmp2` here: `reg` may be `spilltmp` if the `AMode` on this instruction
3372
+ // was initially an `SPOffset`. Assert that `tmp2` is truly free to use. Note
3373
+ // that no other instructions will be inserted here (we're emitting directly),
3374
+ // and a live range of `tmp2` should not span this instruction, so this use
3375
+ // should otherwise be correct.
3376
+ debug_assert!(rd.to_reg() != tmp2_reg());
3377
+ debug_assert!(reg != tmp2_reg());
3378
+ let tmp = writable_tmp2_reg();
3379
+ for insn in Inst::load_constant(tmp, abs_offset).into_iter() {
3380
+ insn.emit(sink, emit_info, state);
3381
+ }
3382
+ let add = Inst::AluRRR {
3383
+ alu_op,
3384
+ size: OperandSize::Size64,
3385
+ rd,
3386
+ rn: reg,
3387
+ rm: tmp.to_reg(),
3388
+ };
3389
+ add.emit(sink, emit_info, state);
3390
+ }
3391
+ }
3392
+ &Inst::Paci { key } => {
3393
+ let (crm, op2) = match key {
3394
+ APIKey::AZ => (0b0011, 0b000),
3395
+ APIKey::ASP => (0b0011, 0b001),
3396
+ APIKey::BZ => (0b0011, 0b010),
3397
+ APIKey::BSP => (0b0011, 0b011),
3398
+ };
3399
+
3400
+ sink.put4(0xd503211f | (crm << 8) | (op2 << 5));
3401
+ }
3402
+ &Inst::Xpaclri => sink.put4(0xd50320ff),
3403
+ &Inst::Bti { targets } => {
3404
+ let targets = match targets {
3405
+ BranchTargetType::None => 0b00,
3406
+ BranchTargetType::C => 0b01,
3407
+ BranchTargetType::J => 0b10,
3408
+ BranchTargetType::JC => 0b11,
3409
+ };
3410
+
3411
+ sink.put4(0xd503241f | targets << 6);
3412
+ }
3413
+ &Inst::EmitIsland { needed_space } => {
3414
+ if sink.island_needed(needed_space + 4) {
3415
+ let jump_around_label = sink.get_label();
3416
+ let jmp = Inst::Jump {
3417
+ dest: BranchTarget::Label(jump_around_label),
3418
+ };
3419
+ jmp.emit(sink, emit_info, state);
3420
+ sink.emit_island(needed_space + 4, &mut state.ctrl_plane);
3421
+ sink.bind_label(jump_around_label, &mut state.ctrl_plane);
3422
+ }
3423
+ }
3424
+
3425
+ &Inst::ElfTlsGetAddr {
3426
+ ref symbol,
3427
+ rd,
3428
+ tmp,
3429
+ } => {
3430
+ assert_eq!(xreg(0), rd.to_reg());
3431
+
3432
+ // See the original proposal for TLSDESC.
3433
+ // http://www.fsfla.org/~lxoliva/writeups/TLS/paper-lk2006.pdf
3434
+ //
3435
+ // Implement the TLSDESC instruction sequence:
3436
+ // adrp x0, :tlsdesc:tlsvar
3437
+ // ldr tmp, [x0, :tlsdesc_lo12:tlsvar]
3438
+ // add x0, x0, :tlsdesc_lo12:tlsvar
3439
+ // blr tmp
3440
+ // mrs tmp, tpidr_el0
3441
+ // add x0, x0, tmp
3442
+ //
3443
+ // This is the instruction sequence that GCC emits for ELF GD TLS Relocations in aarch64
3444
+ // See: https://gcc.godbolt.org/z/e4j7MdErh
3445
+
3446
+ // adrp x0, :tlsdesc:tlsvar
3447
+ sink.add_reloc(Reloc::Aarch64TlsDescAdrPage21, &**symbol, 0);
3448
+ Inst::Adrp { rd, off: 0 }.emit(sink, emit_info, state);
3449
+
3450
+ // ldr tmp, [x0, :tlsdesc_lo12:tlsvar]
3451
+ sink.add_reloc(Reloc::Aarch64TlsDescLd64Lo12, &**symbol, 0);
3452
+ Inst::ULoad64 {
3453
+ rd: tmp,
3454
+ mem: AMode::reg(rd.to_reg()),
3455
+ flags: MemFlags::trusted(),
3456
+ }
3457
+ .emit(sink, emit_info, state);
3458
+
3459
+ // add x0, x0, :tlsdesc_lo12:tlsvar
3460
+ sink.add_reloc(Reloc::Aarch64TlsDescAddLo12, &**symbol, 0);
3461
+ Inst::AluRRImm12 {
3462
+ alu_op: ALUOp::Add,
3463
+ size: OperandSize::Size64,
3464
+ rd,
3465
+ rn: rd.to_reg(),
3466
+ imm12: Imm12::maybe_from_u64(0).unwrap(),
3467
+ }
3468
+ .emit(sink, emit_info, state);
3469
+
3470
+ // blr tmp
3471
+ sink.add_reloc(Reloc::Aarch64TlsDescCall, &**symbol, 0);
3472
+ Inst::CallInd {
3473
+ info: crate::isa::Box::new(CallInfo::empty(tmp.to_reg(), CallConv::SystemV)),
3474
+ }
3475
+ .emit(sink, emit_info, state);
3476
+
3477
+ // mrs tmp, tpidr_el0
3478
+ sink.put4(0xd53bd040 | machreg_to_gpr(tmp.to_reg()));
3479
+
3480
+ // add x0, x0, tmp
3481
+ Inst::AluRRR {
3482
+ alu_op: ALUOp::Add,
3483
+ size: OperandSize::Size64,
3484
+ rd,
3485
+ rn: rd.to_reg(),
3486
+ rm: tmp.to_reg(),
3487
+ }
3488
+ .emit(sink, emit_info, state);
3489
+ }
3490
+
3491
+ &Inst::MachOTlsGetAddr { ref symbol, rd } => {
3492
+ // Each thread local variable gets a descriptor, where the first xword of the descriptor is a pointer
3493
+ // to a function that takes the descriptor address in x0, and after the function returns x0
3494
+ // contains the address for the thread local variable
3495
+ //
3496
+ // what we want to emit is basically:
3497
+ //
3498
+ // adrp x0, <label>@TLVPPAGE ; Load the address of the page of the thread local variable pointer (TLVP)
3499
+ // ldr x0, [x0, <label>@TLVPPAGEOFF] ; Load the descriptor's address into x0
3500
+ // ldr x1, [x0] ; Load the function pointer (the first part of the descriptor)
3501
+ // blr x1 ; Call the function pointer with the descriptor address in x0
3502
+ // ; x0 now contains the TLV address
3503
+
3504
+ assert_eq!(xreg(0), rd.to_reg());
3505
+ let rtmp = writable_xreg(1);
3506
+
3507
+ // adrp x0, <label>@TLVPPAGE
3508
+ sink.add_reloc(Reloc::MachOAarch64TlsAdrPage21, symbol, 0);
3509
+ sink.put4(0x90000000);
3510
+
3511
+ // ldr x0, [x0, <label>@TLVPPAGEOFF]
3512
+ sink.add_reloc(Reloc::MachOAarch64TlsAdrPageOff12, symbol, 0);
3513
+ sink.put4(0xf9400000);
3514
+
3515
+ // load [x0] into temp register
3516
+ Inst::ULoad64 {
3517
+ rd: rtmp,
3518
+ mem: AMode::reg(rd.to_reg()),
3519
+ flags: MemFlags::trusted(),
3520
+ }
3521
+ .emit(sink, emit_info, state);
3522
+
3523
+ // call function pointer in temp register
3524
+ Inst::CallInd {
3525
+ info: crate::isa::Box::new(CallInfo::empty(
3526
+ rtmp.to_reg(),
3527
+ CallConv::AppleAarch64,
3528
+ )),
3529
+ }
3530
+ .emit(sink, emit_info, state);
3531
+ }
3532
+
3533
+ &Inst::Unwind { ref inst } => {
3534
+ sink.add_unwind(inst.clone());
3535
+ }
3536
+
3537
+ &Inst::DummyUse { .. } => {}
3538
+
3539
+ &Inst::LabelAddress { dst, label } => {
3540
+ // We emit an ADR only, which is +/- 2MiB range. This
3541
+ // should be sufficient for the typical use-case of
3542
+ // this instruction, which is insmall trampolines to
3543
+ // get exception-handler addresses.
3544
+ let inst = Inst::Adr { rd: dst, off: 0 };
3545
+ let offset = sink.cur_offset();
3546
+ inst.emit(sink, emit_info, state);
3547
+ sink.use_label_at_offset(offset, label, LabelUse::Adr21);
3548
+ }
3549
+
3550
+ &Inst::StackProbeLoop { start, end, step } => {
3551
+ assert!(emit_info.0.enable_probestack());
3552
+
3553
+ // The loop generated here uses `start` as a counter register to
3554
+ // count backwards until negating it exceeds `end`. In other
3555
+ // words `start` is an offset from `sp` we're testing where
3556
+ // `end` is the max size we need to test. The loop looks like:
3557
+ //
3558
+ // loop_start:
3559
+ // sub start, start, #step
3560
+ // stur xzr, [sp, start]
3561
+ // cmn start, end
3562
+ // br.gt loop_start
3563
+ // loop_end:
3564
+ //
3565
+ // Note that this loop cannot use the spilltmp and tmp2
3566
+ // registers as those are currently used as the input to this
3567
+ // loop when generating the instruction. This means that some
3568
+ // more flavorful address modes and lowerings need to be
3569
+ // avoided.
3570
+ //
3571
+ // Perhaps someone more clever than I can figure out how to use
3572
+ // `subs` or the like and skip the `cmn`, but I can't figure it
3573
+ // out at this time.
3574
+
3575
+ let loop_start = sink.get_label();
3576
+ sink.bind_label(loop_start, &mut state.ctrl_plane);
3577
+
3578
+ Inst::AluRRImm12 {
3579
+ alu_op: ALUOp::Sub,
3580
+ size: OperandSize::Size64,
3581
+ rd: start,
3582
+ rn: start.to_reg(),
3583
+ imm12: step,
3584
+ }
3585
+ .emit(sink, emit_info, state);
3586
+ Inst::Store32 {
3587
+ rd: regs::zero_reg(),
3588
+ mem: AMode::RegReg {
3589
+ rn: regs::stack_reg(),
3590
+ rm: start.to_reg(),
3591
+ },
3592
+ flags: MemFlags::trusted(),
3593
+ }
3594
+ .emit(sink, emit_info, state);
3595
+ Inst::AluRRR {
3596
+ alu_op: ALUOp::AddS,
3597
+ size: OperandSize::Size64,
3598
+ rd: regs::writable_zero_reg(),
3599
+ rn: start.to_reg(),
3600
+ rm: end,
3601
+ }
3602
+ .emit(sink, emit_info, state);
3603
+
3604
+ let loop_end = sink.get_label();
3605
+ Inst::CondBr {
3606
+ taken: BranchTarget::Label(loop_start),
3607
+ not_taken: BranchTarget::Label(loop_end),
3608
+ kind: CondBrKind::Cond(Cond::Gt),
3609
+ }
3610
+ .emit(sink, emit_info, state);
3611
+ sink.bind_label(loop_end, &mut state.ctrl_plane);
3612
+ }
3613
+ }
3614
+
3615
+ let end_off = sink.cur_offset();
3616
+ debug_assert!(
3617
+ (end_off - start_off) <= Inst::worst_case_size()
3618
+ || matches!(self, Inst::EmitIsland { .. }),
3619
+ "Worst case size exceed for {:?}: {}",
3620
+ self,
3621
+ end_off - start_off
3622
+ );
3623
+
3624
+ state.clear_post_insn();
3625
+ }
3626
+
3627
+ fn pretty_print_inst(&self, state: &mut Self::State) -> String {
3628
+ self.print_with_state(state)
3629
+ }
3630
+ }
3631
+
3632
+ fn emit_return_call_common_sequence<T>(
3633
+ sink: &mut MachBuffer<Inst>,
3634
+ emit_info: &EmitInfo,
3635
+ state: &mut EmitState,
3636
+ info: &ReturnCallInfo<T>,
3637
+ ) {
3638
+ for inst in
3639
+ AArch64MachineDeps::gen_clobber_restore(CallConv::Tail, &emit_info.0, state.frame_layout())
3640
+ {
3641
+ inst.emit(sink, emit_info, state);
3642
+ }
3643
+
3644
+ let setup_area_size = state.frame_layout().setup_area_size;
3645
+ if setup_area_size > 0 {
3646
+ // N.B.: sp is already adjusted to the appropriate place by the
3647
+ // clobber-restore code (which also frees the fixed frame). Hence, there
3648
+ // is no need for the usual `mov sp, fp` here.
3649
+
3650
+ // `ldp fp, lr, [sp], #16`
3651
+ Inst::LoadP64 {
3652
+ rt: writable_fp_reg(),
3653
+ rt2: writable_link_reg(),
3654
+ mem: PairAMode::SPPostIndexed {
3655
+ // TODO: we could fold the increment for incoming_args_diff here, as long as that
3656
+ // value is less than 502*8, by adding it to `setup_area_size`.
3657
+ // https://developer.arm.com/documentation/ddi0596/2020-12/Base-Instructions/LDP--Load-Pair-of-Registers-
3658
+ simm7: SImm7Scaled::maybe_from_i64(i64::from(setup_area_size), types::I64).unwrap(),
3659
+ },
3660
+ flags: MemFlags::trusted(),
3661
+ }
3662
+ .emit(sink, emit_info, state);
3663
+ }
3664
+
3665
+ // Adjust SP to account for the possible over-allocation in the prologue.
3666
+ let incoming_args_diff = state.frame_layout().tail_args_size - info.new_stack_arg_size;
3667
+ if incoming_args_diff > 0 {
3668
+ for inst in
3669
+ AArch64MachineDeps::gen_sp_reg_adjust(i32::try_from(incoming_args_diff).unwrap())
3670
+ {
3671
+ inst.emit(sink, emit_info, state);
3672
+ }
3673
+ }
3674
+
3675
+ if let Some(key) = info.key {
3676
+ sink.put4(key.enc_auti_hint());
3677
+ }
3678
+ }