ceedling 0.9.0 → 1.0.1

This diff represents the content of publicly available package versions that have been released to one of the supported registries. The information contained in this diff is provided for informational purposes only and reflects changes between package versions as they appear in their respective public registries.
Files changed (1282) hide show
  1. checksums.yaml +7 -0
  2. data/GIT_COMMIT_SHA +1 -0
  3. data/Gemfile +23 -2
  4. data/Gemfile.lock +50 -0
  5. data/README.md +728 -42
  6. data/Rakefile +21 -75
  7. data/assets/ceedling +9 -0
  8. data/assets/ceedling.cmd +1 -0
  9. data/assets/default_gitignore +7 -0
  10. data/assets/example_file.c +16 -0
  11. data/assets/example_file.h +15 -0
  12. data/assets/example_file_call.c +13 -0
  13. data/assets/example_file_call.h +13 -0
  14. data/assets/project.yml +402 -0
  15. data/assets/test_example_file.c +20 -0
  16. data/assets/test_example_file_boom.c +20 -0
  17. data/assets/test_example_file_crash.c +25 -0
  18. data/assets/test_example_file_success.c +21 -0
  19. data/assets/test_example_file_unity_printf.c +19 -0
  20. data/assets/test_example_file_verbose.c +19 -0
  21. data/assets/test_example_file_with_mock.c +20 -0
  22. data/assets/test_example_with_parameterized_tests.c +28 -0
  23. data/assets/tests_with_defines/src/adc_hardware.c +18 -0
  24. data/assets/tests_with_defines/src/adc_hardware.h +13 -0
  25. data/assets/tests_with_defines/src/adc_hardware_configurator.c +18 -0
  26. data/assets/tests_with_defines/src/adc_hardware_configurator.h +17 -0
  27. data/assets/tests_with_defines/test/test_adc_hardware.c +28 -0
  28. data/assets/tests_with_defines/test/test_adc_hardware_special.c +28 -0
  29. data/assets/tests_with_preprocessing/src/adc_hardwareA.c +17 -0
  30. data/assets/tests_with_preprocessing/src/adc_hardwareA.h +13 -0
  31. data/assets/tests_with_preprocessing/src/adc_hardwareB.c +14 -0
  32. data/assets/tests_with_preprocessing/src/adc_hardwareB.h +13 -0
  33. data/assets/tests_with_preprocessing/src/adc_hardwareC.c +14 -0
  34. data/assets/tests_with_preprocessing/src/adc_hardwareC.h +13 -0
  35. data/assets/tests_with_preprocessing/src/adc_hardware_configuratorA.h +13 -0
  36. data/assets/tests_with_preprocessing/src/adc_hardware_configuratorB.h +15 -0
  37. data/assets/tests_with_preprocessing/src/adc_hardware_configuratorC.h +15 -0
  38. data/assets/tests_with_preprocessing/test/test_adc_hardwareA.c +41 -0
  39. data/assets/tests_with_preprocessing/test/test_adc_hardwareB.c +25 -0
  40. data/assets/tests_with_preprocessing/test/test_adc_hardwareC.c +29 -0
  41. data/assets/uncovered_example_file.c +12 -0
  42. data/bin/actions_wrapper.rb +50 -0
  43. data/bin/app_cfg.rb +134 -0
  44. data/bin/ceedling +146 -57
  45. data/bin/cli.rb +542 -0
  46. data/bin/cli_handler.rb +480 -0
  47. data/bin/cli_helper.rb +512 -0
  48. data/bin/configinator.rb +111 -0
  49. data/bin/mixinator.rb +136 -0
  50. data/bin/mixins.rb +12 -0
  51. data/bin/objects.yml +80 -0
  52. data/bin/path_validator.rb +54 -0
  53. data/bin/projectinator.rb +244 -0
  54. data/bin/versionator.rb +81 -0
  55. data/ceedling.gemspec +54 -14
  56. data/config/test_environment.rb +14 -0
  57. data/docs/BreakingChanges.md +260 -0
  58. data/docs/CODE_OF_CONDUCT.md +138 -0
  59. data/docs/CONTRIBUTING.md +240 -0
  60. data/docs/Ceedling Basic Porting.pdf +0 -0
  61. data/docs/Ceedling Managing Release Code.pdf +0 -0
  62. data/docs/Ceedling Working with IDEs.pdf +0 -0
  63. data/docs/CeedlingPacket.md +5651 -0
  64. data/docs/CeedlingPullRequestChecklist.md +24 -0
  65. data/docs/CeedlingUpgrade.md +83 -0
  66. data/docs/Changelog.md +493 -0
  67. data/docs/PluginDevelopmentGuide.md +764 -0
  68. data/docs/ReleaseNotes.md +353 -0
  69. data/docs/SECURITY.md +41 -0
  70. data/docs/ThrowTheSwitchCodingStandard.md +207 -0
  71. data/examples/temp_sensor/README.md +18 -0
  72. data/examples/temp_sensor/mixin/add_gcov.yml +51 -0
  73. data/examples/temp_sensor/mixin/add_unity_helper.yml +26 -0
  74. data/examples/temp_sensor/project.yml +355 -70
  75. data/examples/temp_sensor/src/AdcConductor.c +49 -42
  76. data/examples/temp_sensor/src/AdcConductor.h +20 -11
  77. data/examples/temp_sensor/src/AdcHardware.c +34 -27
  78. data/examples/temp_sensor/src/AdcHardware.h +18 -11
  79. data/examples/temp_sensor/src/AdcHardwareConfigurator.c +25 -18
  80. data/examples/temp_sensor/src/AdcHardwareConfigurator.h +17 -10
  81. data/examples/temp_sensor/src/AdcModel.c +40 -33
  82. data/examples/temp_sensor/src/AdcModel.h +20 -13
  83. data/examples/temp_sensor/src/AdcTemperatureSensor.c +58 -51
  84. data/examples/temp_sensor/src/AdcTemperatureSensor.h +17 -10
  85. data/examples/temp_sensor/src/Executor.c +32 -25
  86. data/examples/temp_sensor/src/Executor.h +16 -9
  87. data/examples/temp_sensor/src/IntrinsicsWrapper.c +25 -18
  88. data/examples/temp_sensor/src/IntrinsicsWrapper.h +14 -7
  89. data/examples/temp_sensor/src/Main.c +53 -46
  90. data/examples/temp_sensor/src/Main.h +14 -7
  91. data/examples/temp_sensor/src/Model.c +17 -10
  92. data/examples/temp_sensor/src/Model.h +15 -8
  93. data/examples/temp_sensor/src/ModelConfig.h +14 -7
  94. data/examples/temp_sensor/src/TaskScheduler.c +79 -72
  95. data/examples/temp_sensor/src/TaskScheduler.h +18 -11
  96. data/examples/temp_sensor/src/TemperatureCalculator.c +38 -27
  97. data/examples/temp_sensor/src/TemperatureCalculator.h +15 -6
  98. data/examples/temp_sensor/src/TemperatureFilter.c +45 -39
  99. data/examples/temp_sensor/src/TemperatureFilter.h +17 -10
  100. data/examples/temp_sensor/src/TimerConductor.c +22 -15
  101. data/examples/temp_sensor/src/TimerConductor.h +16 -9
  102. data/examples/temp_sensor/src/TimerConfigurator.c +58 -51
  103. data/examples/temp_sensor/src/TimerConfigurator.h +22 -15
  104. data/examples/temp_sensor/src/TimerHardware.c +22 -15
  105. data/examples/temp_sensor/src/TimerHardware.h +15 -8
  106. data/examples/temp_sensor/src/TimerInterruptConfigurator.c +62 -55
  107. data/examples/temp_sensor/src/TimerInterruptConfigurator.h +20 -13
  108. data/examples/temp_sensor/src/TimerInterruptHandler.c +32 -25
  109. data/examples/temp_sensor/src/TimerInterruptHandler.h +17 -10
  110. data/examples/temp_sensor/src/TimerModel.c +16 -9
  111. data/examples/temp_sensor/src/TimerModel.h +15 -8
  112. data/examples/temp_sensor/src/Types.h +97 -103
  113. data/examples/temp_sensor/src/UsartBaudRateRegisterCalculator.c +25 -18
  114. data/examples/temp_sensor/src/UsartBaudRateRegisterCalculator.h +15 -6
  115. data/examples/temp_sensor/src/UsartConductor.c +28 -21
  116. data/examples/temp_sensor/src/UsartConductor.h +14 -7
  117. data/examples/temp_sensor/src/UsartConfigurator.c +46 -39
  118. data/examples/temp_sensor/src/UsartConfigurator.h +20 -13
  119. data/examples/temp_sensor/src/UsartHardware.c +29 -34
  120. data/examples/temp_sensor/src/UsartHardware.h +16 -10
  121. data/examples/temp_sensor/src/UsartModel.c +41 -34
  122. data/examples/temp_sensor/src/UsartModel.h +17 -10
  123. data/examples/temp_sensor/src/UsartPutChar.c +23 -16
  124. data/examples/temp_sensor/src/UsartPutChar.h +15 -8
  125. data/examples/temp_sensor/src/UsartTransmitBufferStatus.c +14 -7
  126. data/examples/temp_sensor/src/UsartTransmitBufferStatus.h +15 -8
  127. data/examples/temp_sensor/test/TestExecutor.c +43 -0
  128. data/examples/temp_sensor/test/TestMain.c +31 -0
  129. data/examples/temp_sensor/test/TestModel.c +27 -0
  130. data/examples/temp_sensor/test/TestTaskScheduler.c +111 -0
  131. data/examples/temp_sensor/test/TestTemperatureCalculator.c +43 -0
  132. data/examples/temp_sensor/test/TestTemperatureFilter.c +86 -0
  133. data/examples/temp_sensor/test/TestTimerConductor.c +39 -0
  134. data/examples/temp_sensor/test/TestTimerHardware.c +33 -0
  135. data/examples/temp_sensor/test/TestTimerIntegrated.c +53 -0
  136. data/examples/temp_sensor/test/TestTimerModel.c +25 -0
  137. data/examples/temp_sensor/test/TestUsartBaudRateRegisterCalculator.c +28 -0
  138. data/examples/temp_sensor/test/TestUsartConductor.c +47 -0
  139. data/examples/temp_sensor/test/TestUsartHardware.c +43 -0
  140. data/examples/temp_sensor/test/TestUsartIntegrated.c +63 -0
  141. data/examples/temp_sensor/test/TestUsartModel.c +47 -0
  142. data/examples/temp_sensor/test/adc/TestAdcConductor.c +128 -0
  143. data/examples/temp_sensor/test/adc/TestAdcHardware.c +51 -0
  144. data/examples/temp_sensor/test/adc/TestAdcModel.c +40 -0
  145. data/examples/temp_sensor/test/support/UnityHelper.c +19 -10
  146. data/examples/temp_sensor/test/support/UnityHelper.h +17 -12
  147. data/lib/ceedling/application.rb +26 -0
  148. data/lib/ceedling/backtrace.gdb +5 -0
  149. data/lib/ceedling/build_batchinator.rb +113 -0
  150. data/lib/ceedling/cacheinator.rb +53 -0
  151. data/lib/ceedling/cacheinator_helper.rb +41 -0
  152. data/lib/ceedling/config_matchinator.rb +192 -0
  153. data/lib/ceedling/config_walkinator.rb +35 -0
  154. data/lib/ceedling/configurator.rb +735 -0
  155. data/lib/ceedling/configurator_builder.rb +558 -0
  156. data/lib/ceedling/configurator_plugins.rb +165 -0
  157. data/lib/ceedling/configurator_setup.rb +799 -0
  158. data/lib/ceedling/configurator_validator.rb +203 -0
  159. data/lib/ceedling/constants.rb +160 -0
  160. data/lib/ceedling/defaults.rb +477 -0
  161. data/lib/ceedling/defineinator.rb +90 -0
  162. data/lib/ceedling/dependinator.rb +31 -0
  163. data/lib/ceedling/encodinator.rb +26 -0
  164. data/lib/ceedling/erb_wrapper.rb +16 -0
  165. data/lib/ceedling/exceptions.rb +47 -0
  166. data/lib/ceedling/file_finder.rb +183 -0
  167. data/lib/ceedling/file_finder_helper.rb +116 -0
  168. data/lib/ceedling/file_path_collection_utils.rb +137 -0
  169. data/lib/ceedling/file_path_utils.rb +190 -0
  170. data/lib/ceedling/file_system_wrapper.rb +16 -0
  171. data/lib/ceedling/file_wrapper.rb +122 -0
  172. data/lib/ceedling/flaginator.rb +65 -0
  173. data/lib/ceedling/generator.rb +365 -0
  174. data/lib/ceedling/generator_helper.rb +78 -0
  175. data/lib/ceedling/generator_mocks.rb +41 -0
  176. data/lib/ceedling/generator_test_results.rb +270 -0
  177. data/lib/ceedling/generator_test_results_backtrace.rb +215 -0
  178. data/lib/ceedling/generator_test_results_sanity_checker.rb +70 -0
  179. data/lib/ceedling/generator_test_runner.rb +84 -0
  180. data/lib/ceedling/include_pathinator.rb +83 -0
  181. data/lib/ceedling/loginator.rb +326 -0
  182. data/lib/ceedling/makefile.rb +52 -0
  183. data/lib/ceedling/objects.yml +352 -0
  184. data/lib/ceedling/parsing_parcels.rb +77 -0
  185. data/lib/ceedling/plugin.rb +30 -0
  186. data/lib/ceedling/plugin_manager.rb +133 -0
  187. data/lib/ceedling/plugin_manager_helper.rb +25 -0
  188. data/lib/ceedling/plugin_reportinator.rb +139 -0
  189. data/lib/ceedling/plugin_reportinator_helper.rb +84 -0
  190. data/lib/ceedling/preprocessinator.rb +239 -0
  191. data/lib/ceedling/preprocessinator_extractor.rb +257 -0
  192. data/lib/ceedling/preprocessinator_file_handler.rb +229 -0
  193. data/lib/ceedling/preprocessinator_includes_handler.rb +382 -0
  194. data/lib/ceedling/rake_utils.rb +23 -0
  195. data/lib/ceedling/rake_wrapper.rb +40 -0
  196. data/lib/ceedling/rakefile.rb +145 -0
  197. data/lib/ceedling/release_invoker.rb +68 -0
  198. data/lib/ceedling/release_invoker_helper.rb +12 -0
  199. data/lib/ceedling/reportinator.rb +124 -0
  200. data/lib/ceedling/rules_release.rake +107 -0
  201. data/lib/ceedling/rules_tests.rake +62 -0
  202. data/lib/ceedling/setupinator.rb +199 -0
  203. data/lib/ceedling/stream_wrapper.rb +51 -0
  204. data/lib/ceedling/system_utils.rb +43 -0
  205. data/lib/ceedling/system_wrapper.rb +150 -0
  206. data/lib/ceedling/task_invoker.rb +70 -0
  207. data/lib/ceedling/tasks_base.rake +39 -0
  208. data/lib/ceedling/tasks_filesystem.rake +99 -0
  209. data/lib/ceedling/tasks_release.rake +43 -0
  210. data/lib/ceedling/tasks_tests.rake +71 -0
  211. data/lib/ceedling/test_context_extractor.rb +379 -0
  212. data/lib/ceedling/test_invoker.rb +506 -0
  213. data/lib/ceedling/test_invoker_helper.rb +347 -0
  214. data/lib/ceedling/test_runner_manager.rb +47 -0
  215. data/lib/ceedling/tool_executor.rb +233 -0
  216. data/lib/ceedling/tool_executor_helper.rb +107 -0
  217. data/lib/ceedling/tool_validator.rb +149 -0
  218. data/lib/ceedling/verbosinator.rb +22 -0
  219. data/lib/ceedling/yaml_wrapper.rb +37 -0
  220. data/lib/ceedling.rb +12 -4
  221. data/lib/version.rb +24 -0
  222. data/license.txt +24 -0
  223. data/plugins/beep/README.md +133 -0
  224. data/plugins/beep/config/defaults.yml +12 -0
  225. data/plugins/beep/config/defaults_beep.rb +67 -0
  226. data/plugins/beep/lib/beep.rb +85 -0
  227. data/plugins/bullseye/README.md +81 -0
  228. data/plugins/bullseye/bullseye.rake +180 -0
  229. data/plugins/bullseye/config/defaults.yml +66 -0
  230. data/plugins/bullseye/lib/bullseye.rb +203 -0
  231. data/plugins/command_hooks/README.md +241 -0
  232. data/plugins/command_hooks/lib/command_hooks.rb +231 -0
  233. data/plugins/compile_commands_json_db/README.md +40 -0
  234. data/plugins/compile_commands_json_db/lib/compile_commands_json_db.rb +51 -0
  235. data/plugins/dependencies/README.md +321 -0
  236. data/plugins/dependencies/Rakefile +188 -0
  237. data/plugins/dependencies/config/defaults.yml +78 -0
  238. data/plugins/dependencies/dependencies.rake +157 -0
  239. data/plugins/dependencies/example/boss/project.yml +231 -0
  240. data/plugins/dependencies/example/boss/src/boss.c +80 -0
  241. data/plugins/dependencies/example/boss/src/boss.h +16 -0
  242. data/plugins/dependencies/example/boss/src/main.c +45 -0
  243. data/plugins/dependencies/example/boss/test/test_boss.c +118 -0
  244. data/plugins/dependencies/example/supervisor/project.yml +165 -0
  245. data/plugins/dependencies/example/supervisor/src/supervisor.c +45 -0
  246. data/plugins/dependencies/example/supervisor/src/supervisor.h +14 -0
  247. data/plugins/dependencies/example/supervisor/test/test_supervisor.c +58 -0
  248. data/plugins/dependencies/example/version.tar.gzip +0 -0
  249. data/plugins/dependencies/example/workerbees.zip +0 -0
  250. data/plugins/dependencies/lib/dependencies.rb +531 -0
  251. data/plugins/fff/README.md +242 -0
  252. data/plugins/fff/Rakefile +26 -0
  253. data/plugins/fff/config/fff.yml +13 -0
  254. data/plugins/fff/examples/fff_example/project.yml +145 -0
  255. data/plugins/fff/examples/fff_example/src/bar.c +8 -0
  256. data/plugins/fff/examples/fff_example/src/bar.h +21 -0
  257. data/plugins/fff/examples/fff_example/src/custom_types.h +13 -0
  258. data/plugins/fff/examples/fff_example/src/display.c +14 -0
  259. data/plugins/fff/examples/fff_example/src/display.h +23 -0
  260. data/plugins/fff/examples/fff_example/src/event_processor.c +100 -0
  261. data/plugins/fff/examples/fff_example/src/event_processor.h +18 -0
  262. data/plugins/fff/examples/fff_example/src/foo.c +23 -0
  263. data/plugins/fff/examples/fff_example/src/foo.h +15 -0
  264. data/plugins/fff/examples/fff_example/src/subfolder/zzz.c +8 -0
  265. data/plugins/fff/examples/fff_example/src/subfolder/zzz.h +13 -0
  266. data/plugins/fff/examples/fff_example/test/test_event_processor.c +160 -0
  267. data/plugins/fff/examples/fff_example/test/test_foo.c +54 -0
  268. data/plugins/fff/lib/fff.rb +90 -0
  269. data/plugins/fff/lib/fff_mock_generator.rb +172 -0
  270. data/plugins/fff/spec/fff_mock_header_generator_spec.rb +311 -0
  271. data/plugins/fff/spec/fff_mock_source_generator_spec.rb +156 -0
  272. data/plugins/fff/spec/header_generator.rb +58 -0
  273. data/plugins/fff/spec/spec_helper.rb +103 -0
  274. data/plugins/fff/src/fff_unity_helper.h +40 -0
  275. data/plugins/fff/vendor/fff/LICENSE +25 -0
  276. data/plugins/fff/vendor/fff/Makefile +10 -0
  277. data/plugins/fff/vendor/fff/README.md +454 -0
  278. data/plugins/fff/vendor/fff/buildandtest +15 -0
  279. data/plugins/fff/vendor/fff/examples/Makefile +7 -0
  280. data/plugins/fff/vendor/fff/examples/driver_testing/Makefile +64 -0
  281. data/plugins/fff/vendor/fff/examples/driver_testing/driver.c +32 -0
  282. data/plugins/fff/vendor/fff/examples/driver_testing/driver.h +21 -0
  283. data/plugins/fff/vendor/fff/examples/driver_testing/driver.test.cpp +58 -0
  284. data/plugins/fff/vendor/fff/examples/driver_testing/driver.test.fff.cpp +70 -0
  285. data/plugins/fff/vendor/fff/examples/driver_testing/hardware_abstraction.h +25 -0
  286. data/plugins/fff/vendor/fff/examples/driver_testing/registers.h +23 -0
  287. data/plugins/fff/vendor/fff/examples/embedded_ui/DISPLAY.h +27 -0
  288. data/plugins/fff/vendor/fff/examples/embedded_ui/Kata.txt +25 -0
  289. data/plugins/fff/vendor/fff/examples/embedded_ui/Makefile +67 -0
  290. data/plugins/fff/vendor/fff/examples/embedded_ui/SYSTEM.h +31 -0
  291. data/plugins/fff/vendor/fff/examples/embedded_ui/UI.c +56 -0
  292. data/plugins/fff/vendor/fff/examples/embedded_ui/UI.h +22 -0
  293. data/plugins/fff/vendor/fff/examples/embedded_ui/UI_test_ansic.c +191 -0
  294. data/plugins/fff/vendor/fff/examples/embedded_ui/UI_test_cpp.cpp +144 -0
  295. data/plugins/fff/vendor/fff/examples/embedded_ui/test_suite_template.c +42 -0
  296. data/plugins/fff/vendor/fff/fakegen.rb +428 -0
  297. data/plugins/fff/vendor/fff/fff.h +5122 -0
  298. data/plugins/fff/vendor/fff/gtest/Makefile +22 -0
  299. data/plugins/fff/vendor/fff/gtest/gtest-all.cc +9118 -0
  300. data/plugins/fff/vendor/fff/gtest/gtest-main.cc +6 -0
  301. data/plugins/fff/vendor/fff/gtest/gtest.h +19547 -0
  302. data/plugins/fff/vendor/fff/test/Makefile +81 -0
  303. data/plugins/fff/vendor/fff/test/c_test_framework.h +25 -0
  304. data/plugins/fff/vendor/fff/test/fff_test_c.c +116 -0
  305. data/plugins/fff/vendor/fff/test/fff_test_cpp.cpp +53 -0
  306. data/plugins/fff/vendor/fff/test/fff_test_global_c.c +84 -0
  307. data/plugins/fff/vendor/fff/test/fff_test_global_cpp.cpp +31 -0
  308. data/plugins/fff/vendor/fff/test/global_fakes.c +21 -0
  309. data/plugins/fff/vendor/fff/test/global_fakes.h +47 -0
  310. data/plugins/fff/vendor/fff/test/test_cases.include +276 -0
  311. data/plugins/gcov/README.md +893 -0
  312. data/plugins/gcov/config/defaults.yml +30 -0
  313. data/plugins/gcov/config/defaults_gcov.rb +109 -0
  314. data/plugins/gcov/gcov.rake +100 -0
  315. data/plugins/gcov/lib/gcov.rb +282 -0
  316. data/plugins/gcov/lib/gcov_constants.rb +63 -0
  317. data/plugins/gcov/lib/gcovr_reportinator.rb +425 -0
  318. data/plugins/gcov/lib/reportgenerator_reportinator.rb +220 -0
  319. data/plugins/gcov/lib/reportinator_helper.rb +30 -0
  320. data/plugins/module_generator/README.md +267 -0
  321. data/plugins/module_generator/Rakefile +232 -0
  322. data/plugins/module_generator/assets/stubby1.h +13 -0
  323. data/plugins/module_generator/assets/stubby2.h +15 -0
  324. data/plugins/module_generator/config/module_generator.yml +13 -0
  325. data/plugins/module_generator/example/project.yml +174 -0
  326. data/plugins/module_generator/lib/module_generator.rb +122 -0
  327. data/plugins/module_generator/module_generator.rake +69 -0
  328. data/plugins/report_build_warnings_log/README.md +40 -0
  329. data/plugins/report_build_warnings_log/config/defaults.yml +12 -0
  330. data/plugins/report_build_warnings_log/lib/report_build_warnings_log.rb +143 -0
  331. data/plugins/report_tests_gtestlike_stdout/README.md +96 -0
  332. data/plugins/report_tests_gtestlike_stdout/assets/template.erb +83 -0
  333. data/plugins/report_tests_gtestlike_stdout/config/report_tests_gtestlike_stdout.yml +11 -0
  334. data/plugins/report_tests_gtestlike_stdout/lib/report_tests_gtestlike_stdout.rb +69 -0
  335. data/plugins/report_tests_ide_stdout/README.md +62 -0
  336. data/plugins/report_tests_ide_stdout/config/report_tests_ide_stdout.yml +11 -0
  337. data/plugins/report_tests_ide_stdout/lib/report_tests_ide_stdout.rb +72 -0
  338. data/plugins/report_tests_log_factory/README.md +446 -0
  339. data/plugins/report_tests_log_factory/config/defaults.yml +11 -0
  340. data/plugins/report_tests_log_factory/lib/cppunit_tests_reporter.rb +100 -0
  341. data/plugins/report_tests_log_factory/lib/html_tests_reporter.rb +181 -0
  342. data/plugins/report_tests_log_factory/lib/json_tests_reporter.rb +72 -0
  343. data/plugins/report_tests_log_factory/lib/junit_tests_reporter.rb +197 -0
  344. data/plugins/report_tests_log_factory/lib/report_tests_log_factory.rb +135 -0
  345. data/plugins/report_tests_log_factory/lib/tests_reporter.rb +70 -0
  346. data/plugins/report_tests_log_factory/sample_html_report.png +0 -0
  347. data/plugins/report_tests_pretty_stdout/README.md +54 -0
  348. data/plugins/report_tests_pretty_stdout/assets/template.erb +63 -0
  349. data/plugins/report_tests_pretty_stdout/config/report_tests_pretty_stdout.yml +11 -0
  350. data/plugins/report_tests_pretty_stdout/lib/report_tests_pretty_stdout.rb +73 -0
  351. data/plugins/report_tests_raw_output_log/README.md +50 -0
  352. data/plugins/report_tests_raw_output_log/lib/report_tests_raw_output_log.rb +129 -0
  353. data/plugins/report_tests_teamcity_stdout/README.md +94 -0
  354. data/plugins/report_tests_teamcity_stdout/config/defaults.yml +12 -0
  355. data/plugins/report_tests_teamcity_stdout/config/report_tests_teamcity_stdout.yml +11 -0
  356. data/plugins/report_tests_teamcity_stdout/lib/report_tests_teamcity_stdout.rb +163 -0
  357. data/spec/config_walkinator_spec.rb +62 -0
  358. data/spec/configurator_builder_spec.rb +16 -0
  359. data/spec/configurator_helper_spec.rb +12 -0
  360. data/spec/configurator_spec.rb +18 -0
  361. data/spec/file_finder_helper_spec.rb +73 -0
  362. data/spec/gcov/gcov_deployment_spec.rb +135 -0
  363. data/spec/gcov/gcov_test_cases_spec.rb +344 -0
  364. data/spec/generator_test_results_sanity_checker_spec.rb +104 -0
  365. data/spec/generator_test_results_spec.rb +131 -0
  366. data/spec/manual/stress_test.rb +31 -0
  367. data/spec/parsing_parcels_spec.rb +66 -0
  368. data/spec/preprocessinator_extractor_spec.rb +408 -0
  369. data/spec/preprocessinator_includes_handler_spec.rb +289 -0
  370. data/spec/reportinator_spec.rb +26 -0
  371. data/spec/spec_helper.rb +31 -0
  372. data/spec/spec_system_helper.rb +994 -0
  373. data/spec/support/other_target.yml +7 -0
  374. data/spec/support/target.yml +7 -0
  375. data/spec/support/test_example.fail +25 -0
  376. data/spec/support/test_example.pass +25 -0
  377. data/spec/support/test_example_empty.pass +15 -0
  378. data/spec/support/test_example_ignore.pass +25 -0
  379. data/spec/support/test_example_mangled.pass +22 -0
  380. data/spec/support/test_example_with_time.pass +25 -0
  381. data/spec/system/deployment_as_gem_spec.rb +76 -0
  382. data/spec/system/deployment_as_vendor_spec.rb +123 -0
  383. data/spec/system/example_temp_sensor_spec.rb +264 -0
  384. data/spec/system/upgrade_as_vendor_spec.rb +68 -0
  385. data/spec/system_utils_spec.rb +65 -0
  386. data/spec/test_context_extractor_spec.rb +328 -0
  387. data/spec/tool_executor_helper_spec.rb +219 -0
  388. data/spec/uncategorized_specs_spec.rb +15 -0
  389. data/vendor/c_exception/README.md +236 -0
  390. data/vendor/c_exception/docs/CException.md +289 -0
  391. data/vendor/c_exception/docs/CODE_OF_CONDUCT.md +138 -0
  392. data/vendor/c_exception/docs/CONTRIBUTING.md +238 -0
  393. data/vendor/c_exception/docs/ThrowTheSwitchCodingStandard.md +207 -0
  394. data/vendor/c_exception/lib/CException.c +59 -0
  395. data/vendor/c_exception/lib/CException.h +122 -0
  396. data/vendor/c_exception/lib/meson.build +11 -0
  397. data/vendor/c_exception/license.txt +22 -0
  398. data/vendor/c_exception/meson.build +14 -0
  399. data/vendor/c_exception/project.yml +263 -0
  400. data/vendor/c_exception/test/TestException.c +398 -0
  401. data/vendor/c_exception/test/support/CExceptionConfig.h +53 -0
  402. data/vendor/cmock/Gemfile +1 -0
  403. data/vendor/cmock/LICENSE.txt +21 -0
  404. data/vendor/cmock/README.md +55 -0
  405. data/vendor/cmock/cmock.gemspec +34 -0
  406. data/vendor/cmock/config/production_environment.rb +13 -0
  407. data/vendor/cmock/config/test_environment.rb +17 -0
  408. data/vendor/cmock/docs/CMockChangeLog.md +166 -0
  409. data/vendor/cmock/docs/CMockKnownIssues.md +13 -0
  410. data/vendor/cmock/docs/CMock_ArgumentValidation.md +274 -0
  411. data/vendor/cmock/docs/CMock_Summary.md +866 -0
  412. data/vendor/cmock/docs/CODE_OF_CONDUCT.md +138 -0
  413. data/vendor/cmock/docs/CONTRIBUTING.md +238 -0
  414. data/vendor/cmock/docs/ThrowTheSwitchCodingStandard.md +207 -0
  415. data/vendor/cmock/examples/make_example/Makefile +30 -0
  416. data/vendor/cmock/examples/make_example/src/foo.c +12 -0
  417. data/vendor/cmock/examples/make_example/src/foo.h +12 -0
  418. data/vendor/cmock/examples/make_example/src/main.c +22 -0
  419. data/vendor/cmock/examples/make_example/test/test_foo.c +24 -0
  420. data/vendor/cmock/examples/make_example/test/test_main.c +22 -0
  421. data/vendor/cmock/examples/temp_sensor/rakefile.rb +49 -0
  422. data/vendor/cmock/examples/temp_sensor/rakefile_helper.rb +280 -0
  423. data/vendor/cmock/examples/temp_sensor/src/AT91SAM7X256.h +2564 -0
  424. data/vendor/cmock/examples/temp_sensor/src/AdcConductor.c +49 -0
  425. data/vendor/cmock/examples/temp_sensor/src/AdcConductor.h +18 -0
  426. data/vendor/cmock/examples/temp_sensor/src/AdcHardware.c +34 -0
  427. data/vendor/cmock/examples/temp_sensor/src/AdcHardware.h +16 -0
  428. data/vendor/cmock/examples/temp_sensor/src/AdcHardwareConfigurator.c +25 -0
  429. data/vendor/cmock/examples/temp_sensor/src/AdcHardwareConfigurator.h +17 -0
  430. data/vendor/cmock/examples/temp_sensor/src/AdcModel.c +40 -0
  431. data/vendor/cmock/examples/temp_sensor/src/AdcModel.h +20 -0
  432. data/vendor/cmock/examples/temp_sensor/src/AdcTemperatureSensor.c +58 -0
  433. data/vendor/cmock/examples/temp_sensor/src/AdcTemperatureSensor.h +17 -0
  434. data/vendor/cmock/examples/temp_sensor/src/Executor.c +32 -0
  435. data/vendor/cmock/examples/temp_sensor/src/Executor.h +16 -0
  436. data/vendor/cmock/examples/temp_sensor/src/IntrinsicsWrapper.c +25 -0
  437. data/vendor/cmock/examples/temp_sensor/src/IntrinsicsWrapper.h +14 -0
  438. data/vendor/cmock/examples/temp_sensor/src/Main.c +53 -0
  439. data/vendor/cmock/examples/temp_sensor/src/Main.h +14 -0
  440. data/vendor/cmock/examples/temp_sensor/src/Model.c +17 -0
  441. data/vendor/cmock/examples/temp_sensor/src/Model.h +15 -0
  442. data/vendor/cmock/examples/temp_sensor/src/ModelConfig.h +14 -0
  443. data/vendor/cmock/examples/temp_sensor/src/TaskScheduler.c +79 -0
  444. data/vendor/cmock/examples/temp_sensor/src/TaskScheduler.h +18 -0
  445. data/vendor/cmock/examples/temp_sensor/src/TemperatureCalculator.c +34 -0
  446. data/vendor/cmock/examples/temp_sensor/src/TemperatureCalculator.h +13 -0
  447. data/vendor/cmock/examples/temp_sensor/src/TemperatureFilter.c +49 -0
  448. data/vendor/cmock/examples/temp_sensor/src/TemperatureFilter.h +17 -0
  449. data/vendor/cmock/examples/temp_sensor/src/TimerConductor.c +22 -0
  450. data/vendor/cmock/examples/temp_sensor/src/TimerConductor.h +16 -0
  451. data/vendor/cmock/examples/temp_sensor/src/TimerConfigurator.c +58 -0
  452. data/vendor/cmock/examples/temp_sensor/src/TimerConfigurator.h +22 -0
  453. data/vendor/cmock/examples/temp_sensor/src/TimerHardware.c +22 -0
  454. data/vendor/cmock/examples/temp_sensor/src/TimerHardware.h +15 -0
  455. data/vendor/cmock/examples/temp_sensor/src/TimerInterruptConfigurator.c +62 -0
  456. data/vendor/cmock/examples/temp_sensor/src/TimerInterruptConfigurator.h +20 -0
  457. data/vendor/cmock/examples/temp_sensor/src/TimerInterruptHandler.c +32 -0
  458. data/vendor/cmock/examples/temp_sensor/src/TimerInterruptHandler.h +17 -0
  459. data/vendor/cmock/examples/temp_sensor/src/TimerModel.c +16 -0
  460. data/vendor/cmock/examples/temp_sensor/src/TimerModel.h +15 -0
  461. data/vendor/cmock/examples/temp_sensor/src/Types.h +110 -0
  462. data/vendor/cmock/examples/temp_sensor/src/UsartBaudRateRegisterCalculator.c +25 -0
  463. data/vendor/cmock/examples/temp_sensor/src/UsartBaudRateRegisterCalculator.h +13 -0
  464. data/vendor/cmock/examples/temp_sensor/src/UsartConductor.c +28 -0
  465. data/vendor/cmock/examples/temp_sensor/src/UsartConductor.h +14 -0
  466. data/vendor/cmock/examples/temp_sensor/src/UsartConfigurator.c +46 -0
  467. data/vendor/cmock/examples/temp_sensor/src/UsartConfigurator.h +20 -0
  468. data/vendor/cmock/examples/temp_sensor/src/UsartHardware.c +29 -0
  469. data/vendor/cmock/examples/temp_sensor/src/UsartHardware.h +16 -0
  470. data/vendor/cmock/examples/temp_sensor/src/UsartModel.c +41 -0
  471. data/vendor/cmock/examples/temp_sensor/src/UsartModel.h +17 -0
  472. data/vendor/cmock/examples/temp_sensor/src/UsartPutChar.c +23 -0
  473. data/vendor/cmock/examples/temp_sensor/src/UsartPutChar.h +15 -0
  474. data/vendor/cmock/examples/temp_sensor/src/UsartTransmitBufferStatus.c +14 -0
  475. data/vendor/cmock/examples/temp_sensor/src/UsartTransmitBufferStatus.h +15 -0
  476. data/vendor/cmock/examples/temp_sensor/targets/gcc.yml +97 -0
  477. data/vendor/cmock/examples/temp_sensor/targets/iar_v4.yml +143 -0
  478. data/vendor/cmock/examples/temp_sensor/targets/iar_v5.yml +132 -0
  479. data/vendor/cmock/examples/temp_sensor/test/TestAdcConductor.c +128 -0
  480. data/vendor/cmock/examples/temp_sensor/test/TestAdcHardware.c +51 -0
  481. data/vendor/cmock/examples/temp_sensor/test/TestAdcHardwareConfigurator.c +50 -0
  482. data/vendor/cmock/examples/temp_sensor/test/TestAdcModel.c +40 -0
  483. data/vendor/cmock/examples/temp_sensor/test/TestAdcTemperatureSensor.c +54 -0
  484. data/vendor/cmock/examples/temp_sensor/test/TestExecutor.c +43 -0
  485. data/vendor/cmock/examples/temp_sensor/test/TestMain.c +31 -0
  486. data/vendor/cmock/examples/temp_sensor/test/TestModel.c +27 -0
  487. data/vendor/cmock/examples/temp_sensor/test/TestTaskScheduler.c +111 -0
  488. data/vendor/cmock/examples/temp_sensor/test/TestTemperatureCalculator.c +40 -0
  489. data/vendor/cmock/examples/temp_sensor/test/TestTemperatureFilter.c +76 -0
  490. data/vendor/cmock/examples/temp_sensor/test/TestTimerConductor.c +39 -0
  491. data/vendor/cmock/examples/temp_sensor/test/TestTimerConfigurator.c +119 -0
  492. data/vendor/cmock/examples/temp_sensor/test/TestTimerHardware.c +33 -0
  493. data/vendor/cmock/examples/temp_sensor/test/TestTimerInterruptConfigurator.c +85 -0
  494. data/vendor/cmock/examples/temp_sensor/test/TestTimerInterruptHandler.c +73 -0
  495. data/vendor/cmock/examples/temp_sensor/test/TestTimerModel.c +25 -0
  496. data/vendor/cmock/examples/temp_sensor/test/TestUsartBaudRateRegisterCalculator.c +28 -0
  497. data/vendor/cmock/examples/temp_sensor/test/TestUsartConductor.c +47 -0
  498. data/vendor/cmock/examples/temp_sensor/test/TestUsartConfigurator.c +84 -0
  499. data/vendor/cmock/examples/temp_sensor/test/TestUsartHardware.c +44 -0
  500. data/vendor/cmock/examples/temp_sensor/test/TestUsartModel.c +47 -0
  501. data/vendor/cmock/examples/temp_sensor/test/TestUsartPutChar.c +50 -0
  502. data/vendor/cmock/examples/temp_sensor/test/TestUsartTransmitBufferStatus.c +29 -0
  503. data/vendor/cmock/lib/cmock.rb +127 -0
  504. data/vendor/cmock/lib/cmock_config.rb +184 -0
  505. data/vendor/cmock/lib/cmock_file_writer.rb +48 -0
  506. data/vendor/cmock/lib/cmock_generator.rb +379 -0
  507. data/vendor/cmock/lib/cmock_generator_plugin_array.rb +68 -0
  508. data/vendor/cmock/lib/cmock_generator_plugin_callback.rb +88 -0
  509. data/vendor/cmock/lib/cmock_generator_plugin_cexception.rb +50 -0
  510. data/vendor/cmock/lib/cmock_generator_plugin_expect.rb +105 -0
  511. data/vendor/cmock/lib/cmock_generator_plugin_expect_any_args.rb +52 -0
  512. data/vendor/cmock/lib/cmock_generator_plugin_ignore.rb +90 -0
  513. data/vendor/cmock/lib/cmock_generator_plugin_ignore_arg.rb +49 -0
  514. data/vendor/cmock/lib/cmock_generator_plugin_ignore_stateless.rb +87 -0
  515. data/vendor/cmock/lib/cmock_generator_plugin_return_thru_ptr.rb +102 -0
  516. data/vendor/cmock/lib/cmock_generator_utils.rb +251 -0
  517. data/vendor/cmock/lib/cmock_header_parser.rb +629 -0
  518. data/vendor/cmock/lib/cmock_plugin_manager.rb +51 -0
  519. data/vendor/cmock/lib/cmock_unityhelper_parser.rb +82 -0
  520. data/vendor/cmock/lib/cmock_version.rb +29 -0
  521. data/vendor/cmock/meson.build +17 -0
  522. data/vendor/cmock/scripts/create_makefile.rb +210 -0
  523. data/vendor/cmock/scripts/create_mock.rb +15 -0
  524. data/vendor/cmock/scripts/create_runner.rb +25 -0
  525. data/vendor/cmock/scripts/test_summary.rb +25 -0
  526. data/vendor/cmock/src/cmock.c +238 -0
  527. data/vendor/cmock/src/cmock.h +54 -0
  528. data/vendor/cmock/src/cmock_internals.h +98 -0
  529. data/vendor/cmock/src/meson.build +12 -0
  530. data/vendor/cmock/test/c/TestCMockC.c +340 -0
  531. data/vendor/cmock/test/c/TestCMockC.yml +21 -0
  532. data/vendor/cmock/test/c/TestCMockCDynamic.c +193 -0
  533. data/vendor/cmock/test/c/TestCMockCDynamic.yml +19 -0
  534. data/vendor/cmock/test/c/TestCMockCDynamic_Runner.c +43 -0
  535. data/vendor/cmock/test/c/TestCMockC_Runner.c +48 -0
  536. data/vendor/cmock/test/iar/iar_v4/Resource/SAM7_FLASH.mac +71 -0
  537. data/vendor/cmock/test/iar/iar_v4/Resource/SAM7_RAM.mac +94 -0
  538. data/vendor/cmock/test/iar/iar_v4/Resource/SAM7_SIM.mac +67 -0
  539. data/vendor/cmock/test/iar/iar_v4/Resource/at91SAM7X256_FLASH.xcl +185 -0
  540. data/vendor/cmock/test/iar/iar_v4/Resource/at91SAM7X256_RAM.xcl +185 -0
  541. data/vendor/cmock/test/iar/iar_v4/Resource/ioat91sam7x256.ddf +2259 -0
  542. data/vendor/cmock/test/iar/iar_v4/cmock_demo.dep +3691 -0
  543. data/vendor/cmock/test/iar/iar_v4/cmock_demo.ewd +1696 -0
  544. data/vendor/cmock/test/iar/iar_v4/cmock_demo.ewp +2581 -0
  545. data/vendor/cmock/test/iar/iar_v4/cmock_demo.eww +10 -0
  546. data/vendor/cmock/test/iar/iar_v4/incIAR/AT91SAM7X-EK.h +68 -0
  547. data/vendor/cmock/test/iar/iar_v4/incIAR/AT91SAM7X256.inc +2314 -0
  548. data/vendor/cmock/test/iar/iar_v4/incIAR/AT91SAM7X256.rdf +4704 -0
  549. data/vendor/cmock/test/iar/iar_v4/incIAR/AT91SAM7X256.tcl +3407 -0
  550. data/vendor/cmock/test/iar/iar_v4/incIAR/AT91SAM7X256_inc.h +2275 -0
  551. data/vendor/cmock/test/iar/iar_v4/incIAR/ioat91sam7x256.h +4387 -0
  552. data/vendor/cmock/test/iar/iar_v4/incIAR/lib_AT91SAM7X256.h +4211 -0
  553. data/vendor/cmock/test/iar/iar_v4/settings/cmock_demo.cspy.bat +32 -0
  554. data/vendor/cmock/test/iar/iar_v4/settings/cmock_demo.dbgdt +86 -0
  555. data/vendor/cmock/test/iar/iar_v4/settings/cmock_demo.dni +42 -0
  556. data/vendor/cmock/test/iar/iar_v4/settings/cmock_demo.wsdt +76 -0
  557. data/vendor/cmock/test/iar/iar_v4/srcIAR/Cstartup.s79 +266 -0
  558. data/vendor/cmock/test/iar/iar_v4/srcIAR/Cstartup_SAM7.c +105 -0
  559. data/vendor/cmock/test/iar/iar_v5/Resource/SAM7_FLASH.mac +71 -0
  560. data/vendor/cmock/test/iar/iar_v5/Resource/SAM7_RAM.mac +94 -0
  561. data/vendor/cmock/test/iar/iar_v5/Resource/SAM7_SIM.mac +67 -0
  562. data/vendor/cmock/test/iar/iar_v5/Resource/at91SAM7X256_FLASH.icf +43 -0
  563. data/vendor/cmock/test/iar/iar_v5/Resource/at91SAM7X256_RAM.icf +42 -0
  564. data/vendor/cmock/test/iar/iar_v5/cmock_demo.dep +4204 -0
  565. data/vendor/cmock/test/iar/iar_v5/cmock_demo.ewd +1906 -0
  566. data/vendor/cmock/test/iar/iar_v5/cmock_demo.ewp +2426 -0
  567. data/vendor/cmock/test/iar/iar_v5/cmock_demo.eww +26 -0
  568. data/vendor/cmock/test/iar/iar_v5/incIAR/AT91SAM7X-EK.h +68 -0
  569. data/vendor/cmock/test/iar/iar_v5/incIAR/AT91SAM7X256_inc.h +2275 -0
  570. data/vendor/cmock/test/iar/iar_v5/incIAR/lib_AT91SAM7X256.h +4211 -0
  571. data/vendor/cmock/test/iar/iar_v5/incIAR/project.h +37 -0
  572. data/vendor/cmock/test/iar/iar_v5/settings/BasicInterrupt_SAM7X.cspy.bat +33 -0
  573. data/vendor/cmock/test/iar/iar_v5/settings/BasicInterrupt_SAM7X.dbgdt +5 -0
  574. data/vendor/cmock/test/iar/iar_v5/settings/BasicInterrupt_SAM7X.dni +18 -0
  575. data/vendor/cmock/test/iar/iar_v5/settings/BasicInterrupt_SAM7X.wsdt +74 -0
  576. data/vendor/cmock/test/iar/iar_v5/settings/BasicInterrupt_SAM7X_FLASH_Debug.jlink +12 -0
  577. data/vendor/cmock/test/iar/iar_v5/settings/cmock_demo.cspy.bat +33 -0
  578. data/vendor/cmock/test/iar/iar_v5/settings/cmock_demo.dbgdt +85 -0
  579. data/vendor/cmock/test/iar/iar_v5/settings/cmock_demo.dni +44 -0
  580. data/vendor/cmock/test/iar/iar_v5/settings/cmock_demo.wsdt +73 -0
  581. data/vendor/cmock/test/iar/iar_v5/settings/cmock_demo_Binary.jlink +12 -0
  582. data/vendor/cmock/test/iar/iar_v5/settings/cmock_demo_FLASH_Debug.jlink +12 -0
  583. data/vendor/cmock/test/iar/iar_v5/settings/cmock_demo_RAM_Debug.jlink +12 -0
  584. data/vendor/cmock/test/iar/iar_v5/srcIAR/Cstartup.s +299 -0
  585. data/vendor/cmock/test/iar/iar_v5/srcIAR/Cstartup_SAM7.c +105 -0
  586. data/vendor/cmock/test/rakefile +150 -0
  587. data/vendor/cmock/test/rakefile_helper.rb +417 -0
  588. data/vendor/cmock/test/system/systest_generator.rb +206 -0
  589. data/vendor/cmock/test/system/test_compilation/callingconv.h +18 -0
  590. data/vendor/cmock/test/system/test_compilation/config.yml +17 -0
  591. data/vendor/cmock/test/system/test_compilation/const.h +44 -0
  592. data/vendor/cmock/test/system/test_compilation/inline.h +30 -0
  593. data/vendor/cmock/test/system/test_compilation/osek.h +282 -0
  594. data/vendor/cmock/test/system/test_compilation/parsing.h +99 -0
  595. data/vendor/cmock/test/system/test_interactions/all_plugins_but_other_limits.yml +382 -0
  596. data/vendor/cmock/test/system/test_interactions/all_plugins_coexist.yml +467 -0
  597. data/vendor/cmock/test/system/test_interactions/array_and_pointer_handling.yml +453 -0
  598. data/vendor/cmock/test/system/test_interactions/basic_expect_and_return.yml +131 -0
  599. data/vendor/cmock/test/system/test_interactions/const_primitives_handling.yml +94 -0
  600. data/vendor/cmock/test/system/test_interactions/doesnt_leave_details_behind.yml +315 -0
  601. data/vendor/cmock/test/system/test_interactions/enforce_strict_ordering.yml +254 -0
  602. data/vendor/cmock/test/system/test_interactions/expect_and_return_custom_types.yml +115 -0
  603. data/vendor/cmock/test/system/test_interactions/expect_and_return_treat_as.yml +180 -0
  604. data/vendor/cmock/test/system/test_interactions/expect_and_throw.yml +177 -0
  605. data/vendor/cmock/test/system/test_interactions/expect_any_args.yml +245 -0
  606. data/vendor/cmock/test/system/test_interactions/fancy_pointer_handling.yml +217 -0
  607. data/vendor/cmock/test/system/test_interactions/function_pointer_handling.yml +90 -0
  608. data/vendor/cmock/test/system/test_interactions/ignore_and_return.yml +336 -0
  609. data/vendor/cmock/test/system/test_interactions/ignore_and_return_stateless.yml +332 -0
  610. data/vendor/cmock/test/system/test_interactions/ignore_strict_mock_calling.yml +44 -0
  611. data/vendor/cmock/test/system/test_interactions/newer_standards_stuff1.yml +59 -0
  612. data/vendor/cmock/test/system/test_interactions/nonstandard_parsed_stuff_1.yml +98 -0
  613. data/vendor/cmock/test/system/test_interactions/nonstandard_parsed_stuff_2.yml +66 -0
  614. data/vendor/cmock/test/system/test_interactions/out_of_memory.yml +72 -0
  615. data/vendor/cmock/test/system/test_interactions/parsing_challenges.yml +249 -0
  616. data/vendor/cmock/test/system/test_interactions/return_thru_ptr_and_expect_any_args.yml +242 -0
  617. data/vendor/cmock/test/system/test_interactions/return_thru_ptr_ignore_arg.yml +238 -0
  618. data/vendor/cmock/test/system/test_interactions/skeleton.yml +62 -0
  619. data/vendor/cmock/test/system/test_interactions/skeleton_update.yml +83 -0
  620. data/vendor/cmock/test/system/test_interactions/struct_union_enum_expect_and_return.yml +284 -0
  621. data/vendor/cmock/test/system/test_interactions/struct_union_enum_expect_and_return_with_plugins.yml +287 -0
  622. data/vendor/cmock/test/system/test_interactions/stubs_with_callbacks.yml +228 -0
  623. data/vendor/cmock/test/system/test_interactions/unity_64bit_support.yml +84 -0
  624. data/vendor/cmock/test/system/test_interactions/unity_ignores.yml +146 -0
  625. data/vendor/cmock/test/system/test_interactions/unity_void_pointer_compare.yml +98 -0
  626. data/vendor/cmock/test/system/test_interactions/wrong_expect_and_return.yml +149 -0
  627. data/vendor/cmock/test/targets/clang_strict.yml +97 -0
  628. data/vendor/cmock/test/targets/gcc.yml +65 -0
  629. data/vendor/cmock/test/targets/gcc_64.yml +65 -0
  630. data/vendor/cmock/test/targets/gcc_tiny.yml +87 -0
  631. data/vendor/cmock/test/targets/iar_arm_v4.yml +117 -0
  632. data/vendor/cmock/test/targets/iar_arm_v5.yml +102 -0
  633. data/vendor/cmock/test/test_helper.rb +45 -0
  634. data/vendor/cmock/test/unit/cmock_config_test.rb +127 -0
  635. data/vendor/cmock/test/unit/cmock_config_test.yml +14 -0
  636. data/vendor/cmock/test/unit/cmock_file_writer_test.rb +28 -0
  637. data/vendor/cmock/test/unit/cmock_generator_main_test.rb +706 -0
  638. data/vendor/cmock/test/unit/cmock_generator_plugin_array_test.rb +145 -0
  639. data/vendor/cmock/test/unit/cmock_generator_plugin_callback_test.rb +282 -0
  640. data/vendor/cmock/test/unit/cmock_generator_plugin_cexception_test.rb +109 -0
  641. data/vendor/cmock/test/unit/cmock_generator_plugin_expect_a_test.rb +189 -0
  642. data/vendor/cmock/test/unit/cmock_generator_plugin_expect_any_args_test.rb +71 -0
  643. data/vendor/cmock/test/unit/cmock_generator_plugin_expect_b_test.rb +205 -0
  644. data/vendor/cmock/test/unit/cmock_generator_plugin_ignore_arg_test.rb +117 -0
  645. data/vendor/cmock/test/unit/cmock_generator_plugin_ignore_stateless_test.rb +121 -0
  646. data/vendor/cmock/test/unit/cmock_generator_plugin_ignore_test.rb +124 -0
  647. data/vendor/cmock/test/unit/cmock_generator_plugin_return_thru_ptr_test.rb +209 -0
  648. data/vendor/cmock/test/unit/cmock_generator_utils_test.rb +404 -0
  649. data/vendor/cmock/test/unit/cmock_header_parser_test.rb +2886 -0
  650. data/vendor/cmock/test/unit/cmock_plugin_manager_test.rb +102 -0
  651. data/vendor/cmock/test/unit/cmock_unityhelper_parser_test.rb +224 -0
  652. data/vendor/cmock/vendor/behaviors/Manifest.txt +9 -0
  653. data/vendor/cmock/vendor/behaviors/Rakefile +19 -0
  654. data/vendor/cmock/vendor/behaviors/lib/behaviors/reporttask.rb +158 -0
  655. data/vendor/cmock/vendor/behaviors/lib/behaviors.rb +76 -0
  656. data/vendor/cmock/vendor/behaviors/test/behaviors_tasks_test.rb +73 -0
  657. data/vendor/cmock/vendor/behaviors/test/behaviors_test.rb +50 -0
  658. data/vendor/cmock/vendor/behaviors/test/tasks_test/Rakefile +19 -0
  659. data/vendor/cmock/vendor/behaviors/test/tasks_test/lib/user.rb +2 -0
  660. data/vendor/cmock/vendor/behaviors/test/tasks_test/test/user_test.rb +17 -0
  661. data/vendor/cmock/vendor/c_exception/README.md +236 -0
  662. data/vendor/cmock/vendor/c_exception/docs/CException.md +289 -0
  663. data/vendor/cmock/vendor/c_exception/docs/CODE_OF_CONDUCT.md +138 -0
  664. data/vendor/cmock/vendor/c_exception/docs/CONTRIBUTING.md +238 -0
  665. data/vendor/cmock/vendor/c_exception/docs/ThrowTheSwitchCodingStandard.md +207 -0
  666. data/vendor/cmock/vendor/c_exception/lib/CException.c +59 -0
  667. data/vendor/cmock/vendor/c_exception/lib/CException.h +122 -0
  668. data/vendor/cmock/vendor/c_exception/lib/meson.build +11 -0
  669. data/vendor/cmock/vendor/c_exception/license.txt +22 -0
  670. data/vendor/cmock/vendor/c_exception/meson.build +14 -0
  671. data/vendor/cmock/vendor/c_exception/project.yml +263 -0
  672. data/vendor/cmock/vendor/c_exception/test/TestException.c +398 -0
  673. data/vendor/cmock/vendor/c_exception/test/support/CExceptionConfig.h +53 -0
  674. data/vendor/cmock/vendor/unity/CMakeLists.txt +172 -0
  675. data/vendor/cmock/vendor/unity/LICENSE.txt +21 -0
  676. data/vendor/cmock/vendor/unity/README.md +234 -0
  677. data/vendor/cmock/vendor/unity/auto/__init__.py +7 -0
  678. data/vendor/cmock/vendor/unity/auto/colour_prompt.rb +120 -0
  679. data/vendor/cmock/vendor/unity/auto/colour_reporter.rb +40 -0
  680. data/vendor/cmock/vendor/unity/auto/extract_version.py +22 -0
  681. data/vendor/cmock/vendor/unity/auto/generate_config.yml +43 -0
  682. data/vendor/cmock/vendor/unity/auto/generate_module.rb +318 -0
  683. data/vendor/cmock/vendor/unity/auto/generate_test_runner.rb +547 -0
  684. data/vendor/cmock/vendor/unity/auto/parse_output.rb +390 -0
  685. data/vendor/cmock/vendor/unity/auto/run_test.erb +37 -0
  686. data/vendor/cmock/vendor/unity/auto/stylize_as_junit.py +161 -0
  687. data/vendor/cmock/vendor/unity/auto/stylize_as_junit.rb +253 -0
  688. data/vendor/cmock/vendor/unity/auto/test_file_filter.rb +28 -0
  689. data/vendor/cmock/vendor/unity/auto/type_sanitizer.rb +13 -0
  690. data/vendor/cmock/vendor/unity/auto/unity_test_summary.py +140 -0
  691. data/vendor/cmock/vendor/unity/auto/unity_test_summary.rb +140 -0
  692. data/vendor/cmock/vendor/unity/auto/yaml_helper.rb +23 -0
  693. data/vendor/cmock/vendor/unity/docs/CODE_OF_CONDUCT.md +138 -0
  694. data/vendor/cmock/vendor/unity/docs/CONTRIBUTING.md +238 -0
  695. data/vendor/cmock/vendor/unity/docs/MesonGeneratorRunner.md +18 -0
  696. data/vendor/cmock/vendor/unity/docs/ThrowTheSwitchCodingStandard.md +187 -0
  697. data/vendor/cmock/vendor/unity/docs/UnityAssertionsCheatSheetSuitableforPrintingandPossiblyFraming.pdf +0 -0
  698. data/vendor/cmock/vendor/unity/docs/UnityAssertionsReference.md +860 -0
  699. data/vendor/cmock/vendor/unity/docs/UnityChangeLog.md +110 -0
  700. data/vendor/cmock/vendor/unity/docs/UnityConfigurationGuide.md +654 -0
  701. data/vendor/cmock/vendor/unity/docs/UnityGettingStartedGuide.md +242 -0
  702. data/vendor/cmock/vendor/unity/docs/UnityHelperScriptsGuide.md +533 -0
  703. data/vendor/cmock/vendor/unity/docs/UnityKnownIssues.md +13 -0
  704. data/vendor/cmock/vendor/unity/examples/example_1/makefile +73 -0
  705. data/vendor/cmock/vendor/unity/examples/example_1/meson.build +48 -0
  706. data/vendor/cmock/vendor/unity/examples/example_1/readme.txt +12 -0
  707. data/vendor/cmock/vendor/unity/examples/example_1/src/ProductionCode.c +30 -0
  708. data/vendor/cmock/vendor/unity/examples/example_1/src/ProductionCode.h +9 -0
  709. data/vendor/cmock/vendor/unity/examples/example_1/src/ProductionCode2.c +17 -0
  710. data/vendor/cmock/vendor/unity/examples/example_1/src/ProductionCode2.h +8 -0
  711. data/vendor/cmock/vendor/unity/examples/example_1/subprojects/unity.wrap +3 -0
  712. data/vendor/cmock/vendor/unity/examples/example_1/test/TestProductionCode.c +68 -0
  713. data/vendor/cmock/vendor/unity/examples/example_1/test/TestProductionCode2.c +37 -0
  714. data/vendor/cmock/vendor/unity/examples/example_1/test/test_runners/TestProductionCode2_Runner.c +53 -0
  715. data/vendor/cmock/vendor/unity/examples/example_1/test/test_runners/TestProductionCode_Runner.c +57 -0
  716. data/vendor/cmock/vendor/unity/examples/example_2/makefile +72 -0
  717. data/vendor/cmock/vendor/unity/examples/example_2/readme.txt +5 -0
  718. data/vendor/cmock/vendor/unity/examples/example_2/src/ProductionCode.c +30 -0
  719. data/vendor/cmock/vendor/unity/examples/example_2/src/ProductionCode.h +9 -0
  720. data/vendor/cmock/vendor/unity/examples/example_2/src/ProductionCode2.c +17 -0
  721. data/vendor/cmock/vendor/unity/examples/example_2/src/ProductionCode2.h +8 -0
  722. data/vendor/cmock/vendor/unity/examples/example_2/test/TestProductionCode.c +71 -0
  723. data/vendor/cmock/vendor/unity/examples/example_2/test/TestProductionCode2.c +40 -0
  724. data/vendor/cmock/vendor/unity/examples/example_2/test/test_runners/TestProductionCode2_Runner.c +16 -0
  725. data/vendor/cmock/vendor/unity/examples/example_2/test/test_runners/TestProductionCode_Runner.c +18 -0
  726. data/vendor/cmock/vendor/unity/examples/example_2/test/test_runners/all_tests.c +19 -0
  727. data/vendor/cmock/vendor/unity/examples/example_3/helper/UnityHelper.c +17 -0
  728. data/vendor/cmock/vendor/unity/examples/example_3/helper/UnityHelper.h +19 -0
  729. data/vendor/cmock/vendor/unity/examples/example_3/rakefile.rb +45 -0
  730. data/vendor/cmock/vendor/unity/examples/example_3/rakefile_helper.rb +255 -0
  731. data/vendor/cmock/vendor/unity/examples/example_3/readme.txt +13 -0
  732. data/vendor/cmock/vendor/unity/examples/example_3/src/ProductionCode.c +30 -0
  733. data/vendor/cmock/vendor/unity/examples/example_3/src/ProductionCode.h +9 -0
  734. data/vendor/cmock/vendor/unity/examples/example_3/src/ProductionCode2.c +17 -0
  735. data/vendor/cmock/vendor/unity/examples/example_3/src/ProductionCode2.h +8 -0
  736. data/vendor/cmock/vendor/unity/examples/example_3/target_gcc_32.yml +54 -0
  737. data/vendor/cmock/vendor/unity/examples/example_3/test/TestProductionCode.c +68 -0
  738. data/vendor/cmock/vendor/unity/examples/example_3/test/TestProductionCode2.c +37 -0
  739. data/vendor/cmock/vendor/unity/examples/example_4/meson.build +12 -0
  740. data/vendor/cmock/vendor/unity/examples/example_4/readme.txt +15 -0
  741. data/vendor/cmock/vendor/unity/examples/example_4/src/ProductionCode.c +30 -0
  742. data/vendor/cmock/vendor/unity/examples/example_4/src/ProductionCode.h +9 -0
  743. data/vendor/cmock/vendor/unity/examples/example_4/src/ProductionCode2.c +17 -0
  744. data/vendor/cmock/vendor/unity/examples/example_4/src/ProductionCode2.h +8 -0
  745. data/vendor/cmock/vendor/unity/examples/example_4/src/meson.build +16 -0
  746. data/vendor/cmock/vendor/unity/examples/example_4/subprojects/unity.wrap +6 -0
  747. data/vendor/cmock/vendor/unity/examples/example_4/test/TestProductionCode.c +69 -0
  748. data/vendor/cmock/vendor/unity/examples/example_4/test/TestProductionCode2.c +41 -0
  749. data/vendor/cmock/vendor/unity/examples/example_4/test/meson.build +7 -0
  750. data/vendor/cmock/vendor/unity/examples/example_4/test/test_runners/TestProductionCode2_Runner.c +53 -0
  751. data/vendor/cmock/vendor/unity/examples/example_4/test/test_runners/TestProductionCode_Runner.c +57 -0
  752. data/vendor/cmock/vendor/unity/examples/example_4/test/test_runners/meson.build +13 -0
  753. data/vendor/cmock/vendor/unity/examples/unity_config.h +251 -0
  754. data/vendor/cmock/vendor/unity/extras/bdd/readme.md +40 -0
  755. data/vendor/cmock/vendor/unity/extras/bdd/src/unity_bdd.h +44 -0
  756. data/vendor/cmock/vendor/unity/extras/bdd/test/meson.build +9 -0
  757. data/vendor/cmock/vendor/unity/extras/bdd/test/test_bdd.c +129 -0
  758. data/vendor/cmock/vendor/unity/extras/eclipse/error_parsers.txt +26 -0
  759. data/vendor/cmock/vendor/unity/extras/fixture/readme.md +26 -0
  760. data/vendor/cmock/vendor/unity/extras/fixture/src/meson.build +10 -0
  761. data/vendor/cmock/vendor/unity/extras/fixture/src/unity_fixture.c +310 -0
  762. data/vendor/cmock/vendor/unity/extras/fixture/src/unity_fixture.h +94 -0
  763. data/vendor/cmock/vendor/unity/extras/fixture/src/unity_fixture_internals.h +50 -0
  764. data/vendor/cmock/vendor/unity/extras/fixture/test/Makefile +72 -0
  765. data/vendor/cmock/vendor/unity/extras/fixture/test/main/AllTests.c +20 -0
  766. data/vendor/cmock/vendor/unity/extras/fixture/test/template_fixture_tests.c +39 -0
  767. data/vendor/cmock/vendor/unity/extras/fixture/test/unity_fixture_Test.c +245 -0
  768. data/vendor/cmock/vendor/unity/extras/fixture/test/unity_fixture_TestRunner.c +32 -0
  769. data/vendor/cmock/vendor/unity/extras/memory/readme.md +42 -0
  770. data/vendor/cmock/vendor/unity/extras/memory/src/meson.build +9 -0
  771. data/vendor/cmock/vendor/unity/extras/memory/src/unity_memory.c +203 -0
  772. data/vendor/cmock/vendor/unity/extras/memory/src/unity_memory.h +61 -0
  773. data/vendor/cmock/vendor/unity/extras/memory/test/Makefile +85 -0
  774. data/vendor/cmock/vendor/unity/extras/memory/test/unity_memory_Test.c +326 -0
  775. data/vendor/cmock/vendor/unity/extras/memory/test/unity_memory_TestRunner.c +50 -0
  776. data/vendor/cmock/vendor/unity/extras/memory/test/unity_output_Spy.c +57 -0
  777. data/vendor/cmock/vendor/unity/extras/memory/test/unity_output_Spy.h +17 -0
  778. data/vendor/cmock/vendor/unity/library.json +25 -0
  779. data/vendor/cmock/vendor/unity/meson.build +80 -0
  780. data/vendor/cmock/vendor/unity/meson_options.txt +3 -0
  781. data/vendor/cmock/vendor/unity/platformio-build.py +24 -0
  782. data/vendor/cmock/vendor/unity/src/meson.build +17 -0
  783. data/vendor/cmock/vendor/unity/src/unity.c +2501 -0
  784. data/vendor/cmock/vendor/unity/src/unity.h +698 -0
  785. data/vendor/cmock/vendor/unity/src/unity_internals.h +1183 -0
  786. data/vendor/cmock/vendor/unity/test/Makefile +167 -0
  787. data/vendor/cmock/vendor/unity/test/expectdata/testsample_cmd.c +61 -0
  788. data/vendor/cmock/vendor/unity/test/expectdata/testsample_def.c +57 -0
  789. data/vendor/cmock/vendor/unity/test/expectdata/testsample_head1.c +55 -0
  790. data/vendor/cmock/vendor/unity/test/expectdata/testsample_head1.h +15 -0
  791. data/vendor/cmock/vendor/unity/test/expectdata/testsample_mock_cmd.c +80 -0
  792. data/vendor/cmock/vendor/unity/test/expectdata/testsample_mock_def.c +76 -0
  793. data/vendor/cmock/vendor/unity/test/expectdata/testsample_mock_head1.c +75 -0
  794. data/vendor/cmock/vendor/unity/test/expectdata/testsample_mock_head1.h +13 -0
  795. data/vendor/cmock/vendor/unity/test/expectdata/testsample_mock_new1.c +89 -0
  796. data/vendor/cmock/vendor/unity/test/expectdata/testsample_mock_new2.c +89 -0
  797. data/vendor/cmock/vendor/unity/test/expectdata/testsample_mock_param.c +77 -0
  798. data/vendor/cmock/vendor/unity/test/expectdata/testsample_mock_run1.c +89 -0
  799. data/vendor/cmock/vendor/unity/test/expectdata/testsample_mock_run2.c +89 -0
  800. data/vendor/cmock/vendor/unity/test/expectdata/testsample_mock_yaml.c +90 -0
  801. data/vendor/cmock/vendor/unity/test/expectdata/testsample_new1.c +67 -0
  802. data/vendor/cmock/vendor/unity/test/expectdata/testsample_new2.c +70 -0
  803. data/vendor/cmock/vendor/unity/test/expectdata/testsample_param.c +58 -0
  804. data/vendor/cmock/vendor/unity/test/expectdata/testsample_run1.c +67 -0
  805. data/vendor/cmock/vendor/unity/test/expectdata/testsample_run2.c +70 -0
  806. data/vendor/cmock/vendor/unity/test/expectdata/testsample_yaml.c +71 -0
  807. data/vendor/cmock/vendor/unity/test/rakefile +164 -0
  808. data/vendor/cmock/vendor/unity/test/rakefile_helper.rb +316 -0
  809. data/vendor/cmock/vendor/unity/test/spec/generate_module_existing_file_spec.rb +164 -0
  810. data/vendor/cmock/vendor/unity/test/targets/ansi.yml +51 -0
  811. data/vendor/cmock/vendor/unity/test/targets/clang_file.yml +79 -0
  812. data/vendor/cmock/vendor/unity/test/targets/clang_strict.yml +79 -0
  813. data/vendor/cmock/vendor/unity/test/targets/gcc_32.yml +52 -0
  814. data/vendor/cmock/vendor/unity/test/targets/gcc_64.yml +53 -0
  815. data/vendor/cmock/vendor/unity/test/targets/gcc_auto_limits.yml +50 -0
  816. data/vendor/cmock/vendor/unity/test/targets/gcc_auto_stdint.yml +62 -0
  817. data/vendor/cmock/vendor/unity/test/targets/gcc_manual_math.yml +50 -0
  818. data/vendor/cmock/vendor/unity/test/targets/hitech_picc18.yml +98 -0
  819. data/vendor/cmock/vendor/unity/test/targets/iar_arm_v4.yml +105 -0
  820. data/vendor/cmock/vendor/unity/test/targets/iar_arm_v5.yml +99 -0
  821. data/vendor/cmock/vendor/unity/test/targets/iar_arm_v5_3.yml +99 -0
  822. data/vendor/cmock/vendor/unity/test/targets/iar_armcortex_LM3S9B92_v5_4.yml +97 -0
  823. data/vendor/cmock/vendor/unity/test/targets/iar_cortexm3_v5.yml +101 -0
  824. data/vendor/cmock/vendor/unity/test/targets/iar_msp430.yml +119 -0
  825. data/vendor/cmock/vendor/unity/test/targets/iar_sh2a_v6.yml +106 -0
  826. data/vendor/cmock/vendor/unity/test/testdata/CException.h +18 -0
  827. data/vendor/cmock/vendor/unity/test/testdata/Defs.h +16 -0
  828. data/vendor/cmock/vendor/unity/test/testdata/cmock.h +21 -0
  829. data/vendor/cmock/vendor/unity/test/testdata/mockMock.h +20 -0
  830. data/vendor/cmock/vendor/unity/test/testdata/testRunnerGenerator.c +204 -0
  831. data/vendor/cmock/vendor/unity/test/testdata/testRunnerGeneratorSmall.c +73 -0
  832. data/vendor/cmock/vendor/unity/test/testdata/testRunnerGeneratorWithMocks.c +200 -0
  833. data/vendor/cmock/vendor/unity/test/tests/self_assessment_utils.h +151 -0
  834. data/vendor/cmock/vendor/unity/test/tests/test_generate_test_runner.rb +1341 -0
  835. data/vendor/cmock/vendor/unity/test/tests/test_unity_arrays.c +2941 -0
  836. data/vendor/cmock/vendor/unity/test/tests/test_unity_core.c +375 -0
  837. data/vendor/cmock/vendor/unity/test/tests/test_unity_doubles.c +1285 -0
  838. data/vendor/cmock/vendor/unity/test/tests/test_unity_floats.c +1395 -0
  839. data/vendor/cmock/vendor/unity/test/tests/test_unity_integers.c +2863 -0
  840. data/vendor/cmock/vendor/unity/test/tests/test_unity_integers_64.c +783 -0
  841. data/vendor/cmock/vendor/unity/test/tests/test_unity_memory.c +82 -0
  842. data/vendor/cmock/vendor/unity/test/tests/test_unity_parameterized.c +309 -0
  843. data/vendor/cmock/vendor/unity/test/tests/test_unity_parameterizedDemo.c +28 -0
  844. data/vendor/cmock/vendor/unity/test/tests/test_unity_strings.c +330 -0
  845. data/vendor/cmock/vendor/unity/test/tests/types_for_test.h +21 -0
  846. data/vendor/cmock/vendor/unity/unityConfig.cmake +1 -0
  847. data/vendor/diy/History.txt +28 -0
  848. data/vendor/diy/LICENSE.txt +7 -0
  849. data/vendor/diy/README.rdoc +215 -0
  850. data/vendor/diy/Rakefile +33 -0
  851. data/vendor/diy/TODO.txt +9 -0
  852. data/vendor/diy/diy.gemspec +131 -0
  853. data/vendor/diy/lib/diy/factory.rb +44 -0
  854. data/vendor/diy/lib/diy.rb +411 -0
  855. data/vendor/diy/sample_code/car.rb +15 -0
  856. data/vendor/diy/sample_code/chassis.rb +13 -0
  857. data/vendor/diy/sample_code/diy_example.rb +34 -0
  858. data/vendor/diy/sample_code/engine.rb +13 -0
  859. data/vendor/diy/sample_code/objects.yml +18 -0
  860. data/vendor/diy/test/constructor.rb +127 -0
  861. data/vendor/diy/test/diy_test.rb +616 -0
  862. data/vendor/diy/test/factory_test.rb +87 -0
  863. data/vendor/diy/test/files/broken_construction.yml +15 -0
  864. data/vendor/diy/test/files/cat/cat.rb +11 -0
  865. data/vendor/diy/test/files/cat/extra_conflict.yml +13 -0
  866. data/vendor/diy/test/files/cat/heritage.rb +10 -0
  867. data/vendor/diy/test/files/cat/needs_input.yml +11 -0
  868. data/vendor/diy/test/files/cat/the_cat_lineage.rb +9 -0
  869. data/vendor/diy/test/files/dog/dog_model.rb +11 -0
  870. data/vendor/diy/test/files/dog/dog_presenter.rb +11 -0
  871. data/vendor/diy/test/files/dog/dog_view.rb +10 -0
  872. data/vendor/diy/test/files/dog/file_resolver.rb +10 -0
  873. data/vendor/diy/test/files/dog/other_thing.rb +10 -0
  874. data/vendor/diy/test/files/dog/simple.yml +19 -0
  875. data/vendor/diy/test/files/donkey/foo/bar/qux.rb +15 -0
  876. data/vendor/diy/test/files/donkey/foo.rb +16 -0
  877. data/vendor/diy/test/files/factory/beef.rb +13 -0
  878. data/vendor/diy/test/files/factory/dog.rb +14 -0
  879. data/vendor/diy/test/files/factory/factory.yml +27 -0
  880. data/vendor/diy/test/files/factory/farm/llama.rb +15 -0
  881. data/vendor/diy/test/files/factory/farm/pork.rb +15 -0
  882. data/vendor/diy/test/files/factory/kitten.rb +21 -0
  883. data/vendor/diy/test/files/fud/objects.yml +21 -0
  884. data/vendor/diy/test/files/fud/toy.rb +22 -0
  885. data/vendor/diy/test/files/functions/attached_things_builder.rb +10 -0
  886. data/vendor/diy/test/files/functions/invalid_method.yml +13 -0
  887. data/vendor/diy/test/files/functions/method_extractor.rb +11 -0
  888. data/vendor/diy/test/files/functions/nonsingleton_objects.yml +14 -0
  889. data/vendor/diy/test/files/functions/objects.yml +30 -0
  890. data/vendor/diy/test/files/functions/thing.rb +11 -0
  891. data/vendor/diy/test/files/functions/thing_builder.rb +33 -0
  892. data/vendor/diy/test/files/functions/things_builder.rb +11 -0
  893. data/vendor/diy/test/files/gnu/objects.yml +22 -0
  894. data/vendor/diy/test/files/gnu/thinger.rb +15 -0
  895. data/vendor/diy/test/files/goat/base.rb +16 -0
  896. data/vendor/diy/test/files/goat/can.rb +14 -0
  897. data/vendor/diy/test/files/goat/goat.rb +14 -0
  898. data/vendor/diy/test/files/goat/objects.yml +20 -0
  899. data/vendor/diy/test/files/goat/paper.rb +14 -0
  900. data/vendor/diy/test/files/goat/plane.rb +15 -0
  901. data/vendor/diy/test/files/goat/shirt.rb +14 -0
  902. data/vendor/diy/test/files/goat/wings.rb +16 -0
  903. data/vendor/diy/test/files/horse/holder_thing.rb +11 -0
  904. data/vendor/diy/test/files/horse/objects.yml +15 -0
  905. data/vendor/diy/test/files/namespace/animal/bird.rb +13 -0
  906. data/vendor/diy/test/files/namespace/animal/cat.rb +13 -0
  907. data/vendor/diy/test/files/namespace/animal/reptile/hardshell/turtle.rb +16 -0
  908. data/vendor/diy/test/files/namespace/animal/reptile/lizard.rb +15 -0
  909. data/vendor/diy/test/files/namespace/bad_module_specified.yml +16 -0
  910. data/vendor/diy/test/files/namespace/class_name_combine.yml +16 -0
  911. data/vendor/diy/test/files/namespace/hello.txt +1 -0
  912. data/vendor/diy/test/files/namespace/no_module_specified.yml +16 -0
  913. data/vendor/diy/test/files/namespace/objects.yml +29 -0
  914. data/vendor/diy/test/files/namespace/road.rb +10 -0
  915. data/vendor/diy/test/files/namespace/sky.rb +10 -0
  916. data/vendor/diy/test/files/namespace/subcontext.yml +30 -0
  917. data/vendor/diy/test/files/non_singleton/air.rb +10 -0
  918. data/vendor/diy/test/files/non_singleton/fat_cat.rb +11 -0
  919. data/vendor/diy/test/files/non_singleton/objects.yml +27 -0
  920. data/vendor/diy/test/files/non_singleton/pig.rb +11 -0
  921. data/vendor/diy/test/files/non_singleton/thread_spinner.rb +11 -0
  922. data/vendor/diy/test/files/non_singleton/tick.rb +11 -0
  923. data/vendor/diy/test/files/non_singleton/yard.rb +10 -0
  924. data/vendor/diy/test/files/yak/core_model.rb +11 -0
  925. data/vendor/diy/test/files/yak/core_presenter.rb +11 -0
  926. data/vendor/diy/test/files/yak/core_view.rb +9 -0
  927. data/vendor/diy/test/files/yak/data_source.rb +9 -0
  928. data/vendor/diy/test/files/yak/fringe_model.rb +11 -0
  929. data/vendor/diy/test/files/yak/fringe_presenter.rb +11 -0
  930. data/vendor/diy/test/files/yak/fringe_view.rb +9 -0
  931. data/vendor/diy/test/files/yak/giant_squid.rb +11 -0
  932. data/vendor/diy/test/files/yak/krill.rb +10 -0
  933. data/vendor/diy/test/files/yak/my_objects.yml +29 -0
  934. data/vendor/diy/test/files/yak/sub_sub_context_test.yml +35 -0
  935. data/vendor/diy/test/test_helper.rb +63 -0
  936. data/vendor/unity/CMakeLists.txt +172 -0
  937. data/vendor/unity/LICENSE.txt +21 -0
  938. data/vendor/unity/README.md +234 -0
  939. data/vendor/unity/auto/__init__.py +7 -0
  940. data/vendor/unity/auto/colour_prompt.rb +120 -0
  941. data/vendor/unity/auto/colour_reporter.rb +40 -0
  942. data/vendor/unity/auto/extract_version.py +22 -0
  943. data/vendor/unity/auto/generate_config.yml +43 -0
  944. data/vendor/unity/auto/generate_module.rb +318 -0
  945. data/vendor/unity/auto/generate_test_runner.rb +547 -0
  946. data/vendor/unity/auto/parse_output.rb +390 -0
  947. data/vendor/unity/auto/run_test.erb +37 -0
  948. data/vendor/unity/auto/stylize_as_junit.py +161 -0
  949. data/vendor/unity/auto/stylize_as_junit.rb +253 -0
  950. data/vendor/unity/auto/test_file_filter.rb +28 -0
  951. data/vendor/unity/auto/type_sanitizer.rb +13 -0
  952. data/vendor/unity/auto/unity_test_summary.py +140 -0
  953. data/vendor/unity/auto/unity_test_summary.rb +140 -0
  954. data/vendor/unity/auto/yaml_helper.rb +23 -0
  955. data/vendor/unity/docs/CODE_OF_CONDUCT.md +138 -0
  956. data/vendor/unity/docs/CONTRIBUTING.md +238 -0
  957. data/vendor/unity/docs/MesonGeneratorRunner.md +18 -0
  958. data/vendor/unity/docs/ThrowTheSwitchCodingStandard.md +187 -0
  959. data/vendor/unity/docs/UnityAssertionsCheatSheetSuitableforPrintingandPossiblyFraming.pdf +0 -0
  960. data/vendor/unity/docs/UnityAssertionsReference.md +860 -0
  961. data/vendor/unity/docs/UnityChangeLog.md +110 -0
  962. data/vendor/unity/docs/UnityConfigurationGuide.md +654 -0
  963. data/vendor/unity/docs/UnityGettingStartedGuide.md +242 -0
  964. data/vendor/unity/docs/UnityHelperScriptsGuide.md +533 -0
  965. data/vendor/unity/docs/UnityKnownIssues.md +13 -0
  966. data/vendor/unity/examples/example_1/makefile +73 -0
  967. data/vendor/unity/examples/example_1/meson.build +48 -0
  968. data/vendor/unity/examples/example_1/readme.txt +12 -0
  969. data/vendor/unity/examples/example_1/src/ProductionCode.c +30 -0
  970. data/vendor/unity/examples/example_1/src/ProductionCode.h +9 -0
  971. data/vendor/unity/examples/example_1/src/ProductionCode2.c +17 -0
  972. data/vendor/unity/examples/example_1/src/ProductionCode2.h +8 -0
  973. data/vendor/unity/examples/example_1/subprojects/unity.wrap +3 -0
  974. data/vendor/unity/examples/example_1/test/TestProductionCode.c +68 -0
  975. data/vendor/unity/examples/example_1/test/TestProductionCode2.c +37 -0
  976. data/vendor/unity/examples/example_1/test/test_runners/TestProductionCode2_Runner.c +53 -0
  977. data/vendor/unity/examples/example_1/test/test_runners/TestProductionCode_Runner.c +57 -0
  978. data/vendor/unity/examples/example_2/makefile +72 -0
  979. data/vendor/unity/examples/example_2/readme.txt +5 -0
  980. data/vendor/unity/examples/example_2/src/ProductionCode.c +30 -0
  981. data/vendor/unity/examples/example_2/src/ProductionCode.h +9 -0
  982. data/vendor/unity/examples/example_2/src/ProductionCode2.c +17 -0
  983. data/vendor/unity/examples/example_2/src/ProductionCode2.h +8 -0
  984. data/vendor/unity/examples/example_2/test/TestProductionCode.c +71 -0
  985. data/vendor/unity/examples/example_2/test/TestProductionCode2.c +40 -0
  986. data/vendor/unity/examples/example_2/test/test_runners/TestProductionCode2_Runner.c +16 -0
  987. data/vendor/unity/examples/example_2/test/test_runners/TestProductionCode_Runner.c +18 -0
  988. data/vendor/unity/examples/example_2/test/test_runners/all_tests.c +19 -0
  989. data/vendor/unity/examples/example_3/helper/UnityHelper.c +17 -0
  990. data/vendor/unity/examples/example_3/helper/UnityHelper.h +19 -0
  991. data/vendor/unity/examples/example_3/rakefile.rb +45 -0
  992. data/vendor/unity/examples/example_3/rakefile_helper.rb +255 -0
  993. data/vendor/unity/examples/example_3/readme.txt +13 -0
  994. data/vendor/unity/examples/example_3/src/ProductionCode.c +30 -0
  995. data/vendor/unity/examples/example_3/src/ProductionCode.h +9 -0
  996. data/vendor/unity/examples/example_3/src/ProductionCode2.c +17 -0
  997. data/vendor/unity/examples/example_3/src/ProductionCode2.h +8 -0
  998. data/vendor/unity/examples/example_3/target_gcc_32.yml +54 -0
  999. data/vendor/unity/examples/example_3/test/TestProductionCode.c +68 -0
  1000. data/vendor/unity/examples/example_3/test/TestProductionCode2.c +37 -0
  1001. data/vendor/unity/examples/example_4/meson.build +12 -0
  1002. data/vendor/unity/examples/example_4/readme.txt +15 -0
  1003. data/vendor/unity/examples/example_4/src/ProductionCode.c +30 -0
  1004. data/vendor/unity/examples/example_4/src/ProductionCode.h +9 -0
  1005. data/vendor/unity/examples/example_4/src/ProductionCode2.c +17 -0
  1006. data/vendor/unity/examples/example_4/src/ProductionCode2.h +8 -0
  1007. data/vendor/unity/examples/example_4/src/meson.build +16 -0
  1008. data/vendor/unity/examples/example_4/subprojects/unity.wrap +6 -0
  1009. data/vendor/unity/examples/example_4/test/TestProductionCode.c +69 -0
  1010. data/vendor/unity/examples/example_4/test/TestProductionCode2.c +41 -0
  1011. data/vendor/unity/examples/example_4/test/meson.build +7 -0
  1012. data/vendor/unity/examples/example_4/test/test_runners/TestProductionCode2_Runner.c +53 -0
  1013. data/vendor/unity/examples/example_4/test/test_runners/TestProductionCode_Runner.c +57 -0
  1014. data/vendor/unity/examples/example_4/test/test_runners/meson.build +13 -0
  1015. data/vendor/unity/examples/unity_config.h +251 -0
  1016. data/vendor/unity/extras/bdd/readme.md +40 -0
  1017. data/vendor/unity/extras/bdd/src/unity_bdd.h +44 -0
  1018. data/vendor/unity/extras/bdd/test/meson.build +9 -0
  1019. data/vendor/unity/extras/bdd/test/test_bdd.c +129 -0
  1020. data/vendor/unity/extras/eclipse/error_parsers.txt +26 -0
  1021. data/vendor/unity/extras/fixture/readme.md +26 -0
  1022. data/vendor/unity/extras/fixture/src/meson.build +10 -0
  1023. data/vendor/unity/extras/fixture/src/unity_fixture.c +310 -0
  1024. data/vendor/unity/extras/fixture/src/unity_fixture.h +94 -0
  1025. data/vendor/unity/extras/fixture/src/unity_fixture_internals.h +50 -0
  1026. data/vendor/unity/extras/fixture/test/Makefile +72 -0
  1027. data/vendor/unity/extras/fixture/test/main/AllTests.c +20 -0
  1028. data/vendor/unity/extras/fixture/test/template_fixture_tests.c +39 -0
  1029. data/vendor/unity/extras/fixture/test/unity_fixture_Test.c +245 -0
  1030. data/vendor/unity/extras/fixture/test/unity_fixture_TestRunner.c +32 -0
  1031. data/vendor/unity/extras/memory/readme.md +42 -0
  1032. data/vendor/unity/extras/memory/src/meson.build +9 -0
  1033. data/vendor/unity/extras/memory/src/unity_memory.c +203 -0
  1034. data/vendor/unity/extras/memory/src/unity_memory.h +61 -0
  1035. data/vendor/unity/extras/memory/test/Makefile +85 -0
  1036. data/vendor/unity/extras/memory/test/unity_memory_Test.c +326 -0
  1037. data/vendor/unity/extras/memory/test/unity_memory_TestRunner.c +50 -0
  1038. data/vendor/unity/extras/memory/test/unity_output_Spy.c +57 -0
  1039. data/vendor/unity/extras/memory/test/unity_output_Spy.h +17 -0
  1040. data/vendor/unity/library.json +25 -0
  1041. data/vendor/unity/meson.build +80 -0
  1042. data/vendor/unity/meson_options.txt +3 -0
  1043. data/vendor/unity/platformio-build.py +24 -0
  1044. data/vendor/unity/src/meson.build +17 -0
  1045. data/vendor/unity/src/unity.c +2501 -0
  1046. data/vendor/unity/src/unity.h +698 -0
  1047. data/vendor/unity/src/unity_internals.h +1183 -0
  1048. data/vendor/unity/test/Makefile +167 -0
  1049. data/vendor/unity/test/expectdata/testsample_cmd.c +61 -0
  1050. data/vendor/unity/test/expectdata/testsample_def.c +57 -0
  1051. data/vendor/unity/test/expectdata/testsample_head1.c +55 -0
  1052. data/vendor/unity/test/expectdata/testsample_head1.h +15 -0
  1053. data/vendor/unity/test/expectdata/testsample_mock_cmd.c +80 -0
  1054. data/vendor/unity/test/expectdata/testsample_mock_def.c +76 -0
  1055. data/vendor/unity/test/expectdata/testsample_mock_head1.c +75 -0
  1056. data/vendor/unity/test/expectdata/testsample_mock_head1.h +13 -0
  1057. data/vendor/unity/test/expectdata/testsample_mock_new1.c +89 -0
  1058. data/vendor/unity/test/expectdata/testsample_mock_new2.c +89 -0
  1059. data/vendor/unity/test/expectdata/testsample_mock_param.c +77 -0
  1060. data/vendor/unity/test/expectdata/testsample_mock_run1.c +89 -0
  1061. data/vendor/unity/test/expectdata/testsample_mock_run2.c +89 -0
  1062. data/vendor/unity/test/expectdata/testsample_mock_yaml.c +90 -0
  1063. data/vendor/unity/test/expectdata/testsample_new1.c +67 -0
  1064. data/vendor/unity/test/expectdata/testsample_new2.c +70 -0
  1065. data/vendor/unity/test/expectdata/testsample_param.c +58 -0
  1066. data/vendor/unity/test/expectdata/testsample_run1.c +67 -0
  1067. data/vendor/unity/test/expectdata/testsample_run2.c +70 -0
  1068. data/vendor/unity/test/expectdata/testsample_yaml.c +71 -0
  1069. data/vendor/unity/test/rakefile +164 -0
  1070. data/vendor/unity/test/rakefile_helper.rb +316 -0
  1071. data/vendor/unity/test/spec/generate_module_existing_file_spec.rb +164 -0
  1072. data/vendor/unity/test/targets/ansi.yml +51 -0
  1073. data/vendor/unity/test/targets/clang_file.yml +79 -0
  1074. data/vendor/unity/test/targets/clang_strict.yml +79 -0
  1075. data/vendor/unity/test/targets/gcc_32.yml +52 -0
  1076. data/vendor/unity/test/targets/gcc_64.yml +53 -0
  1077. data/vendor/unity/test/targets/gcc_auto_limits.yml +50 -0
  1078. data/vendor/unity/test/targets/gcc_auto_stdint.yml +62 -0
  1079. data/vendor/unity/test/targets/gcc_manual_math.yml +50 -0
  1080. data/vendor/unity/test/targets/hitech_picc18.yml +98 -0
  1081. data/vendor/unity/test/targets/iar_arm_v4.yml +105 -0
  1082. data/vendor/unity/test/targets/iar_arm_v5.yml +99 -0
  1083. data/vendor/unity/test/targets/iar_arm_v5_3.yml +99 -0
  1084. data/vendor/unity/test/targets/iar_armcortex_LM3S9B92_v5_4.yml +97 -0
  1085. data/vendor/unity/test/targets/iar_cortexm3_v5.yml +101 -0
  1086. data/vendor/unity/test/targets/iar_msp430.yml +119 -0
  1087. data/vendor/unity/test/targets/iar_sh2a_v6.yml +106 -0
  1088. data/vendor/unity/test/testdata/CException.h +18 -0
  1089. data/vendor/unity/test/testdata/Defs.h +16 -0
  1090. data/vendor/unity/test/testdata/cmock.h +21 -0
  1091. data/vendor/unity/test/testdata/mockMock.h +20 -0
  1092. data/vendor/unity/test/testdata/testRunnerGenerator.c +204 -0
  1093. data/vendor/unity/test/testdata/testRunnerGeneratorSmall.c +73 -0
  1094. data/vendor/unity/test/testdata/testRunnerGeneratorWithMocks.c +200 -0
  1095. data/vendor/unity/test/tests/self_assessment_utils.h +151 -0
  1096. data/vendor/unity/test/tests/test_generate_test_runner.rb +1341 -0
  1097. data/vendor/unity/test/tests/test_unity_arrays.c +2941 -0
  1098. data/vendor/unity/test/tests/test_unity_core.c +375 -0
  1099. data/vendor/unity/test/tests/test_unity_doubles.c +1285 -0
  1100. data/vendor/unity/test/tests/test_unity_floats.c +1395 -0
  1101. data/vendor/unity/test/tests/test_unity_integers.c +2863 -0
  1102. data/vendor/unity/test/tests/test_unity_integers_64.c +783 -0
  1103. data/vendor/unity/test/tests/test_unity_memory.c +82 -0
  1104. data/vendor/unity/test/tests/test_unity_parameterized.c +309 -0
  1105. data/vendor/unity/test/tests/test_unity_parameterizedDemo.c +28 -0
  1106. data/vendor/unity/test/tests/test_unity_strings.c +330 -0
  1107. data/vendor/unity/test/tests/types_for_test.h +21 -0
  1108. data/vendor/unity/unityConfig.cmake +1 -0
  1109. metadata +1211 -251
  1110. data/.gitignore +0 -14
  1111. data/.vim +0 -1
  1112. data/.yardopts +0 -1
  1113. data/LICENSE +0 -19
  1114. data/ceedling-gem.sublime-project +0 -575
  1115. data/examples/temp_sensor/rakefile.rb +0 -4
  1116. data/examples/temp_sensor/src/AT91SAM7X256.h +0 -2556
  1117. data/examples/temp_sensor/src/UsartGetChar.c +0 -6
  1118. data/examples/temp_sensor/src/UsartGetChar.h +0 -8
  1119. data/examples/temp_sensor/test/test_AdcConductor.c +0 -121
  1120. data/examples/temp_sensor/test/test_AdcHardware.c +0 -44
  1121. data/examples/temp_sensor/test/test_AdcHardwareConfigurator.c +0 -43
  1122. data/examples/temp_sensor/test/test_AdcModel.c +0 -33
  1123. data/examples/temp_sensor/test/test_AdcTemperatureSensor.c +0 -47
  1124. data/examples/temp_sensor/test/test_Executor.c +0 -36
  1125. data/examples/temp_sensor/test/test_Main.c +0 -24
  1126. data/examples/temp_sensor/test/test_Model.c +0 -20
  1127. data/examples/temp_sensor/test/test_TaskScheduler.c +0 -104
  1128. data/examples/temp_sensor/test/test_TemperatureCalculator.c +0 -33
  1129. data/examples/temp_sensor/test/test_TemperatureFilter.c +0 -71
  1130. data/examples/temp_sensor/test/test_TimerConductor.c +0 -32
  1131. data/examples/temp_sensor/test/test_TimerConfigurator.c +0 -112
  1132. data/examples/temp_sensor/test/test_TimerHardware.c +0 -26
  1133. data/examples/temp_sensor/test/test_TimerInterruptConfigurator.c +0 -78
  1134. data/examples/temp_sensor/test/test_TimerInterruptHandler.c +0 -66
  1135. data/examples/temp_sensor/test/test_TimerModel.c +0 -18
  1136. data/examples/temp_sensor/test/test_UsartBaudRateRegisterCalculator.c +0 -21
  1137. data/examples/temp_sensor/test/test_UsartConductor.c +0 -40
  1138. data/examples/temp_sensor/test/test_UsartConfigurator.c +0 -77
  1139. data/examples/temp_sensor/test/test_UsartGetChar.c +0 -17
  1140. data/examples/temp_sensor/test/test_UsartHardware.c +0 -56
  1141. data/examples/temp_sensor/test/test_UsartModel.c +0 -40
  1142. data/examples/temp_sensor/test/test_UsartPutChar.c +0 -43
  1143. data/examples/temp_sensor/test/test_UsartTransmitBufferStatus.c +0 -22
  1144. data/lib/ceedling/version.rb +0 -16
  1145. data/lib/ceedling/version.rb.erb +0 -16
  1146. data/new_project_template/build/.gitkeep +0 -0
  1147. data/new_project_template/project.yml +0 -65
  1148. data/new_project_template/rakefile.rb +0 -4
  1149. data/new_project_template/src/.gitkeep +0 -0
  1150. data/new_project_template/test/.gitkeep +0 -0
  1151. data/new_project_template/test/support/.gitkeep +0 -0
  1152. data/new_project_template/vendor/ceedling/docs/CExceptionSummary.pdf +0 -0
  1153. data/new_project_template/vendor/ceedling/docs/CMock Summary.pdf +0 -0
  1154. data/new_project_template/vendor/ceedling/docs/Ceedling Packet.pdf +0 -0
  1155. data/new_project_template/vendor/ceedling/docs/Unity Summary.pdf +0 -0
  1156. data/new_project_template/vendor/ceedling/lib/build_invoker_utils.rb +0 -27
  1157. data/new_project_template/vendor/ceedling/lib/cacheinator.rb +0 -42
  1158. data/new_project_template/vendor/ceedling/lib/cacheinator_helper.rb +0 -12
  1159. data/new_project_template/vendor/ceedling/lib/cmock_builder.rb +0 -15
  1160. data/new_project_template/vendor/ceedling/lib/configurator.rb +0 -329
  1161. data/new_project_template/vendor/ceedling/lib/configurator_builder.rb +0 -419
  1162. data/new_project_template/vendor/ceedling/lib/configurator_plugins.rb +0 -93
  1163. data/new_project_template/vendor/ceedling/lib/configurator_setup.rb +0 -123
  1164. data/new_project_template/vendor/ceedling/lib/configurator_validator.rb +0 -184
  1165. data/new_project_template/vendor/ceedling/lib/constants.rb +0 -91
  1166. data/new_project_template/vendor/ceedling/lib/defaults.rb +0 -378
  1167. data/new_project_template/vendor/ceedling/lib/dependinator.rb +0 -92
  1168. data/new_project_template/vendor/ceedling/lib/file_finder.rb +0 -132
  1169. data/new_project_template/vendor/ceedling/lib/file_finder_helper.rb +0 -54
  1170. data/new_project_template/vendor/ceedling/lib/file_path_utils.rb +0 -189
  1171. data/new_project_template/vendor/ceedling/lib/file_system_utils.rb +0 -69
  1172. data/new_project_template/vendor/ceedling/lib/file_wrapper.rb +0 -74
  1173. data/new_project_template/vendor/ceedling/lib/flaginator.rb +0 -54
  1174. data/new_project_template/vendor/ceedling/lib/generator.rb +0 -162
  1175. data/new_project_template/vendor/ceedling/lib/generator_helper.rb +0 -40
  1176. data/new_project_template/vendor/ceedling/lib/generator_test_results.rb +0 -89
  1177. data/new_project_template/vendor/ceedling/lib/generator_test_results_sanity_checker.rb +0 -62
  1178. data/new_project_template/vendor/ceedling/lib/generator_test_runner.rb +0 -63
  1179. data/new_project_template/vendor/ceedling/lib/loginator.rb +0 -31
  1180. data/new_project_template/vendor/ceedling/lib/makefile.rb +0 -46
  1181. data/new_project_template/vendor/ceedling/lib/objects.yml +0 -301
  1182. data/new_project_template/vendor/ceedling/lib/plugin.rb +0 -79
  1183. data/new_project_template/vendor/ceedling/lib/plugin_manager.rb +0 -95
  1184. data/new_project_template/vendor/ceedling/lib/plugin_manager_helper.rb +0 -19
  1185. data/new_project_template/vendor/ceedling/lib/plugin_reportinator.rb +0 -75
  1186. data/new_project_template/vendor/ceedling/lib/plugin_reportinator_helper.rb +0 -52
  1187. data/new_project_template/vendor/ceedling/lib/preprocessinator.rb +0 -43
  1188. data/new_project_template/vendor/ceedling/lib/preprocessinator_extractor.rb +0 -36
  1189. data/new_project_template/vendor/ceedling/lib/preprocessinator_file_handler.rb +0 -21
  1190. data/new_project_template/vendor/ceedling/lib/preprocessinator_helper.rb +0 -46
  1191. data/new_project_template/vendor/ceedling/lib/preprocessinator_includes_handler.rb +0 -55
  1192. data/new_project_template/vendor/ceedling/lib/project_config_manager.rb +0 -38
  1193. data/new_project_template/vendor/ceedling/lib/project_file_loader.rb +0 -64
  1194. data/new_project_template/vendor/ceedling/lib/rake_utils.rb +0 -17
  1195. data/new_project_template/vendor/ceedling/lib/rake_wrapper.rb +0 -31
  1196. data/new_project_template/vendor/ceedling/lib/rakefile.rb +0 -61
  1197. data/new_project_template/vendor/ceedling/lib/release_invoker.rb +0 -58
  1198. data/new_project_template/vendor/ceedling/lib/release_invoker_helper.rb +0 -16
  1199. data/new_project_template/vendor/ceedling/lib/reportinator.rb +0 -9
  1200. data/new_project_template/vendor/ceedling/lib/rules_cmock.rake +0 -9
  1201. data/new_project_template/vendor/ceedling/lib/rules_preprocess.rake +0 -26
  1202. data/new_project_template/vendor/ceedling/lib/rules_release.rake +0 -79
  1203. data/new_project_template/vendor/ceedling/lib/rules_release_deep_dependencies.rake +0 -15
  1204. data/new_project_template/vendor/ceedling/lib/rules_tests.rake +0 -59
  1205. data/new_project_template/vendor/ceedling/lib/rules_tests_deep_dependencies.rake +0 -15
  1206. data/new_project_template/vendor/ceedling/lib/setupinator.rb +0 -51
  1207. data/new_project_template/vendor/ceedling/lib/stream_wrapper.rb +0 -20
  1208. data/new_project_template/vendor/ceedling/lib/streaminator.rb +0 -41
  1209. data/new_project_template/vendor/ceedling/lib/streaminator_helper.rb +0 -15
  1210. data/new_project_template/vendor/ceedling/lib/system_utils.rb +0 -32
  1211. data/new_project_template/vendor/ceedling/lib/system_wrapper.rb +0 -75
  1212. data/new_project_template/vendor/ceedling/lib/task_invoker.rb +0 -85
  1213. data/new_project_template/vendor/ceedling/lib/tasks_base.rake +0 -104
  1214. data/new_project_template/vendor/ceedling/lib/tasks_filesystem.rake +0 -91
  1215. data/new_project_template/vendor/ceedling/lib/tasks_release.rake +0 -28
  1216. data/new_project_template/vendor/ceedling/lib/tasks_release_deep_dependencies.rake +0 -9
  1217. data/new_project_template/vendor/ceedling/lib/tasks_tests.rake +0 -52
  1218. data/new_project_template/vendor/ceedling/lib/tasks_tests_deep_dependencies.rake +0 -9
  1219. data/new_project_template/vendor/ceedling/lib/tasks_vendor.rake +0 -36
  1220. data/new_project_template/vendor/ceedling/lib/test_includes_extractor.rb +0 -81
  1221. data/new_project_template/vendor/ceedling/lib/test_invoker.rb +0 -97
  1222. data/new_project_template/vendor/ceedling/lib/test_invoker_helper.rb +0 -28
  1223. data/new_project_template/vendor/ceedling/lib/tool_executor.rb +0 -212
  1224. data/new_project_template/vendor/ceedling/lib/tool_executor_helper.rb +0 -115
  1225. data/new_project_template/vendor/ceedling/lib/verbosinator.rb +0 -10
  1226. data/new_project_template/vendor/ceedling/lib/yaml_wrapper.rb +0 -16
  1227. data/new_project_template/vendor/ceedling/plugins/bullseye/bullseye.rake +0 -162
  1228. data/new_project_template/vendor/ceedling/plugins/bullseye/bullseye.rb +0 -173
  1229. data/new_project_template/vendor/ceedling/plugins/bullseye/defaults.yml +0 -53
  1230. data/new_project_template/vendor/ceedling/plugins/bullseye/readme.txt +0 -0
  1231. data/new_project_template/vendor/ceedling/plugins/gcov/defaults.yml +0 -34
  1232. data/new_project_template/vendor/ceedling/plugins/gcov/gcov.rake +0 -152
  1233. data/new_project_template/vendor/ceedling/plugins/gcov/gcov.rb +0 -128
  1234. data/new_project_template/vendor/ceedling/plugins/gcov/readme.txt +0 -0
  1235. data/new_project_template/vendor/ceedling/plugins/gcov/template.erb +0 -15
  1236. data/new_project_template/vendor/ceedling/plugins/module_generator/module_generator.rake +0 -14
  1237. data/new_project_template/vendor/ceedling/plugins/module_generator/module_generator.rb +0 -218
  1238. data/new_project_template/vendor/ceedling/plugins/module_generator/module_generator.yml +0 -4
  1239. data/new_project_template/vendor/ceedling/plugins/stdout_ide_tests_report/stdout_ide_tests_report.rb +0 -44
  1240. data/new_project_template/vendor/ceedling/plugins/stdout_ide_tests_report/stdout_ide_tests_report.yml +0 -4
  1241. data/new_project_template/vendor/ceedling/plugins/stdout_pretty_tests_report/stdout_pretty_tests_report.rb +0 -48
  1242. data/new_project_template/vendor/ceedling/plugins/stdout_pretty_tests_report/stdout_pretty_tests_report.yml +0 -4
  1243. data/new_project_template/vendor/ceedling/plugins/stdout_pretty_tests_report/template.erb +0 -59
  1244. data/new_project_template/vendor/ceedling/plugins/warnings_report/warnings_report.rb +0 -71
  1245. data/new_project_template/vendor/ceedling/plugins/xml_tests_report/xml_tests_report.rb +0 -110
  1246. data/new_project_template/vendor/ceedling/release/build.info +0 -1
  1247. data/new_project_template/vendor/ceedling/release/version.info +0 -1
  1248. data/new_project_template/vendor/ceedling/vendor/c_exception/lib/CException.c +0 -39
  1249. data/new_project_template/vendor/ceedling/vendor/c_exception/lib/CException.h +0 -70
  1250. data/new_project_template/vendor/ceedling/vendor/c_exception/release/build.info +0 -1
  1251. data/new_project_template/vendor/ceedling/vendor/c_exception/release/version.info +0 -2
  1252. data/new_project_template/vendor/ceedling/vendor/cmock/config/production_environment.rb +0 -14
  1253. data/new_project_template/vendor/ceedling/vendor/cmock/config/test_environment.rb +0 -16
  1254. data/new_project_template/vendor/ceedling/vendor/cmock/lib/cmock.rb +0 -65
  1255. data/new_project_template/vendor/ceedling/vendor/cmock/lib/cmock_config.rb +0 -129
  1256. data/new_project_template/vendor/ceedling/vendor/cmock/lib/cmock_file_writer.rb +0 -33
  1257. data/new_project_template/vendor/ceedling/vendor/cmock/lib/cmock_generator.rb +0 -194
  1258. data/new_project_template/vendor/ceedling/vendor/cmock/lib/cmock_generator_plugin_array.rb +0 -57
  1259. data/new_project_template/vendor/ceedling/vendor/cmock/lib/cmock_generator_plugin_callback.rb +0 -78
  1260. data/new_project_template/vendor/ceedling/vendor/cmock/lib/cmock_generator_plugin_cexception.rb +0 -51
  1261. data/new_project_template/vendor/ceedling/vendor/cmock/lib/cmock_generator_plugin_expect.rb +0 -86
  1262. data/new_project_template/vendor/ceedling/vendor/cmock/lib/cmock_generator_plugin_ignore.rb +0 -85
  1263. data/new_project_template/vendor/ceedling/vendor/cmock/lib/cmock_generator_utils.rb +0 -177
  1264. data/new_project_template/vendor/ceedling/vendor/cmock/lib/cmock_header_parser.rb +0 -273
  1265. data/new_project_template/vendor/ceedling/vendor/cmock/lib/cmock_plugin_manager.rb +0 -40
  1266. data/new_project_template/vendor/ceedling/vendor/cmock/lib/cmock_unityhelper_parser.rb +0 -74
  1267. data/new_project_template/vendor/ceedling/vendor/cmock/release/build.info +0 -1
  1268. data/new_project_template/vendor/ceedling/vendor/cmock/release/version.info +0 -2
  1269. data/new_project_template/vendor/ceedling/vendor/cmock/src/cmock.c +0 -186
  1270. data/new_project_template/vendor/ceedling/vendor/cmock/src/cmock.h +0 -30
  1271. data/new_project_template/vendor/ceedling/vendor/constructor/lib/constructor.rb +0 -127
  1272. data/new_project_template/vendor/ceedling/vendor/constructor/lib/constructor_struct.rb +0 -33
  1273. data/new_project_template/vendor/ceedling/vendor/deep_merge/lib/deep_merge.rb +0 -211
  1274. data/new_project_template/vendor/ceedling/vendor/diy/lib/diy/factory.rb +0 -36
  1275. data/new_project_template/vendor/ceedling/vendor/diy/lib/diy.rb +0 -403
  1276. data/new_project_template/vendor/ceedling/vendor/unity/auto/generate_test_runner.rb +0 -308
  1277. data/new_project_template/vendor/ceedling/vendor/unity/release/build.info +0 -1
  1278. data/new_project_template/vendor/ceedling/vendor/unity/release/version.info +0 -2
  1279. data/new_project_template/vendor/ceedling/vendor/unity/src/unity.c +0 -960
  1280. data/new_project_template/vendor/ceedling/vendor/unity/src/unity.h +0 -232
  1281. data/new_project_template/vendor/ceedling/vendor/unity/src/unity_internals.h +0 -414
  1282. /data/{new_project_template/vendor/ceedling/plugins/bullseye → plugins/bullseye/assets}/template.erb +0 -0
@@ -0,0 +1,4387 @@
1
+ /* =========================================================================
2
+ CMock - Automatic Mock Generation for C
3
+ ThrowTheSwitch.org
4
+ Copyright (c) 2007-25 Mike Karlesky, Mark VanderVoord, & Greg Williams
5
+ SPDX-License-Identifier: MIT
6
+ ========================================================================= */
7
+
8
+ // - ----------------------------------------------------------------------------
9
+ // - ATMEL Microcontroller Software Support - ROUSSET -
10
+ // - ----------------------------------------------------------------------------
11
+ // - DISCLAIMER: THIS SOFTWARE IS PROVIDED BY ATMEL "AS IS" AND ANY EXPRESS OR
12
+ // - IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
13
+ // - MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT ARE
14
+ // - DISCLAIMED. IN NO EVENT SHALL ATMEL BE LIABLE FOR ANY DIRECT, INDIRECT,
15
+ // - INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
16
+ // - LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA,
17
+ // - OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF
18
+ // - LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING
19
+ // - NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE,
20
+ // - EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
21
+ // - ----------------------------------------------------------------------------
22
+ // - File Name : AT91SAM7X256.h
23
+ // - Object : AT91SAM7X256 definitions
24
+ // - Generated : AT91 SW Application Group 11/02/2005 (15:17:24)
25
+ // -
26
+ // - CVS Reference : /AT91SAM7X256.pl/1.14/Tue Sep 13 15:06:52 2005//
27
+ // - CVS Reference : /SYS_SAM7X.pl/1.3/Tue Feb 1 17:01:43 2005//
28
+ // - CVS Reference : /MC_SAM7X.pl/1.2/Fri May 20 14:13:04 2005//
29
+ // - CVS Reference : /PMC_SAM7X.pl/1.4/Tue Feb 8 13:58:10 2005//
30
+ // - CVS Reference : /RSTC_SAM7X.pl/1.2/Wed Jul 13 14:57:50 2005//
31
+ // - CVS Reference : /UDP_SAM7X.pl/1.1/Tue May 10 11:35:35 2005//
32
+ // - CVS Reference : /PWM_SAM7X.pl/1.1/Tue May 10 11:53:07 2005//
33
+ // - CVS Reference : /AIC_6075B.pl/1.3/Fri May 20 14:01:30 2005//
34
+ // - CVS Reference : /PIO_6057A.pl/1.2/Thu Feb 3 10:18:28 2005//
35
+ // - CVS Reference : /RTTC_6081A.pl/1.2/Tue Nov 9 14:43:58 2004//
36
+ // - CVS Reference : /PITC_6079A.pl/1.2/Tue Nov 9 14:43:56 2004//
37
+ // - CVS Reference : /WDTC_6080A.pl/1.3/Tue Nov 9 14:44:00 2004//
38
+ // - CVS Reference : /VREG_6085B.pl/1.1/Tue Feb 1 16:05:48 2005//
39
+ // - CVS Reference : /PDC_6074C.pl/1.2/Thu Feb 3 08:48:54 2005//
40
+ // - CVS Reference : /DBGU_6059D.pl/1.1/Mon Jan 31 13:15:32 2005//
41
+ // - CVS Reference : /SPI_6088D.pl/1.3/Fri May 20 14:08:59 2005//
42
+ // - CVS Reference : /US_6089C.pl/1.1/Mon Jul 12 18:23:26 2004//
43
+ // - CVS Reference : /SSC_6078B.pl/1.1/Wed Jul 13 15:19:19 2005//
44
+ // - CVS Reference : /TWI_6061A.pl/1.1/Tue Jul 13 07:38:06 2004//
45
+ // - CVS Reference : /TC_6082A.pl/1.7/Fri Mar 11 12:52:17 2005//
46
+ // - CVS Reference : /CAN_6019B.pl/1.1/Tue Mar 8 12:42:22 2005//
47
+ // - CVS Reference : /EMACB_6119A.pl/1.6/Wed Jul 13 15:05:35 2005//
48
+ // - CVS Reference : /ADC_6051C.pl/1.1/Fri Oct 17 09:12:38 2003//
49
+ // - ----------------------------------------------------------------------------
50
+
51
+ #ifndef AT91SAM7X256_H
52
+ #define AT91SAM7X256_H
53
+
54
+ #ifdef __IAR_SYSTEMS_ICC__
55
+
56
+ typedef volatile unsigned int AT91_REG;// Hardware register definition
57
+
58
+ // *****************************************************************************
59
+ // SOFTWARE API DEFINITION FOR System Peripherals
60
+ // *****************************************************************************
61
+ typedef struct _AT91S_SYS {
62
+ AT91_REG AIC_SMR[32]; // Source Mode Register
63
+ AT91_REG AIC_SVR[32]; // Source Vector Register
64
+ AT91_REG AIC_IVR; // IRQ Vector Register
65
+ AT91_REG AIC_FVR; // FIQ Vector Register
66
+ AT91_REG AIC_ISR; // Interrupt Status Register
67
+ AT91_REG AIC_IPR; // Interrupt Pending Register
68
+ AT91_REG AIC_IMR; // Interrupt Mask Register
69
+ AT91_REG AIC_CISR; // Core Interrupt Status Register
70
+ AT91_REG Reserved0[2]; //
71
+ AT91_REG AIC_IECR; // Interrupt Enable Command Register
72
+ AT91_REG AIC_IDCR; // Interrupt Disable Command Register
73
+ AT91_REG AIC_ICCR; // Interrupt Clear Command Register
74
+ AT91_REG AIC_ISCR; // Interrupt Set Command Register
75
+ AT91_REG AIC_EOICR; // End of Interrupt Command Register
76
+ AT91_REG AIC_SPU; // Spurious Vector Register
77
+ AT91_REG AIC_DCR; // Debug Control Register (Protect)
78
+ AT91_REG Reserved1[1]; //
79
+ AT91_REG AIC_FFER; // Fast Forcing Enable Register
80
+ AT91_REG AIC_FFDR; // Fast Forcing Disable Register
81
+ AT91_REG AIC_FFSR; // Fast Forcing Status Register
82
+ AT91_REG Reserved2[45]; //
83
+ AT91_REG DBGU_CR; // Control Register
84
+ AT91_REG DBGU_MR; // Mode Register
85
+ AT91_REG DBGU_IER; // Interrupt Enable Register
86
+ AT91_REG DBGU_IDR; // Interrupt Disable Register
87
+ AT91_REG DBGU_IMR; // Interrupt Mask Register
88
+ AT91_REG DBGU_CSR; // Channel Status Register
89
+ AT91_REG DBGU_RHR; // Receiver Holding Register
90
+ AT91_REG DBGU_THR; // Transmitter Holding Register
91
+ AT91_REG DBGU_BRGR; // Baud Rate Generator Register
92
+ AT91_REG Reserved3[7]; //
93
+ AT91_REG DBGU_CIDR; // Chip ID Register
94
+ AT91_REG DBGU_EXID; // Chip ID Extension Register
95
+ AT91_REG DBGU_FNTR; // Force NTRST Register
96
+ AT91_REG Reserved4[45]; //
97
+ AT91_REG DBGU_RPR; // Receive Pointer Register
98
+ AT91_REG DBGU_RCR; // Receive Counter Register
99
+ AT91_REG DBGU_TPR; // Transmit Pointer Register
100
+ AT91_REG DBGU_TCR; // Transmit Counter Register
101
+ AT91_REG DBGU_RNPR; // Receive Next Pointer Register
102
+ AT91_REG DBGU_RNCR; // Receive Next Counter Register
103
+ AT91_REG DBGU_TNPR; // Transmit Next Pointer Register
104
+ AT91_REG DBGU_TNCR; // Transmit Next Counter Register
105
+ AT91_REG DBGU_PTCR; // PDC Transfer Control Register
106
+ AT91_REG DBGU_PTSR; // PDC Transfer Status Register
107
+ AT91_REG Reserved5[54]; //
108
+ AT91_REG PIOA_PER; // PIO Enable Register
109
+ AT91_REG PIOA_PDR; // PIO Disable Register
110
+ AT91_REG PIOA_PSR; // PIO Status Register
111
+ AT91_REG Reserved6[1]; //
112
+ AT91_REG PIOA_OER; // Output Enable Register
113
+ AT91_REG PIOA_ODR; // Output Disable Registerr
114
+ AT91_REG PIOA_OSR; // Output Status Register
115
+ AT91_REG Reserved7[1]; //
116
+ AT91_REG PIOA_IFER; // Input Filter Enable Register
117
+ AT91_REG PIOA_IFDR; // Input Filter Disable Register
118
+ AT91_REG PIOA_IFSR; // Input Filter Status Register
119
+ AT91_REG Reserved8[1]; //
120
+ AT91_REG PIOA_SODR; // Set Output Data Register
121
+ AT91_REG PIOA_CODR; // Clear Output Data Register
122
+ AT91_REG PIOA_ODSR; // Output Data Status Register
123
+ AT91_REG PIOA_PDSR; // Pin Data Status Register
124
+ AT91_REG PIOA_IER; // Interrupt Enable Register
125
+ AT91_REG PIOA_IDR; // Interrupt Disable Register
126
+ AT91_REG PIOA_IMR; // Interrupt Mask Register
127
+ AT91_REG PIOA_ISR; // Interrupt Status Register
128
+ AT91_REG PIOA_MDER; // Multi-driver Enable Register
129
+ AT91_REG PIOA_MDDR; // Multi-driver Disable Register
130
+ AT91_REG PIOA_MDSR; // Multi-driver Status Register
131
+ AT91_REG Reserved9[1]; //
132
+ AT91_REG PIOA_PPUDR; // Pull-up Disable Register
133
+ AT91_REG PIOA_PPUER; // Pull-up Enable Register
134
+ AT91_REG PIOA_PPUSR; // Pull-up Status Register
135
+ AT91_REG Reserved10[1]; //
136
+ AT91_REG PIOA_ASR; // Select A Register
137
+ AT91_REG PIOA_BSR; // Select B Register
138
+ AT91_REG PIOA_ABSR; // AB Select Status Register
139
+ AT91_REG Reserved11[9]; //
140
+ AT91_REG PIOA_OWER; // Output Write Enable Register
141
+ AT91_REG PIOA_OWDR; // Output Write Disable Register
142
+ AT91_REG PIOA_OWSR; // Output Write Status Register
143
+ AT91_REG Reserved12[85]; //
144
+ AT91_REG PIOB_PER; // PIO Enable Register
145
+ AT91_REG PIOB_PDR; // PIO Disable Register
146
+ AT91_REG PIOB_PSR; // PIO Status Register
147
+ AT91_REG Reserved13[1]; //
148
+ AT91_REG PIOB_OER; // Output Enable Register
149
+ AT91_REG PIOB_ODR; // Output Disable Registerr
150
+ AT91_REG PIOB_OSR; // Output Status Register
151
+ AT91_REG Reserved14[1]; //
152
+ AT91_REG PIOB_IFER; // Input Filter Enable Register
153
+ AT91_REG PIOB_IFDR; // Input Filter Disable Register
154
+ AT91_REG PIOB_IFSR; // Input Filter Status Register
155
+ AT91_REG Reserved15[1]; //
156
+ AT91_REG PIOB_SODR; // Set Output Data Register
157
+ AT91_REG PIOB_CODR; // Clear Output Data Register
158
+ AT91_REG PIOB_ODSR; // Output Data Status Register
159
+ AT91_REG PIOB_PDSR; // Pin Data Status Register
160
+ AT91_REG PIOB_IER; // Interrupt Enable Register
161
+ AT91_REG PIOB_IDR; // Interrupt Disable Register
162
+ AT91_REG PIOB_IMR; // Interrupt Mask Register
163
+ AT91_REG PIOB_ISR; // Interrupt Status Register
164
+ AT91_REG PIOB_MDER; // Multi-driver Enable Register
165
+ AT91_REG PIOB_MDDR; // Multi-driver Disable Register
166
+ AT91_REG PIOB_MDSR; // Multi-driver Status Register
167
+ AT91_REG Reserved16[1]; //
168
+ AT91_REG PIOB_PPUDR; // Pull-up Disable Register
169
+ AT91_REG PIOB_PPUER; // Pull-up Enable Register
170
+ AT91_REG PIOB_PPUSR; // Pull-up Status Register
171
+ AT91_REG Reserved17[1]; //
172
+ AT91_REG PIOB_ASR; // Select A Register
173
+ AT91_REG PIOB_BSR; // Select B Register
174
+ AT91_REG PIOB_ABSR; // AB Select Status Register
175
+ AT91_REG Reserved18[9]; //
176
+ AT91_REG PIOB_OWER; // Output Write Enable Register
177
+ AT91_REG PIOB_OWDR; // Output Write Disable Register
178
+ AT91_REG PIOB_OWSR; // Output Write Status Register
179
+ AT91_REG Reserved19[341]; //
180
+ AT91_REG PMC_SCER; // System Clock Enable Register
181
+ AT91_REG PMC_SCDR; // System Clock Disable Register
182
+ AT91_REG PMC_SCSR; // System Clock Status Register
183
+ AT91_REG Reserved20[1]; //
184
+ AT91_REG PMC_PCER; // Peripheral Clock Enable Register
185
+ AT91_REG PMC_PCDR; // Peripheral Clock Disable Register
186
+ AT91_REG PMC_PCSR; // Peripheral Clock Status Register
187
+ AT91_REG Reserved21[1]; //
188
+ AT91_REG PMC_MOR; // Main Oscillator Register
189
+ AT91_REG PMC_MCFR; // Main Clock Frequency Register
190
+ AT91_REG Reserved22[1]; //
191
+ AT91_REG PMC_PLLR; // PLL Register
192
+ AT91_REG PMC_MCKR; // Master Clock Register
193
+ AT91_REG Reserved23[3]; //
194
+ AT91_REG PMC_PCKR[4]; // Programmable Clock Register
195
+ AT91_REG Reserved24[4]; //
196
+ AT91_REG PMC_IER; // Interrupt Enable Register
197
+ AT91_REG PMC_IDR; // Interrupt Disable Register
198
+ AT91_REG PMC_SR; // Status Register
199
+ AT91_REG PMC_IMR; // Interrupt Mask Register
200
+ AT91_REG Reserved25[36]; //
201
+ AT91_REG RSTC_RCR; // Reset Control Register
202
+ AT91_REG RSTC_RSR; // Reset Status Register
203
+ AT91_REG RSTC_RMR; // Reset Mode Register
204
+ AT91_REG Reserved26[5]; //
205
+ AT91_REG RTTC_RTMR; // Real-time Mode Register
206
+ AT91_REG RTTC_RTAR; // Real-time Alarm Register
207
+ AT91_REG RTTC_RTVR; // Real-time Value Register
208
+ AT91_REG RTTC_RTSR; // Real-time Status Register
209
+ AT91_REG PITC_PIMR; // Period Interval Mode Register
210
+ AT91_REG PITC_PISR; // Period Interval Status Register
211
+ AT91_REG PITC_PIVR; // Period Interval Value Register
212
+ AT91_REG PITC_PIIR; // Period Interval Image Register
213
+ AT91_REG WDTC_WDCR; // Watchdog Control Register
214
+ AT91_REG WDTC_WDMR; // Watchdog Mode Register
215
+ AT91_REG WDTC_WDSR; // Watchdog Status Register
216
+ AT91_REG Reserved27[5]; //
217
+ AT91_REG VREG_MR; // Voltage Regulator Mode Register
218
+ } AT91S_SYS, *AT91PS_SYS;
219
+
220
+
221
+ // *****************************************************************************
222
+ // SOFTWARE API DEFINITION FOR Advanced Interrupt Controller
223
+ // *****************************************************************************
224
+ typedef struct _AT91S_AIC {
225
+ AT91_REG AIC_SMR[32]; // Source Mode Register
226
+ AT91_REG AIC_SVR[32]; // Source Vector Register
227
+ AT91_REG AIC_IVR; // IRQ Vector Register
228
+ AT91_REG AIC_FVR; // FIQ Vector Register
229
+ AT91_REG AIC_ISR; // Interrupt Status Register
230
+ AT91_REG AIC_IPR; // Interrupt Pending Register
231
+ AT91_REG AIC_IMR; // Interrupt Mask Register
232
+ AT91_REG AIC_CISR; // Core Interrupt Status Register
233
+ AT91_REG Reserved0[2]; //
234
+ AT91_REG AIC_IECR; // Interrupt Enable Command Register
235
+ AT91_REG AIC_IDCR; // Interrupt Disable Command Register
236
+ AT91_REG AIC_ICCR; // Interrupt Clear Command Register
237
+ AT91_REG AIC_ISCR; // Interrupt Set Command Register
238
+ AT91_REG AIC_EOICR; // End of Interrupt Command Register
239
+ AT91_REG AIC_SPU; // Spurious Vector Register
240
+ AT91_REG AIC_DCR; // Debug Control Register (Protect)
241
+ AT91_REG Reserved1[1]; //
242
+ AT91_REG AIC_FFER; // Fast Forcing Enable Register
243
+ AT91_REG AIC_FFDR; // Fast Forcing Disable Register
244
+ AT91_REG AIC_FFSR; // Fast Forcing Status Register
245
+ } AT91S_AIC, *AT91PS_AIC;
246
+
247
+ // -------- AIC_SMR : (AIC Offset: 0x0) Control Register --------
248
+ #define AT91C_AIC_PRIOR ((unsigned int) 0x7 << 0) // (AIC) Priority Level
249
+ #define AT91C_AIC_PRIOR_LOWEST ((unsigned int) 0x0) // (AIC) Lowest priority level
250
+ #define AT91C_AIC_PRIOR_HIGHEST ((unsigned int) 0x7) // (AIC) Highest priority level
251
+ #define AT91C_AIC_SRCTYPE ((unsigned int) 0x3 << 5) // (AIC) Interrupt Source Type
252
+ #define AT91C_AIC_SRCTYPE_INT_HIGH_LEVEL ((unsigned int) 0x0 << 5) // (AIC) Internal Sources Code Label High-level Sensitive
253
+ #define AT91C_AIC_SRCTYPE_EXT_LOW_LEVEL ((unsigned int) 0x0 << 5) // (AIC) External Sources Code Label Low-level Sensitive
254
+ #define AT91C_AIC_SRCTYPE_INT_POSITIVE_EDGE ((unsigned int) 0x1 << 5) // (AIC) Internal Sources Code Label Positive Edge triggered
255
+ #define AT91C_AIC_SRCTYPE_EXT_NEGATIVE_EDGE ((unsigned int) 0x1 << 5) // (AIC) External Sources Code Label Negative Edge triggered
256
+ #define AT91C_AIC_SRCTYPE_HIGH_LEVEL ((unsigned int) 0x2 << 5) // (AIC) Internal Or External Sources Code Label High-level Sensitive
257
+ #define AT91C_AIC_SRCTYPE_POSITIVE_EDGE ((unsigned int) 0x3 << 5) // (AIC) Internal Or External Sources Code Label Positive Edge triggered
258
+ // -------- AIC_CISR : (AIC Offset: 0x114) AIC Core Interrupt Status Register --------
259
+ #define AT91C_AIC_NFIQ ((unsigned int) 0x1 << 0) // (AIC) NFIQ Status
260
+ #define AT91C_AIC_NIRQ ((unsigned int) 0x1 << 1) // (AIC) NIRQ Status
261
+ // -------- AIC_DCR : (AIC Offset: 0x138) AIC Debug Control Register (Protect) --------
262
+ #define AT91C_AIC_DCR_PROT ((unsigned int) 0x1 << 0) // (AIC) Protection Mode
263
+ #define AT91C_AIC_DCR_GMSK ((unsigned int) 0x1 << 1) // (AIC) General Mask
264
+
265
+ // *****************************************************************************
266
+ // SOFTWARE API DEFINITION FOR Peripheral DMA Controller
267
+ // *****************************************************************************
268
+ typedef struct _AT91S_PDC {
269
+ AT91_REG PDC_RPR; // Receive Pointer Register
270
+ AT91_REG PDC_RCR; // Receive Counter Register
271
+ AT91_REG PDC_TPR; // Transmit Pointer Register
272
+ AT91_REG PDC_TCR; // Transmit Counter Register
273
+ AT91_REG PDC_RNPR; // Receive Next Pointer Register
274
+ AT91_REG PDC_RNCR; // Receive Next Counter Register
275
+ AT91_REG PDC_TNPR; // Transmit Next Pointer Register
276
+ AT91_REG PDC_TNCR; // Transmit Next Counter Register
277
+ AT91_REG PDC_PTCR; // PDC Transfer Control Register
278
+ AT91_REG PDC_PTSR; // PDC Transfer Status Register
279
+ } AT91S_PDC, *AT91PS_PDC;
280
+
281
+ // -------- PDC_PTCR : (PDC Offset: 0x20) PDC Transfer Control Register --------
282
+ #define AT91C_PDC_RXTEN ((unsigned int) 0x1 << 0) // (PDC) Receiver Transfer Enable
283
+ #define AT91C_PDC_RXTDIS ((unsigned int) 0x1 << 1) // (PDC) Receiver Transfer Disable
284
+ #define AT91C_PDC_TXTEN ((unsigned int) 0x1 << 8) // (PDC) Transmitter Transfer Enable
285
+ #define AT91C_PDC_TXTDIS ((unsigned int) 0x1 << 9) // (PDC) Transmitter Transfer Disable
286
+ // -------- PDC_PTSR : (PDC Offset: 0x24) PDC Transfer Status Register --------
287
+
288
+ // *****************************************************************************
289
+ // SOFTWARE API DEFINITION FOR Debug Unit
290
+ // *****************************************************************************
291
+ typedef struct _AT91S_DBGU {
292
+ AT91_REG DBGU_CR; // Control Register
293
+ AT91_REG DBGU_MR; // Mode Register
294
+ AT91_REG DBGU_IER; // Interrupt Enable Register
295
+ AT91_REG DBGU_IDR; // Interrupt Disable Register
296
+ AT91_REG DBGU_IMR; // Interrupt Mask Register
297
+ AT91_REG DBGU_CSR; // Channel Status Register
298
+ AT91_REG DBGU_RHR; // Receiver Holding Register
299
+ AT91_REG DBGU_THR; // Transmitter Holding Register
300
+ AT91_REG DBGU_BRGR; // Baud Rate Generator Register
301
+ AT91_REG Reserved0[7]; //
302
+ AT91_REG DBGU_CIDR; // Chip ID Register
303
+ AT91_REG DBGU_EXID; // Chip ID Extension Register
304
+ AT91_REG DBGU_FNTR; // Force NTRST Register
305
+ AT91_REG Reserved1[45]; //
306
+ AT91_REG DBGU_RPR; // Receive Pointer Register
307
+ AT91_REG DBGU_RCR; // Receive Counter Register
308
+ AT91_REG DBGU_TPR; // Transmit Pointer Register
309
+ AT91_REG DBGU_TCR; // Transmit Counter Register
310
+ AT91_REG DBGU_RNPR; // Receive Next Pointer Register
311
+ AT91_REG DBGU_RNCR; // Receive Next Counter Register
312
+ AT91_REG DBGU_TNPR; // Transmit Next Pointer Register
313
+ AT91_REG DBGU_TNCR; // Transmit Next Counter Register
314
+ AT91_REG DBGU_PTCR; // PDC Transfer Control Register
315
+ AT91_REG DBGU_PTSR; // PDC Transfer Status Register
316
+ } AT91S_DBGU, *AT91PS_DBGU;
317
+
318
+ // -------- DBGU_CR : (DBGU Offset: 0x0) Debug Unit Control Register --------
319
+ #define AT91C_US_RSTRX ((unsigned int) 0x1 << 2) // (DBGU) Reset Receiver
320
+ #define AT91C_US_RSTTX ((unsigned int) 0x1 << 3) // (DBGU) Reset Transmitter
321
+ #define AT91C_US_RXEN ((unsigned int) 0x1 << 4) // (DBGU) Receiver Enable
322
+ #define AT91C_US_RXDIS ((unsigned int) 0x1 << 5) // (DBGU) Receiver Disable
323
+ #define AT91C_US_TXEN ((unsigned int) 0x1 << 6) // (DBGU) Transmitter Enable
324
+ #define AT91C_US_TXDIS ((unsigned int) 0x1 << 7) // (DBGU) Transmitter Disable
325
+ #define AT91C_US_RSTSTA ((unsigned int) 0x1 << 8) // (DBGU) Reset Status Bits
326
+ // -------- DBGU_MR : (DBGU Offset: 0x4) Debug Unit Mode Register --------
327
+ #define AT91C_US_PAR ((unsigned int) 0x7 << 9) // (DBGU) Parity type
328
+ #define AT91C_US_PAR_EVEN ((unsigned int) 0x0 << 9) // (DBGU) Even Parity
329
+ #define AT91C_US_PAR_ODD ((unsigned int) 0x1 << 9) // (DBGU) Odd Parity
330
+ #define AT91C_US_PAR_SPACE ((unsigned int) 0x2 << 9) // (DBGU) Parity forced to 0 (Space)
331
+ #define AT91C_US_PAR_MARK ((unsigned int) 0x3 << 9) // (DBGU) Parity forced to 1 (Mark)
332
+ #define AT91C_US_PAR_NONE ((unsigned int) 0x4 << 9) // (DBGU) No Parity
333
+ #define AT91C_US_PAR_MULTI_DROP ((unsigned int) 0x6 << 9) // (DBGU) Multi-drop mode
334
+ #define AT91C_US_CHMODE ((unsigned int) 0x3 << 14) // (DBGU) Channel Mode
335
+ #define AT91C_US_CHMODE_NORMAL ((unsigned int) 0x0 << 14) // (DBGU) Normal Mode: The USART channel operates as an RX/TX USART.
336
+ #define AT91C_US_CHMODE_AUTO ((unsigned int) 0x1 << 14) // (DBGU) Automatic Echo: Receiver Data Input is connected to the TXD pin.
337
+ #define AT91C_US_CHMODE_LOCAL ((unsigned int) 0x2 << 14) // (DBGU) Local Loopback: Transmitter Output Signal is connected to Receiver Input Signal.
338
+ #define AT91C_US_CHMODE_REMOTE ((unsigned int) 0x3 << 14) // (DBGU) Remote Loopback: RXD pin is internally connected to TXD pin.
339
+ // -------- DBGU_IER : (DBGU Offset: 0x8) Debug Unit Interrupt Enable Register --------
340
+ #define AT91C_US_RXRDY ((unsigned int) 0x1 << 0) // (DBGU) RXRDY Interrupt
341
+ #define AT91C_US_TXRDY ((unsigned int) 0x1 << 1) // (DBGU) TXRDY Interrupt
342
+ #define AT91C_US_ENDRX ((unsigned int) 0x1 << 3) // (DBGU) End of Receive Transfer Interrupt
343
+ #define AT91C_US_ENDTX ((unsigned int) 0x1 << 4) // (DBGU) End of Transmit Interrupt
344
+ #define AT91C_US_OVRE ((unsigned int) 0x1 << 5) // (DBGU) Overrun Interrupt
345
+ #define AT91C_US_FRAME ((unsigned int) 0x1 << 6) // (DBGU) Framing Error Interrupt
346
+ #define AT91C_US_PARE ((unsigned int) 0x1 << 7) // (DBGU) Parity Error Interrupt
347
+ #define AT91C_US_TXEMPTY ((unsigned int) 0x1 << 9) // (DBGU) TXEMPTY Interrupt
348
+ #define AT91C_US_TXBUFE ((unsigned int) 0x1 << 11) // (DBGU) TXBUFE Interrupt
349
+ #define AT91C_US_RXBUFF ((unsigned int) 0x1 << 12) // (DBGU) RXBUFF Interrupt
350
+ #define AT91C_US_COMM_TX ((unsigned int) 0x1 << 30) // (DBGU) COMM_TX Interrupt
351
+ #define AT91C_US_COMM_RX ((unsigned int) 0x1 << 31) // (DBGU) COMM_RX Interrupt
352
+ // -------- DBGU_IDR : (DBGU Offset: 0xc) Debug Unit Interrupt Disable Register --------
353
+ // -------- DBGU_IMR : (DBGU Offset: 0x10) Debug Unit Interrupt Mask Register --------
354
+ // -------- DBGU_CSR : (DBGU Offset: 0x14) Debug Unit Channel Status Register --------
355
+ // -------- DBGU_FNTR : (DBGU Offset: 0x48) Debug Unit FORCE_NTRST Register --------
356
+ #define AT91C_US_FORCE_NTRST ((unsigned int) 0x1 << 0) // (DBGU) Force NTRST in JTAG
357
+
358
+ // *****************************************************************************
359
+ // SOFTWARE API DEFINITION FOR Parallel Input Output Controler
360
+ // *****************************************************************************
361
+ typedef struct _AT91S_PIO {
362
+ AT91_REG PIO_PER; // PIO Enable Register
363
+ AT91_REG PIO_PDR; // PIO Disable Register
364
+ AT91_REG PIO_PSR; // PIO Status Register
365
+ AT91_REG Reserved0[1]; //
366
+ AT91_REG PIO_OER; // Output Enable Register
367
+ AT91_REG PIO_ODR; // Output Disable Registerr
368
+ AT91_REG PIO_OSR; // Output Status Register
369
+ AT91_REG Reserved1[1]; //
370
+ AT91_REG PIO_IFER; // Input Filter Enable Register
371
+ AT91_REG PIO_IFDR; // Input Filter Disable Register
372
+ AT91_REG PIO_IFSR; // Input Filter Status Register
373
+ AT91_REG Reserved2[1]; //
374
+ AT91_REG PIO_SODR; // Set Output Data Register
375
+ AT91_REG PIO_CODR; // Clear Output Data Register
376
+ AT91_REG PIO_ODSR; // Output Data Status Register
377
+ AT91_REG PIO_PDSR; // Pin Data Status Register
378
+ AT91_REG PIO_IER; // Interrupt Enable Register
379
+ AT91_REG PIO_IDR; // Interrupt Disable Register
380
+ AT91_REG PIO_IMR; // Interrupt Mask Register
381
+ AT91_REG PIO_ISR; // Interrupt Status Register
382
+ AT91_REG PIO_MDER; // Multi-driver Enable Register
383
+ AT91_REG PIO_MDDR; // Multi-driver Disable Register
384
+ AT91_REG PIO_MDSR; // Multi-driver Status Register
385
+ AT91_REG Reserved3[1]; //
386
+ AT91_REG PIO_PPUDR; // Pull-up Disable Register
387
+ AT91_REG PIO_PPUER; // Pull-up Enable Register
388
+ AT91_REG PIO_PPUSR; // Pull-up Status Register
389
+ AT91_REG Reserved4[1]; //
390
+ AT91_REG PIO_ASR; // Select A Register
391
+ AT91_REG PIO_BSR; // Select B Register
392
+ AT91_REG PIO_ABSR; // AB Select Status Register
393
+ AT91_REG Reserved5[9]; //
394
+ AT91_REG PIO_OWER; // Output Write Enable Register
395
+ AT91_REG PIO_OWDR; // Output Write Disable Register
396
+ AT91_REG PIO_OWSR; // Output Write Status Register
397
+ } AT91S_PIO, *AT91PS_PIO;
398
+
399
+
400
+ // *****************************************************************************
401
+ // SOFTWARE API DEFINITION FOR Clock Generator Controler
402
+ // *****************************************************************************
403
+ typedef struct _AT91S_CKGR {
404
+ AT91_REG CKGR_MOR; // Main Oscillator Register
405
+ AT91_REG CKGR_MCFR; // Main Clock Frequency Register
406
+ AT91_REG Reserved0[1]; //
407
+ AT91_REG CKGR_PLLR; // PLL Register
408
+ } AT91S_CKGR, *AT91PS_CKGR;
409
+
410
+ // -------- CKGR_MOR : (CKGR Offset: 0x0) Main Oscillator Register --------
411
+ #define AT91C_CKGR_MOSCEN ((unsigned int) 0x1 << 0) // (CKGR) Main Oscillator Enable
412
+ #define AT91C_CKGR_OSCBYPASS ((unsigned int) 0x1 << 1) // (CKGR) Main Oscillator Bypass
413
+ #define AT91C_CKGR_OSCOUNT ((unsigned int) 0xFF << 8) // (CKGR) Main Oscillator Start-up Time
414
+ // -------- CKGR_MCFR : (CKGR Offset: 0x4) Main Clock Frequency Register --------
415
+ #define AT91C_CKGR_MAINF ((unsigned int) 0xFFFF << 0) // (CKGR) Main Clock Frequency
416
+ #define AT91C_CKGR_MAINRDY ((unsigned int) 0x1 << 16) // (CKGR) Main Clock Ready
417
+ // -------- CKGR_PLLR : (CKGR Offset: 0xc) PLL B Register --------
418
+ #define AT91C_CKGR_DIV ((unsigned int) 0xFF << 0) // (CKGR) Divider Selected
419
+ #define AT91C_CKGR_DIV_0 ((unsigned int) 0x0) // (CKGR) Divider output is 0
420
+ #define AT91C_CKGR_DIV_BYPASS ((unsigned int) 0x1) // (CKGR) Divider is bypassed
421
+ #define AT91C_CKGR_PLLCOUNT ((unsigned int) 0x3F << 8) // (CKGR) PLL Counter
422
+ #define AT91C_CKGR_OUT ((unsigned int) 0x3 << 14) // (CKGR) PLL Output Frequency Range
423
+ #define AT91C_CKGR_OUT_0 ((unsigned int) 0x0 << 14) // (CKGR) Please refer to the PLL datasheet
424
+ #define AT91C_CKGR_OUT_1 ((unsigned int) 0x1 << 14) // (CKGR) Please refer to the PLL datasheet
425
+ #define AT91C_CKGR_OUT_2 ((unsigned int) 0x2 << 14) // (CKGR) Please refer to the PLL datasheet
426
+ #define AT91C_CKGR_OUT_3 ((unsigned int) 0x3 << 14) // (CKGR) Please refer to the PLL datasheet
427
+ #define AT91C_CKGR_MUL ((unsigned int) 0x7FF << 16) // (CKGR) PLL Multiplier
428
+ #define AT91C_CKGR_USBDIV ((unsigned int) 0x3 << 28) // (CKGR) Divider for USB Clocks
429
+ #define AT91C_CKGR_USBDIV_0 ((unsigned int) 0x0 << 28) // (CKGR) Divider output is PLL clock output
430
+ #define AT91C_CKGR_USBDIV_1 ((unsigned int) 0x1 << 28) // (CKGR) Divider output is PLL clock output divided by 2
431
+ #define AT91C_CKGR_USBDIV_2 ((unsigned int) 0x2 << 28) // (CKGR) Divider output is PLL clock output divided by 4
432
+
433
+ // *****************************************************************************
434
+ // SOFTWARE API DEFINITION FOR Power Management Controler
435
+ // *****************************************************************************
436
+ typedef struct _AT91S_PMC {
437
+ AT91_REG PMC_SCER; // System Clock Enable Register
438
+ AT91_REG PMC_SCDR; // System Clock Disable Register
439
+ AT91_REG PMC_SCSR; // System Clock Status Register
440
+ AT91_REG Reserved0[1]; //
441
+ AT91_REG PMC_PCER; // Peripheral Clock Enable Register
442
+ AT91_REG PMC_PCDR; // Peripheral Clock Disable Register
443
+ AT91_REG PMC_PCSR; // Peripheral Clock Status Register
444
+ AT91_REG Reserved1[1]; //
445
+ AT91_REG PMC_MOR; // Main Oscillator Register
446
+ AT91_REG PMC_MCFR; // Main Clock Frequency Register
447
+ AT91_REG Reserved2[1]; //
448
+ AT91_REG PMC_PLLR; // PLL Register
449
+ AT91_REG PMC_MCKR; // Master Clock Register
450
+ AT91_REG Reserved3[3]; //
451
+ AT91_REG PMC_PCKR[4]; // Programmable Clock Register
452
+ AT91_REG Reserved4[4]; //
453
+ AT91_REG PMC_IER; // Interrupt Enable Register
454
+ AT91_REG PMC_IDR; // Interrupt Disable Register
455
+ AT91_REG PMC_SR; // Status Register
456
+ AT91_REG PMC_IMR; // Interrupt Mask Register
457
+ } AT91S_PMC, *AT91PS_PMC;
458
+
459
+ // -------- PMC_SCER : (PMC Offset: 0x0) System Clock Enable Register --------
460
+ #define AT91C_PMC_PCK ((unsigned int) 0x1 << 0) // (PMC) Processor Clock
461
+ #define AT91C_PMC_UDP ((unsigned int) 0x1 << 7) // (PMC) USB Device Port Clock
462
+ #define AT91C_PMC_PCK0 ((unsigned int) 0x1 << 8) // (PMC) Programmable Clock Output
463
+ #define AT91C_PMC_PCK1 ((unsigned int) 0x1 << 9) // (PMC) Programmable Clock Output
464
+ #define AT91C_PMC_PCK2 ((unsigned int) 0x1 << 10) // (PMC) Programmable Clock Output
465
+ #define AT91C_PMC_PCK3 ((unsigned int) 0x1 << 11) // (PMC) Programmable Clock Output
466
+ // -------- PMC_SCDR : (PMC Offset: 0x4) System Clock Disable Register --------
467
+ // -------- PMC_SCSR : (PMC Offset: 0x8) System Clock Status Register --------
468
+ // -------- CKGR_MOR : (PMC Offset: 0x20) Main Oscillator Register --------
469
+ // -------- CKGR_MCFR : (PMC Offset: 0x24) Main Clock Frequency Register --------
470
+ // -------- CKGR_PLLR : (PMC Offset: 0x2c) PLL B Register --------
471
+ // -------- PMC_MCKR : (PMC Offset: 0x30) Master Clock Register --------
472
+ #define AT91C_PMC_CSS ((unsigned int) 0x3 << 0) // (PMC) Programmable Clock Selection
473
+ #define AT91C_PMC_CSS_SLOW_CLK ((unsigned int) 0x0) // (PMC) Slow Clock is selected
474
+ #define AT91C_PMC_CSS_MAIN_CLK ((unsigned int) 0x1) // (PMC) Main Clock is selected
475
+ #define AT91C_PMC_CSS_PLL_CLK ((unsigned int) 0x3) // (PMC) Clock from PLL is selected
476
+ #define AT91C_PMC_PRES ((unsigned int) 0x7 << 2) // (PMC) Programmable Clock Prescaler
477
+ #define AT91C_PMC_PRES_CLK ((unsigned int) 0x0 << 2) // (PMC) Selected clock
478
+ #define AT91C_PMC_PRES_CLK_2 ((unsigned int) 0x1 << 2) // (PMC) Selected clock divided by 2
479
+ #define AT91C_PMC_PRES_CLK_4 ((unsigned int) 0x2 << 2) // (PMC) Selected clock divided by 4
480
+ #define AT91C_PMC_PRES_CLK_8 ((unsigned int) 0x3 << 2) // (PMC) Selected clock divided by 8
481
+ #define AT91C_PMC_PRES_CLK_16 ((unsigned int) 0x4 << 2) // (PMC) Selected clock divided by 16
482
+ #define AT91C_PMC_PRES_CLK_32 ((unsigned int) 0x5 << 2) // (PMC) Selected clock divided by 32
483
+ #define AT91C_PMC_PRES_CLK_64 ((unsigned int) 0x6 << 2) // (PMC) Selected clock divided by 64
484
+ // -------- PMC_PCKR : (PMC Offset: 0x40) Programmable Clock Register --------
485
+ // -------- PMC_IER : (PMC Offset: 0x60) PMC Interrupt Enable Register --------
486
+ #define AT91C_PMC_MOSCS ((unsigned int) 0x1 << 0) // (PMC) MOSC Status/Enable/Disable/Mask
487
+ #define AT91C_PMC_LOCK ((unsigned int) 0x1 << 2) // (PMC) PLL Status/Enable/Disable/Mask
488
+ #define AT91C_PMC_MCKRDY ((unsigned int) 0x1 << 3) // (PMC) MCK_RDY Status/Enable/Disable/Mask
489
+ #define AT91C_PMC_PCK0RDY ((unsigned int) 0x1 << 8) // (PMC) PCK0_RDY Status/Enable/Disable/Mask
490
+ #define AT91C_PMC_PCK1RDY ((unsigned int) 0x1 << 9) // (PMC) PCK1_RDY Status/Enable/Disable/Mask
491
+ #define AT91C_PMC_PCK2RDY ((unsigned int) 0x1 << 10) // (PMC) PCK2_RDY Status/Enable/Disable/Mask
492
+ #define AT91C_PMC_PCK3RDY ((unsigned int) 0x1 << 11) // (PMC) PCK3_RDY Status/Enable/Disable/Mask
493
+ // -------- PMC_IDR : (PMC Offset: 0x64) PMC Interrupt Disable Register --------
494
+ // -------- PMC_SR : (PMC Offset: 0x68) PMC Status Register --------
495
+ // -------- PMC_IMR : (PMC Offset: 0x6c) PMC Interrupt Mask Register --------
496
+
497
+ // *****************************************************************************
498
+ // SOFTWARE API DEFINITION FOR Reset Controller Interface
499
+ // *****************************************************************************
500
+ typedef struct _AT91S_RSTC {
501
+ AT91_REG RSTC_RCR; // Reset Control Register
502
+ AT91_REG RSTC_RSR; // Reset Status Register
503
+ AT91_REG RSTC_RMR; // Reset Mode Register
504
+ } AT91S_RSTC, *AT91PS_RSTC;
505
+
506
+ // -------- RSTC_RCR : (RSTC Offset: 0x0) Reset Control Register --------
507
+ #define AT91C_RSTC_PROCRST ((unsigned int) 0x1 << 0) // (RSTC) Processor Reset
508
+ #define AT91C_RSTC_PERRST ((unsigned int) 0x1 << 2) // (RSTC) Peripheral Reset
509
+ #define AT91C_RSTC_EXTRST ((unsigned int) 0x1 << 3) // (RSTC) External Reset
510
+ #define AT91C_RSTC_KEY ((unsigned int) 0xFF << 24) // (RSTC) Password
511
+ // -------- RSTC_RSR : (RSTC Offset: 0x4) Reset Status Register --------
512
+ #define AT91C_RSTC_URSTS ((unsigned int) 0x1 << 0) // (RSTC) User Reset Status
513
+ #define AT91C_RSTC_BODSTS ((unsigned int) 0x1 << 1) // (RSTC) Brownout Detection Status
514
+ #define AT91C_RSTC_RSTTYP ((unsigned int) 0x7 << 8) // (RSTC) Reset Type
515
+ #define AT91C_RSTC_RSTTYP_POWERUP ((unsigned int) 0x0 << 8) // (RSTC) Power-up Reset. VDDCORE rising.
516
+ #define AT91C_RSTC_RSTTYP_WAKEUP ((unsigned int) 0x1 << 8) // (RSTC) WakeUp Reset. VDDCORE rising.
517
+ #define AT91C_RSTC_RSTTYP_WATCHDOG ((unsigned int) 0x2 << 8) // (RSTC) Watchdog Reset. Watchdog overflow occured.
518
+ #define AT91C_RSTC_RSTTYP_SOFTWARE ((unsigned int) 0x3 << 8) // (RSTC) Software Reset. Processor reset required by the software.
519
+ #define AT91C_RSTC_RSTTYP_USER ((unsigned int) 0x4 << 8) // (RSTC) User Reset. NRST pin detected low.
520
+ #define AT91C_RSTC_RSTTYP_BROWNOUT ((unsigned int) 0x5 << 8) // (RSTC) Brownout Reset occured.
521
+ #define AT91C_RSTC_NRSTL ((unsigned int) 0x1 << 16) // (RSTC) NRST pin level
522
+ #define AT91C_RSTC_SRCMP ((unsigned int) 0x1 << 17) // (RSTC) Software Reset Command in Progress.
523
+ // -------- RSTC_RMR : (RSTC Offset: 0x8) Reset Mode Register --------
524
+ #define AT91C_RSTC_URSTEN ((unsigned int) 0x1 << 0) // (RSTC) User Reset Enable
525
+ #define AT91C_RSTC_URSTIEN ((unsigned int) 0x1 << 4) // (RSTC) User Reset Interrupt Enable
526
+ #define AT91C_RSTC_ERSTL ((unsigned int) 0xF << 8) // (RSTC) User Reset Length
527
+ #define AT91C_RSTC_BODIEN ((unsigned int) 0x1 << 16) // (RSTC) Brownout Detection Interrupt Enable
528
+
529
+ // *****************************************************************************
530
+ // SOFTWARE API DEFINITION FOR Real Time Timer Controller Interface
531
+ // *****************************************************************************
532
+ typedef struct _AT91S_RTTC {
533
+ AT91_REG RTTC_RTMR; // Real-time Mode Register
534
+ AT91_REG RTTC_RTAR; // Real-time Alarm Register
535
+ AT91_REG RTTC_RTVR; // Real-time Value Register
536
+ AT91_REG RTTC_RTSR; // Real-time Status Register
537
+ } AT91S_RTTC, *AT91PS_RTTC;
538
+
539
+ // -------- RTTC_RTMR : (RTTC Offset: 0x0) Real-time Mode Register --------
540
+ #define AT91C_RTTC_RTPRES ((unsigned int) 0xFFFF << 0) // (RTTC) Real-time Timer Prescaler Value
541
+ #define AT91C_RTTC_ALMIEN ((unsigned int) 0x1 << 16) // (RTTC) Alarm Interrupt Enable
542
+ #define AT91C_RTTC_RTTINCIEN ((unsigned int) 0x1 << 17) // (RTTC) Real Time Timer Increment Interrupt Enable
543
+ #define AT91C_RTTC_RTTRST ((unsigned int) 0x1 << 18) // (RTTC) Real Time Timer Restart
544
+ // -------- RTTC_RTAR : (RTTC Offset: 0x4) Real-time Alarm Register --------
545
+ #define AT91C_RTTC_ALMV ((unsigned int) 0x0 << 0) // (RTTC) Alarm Value
546
+ // -------- RTTC_RTVR : (RTTC Offset: 0x8) Current Real-time Value Register --------
547
+ #define AT91C_RTTC_CRTV ((unsigned int) 0x0 << 0) // (RTTC) Current Real-time Value
548
+ // -------- RTTC_RTSR : (RTTC Offset: 0xc) Real-time Status Register --------
549
+ #define AT91C_RTTC_ALMS ((unsigned int) 0x1 << 0) // (RTTC) Real-time Alarm Status
550
+ #define AT91C_RTTC_RTTINC ((unsigned int) 0x1 << 1) // (RTTC) Real-time Timer Increment
551
+
552
+ // *****************************************************************************
553
+ // SOFTWARE API DEFINITION FOR Periodic Interval Timer Controller Interface
554
+ // *****************************************************************************
555
+ typedef struct _AT91S_PITC {
556
+ AT91_REG PITC_PIMR; // Period Interval Mode Register
557
+ AT91_REG PITC_PISR; // Period Interval Status Register
558
+ AT91_REG PITC_PIVR; // Period Interval Value Register
559
+ AT91_REG PITC_PIIR; // Period Interval Image Register
560
+ } AT91S_PITC, *AT91PS_PITC;
561
+
562
+ // -------- PITC_PIMR : (PITC Offset: 0x0) Periodic Interval Mode Register --------
563
+ #define AT91C_PITC_PIV ((unsigned int) 0xFFFFF << 0) // (PITC) Periodic Interval Value
564
+ #define AT91C_PITC_PITEN ((unsigned int) 0x1 << 24) // (PITC) Periodic Interval Timer Enabled
565
+ #define AT91C_PITC_PITIEN ((unsigned int) 0x1 << 25) // (PITC) Periodic Interval Timer Interrupt Enable
566
+ // -------- PITC_PISR : (PITC Offset: 0x4) Periodic Interval Status Register --------
567
+ #define AT91C_PITC_PITS ((unsigned int) 0x1 << 0) // (PITC) Periodic Interval Timer Status
568
+ // -------- PITC_PIVR : (PITC Offset: 0x8) Periodic Interval Value Register --------
569
+ #define AT91C_PITC_CPIV ((unsigned int) 0xFFFFF << 0) // (PITC) Current Periodic Interval Value
570
+ #define AT91C_PITC_PICNT ((unsigned int) 0xFFF << 20) // (PITC) Periodic Interval Counter
571
+ // -------- PITC_PIIR : (PITC Offset: 0xc) Periodic Interval Image Register --------
572
+
573
+ // *****************************************************************************
574
+ // SOFTWARE API DEFINITION FOR Watchdog Timer Controller Interface
575
+ // *****************************************************************************
576
+ typedef struct _AT91S_WDTC {
577
+ AT91_REG WDTC_WDCR; // Watchdog Control Register
578
+ AT91_REG WDTC_WDMR; // Watchdog Mode Register
579
+ AT91_REG WDTC_WDSR; // Watchdog Status Register
580
+ } AT91S_WDTC, *AT91PS_WDTC;
581
+
582
+ // -------- WDTC_WDCR : (WDTC Offset: 0x0) Periodic Interval Image Register --------
583
+ #define AT91C_WDTC_WDRSTT ((unsigned int) 0x1 << 0) // (WDTC) Watchdog Restart
584
+ #define AT91C_WDTC_KEY ((unsigned int) 0xFF << 24) // (WDTC) Watchdog KEY Password
585
+ // -------- WDTC_WDMR : (WDTC Offset: 0x4) Watchdog Mode Register --------
586
+ #define AT91C_WDTC_WDV ((unsigned int) 0xFFF << 0) // (WDTC) Watchdog Timer Restart
587
+ #define AT91C_WDTC_WDFIEN ((unsigned int) 0x1 << 12) // (WDTC) Watchdog Fault Interrupt Enable
588
+ #define AT91C_WDTC_WDRSTEN ((unsigned int) 0x1 << 13) // (WDTC) Watchdog Reset Enable
589
+ #define AT91C_WDTC_WDRPROC ((unsigned int) 0x1 << 14) // (WDTC) Watchdog Timer Restart
590
+ #define AT91C_WDTC_WDDIS ((unsigned int) 0x1 << 15) // (WDTC) Watchdog Disable
591
+ #define AT91C_WDTC_WDD ((unsigned int) 0xFFF << 16) // (WDTC) Watchdog Delta Value
592
+ #define AT91C_WDTC_WDDBGHLT ((unsigned int) 0x1 << 28) // (WDTC) Watchdog Debug Halt
593
+ #define AT91C_WDTC_WDIDLEHLT ((unsigned int) 0x1 << 29) // (WDTC) Watchdog Idle Halt
594
+ // -------- WDTC_WDSR : (WDTC Offset: 0x8) Watchdog Status Register --------
595
+ #define AT91C_WDTC_WDUNF ((unsigned int) 0x1 << 0) // (WDTC) Watchdog Underflow
596
+ #define AT91C_WDTC_WDERR ((unsigned int) 0x1 << 1) // (WDTC) Watchdog Error
597
+
598
+ // *****************************************************************************
599
+ // SOFTWARE API DEFINITION FOR Voltage Regulator Mode Controller Interface
600
+ // *****************************************************************************
601
+ typedef struct _AT91S_VREG {
602
+ AT91_REG VREG_MR; // Voltage Regulator Mode Register
603
+ } AT91S_VREG, *AT91PS_VREG;
604
+
605
+ // -------- VREG_MR : (VREG Offset: 0x0) Voltage Regulator Mode Register --------
606
+ #define AT91C_VREG_PSTDBY ((unsigned int) 0x1 << 0) // (VREG) Voltage Regulator Power Standby Mode
607
+
608
+ // *****************************************************************************
609
+ // SOFTWARE API DEFINITION FOR Memory Controller Interface
610
+ // *****************************************************************************
611
+ typedef struct _AT91S_MC {
612
+ AT91_REG MC_RCR; // MC Remap Control Register
613
+ AT91_REG MC_ASR; // MC Abort Status Register
614
+ AT91_REG MC_AASR; // MC Abort Address Status Register
615
+ AT91_REG Reserved0[21]; //
616
+ AT91_REG MC_FMR; // MC Flash Mode Register
617
+ AT91_REG MC_FCR; // MC Flash Command Register
618
+ AT91_REG MC_FSR; // MC Flash Status Register
619
+ } AT91S_MC, *AT91PS_MC;
620
+
621
+ // -------- MC_RCR : (MC Offset: 0x0) MC Remap Control Register --------
622
+ #define AT91C_MC_RCB ((unsigned int) 0x1 << 0) // (MC) Remap Command Bit
623
+ // -------- MC_ASR : (MC Offset: 0x4) MC Abort Status Register --------
624
+ #define AT91C_MC_UNDADD ((unsigned int) 0x1 << 0) // (MC) Undefined Addess Abort Status
625
+ #define AT91C_MC_MISADD ((unsigned int) 0x1 << 1) // (MC) Misaligned Addess Abort Status
626
+ #define AT91C_MC_ABTSZ ((unsigned int) 0x3 << 8) // (MC) Abort Size Status
627
+ #define AT91C_MC_ABTSZ_BYTE ((unsigned int) 0x0 << 8) // (MC) Byte
628
+ #define AT91C_MC_ABTSZ_HWORD ((unsigned int) 0x1 << 8) // (MC) Half-word
629
+ #define AT91C_MC_ABTSZ_WORD ((unsigned int) 0x2 << 8) // (MC) Word
630
+ #define AT91C_MC_ABTTYP ((unsigned int) 0x3 << 10) // (MC) Abort Type Status
631
+ #define AT91C_MC_ABTTYP_DATAR ((unsigned int) 0x0 << 10) // (MC) Data Read
632
+ #define AT91C_MC_ABTTYP_DATAW ((unsigned int) 0x1 << 10) // (MC) Data Write
633
+ #define AT91C_MC_ABTTYP_FETCH ((unsigned int) 0x2 << 10) // (MC) Code Fetch
634
+ #define AT91C_MC_MST0 ((unsigned int) 0x1 << 16) // (MC) Master 0 Abort Source
635
+ #define AT91C_MC_MST1 ((unsigned int) 0x1 << 17) // (MC) Master 1 Abort Source
636
+ #define AT91C_MC_SVMST0 ((unsigned int) 0x1 << 24) // (MC) Saved Master 0 Abort Source
637
+ #define AT91C_MC_SVMST1 ((unsigned int) 0x1 << 25) // (MC) Saved Master 1 Abort Source
638
+ // -------- MC_FMR : (MC Offset: 0x60) MC Flash Mode Register --------
639
+ #define AT91C_MC_FRDY ((unsigned int) 0x1 << 0) // (MC) Flash Ready
640
+ #define AT91C_MC_LOCKE ((unsigned int) 0x1 << 2) // (MC) Lock Error
641
+ #define AT91C_MC_PROGE ((unsigned int) 0x1 << 3) // (MC) Programming Error
642
+ #define AT91C_MC_NEBP ((unsigned int) 0x1 << 7) // (MC) No Erase Before Programming
643
+ #define AT91C_MC_FWS ((unsigned int) 0x3 << 8) // (MC) Flash Wait State
644
+ #define AT91C_MC_FWS_0FWS ((unsigned int) 0x0 << 8) // (MC) 1 cycle for Read, 2 for Write operations
645
+ #define AT91C_MC_FWS_1FWS ((unsigned int) 0x1 << 8) // (MC) 2 cycles for Read, 3 for Write operations
646
+ #define AT91C_MC_FWS_2FWS ((unsigned int) 0x2 << 8) // (MC) 3 cycles for Read, 4 for Write operations
647
+ #define AT91C_MC_FWS_3FWS ((unsigned int) 0x3 << 8) // (MC) 4 cycles for Read, 4 for Write operations
648
+ #define AT91C_MC_FMCN ((unsigned int) 0xFF << 16) // (MC) Flash Microsecond Cycle Number
649
+ // -------- MC_FCR : (MC Offset: 0x64) MC Flash Command Register --------
650
+ #define AT91C_MC_FCMD ((unsigned int) 0xF << 0) // (MC) Flash Command
651
+ #define AT91C_MC_FCMD_START_PROG ((unsigned int) 0x1) // (MC) Starts the programming of th epage specified by PAGEN.
652
+ #define AT91C_MC_FCMD_LOCK ((unsigned int) 0x2) // (MC) Starts a lock sequence of the sector defined by the bits 4 to 7 of the field PAGEN.
653
+ #define AT91C_MC_FCMD_PROG_AND_LOCK ((unsigned int) 0x3) // (MC) The lock sequence automatically happens after the programming sequence is completed.
654
+ #define AT91C_MC_FCMD_UNLOCK ((unsigned int) 0x4) // (MC) Starts an unlock sequence of the sector defined by the bits 4 to 7 of the field PAGEN.
655
+ #define AT91C_MC_FCMD_ERASE_ALL ((unsigned int) 0x8) // (MC) Starts the erase of the entire flash.If at least a page is locked, the command is cancelled.
656
+ #define AT91C_MC_FCMD_SET_GP_NVM ((unsigned int) 0xB) // (MC) Set General Purpose NVM bits.
657
+ #define AT91C_MC_FCMD_CLR_GP_NVM ((unsigned int) 0xD) // (MC) Clear General Purpose NVM bits.
658
+ #define AT91C_MC_FCMD_SET_SECURITY ((unsigned int) 0xF) // (MC) Set Security Bit.
659
+ #define AT91C_MC_PAGEN ((unsigned int) 0x3FF << 8) // (MC) Page Number
660
+ #define AT91C_MC_KEY ((unsigned int) 0xFF << 24) // (MC) Writing Protect Key
661
+ // -------- MC_FSR : (MC Offset: 0x68) MC Flash Command Register --------
662
+ #define AT91C_MC_SECURITY ((unsigned int) 0x1 << 4) // (MC) Security Bit Status
663
+ #define AT91C_MC_GPNVM0 ((unsigned int) 0x1 << 8) // (MC) Sector 0 Lock Status
664
+ #define AT91C_MC_GPNVM1 ((unsigned int) 0x1 << 9) // (MC) Sector 1 Lock Status
665
+ #define AT91C_MC_GPNVM2 ((unsigned int) 0x1 << 10) // (MC) Sector 2 Lock Status
666
+ #define AT91C_MC_GPNVM3 ((unsigned int) 0x1 << 11) // (MC) Sector 3 Lock Status
667
+ #define AT91C_MC_GPNVM4 ((unsigned int) 0x1 << 12) // (MC) Sector 4 Lock Status
668
+ #define AT91C_MC_GPNVM5 ((unsigned int) 0x1 << 13) // (MC) Sector 5 Lock Status
669
+ #define AT91C_MC_GPNVM6 ((unsigned int) 0x1 << 14) // (MC) Sector 6 Lock Status
670
+ #define AT91C_MC_GPNVM7 ((unsigned int) 0x1 << 15) // (MC) Sector 7 Lock Status
671
+ #define AT91C_MC_LOCKS0 ((unsigned int) 0x1 << 16) // (MC) Sector 0 Lock Status
672
+ #define AT91C_MC_LOCKS1 ((unsigned int) 0x1 << 17) // (MC) Sector 1 Lock Status
673
+ #define AT91C_MC_LOCKS2 ((unsigned int) 0x1 << 18) // (MC) Sector 2 Lock Status
674
+ #define AT91C_MC_LOCKS3 ((unsigned int) 0x1 << 19) // (MC) Sector 3 Lock Status
675
+ #define AT91C_MC_LOCKS4 ((unsigned int) 0x1 << 20) // (MC) Sector 4 Lock Status
676
+ #define AT91C_MC_LOCKS5 ((unsigned int) 0x1 << 21) // (MC) Sector 5 Lock Status
677
+ #define AT91C_MC_LOCKS6 ((unsigned int) 0x1 << 22) // (MC) Sector 6 Lock Status
678
+ #define AT91C_MC_LOCKS7 ((unsigned int) 0x1 << 23) // (MC) Sector 7 Lock Status
679
+ #define AT91C_MC_LOCKS8 ((unsigned int) 0x1 << 24) // (MC) Sector 8 Lock Status
680
+ #define AT91C_MC_LOCKS9 ((unsigned int) 0x1 << 25) // (MC) Sector 9 Lock Status
681
+ #define AT91C_MC_LOCKS10 ((unsigned int) 0x1 << 26) // (MC) Sector 10 Lock Status
682
+ #define AT91C_MC_LOCKS11 ((unsigned int) 0x1 << 27) // (MC) Sector 11 Lock Status
683
+ #define AT91C_MC_LOCKS12 ((unsigned int) 0x1 << 28) // (MC) Sector 12 Lock Status
684
+ #define AT91C_MC_LOCKS13 ((unsigned int) 0x1 << 29) // (MC) Sector 13 Lock Status
685
+ #define AT91C_MC_LOCKS14 ((unsigned int) 0x1 << 30) // (MC) Sector 14 Lock Status
686
+ #define AT91C_MC_LOCKS15 ((unsigned int) 0x1 << 31) // (MC) Sector 15 Lock Status
687
+
688
+ // *****************************************************************************
689
+ // SOFTWARE API DEFINITION FOR Serial Parallel Interface
690
+ // *****************************************************************************
691
+ typedef struct _AT91S_SPI {
692
+ AT91_REG SPI_CR; // Control Register
693
+ AT91_REG SPI_MR; // Mode Register
694
+ AT91_REG SPI_RDR; // Receive Data Register
695
+ AT91_REG SPI_TDR; // Transmit Data Register
696
+ AT91_REG SPI_SR; // Status Register
697
+ AT91_REG SPI_IER; // Interrupt Enable Register
698
+ AT91_REG SPI_IDR; // Interrupt Disable Register
699
+ AT91_REG SPI_IMR; // Interrupt Mask Register
700
+ AT91_REG Reserved0[4]; //
701
+ AT91_REG SPI_CSR[4]; // Chip Select Register
702
+ AT91_REG Reserved1[48]; //
703
+ AT91_REG SPI_RPR; // Receive Pointer Register
704
+ AT91_REG SPI_RCR; // Receive Counter Register
705
+ AT91_REG SPI_TPR; // Transmit Pointer Register
706
+ AT91_REG SPI_TCR; // Transmit Counter Register
707
+ AT91_REG SPI_RNPR; // Receive Next Pointer Register
708
+ AT91_REG SPI_RNCR; // Receive Next Counter Register
709
+ AT91_REG SPI_TNPR; // Transmit Next Pointer Register
710
+ AT91_REG SPI_TNCR; // Transmit Next Counter Register
711
+ AT91_REG SPI_PTCR; // PDC Transfer Control Register
712
+ AT91_REG SPI_PTSR; // PDC Transfer Status Register
713
+ } AT91S_SPI, *AT91PS_SPI;
714
+
715
+ // -------- SPI_CR : (SPI Offset: 0x0) SPI Control Register --------
716
+ #define AT91C_SPI_SPIEN ((unsigned int) 0x1 << 0) // (SPI) SPI Enable
717
+ #define AT91C_SPI_SPIDIS ((unsigned int) 0x1 << 1) // (SPI) SPI Disable
718
+ #define AT91C_SPI_SWRST ((unsigned int) 0x1 << 7) // (SPI) SPI Software reset
719
+ #define AT91C_SPI_LASTXFER ((unsigned int) 0x1 << 24) // (SPI) SPI Last Transfer
720
+ // -------- SPI_MR : (SPI Offset: 0x4) SPI Mode Register --------
721
+ #define AT91C_SPI_MSTR ((unsigned int) 0x1 << 0) // (SPI) Master/Slave Mode
722
+ #define AT91C_SPI_PS ((unsigned int) 0x1 << 1) // (SPI) Peripheral Select
723
+ #define AT91C_SPI_PS_FIXED ((unsigned int) 0x0 << 1) // (SPI) Fixed Peripheral Select
724
+ #define AT91C_SPI_PS_VARIABLE ((unsigned int) 0x1 << 1) // (SPI) Variable Peripheral Select
725
+ #define AT91C_SPI_PCSDEC ((unsigned int) 0x1 << 2) // (SPI) Chip Select Decode
726
+ #define AT91C_SPI_FDIV ((unsigned int) 0x1 << 3) // (SPI) Clock Selection
727
+ #define AT91C_SPI_MODFDIS ((unsigned int) 0x1 << 4) // (SPI) Mode Fault Detection
728
+ #define AT91C_SPI_LLB ((unsigned int) 0x1 << 7) // (SPI) Clock Selection
729
+ #define AT91C_SPI_PCS ((unsigned int) 0xF << 16) // (SPI) Peripheral Chip Select
730
+ #define AT91C_SPI_DLYBCS ((unsigned int) 0xFF << 24) // (SPI) Delay Between Chip Selects
731
+ // -------- SPI_RDR : (SPI Offset: 0x8) Receive Data Register --------
732
+ #define AT91C_SPI_RD ((unsigned int) 0xFFFF << 0) // (SPI) Receive Data
733
+ #define AT91C_SPI_RPCS ((unsigned int) 0xF << 16) // (SPI) Peripheral Chip Select Status
734
+ // -------- SPI_TDR : (SPI Offset: 0xc) Transmit Data Register --------
735
+ #define AT91C_SPI_TD ((unsigned int) 0xFFFF << 0) // (SPI) Transmit Data
736
+ #define AT91C_SPI_TPCS ((unsigned int) 0xF << 16) // (SPI) Peripheral Chip Select Status
737
+ // -------- SPI_SR : (SPI Offset: 0x10) Status Register --------
738
+ #define AT91C_SPI_RDRF ((unsigned int) 0x1 << 0) // (SPI) Receive Data Register Full
739
+ #define AT91C_SPI_TDRE ((unsigned int) 0x1 << 1) // (SPI) Transmit Data Register Empty
740
+ #define AT91C_SPI_MODF ((unsigned int) 0x1 << 2) // (SPI) Mode Fault Error
741
+ #define AT91C_SPI_OVRES ((unsigned int) 0x1 << 3) // (SPI) Overrun Error Status
742
+ #define AT91C_SPI_ENDRX ((unsigned int) 0x1 << 4) // (SPI) End of Receiver Transfer
743
+ #define AT91C_SPI_ENDTX ((unsigned int) 0x1 << 5) // (SPI) End of Receiver Transfer
744
+ #define AT91C_SPI_RXBUFF ((unsigned int) 0x1 << 6) // (SPI) RXBUFF Interrupt
745
+ #define AT91C_SPI_TXBUFE ((unsigned int) 0x1 << 7) // (SPI) TXBUFE Interrupt
746
+ #define AT91C_SPI_NSSR ((unsigned int) 0x1 << 8) // (SPI) NSSR Interrupt
747
+ #define AT91C_SPI_TXEMPTY ((unsigned int) 0x1 << 9) // (SPI) TXEMPTY Interrupt
748
+ #define AT91C_SPI_SPIENS ((unsigned int) 0x1 << 16) // (SPI) Enable Status
749
+ // -------- SPI_IER : (SPI Offset: 0x14) Interrupt Enable Register --------
750
+ // -------- SPI_IDR : (SPI Offset: 0x18) Interrupt Disable Register --------
751
+ // -------- SPI_IMR : (SPI Offset: 0x1c) Interrupt Mask Register --------
752
+ // -------- SPI_CSR : (SPI Offset: 0x30) Chip Select Register --------
753
+ #define AT91C_SPI_CPOL ((unsigned int) 0x1 << 0) // (SPI) Clock Polarity
754
+ #define AT91C_SPI_NCPHA ((unsigned int) 0x1 << 1) // (SPI) Clock Phase
755
+ #define AT91C_SPI_CSAAT ((unsigned int) 0x1 << 3) // (SPI) Chip Select Active After Transfer
756
+ #define AT91C_SPI_BITS ((unsigned int) 0xF << 4) // (SPI) Bits Per Transfer
757
+ #define AT91C_SPI_BITS_8 ((unsigned int) 0x0 << 4) // (SPI) 8 Bits Per transfer
758
+ #define AT91C_SPI_BITS_9 ((unsigned int) 0x1 << 4) // (SPI) 9 Bits Per transfer
759
+ #define AT91C_SPI_BITS_10 ((unsigned int) 0x2 << 4) // (SPI) 10 Bits Per transfer
760
+ #define AT91C_SPI_BITS_11 ((unsigned int) 0x3 << 4) // (SPI) 11 Bits Per transfer
761
+ #define AT91C_SPI_BITS_12 ((unsigned int) 0x4 << 4) // (SPI) 12 Bits Per transfer
762
+ #define AT91C_SPI_BITS_13 ((unsigned int) 0x5 << 4) // (SPI) 13 Bits Per transfer
763
+ #define AT91C_SPI_BITS_14 ((unsigned int) 0x6 << 4) // (SPI) 14 Bits Per transfer
764
+ #define AT91C_SPI_BITS_15 ((unsigned int) 0x7 << 4) // (SPI) 15 Bits Per transfer
765
+ #define AT91C_SPI_BITS_16 ((unsigned int) 0x8 << 4) // (SPI) 16 Bits Per transfer
766
+ #define AT91C_SPI_SCBR ((unsigned int) 0xFF << 8) // (SPI) Serial Clock Baud Rate
767
+ #define AT91C_SPI_DLYBS ((unsigned int) 0xFF << 16) // (SPI) Delay Before SPCK
768
+ #define AT91C_SPI_DLYBCT ((unsigned int) 0xFF << 24) // (SPI) Delay Between Consecutive Transfers
769
+
770
+ // *****************************************************************************
771
+ // SOFTWARE API DEFINITION FOR Usart
772
+ // *****************************************************************************
773
+ typedef struct _AT91S_USART {
774
+ AT91_REG US_CR; // Control Register
775
+ AT91_REG US_MR; // Mode Register
776
+ AT91_REG US_IER; // Interrupt Enable Register
777
+ AT91_REG US_IDR; // Interrupt Disable Register
778
+ AT91_REG US_IMR; // Interrupt Mask Register
779
+ AT91_REG US_CSR; // Channel Status Register
780
+ AT91_REG US_RHR; // Receiver Holding Register
781
+ AT91_REG US_THR; // Transmitter Holding Register
782
+ AT91_REG US_BRGR; // Baud Rate Generator Register
783
+ AT91_REG US_RTOR; // Receiver Time-out Register
784
+ AT91_REG US_TTGR; // Transmitter Time-guard Register
785
+ AT91_REG Reserved0[5]; //
786
+ AT91_REG US_FIDI; // FI_DI_Ratio Register
787
+ AT91_REG US_NER; // Nb Errors Register
788
+ AT91_REG Reserved1[1]; //
789
+ AT91_REG US_IF; // IRDA_FILTER Register
790
+ AT91_REG Reserved2[44]; //
791
+ AT91_REG US_RPR; // Receive Pointer Register
792
+ AT91_REG US_RCR; // Receive Counter Register
793
+ AT91_REG US_TPR; // Transmit Pointer Register
794
+ AT91_REG US_TCR; // Transmit Counter Register
795
+ AT91_REG US_RNPR; // Receive Next Pointer Register
796
+ AT91_REG US_RNCR; // Receive Next Counter Register
797
+ AT91_REG US_TNPR; // Transmit Next Pointer Register
798
+ AT91_REG US_TNCR; // Transmit Next Counter Register
799
+ AT91_REG US_PTCR; // PDC Transfer Control Register
800
+ AT91_REG US_PTSR; // PDC Transfer Status Register
801
+ } AT91S_USART, *AT91PS_USART;
802
+
803
+ // -------- US_CR : (USART Offset: 0x0) Debug Unit Control Register --------
804
+ #define AT91C_US_STTBRK ((unsigned int) 0x1 << 9) // (USART) Start Break
805
+ #define AT91C_US_STPBRK ((unsigned int) 0x1 << 10) // (USART) Stop Break
806
+ #define AT91C_US_STTTO ((unsigned int) 0x1 << 11) // (USART) Start Time-out
807
+ #define AT91C_US_SENDA ((unsigned int) 0x1 << 12) // (USART) Send Address
808
+ #define AT91C_US_RSTIT ((unsigned int) 0x1 << 13) // (USART) Reset Iterations
809
+ #define AT91C_US_RSTNACK ((unsigned int) 0x1 << 14) // (USART) Reset Non Acknowledge
810
+ #define AT91C_US_RETTO ((unsigned int) 0x1 << 15) // (USART) Rearm Time-out
811
+ #define AT91C_US_DTREN ((unsigned int) 0x1 << 16) // (USART) Data Terminal ready Enable
812
+ #define AT91C_US_DTRDIS ((unsigned int) 0x1 << 17) // (USART) Data Terminal ready Disable
813
+ #define AT91C_US_RTSEN ((unsigned int) 0x1 << 18) // (USART) Request to Send enable
814
+ #define AT91C_US_RTSDIS ((unsigned int) 0x1 << 19) // (USART) Request to Send Disable
815
+ // -------- US_MR : (USART Offset: 0x4) Debug Unit Mode Register --------
816
+ #define AT91C_US_USMODE ((unsigned int) 0xF << 0) // (USART) Usart mode
817
+ #define AT91C_US_USMODE_NORMAL ((unsigned int) 0x0) // (USART) Normal
818
+ #define AT91C_US_USMODE_RS485 ((unsigned int) 0x1) // (USART) RS485
819
+ #define AT91C_US_USMODE_HWHSH ((unsigned int) 0x2) // (USART) Hardware Handshaking
820
+ #define AT91C_US_USMODE_MODEM ((unsigned int) 0x3) // (USART) Modem
821
+ #define AT91C_US_USMODE_ISO7816_0 ((unsigned int) 0x4) // (USART) ISO7816 protocol: T = 0
822
+ #define AT91C_US_USMODE_ISO7816_1 ((unsigned int) 0x6) // (USART) ISO7816 protocol: T = 1
823
+ #define AT91C_US_USMODE_IRDA ((unsigned int) 0x8) // (USART) IrDA
824
+ #define AT91C_US_USMODE_SWHSH ((unsigned int) 0xC) // (USART) Software Handshaking
825
+ #define AT91C_US_CLKS ((unsigned int) 0x3 << 4) // (USART) Clock Selection (Baud Rate generator Input Clock
826
+ #define AT91C_US_CLKS_CLOCK ((unsigned int) 0x0 << 4) // (USART) Clock
827
+ #define AT91C_US_CLKS_FDIV1 ((unsigned int) 0x1 << 4) // (USART) fdiv1
828
+ #define AT91C_US_CLKS_SLOW ((unsigned int) 0x2 << 4) // (USART) slow_clock (ARM)
829
+ #define AT91C_US_CLKS_EXT ((unsigned int) 0x3 << 4) // (USART) External (SCK)
830
+ #define AT91C_US_CHRL ((unsigned int) 0x3 << 6) // (USART) Clock Selection (Baud Rate generator Input Clock
831
+ #define AT91C_US_CHRL_5_BITS ((unsigned int) 0x0 << 6) // (USART) Character Length: 5 bits
832
+ #define AT91C_US_CHRL_6_BITS ((unsigned int) 0x1 << 6) // (USART) Character Length: 6 bits
833
+ #define AT91C_US_CHRL_7_BITS ((unsigned int) 0x2 << 6) // (USART) Character Length: 7 bits
834
+ #define AT91C_US_CHRL_8_BITS ((unsigned int) 0x3 << 6) // (USART) Character Length: 8 bits
835
+ #define AT91C_US_SYNC ((unsigned int) 0x1 << 8) // (USART) Synchronous Mode Select
836
+ #define AT91C_US_NBSTOP ((unsigned int) 0x3 << 12) // (USART) Number of Stop bits
837
+ #define AT91C_US_NBSTOP_1_BIT ((unsigned int) 0x0 << 12) // (USART) 1 stop bit
838
+ #define AT91C_US_NBSTOP_15_BIT ((unsigned int) 0x1 << 12) // (USART) Asynchronous (SYNC=0) 2 stop bits Synchronous (SYNC=1) 2 stop bits
839
+ #define AT91C_US_NBSTOP_2_BIT ((unsigned int) 0x2 << 12) // (USART) 2 stop bits
840
+ #define AT91C_US_MSBF ((unsigned int) 0x1 << 16) // (USART) Bit Order
841
+ #define AT91C_US_MODE9 ((unsigned int) 0x1 << 17) // (USART) 9-bit Character length
842
+ #define AT91C_US_CKLO ((unsigned int) 0x1 << 18) // (USART) Clock Output Select
843
+ #define AT91C_US_OVER ((unsigned int) 0x1 << 19) // (USART) Over Sampling Mode
844
+ #define AT91C_US_INACK ((unsigned int) 0x1 << 20) // (USART) Inhibit Non Acknowledge
845
+ #define AT91C_US_DSNACK ((unsigned int) 0x1 << 21) // (USART) Disable Successive NACK
846
+ #define AT91C_US_MAX_ITER ((unsigned int) 0x1 << 24) // (USART) Number of Repetitions
847
+ #define AT91C_US_FILTER ((unsigned int) 0x1 << 28) // (USART) Receive Line Filter
848
+ // -------- US_IER : (USART Offset: 0x8) Debug Unit Interrupt Enable Register --------
849
+ #define AT91C_US_RXBRK ((unsigned int) 0x1 << 2) // (USART) Break Received/End of Break
850
+ #define AT91C_US_TIMEOUT ((unsigned int) 0x1 << 8) // (USART) Receiver Time-out
851
+ #define AT91C_US_ITERATION ((unsigned int) 0x1 << 10) // (USART) Max number of Repetitions Reached
852
+ #define AT91C_US_NACK ((unsigned int) 0x1 << 13) // (USART) Non Acknowledge
853
+ #define AT91C_US_RIIC ((unsigned int) 0x1 << 16) // (USART) Ring INdicator Input Change Flag
854
+ #define AT91C_US_DSRIC ((unsigned int) 0x1 << 17) // (USART) Data Set Ready Input Change Flag
855
+ #define AT91C_US_DCDIC ((unsigned int) 0x1 << 18) // (USART) Data Carrier Flag
856
+ #define AT91C_US_CTSIC ((unsigned int) 0x1 << 19) // (USART) Clear To Send Input Change Flag
857
+ // -------- US_IDR : (USART Offset: 0xc) Debug Unit Interrupt Disable Register --------
858
+ // -------- US_IMR : (USART Offset: 0x10) Debug Unit Interrupt Mask Register --------
859
+ // -------- US_CSR : (USART Offset: 0x14) Debug Unit Channel Status Register --------
860
+ #define AT91C_US_RI ((unsigned int) 0x1 << 20) // (USART) Image of RI Input
861
+ #define AT91C_US_DSR ((unsigned int) 0x1 << 21) // (USART) Image of DSR Input
862
+ #define AT91C_US_DCD ((unsigned int) 0x1 << 22) // (USART) Image of DCD Input
863
+ #define AT91C_US_CTS ((unsigned int) 0x1 << 23) // (USART) Image of CTS Input
864
+
865
+ // *****************************************************************************
866
+ // SOFTWARE API DEFINITION FOR Synchronous Serial Controller Interface
867
+ // *****************************************************************************
868
+ typedef struct _AT91S_SSC {
869
+ AT91_REG SSC_CR; // Control Register
870
+ AT91_REG SSC_CMR; // Clock Mode Register
871
+ AT91_REG Reserved0[2]; //
872
+ AT91_REG SSC_RCMR; // Receive Clock ModeRegister
873
+ AT91_REG SSC_RFMR; // Receive Frame Mode Register
874
+ AT91_REG SSC_TCMR; // Transmit Clock Mode Register
875
+ AT91_REG SSC_TFMR; // Transmit Frame Mode Register
876
+ AT91_REG SSC_RHR; // Receive Holding Register
877
+ AT91_REG SSC_THR; // Transmit Holding Register
878
+ AT91_REG Reserved1[2]; //
879
+ AT91_REG SSC_RSHR; // Receive Sync Holding Register
880
+ AT91_REG SSC_TSHR; // Transmit Sync Holding Register
881
+ AT91_REG Reserved2[2]; //
882
+ AT91_REG SSC_SR; // Status Register
883
+ AT91_REG SSC_IER; // Interrupt Enable Register
884
+ AT91_REG SSC_IDR; // Interrupt Disable Register
885
+ AT91_REG SSC_IMR; // Interrupt Mask Register
886
+ AT91_REG Reserved3[44]; //
887
+ AT91_REG SSC_RPR; // Receive Pointer Register
888
+ AT91_REG SSC_RCR; // Receive Counter Register
889
+ AT91_REG SSC_TPR; // Transmit Pointer Register
890
+ AT91_REG SSC_TCR; // Transmit Counter Register
891
+ AT91_REG SSC_RNPR; // Receive Next Pointer Register
892
+ AT91_REG SSC_RNCR; // Receive Next Counter Register
893
+ AT91_REG SSC_TNPR; // Transmit Next Pointer Register
894
+ AT91_REG SSC_TNCR; // Transmit Next Counter Register
895
+ AT91_REG SSC_PTCR; // PDC Transfer Control Register
896
+ AT91_REG SSC_PTSR; // PDC Transfer Status Register
897
+ } AT91S_SSC, *AT91PS_SSC;
898
+
899
+ // -------- SSC_CR : (SSC Offset: 0x0) SSC Control Register --------
900
+ #define AT91C_SSC_RXEN ((unsigned int) 0x1 << 0) // (SSC) Receive Enable
901
+ #define AT91C_SSC_RXDIS ((unsigned int) 0x1 << 1) // (SSC) Receive Disable
902
+ #define AT91C_SSC_TXEN ((unsigned int) 0x1 << 8) // (SSC) Transmit Enable
903
+ #define AT91C_SSC_TXDIS ((unsigned int) 0x1 << 9) // (SSC) Transmit Disable
904
+ #define AT91C_SSC_SWRST ((unsigned int) 0x1 << 15) // (SSC) Software Reset
905
+ // -------- SSC_RCMR : (SSC Offset: 0x10) SSC Receive Clock Mode Register --------
906
+ #define AT91C_SSC_CKS ((unsigned int) 0x3 << 0) // (SSC) Receive/Transmit Clock Selection
907
+ #define AT91C_SSC_CKS_DIV ((unsigned int) 0x0) // (SSC) Divided Clock
908
+ #define AT91C_SSC_CKS_TK ((unsigned int) 0x1) // (SSC) TK Clock signal
909
+ #define AT91C_SSC_CKS_RK ((unsigned int) 0x2) // (SSC) RK pin
910
+ #define AT91C_SSC_CKO ((unsigned int) 0x7 << 2) // (SSC) Receive/Transmit Clock Output Mode Selection
911
+ #define AT91C_SSC_CKO_NONE ((unsigned int) 0x0 << 2) // (SSC) Receive/Transmit Clock Output Mode: None RK pin: Input-only
912
+ #define AT91C_SSC_CKO_CONTINOUS ((unsigned int) 0x1 << 2) // (SSC) Continuous Receive/Transmit Clock RK pin: Output
913
+ #define AT91C_SSC_CKO_DATA_TX ((unsigned int) 0x2 << 2) // (SSC) Receive/Transmit Clock only during data transfers RK pin: Output
914
+ #define AT91C_SSC_CKI ((unsigned int) 0x1 << 5) // (SSC) Receive/Transmit Clock Inversion
915
+ #define AT91C_SSC_CKG ((unsigned int) 0x3 << 6) // (SSC) Receive/Transmit Clock Gating Selection
916
+ #define AT91C_SSC_CKG_NONE ((unsigned int) 0x0 << 6) // (SSC) Receive/Transmit Clock Gating: None, continuous clock
917
+ #define AT91C_SSC_CKG_LOW ((unsigned int) 0x1 << 6) // (SSC) Receive/Transmit Clock enabled only if RF Low
918
+ #define AT91C_SSC_CKG_HIGH ((unsigned int) 0x2 << 6) // (SSC) Receive/Transmit Clock enabled only if RF High
919
+ #define AT91C_SSC_START ((unsigned int) 0xF << 8) // (SSC) Receive/Transmit Start Selection
920
+ #define AT91C_SSC_START_CONTINOUS ((unsigned int) 0x0 << 8) // (SSC) Continuous, as soon as the receiver is enabled, and immediately after the end of transfer of the previous data.
921
+ #define AT91C_SSC_START_TX ((unsigned int) 0x1 << 8) // (SSC) Transmit/Receive start
922
+ #define AT91C_SSC_START_LOW_RF ((unsigned int) 0x2 << 8) // (SSC) Detection of a low level on RF input
923
+ #define AT91C_SSC_START_HIGH_RF ((unsigned int) 0x3 << 8) // (SSC) Detection of a high level on RF input
924
+ #define AT91C_SSC_START_FALL_RF ((unsigned int) 0x4 << 8) // (SSC) Detection of a falling edge on RF input
925
+ #define AT91C_SSC_START_RISE_RF ((unsigned int) 0x5 << 8) // (SSC) Detection of a rising edge on RF input
926
+ #define AT91C_SSC_START_LEVEL_RF ((unsigned int) 0x6 << 8) // (SSC) Detection of any level change on RF input
927
+ #define AT91C_SSC_START_EDGE_RF ((unsigned int) 0x7 << 8) // (SSC) Detection of any edge on RF input
928
+ #define AT91C_SSC_START_0 ((unsigned int) 0x8 << 8) // (SSC) Compare 0
929
+ #define AT91C_SSC_STOP ((unsigned int) 0x1 << 12) // (SSC) Receive Stop Selection
930
+ #define AT91C_SSC_STTDLY ((unsigned int) 0xFF << 16) // (SSC) Receive/Transmit Start Delay
931
+ #define AT91C_SSC_PERIOD ((unsigned int) 0xFF << 24) // (SSC) Receive/Transmit Period Divider Selection
932
+ // -------- SSC_RFMR : (SSC Offset: 0x14) SSC Receive Frame Mode Register --------
933
+ #define AT91C_SSC_DATLEN ((unsigned int) 0x1F << 0) // (SSC) Data Length
934
+ #define AT91C_SSC_LOOP ((unsigned int) 0x1 << 5) // (SSC) Loop Mode
935
+ #define AT91C_SSC_MSBF ((unsigned int) 0x1 << 7) // (SSC) Most Significant Bit First
936
+ #define AT91C_SSC_DATNB ((unsigned int) 0xF << 8) // (SSC) Data Number per Frame
937
+ #define AT91C_SSC_FSLEN ((unsigned int) 0xF << 16) // (SSC) Receive/Transmit Frame Sync length
938
+ #define AT91C_SSC_FSOS ((unsigned int) 0x7 << 20) // (SSC) Receive/Transmit Frame Sync Output Selection
939
+ #define AT91C_SSC_FSOS_NONE ((unsigned int) 0x0 << 20) // (SSC) Selected Receive/Transmit Frame Sync Signal: None RK pin Input-only
940
+ #define AT91C_SSC_FSOS_NEGATIVE ((unsigned int) 0x1 << 20) // (SSC) Selected Receive/Transmit Frame Sync Signal: Negative Pulse
941
+ #define AT91C_SSC_FSOS_POSITIVE ((unsigned int) 0x2 << 20) // (SSC) Selected Receive/Transmit Frame Sync Signal: Positive Pulse
942
+ #define AT91C_SSC_FSOS_LOW ((unsigned int) 0x3 << 20) // (SSC) Selected Receive/Transmit Frame Sync Signal: Driver Low during data transfer
943
+ #define AT91C_SSC_FSOS_HIGH ((unsigned int) 0x4 << 20) // (SSC) Selected Receive/Transmit Frame Sync Signal: Driver High during data transfer
944
+ #define AT91C_SSC_FSOS_TOGGLE ((unsigned int) 0x5 << 20) // (SSC) Selected Receive/Transmit Frame Sync Signal: Toggling at each start of data transfer
945
+ #define AT91C_SSC_FSEDGE ((unsigned int) 0x1 << 24) // (SSC) Frame Sync Edge Detection
946
+ // -------- SSC_TCMR : (SSC Offset: 0x18) SSC Transmit Clock Mode Register --------
947
+ // -------- SSC_TFMR : (SSC Offset: 0x1c) SSC Transmit Frame Mode Register --------
948
+ #define AT91C_SSC_DATDEF ((unsigned int) 0x1 << 5) // (SSC) Data Default Value
949
+ #define AT91C_SSC_FSDEN ((unsigned int) 0x1 << 23) // (SSC) Frame Sync Data Enable
950
+ // -------- SSC_SR : (SSC Offset: 0x40) SSC Status Register --------
951
+ #define AT91C_SSC_TXRDY ((unsigned int) 0x1 << 0) // (SSC) Transmit Ready
952
+ #define AT91C_SSC_TXEMPTY ((unsigned int) 0x1 << 1) // (SSC) Transmit Empty
953
+ #define AT91C_SSC_ENDTX ((unsigned int) 0x1 << 2) // (SSC) End Of Transmission
954
+ #define AT91C_SSC_TXBUFE ((unsigned int) 0x1 << 3) // (SSC) Transmit Buffer Empty
955
+ #define AT91C_SSC_RXRDY ((unsigned int) 0x1 << 4) // (SSC) Receive Ready
956
+ #define AT91C_SSC_OVRUN ((unsigned int) 0x1 << 5) // (SSC) Receive Overrun
957
+ #define AT91C_SSC_ENDRX ((unsigned int) 0x1 << 6) // (SSC) End of Reception
958
+ #define AT91C_SSC_RXBUFF ((unsigned int) 0x1 << 7) // (SSC) Receive Buffer Full
959
+ #define AT91C_SSC_CP0 ((unsigned int) 0x1 << 8) // (SSC) Compare 0
960
+ #define AT91C_SSC_CP1 ((unsigned int) 0x1 << 9) // (SSC) Compare 1
961
+ #define AT91C_SSC_TXSYN ((unsigned int) 0x1 << 10) // (SSC) Transmit Sync
962
+ #define AT91C_SSC_RXSYN ((unsigned int) 0x1 << 11) // (SSC) Receive Sync
963
+ #define AT91C_SSC_TXENA ((unsigned int) 0x1 << 16) // (SSC) Transmit Enable
964
+ #define AT91C_SSC_RXENA ((unsigned int) 0x1 << 17) // (SSC) Receive Enable
965
+ // -------- SSC_IER : (SSC Offset: 0x44) SSC Interrupt Enable Register --------
966
+ // -------- SSC_IDR : (SSC Offset: 0x48) SSC Interrupt Disable Register --------
967
+ // -------- SSC_IMR : (SSC Offset: 0x4c) SSC Interrupt Mask Register --------
968
+
969
+ // *****************************************************************************
970
+ // SOFTWARE API DEFINITION FOR Two-wire Interface
971
+ // *****************************************************************************
972
+ typedef struct _AT91S_TWI {
973
+ AT91_REG TWI_CR; // Control Register
974
+ AT91_REG TWI_MMR; // Master Mode Register
975
+ AT91_REG Reserved0[1]; //
976
+ AT91_REG TWI_IADR; // Internal Address Register
977
+ AT91_REG TWI_CWGR; // Clock Waveform Generator Register
978
+ AT91_REG Reserved1[3]; //
979
+ AT91_REG TWI_SR; // Status Register
980
+ AT91_REG TWI_IER; // Interrupt Enable Register
981
+ AT91_REG TWI_IDR; // Interrupt Disable Register
982
+ AT91_REG TWI_IMR; // Interrupt Mask Register
983
+ AT91_REG TWI_RHR; // Receive Holding Register
984
+ AT91_REG TWI_THR; // Transmit Holding Register
985
+ } AT91S_TWI, *AT91PS_TWI;
986
+
987
+ // -------- TWI_CR : (TWI Offset: 0x0) TWI Control Register --------
988
+ #define AT91C_TWI_START ((unsigned int) 0x1 << 0) // (TWI) Send a START Condition
989
+ #define AT91C_TWI_STOP ((unsigned int) 0x1 << 1) // (TWI) Send a STOP Condition
990
+ #define AT91C_TWI_MSEN ((unsigned int) 0x1 << 2) // (TWI) TWI Master Transfer Enabled
991
+ #define AT91C_TWI_MSDIS ((unsigned int) 0x1 << 3) // (TWI) TWI Master Transfer Disabled
992
+ #define AT91C_TWI_SWRST ((unsigned int) 0x1 << 7) // (TWI) Software Reset
993
+ // -------- TWI_MMR : (TWI Offset: 0x4) TWI Master Mode Register --------
994
+ #define AT91C_TWI_IADRSZ ((unsigned int) 0x3 << 8) // (TWI) Internal Device Address Size
995
+ #define AT91C_TWI_IADRSZ_NO ((unsigned int) 0x0 << 8) // (TWI) No internal device address
996
+ #define AT91C_TWI_IADRSZ_1_BYTE ((unsigned int) 0x1 << 8) // (TWI) One-byte internal device address
997
+ #define AT91C_TWI_IADRSZ_2_BYTE ((unsigned int) 0x2 << 8) // (TWI) Two-byte internal device address
998
+ #define AT91C_TWI_IADRSZ_3_BYTE ((unsigned int) 0x3 << 8) // (TWI) Three-byte internal device address
999
+ #define AT91C_TWI_MREAD ((unsigned int) 0x1 << 12) // (TWI) Master Read Direction
1000
+ #define AT91C_TWI_DADR ((unsigned int) 0x7F << 16) // (TWI) Device Address
1001
+ // -------- TWI_CWGR : (TWI Offset: 0x10) TWI Clock Waveform Generator Register --------
1002
+ #define AT91C_TWI_CLDIV ((unsigned int) 0xFF << 0) // (TWI) Clock Low Divider
1003
+ #define AT91C_TWI_CHDIV ((unsigned int) 0xFF << 8) // (TWI) Clock High Divider
1004
+ #define AT91C_TWI_CKDIV ((unsigned int) 0x7 << 16) // (TWI) Clock Divider
1005
+ // -------- TWI_SR : (TWI Offset: 0x20) TWI Status Register --------
1006
+ #define AT91C_TWI_TXCOMP ((unsigned int) 0x1 << 0) // (TWI) Transmission Completed
1007
+ #define AT91C_TWI_RXRDY ((unsigned int) 0x1 << 1) // (TWI) Receive holding register ReaDY
1008
+ #define AT91C_TWI_TXRDY ((unsigned int) 0x1 << 2) // (TWI) Transmit holding register ReaDY
1009
+ #define AT91C_TWI_OVRE ((unsigned int) 0x1 << 6) // (TWI) Overrun Error
1010
+ #define AT91C_TWI_UNRE ((unsigned int) 0x1 << 7) // (TWI) Underrun Error
1011
+ #define AT91C_TWI_NACK ((unsigned int) 0x1 << 8) // (TWI) Not Acknowledged
1012
+ // -------- TWI_IER : (TWI Offset: 0x24) TWI Interrupt Enable Register --------
1013
+ // -------- TWI_IDR : (TWI Offset: 0x28) TWI Interrupt Disable Register --------
1014
+ // -------- TWI_IMR : (TWI Offset: 0x2c) TWI Interrupt Mask Register --------
1015
+
1016
+ // *****************************************************************************
1017
+ // SOFTWARE API DEFINITION FOR PWMC Channel Interface
1018
+ // *****************************************************************************
1019
+ typedef struct _AT91S_PWMC_CH {
1020
+ AT91_REG PWMC_CMR; // Channel Mode Register
1021
+ AT91_REG PWMC_CDTYR; // Channel Duty Cycle Register
1022
+ AT91_REG PWMC_CPRDR; // Channel Period Register
1023
+ AT91_REG PWMC_CCNTR; // Channel Counter Register
1024
+ AT91_REG PWMC_CUPDR; // Channel Update Register
1025
+ AT91_REG PWMC_Reserved[3]; // Reserved
1026
+ } AT91S_PWMC_CH, *AT91PS_PWMC_CH;
1027
+
1028
+ // -------- PWMC_CMR : (PWMC_CH Offset: 0x0) PWMC Channel Mode Register --------
1029
+ #define AT91C_PWMC_CPRE ((unsigned int) 0xF << 0) // (PWMC_CH) Channel Pre-scaler : PWMC_CLKx
1030
+ #define AT91C_PWMC_CPRE_MCK ((unsigned int) 0x0) // (PWMC_CH)
1031
+ #define AT91C_PWMC_CPRE_MCKA ((unsigned int) 0xB) // (PWMC_CH)
1032
+ #define AT91C_PWMC_CPRE_MCKB ((unsigned int) 0xC) // (PWMC_CH)
1033
+ #define AT91C_PWMC_CALG ((unsigned int) 0x1 << 8) // (PWMC_CH) Channel Alignment
1034
+ #define AT91C_PWMC_CPOL ((unsigned int) 0x1 << 9) // (PWMC_CH) Channel Polarity
1035
+ #define AT91C_PWMC_CPD ((unsigned int) 0x1 << 10) // (PWMC_CH) Channel Update Period
1036
+ // -------- PWMC_CDTYR : (PWMC_CH Offset: 0x4) PWMC Channel Duty Cycle Register --------
1037
+ #define AT91C_PWMC_CDTY ((unsigned int) 0x0 << 0) // (PWMC_CH) Channel Duty Cycle
1038
+ // -------- PWMC_CPRDR : (PWMC_CH Offset: 0x8) PWMC Channel Period Register --------
1039
+ #define AT91C_PWMC_CPRD ((unsigned int) 0x0 << 0) // (PWMC_CH) Channel Period
1040
+ // -------- PWMC_CCNTR : (PWMC_CH Offset: 0xc) PWMC Channel Counter Register --------
1041
+ #define AT91C_PWMC_CCNT ((unsigned int) 0x0 << 0) // (PWMC_CH) Channel Counter
1042
+ // -------- PWMC_CUPDR : (PWMC_CH Offset: 0x10) PWMC Channel Update Register --------
1043
+ #define AT91C_PWMC_CUPD ((unsigned int) 0x0 << 0) // (PWMC_CH) Channel Update
1044
+
1045
+ // *****************************************************************************
1046
+ // SOFTWARE API DEFINITION FOR Pulse Width Modulation Controller Interface
1047
+ // *****************************************************************************
1048
+ typedef struct _AT91S_PWMC {
1049
+ AT91_REG PWMC_MR; // PWMC Mode Register
1050
+ AT91_REG PWMC_ENA; // PWMC Enable Register
1051
+ AT91_REG PWMC_DIS; // PWMC Disable Register
1052
+ AT91_REG PWMC_SR; // PWMC Status Register
1053
+ AT91_REG PWMC_IER; // PWMC Interrupt Enable Register
1054
+ AT91_REG PWMC_IDR; // PWMC Interrupt Disable Register
1055
+ AT91_REG PWMC_IMR; // PWMC Interrupt Mask Register
1056
+ AT91_REG PWMC_ISR; // PWMC Interrupt Status Register
1057
+ AT91_REG Reserved0[55]; //
1058
+ AT91_REG PWMC_VR; // PWMC Version Register
1059
+ AT91_REG Reserved1[64]; //
1060
+ AT91S_PWMC_CH PWMC_CH[4]; // PWMC Channel
1061
+ } AT91S_PWMC, *AT91PS_PWMC;
1062
+
1063
+ // -------- PWMC_MR : (PWMC Offset: 0x0) PWMC Mode Register --------
1064
+ #define AT91C_PWMC_DIVA ((unsigned int) 0xFF << 0) // (PWMC) CLKA divide factor.
1065
+ #define AT91C_PWMC_PREA ((unsigned int) 0xF << 8) // (PWMC) Divider Input Clock Prescaler A
1066
+ #define AT91C_PWMC_PREA_MCK ((unsigned int) 0x0 << 8) // (PWMC)
1067
+ #define AT91C_PWMC_DIVB ((unsigned int) 0xFF << 16) // (PWMC) CLKB divide factor.
1068
+ #define AT91C_PWMC_PREB ((unsigned int) 0xF << 24) // (PWMC) Divider Input Clock Prescaler B
1069
+ #define AT91C_PWMC_PREB_MCK ((unsigned int) 0x0 << 24) // (PWMC)
1070
+ // -------- PWMC_ENA : (PWMC Offset: 0x4) PWMC Enable Register --------
1071
+ #define AT91C_PWMC_CHID0 ((unsigned int) 0x1 << 0) // (PWMC) Channel ID 0
1072
+ #define AT91C_PWMC_CHID1 ((unsigned int) 0x1 << 1) // (PWMC) Channel ID 1
1073
+ #define AT91C_PWMC_CHID2 ((unsigned int) 0x1 << 2) // (PWMC) Channel ID 2
1074
+ #define AT91C_PWMC_CHID3 ((unsigned int) 0x1 << 3) // (PWMC) Channel ID 3
1075
+ // -------- PWMC_DIS : (PWMC Offset: 0x8) PWMC Disable Register --------
1076
+ // -------- PWMC_SR : (PWMC Offset: 0xc) PWMC Status Register --------
1077
+ // -------- PWMC_IER : (PWMC Offset: 0x10) PWMC Interrupt Enable Register --------
1078
+ // -------- PWMC_IDR : (PWMC Offset: 0x14) PWMC Interrupt Disable Register --------
1079
+ // -------- PWMC_IMR : (PWMC Offset: 0x18) PWMC Interrupt Mask Register --------
1080
+ // -------- PWMC_ISR : (PWMC Offset: 0x1c) PWMC Interrupt Status Register --------
1081
+
1082
+ // *****************************************************************************
1083
+ // SOFTWARE API DEFINITION FOR USB Device Interface
1084
+ // *****************************************************************************
1085
+ typedef struct _AT91S_UDP {
1086
+ AT91_REG UDP_NUM; // Frame Number Register
1087
+ AT91_REG UDP_GLBSTATE; // Global State Register
1088
+ AT91_REG UDP_FADDR; // Function Address Register
1089
+ AT91_REG Reserved0[1]; //
1090
+ AT91_REG UDP_IER; // Interrupt Enable Register
1091
+ AT91_REG UDP_IDR; // Interrupt Disable Register
1092
+ AT91_REG UDP_IMR; // Interrupt Mask Register
1093
+ AT91_REG UDP_ISR; // Interrupt Status Register
1094
+ AT91_REG UDP_ICR; // Interrupt Clear Register
1095
+ AT91_REG Reserved1[1]; //
1096
+ AT91_REG UDP_RSTEP; // Reset Endpoint Register
1097
+ AT91_REG Reserved2[1]; //
1098
+ AT91_REG UDP_CSR[6]; // Endpoint Control and Status Register
1099
+ AT91_REG Reserved3[2]; //
1100
+ AT91_REG UDP_FDR[6]; // Endpoint FIFO Data Register
1101
+ AT91_REG Reserved4[3]; //
1102
+ AT91_REG UDP_TXVC; // Transceiver Control Register
1103
+ } AT91S_UDP, *AT91PS_UDP;
1104
+
1105
+ // -------- UDP_FRM_NUM : (UDP Offset: 0x0) USB Frame Number Register --------
1106
+ #define AT91C_UDP_FRM_NUM ((unsigned int) 0x7FF << 0) // (UDP) Frame Number as Defined in the Packet Field Formats
1107
+ #define AT91C_UDP_FRM_ERR ((unsigned int) 0x1 << 16) // (UDP) Frame Error
1108
+ #define AT91C_UDP_FRM_OK ((unsigned int) 0x1 << 17) // (UDP) Frame OK
1109
+ // -------- UDP_GLB_STATE : (UDP Offset: 0x4) USB Global State Register --------
1110
+ #define AT91C_UDP_FADDEN ((unsigned int) 0x1 << 0) // (UDP) Function Address Enable
1111
+ #define AT91C_UDP_CONFG ((unsigned int) 0x1 << 1) // (UDP) Configured
1112
+ #define AT91C_UDP_ESR ((unsigned int) 0x1 << 2) // (UDP) Enable Send Resume
1113
+ #define AT91C_UDP_RSMINPR ((unsigned int) 0x1 << 3) // (UDP) A Resume Has Been Sent to the Host
1114
+ #define AT91C_UDP_RMWUPE ((unsigned int) 0x1 << 4) // (UDP) Remote Wake Up Enable
1115
+ // -------- UDP_FADDR : (UDP Offset: 0x8) USB Function Address Register --------
1116
+ #define AT91C_UDP_FADD ((unsigned int) 0xFF << 0) // (UDP) Function Address Value
1117
+ #define AT91C_UDP_FEN ((unsigned int) 0x1 << 8) // (UDP) Function Enable
1118
+ // -------- UDP_IER : (UDP Offset: 0x10) USB Interrupt Enable Register --------
1119
+ #define AT91C_UDP_EPINT0 ((unsigned int) 0x1 << 0) // (UDP) Endpoint 0 Interrupt
1120
+ #define AT91C_UDP_EPINT1 ((unsigned int) 0x1 << 1) // (UDP) Endpoint 0 Interrupt
1121
+ #define AT91C_UDP_EPINT2 ((unsigned int) 0x1 << 2) // (UDP) Endpoint 2 Interrupt
1122
+ #define AT91C_UDP_EPINT3 ((unsigned int) 0x1 << 3) // (UDP) Endpoint 3 Interrupt
1123
+ #define AT91C_UDP_EPINT4 ((unsigned int) 0x1 << 4) // (UDP) Endpoint 4 Interrupt
1124
+ #define AT91C_UDP_EPINT5 ((unsigned int) 0x1 << 5) // (UDP) Endpoint 5 Interrupt
1125
+ #define AT91C_UDP_RXSUSP ((unsigned int) 0x1 << 8) // (UDP) USB Suspend Interrupt
1126
+ #define AT91C_UDP_RXRSM ((unsigned int) 0x1 << 9) // (UDP) USB Resume Interrupt
1127
+ #define AT91C_UDP_EXTRSM ((unsigned int) 0x1 << 10) // (UDP) USB External Resume Interrupt
1128
+ #define AT91C_UDP_SOFINT ((unsigned int) 0x1 << 11) // (UDP) USB Start Of frame Interrupt
1129
+ #define AT91C_UDP_WAKEUP ((unsigned int) 0x1 << 13) // (UDP) USB Resume Interrupt
1130
+ // -------- UDP_IDR : (UDP Offset: 0x14) USB Interrupt Disable Register --------
1131
+ // -------- UDP_IMR : (UDP Offset: 0x18) USB Interrupt Mask Register --------
1132
+ // -------- UDP_ISR : (UDP Offset: 0x1c) USB Interrupt Status Register --------
1133
+ #define AT91C_UDP_ENDBUSRES ((unsigned int) 0x1 << 12) // (UDP) USB End Of Bus Reset Interrupt
1134
+ // -------- UDP_ICR : (UDP Offset: 0x20) USB Interrupt Clear Register --------
1135
+ // -------- UDP_RST_EP : (UDP Offset: 0x28) USB Reset Endpoint Register --------
1136
+ #define AT91C_UDP_EP0 ((unsigned int) 0x1 << 0) // (UDP) Reset Endpoint 0
1137
+ #define AT91C_UDP_EP1 ((unsigned int) 0x1 << 1) // (UDP) Reset Endpoint 1
1138
+ #define AT91C_UDP_EP2 ((unsigned int) 0x1 << 2) // (UDP) Reset Endpoint 2
1139
+ #define AT91C_UDP_EP3 ((unsigned int) 0x1 << 3) // (UDP) Reset Endpoint 3
1140
+ #define AT91C_UDP_EP4 ((unsigned int) 0x1 << 4) // (UDP) Reset Endpoint 4
1141
+ #define AT91C_UDP_EP5 ((unsigned int) 0x1 << 5) // (UDP) Reset Endpoint 5
1142
+ // -------- UDP_CSR : (UDP Offset: 0x30) USB Endpoint Control and Status Register --------
1143
+ #define AT91C_UDP_TXCOMP ((unsigned int) 0x1 << 0) // (UDP) Generates an IN packet with data previously written in the DPR
1144
+ #define AT91C_UDP_RX_DATA_BK0 ((unsigned int) 0x1 << 1) // (UDP) Receive Data Bank 0
1145
+ #define AT91C_UDP_RXSETUP ((unsigned int) 0x1 << 2) // (UDP) Sends STALL to the Host (Control endpoints)
1146
+ #define AT91C_UDP_ISOERROR ((unsigned int) 0x1 << 3) // (UDP) Isochronous error (Isochronous endpoints)
1147
+ #define AT91C_UDP_TXPKTRDY ((unsigned int) 0x1 << 4) // (UDP) Transmit Packet Ready
1148
+ #define AT91C_UDP_FORCESTALL ((unsigned int) 0x1 << 5) // (UDP) Force Stall (used by Control, Bulk and Isochronous endpoints).
1149
+ #define AT91C_UDP_RX_DATA_BK1 ((unsigned int) 0x1 << 6) // (UDP) Receive Data Bank 1 (only used by endpoints with ping-pong attributes).
1150
+ #define AT91C_UDP_DIR ((unsigned int) 0x1 << 7) // (UDP) Transfer Direction
1151
+ #define AT91C_UDP_EPTYPE ((unsigned int) 0x7 << 8) // (UDP) Endpoint type
1152
+ #define AT91C_UDP_EPTYPE_CTRL ((unsigned int) 0x0 << 8) // (UDP) Control
1153
+ #define AT91C_UDP_EPTYPE_ISO_OUT ((unsigned int) 0x1 << 8) // (UDP) Isochronous OUT
1154
+ #define AT91C_UDP_EPTYPE_BULK_OUT ((unsigned int) 0x2 << 8) // (UDP) Bulk OUT
1155
+ #define AT91C_UDP_EPTYPE_INT_OUT ((unsigned int) 0x3 << 8) // (UDP) Interrupt OUT
1156
+ #define AT91C_UDP_EPTYPE_ISO_IN ((unsigned int) 0x5 << 8) // (UDP) Isochronous IN
1157
+ #define AT91C_UDP_EPTYPE_BULK_IN ((unsigned int) 0x6 << 8) // (UDP) Bulk IN
1158
+ #define AT91C_UDP_EPTYPE_INT_IN ((unsigned int) 0x7 << 8) // (UDP) Interrupt IN
1159
+ #define AT91C_UDP_DTGLE ((unsigned int) 0x1 << 11) // (UDP) Data Toggle
1160
+ #define AT91C_UDP_EPEDS ((unsigned int) 0x1 << 15) // (UDP) Endpoint Enable Disable
1161
+ #define AT91C_UDP_RXBYTECNT ((unsigned int) 0x7FF << 16) // (UDP) Number Of Bytes Available in the FIFO
1162
+ // -------- UDP_TXVC : (UDP Offset: 0x74) Transceiver Control Register --------
1163
+ #define AT91C_UDP_TXVDIS ((unsigned int) 0x1 << 8) // (UDP)
1164
+ #define AT91C_UDP_PUON ((unsigned int) 0x1 << 9) // (UDP) Pull-up ON
1165
+
1166
+ // *****************************************************************************
1167
+ // SOFTWARE API DEFINITION FOR Timer Counter Channel Interface
1168
+ // *****************************************************************************
1169
+ typedef struct _AT91S_TC {
1170
+ AT91_REG TC_CCR; // Channel Control Register
1171
+ AT91_REG TC_CMR; // Channel Mode Register (Capture Mode / Waveform Mode)
1172
+ AT91_REG Reserved0[2]; //
1173
+ AT91_REG TC_CV; // Counter Value
1174
+ AT91_REG TC_RA; // Register A
1175
+ AT91_REG TC_RB; // Register B
1176
+ AT91_REG TC_RC; // Register C
1177
+ AT91_REG TC_SR; // Status Register
1178
+ AT91_REG TC_IER; // Interrupt Enable Register
1179
+ AT91_REG TC_IDR; // Interrupt Disable Register
1180
+ AT91_REG TC_IMR; // Interrupt Mask Register
1181
+ } AT91S_TC, *AT91PS_TC;
1182
+
1183
+ // -------- TC_CCR : (TC Offset: 0x0) TC Channel Control Register --------
1184
+ #define AT91C_TC_CLKEN ((unsigned int) 0x1 << 0) // (TC) Counter Clock Enable Command
1185
+ #define AT91C_TC_CLKDIS ((unsigned int) 0x1 << 1) // (TC) Counter Clock Disable Command
1186
+ #define AT91C_TC_SWTRG ((unsigned int) 0x1 << 2) // (TC) Software Trigger Command
1187
+ // -------- TC_CMR : (TC Offset: 0x4) TC Channel Mode Register: Capture Mode / Waveform Mode --------
1188
+ #define AT91C_TC_CLKS ((unsigned int) 0x7 << 0) // (TC) Clock Selection
1189
+ #define AT91C_TC_CLKS_TIMER_DIV1_CLOCK ((unsigned int) 0x0) // (TC) Clock selected: TIMER_DIV1_CLOCK
1190
+ #define AT91C_TC_CLKS_TIMER_DIV2_CLOCK ((unsigned int) 0x1) // (TC) Clock selected: TIMER_DIV2_CLOCK
1191
+ #define AT91C_TC_CLKS_TIMER_DIV3_CLOCK ((unsigned int) 0x2) // (TC) Clock selected: TIMER_DIV3_CLOCK
1192
+ #define AT91C_TC_CLKS_TIMER_DIV4_CLOCK ((unsigned int) 0x3) // (TC) Clock selected: TIMER_DIV4_CLOCK
1193
+ #define AT91C_TC_CLKS_TIMER_DIV5_CLOCK ((unsigned int) 0x4) // (TC) Clock selected: TIMER_DIV5_CLOCK
1194
+ #define AT91C_TC_CLKS_XC0 ((unsigned int) 0x5) // (TC) Clock selected: XC0
1195
+ #define AT91C_TC_CLKS_XC1 ((unsigned int) 0x6) // (TC) Clock selected: XC1
1196
+ #define AT91C_TC_CLKS_XC2 ((unsigned int) 0x7) // (TC) Clock selected: XC2
1197
+ #define AT91C_TC_CLKI ((unsigned int) 0x1 << 3) // (TC) Clock Invert
1198
+ #define AT91C_TC_BURST ((unsigned int) 0x3 << 4) // (TC) Burst Signal Selection
1199
+ #define AT91C_TC_BURST_NONE ((unsigned int) 0x0 << 4) // (TC) The clock is not gated by an external signal
1200
+ #define AT91C_TC_BURST_XC0 ((unsigned int) 0x1 << 4) // (TC) XC0 is ANDed with the selected clock
1201
+ #define AT91C_TC_BURST_XC1 ((unsigned int) 0x2 << 4) // (TC) XC1 is ANDed with the selected clock
1202
+ #define AT91C_TC_BURST_XC2 ((unsigned int) 0x3 << 4) // (TC) XC2 is ANDed with the selected clock
1203
+ #define AT91C_TC_CPCSTOP ((unsigned int) 0x1 << 6) // (TC) Counter Clock Stopped with RC Compare
1204
+ #define AT91C_TC_LDBSTOP ((unsigned int) 0x1 << 6) // (TC) Counter Clock Stopped with RB Loading
1205
+ #define AT91C_TC_CPCDIS ((unsigned int) 0x1 << 7) // (TC) Counter Clock Disable with RC Compare
1206
+ #define AT91C_TC_LDBDIS ((unsigned int) 0x1 << 7) // (TC) Counter Clock Disabled with RB Loading
1207
+ #define AT91C_TC_ETRGEDG ((unsigned int) 0x3 << 8) // (TC) External Trigger Edge Selection
1208
+ #define AT91C_TC_ETRGEDG_NONE ((unsigned int) 0x0 << 8) // (TC) Edge: None
1209
+ #define AT91C_TC_ETRGEDG_RISING ((unsigned int) 0x1 << 8) // (TC) Edge: rising edge
1210
+ #define AT91C_TC_ETRGEDG_FALLING ((unsigned int) 0x2 << 8) // (TC) Edge: falling edge
1211
+ #define AT91C_TC_ETRGEDG_BOTH ((unsigned int) 0x3 << 8) // (TC) Edge: each edge
1212
+ #define AT91C_TC_EEVTEDG ((unsigned int) 0x3 << 8) // (TC) External Event Edge Selection
1213
+ #define AT91C_TC_EEVTEDG_NONE ((unsigned int) 0x0 << 8) // (TC) Edge: None
1214
+ #define AT91C_TC_EEVTEDG_RISING ((unsigned int) 0x1 << 8) // (TC) Edge: rising edge
1215
+ #define AT91C_TC_EEVTEDG_FALLING ((unsigned int) 0x2 << 8) // (TC) Edge: falling edge
1216
+ #define AT91C_TC_EEVTEDG_BOTH ((unsigned int) 0x3 << 8) // (TC) Edge: each edge
1217
+ #define AT91C_TC_EEVT ((unsigned int) 0x3 << 10) // (TC) External Event Selection
1218
+ #define AT91C_TC_EEVT_TIOB ((unsigned int) 0x0 << 10) // (TC) Signal selected as external event: TIOB TIOB direction: input
1219
+ #define AT91C_TC_EEVT_XC0 ((unsigned int) 0x1 << 10) // (TC) Signal selected as external event: XC0 TIOB direction: output
1220
+ #define AT91C_TC_EEVT_XC1 ((unsigned int) 0x2 << 10) // (TC) Signal selected as external event: XC1 TIOB direction: output
1221
+ #define AT91C_TC_EEVT_XC2 ((unsigned int) 0x3 << 10) // (TC) Signal selected as external event: XC2 TIOB direction: output
1222
+ #define AT91C_TC_ABETRG ((unsigned int) 0x1 << 10) // (TC) TIOA or TIOB External Trigger Selection
1223
+ #define AT91C_TC_ENETRG ((unsigned int) 0x1 << 12) // (TC) External Event Trigger enable
1224
+ #define AT91C_TC_WAVESEL ((unsigned int) 0x3 << 13) // (TC) Waveform Selection
1225
+ #define AT91C_TC_WAVESEL_UP ((unsigned int) 0x0 << 13) // (TC) UP mode without atomatic trigger on RC Compare
1226
+ #define AT91C_TC_WAVESEL_UPDOWN ((unsigned int) 0x1 << 13) // (TC) UPDOWN mode without automatic trigger on RC Compare
1227
+ #define AT91C_TC_WAVESEL_UP_AUTO ((unsigned int) 0x2 << 13) // (TC) UP mode with automatic trigger on RC Compare
1228
+ #define AT91C_TC_WAVESEL_UPDOWN_AUTO ((unsigned int) 0x3 << 13) // (TC) UPDOWN mode with automatic trigger on RC Compare
1229
+ #define AT91C_TC_CPCTRG ((unsigned int) 0x1 << 14) // (TC) RC Compare Trigger Enable
1230
+ #define AT91C_TC_WAVE ((unsigned int) 0x1 << 15) // (TC)
1231
+ #define AT91C_TC_ACPA ((unsigned int) 0x3 << 16) // (TC) RA Compare Effect on TIOA
1232
+ #define AT91C_TC_ACPA_NONE ((unsigned int) 0x0 << 16) // (TC) Effect: none
1233
+ #define AT91C_TC_ACPA_SET ((unsigned int) 0x1 << 16) // (TC) Effect: set
1234
+ #define AT91C_TC_ACPA_CLEAR ((unsigned int) 0x2 << 16) // (TC) Effect: clear
1235
+ #define AT91C_TC_ACPA_TOGGLE ((unsigned int) 0x3 << 16) // (TC) Effect: toggle
1236
+ #define AT91C_TC_LDRA ((unsigned int) 0x3 << 16) // (TC) RA Loading Selection
1237
+ #define AT91C_TC_LDRA_NONE ((unsigned int) 0x0 << 16) // (TC) Edge: None
1238
+ #define AT91C_TC_LDRA_RISING ((unsigned int) 0x1 << 16) // (TC) Edge: rising edge of TIOA
1239
+ #define AT91C_TC_LDRA_FALLING ((unsigned int) 0x2 << 16) // (TC) Edge: falling edge of TIOA
1240
+ #define AT91C_TC_LDRA_BOTH ((unsigned int) 0x3 << 16) // (TC) Edge: each edge of TIOA
1241
+ #define AT91C_TC_ACPC ((unsigned int) 0x3 << 18) // (TC) RC Compare Effect on TIOA
1242
+ #define AT91C_TC_ACPC_NONE ((unsigned int) 0x0 << 18) // (TC) Effect: none
1243
+ #define AT91C_TC_ACPC_SET ((unsigned int) 0x1 << 18) // (TC) Effect: set
1244
+ #define AT91C_TC_ACPC_CLEAR ((unsigned int) 0x2 << 18) // (TC) Effect: clear
1245
+ #define AT91C_TC_ACPC_TOGGLE ((unsigned int) 0x3 << 18) // (TC) Effect: toggle
1246
+ #define AT91C_TC_LDRB ((unsigned int) 0x3 << 18) // (TC) RB Loading Selection
1247
+ #define AT91C_TC_LDRB_NONE ((unsigned int) 0x0 << 18) // (TC) Edge: None
1248
+ #define AT91C_TC_LDRB_RISING ((unsigned int) 0x1 << 18) // (TC) Edge: rising edge of TIOA
1249
+ #define AT91C_TC_LDRB_FALLING ((unsigned int) 0x2 << 18) // (TC) Edge: falling edge of TIOA
1250
+ #define AT91C_TC_LDRB_BOTH ((unsigned int) 0x3 << 18) // (TC) Edge: each edge of TIOA
1251
+ #define AT91C_TC_AEEVT ((unsigned int) 0x3 << 20) // (TC) External Event Effect on TIOA
1252
+ #define AT91C_TC_AEEVT_NONE ((unsigned int) 0x0 << 20) // (TC) Effect: none
1253
+ #define AT91C_TC_AEEVT_SET ((unsigned int) 0x1 << 20) // (TC) Effect: set
1254
+ #define AT91C_TC_AEEVT_CLEAR ((unsigned int) 0x2 << 20) // (TC) Effect: clear
1255
+ #define AT91C_TC_AEEVT_TOGGLE ((unsigned int) 0x3 << 20) // (TC) Effect: toggle
1256
+ #define AT91C_TC_ASWTRG ((unsigned int) 0x3 << 22) // (TC) Software Trigger Effect on TIOA
1257
+ #define AT91C_TC_ASWTRG_NONE ((unsigned int) 0x0 << 22) // (TC) Effect: none
1258
+ #define AT91C_TC_ASWTRG_SET ((unsigned int) 0x1 << 22) // (TC) Effect: set
1259
+ #define AT91C_TC_ASWTRG_CLEAR ((unsigned int) 0x2 << 22) // (TC) Effect: clear
1260
+ #define AT91C_TC_ASWTRG_TOGGLE ((unsigned int) 0x3 << 22) // (TC) Effect: toggle
1261
+ #define AT91C_TC_BCPB ((unsigned int) 0x3 << 24) // (TC) RB Compare Effect on TIOB
1262
+ #define AT91C_TC_BCPB_NONE ((unsigned int) 0x0 << 24) // (TC) Effect: none
1263
+ #define AT91C_TC_BCPB_SET ((unsigned int) 0x1 << 24) // (TC) Effect: set
1264
+ #define AT91C_TC_BCPB_CLEAR ((unsigned int) 0x2 << 24) // (TC) Effect: clear
1265
+ #define AT91C_TC_BCPB_TOGGLE ((unsigned int) 0x3 << 24) // (TC) Effect: toggle
1266
+ #define AT91C_TC_BCPC ((unsigned int) 0x3 << 26) // (TC) RC Compare Effect on TIOB
1267
+ #define AT91C_TC_BCPC_NONE ((unsigned int) 0x0 << 26) // (TC) Effect: none
1268
+ #define AT91C_TC_BCPC_SET ((unsigned int) 0x1 << 26) // (TC) Effect: set
1269
+ #define AT91C_TC_BCPC_CLEAR ((unsigned int) 0x2 << 26) // (TC) Effect: clear
1270
+ #define AT91C_TC_BCPC_TOGGLE ((unsigned int) 0x3 << 26) // (TC) Effect: toggle
1271
+ #define AT91C_TC_BEEVT ((unsigned int) 0x3 << 28) // (TC) External Event Effect on TIOB
1272
+ #define AT91C_TC_BEEVT_NONE ((unsigned int) 0x0 << 28) // (TC) Effect: none
1273
+ #define AT91C_TC_BEEVT_SET ((unsigned int) 0x1 << 28) // (TC) Effect: set
1274
+ #define AT91C_TC_BEEVT_CLEAR ((unsigned int) 0x2 << 28) // (TC) Effect: clear
1275
+ #define AT91C_TC_BEEVT_TOGGLE ((unsigned int) 0x3 << 28) // (TC) Effect: toggle
1276
+ #define AT91C_TC_BSWTRG ((unsigned int) 0x3 << 30) // (TC) Software Trigger Effect on TIOB
1277
+ #define AT91C_TC_BSWTRG_NONE ((unsigned int) 0x0 << 30) // (TC) Effect: none
1278
+ #define AT91C_TC_BSWTRG_SET ((unsigned int) 0x1 << 30) // (TC) Effect: set
1279
+ #define AT91C_TC_BSWTRG_CLEAR ((unsigned int) 0x2 << 30) // (TC) Effect: clear
1280
+ #define AT91C_TC_BSWTRG_TOGGLE ((unsigned int) 0x3 << 30) // (TC) Effect: toggle
1281
+ // -------- TC_SR : (TC Offset: 0x20) TC Channel Status Register --------
1282
+ #define AT91C_TC_COVFS ((unsigned int) 0x1 << 0) // (TC) Counter Overflow
1283
+ #define AT91C_TC_LOVRS ((unsigned int) 0x1 << 1) // (TC) Load Overrun
1284
+ #define AT91C_TC_CPAS ((unsigned int) 0x1 << 2) // (TC) RA Compare
1285
+ #define AT91C_TC_CPBS ((unsigned int) 0x1 << 3) // (TC) RB Compare
1286
+ #define AT91C_TC_CPCS ((unsigned int) 0x1 << 4) // (TC) RC Compare
1287
+ #define AT91C_TC_LDRAS ((unsigned int) 0x1 << 5) // (TC) RA Loading
1288
+ #define AT91C_TC_LDRBS ((unsigned int) 0x1 << 6) // (TC) RB Loading
1289
+ #define AT91C_TC_ETRGS ((unsigned int) 0x1 << 7) // (TC) External Trigger
1290
+ #define AT91C_TC_CLKSTA ((unsigned int) 0x1 << 16) // (TC) Clock Enabling
1291
+ #define AT91C_TC_MTIOA ((unsigned int) 0x1 << 17) // (TC) TIOA Mirror
1292
+ #define AT91C_TC_MTIOB ((unsigned int) 0x1 << 18) // (TC) TIOA Mirror
1293
+ // -------- TC_IER : (TC Offset: 0x24) TC Channel Interrupt Enable Register --------
1294
+ // -------- TC_IDR : (TC Offset: 0x28) TC Channel Interrupt Disable Register --------
1295
+ // -------- TC_IMR : (TC Offset: 0x2c) TC Channel Interrupt Mask Register --------
1296
+
1297
+ // *****************************************************************************
1298
+ // SOFTWARE API DEFINITION FOR Timer Counter Interface
1299
+ // *****************************************************************************
1300
+ typedef struct _AT91S_TCB {
1301
+ AT91S_TC TCB_TC0; // TC Channel 0
1302
+ AT91_REG Reserved0[4]; //
1303
+ AT91S_TC TCB_TC1; // TC Channel 1
1304
+ AT91_REG Reserved1[4]; //
1305
+ AT91S_TC TCB_TC2; // TC Channel 2
1306
+ AT91_REG Reserved2[4]; //
1307
+ AT91_REG TCB_BCR; // TC Block Control Register
1308
+ AT91_REG TCB_BMR; // TC Block Mode Register
1309
+ } AT91S_TCB, *AT91PS_TCB;
1310
+
1311
+ // -------- TCB_BCR : (TCB Offset: 0xc0) TC Block Control Register --------
1312
+ #define AT91C_TCB_SYNC ((unsigned int) 0x1 << 0) // (TCB) Synchro Command
1313
+ // -------- TCB_BMR : (TCB Offset: 0xc4) TC Block Mode Register --------
1314
+ #define AT91C_TCB_TC0XC0S ((unsigned int) 0x3 << 0) // (TCB) External Clock Signal 0 Selection
1315
+ #define AT91C_TCB_TC0XC0S_TCLK0 ((unsigned int) 0x0) // (TCB) TCLK0 connected to XC0
1316
+ #define AT91C_TCB_TC0XC0S_NONE ((unsigned int) 0x1) // (TCB) None signal connected to XC0
1317
+ #define AT91C_TCB_TC0XC0S_TIOA1 ((unsigned int) 0x2) // (TCB) TIOA1 connected to XC0
1318
+ #define AT91C_TCB_TC0XC0S_TIOA2 ((unsigned int) 0x3) // (TCB) TIOA2 connected to XC0
1319
+ #define AT91C_TCB_TC1XC1S ((unsigned int) 0x3 << 2) // (TCB) External Clock Signal 1 Selection
1320
+ #define AT91C_TCB_TC1XC1S_TCLK1 ((unsigned int) 0x0 << 2) // (TCB) TCLK1 connected to XC1
1321
+ #define AT91C_TCB_TC1XC1S_NONE ((unsigned int) 0x1 << 2) // (TCB) None signal connected to XC1
1322
+ #define AT91C_TCB_TC1XC1S_TIOA0 ((unsigned int) 0x2 << 2) // (TCB) TIOA0 connected to XC1
1323
+ #define AT91C_TCB_TC1XC1S_TIOA2 ((unsigned int) 0x3 << 2) // (TCB) TIOA2 connected to XC1
1324
+ #define AT91C_TCB_TC2XC2S ((unsigned int) 0x3 << 4) // (TCB) External Clock Signal 2 Selection
1325
+ #define AT91C_TCB_TC2XC2S_TCLK2 ((unsigned int) 0x0 << 4) // (TCB) TCLK2 connected to XC2
1326
+ #define AT91C_TCB_TC2XC2S_NONE ((unsigned int) 0x1 << 4) // (TCB) None signal connected to XC2
1327
+ #define AT91C_TCB_TC2XC2S_TIOA0 ((unsigned int) 0x2 << 4) // (TCB) TIOA0 connected to XC2
1328
+ #define AT91C_TCB_TC2XC2S_TIOA1 ((unsigned int) 0x3 << 4) // (TCB) TIOA2 connected to XC2
1329
+
1330
+ // *****************************************************************************
1331
+ // SOFTWARE API DEFINITION FOR Control Area Network MailBox Interface
1332
+ // *****************************************************************************
1333
+ typedef struct _AT91S_CAN_MB {
1334
+ AT91_REG CAN_MB_MMR; // MailBox Mode Register
1335
+ AT91_REG CAN_MB_MAM; // MailBox Acceptance Mask Register
1336
+ AT91_REG CAN_MB_MID; // MailBox ID Register
1337
+ AT91_REG CAN_MB_MFID; // MailBox Family ID Register
1338
+ AT91_REG CAN_MB_MSR; // MailBox Status Register
1339
+ AT91_REG CAN_MB_MDL; // MailBox Data Low Register
1340
+ AT91_REG CAN_MB_MDH; // MailBox Data High Register
1341
+ AT91_REG CAN_MB_MCR; // MailBox Control Register
1342
+ } AT91S_CAN_MB, *AT91PS_CAN_MB;
1343
+
1344
+ // -------- CAN_MMR : (CAN_MB Offset: 0x0) CAN Message Mode Register --------
1345
+ #define AT91C_CAN_MTIMEMARK ((unsigned int) 0xFFFF << 0) // (CAN_MB) Mailbox Timemark
1346
+ #define AT91C_CAN_PRIOR ((unsigned int) 0xF << 16) // (CAN_MB) Mailbox Priority
1347
+ #define AT91C_CAN_MOT ((unsigned int) 0x7 << 24) // (CAN_MB) Mailbox Object Type
1348
+ #define AT91C_CAN_MOT_DIS ((unsigned int) 0x0 << 24) // (CAN_MB)
1349
+ #define AT91C_CAN_MOT_RX ((unsigned int) 0x1 << 24) // (CAN_MB)
1350
+ #define AT91C_CAN_MOT_RXOVERWRITE ((unsigned int) 0x2 << 24) // (CAN_MB)
1351
+ #define AT91C_CAN_MOT_TX ((unsigned int) 0x3 << 24) // (CAN_MB)
1352
+ #define AT91C_CAN_MOT_CONSUMER ((unsigned int) 0x4 << 24) // (CAN_MB)
1353
+ #define AT91C_CAN_MOT_PRODUCER ((unsigned int) 0x5 << 24) // (CAN_MB)
1354
+ // -------- CAN_MAM : (CAN_MB Offset: 0x4) CAN Message Acceptance Mask Register --------
1355
+ #define AT91C_CAN_MIDvB ((unsigned int) 0x3FFFF << 0) // (CAN_MB) Complementary bits for identifier in extended mode
1356
+ #define AT91C_CAN_MIDvA ((unsigned int) 0x7FF << 18) // (CAN_MB) Identifier for standard frame mode
1357
+ #define AT91C_CAN_MIDE ((unsigned int) 0x1 << 29) // (CAN_MB) Identifier Version
1358
+ // -------- CAN_MID : (CAN_MB Offset: 0x8) CAN Message ID Register --------
1359
+ // -------- CAN_MFID : (CAN_MB Offset: 0xc) CAN Message Family ID Register --------
1360
+ // -------- CAN_MSR : (CAN_MB Offset: 0x10) CAN Message Status Register --------
1361
+ #define AT91C_CAN_MTIMESTAMP ((unsigned int) 0xFFFF << 0) // (CAN_MB) Timer Value
1362
+ #define AT91C_CAN_MDLC ((unsigned int) 0xF << 16) // (CAN_MB) Mailbox Data Length Code
1363
+ #define AT91C_CAN_MRTR ((unsigned int) 0x1 << 20) // (CAN_MB) Mailbox Remote Transmission Request
1364
+ #define AT91C_CAN_MABT ((unsigned int) 0x1 << 22) // (CAN_MB) Mailbox Message Abort
1365
+ #define AT91C_CAN_MRDY ((unsigned int) 0x1 << 23) // (CAN_MB) Mailbox Ready
1366
+ #define AT91C_CAN_MMI ((unsigned int) 0x1 << 24) // (CAN_MB) Mailbox Message Ignored
1367
+ // -------- CAN_MDL : (CAN_MB Offset: 0x14) CAN Message Data Low Register --------
1368
+ // -------- CAN_MDH : (CAN_MB Offset: 0x18) CAN Message Data High Register --------
1369
+ // -------- CAN_MCR : (CAN_MB Offset: 0x1c) CAN Message Control Register --------
1370
+ #define AT91C_CAN_MACR ((unsigned int) 0x1 << 22) // (CAN_MB) Abort Request for Mailbox
1371
+ #define AT91C_CAN_MTCR ((unsigned int) 0x1 << 23) // (CAN_MB) Mailbox Transfer Command
1372
+
1373
+ // *****************************************************************************
1374
+ // SOFTWARE API DEFINITION FOR Control Area Network Interface
1375
+ // *****************************************************************************
1376
+ typedef struct _AT91S_CAN {
1377
+ AT91_REG CAN_MR; // Mode Register
1378
+ AT91_REG CAN_IER; // Interrupt Enable Register
1379
+ AT91_REG CAN_IDR; // Interrupt Disable Register
1380
+ AT91_REG CAN_IMR; // Interrupt Mask Register
1381
+ AT91_REG CAN_SR; // Status Register
1382
+ AT91_REG CAN_BR; // Baudrate Register
1383
+ AT91_REG CAN_TIM; // Timer Register
1384
+ AT91_REG CAN_TIMESTP; // Time Stamp Register
1385
+ AT91_REG CAN_ECR; // Error Counter Register
1386
+ AT91_REG CAN_TCR; // Transfer Command Register
1387
+ AT91_REG CAN_ACR; // Abort Command Register
1388
+ AT91_REG Reserved0[52]; //
1389
+ AT91_REG CAN_VR; // Version Register
1390
+ AT91_REG Reserved1[64]; //
1391
+ AT91S_CAN_MB CAN_MB0; // CAN Mailbox 0
1392
+ AT91S_CAN_MB CAN_MB1; // CAN Mailbox 1
1393
+ AT91S_CAN_MB CAN_MB2; // CAN Mailbox 2
1394
+ AT91S_CAN_MB CAN_MB3; // CAN Mailbox 3
1395
+ AT91S_CAN_MB CAN_MB4; // CAN Mailbox 4
1396
+ AT91S_CAN_MB CAN_MB5; // CAN Mailbox 5
1397
+ AT91S_CAN_MB CAN_MB6; // CAN Mailbox 6
1398
+ AT91S_CAN_MB CAN_MB7; // CAN Mailbox 7
1399
+ AT91S_CAN_MB CAN_MB8; // CAN Mailbox 8
1400
+ AT91S_CAN_MB CAN_MB9; // CAN Mailbox 9
1401
+ AT91S_CAN_MB CAN_MB10; // CAN Mailbox 10
1402
+ AT91S_CAN_MB CAN_MB11; // CAN Mailbox 11
1403
+ AT91S_CAN_MB CAN_MB12; // CAN Mailbox 12
1404
+ AT91S_CAN_MB CAN_MB13; // CAN Mailbox 13
1405
+ AT91S_CAN_MB CAN_MB14; // CAN Mailbox 14
1406
+ AT91S_CAN_MB CAN_MB15; // CAN Mailbox 15
1407
+ } AT91S_CAN, *AT91PS_CAN;
1408
+
1409
+ // -------- CAN_MR : (CAN Offset: 0x0) CAN Mode Register --------
1410
+ #define AT91C_CAN_CANEN ((unsigned int) 0x1 << 0) // (CAN) CAN Controller Enable
1411
+ #define AT91C_CAN_LPM ((unsigned int) 0x1 << 1) // (CAN) Disable/Enable Low Power Mode
1412
+ #define AT91C_CAN_ABM ((unsigned int) 0x1 << 2) // (CAN) Disable/Enable Autobaud/Listen Mode
1413
+ #define AT91C_CAN_OVL ((unsigned int) 0x1 << 3) // (CAN) Disable/Enable Overload Frame
1414
+ #define AT91C_CAN_TEOF ((unsigned int) 0x1 << 4) // (CAN) Time Stamp messages at each end of Frame
1415
+ #define AT91C_CAN_TTM ((unsigned int) 0x1 << 5) // (CAN) Disable/Enable Time Trigger Mode
1416
+ #define AT91C_CAN_TIMFRZ ((unsigned int) 0x1 << 6) // (CAN) Enable Timer Freeze
1417
+ #define AT91C_CAN_DRPT ((unsigned int) 0x1 << 7) // (CAN) Disable Repeat
1418
+ // -------- CAN_IER : (CAN Offset: 0x4) CAN Interrupt Enable Register --------
1419
+ #define AT91C_CAN_MB0 ((unsigned int) 0x1 << 0) // (CAN) Mailbox 0 Flag
1420
+ #define AT91C_CAN_MB1 ((unsigned int) 0x1 << 1) // (CAN) Mailbox 1 Flag
1421
+ #define AT91C_CAN_MB2 ((unsigned int) 0x1 << 2) // (CAN) Mailbox 2 Flag
1422
+ #define AT91C_CAN_MB3 ((unsigned int) 0x1 << 3) // (CAN) Mailbox 3 Flag
1423
+ #define AT91C_CAN_MB4 ((unsigned int) 0x1 << 4) // (CAN) Mailbox 4 Flag
1424
+ #define AT91C_CAN_MB5 ((unsigned int) 0x1 << 5) // (CAN) Mailbox 5 Flag
1425
+ #define AT91C_CAN_MB6 ((unsigned int) 0x1 << 6) // (CAN) Mailbox 6 Flag
1426
+ #define AT91C_CAN_MB7 ((unsigned int) 0x1 << 7) // (CAN) Mailbox 7 Flag
1427
+ #define AT91C_CAN_MB8 ((unsigned int) 0x1 << 8) // (CAN) Mailbox 8 Flag
1428
+ #define AT91C_CAN_MB9 ((unsigned int) 0x1 << 9) // (CAN) Mailbox 9 Flag
1429
+ #define AT91C_CAN_MB10 ((unsigned int) 0x1 << 10) // (CAN) Mailbox 10 Flag
1430
+ #define AT91C_CAN_MB11 ((unsigned int) 0x1 << 11) // (CAN) Mailbox 11 Flag
1431
+ #define AT91C_CAN_MB12 ((unsigned int) 0x1 << 12) // (CAN) Mailbox 12 Flag
1432
+ #define AT91C_CAN_MB13 ((unsigned int) 0x1 << 13) // (CAN) Mailbox 13 Flag
1433
+ #define AT91C_CAN_MB14 ((unsigned int) 0x1 << 14) // (CAN) Mailbox 14 Flag
1434
+ #define AT91C_CAN_MB15 ((unsigned int) 0x1 << 15) // (CAN) Mailbox 15 Flag
1435
+ #define AT91C_CAN_ERRA ((unsigned int) 0x1 << 16) // (CAN) Error Active Mode Flag
1436
+ #define AT91C_CAN_WARN ((unsigned int) 0x1 << 17) // (CAN) Warning Limit Flag
1437
+ #define AT91C_CAN_ERRP ((unsigned int) 0x1 << 18) // (CAN) Error Passive Mode Flag
1438
+ #define AT91C_CAN_BOFF ((unsigned int) 0x1 << 19) // (CAN) Bus Off Mode Flag
1439
+ #define AT91C_CAN_SLEEP ((unsigned int) 0x1 << 20) // (CAN) Sleep Flag
1440
+ #define AT91C_CAN_WAKEUP ((unsigned int) 0x1 << 21) // (CAN) Wakeup Flag
1441
+ #define AT91C_CAN_TOVF ((unsigned int) 0x1 << 22) // (CAN) Timer Overflow Flag
1442
+ #define AT91C_CAN_TSTP ((unsigned int) 0x1 << 23) // (CAN) Timestamp Flag
1443
+ #define AT91C_CAN_CERR ((unsigned int) 0x1 << 24) // (CAN) CRC Error
1444
+ #define AT91C_CAN_SERR ((unsigned int) 0x1 << 25) // (CAN) Stuffing Error
1445
+ #define AT91C_CAN_AERR ((unsigned int) 0x1 << 26) // (CAN) Acknowledgment Error
1446
+ #define AT91C_CAN_FERR ((unsigned int) 0x1 << 27) // (CAN) Form Error
1447
+ #define AT91C_CAN_BERR ((unsigned int) 0x1 << 28) // (CAN) Bit Error
1448
+ // -------- CAN_IDR : (CAN Offset: 0x8) CAN Interrupt Disable Register --------
1449
+ // -------- CAN_IMR : (CAN Offset: 0xc) CAN Interrupt Mask Register --------
1450
+ // -------- CAN_SR : (CAN Offset: 0x10) CAN Status Register --------
1451
+ #define AT91C_CAN_RBSY ((unsigned int) 0x1 << 29) // (CAN) Receiver Busy
1452
+ #define AT91C_CAN_TBSY ((unsigned int) 0x1 << 30) // (CAN) Transmitter Busy
1453
+ #define AT91C_CAN_OVLY ((unsigned int) 0x1 << 31) // (CAN) Overload Busy
1454
+ // -------- CAN_BR : (CAN Offset: 0x14) CAN Baudrate Register --------
1455
+ #define AT91C_CAN_PHASE2 ((unsigned int) 0x7 << 0) // (CAN) Phase 2 segment
1456
+ #define AT91C_CAN_PHASE1 ((unsigned int) 0x7 << 4) // (CAN) Phase 1 segment
1457
+ #define AT91C_CAN_PROPAG ((unsigned int) 0x7 << 8) // (CAN) Programmation time segment
1458
+ #define AT91C_CAN_SYNC ((unsigned int) 0x3 << 12) // (CAN) Re-synchronization jump width segment
1459
+ #define AT91C_CAN_BRP ((unsigned int) 0x7F << 16) // (CAN) Baudrate Prescaler
1460
+ #define AT91C_CAN_SMP ((unsigned int) 0x1 << 24) // (CAN) Sampling mode
1461
+ // -------- CAN_TIM : (CAN Offset: 0x18) CAN Timer Register --------
1462
+ #define AT91C_CAN_TIMER ((unsigned int) 0xFFFF << 0) // (CAN) Timer field
1463
+ // -------- CAN_TIMESTP : (CAN Offset: 0x1c) CAN Timestamp Register --------
1464
+ // -------- CAN_ECR : (CAN Offset: 0x20) CAN Error Counter Register --------
1465
+ #define AT91C_CAN_REC ((unsigned int) 0xFF << 0) // (CAN) Receive Error Counter
1466
+ #define AT91C_CAN_TEC ((unsigned int) 0xFF << 16) // (CAN) Transmit Error Counter
1467
+ // -------- CAN_TCR : (CAN Offset: 0x24) CAN Transfer Command Register --------
1468
+ #define AT91C_CAN_TIMRST ((unsigned int) 0x1 << 31) // (CAN) Timer Reset Field
1469
+ // -------- CAN_ACR : (CAN Offset: 0x28) CAN Abort Command Register --------
1470
+
1471
+ // *****************************************************************************
1472
+ // SOFTWARE API DEFINITION FOR Ethernet MAC 10/100
1473
+ // *****************************************************************************
1474
+ typedef struct _AT91S_EMAC {
1475
+ AT91_REG EMAC_NCR; // Network Control Register
1476
+ AT91_REG EMAC_NCFGR; // Network Configuration Register
1477
+ AT91_REG EMAC_NSR; // Network Status Register
1478
+ AT91_REG Reserved0[2]; //
1479
+ AT91_REG EMAC_TSR; // Transmit Status Register
1480
+ AT91_REG EMAC_RBQP; // Receive Buffer Queue Pointer
1481
+ AT91_REG EMAC_TBQP; // Transmit Buffer Queue Pointer
1482
+ AT91_REG EMAC_RSR; // Receive Status Register
1483
+ AT91_REG EMAC_ISR; // Interrupt Status Register
1484
+ AT91_REG EMAC_IER; // Interrupt Enable Register
1485
+ AT91_REG EMAC_IDR; // Interrupt Disable Register
1486
+ AT91_REG EMAC_IMR; // Interrupt Mask Register
1487
+ AT91_REG EMAC_MAN; // PHY Maintenance Register
1488
+ AT91_REG EMAC_PTR; // Pause Time Register
1489
+ AT91_REG EMAC_PFR; // Pause Frames received Register
1490
+ AT91_REG EMAC_FTO; // Frames Transmitted OK Register
1491
+ AT91_REG EMAC_SCF; // Single Collision Frame Register
1492
+ AT91_REG EMAC_MCF; // Multiple Collision Frame Register
1493
+ AT91_REG EMAC_FRO; // Frames Received OK Register
1494
+ AT91_REG EMAC_FCSE; // Frame Check Sequence Error Register
1495
+ AT91_REG EMAC_ALE; // Alignment Error Register
1496
+ AT91_REG EMAC_DTF; // Deferred Transmission Frame Register
1497
+ AT91_REG EMAC_LCOL; // Late Collision Register
1498
+ AT91_REG EMAC_ECOL; // Excessive Collision Register
1499
+ AT91_REG EMAC_TUND; // Transmit Underrun Error Register
1500
+ AT91_REG EMAC_CSE; // Carrier Sense Error Register
1501
+ AT91_REG EMAC_RRE; // Receive Ressource Error Register
1502
+ AT91_REG EMAC_ROV; // Receive Overrun Errors Register
1503
+ AT91_REG EMAC_RSE; // Receive Symbol Errors Register
1504
+ AT91_REG EMAC_ELE; // Excessive Length Errors Register
1505
+ AT91_REG EMAC_RJA; // Receive Jabbers Register
1506
+ AT91_REG EMAC_USF; // Undersize Frames Register
1507
+ AT91_REG EMAC_STE; // SQE Test Error Register
1508
+ AT91_REG EMAC_RLE; // Receive Length Field Mismatch Register
1509
+ AT91_REG EMAC_TPF; // Transmitted Pause Frames Register
1510
+ AT91_REG EMAC_HRB; // Hash Address Bottom[31:0]
1511
+ AT91_REG EMAC_HRT; // Hash Address Top[63:32]
1512
+ AT91_REG EMAC_SA1L; // Specific Address 1 Bottom, First 4 bytes
1513
+ AT91_REG EMAC_SA1H; // Specific Address 1 Top, Last 2 bytes
1514
+ AT91_REG EMAC_SA2L; // Specific Address 2 Bottom, First 4 bytes
1515
+ AT91_REG EMAC_SA2H; // Specific Address 2 Top, Last 2 bytes
1516
+ AT91_REG EMAC_SA3L; // Specific Address 3 Bottom, First 4 bytes
1517
+ AT91_REG EMAC_SA3H; // Specific Address 3 Top, Last 2 bytes
1518
+ AT91_REG EMAC_SA4L; // Specific Address 4 Bottom, First 4 bytes
1519
+ AT91_REG EMAC_SA4H; // Specific Address 4 Top, Last 2 bytes
1520
+ AT91_REG EMAC_TID; // Type ID Checking Register
1521
+ AT91_REG EMAC_TPQ; // Transmit Pause Quantum Register
1522
+ AT91_REG EMAC_USRIO; // USER Input/Output Register
1523
+ AT91_REG EMAC_WOL; // Wake On LAN Register
1524
+ AT91_REG Reserved1[13]; //
1525
+ AT91_REG EMAC_REV; // Revision Register
1526
+ } AT91S_EMAC, *AT91PS_EMAC;
1527
+
1528
+ // -------- EMAC_NCR : (EMAC Offset: 0x0) --------
1529
+ #define AT91C_EMAC_LB ((unsigned int) 0x1 << 0) // (EMAC) Loopback. Optional. When set, loopback signal is at high level.
1530
+ #define AT91C_EMAC_LLB ((unsigned int) 0x1 << 1) // (EMAC) Loopback local.
1531
+ #define AT91C_EMAC_RE ((unsigned int) 0x1 << 2) // (EMAC) Receive enable.
1532
+ #define AT91C_EMAC_TE ((unsigned int) 0x1 << 3) // (EMAC) Transmit enable.
1533
+ #define AT91C_EMAC_MPE ((unsigned int) 0x1 << 4) // (EMAC) Management port enable.
1534
+ #define AT91C_EMAC_CLRSTAT ((unsigned int) 0x1 << 5) // (EMAC) Clear statistics registers.
1535
+ #define AT91C_EMAC_INCSTAT ((unsigned int) 0x1 << 6) // (EMAC) Increment statistics registers.
1536
+ #define AT91C_EMAC_WESTAT ((unsigned int) 0x1 << 7) // (EMAC) Write enable for statistics registers.
1537
+ #define AT91C_EMAC_BP ((unsigned int) 0x1 << 8) // (EMAC) Back pressure.
1538
+ #define AT91C_EMAC_TSTART ((unsigned int) 0x1 << 9) // (EMAC) Start Transmission.
1539
+ #define AT91C_EMAC_THALT ((unsigned int) 0x1 << 10) // (EMAC) Transmission Halt.
1540
+ #define AT91C_EMAC_TPFR ((unsigned int) 0x1 << 11) // (EMAC) Transmit pause frame
1541
+ #define AT91C_EMAC_TZQ ((unsigned int) 0x1 << 12) // (EMAC) Transmit zero quantum pause frame
1542
+ // -------- EMAC_NCFGR : (EMAC Offset: 0x4) Network Configuration Register --------
1543
+ #define AT91C_EMAC_SPD ((unsigned int) 0x1 << 0) // (EMAC) Speed.
1544
+ #define AT91C_EMAC_FD ((unsigned int) 0x1 << 1) // (EMAC) Full duplex.
1545
+ #define AT91C_EMAC_JFRAME ((unsigned int) 0x1 << 3) // (EMAC) Jumbo Frames.
1546
+ #define AT91C_EMAC_CAF ((unsigned int) 0x1 << 4) // (EMAC) Copy all frames.
1547
+ #define AT91C_EMAC_NBC ((unsigned int) 0x1 << 5) // (EMAC) No broadcast.
1548
+ #define AT91C_EMAC_MTI ((unsigned int) 0x1 << 6) // (EMAC) Multicast hash event enable
1549
+ #define AT91C_EMAC_UNI ((unsigned int) 0x1 << 7) // (EMAC) Unicast hash enable.
1550
+ #define AT91C_EMAC_BIG ((unsigned int) 0x1 << 8) // (EMAC) Receive 1522 bytes.
1551
+ #define AT91C_EMAC_EAE ((unsigned int) 0x1 << 9) // (EMAC) External address match enable.
1552
+ #define AT91C_EMAC_CLK ((unsigned int) 0x3 << 10) // (EMAC)
1553
+ #define AT91C_EMAC_CLK_HCLK_8 ((unsigned int) 0x0 << 10) // (EMAC) HCLK divided by 8
1554
+ #define AT91C_EMAC_CLK_HCLK_16 ((unsigned int) 0x1 << 10) // (EMAC) HCLK divided by 16
1555
+ #define AT91C_EMAC_CLK_HCLK_32 ((unsigned int) 0x2 << 10) // (EMAC) HCLK divided by 32
1556
+ #define AT91C_EMAC_CLK_HCLK_64 ((unsigned int) 0x3 << 10) // (EMAC) HCLK divided by 64
1557
+ #define AT91C_EMAC_RTY ((unsigned int) 0x1 << 12) // (EMAC)
1558
+ #define AT91C_EMAC_PAE ((unsigned int) 0x1 << 13) // (EMAC)
1559
+ #define AT91C_EMAC_RBOF ((unsigned int) 0x3 << 14) // (EMAC)
1560
+ #define AT91C_EMAC_RBOF_OFFSET_0 ((unsigned int) 0x0 << 14) // (EMAC) no offset from start of receive buffer
1561
+ #define AT91C_EMAC_RBOF_OFFSET_1 ((unsigned int) 0x1 << 14) // (EMAC) one byte offset from start of receive buffer
1562
+ #define AT91C_EMAC_RBOF_OFFSET_2 ((unsigned int) 0x2 << 14) // (EMAC) two bytes offset from start of receive buffer
1563
+ #define AT91C_EMAC_RBOF_OFFSET_3 ((unsigned int) 0x3 << 14) // (EMAC) three bytes offset from start of receive buffer
1564
+ #define AT91C_EMAC_RLCE ((unsigned int) 0x1 << 16) // (EMAC) Receive Length field Checking Enable
1565
+ #define AT91C_EMAC_DRFCS ((unsigned int) 0x1 << 17) // (EMAC) Discard Receive FCS
1566
+ #define AT91C_EMAC_EFRHD ((unsigned int) 0x1 << 18) // (EMAC)
1567
+ #define AT91C_EMAC_IRXFCS ((unsigned int) 0x1 << 19) // (EMAC) Ignore RX FCS
1568
+ // -------- EMAC_NSR : (EMAC Offset: 0x8) Network Status Register --------
1569
+ #define AT91C_EMAC_LINKR ((unsigned int) 0x1 << 0) // (EMAC)
1570
+ #define AT91C_EMAC_MDIO ((unsigned int) 0x1 << 1) // (EMAC)
1571
+ #define AT91C_EMAC_IDLE ((unsigned int) 0x1 << 2) // (EMAC)
1572
+ // -------- EMAC_TSR : (EMAC Offset: 0x14) Transmit Status Register --------
1573
+ #define AT91C_EMAC_UBR ((unsigned int) 0x1 << 0) // (EMAC)
1574
+ #define AT91C_EMAC_COL ((unsigned int) 0x1 << 1) // (EMAC)
1575
+ #define AT91C_EMAC_RLES ((unsigned int) 0x1 << 2) // (EMAC)
1576
+ #define AT91C_EMAC_TGO ((unsigned int) 0x1 << 3) // (EMAC) Transmit Go
1577
+ #define AT91C_EMAC_BEX ((unsigned int) 0x1 << 4) // (EMAC) Buffers exhausted mid frame
1578
+ #define AT91C_EMAC_COMP ((unsigned int) 0x1 << 5) // (EMAC)
1579
+ #define AT91C_EMAC_UND ((unsigned int) 0x1 << 6) // (EMAC)
1580
+ // -------- EMAC_RSR : (EMAC Offset: 0x20) Receive Status Register --------
1581
+ #define AT91C_EMAC_BNA ((unsigned int) 0x1 << 0) // (EMAC)
1582
+ #define AT91C_EMAC_REC ((unsigned int) 0x1 << 1) // (EMAC)
1583
+ #define AT91C_EMAC_OVR ((unsigned int) 0x1 << 2) // (EMAC)
1584
+ // -------- EMAC_ISR : (EMAC Offset: 0x24) Interrupt Status Register --------
1585
+ #define AT91C_EMAC_MFD ((unsigned int) 0x1 << 0) // (EMAC)
1586
+ #define AT91C_EMAC_RCOMP ((unsigned int) 0x1 << 1) // (EMAC)
1587
+ #define AT91C_EMAC_RXUBR ((unsigned int) 0x1 << 2) // (EMAC)
1588
+ #define AT91C_EMAC_TXUBR ((unsigned int) 0x1 << 3) // (EMAC)
1589
+ #define AT91C_EMAC_TUNDR ((unsigned int) 0x1 << 4) // (EMAC)
1590
+ #define AT91C_EMAC_RLEX ((unsigned int) 0x1 << 5) // (EMAC)
1591
+ #define AT91C_EMAC_TXERR ((unsigned int) 0x1 << 6) // (EMAC)
1592
+ #define AT91C_EMAC_TCOMP ((unsigned int) 0x1 << 7) // (EMAC)
1593
+ #define AT91C_EMAC_LINK ((unsigned int) 0x1 << 9) // (EMAC)
1594
+ #define AT91C_EMAC_ROVR ((unsigned int) 0x1 << 10) // (EMAC)
1595
+ #define AT91C_EMAC_HRESP ((unsigned int) 0x1 << 11) // (EMAC)
1596
+ #define AT91C_EMAC_PFRE ((unsigned int) 0x1 << 12) // (EMAC)
1597
+ #define AT91C_EMAC_PTZ ((unsigned int) 0x1 << 13) // (EMAC)
1598
+ // -------- EMAC_IER : (EMAC Offset: 0x28) Interrupt Enable Register --------
1599
+ // -------- EMAC_IDR : (EMAC Offset: 0x2c) Interrupt Disable Register --------
1600
+ // -------- EMAC_IMR : (EMAC Offset: 0x30) Interrupt Mask Register --------
1601
+ // -------- EMAC_MAN : (EMAC Offset: 0x34) PHY Maintenance Register --------
1602
+ #define AT91C_EMAC_DATA ((unsigned int) 0xFFFF << 0) // (EMAC)
1603
+ #define AT91C_EMAC_CODE ((unsigned int) 0x3 << 16) // (EMAC)
1604
+ #define AT91C_EMAC_REGA ((unsigned int) 0x1F << 18) // (EMAC)
1605
+ #define AT91C_EMAC_PHYA ((unsigned int) 0x1F << 23) // (EMAC)
1606
+ #define AT91C_EMAC_RW ((unsigned int) 0x3 << 28) // (EMAC)
1607
+ #define AT91C_EMAC_SOF ((unsigned int) 0x3 << 30) // (EMAC)
1608
+ // -------- EMAC_USRIO : (EMAC Offset: 0xc0) USER Input Output Register --------
1609
+ #define AT91C_EMAC_RMII ((unsigned int) 0x1 << 0) // (EMAC) Reduce MII
1610
+ #define AT91C_EMAC_CLKEN ((unsigned int) 0x1 << 1) // (EMAC) Clock Enable
1611
+ // -------- EMAC_WOL : (EMAC Offset: 0xc4) Wake On LAN Register --------
1612
+ #define AT91C_EMAC_IP ((unsigned int) 0xFFFF << 0) // (EMAC) ARP request IP address
1613
+ #define AT91C_EMAC_MAG ((unsigned int) 0x1 << 16) // (EMAC) Magic packet event enable
1614
+ #define AT91C_EMAC_ARP ((unsigned int) 0x1 << 17) // (EMAC) ARP request event enable
1615
+ #define AT91C_EMAC_SA1 ((unsigned int) 0x1 << 18) // (EMAC) Specific address register 1 event enable
1616
+ // -------- EMAC_REV : (EMAC Offset: 0xfc) Revision Register --------
1617
+ #define AT91C_EMAC_REVREF ((unsigned int) 0xFFFF << 0) // (EMAC)
1618
+ #define AT91C_EMAC_PARTREF ((unsigned int) 0xFFFF << 16) // (EMAC)
1619
+
1620
+ // *****************************************************************************
1621
+ // SOFTWARE API DEFINITION FOR Analog to Digital Convertor
1622
+ // *****************************************************************************
1623
+ typedef struct _AT91S_ADC {
1624
+ AT91_REG ADC_CR; // ADC Control Register
1625
+ AT91_REG ADC_MR; // ADC Mode Register
1626
+ AT91_REG Reserved0[2]; //
1627
+ AT91_REG ADC_CHER; // ADC Channel Enable Register
1628
+ AT91_REG ADC_CHDR; // ADC Channel Disable Register
1629
+ AT91_REG ADC_CHSR; // ADC Channel Status Register
1630
+ AT91_REG ADC_SR; // ADC Status Register
1631
+ AT91_REG ADC_LCDR; // ADC Last Converted Data Register
1632
+ AT91_REG ADC_IER; // ADC Interrupt Enable Register
1633
+ AT91_REG ADC_IDR; // ADC Interrupt Disable Register
1634
+ AT91_REG ADC_IMR; // ADC Interrupt Mask Register
1635
+ AT91_REG ADC_CDR0; // ADC Channel Data Register 0
1636
+ AT91_REG ADC_CDR1; // ADC Channel Data Register 1
1637
+ AT91_REG ADC_CDR2; // ADC Channel Data Register 2
1638
+ AT91_REG ADC_CDR3; // ADC Channel Data Register 3
1639
+ AT91_REG ADC_CDR4; // ADC Channel Data Register 4
1640
+ AT91_REG ADC_CDR5; // ADC Channel Data Register 5
1641
+ AT91_REG ADC_CDR6; // ADC Channel Data Register 6
1642
+ AT91_REG ADC_CDR7; // ADC Channel Data Register 7
1643
+ AT91_REG Reserved1[44]; //
1644
+ AT91_REG ADC_RPR; // Receive Pointer Register
1645
+ AT91_REG ADC_RCR; // Receive Counter Register
1646
+ AT91_REG ADC_TPR; // Transmit Pointer Register
1647
+ AT91_REG ADC_TCR; // Transmit Counter Register
1648
+ AT91_REG ADC_RNPR; // Receive Next Pointer Register
1649
+ AT91_REG ADC_RNCR; // Receive Next Counter Register
1650
+ AT91_REG ADC_TNPR; // Transmit Next Pointer Register
1651
+ AT91_REG ADC_TNCR; // Transmit Next Counter Register
1652
+ AT91_REG ADC_PTCR; // PDC Transfer Control Register
1653
+ AT91_REG ADC_PTSR; // PDC Transfer Status Register
1654
+ } AT91S_ADC, *AT91PS_ADC;
1655
+
1656
+ // -------- ADC_CR : (ADC Offset: 0x0) ADC Control Register --------
1657
+ #define AT91C_ADC_SWRST ((unsigned int) 0x1 << 0) // (ADC) Software Reset
1658
+ #define AT91C_ADC_START ((unsigned int) 0x1 << 1) // (ADC) Start Conversion
1659
+ // -------- ADC_MR : (ADC Offset: 0x4) ADC Mode Register --------
1660
+ #define AT91C_ADC_TRGEN ((unsigned int) 0x1 << 0) // (ADC) Trigger Enable
1661
+ #define AT91C_ADC_TRGEN_DIS ((unsigned int) 0x0) // (ADC) Hradware triggers are disabled. Starting a conversion is only possible by software
1662
+ #define AT91C_ADC_TRGEN_EN ((unsigned int) 0x1) // (ADC) Hardware trigger selected by TRGSEL field is enabled.
1663
+ #define AT91C_ADC_TRGSEL ((unsigned int) 0x7 << 1) // (ADC) Trigger Selection
1664
+ #define AT91C_ADC_TRGSEL_TIOA0 ((unsigned int) 0x0 << 1) // (ADC) Selected TRGSEL = TIAO0
1665
+ #define AT91C_ADC_TRGSEL_TIOA1 ((unsigned int) 0x1 << 1) // (ADC) Selected TRGSEL = TIAO1
1666
+ #define AT91C_ADC_TRGSEL_TIOA2 ((unsigned int) 0x2 << 1) // (ADC) Selected TRGSEL = TIAO2
1667
+ #define AT91C_ADC_TRGSEL_TIOA3 ((unsigned int) 0x3 << 1) // (ADC) Selected TRGSEL = TIAO3
1668
+ #define AT91C_ADC_TRGSEL_TIOA4 ((unsigned int) 0x4 << 1) // (ADC) Selected TRGSEL = TIAO4
1669
+ #define AT91C_ADC_TRGSEL_TIOA5 ((unsigned int) 0x5 << 1) // (ADC) Selected TRGSEL = TIAO5
1670
+ #define AT91C_ADC_TRGSEL_EXT ((unsigned int) 0x6 << 1) // (ADC) Selected TRGSEL = External Trigger
1671
+ #define AT91C_ADC_LOWRES ((unsigned int) 0x1 << 4) // (ADC) Resolution.
1672
+ #define AT91C_ADC_LOWRES_10_BIT ((unsigned int) 0x0 << 4) // (ADC) 10-bit resolution
1673
+ #define AT91C_ADC_LOWRES_8_BIT ((unsigned int) 0x1 << 4) // (ADC) 8-bit resolution
1674
+ #define AT91C_ADC_SLEEP ((unsigned int) 0x1 << 5) // (ADC) Sleep Mode
1675
+ #define AT91C_ADC_SLEEP_NORMAL_MODE ((unsigned int) 0x0 << 5) // (ADC) Normal Mode
1676
+ #define AT91C_ADC_SLEEP_MODE ((unsigned int) 0x1 << 5) // (ADC) Sleep Mode
1677
+ #define AT91C_ADC_PRESCAL ((unsigned int) 0x3F << 8) // (ADC) Prescaler rate selection
1678
+ #define AT91C_ADC_STARTUP ((unsigned int) 0x1F << 16) // (ADC) Startup Time
1679
+ #define AT91C_ADC_SHTIM ((unsigned int) 0xF << 24) // (ADC) Sample & Hold Time
1680
+ // -------- ADC_CHER : (ADC Offset: 0x10) ADC Channel Enable Register --------
1681
+ #define AT91C_ADC_CH0 ((unsigned int) 0x1 << 0) // (ADC) Channel 0
1682
+ #define AT91C_ADC_CH1 ((unsigned int) 0x1 << 1) // (ADC) Channel 1
1683
+ #define AT91C_ADC_CH2 ((unsigned int) 0x1 << 2) // (ADC) Channel 2
1684
+ #define AT91C_ADC_CH3 ((unsigned int) 0x1 << 3) // (ADC) Channel 3
1685
+ #define AT91C_ADC_CH4 ((unsigned int) 0x1 << 4) // (ADC) Channel 4
1686
+ #define AT91C_ADC_CH5 ((unsigned int) 0x1 << 5) // (ADC) Channel 5
1687
+ #define AT91C_ADC_CH6 ((unsigned int) 0x1 << 6) // (ADC) Channel 6
1688
+ #define AT91C_ADC_CH7 ((unsigned int) 0x1 << 7) // (ADC) Channel 7
1689
+ // -------- ADC_CHDR : (ADC Offset: 0x14) ADC Channel Disable Register --------
1690
+ // -------- ADC_CHSR : (ADC Offset: 0x18) ADC Channel Status Register --------
1691
+ // -------- ADC_SR : (ADC Offset: 0x1c) ADC Status Register --------
1692
+ #define AT91C_ADC_EOC0 ((unsigned int) 0x1 << 0) // (ADC) End of Conversion
1693
+ #define AT91C_ADC_EOC1 ((unsigned int) 0x1 << 1) // (ADC) End of Conversion
1694
+ #define AT91C_ADC_EOC2 ((unsigned int) 0x1 << 2) // (ADC) End of Conversion
1695
+ #define AT91C_ADC_EOC3 ((unsigned int) 0x1 << 3) // (ADC) End of Conversion
1696
+ #define AT91C_ADC_EOC4 ((unsigned int) 0x1 << 4) // (ADC) End of Conversion
1697
+ #define AT91C_ADC_EOC5 ((unsigned int) 0x1 << 5) // (ADC) End of Conversion
1698
+ #define AT91C_ADC_EOC6 ((unsigned int) 0x1 << 6) // (ADC) End of Conversion
1699
+ #define AT91C_ADC_EOC7 ((unsigned int) 0x1 << 7) // (ADC) End of Conversion
1700
+ #define AT91C_ADC_OVRE0 ((unsigned int) 0x1 << 8) // (ADC) Overrun Error
1701
+ #define AT91C_ADC_OVRE1 ((unsigned int) 0x1 << 9) // (ADC) Overrun Error
1702
+ #define AT91C_ADC_OVRE2 ((unsigned int) 0x1 << 10) // (ADC) Overrun Error
1703
+ #define AT91C_ADC_OVRE3 ((unsigned int) 0x1 << 11) // (ADC) Overrun Error
1704
+ #define AT91C_ADC_OVRE4 ((unsigned int) 0x1 << 12) // (ADC) Overrun Error
1705
+ #define AT91C_ADC_OVRE5 ((unsigned int) 0x1 << 13) // (ADC) Overrun Error
1706
+ #define AT91C_ADC_OVRE6 ((unsigned int) 0x1 << 14) // (ADC) Overrun Error
1707
+ #define AT91C_ADC_OVRE7 ((unsigned int) 0x1 << 15) // (ADC) Overrun Error
1708
+ #define AT91C_ADC_DRDY ((unsigned int) 0x1 << 16) // (ADC) Data Ready
1709
+ #define AT91C_ADC_GOVRE ((unsigned int) 0x1 << 17) // (ADC) General Overrun
1710
+ #define AT91C_ADC_ENDRX ((unsigned int) 0x1 << 18) // (ADC) End of Receiver Transfer
1711
+ #define AT91C_ADC_RXBUFF ((unsigned int) 0x1 << 19) // (ADC) RXBUFF Interrupt
1712
+ // -------- ADC_LCDR : (ADC Offset: 0x20) ADC Last Converted Data Register --------
1713
+ #define AT91C_ADC_LDATA ((unsigned int) 0x3FF << 0) // (ADC) Last Data Converted
1714
+ // -------- ADC_IER : (ADC Offset: 0x24) ADC Interrupt Enable Register --------
1715
+ // -------- ADC_IDR : (ADC Offset: 0x28) ADC Interrupt Disable Register --------
1716
+ // -------- ADC_IMR : (ADC Offset: 0x2c) ADC Interrupt Mask Register --------
1717
+ // -------- ADC_CDR0 : (ADC Offset: 0x30) ADC Channel Data Register 0 --------
1718
+ #define AT91C_ADC_DATA ((unsigned int) 0x3FF << 0) // (ADC) Converted Data
1719
+ // -------- ADC_CDR1 : (ADC Offset: 0x34) ADC Channel Data Register 1 --------
1720
+ // -------- ADC_CDR2 : (ADC Offset: 0x38) ADC Channel Data Register 2 --------
1721
+ // -------- ADC_CDR3 : (ADC Offset: 0x3c) ADC Channel Data Register 3 --------
1722
+ // -------- ADC_CDR4 : (ADC Offset: 0x40) ADC Channel Data Register 4 --------
1723
+ // -------- ADC_CDR5 : (ADC Offset: 0x44) ADC Channel Data Register 5 --------
1724
+ // -------- ADC_CDR6 : (ADC Offset: 0x48) ADC Channel Data Register 6 --------
1725
+ // -------- ADC_CDR7 : (ADC Offset: 0x4c) ADC Channel Data Register 7 --------
1726
+
1727
+ // *****************************************************************************
1728
+ // REGISTER ADDRESS DEFINITION FOR AT91SAM7X256
1729
+ // *****************************************************************************
1730
+ // ========== Register definition for SYS peripheral ==========
1731
+ // ========== Register definition for AIC peripheral ==========
1732
+ #define AT91C_AIC_IVR ((AT91_REG *) 0xFFFFF100) // (AIC) IRQ Vector Register
1733
+ #define AT91C_AIC_SMR ((AT91_REG *) 0xFFFFF000) // (AIC) Source Mode Register
1734
+ #define AT91C_AIC_FVR ((AT91_REG *) 0xFFFFF104) // (AIC) FIQ Vector Register
1735
+ #define AT91C_AIC_DCR ((AT91_REG *) 0xFFFFF138) // (AIC) Debug Control Register (Protect)
1736
+ #define AT91C_AIC_EOICR ((AT91_REG *) 0xFFFFF130) // (AIC) End of Interrupt Command Register
1737
+ #define AT91C_AIC_SVR ((AT91_REG *) 0xFFFFF080) // (AIC) Source Vector Register
1738
+ #define AT91C_AIC_FFSR ((AT91_REG *) 0xFFFFF148) // (AIC) Fast Forcing Status Register
1739
+ #define AT91C_AIC_ICCR ((AT91_REG *) 0xFFFFF128) // (AIC) Interrupt Clear Command Register
1740
+ #define AT91C_AIC_ISR ((AT91_REG *) 0xFFFFF108) // (AIC) Interrupt Status Register
1741
+ #define AT91C_AIC_IMR ((AT91_REG *) 0xFFFFF110) // (AIC) Interrupt Mask Register
1742
+ #define AT91C_AIC_IPR ((AT91_REG *) 0xFFFFF10C) // (AIC) Interrupt Pending Register
1743
+ #define AT91C_AIC_FFER ((AT91_REG *) 0xFFFFF140) // (AIC) Fast Forcing Enable Register
1744
+ #define AT91C_AIC_IECR ((AT91_REG *) 0xFFFFF120) // (AIC) Interrupt Enable Command Register
1745
+ #define AT91C_AIC_ISCR ((AT91_REG *) 0xFFFFF12C) // (AIC) Interrupt Set Command Register
1746
+ #define AT91C_AIC_FFDR ((AT91_REG *) 0xFFFFF144) // (AIC) Fast Forcing Disable Register
1747
+ #define AT91C_AIC_CISR ((AT91_REG *) 0xFFFFF114) // (AIC) Core Interrupt Status Register
1748
+ #define AT91C_AIC_IDCR ((AT91_REG *) 0xFFFFF124) // (AIC) Interrupt Disable Command Register
1749
+ #define AT91C_AIC_SPU ((AT91_REG *) 0xFFFFF134) // (AIC) Spurious Vector Register
1750
+ // ========== Register definition for PDC_DBGU peripheral ==========
1751
+ #define AT91C_DBGU_TCR ((AT91_REG *) 0xFFFFF30C) // (PDC_DBGU) Transmit Counter Register
1752
+ #define AT91C_DBGU_RNPR ((AT91_REG *) 0xFFFFF310) // (PDC_DBGU) Receive Next Pointer Register
1753
+ #define AT91C_DBGU_TNPR ((AT91_REG *) 0xFFFFF318) // (PDC_DBGU) Transmit Next Pointer Register
1754
+ #define AT91C_DBGU_TPR ((AT91_REG *) 0xFFFFF308) // (PDC_DBGU) Transmit Pointer Register
1755
+ #define AT91C_DBGU_RPR ((AT91_REG *) 0xFFFFF300) // (PDC_DBGU) Receive Pointer Register
1756
+ #define AT91C_DBGU_RCR ((AT91_REG *) 0xFFFFF304) // (PDC_DBGU) Receive Counter Register
1757
+ #define AT91C_DBGU_RNCR ((AT91_REG *) 0xFFFFF314) // (PDC_DBGU) Receive Next Counter Register
1758
+ #define AT91C_DBGU_PTCR ((AT91_REG *) 0xFFFFF320) // (PDC_DBGU) PDC Transfer Control Register
1759
+ #define AT91C_DBGU_PTSR ((AT91_REG *) 0xFFFFF324) // (PDC_DBGU) PDC Transfer Status Register
1760
+ #define AT91C_DBGU_TNCR ((AT91_REG *) 0xFFFFF31C) // (PDC_DBGU) Transmit Next Counter Register
1761
+ // ========== Register definition for DBGU peripheral ==========
1762
+ #define AT91C_DBGU_EXID ((AT91_REG *) 0xFFFFF244) // (DBGU) Chip ID Extension Register
1763
+ #define AT91C_DBGU_BRGR ((AT91_REG *) 0xFFFFF220) // (DBGU) Baud Rate Generator Register
1764
+ #define AT91C_DBGU_IDR ((AT91_REG *) 0xFFFFF20C) // (DBGU) Interrupt Disable Register
1765
+ #define AT91C_DBGU_CSR ((AT91_REG *) 0xFFFFF214) // (DBGU) Channel Status Register
1766
+ #define AT91C_DBGU_CIDR ((AT91_REG *) 0xFFFFF240) // (DBGU) Chip ID Register
1767
+ #define AT91C_DBGU_MR ((AT91_REG *) 0xFFFFF204) // (DBGU) Mode Register
1768
+ #define AT91C_DBGU_IMR ((AT91_REG *) 0xFFFFF210) // (DBGU) Interrupt Mask Register
1769
+ #define AT91C_DBGU_CR ((AT91_REG *) 0xFFFFF200) // (DBGU) Control Register
1770
+ #define AT91C_DBGU_FNTR ((AT91_REG *) 0xFFFFF248) // (DBGU) Force NTRST Register
1771
+ #define AT91C_DBGU_THR ((AT91_REG *) 0xFFFFF21C) // (DBGU) Transmitter Holding Register
1772
+ #define AT91C_DBGU_RHR ((AT91_REG *) 0xFFFFF218) // (DBGU) Receiver Holding Register
1773
+ #define AT91C_DBGU_IER ((AT91_REG *) 0xFFFFF208) // (DBGU) Interrupt Enable Register
1774
+ // ========== Register definition for PIOA peripheral ==========
1775
+ #define AT91C_PIOA_ODR ((AT91_REG *) 0xFFFFF414) // (PIOA) Output Disable Registerr
1776
+ #define AT91C_PIOA_SODR ((AT91_REG *) 0xFFFFF430) // (PIOA) Set Output Data Register
1777
+ #define AT91C_PIOA_ISR ((AT91_REG *) 0xFFFFF44C) // (PIOA) Interrupt Status Register
1778
+ #define AT91C_PIOA_ABSR ((AT91_REG *) 0xFFFFF478) // (PIOA) AB Select Status Register
1779
+ #define AT91C_PIOA_IER ((AT91_REG *) 0xFFFFF440) // (PIOA) Interrupt Enable Register
1780
+ #define AT91C_PIOA_PPUDR ((AT91_REG *) 0xFFFFF460) // (PIOA) Pull-up Disable Register
1781
+ #define AT91C_PIOA_IMR ((AT91_REG *) 0xFFFFF448) // (PIOA) Interrupt Mask Register
1782
+ #define AT91C_PIOA_PER ((AT91_REG *) 0xFFFFF400) // (PIOA) PIO Enable Register
1783
+ #define AT91C_PIOA_IFDR ((AT91_REG *) 0xFFFFF424) // (PIOA) Input Filter Disable Register
1784
+ #define AT91C_PIOA_OWDR ((AT91_REG *) 0xFFFFF4A4) // (PIOA) Output Write Disable Register
1785
+ #define AT91C_PIOA_MDSR ((AT91_REG *) 0xFFFFF458) // (PIOA) Multi-driver Status Register
1786
+ #define AT91C_PIOA_IDR ((AT91_REG *) 0xFFFFF444) // (PIOA) Interrupt Disable Register
1787
+ #define AT91C_PIOA_ODSR ((AT91_REG *) 0xFFFFF438) // (PIOA) Output Data Status Register
1788
+ #define AT91C_PIOA_PPUSR ((AT91_REG *) 0xFFFFF468) // (PIOA) Pull-up Status Register
1789
+ #define AT91C_PIOA_OWSR ((AT91_REG *) 0xFFFFF4A8) // (PIOA) Output Write Status Register
1790
+ #define AT91C_PIOA_BSR ((AT91_REG *) 0xFFFFF474) // (PIOA) Select B Register
1791
+ #define AT91C_PIOA_OWER ((AT91_REG *) 0xFFFFF4A0) // (PIOA) Output Write Enable Register
1792
+ #define AT91C_PIOA_IFER ((AT91_REG *) 0xFFFFF420) // (PIOA) Input Filter Enable Register
1793
+ #define AT91C_PIOA_PDSR ((AT91_REG *) 0xFFFFF43C) // (PIOA) Pin Data Status Register
1794
+ #define AT91C_PIOA_PPUER ((AT91_REG *) 0xFFFFF464) // (PIOA) Pull-up Enable Register
1795
+ #define AT91C_PIOA_OSR ((AT91_REG *) 0xFFFFF418) // (PIOA) Output Status Register
1796
+ #define AT91C_PIOA_ASR ((AT91_REG *) 0xFFFFF470) // (PIOA) Select A Register
1797
+ #define AT91C_PIOA_MDDR ((AT91_REG *) 0xFFFFF454) // (PIOA) Multi-driver Disable Register
1798
+ #define AT91C_PIOA_CODR ((AT91_REG *) 0xFFFFF434) // (PIOA) Clear Output Data Register
1799
+ #define AT91C_PIOA_MDER ((AT91_REG *) 0xFFFFF450) // (PIOA) Multi-driver Enable Register
1800
+ #define AT91C_PIOA_PDR ((AT91_REG *) 0xFFFFF404) // (PIOA) PIO Disable Register
1801
+ #define AT91C_PIOA_IFSR ((AT91_REG *) 0xFFFFF428) // (PIOA) Input Filter Status Register
1802
+ #define AT91C_PIOA_OER ((AT91_REG *) 0xFFFFF410) // (PIOA) Output Enable Register
1803
+ #define AT91C_PIOA_PSR ((AT91_REG *) 0xFFFFF408) // (PIOA) PIO Status Register
1804
+ // ========== Register definition for PIOB peripheral ==========
1805
+ #define AT91C_PIOB_OWDR ((AT91_REG *) 0xFFFFF6A4) // (PIOB) Output Write Disable Register
1806
+ #define AT91C_PIOB_MDER ((AT91_REG *) 0xFFFFF650) // (PIOB) Multi-driver Enable Register
1807
+ #define AT91C_PIOB_PPUSR ((AT91_REG *) 0xFFFFF668) // (PIOB) Pull-up Status Register
1808
+ #define AT91C_PIOB_IMR ((AT91_REG *) 0xFFFFF648) // (PIOB) Interrupt Mask Register
1809
+ #define AT91C_PIOB_ASR ((AT91_REG *) 0xFFFFF670) // (PIOB) Select A Register
1810
+ #define AT91C_PIOB_PPUDR ((AT91_REG *) 0xFFFFF660) // (PIOB) Pull-up Disable Register
1811
+ #define AT91C_PIOB_PSR ((AT91_REG *) 0xFFFFF608) // (PIOB) PIO Status Register
1812
+ #define AT91C_PIOB_IER ((AT91_REG *) 0xFFFFF640) // (PIOB) Interrupt Enable Register
1813
+ #define AT91C_PIOB_CODR ((AT91_REG *) 0xFFFFF634) // (PIOB) Clear Output Data Register
1814
+ #define AT91C_PIOB_OWER ((AT91_REG *) 0xFFFFF6A0) // (PIOB) Output Write Enable Register
1815
+ #define AT91C_PIOB_ABSR ((AT91_REG *) 0xFFFFF678) // (PIOB) AB Select Status Register
1816
+ #define AT91C_PIOB_IFDR ((AT91_REG *) 0xFFFFF624) // (PIOB) Input Filter Disable Register
1817
+ #define AT91C_PIOB_PDSR ((AT91_REG *) 0xFFFFF63C) // (PIOB) Pin Data Status Register
1818
+ #define AT91C_PIOB_IDR ((AT91_REG *) 0xFFFFF644) // (PIOB) Interrupt Disable Register
1819
+ #define AT91C_PIOB_OWSR ((AT91_REG *) 0xFFFFF6A8) // (PIOB) Output Write Status Register
1820
+ #define AT91C_PIOB_PDR ((AT91_REG *) 0xFFFFF604) // (PIOB) PIO Disable Register
1821
+ #define AT91C_PIOB_ODR ((AT91_REG *) 0xFFFFF614) // (PIOB) Output Disable Registerr
1822
+ #define AT91C_PIOB_IFSR ((AT91_REG *) 0xFFFFF628) // (PIOB) Input Filter Status Register
1823
+ #define AT91C_PIOB_PPUER ((AT91_REG *) 0xFFFFF664) // (PIOB) Pull-up Enable Register
1824
+ #define AT91C_PIOB_SODR ((AT91_REG *) 0xFFFFF630) // (PIOB) Set Output Data Register
1825
+ #define AT91C_PIOB_ISR ((AT91_REG *) 0xFFFFF64C) // (PIOB) Interrupt Status Register
1826
+ #define AT91C_PIOB_ODSR ((AT91_REG *) 0xFFFFF638) // (PIOB) Output Data Status Register
1827
+ #define AT91C_PIOB_OSR ((AT91_REG *) 0xFFFFF618) // (PIOB) Output Status Register
1828
+ #define AT91C_PIOB_MDSR ((AT91_REG *) 0xFFFFF658) // (PIOB) Multi-driver Status Register
1829
+ #define AT91C_PIOB_IFER ((AT91_REG *) 0xFFFFF620) // (PIOB) Input Filter Enable Register
1830
+ #define AT91C_PIOB_BSR ((AT91_REG *) 0xFFFFF674) // (PIOB) Select B Register
1831
+ #define AT91C_PIOB_MDDR ((AT91_REG *) 0xFFFFF654) // (PIOB) Multi-driver Disable Register
1832
+ #define AT91C_PIOB_OER ((AT91_REG *) 0xFFFFF610) // (PIOB) Output Enable Register
1833
+ #define AT91C_PIOB_PER ((AT91_REG *) 0xFFFFF600) // (PIOB) PIO Enable Register
1834
+ // ========== Register definition for CKGR peripheral ==========
1835
+ #define AT91C_CKGR_MOR ((AT91_REG *) 0xFFFFFC20) // (CKGR) Main Oscillator Register
1836
+ #define AT91C_CKGR_PLLR ((AT91_REG *) 0xFFFFFC2C) // (CKGR) PLL Register
1837
+ #define AT91C_CKGR_MCFR ((AT91_REG *) 0xFFFFFC24) // (CKGR) Main Clock Frequency Register
1838
+ // ========== Register definition for PMC peripheral ==========
1839
+ #define AT91C_PMC_IDR ((AT91_REG *) 0xFFFFFC64) // (PMC) Interrupt Disable Register
1840
+ #define AT91C_PMC_MOR ((AT91_REG *) 0xFFFFFC20) // (PMC) Main Oscillator Register
1841
+ #define AT91C_PMC_PLLR ((AT91_REG *) 0xFFFFFC2C) // (PMC) PLL Register
1842
+ #define AT91C_PMC_PCER ((AT91_REG *) 0xFFFFFC10) // (PMC) Peripheral Clock Enable Register
1843
+ #define AT91C_PMC_PCKR ((AT91_REG *) 0xFFFFFC40) // (PMC) Programmable Clock Register
1844
+ #define AT91C_PMC_MCKR ((AT91_REG *) 0xFFFFFC30) // (PMC) Master Clock Register
1845
+ #define AT91C_PMC_SCDR ((AT91_REG *) 0xFFFFFC04) // (PMC) System Clock Disable Register
1846
+ #define AT91C_PMC_PCDR ((AT91_REG *) 0xFFFFFC14) // (PMC) Peripheral Clock Disable Register
1847
+ #define AT91C_PMC_SCSR ((AT91_REG *) 0xFFFFFC08) // (PMC) System Clock Status Register
1848
+ #define AT91C_PMC_PCSR ((AT91_REG *) 0xFFFFFC18) // (PMC) Peripheral Clock Status Register
1849
+ #define AT91C_PMC_MCFR ((AT91_REG *) 0xFFFFFC24) // (PMC) Main Clock Frequency Register
1850
+ #define AT91C_PMC_SCER ((AT91_REG *) 0xFFFFFC00) // (PMC) System Clock Enable Register
1851
+ #define AT91C_PMC_IMR ((AT91_REG *) 0xFFFFFC6C) // (PMC) Interrupt Mask Register
1852
+ #define AT91C_PMC_IER ((AT91_REG *) 0xFFFFFC60) // (PMC) Interrupt Enable Register
1853
+ #define AT91C_PMC_SR ((AT91_REG *) 0xFFFFFC68) // (PMC) Status Register
1854
+ // ========== Register definition for RSTC peripheral ==========
1855
+ #define AT91C_RSTC_RCR ((AT91_REG *) 0xFFFFFD00) // (RSTC) Reset Control Register
1856
+ #define AT91C_RSTC_RMR ((AT91_REG *) 0xFFFFFD08) // (RSTC) Reset Mode Register
1857
+ #define AT91C_RSTC_RSR ((AT91_REG *) 0xFFFFFD04) // (RSTC) Reset Status Register
1858
+ // ========== Register definition for RTTC peripheral ==========
1859
+ #define AT91C_RTTC_RTSR ((AT91_REG *) 0xFFFFFD2C) // (RTTC) Real-time Status Register
1860
+ #define AT91C_RTTC_RTMR ((AT91_REG *) 0xFFFFFD20) // (RTTC) Real-time Mode Register
1861
+ #define AT91C_RTTC_RTVR ((AT91_REG *) 0xFFFFFD28) // (RTTC) Real-time Value Register
1862
+ #define AT91C_RTTC_RTAR ((AT91_REG *) 0xFFFFFD24) // (RTTC) Real-time Alarm Register
1863
+ // ========== Register definition for PITC peripheral ==========
1864
+ #define AT91C_PITC_PIVR ((AT91_REG *) 0xFFFFFD38) // (PITC) Period Interval Value Register
1865
+ #define AT91C_PITC_PISR ((AT91_REG *) 0xFFFFFD34) // (PITC) Period Interval Status Register
1866
+ #define AT91C_PITC_PIIR ((AT91_REG *) 0xFFFFFD3C) // (PITC) Period Interval Image Register
1867
+ #define AT91C_PITC_PIMR ((AT91_REG *) 0xFFFFFD30) // (PITC) Period Interval Mode Register
1868
+ // ========== Register definition for WDTC peripheral ==========
1869
+ #define AT91C_WDTC_WDCR ((AT91_REG *) 0xFFFFFD40) // (WDTC) Watchdog Control Register
1870
+ #define AT91C_WDTC_WDSR ((AT91_REG *) 0xFFFFFD48) // (WDTC) Watchdog Status Register
1871
+ #define AT91C_WDTC_WDMR ((AT91_REG *) 0xFFFFFD44) // (WDTC) Watchdog Mode Register
1872
+ // ========== Register definition for VREG peripheral ==========
1873
+ #define AT91C_VREG_MR ((AT91_REG *) 0xFFFFFD60) // (VREG) Voltage Regulator Mode Register
1874
+ // ========== Register definition for MC peripheral ==========
1875
+ #define AT91C_MC_ASR ((AT91_REG *) 0xFFFFFF04) // (MC) MC Abort Status Register
1876
+ #define AT91C_MC_RCR ((AT91_REG *) 0xFFFFFF00) // (MC) MC Remap Control Register
1877
+ #define AT91C_MC_FCR ((AT91_REG *) 0xFFFFFF64) // (MC) MC Flash Command Register
1878
+ #define AT91C_MC_AASR ((AT91_REG *) 0xFFFFFF08) // (MC) MC Abort Address Status Register
1879
+ #define AT91C_MC_FSR ((AT91_REG *) 0xFFFFFF68) // (MC) MC Flash Status Register
1880
+ #define AT91C_MC_FMR ((AT91_REG *) 0xFFFFFF60) // (MC) MC Flash Mode Register
1881
+ // ========== Register definition for PDC_SPI1 peripheral ==========
1882
+ #define AT91C_SPI1_PTCR ((AT91_REG *) 0xFFFE4120) // (PDC_SPI1) PDC Transfer Control Register
1883
+ #define AT91C_SPI1_RPR ((AT91_REG *) 0xFFFE4100) // (PDC_SPI1) Receive Pointer Register
1884
+ #define AT91C_SPI1_TNCR ((AT91_REG *) 0xFFFE411C) // (PDC_SPI1) Transmit Next Counter Register
1885
+ #define AT91C_SPI1_TPR ((AT91_REG *) 0xFFFE4108) // (PDC_SPI1) Transmit Pointer Register
1886
+ #define AT91C_SPI1_TNPR ((AT91_REG *) 0xFFFE4118) // (PDC_SPI1) Transmit Next Pointer Register
1887
+ #define AT91C_SPI1_TCR ((AT91_REG *) 0xFFFE410C) // (PDC_SPI1) Transmit Counter Register
1888
+ #define AT91C_SPI1_RCR ((AT91_REG *) 0xFFFE4104) // (PDC_SPI1) Receive Counter Register
1889
+ #define AT91C_SPI1_RNPR ((AT91_REG *) 0xFFFE4110) // (PDC_SPI1) Receive Next Pointer Register
1890
+ #define AT91C_SPI1_RNCR ((AT91_REG *) 0xFFFE4114) // (PDC_SPI1) Receive Next Counter Register
1891
+ #define AT91C_SPI1_PTSR ((AT91_REG *) 0xFFFE4124) // (PDC_SPI1) PDC Transfer Status Register
1892
+ // ========== Register definition for SPI1 peripheral ==========
1893
+ #define AT91C_SPI1_IMR ((AT91_REG *) 0xFFFE401C) // (SPI1) Interrupt Mask Register
1894
+ #define AT91C_SPI1_IER ((AT91_REG *) 0xFFFE4014) // (SPI1) Interrupt Enable Register
1895
+ #define AT91C_SPI1_MR ((AT91_REG *) 0xFFFE4004) // (SPI1) Mode Register
1896
+ #define AT91C_SPI1_RDR ((AT91_REG *) 0xFFFE4008) // (SPI1) Receive Data Register
1897
+ #define AT91C_SPI1_IDR ((AT91_REG *) 0xFFFE4018) // (SPI1) Interrupt Disable Register
1898
+ #define AT91C_SPI1_SR ((AT91_REG *) 0xFFFE4010) // (SPI1) Status Register
1899
+ #define AT91C_SPI1_TDR ((AT91_REG *) 0xFFFE400C) // (SPI1) Transmit Data Register
1900
+ #define AT91C_SPI1_CR ((AT91_REG *) 0xFFFE4000) // (SPI1) Control Register
1901
+ #define AT91C_SPI1_CSR ((AT91_REG *) 0xFFFE4030) // (SPI1) Chip Select Register
1902
+ // ========== Register definition for PDC_SPI0 peripheral ==========
1903
+ #define AT91C_SPI0_PTCR ((AT91_REG *) 0xFFFE0120) // (PDC_SPI0) PDC Transfer Control Register
1904
+ #define AT91C_SPI0_TPR ((AT91_REG *) 0xFFFE0108) // (PDC_SPI0) Transmit Pointer Register
1905
+ #define AT91C_SPI0_TCR ((AT91_REG *) 0xFFFE010C) // (PDC_SPI0) Transmit Counter Register
1906
+ #define AT91C_SPI0_RCR ((AT91_REG *) 0xFFFE0104) // (PDC_SPI0) Receive Counter Register
1907
+ #define AT91C_SPI0_PTSR ((AT91_REG *) 0xFFFE0124) // (PDC_SPI0) PDC Transfer Status Register
1908
+ #define AT91C_SPI0_RNPR ((AT91_REG *) 0xFFFE0110) // (PDC_SPI0) Receive Next Pointer Register
1909
+ #define AT91C_SPI0_RPR ((AT91_REG *) 0xFFFE0100) // (PDC_SPI0) Receive Pointer Register
1910
+ #define AT91C_SPI0_TNCR ((AT91_REG *) 0xFFFE011C) // (PDC_SPI0) Transmit Next Counter Register
1911
+ #define AT91C_SPI0_RNCR ((AT91_REG *) 0xFFFE0114) // (PDC_SPI0) Receive Next Counter Register
1912
+ #define AT91C_SPI0_TNPR ((AT91_REG *) 0xFFFE0118) // (PDC_SPI0) Transmit Next Pointer Register
1913
+ // ========== Register definition for SPI0 peripheral ==========
1914
+ #define AT91C_SPI0_IER ((AT91_REG *) 0xFFFE0014) // (SPI0) Interrupt Enable Register
1915
+ #define AT91C_SPI0_SR ((AT91_REG *) 0xFFFE0010) // (SPI0) Status Register
1916
+ #define AT91C_SPI0_IDR ((AT91_REG *) 0xFFFE0018) // (SPI0) Interrupt Disable Register
1917
+ #define AT91C_SPI0_CR ((AT91_REG *) 0xFFFE0000) // (SPI0) Control Register
1918
+ #define AT91C_SPI0_MR ((AT91_REG *) 0xFFFE0004) // (SPI0) Mode Register
1919
+ #define AT91C_SPI0_IMR ((AT91_REG *) 0xFFFE001C) // (SPI0) Interrupt Mask Register
1920
+ #define AT91C_SPI0_TDR ((AT91_REG *) 0xFFFE000C) // (SPI0) Transmit Data Register
1921
+ #define AT91C_SPI0_RDR ((AT91_REG *) 0xFFFE0008) // (SPI0) Receive Data Register
1922
+ #define AT91C_SPI0_CSR ((AT91_REG *) 0xFFFE0030) // (SPI0) Chip Select Register
1923
+ // ========== Register definition for PDC_US1 peripheral ==========
1924
+ #define AT91C_US1_RNCR ((AT91_REG *) 0xFFFC4114) // (PDC_US1) Receive Next Counter Register
1925
+ #define AT91C_US1_PTCR ((AT91_REG *) 0xFFFC4120) // (PDC_US1) PDC Transfer Control Register
1926
+ #define AT91C_US1_TCR ((AT91_REG *) 0xFFFC410C) // (PDC_US1) Transmit Counter Register
1927
+ #define AT91C_US1_PTSR ((AT91_REG *) 0xFFFC4124) // (PDC_US1) PDC Transfer Status Register
1928
+ #define AT91C_US1_TNPR ((AT91_REG *) 0xFFFC4118) // (PDC_US1) Transmit Next Pointer Register
1929
+ #define AT91C_US1_RCR ((AT91_REG *) 0xFFFC4104) // (PDC_US1) Receive Counter Register
1930
+ #define AT91C_US1_RNPR ((AT91_REG *) 0xFFFC4110) // (PDC_US1) Receive Next Pointer Register
1931
+ #define AT91C_US1_RPR ((AT91_REG *) 0xFFFC4100) // (PDC_US1) Receive Pointer Register
1932
+ #define AT91C_US1_TNCR ((AT91_REG *) 0xFFFC411C) // (PDC_US1) Transmit Next Counter Register
1933
+ #define AT91C_US1_TPR ((AT91_REG *) 0xFFFC4108) // (PDC_US1) Transmit Pointer Register
1934
+ // ========== Register definition for US1 peripheral ==========
1935
+ #define AT91C_US1_IF ((AT91_REG *) 0xFFFC404C) // (US1) IRDA_FILTER Register
1936
+ #define AT91C_US1_NER ((AT91_REG *) 0xFFFC4044) // (US1) Nb Errors Register
1937
+ #define AT91C_US1_RTOR ((AT91_REG *) 0xFFFC4024) // (US1) Receiver Time-out Register
1938
+ #define AT91C_US1_CSR ((AT91_REG *) 0xFFFC4014) // (US1) Channel Status Register
1939
+ #define AT91C_US1_IDR ((AT91_REG *) 0xFFFC400C) // (US1) Interrupt Disable Register
1940
+ #define AT91C_US1_IER ((AT91_REG *) 0xFFFC4008) // (US1) Interrupt Enable Register
1941
+ #define AT91C_US1_THR ((AT91_REG *) 0xFFFC401C) // (US1) Transmitter Holding Register
1942
+ #define AT91C_US1_TTGR ((AT91_REG *) 0xFFFC4028) // (US1) Transmitter Time-guard Register
1943
+ #define AT91C_US1_RHR ((AT91_REG *) 0xFFFC4018) // (US1) Receiver Holding Register
1944
+ #define AT91C_US1_BRGR ((AT91_REG *) 0xFFFC4020) // (US1) Baud Rate Generator Register
1945
+ #define AT91C_US1_IMR ((AT91_REG *) 0xFFFC4010) // (US1) Interrupt Mask Register
1946
+ #define AT91C_US1_FIDI ((AT91_REG *) 0xFFFC4040) // (US1) FI_DI_Ratio Register
1947
+ #define AT91C_US1_CR ((AT91_REG *) 0xFFFC4000) // (US1) Control Register
1948
+ #define AT91C_US1_MR ((AT91_REG *) 0xFFFC4004) // (US1) Mode Register
1949
+ // ========== Register definition for PDC_US0 peripheral ==========
1950
+ #define AT91C_US0_TNPR ((AT91_REG *) 0xFFFC0118) // (PDC_US0) Transmit Next Pointer Register
1951
+ #define AT91C_US0_RNPR ((AT91_REG *) 0xFFFC0110) // (PDC_US0) Receive Next Pointer Register
1952
+ #define AT91C_US0_TCR ((AT91_REG *) 0xFFFC010C) // (PDC_US0) Transmit Counter Register
1953
+ #define AT91C_US0_PTCR ((AT91_REG *) 0xFFFC0120) // (PDC_US0) PDC Transfer Control Register
1954
+ #define AT91C_US0_PTSR ((AT91_REG *) 0xFFFC0124) // (PDC_US0) PDC Transfer Status Register
1955
+ #define AT91C_US0_TNCR ((AT91_REG *) 0xFFFC011C) // (PDC_US0) Transmit Next Counter Register
1956
+ #define AT91C_US0_TPR ((AT91_REG *) 0xFFFC0108) // (PDC_US0) Transmit Pointer Register
1957
+ #define AT91C_US0_RCR ((AT91_REG *) 0xFFFC0104) // (PDC_US0) Receive Counter Register
1958
+ #define AT91C_US0_RPR ((AT91_REG *) 0xFFFC0100) // (PDC_US0) Receive Pointer Register
1959
+ #define AT91C_US0_RNCR ((AT91_REG *) 0xFFFC0114) // (PDC_US0) Receive Next Counter Register
1960
+ // ========== Register definition for US0 peripheral ==========
1961
+ #define AT91C_US0_BRGR ((AT91_REG *) 0xFFFC0020) // (US0) Baud Rate Generator Register
1962
+ #define AT91C_US0_NER ((AT91_REG *) 0xFFFC0044) // (US0) Nb Errors Register
1963
+ #define AT91C_US0_CR ((AT91_REG *) 0xFFFC0000) // (US0) Control Register
1964
+ #define AT91C_US0_IMR ((AT91_REG *) 0xFFFC0010) // (US0) Interrupt Mask Register
1965
+ #define AT91C_US0_FIDI ((AT91_REG *) 0xFFFC0040) // (US0) FI_DI_Ratio Register
1966
+ #define AT91C_US0_TTGR ((AT91_REG *) 0xFFFC0028) // (US0) Transmitter Time-guard Register
1967
+ #define AT91C_US0_MR ((AT91_REG *) 0xFFFC0004) // (US0) Mode Register
1968
+ #define AT91C_US0_RTOR ((AT91_REG *) 0xFFFC0024) // (US0) Receiver Time-out Register
1969
+ #define AT91C_US0_CSR ((AT91_REG *) 0xFFFC0014) // (US0) Channel Status Register
1970
+ #define AT91C_US0_RHR ((AT91_REG *) 0xFFFC0018) // (US0) Receiver Holding Register
1971
+ #define AT91C_US0_IDR ((AT91_REG *) 0xFFFC000C) // (US0) Interrupt Disable Register
1972
+ #define AT91C_US0_THR ((AT91_REG *) 0xFFFC001C) // (US0) Transmitter Holding Register
1973
+ #define AT91C_US0_IF ((AT91_REG *) 0xFFFC004C) // (US0) IRDA_FILTER Register
1974
+ #define AT91C_US0_IER ((AT91_REG *) 0xFFFC0008) // (US0) Interrupt Enable Register
1975
+ // ========== Register definition for PDC_SSC peripheral ==========
1976
+ #define AT91C_SSC_TNCR ((AT91_REG *) 0xFFFD411C) // (PDC_SSC) Transmit Next Counter Register
1977
+ #define AT91C_SSC_RPR ((AT91_REG *) 0xFFFD4100) // (PDC_SSC) Receive Pointer Register
1978
+ #define AT91C_SSC_RNCR ((AT91_REG *) 0xFFFD4114) // (PDC_SSC) Receive Next Counter Register
1979
+ #define AT91C_SSC_TPR ((AT91_REG *) 0xFFFD4108) // (PDC_SSC) Transmit Pointer Register
1980
+ #define AT91C_SSC_PTCR ((AT91_REG *) 0xFFFD4120) // (PDC_SSC) PDC Transfer Control Register
1981
+ #define AT91C_SSC_TCR ((AT91_REG *) 0xFFFD410C) // (PDC_SSC) Transmit Counter Register
1982
+ #define AT91C_SSC_RCR ((AT91_REG *) 0xFFFD4104) // (PDC_SSC) Receive Counter Register
1983
+ #define AT91C_SSC_RNPR ((AT91_REG *) 0xFFFD4110) // (PDC_SSC) Receive Next Pointer Register
1984
+ #define AT91C_SSC_TNPR ((AT91_REG *) 0xFFFD4118) // (PDC_SSC) Transmit Next Pointer Register
1985
+ #define AT91C_SSC_PTSR ((AT91_REG *) 0xFFFD4124) // (PDC_SSC) PDC Transfer Status Register
1986
+ // ========== Register definition for SSC peripheral ==========
1987
+ #define AT91C_SSC_RHR ((AT91_REG *) 0xFFFD4020) // (SSC) Receive Holding Register
1988
+ #define AT91C_SSC_RSHR ((AT91_REG *) 0xFFFD4030) // (SSC) Receive Sync Holding Register
1989
+ #define AT91C_SSC_TFMR ((AT91_REG *) 0xFFFD401C) // (SSC) Transmit Frame Mode Register
1990
+ #define AT91C_SSC_IDR ((AT91_REG *) 0xFFFD4048) // (SSC) Interrupt Disable Register
1991
+ #define AT91C_SSC_THR ((AT91_REG *) 0xFFFD4024) // (SSC) Transmit Holding Register
1992
+ #define AT91C_SSC_RCMR ((AT91_REG *) 0xFFFD4010) // (SSC) Receive Clock ModeRegister
1993
+ #define AT91C_SSC_IER ((AT91_REG *) 0xFFFD4044) // (SSC) Interrupt Enable Register
1994
+ #define AT91C_SSC_TSHR ((AT91_REG *) 0xFFFD4034) // (SSC) Transmit Sync Holding Register
1995
+ #define AT91C_SSC_SR ((AT91_REG *) 0xFFFD4040) // (SSC) Status Register
1996
+ #define AT91C_SSC_CMR ((AT91_REG *) 0xFFFD4004) // (SSC) Clock Mode Register
1997
+ #define AT91C_SSC_TCMR ((AT91_REG *) 0xFFFD4018) // (SSC) Transmit Clock Mode Register
1998
+ #define AT91C_SSC_CR ((AT91_REG *) 0xFFFD4000) // (SSC) Control Register
1999
+ #define AT91C_SSC_IMR ((AT91_REG *) 0xFFFD404C) // (SSC) Interrupt Mask Register
2000
+ #define AT91C_SSC_RFMR ((AT91_REG *) 0xFFFD4014) // (SSC) Receive Frame Mode Register
2001
+ // ========== Register definition for TWI peripheral ==========
2002
+ #define AT91C_TWI_IER ((AT91_REG *) 0xFFFB8024) // (TWI) Interrupt Enable Register
2003
+ #define AT91C_TWI_CR ((AT91_REG *) 0xFFFB8000) // (TWI) Control Register
2004
+ #define AT91C_TWI_SR ((AT91_REG *) 0xFFFB8020) // (TWI) Status Register
2005
+ #define AT91C_TWI_IMR ((AT91_REG *) 0xFFFB802C) // (TWI) Interrupt Mask Register
2006
+ #define AT91C_TWI_THR ((AT91_REG *) 0xFFFB8034) // (TWI) Transmit Holding Register
2007
+ #define AT91C_TWI_IDR ((AT91_REG *) 0xFFFB8028) // (TWI) Interrupt Disable Register
2008
+ #define AT91C_TWI_IADR ((AT91_REG *) 0xFFFB800C) // (TWI) Internal Address Register
2009
+ #define AT91C_TWI_MMR ((AT91_REG *) 0xFFFB8004) // (TWI) Master Mode Register
2010
+ #define AT91C_TWI_CWGR ((AT91_REG *) 0xFFFB8010) // (TWI) Clock Waveform Generator Register
2011
+ #define AT91C_TWI_RHR ((AT91_REG *) 0xFFFB8030) // (TWI) Receive Holding Register
2012
+ // ========== Register definition for PWMC_CH3 peripheral ==========
2013
+ #define AT91C_PWMC_CH3_CUPDR ((AT91_REG *) 0xFFFCC270) // (PWMC_CH3) Channel Update Register
2014
+ #define AT91C_PWMC_CH3_Reserved ((AT91_REG *) 0xFFFCC274) // (PWMC_CH3) Reserved
2015
+ #define AT91C_PWMC_CH3_CPRDR ((AT91_REG *) 0xFFFCC268) // (PWMC_CH3) Channel Period Register
2016
+ #define AT91C_PWMC_CH3_CDTYR ((AT91_REG *) 0xFFFCC264) // (PWMC_CH3) Channel Duty Cycle Register
2017
+ #define AT91C_PWMC_CH3_CCNTR ((AT91_REG *) 0xFFFCC26C) // (PWMC_CH3) Channel Counter Register
2018
+ #define AT91C_PWMC_CH3_CMR ((AT91_REG *) 0xFFFCC260) // (PWMC_CH3) Channel Mode Register
2019
+ // ========== Register definition for PWMC_CH2 peripheral ==========
2020
+ #define AT91C_PWMC_CH2_Reserved ((AT91_REG *) 0xFFFCC254) // (PWMC_CH2) Reserved
2021
+ #define AT91C_PWMC_CH2_CMR ((AT91_REG *) 0xFFFCC240) // (PWMC_CH2) Channel Mode Register
2022
+ #define AT91C_PWMC_CH2_CCNTR ((AT91_REG *) 0xFFFCC24C) // (PWMC_CH2) Channel Counter Register
2023
+ #define AT91C_PWMC_CH2_CPRDR ((AT91_REG *) 0xFFFCC248) // (PWMC_CH2) Channel Period Register
2024
+ #define AT91C_PWMC_CH2_CUPDR ((AT91_REG *) 0xFFFCC250) // (PWMC_CH2) Channel Update Register
2025
+ #define AT91C_PWMC_CH2_CDTYR ((AT91_REG *) 0xFFFCC244) // (PWMC_CH2) Channel Duty Cycle Register
2026
+ // ========== Register definition for PWMC_CH1 peripheral ==========
2027
+ #define AT91C_PWMC_CH1_Reserved ((AT91_REG *) 0xFFFCC234) // (PWMC_CH1) Reserved
2028
+ #define AT91C_PWMC_CH1_CUPDR ((AT91_REG *) 0xFFFCC230) // (PWMC_CH1) Channel Update Register
2029
+ #define AT91C_PWMC_CH1_CPRDR ((AT91_REG *) 0xFFFCC228) // (PWMC_CH1) Channel Period Register
2030
+ #define AT91C_PWMC_CH1_CCNTR ((AT91_REG *) 0xFFFCC22C) // (PWMC_CH1) Channel Counter Register
2031
+ #define AT91C_PWMC_CH1_CDTYR ((AT91_REG *) 0xFFFCC224) // (PWMC_CH1) Channel Duty Cycle Register
2032
+ #define AT91C_PWMC_CH1_CMR ((AT91_REG *) 0xFFFCC220) // (PWMC_CH1) Channel Mode Register
2033
+ // ========== Register definition for PWMC_CH0 peripheral ==========
2034
+ #define AT91C_PWMC_CH0_Reserved ((AT91_REG *) 0xFFFCC214) // (PWMC_CH0) Reserved
2035
+ #define AT91C_PWMC_CH0_CPRDR ((AT91_REG *) 0xFFFCC208) // (PWMC_CH0) Channel Period Register
2036
+ #define AT91C_PWMC_CH0_CDTYR ((AT91_REG *) 0xFFFCC204) // (PWMC_CH0) Channel Duty Cycle Register
2037
+ #define AT91C_PWMC_CH0_CMR ((AT91_REG *) 0xFFFCC200) // (PWMC_CH0) Channel Mode Register
2038
+ #define AT91C_PWMC_CH0_CUPDR ((AT91_REG *) 0xFFFCC210) // (PWMC_CH0) Channel Update Register
2039
+ #define AT91C_PWMC_CH0_CCNTR ((AT91_REG *) 0xFFFCC20C) // (PWMC_CH0) Channel Counter Register
2040
+ // ========== Register definition for PWMC peripheral ==========
2041
+ #define AT91C_PWMC_IDR ((AT91_REG *) 0xFFFCC014) // (PWMC) PWMC Interrupt Disable Register
2042
+ #define AT91C_PWMC_DIS ((AT91_REG *) 0xFFFCC008) // (PWMC) PWMC Disable Register
2043
+ #define AT91C_PWMC_IER ((AT91_REG *) 0xFFFCC010) // (PWMC) PWMC Interrupt Enable Register
2044
+ #define AT91C_PWMC_VR ((AT91_REG *) 0xFFFCC0FC) // (PWMC) PWMC Version Register
2045
+ #define AT91C_PWMC_ISR ((AT91_REG *) 0xFFFCC01C) // (PWMC) PWMC Interrupt Status Register
2046
+ #define AT91C_PWMC_SR ((AT91_REG *) 0xFFFCC00C) // (PWMC) PWMC Status Register
2047
+ #define AT91C_PWMC_IMR ((AT91_REG *) 0xFFFCC018) // (PWMC) PWMC Interrupt Mask Register
2048
+ #define AT91C_PWMC_MR ((AT91_REG *) 0xFFFCC000) // (PWMC) PWMC Mode Register
2049
+ #define AT91C_PWMC_ENA ((AT91_REG *) 0xFFFCC004) // (PWMC) PWMC Enable Register
2050
+ // ========== Register definition for UDP peripheral ==========
2051
+ #define AT91C_UDP_IMR ((AT91_REG *) 0xFFFB0018) // (UDP) Interrupt Mask Register
2052
+ #define AT91C_UDP_FADDR ((AT91_REG *) 0xFFFB0008) // (UDP) Function Address Register
2053
+ #define AT91C_UDP_NUM ((AT91_REG *) 0xFFFB0000) // (UDP) Frame Number Register
2054
+ #define AT91C_UDP_FDR ((AT91_REG *) 0xFFFB0050) // (UDP) Endpoint FIFO Data Register
2055
+ #define AT91C_UDP_ISR ((AT91_REG *) 0xFFFB001C) // (UDP) Interrupt Status Register
2056
+ #define AT91C_UDP_CSR ((AT91_REG *) 0xFFFB0030) // (UDP) Endpoint Control and Status Register
2057
+ #define AT91C_UDP_IDR ((AT91_REG *) 0xFFFB0014) // (UDP) Interrupt Disable Register
2058
+ #define AT91C_UDP_ICR ((AT91_REG *) 0xFFFB0020) // (UDP) Interrupt Clear Register
2059
+ #define AT91C_UDP_RSTEP ((AT91_REG *) 0xFFFB0028) // (UDP) Reset Endpoint Register
2060
+ #define AT91C_UDP_TXVC ((AT91_REG *) 0xFFFB0074) // (UDP) Transceiver Control Register
2061
+ #define AT91C_UDP_GLBSTATE ((AT91_REG *) 0xFFFB0004) // (UDP) Global State Register
2062
+ #define AT91C_UDP_IER ((AT91_REG *) 0xFFFB0010) // (UDP) Interrupt Enable Register
2063
+ // ========== Register definition for TC0 peripheral ==========
2064
+ #define AT91C_TC0_SR ((AT91_REG *) 0xFFFA0020) // (TC0) Status Register
2065
+ #define AT91C_TC0_RC ((AT91_REG *) 0xFFFA001C) // (TC0) Register C
2066
+ #define AT91C_TC0_RB ((AT91_REG *) 0xFFFA0018) // (TC0) Register B
2067
+ #define AT91C_TC0_CCR ((AT91_REG *) 0xFFFA0000) // (TC0) Channel Control Register
2068
+ #define AT91C_TC0_CMR ((AT91_REG *) 0xFFFA0004) // (TC0) Channel Mode Register (Capture Mode / Waveform Mode)
2069
+ #define AT91C_TC0_IER ((AT91_REG *) 0xFFFA0024) // (TC0) Interrupt Enable Register
2070
+ #define AT91C_TC0_RA ((AT91_REG *) 0xFFFA0014) // (TC0) Register A
2071
+ #define AT91C_TC0_IDR ((AT91_REG *) 0xFFFA0028) // (TC0) Interrupt Disable Register
2072
+ #define AT91C_TC0_CV ((AT91_REG *) 0xFFFA0010) // (TC0) Counter Value
2073
+ #define AT91C_TC0_IMR ((AT91_REG *) 0xFFFA002C) // (TC0) Interrupt Mask Register
2074
+ // ========== Register definition for TC1 peripheral ==========
2075
+ #define AT91C_TC1_RB ((AT91_REG *) 0xFFFA0058) // (TC1) Register B
2076
+ #define AT91C_TC1_CCR ((AT91_REG *) 0xFFFA0040) // (TC1) Channel Control Register
2077
+ #define AT91C_TC1_IER ((AT91_REG *) 0xFFFA0064) // (TC1) Interrupt Enable Register
2078
+ #define AT91C_TC1_IDR ((AT91_REG *) 0xFFFA0068) // (TC1) Interrupt Disable Register
2079
+ #define AT91C_TC1_SR ((AT91_REG *) 0xFFFA0060) // (TC1) Status Register
2080
+ #define AT91C_TC1_CMR ((AT91_REG *) 0xFFFA0044) // (TC1) Channel Mode Register (Capture Mode / Waveform Mode)
2081
+ #define AT91C_TC1_RA ((AT91_REG *) 0xFFFA0054) // (TC1) Register A
2082
+ #define AT91C_TC1_RC ((AT91_REG *) 0xFFFA005C) // (TC1) Register C
2083
+ #define AT91C_TC1_IMR ((AT91_REG *) 0xFFFA006C) // (TC1) Interrupt Mask Register
2084
+ #define AT91C_TC1_CV ((AT91_REG *) 0xFFFA0050) // (TC1) Counter Value
2085
+ // ========== Register definition for TC2 peripheral ==========
2086
+ #define AT91C_TC2_CMR ((AT91_REG *) 0xFFFA0084) // (TC2) Channel Mode Register (Capture Mode / Waveform Mode)
2087
+ #define AT91C_TC2_CCR ((AT91_REG *) 0xFFFA0080) // (TC2) Channel Control Register
2088
+ #define AT91C_TC2_CV ((AT91_REG *) 0xFFFA0090) // (TC2) Counter Value
2089
+ #define AT91C_TC2_RA ((AT91_REG *) 0xFFFA0094) // (TC2) Register A
2090
+ #define AT91C_TC2_RB ((AT91_REG *) 0xFFFA0098) // (TC2) Register B
2091
+ #define AT91C_TC2_IDR ((AT91_REG *) 0xFFFA00A8) // (TC2) Interrupt Disable Register
2092
+ #define AT91C_TC2_IMR ((AT91_REG *) 0xFFFA00AC) // (TC2) Interrupt Mask Register
2093
+ #define AT91C_TC2_RC ((AT91_REG *) 0xFFFA009C) // (TC2) Register C
2094
+ #define AT91C_TC2_IER ((AT91_REG *) 0xFFFA00A4) // (TC2) Interrupt Enable Register
2095
+ #define AT91C_TC2_SR ((AT91_REG *) 0xFFFA00A0) // (TC2) Status Register
2096
+ // ========== Register definition for TCB peripheral ==========
2097
+ #define AT91C_TCB_BMR ((AT91_REG *) 0xFFFA00C4) // (TCB) TC Block Mode Register
2098
+ #define AT91C_TCB_BCR ((AT91_REG *) 0xFFFA00C0) // (TCB) TC Block Control Register
2099
+ // ========== Register definition for CAN_MB0 peripheral ==========
2100
+ #define AT91C_CAN_MB0_MDL ((AT91_REG *) 0xFFFD0214) // (CAN_MB0) MailBox Data Low Register
2101
+ #define AT91C_CAN_MB0_MAM ((AT91_REG *) 0xFFFD0204) // (CAN_MB0) MailBox Acceptance Mask Register
2102
+ #define AT91C_CAN_MB0_MCR ((AT91_REG *) 0xFFFD021C) // (CAN_MB0) MailBox Control Register
2103
+ #define AT91C_CAN_MB0_MID ((AT91_REG *) 0xFFFD0208) // (CAN_MB0) MailBox ID Register
2104
+ #define AT91C_CAN_MB0_MSR ((AT91_REG *) 0xFFFD0210) // (CAN_MB0) MailBox Status Register
2105
+ #define AT91C_CAN_MB0_MFID ((AT91_REG *) 0xFFFD020C) // (CAN_MB0) MailBox Family ID Register
2106
+ #define AT91C_CAN_MB0_MDH ((AT91_REG *) 0xFFFD0218) // (CAN_MB0) MailBox Data High Register
2107
+ #define AT91C_CAN_MB0_MMR ((AT91_REG *) 0xFFFD0200) // (CAN_MB0) MailBox Mode Register
2108
+ // ========== Register definition for CAN_MB1 peripheral ==========
2109
+ #define AT91C_CAN_MB1_MDL ((AT91_REG *) 0xFFFD0234) // (CAN_MB1) MailBox Data Low Register
2110
+ #define AT91C_CAN_MB1_MID ((AT91_REG *) 0xFFFD0228) // (CAN_MB1) MailBox ID Register
2111
+ #define AT91C_CAN_MB1_MMR ((AT91_REG *) 0xFFFD0220) // (CAN_MB1) MailBox Mode Register
2112
+ #define AT91C_CAN_MB1_MSR ((AT91_REG *) 0xFFFD0230) // (CAN_MB1) MailBox Status Register
2113
+ #define AT91C_CAN_MB1_MAM ((AT91_REG *) 0xFFFD0224) // (CAN_MB1) MailBox Acceptance Mask Register
2114
+ #define AT91C_CAN_MB1_MDH ((AT91_REG *) 0xFFFD0238) // (CAN_MB1) MailBox Data High Register
2115
+ #define AT91C_CAN_MB1_MCR ((AT91_REG *) 0xFFFD023C) // (CAN_MB1) MailBox Control Register
2116
+ #define AT91C_CAN_MB1_MFID ((AT91_REG *) 0xFFFD022C) // (CAN_MB1) MailBox Family ID Register
2117
+ // ========== Register definition for CAN_MB2 peripheral ==========
2118
+ #define AT91C_CAN_MB2_MCR ((AT91_REG *) 0xFFFD025C) // (CAN_MB2) MailBox Control Register
2119
+ #define AT91C_CAN_MB2_MDH ((AT91_REG *) 0xFFFD0258) // (CAN_MB2) MailBox Data High Register
2120
+ #define AT91C_CAN_MB2_MID ((AT91_REG *) 0xFFFD0248) // (CAN_MB2) MailBox ID Register
2121
+ #define AT91C_CAN_MB2_MDL ((AT91_REG *) 0xFFFD0254) // (CAN_MB2) MailBox Data Low Register
2122
+ #define AT91C_CAN_MB2_MMR ((AT91_REG *) 0xFFFD0240) // (CAN_MB2) MailBox Mode Register
2123
+ #define AT91C_CAN_MB2_MAM ((AT91_REG *) 0xFFFD0244) // (CAN_MB2) MailBox Acceptance Mask Register
2124
+ #define AT91C_CAN_MB2_MFID ((AT91_REG *) 0xFFFD024C) // (CAN_MB2) MailBox Family ID Register
2125
+ #define AT91C_CAN_MB2_MSR ((AT91_REG *) 0xFFFD0250) // (CAN_MB2) MailBox Status Register
2126
+ // ========== Register definition for CAN_MB3 peripheral ==========
2127
+ #define AT91C_CAN_MB3_MFID ((AT91_REG *) 0xFFFD026C) // (CAN_MB3) MailBox Family ID Register
2128
+ #define AT91C_CAN_MB3_MAM ((AT91_REG *) 0xFFFD0264) // (CAN_MB3) MailBox Acceptance Mask Register
2129
+ #define AT91C_CAN_MB3_MID ((AT91_REG *) 0xFFFD0268) // (CAN_MB3) MailBox ID Register
2130
+ #define AT91C_CAN_MB3_MCR ((AT91_REG *) 0xFFFD027C) // (CAN_MB3) MailBox Control Register
2131
+ #define AT91C_CAN_MB3_MMR ((AT91_REG *) 0xFFFD0260) // (CAN_MB3) MailBox Mode Register
2132
+ #define AT91C_CAN_MB3_MSR ((AT91_REG *) 0xFFFD0270) // (CAN_MB3) MailBox Status Register
2133
+ #define AT91C_CAN_MB3_MDL ((AT91_REG *) 0xFFFD0274) // (CAN_MB3) MailBox Data Low Register
2134
+ #define AT91C_CAN_MB3_MDH ((AT91_REG *) 0xFFFD0278) // (CAN_MB3) MailBox Data High Register
2135
+ // ========== Register definition for CAN_MB4 peripheral ==========
2136
+ #define AT91C_CAN_MB4_MID ((AT91_REG *) 0xFFFD0288) // (CAN_MB4) MailBox ID Register
2137
+ #define AT91C_CAN_MB4_MMR ((AT91_REG *) 0xFFFD0280) // (CAN_MB4) MailBox Mode Register
2138
+ #define AT91C_CAN_MB4_MDH ((AT91_REG *) 0xFFFD0298) // (CAN_MB4) MailBox Data High Register
2139
+ #define AT91C_CAN_MB4_MFID ((AT91_REG *) 0xFFFD028C) // (CAN_MB4) MailBox Family ID Register
2140
+ #define AT91C_CAN_MB4_MSR ((AT91_REG *) 0xFFFD0290) // (CAN_MB4) MailBox Status Register
2141
+ #define AT91C_CAN_MB4_MCR ((AT91_REG *) 0xFFFD029C) // (CAN_MB4) MailBox Control Register
2142
+ #define AT91C_CAN_MB4_MDL ((AT91_REG *) 0xFFFD0294) // (CAN_MB4) MailBox Data Low Register
2143
+ #define AT91C_CAN_MB4_MAM ((AT91_REG *) 0xFFFD0284) // (CAN_MB4) MailBox Acceptance Mask Register
2144
+ // ========== Register definition for CAN_MB5 peripheral ==========
2145
+ #define AT91C_CAN_MB5_MSR ((AT91_REG *) 0xFFFD02B0) // (CAN_MB5) MailBox Status Register
2146
+ #define AT91C_CAN_MB5_MCR ((AT91_REG *) 0xFFFD02BC) // (CAN_MB5) MailBox Control Register
2147
+ #define AT91C_CAN_MB5_MFID ((AT91_REG *) 0xFFFD02AC) // (CAN_MB5) MailBox Family ID Register
2148
+ #define AT91C_CAN_MB5_MDH ((AT91_REG *) 0xFFFD02B8) // (CAN_MB5) MailBox Data High Register
2149
+ #define AT91C_CAN_MB5_MID ((AT91_REG *) 0xFFFD02A8) // (CAN_MB5) MailBox ID Register
2150
+ #define AT91C_CAN_MB5_MMR ((AT91_REG *) 0xFFFD02A0) // (CAN_MB5) MailBox Mode Register
2151
+ #define AT91C_CAN_MB5_MDL ((AT91_REG *) 0xFFFD02B4) // (CAN_MB5) MailBox Data Low Register
2152
+ #define AT91C_CAN_MB5_MAM ((AT91_REG *) 0xFFFD02A4) // (CAN_MB5) MailBox Acceptance Mask Register
2153
+ // ========== Register definition for CAN_MB6 peripheral ==========
2154
+ #define AT91C_CAN_MB6_MFID ((AT91_REG *) 0xFFFD02CC) // (CAN_MB6) MailBox Family ID Register
2155
+ #define AT91C_CAN_MB6_MID ((AT91_REG *) 0xFFFD02C8) // (CAN_MB6) MailBox ID Register
2156
+ #define AT91C_CAN_MB6_MAM ((AT91_REG *) 0xFFFD02C4) // (CAN_MB6) MailBox Acceptance Mask Register
2157
+ #define AT91C_CAN_MB6_MSR ((AT91_REG *) 0xFFFD02D0) // (CAN_MB6) MailBox Status Register
2158
+ #define AT91C_CAN_MB6_MDL ((AT91_REG *) 0xFFFD02D4) // (CAN_MB6) MailBox Data Low Register
2159
+ #define AT91C_CAN_MB6_MCR ((AT91_REG *) 0xFFFD02DC) // (CAN_MB6) MailBox Control Register
2160
+ #define AT91C_CAN_MB6_MDH ((AT91_REG *) 0xFFFD02D8) // (CAN_MB6) MailBox Data High Register
2161
+ #define AT91C_CAN_MB6_MMR ((AT91_REG *) 0xFFFD02C0) // (CAN_MB6) MailBox Mode Register
2162
+ // ========== Register definition for CAN_MB7 peripheral ==========
2163
+ #define AT91C_CAN_MB7_MCR ((AT91_REG *) 0xFFFD02FC) // (CAN_MB7) MailBox Control Register
2164
+ #define AT91C_CAN_MB7_MDH ((AT91_REG *) 0xFFFD02F8) // (CAN_MB7) MailBox Data High Register
2165
+ #define AT91C_CAN_MB7_MFID ((AT91_REG *) 0xFFFD02EC) // (CAN_MB7) MailBox Family ID Register
2166
+ #define AT91C_CAN_MB7_MDL ((AT91_REG *) 0xFFFD02F4) // (CAN_MB7) MailBox Data Low Register
2167
+ #define AT91C_CAN_MB7_MID ((AT91_REG *) 0xFFFD02E8) // (CAN_MB7) MailBox ID Register
2168
+ #define AT91C_CAN_MB7_MMR ((AT91_REG *) 0xFFFD02E0) // (CAN_MB7) MailBox Mode Register
2169
+ #define AT91C_CAN_MB7_MAM ((AT91_REG *) 0xFFFD02E4) // (CAN_MB7) MailBox Acceptance Mask Register
2170
+ #define AT91C_CAN_MB7_MSR ((AT91_REG *) 0xFFFD02F0) // (CAN_MB7) MailBox Status Register
2171
+ // ========== Register definition for CAN peripheral ==========
2172
+ #define AT91C_CAN_TCR ((AT91_REG *) 0xFFFD0024) // (CAN) Transfer Command Register
2173
+ #define AT91C_CAN_IMR ((AT91_REG *) 0xFFFD000C) // (CAN) Interrupt Mask Register
2174
+ #define AT91C_CAN_IER ((AT91_REG *) 0xFFFD0004) // (CAN) Interrupt Enable Register
2175
+ #define AT91C_CAN_ECR ((AT91_REG *) 0xFFFD0020) // (CAN) Error Counter Register
2176
+ #define AT91C_CAN_TIMESTP ((AT91_REG *) 0xFFFD001C) // (CAN) Time Stamp Register
2177
+ #define AT91C_CAN_MR ((AT91_REG *) 0xFFFD0000) // (CAN) Mode Register
2178
+ #define AT91C_CAN_IDR ((AT91_REG *) 0xFFFD0008) // (CAN) Interrupt Disable Register
2179
+ #define AT91C_CAN_ACR ((AT91_REG *) 0xFFFD0028) // (CAN) Abort Command Register
2180
+ #define AT91C_CAN_TIM ((AT91_REG *) 0xFFFD0018) // (CAN) Timer Register
2181
+ #define AT91C_CAN_SR ((AT91_REG *) 0xFFFD0010) // (CAN) Status Register
2182
+ #define AT91C_CAN_BR ((AT91_REG *) 0xFFFD0014) // (CAN) Baudrate Register
2183
+ #define AT91C_CAN_VR ((AT91_REG *) 0xFFFD00FC) // (CAN) Version Register
2184
+ // ========== Register definition for EMAC peripheral ==========
2185
+ #define AT91C_EMAC_ISR ((AT91_REG *) 0xFFFDC024) // (EMAC) Interrupt Status Register
2186
+ #define AT91C_EMAC_SA4H ((AT91_REG *) 0xFFFDC0B4) // (EMAC) Specific Address 4 Top, Last 2 bytes
2187
+ #define AT91C_EMAC_SA1L ((AT91_REG *) 0xFFFDC098) // (EMAC) Specific Address 1 Bottom, First 4 bytes
2188
+ #define AT91C_EMAC_ELE ((AT91_REG *) 0xFFFDC078) // (EMAC) Excessive Length Errors Register
2189
+ #define AT91C_EMAC_LCOL ((AT91_REG *) 0xFFFDC05C) // (EMAC) Late Collision Register
2190
+ #define AT91C_EMAC_RLE ((AT91_REG *) 0xFFFDC088) // (EMAC) Receive Length Field Mismatch Register
2191
+ #define AT91C_EMAC_WOL ((AT91_REG *) 0xFFFDC0C4) // (EMAC) Wake On LAN Register
2192
+ #define AT91C_EMAC_DTF ((AT91_REG *) 0xFFFDC058) // (EMAC) Deferred Transmission Frame Register
2193
+ #define AT91C_EMAC_TUND ((AT91_REG *) 0xFFFDC064) // (EMAC) Transmit Underrun Error Register
2194
+ #define AT91C_EMAC_NCR ((AT91_REG *) 0xFFFDC000) // (EMAC) Network Control Register
2195
+ #define AT91C_EMAC_SA4L ((AT91_REG *) 0xFFFDC0B0) // (EMAC) Specific Address 4 Bottom, First 4 bytes
2196
+ #define AT91C_EMAC_RSR ((AT91_REG *) 0xFFFDC020) // (EMAC) Receive Status Register
2197
+ #define AT91C_EMAC_SA3L ((AT91_REG *) 0xFFFDC0A8) // (EMAC) Specific Address 3 Bottom, First 4 bytes
2198
+ #define AT91C_EMAC_TSR ((AT91_REG *) 0xFFFDC014) // (EMAC) Transmit Status Register
2199
+ #define AT91C_EMAC_IDR ((AT91_REG *) 0xFFFDC02C) // (EMAC) Interrupt Disable Register
2200
+ #define AT91C_EMAC_RSE ((AT91_REG *) 0xFFFDC074) // (EMAC) Receive Symbol Errors Register
2201
+ #define AT91C_EMAC_ECOL ((AT91_REG *) 0xFFFDC060) // (EMAC) Excessive Collision Register
2202
+ #define AT91C_EMAC_TID ((AT91_REG *) 0xFFFDC0B8) // (EMAC) Type ID Checking Register
2203
+ #define AT91C_EMAC_HRB ((AT91_REG *) 0xFFFDC090) // (EMAC) Hash Address Bottom[31:0]
2204
+ #define AT91C_EMAC_TBQP ((AT91_REG *) 0xFFFDC01C) // (EMAC) Transmit Buffer Queue Pointer
2205
+ #define AT91C_EMAC_USRIO ((AT91_REG *) 0xFFFDC0C0) // (EMAC) USER Input/Output Register
2206
+ #define AT91C_EMAC_PTR ((AT91_REG *) 0xFFFDC038) // (EMAC) Pause Time Register
2207
+ #define AT91C_EMAC_SA2H ((AT91_REG *) 0xFFFDC0A4) // (EMAC) Specific Address 2 Top, Last 2 bytes
2208
+ #define AT91C_EMAC_ROV ((AT91_REG *) 0xFFFDC070) // (EMAC) Receive Overrun Errors Register
2209
+ #define AT91C_EMAC_ALE ((AT91_REG *) 0xFFFDC054) // (EMAC) Alignment Error Register
2210
+ #define AT91C_EMAC_RJA ((AT91_REG *) 0xFFFDC07C) // (EMAC) Receive Jabbers Register
2211
+ #define AT91C_EMAC_RBQP ((AT91_REG *) 0xFFFDC018) // (EMAC) Receive Buffer Queue Pointer
2212
+ #define AT91C_EMAC_TPF ((AT91_REG *) 0xFFFDC08C) // (EMAC) Transmitted Pause Frames Register
2213
+ #define AT91C_EMAC_NCFGR ((AT91_REG *) 0xFFFDC004) // (EMAC) Network Configuration Register
2214
+ #define AT91C_EMAC_HRT ((AT91_REG *) 0xFFFDC094) // (EMAC) Hash Address Top[63:32]
2215
+ #define AT91C_EMAC_USF ((AT91_REG *) 0xFFFDC080) // (EMAC) Undersize Frames Register
2216
+ #define AT91C_EMAC_FCSE ((AT91_REG *) 0xFFFDC050) // (EMAC) Frame Check Sequence Error Register
2217
+ #define AT91C_EMAC_TPQ ((AT91_REG *) 0xFFFDC0BC) // (EMAC) Transmit Pause Quantum Register
2218
+ #define AT91C_EMAC_MAN ((AT91_REG *) 0xFFFDC034) // (EMAC) PHY Maintenance Register
2219
+ #define AT91C_EMAC_FTO ((AT91_REG *) 0xFFFDC040) // (EMAC) Frames Transmitted OK Register
2220
+ #define AT91C_EMAC_REV ((AT91_REG *) 0xFFFDC0FC) // (EMAC) Revision Register
2221
+ #define AT91C_EMAC_IMR ((AT91_REG *) 0xFFFDC030) // (EMAC) Interrupt Mask Register
2222
+ #define AT91C_EMAC_SCF ((AT91_REG *) 0xFFFDC044) // (EMAC) Single Collision Frame Register
2223
+ #define AT91C_EMAC_PFR ((AT91_REG *) 0xFFFDC03C) // (EMAC) Pause Frames received Register
2224
+ #define AT91C_EMAC_MCF ((AT91_REG *) 0xFFFDC048) // (EMAC) Multiple Collision Frame Register
2225
+ #define AT91C_EMAC_NSR ((AT91_REG *) 0xFFFDC008) // (EMAC) Network Status Register
2226
+ #define AT91C_EMAC_SA2L ((AT91_REG *) 0xFFFDC0A0) // (EMAC) Specific Address 2 Bottom, First 4 bytes
2227
+ #define AT91C_EMAC_FRO ((AT91_REG *) 0xFFFDC04C) // (EMAC) Frames Received OK Register
2228
+ #define AT91C_EMAC_IER ((AT91_REG *) 0xFFFDC028) // (EMAC) Interrupt Enable Register
2229
+ #define AT91C_EMAC_SA1H ((AT91_REG *) 0xFFFDC09C) // (EMAC) Specific Address 1 Top, Last 2 bytes
2230
+ #define AT91C_EMAC_CSE ((AT91_REG *) 0xFFFDC068) // (EMAC) Carrier Sense Error Register
2231
+ #define AT91C_EMAC_SA3H ((AT91_REG *) 0xFFFDC0AC) // (EMAC) Specific Address 3 Top, Last 2 bytes
2232
+ #define AT91C_EMAC_RRE ((AT91_REG *) 0xFFFDC06C) // (EMAC) Receive Ressource Error Register
2233
+ #define AT91C_EMAC_STE ((AT91_REG *) 0xFFFDC084) // (EMAC) SQE Test Error Register
2234
+ // ========== Register definition for PDC_ADC peripheral ==========
2235
+ #define AT91C_ADC_PTSR ((AT91_REG *) 0xFFFD8124) // (PDC_ADC) PDC Transfer Status Register
2236
+ #define AT91C_ADC_PTCR ((AT91_REG *) 0xFFFD8120) // (PDC_ADC) PDC Transfer Control Register
2237
+ #define AT91C_ADC_TNPR ((AT91_REG *) 0xFFFD8118) // (PDC_ADC) Transmit Next Pointer Register
2238
+ #define AT91C_ADC_TNCR ((AT91_REG *) 0xFFFD811C) // (PDC_ADC) Transmit Next Counter Register
2239
+ #define AT91C_ADC_RNPR ((AT91_REG *) 0xFFFD8110) // (PDC_ADC) Receive Next Pointer Register
2240
+ #define AT91C_ADC_RNCR ((AT91_REG *) 0xFFFD8114) // (PDC_ADC) Receive Next Counter Register
2241
+ #define AT91C_ADC_RPR ((AT91_REG *) 0xFFFD8100) // (PDC_ADC) Receive Pointer Register
2242
+ #define AT91C_ADC_TCR ((AT91_REG *) 0xFFFD810C) // (PDC_ADC) Transmit Counter Register
2243
+ #define AT91C_ADC_TPR ((AT91_REG *) 0xFFFD8108) // (PDC_ADC) Transmit Pointer Register
2244
+ #define AT91C_ADC_RCR ((AT91_REG *) 0xFFFD8104) // (PDC_ADC) Receive Counter Register
2245
+ // ========== Register definition for ADC peripheral ==========
2246
+ #define AT91C_ADC_CDR2 ((AT91_REG *) 0xFFFD8038) // (ADC) ADC Channel Data Register 2
2247
+ #define AT91C_ADC_CDR3 ((AT91_REG *) 0xFFFD803C) // (ADC) ADC Channel Data Register 3
2248
+ #define AT91C_ADC_CDR0 ((AT91_REG *) 0xFFFD8030) // (ADC) ADC Channel Data Register 0
2249
+ #define AT91C_ADC_CDR5 ((AT91_REG *) 0xFFFD8044) // (ADC) ADC Channel Data Register 5
2250
+ #define AT91C_ADC_CHDR ((AT91_REG *) 0xFFFD8014) // (ADC) ADC Channel Disable Register
2251
+ #define AT91C_ADC_SR ((AT91_REG *) 0xFFFD801C) // (ADC) ADC Status Register
2252
+ #define AT91C_ADC_CDR4 ((AT91_REG *) 0xFFFD8040) // (ADC) ADC Channel Data Register 4
2253
+ #define AT91C_ADC_CDR1 ((AT91_REG *) 0xFFFD8034) // (ADC) ADC Channel Data Register 1
2254
+ #define AT91C_ADC_LCDR ((AT91_REG *) 0xFFFD8020) // (ADC) ADC Last Converted Data Register
2255
+ #define AT91C_ADC_IDR ((AT91_REG *) 0xFFFD8028) // (ADC) ADC Interrupt Disable Register
2256
+ #define AT91C_ADC_CR ((AT91_REG *) 0xFFFD8000) // (ADC) ADC Control Register
2257
+ #define AT91C_ADC_CDR7 ((AT91_REG *) 0xFFFD804C) // (ADC) ADC Channel Data Register 7
2258
+ #define AT91C_ADC_CDR6 ((AT91_REG *) 0xFFFD8048) // (ADC) ADC Channel Data Register 6
2259
+ #define AT91C_ADC_IER ((AT91_REG *) 0xFFFD8024) // (ADC) ADC Interrupt Enable Register
2260
+ #define AT91C_ADC_CHER ((AT91_REG *) 0xFFFD8010) // (ADC) ADC Channel Enable Register
2261
+ #define AT91C_ADC_CHSR ((AT91_REG *) 0xFFFD8018) // (ADC) ADC Channel Status Register
2262
+ #define AT91C_ADC_MR ((AT91_REG *) 0xFFFD8004) // (ADC) ADC Mode Register
2263
+ #define AT91C_ADC_IMR ((AT91_REG *) 0xFFFD802C) // (ADC) ADC Interrupt Mask Register
2264
+
2265
+ // *****************************************************************************
2266
+ // PIO DEFINITIONS FOR AT91SAM7X256
2267
+ // *****************************************************************************
2268
+ #define AT91C_PIO_PA0 ((unsigned int) 1 << 0) // Pin Controlled by PA0
2269
+ #define AT91C_PA0_RXD0 ((unsigned int) AT91C_PIO_PA0) // USART 0 Receive Data
2270
+ #define AT91C_PIO_PA1 ((unsigned int) 1 << 1) // Pin Controlled by PA1
2271
+ #define AT91C_PA1_TXD0 ((unsigned int) AT91C_PIO_PA1) // USART 0 Transmit Data
2272
+ #define AT91C_PIO_PA10 ((unsigned int) 1 << 10) // Pin Controlled by PA10
2273
+ #define AT91C_PA10_TWD ((unsigned int) AT91C_PIO_PA10) // TWI Two-wire Serial Data
2274
+ #define AT91C_PIO_PA11 ((unsigned int) 1 << 11) // Pin Controlled by PA11
2275
+ #define AT91C_PA11_TWCK ((unsigned int) AT91C_PIO_PA11) // TWI Two-wire Serial Clock
2276
+ #define AT91C_PIO_PA12 ((unsigned int) 1 << 12) // Pin Controlled by PA12
2277
+ #define AT91C_PA12_SPI0_NPCS0 ((unsigned int) AT91C_PIO_PA12) // SPI 0 Peripheral Chip Select 0
2278
+ #define AT91C_PIO_PA13 ((unsigned int) 1 << 13) // Pin Controlled by PA13
2279
+ #define AT91C_PA13_SPI0_NPCS1 ((unsigned int) AT91C_PIO_PA13) // SPI 0 Peripheral Chip Select 1
2280
+ #define AT91C_PA13_PCK1 ((unsigned int) AT91C_PIO_PA13) // PMC Programmable Clock Output 1
2281
+ #define AT91C_PIO_PA14 ((unsigned int) 1 << 14) // Pin Controlled by PA14
2282
+ #define AT91C_PA14_SPI0_NPCS2 ((unsigned int) AT91C_PIO_PA14) // SPI 0 Peripheral Chip Select 2
2283
+ #define AT91C_PA14_IRQ1 ((unsigned int) AT91C_PIO_PA14) // External Interrupt 1
2284
+ #define AT91C_PIO_PA15 ((unsigned int) 1 << 15) // Pin Controlled by PA15
2285
+ #define AT91C_PA15_SPI0_NPCS3 ((unsigned int) AT91C_PIO_PA15) // SPI 0 Peripheral Chip Select 3
2286
+ #define AT91C_PA15_TCLK2 ((unsigned int) AT91C_PIO_PA15) // Timer Counter 2 external clock input
2287
+ #define AT91C_PIO_PA16 ((unsigned int) 1 << 16) // Pin Controlled by PA16
2288
+ #define AT91C_PA16_SPI0_MISO ((unsigned int) AT91C_PIO_PA16) // SPI 0 Master In Slave
2289
+ #define AT91C_PIO_PA17 ((unsigned int) 1 << 17) // Pin Controlled by PA17
2290
+ #define AT91C_PA17_SPI0_MOSI ((unsigned int) AT91C_PIO_PA17) // SPI 0 Master Out Slave
2291
+ #define AT91C_PIO_PA18 ((unsigned int) 1 << 18) // Pin Controlled by PA18
2292
+ #define AT91C_PA18_SPI0_SPCK ((unsigned int) AT91C_PIO_PA18) // SPI 0 Serial Clock
2293
+ #define AT91C_PIO_PA19 ((unsigned int) 1 << 19) // Pin Controlled by PA19
2294
+ #define AT91C_PA19_CANRX ((unsigned int) AT91C_PIO_PA19) // CAN Receive
2295
+ #define AT91C_PIO_PA2 ((unsigned int) 1 << 2) // Pin Controlled by PA2
2296
+ #define AT91C_PA2_SCK0 ((unsigned int) AT91C_PIO_PA2) // USART 0 Serial Clock
2297
+ #define AT91C_PA2_SPI1_NPCS1 ((unsigned int) AT91C_PIO_PA2) // SPI 1 Peripheral Chip Select 1
2298
+ #define AT91C_PIO_PA20 ((unsigned int) 1 << 20) // Pin Controlled by PA20
2299
+ #define AT91C_PA20_CANTX ((unsigned int) AT91C_PIO_PA20) // CAN Transmit
2300
+ #define AT91C_PIO_PA21 ((unsigned int) 1 << 21) // Pin Controlled by PA21
2301
+ #define AT91C_PA21_TF ((unsigned int) AT91C_PIO_PA21) // SSC Transmit Frame Sync
2302
+ #define AT91C_PA21_SPI1_NPCS0 ((unsigned int) AT91C_PIO_PA21) // SPI 1 Peripheral Chip Select 0
2303
+ #define AT91C_PIO_PA22 ((unsigned int) 1 << 22) // Pin Controlled by PA22
2304
+ #define AT91C_PA22_TK ((unsigned int) AT91C_PIO_PA22) // SSC Transmit Clock
2305
+ #define AT91C_PA22_SPI1_SPCK ((unsigned int) AT91C_PIO_PA22) // SPI 1 Serial Clock
2306
+ #define AT91C_PIO_PA23 ((unsigned int) 1 << 23) // Pin Controlled by PA23
2307
+ #define AT91C_PA23_TD ((unsigned int) AT91C_PIO_PA23) // SSC Transmit data
2308
+ #define AT91C_PA23_SPI1_MOSI ((unsigned int) AT91C_PIO_PA23) // SPI 1 Master Out Slave
2309
+ #define AT91C_PIO_PA24 ((unsigned int) 1 << 24) // Pin Controlled by PA24
2310
+ #define AT91C_PA24_RD ((unsigned int) AT91C_PIO_PA24) // SSC Receive Data
2311
+ #define AT91C_PA24_SPI1_MISO ((unsigned int) AT91C_PIO_PA24) // SPI 1 Master In Slave
2312
+ #define AT91C_PIO_PA25 ((unsigned int) 1 << 25) // Pin Controlled by PA25
2313
+ #define AT91C_PA25_RK ((unsigned int) AT91C_PIO_PA25) // SSC Receive Clock
2314
+ #define AT91C_PA25_SPI1_NPCS1 ((unsigned int) AT91C_PIO_PA25) // SPI 1 Peripheral Chip Select 1
2315
+ #define AT91C_PIO_PA26 ((unsigned int) 1 << 26) // Pin Controlled by PA26
2316
+ #define AT91C_PA26_RF ((unsigned int) AT91C_PIO_PA26) // SSC Receive Frame Sync
2317
+ #define AT91C_PA26_SPI1_NPCS2 ((unsigned int) AT91C_PIO_PA26) // SPI 1 Peripheral Chip Select 2
2318
+ #define AT91C_PIO_PA27 ((unsigned int) 1 << 27) // Pin Controlled by PA27
2319
+ #define AT91C_PA27_DRXD ((unsigned int) AT91C_PIO_PA27) // DBGU Debug Receive Data
2320
+ #define AT91C_PA27_PCK3 ((unsigned int) AT91C_PIO_PA27) // PMC Programmable Clock Output 3
2321
+ #define AT91C_PIO_PA28 ((unsigned int) 1 << 28) // Pin Controlled by PA28
2322
+ #define AT91C_PA28_DTXD ((unsigned int) AT91C_PIO_PA28) // DBGU Debug Transmit Data
2323
+ #define AT91C_PIO_PA29 ((unsigned int) 1 << 29) // Pin Controlled by PA29
2324
+ #define AT91C_PA29_FIQ ((unsigned int) AT91C_PIO_PA29) // AIC Fast Interrupt Input
2325
+ #define AT91C_PA29_SPI1_NPCS3 ((unsigned int) AT91C_PIO_PA29) // SPI 1 Peripheral Chip Select 3
2326
+ #define AT91C_PIO_PA3 ((unsigned int) 1 << 3) // Pin Controlled by PA3
2327
+ #define AT91C_PA3_RTS0 ((unsigned int) AT91C_PIO_PA3) // USART 0 Ready To Send
2328
+ #define AT91C_PA3_SPI1_NPCS2 ((unsigned int) AT91C_PIO_PA3) // SPI 1 Peripheral Chip Select 2
2329
+ #define AT91C_PIO_PA30 ((unsigned int) 1 << 30) // Pin Controlled by PA30
2330
+ #define AT91C_PA30_IRQ0 ((unsigned int) AT91C_PIO_PA30) // External Interrupt 0
2331
+ #define AT91C_PA30_PCK2 ((unsigned int) AT91C_PIO_PA30) // PMC Programmable Clock Output 2
2332
+ #define AT91C_PIO_PA4 ((unsigned int) 1 << 4) // Pin Controlled by PA4
2333
+ #define AT91C_PA4_CTS0 ((unsigned int) AT91C_PIO_PA4) // USART 0 Clear To Send
2334
+ #define AT91C_PA4_SPI1_NPCS3 ((unsigned int) AT91C_PIO_PA4) // SPI 1 Peripheral Chip Select 3
2335
+ #define AT91C_PIO_PA5 ((unsigned int) 1 << 5) // Pin Controlled by PA5
2336
+ #define AT91C_PA5_RXD1 ((unsigned int) AT91C_PIO_PA5) // USART 1 Receive Data
2337
+ #define AT91C_PIO_PA6 ((unsigned int) 1 << 6) // Pin Controlled by PA6
2338
+ #define AT91C_PA6_TXD1 ((unsigned int) AT91C_PIO_PA6) // USART 1 Transmit Data
2339
+ #define AT91C_PIO_PA7 ((unsigned int) 1 << 7) // Pin Controlled by PA7
2340
+ #define AT91C_PA7_SCK1 ((unsigned int) AT91C_PIO_PA7) // USART 1 Serial Clock
2341
+ #define AT91C_PA7_SPI0_NPCS1 ((unsigned int) AT91C_PIO_PA7) // SPI 0 Peripheral Chip Select 1
2342
+ #define AT91C_PIO_PA8 ((unsigned int) 1 << 8) // Pin Controlled by PA8
2343
+ #define AT91C_PA8_RTS1 ((unsigned int) AT91C_PIO_PA8) // USART 1 Ready To Send
2344
+ #define AT91C_PA8_SPI0_NPCS2 ((unsigned int) AT91C_PIO_PA8) // SPI 0 Peripheral Chip Select 2
2345
+ #define AT91C_PIO_PA9 ((unsigned int) 1 << 9) // Pin Controlled by PA9
2346
+ #define AT91C_PA9_CTS1 ((unsigned int) AT91C_PIO_PA9) // USART 1 Clear To Send
2347
+ #define AT91C_PA9_SPI0_NPCS3 ((unsigned int) AT91C_PIO_PA9) // SPI 0 Peripheral Chip Select 3
2348
+ #define AT91C_PIO_PB0 ((unsigned int) 1 << 0) // Pin Controlled by PB0
2349
+ #define AT91C_PB0_ETXCK_EREFCK ((unsigned int) AT91C_PIO_PB0) // Ethernet MAC Transmit Clock/Reference Clock
2350
+ #define AT91C_PB0_PCK0 ((unsigned int) AT91C_PIO_PB0) // PMC Programmable Clock Output 0
2351
+ #define AT91C_PIO_PB1 ((unsigned int) 1 << 1) // Pin Controlled by PB1
2352
+ #define AT91C_PB1_ETXEN ((unsigned int) AT91C_PIO_PB1) // Ethernet MAC Transmit Enable
2353
+ #define AT91C_PIO_PB10 ((unsigned int) 1 << 10) // Pin Controlled by PB10
2354
+ #define AT91C_PB10_ETX2 ((unsigned int) AT91C_PIO_PB10) // Ethernet MAC Transmit Data 2
2355
+ #define AT91C_PB10_SPI1_NPCS1 ((unsigned int) AT91C_PIO_PB10) // SPI 1 Peripheral Chip Select 1
2356
+ #define AT91C_PIO_PB11 ((unsigned int) 1 << 11) // Pin Controlled by PB11
2357
+ #define AT91C_PB11_ETX3 ((unsigned int) AT91C_PIO_PB11) // Ethernet MAC Transmit Data 3
2358
+ #define AT91C_PB11_SPI1_NPCS2 ((unsigned int) AT91C_PIO_PB11) // SPI 1 Peripheral Chip Select 2
2359
+ #define AT91C_PIO_PB12 ((unsigned int) 1 << 12) // Pin Controlled by PB12
2360
+ #define AT91C_PB12_ETXER ((unsigned int) AT91C_PIO_PB12) // Ethernet MAC Transmikt Coding Error
2361
+ #define AT91C_PB12_TCLK0 ((unsigned int) AT91C_PIO_PB12) // Timer Counter 0 external clock input
2362
+ #define AT91C_PIO_PB13 ((unsigned int) 1 << 13) // Pin Controlled by PB13
2363
+ #define AT91C_PB13_ERX2 ((unsigned int) AT91C_PIO_PB13) // Ethernet MAC Receive Data 2
2364
+ #define AT91C_PB13_SPI0_NPCS1 ((unsigned int) AT91C_PIO_PB13) // SPI 0 Peripheral Chip Select 1
2365
+ #define AT91C_PIO_PB14 ((unsigned int) 1 << 14) // Pin Controlled by PB14
2366
+ #define AT91C_PB14_ERX3 ((unsigned int) AT91C_PIO_PB14) // Ethernet MAC Receive Data 3
2367
+ #define AT91C_PB14_SPI0_NPCS2 ((unsigned int) AT91C_PIO_PB14) // SPI 0 Peripheral Chip Select 2
2368
+ #define AT91C_PIO_PB15 ((unsigned int) 1 << 15) // Pin Controlled by PB15
2369
+ #define AT91C_PB15_ERXDV_ECRSDV ((unsigned int) AT91C_PIO_PB15) // Ethernet MAC Receive Data Valid
2370
+ #define AT91C_PIO_PB16 ((unsigned int) 1 << 16) // Pin Controlled by PB16
2371
+ #define AT91C_PB16_ECOL ((unsigned int) AT91C_PIO_PB16) // Ethernet MAC Collision Detected
2372
+ #define AT91C_PB16_SPI1_NPCS3 ((unsigned int) AT91C_PIO_PB16) // SPI 1 Peripheral Chip Select 3
2373
+ #define AT91C_PIO_PB17 ((unsigned int) 1 << 17) // Pin Controlled by PB17
2374
+ #define AT91C_PB17_ERXCK ((unsigned int) AT91C_PIO_PB17) // Ethernet MAC Receive Clock
2375
+ #define AT91C_PB17_SPI0_NPCS3 ((unsigned int) AT91C_PIO_PB17) // SPI 0 Peripheral Chip Select 3
2376
+ #define AT91C_PIO_PB18 ((unsigned int) 1 << 18) // Pin Controlled by PB18
2377
+ #define AT91C_PB18_EF100 ((unsigned int) AT91C_PIO_PB18) // Ethernet MAC Force 100 Mbits/sec
2378
+ #define AT91C_PB18_ADTRG ((unsigned int) AT91C_PIO_PB18) // ADC External Trigger
2379
+ #define AT91C_PIO_PB19 ((unsigned int) 1 << 19) // Pin Controlled by PB19
2380
+ #define AT91C_PB19_PWM0 ((unsigned int) AT91C_PIO_PB19) // PWM Channel 0
2381
+ #define AT91C_PB19_TCLK1 ((unsigned int) AT91C_PIO_PB19) // Timer Counter 1 external clock input
2382
+ #define AT91C_PIO_PB2 ((unsigned int) 1 << 2) // Pin Controlled by PB2
2383
+ #define AT91C_PB2_ETX0 ((unsigned int) AT91C_PIO_PB2) // Ethernet MAC Transmit Data 0
2384
+ #define AT91C_PIO_PB20 ((unsigned int) 1 << 20) // Pin Controlled by PB20
2385
+ #define AT91C_PB20_PWM1 ((unsigned int) AT91C_PIO_PB20) // PWM Channel 1
2386
+ #define AT91C_PB20_PCK0 ((unsigned int) AT91C_PIO_PB20) // PMC Programmable Clock Output 0
2387
+ #define AT91C_PIO_PB21 ((unsigned int) 1 << 21) // Pin Controlled by PB21
2388
+ #define AT91C_PB21_PWM2 ((unsigned int) AT91C_PIO_PB21) // PWM Channel 2
2389
+ #define AT91C_PB21_PCK1 ((unsigned int) AT91C_PIO_PB21) // PMC Programmable Clock Output 1
2390
+ #define AT91C_PIO_PB22 ((unsigned int) 1 << 22) // Pin Controlled by PB22
2391
+ #define AT91C_PB22_PWM3 ((unsigned int) AT91C_PIO_PB22) // PWM Channel 3
2392
+ #define AT91C_PB22_PCK2 ((unsigned int) AT91C_PIO_PB22) // PMC Programmable Clock Output 2
2393
+ #define AT91C_PIO_PB23 ((unsigned int) 1 << 23) // Pin Controlled by PB23
2394
+ #define AT91C_PB23_TIOA0 ((unsigned int) AT91C_PIO_PB23) // Timer Counter 0 Multipurpose Timer I/O Pin A
2395
+ #define AT91C_PB23_DCD1 ((unsigned int) AT91C_PIO_PB23) // USART 1 Data Carrier Detect
2396
+ #define AT91C_PIO_PB24 ((unsigned int) 1 << 24) // Pin Controlled by PB24
2397
+ #define AT91C_PB24_TIOB0 ((unsigned int) AT91C_PIO_PB24) // Timer Counter 0 Multipurpose Timer I/O Pin B
2398
+ #define AT91C_PB24_DSR1 ((unsigned int) AT91C_PIO_PB24) // USART 1 Data Set ready
2399
+ #define AT91C_PIO_PB25 ((unsigned int) 1 << 25) // Pin Controlled by PB25
2400
+ #define AT91C_PB25_TIOA1 ((unsigned int) AT91C_PIO_PB25) // Timer Counter 1 Multipurpose Timer I/O Pin A
2401
+ #define AT91C_PB25_DTR1 ((unsigned int) AT91C_PIO_PB25) // USART 1 Data Terminal ready
2402
+ #define AT91C_PIO_PB26 ((unsigned int) 1 << 26) // Pin Controlled by PB26
2403
+ #define AT91C_PB26_TIOB1 ((unsigned int) AT91C_PIO_PB26) // Timer Counter 1 Multipurpose Timer I/O Pin B
2404
+ #define AT91C_PB26_RI1 ((unsigned int) AT91C_PIO_PB26) // USART 1 Ring Indicator
2405
+ #define AT91C_PIO_PB27 ((unsigned int) 1 << 27) // Pin Controlled by PB27
2406
+ #define AT91C_PB27_TIOA2 ((unsigned int) AT91C_PIO_PB27) // Timer Counter 2 Multipurpose Timer I/O Pin A
2407
+ #define AT91C_PB27_PWM0 ((unsigned int) AT91C_PIO_PB27) // PWM Channel 0
2408
+ #define AT91C_PIO_PB28 ((unsigned int) 1 << 28) // Pin Controlled by PB28
2409
+ #define AT91C_PB28_TIOB2 ((unsigned int) AT91C_PIO_PB28) // Timer Counter 2 Multipurpose Timer I/O Pin B
2410
+ #define AT91C_PB28_PWM1 ((unsigned int) AT91C_PIO_PB28) // PWM Channel 1
2411
+ #define AT91C_PIO_PB29 ((unsigned int) 1 << 29) // Pin Controlled by PB29
2412
+ #define AT91C_PB29_PCK1 ((unsigned int) AT91C_PIO_PB29) // PMC Programmable Clock Output 1
2413
+ #define AT91C_PB29_PWM2 ((unsigned int) AT91C_PIO_PB29) // PWM Channel 2
2414
+ #define AT91C_PIO_PB3 ((unsigned int) 1 << 3) // Pin Controlled by PB3
2415
+ #define AT91C_PB3_ETX1 ((unsigned int) AT91C_PIO_PB3) // Ethernet MAC Transmit Data 1
2416
+ #define AT91C_PIO_PB30 ((unsigned int) 1 << 30) // Pin Controlled by PB30
2417
+ #define AT91C_PB30_PCK2 ((unsigned int) AT91C_PIO_PB30) // PMC Programmable Clock Output 2
2418
+ #define AT91C_PB30_PWM3 ((unsigned int) AT91C_PIO_PB30) // PWM Channel 3
2419
+ #define AT91C_PIO_PB4 ((unsigned int) 1 << 4) // Pin Controlled by PB4
2420
+ #define AT91C_PB4_ECRS ((unsigned int) AT91C_PIO_PB4) // Ethernet MAC Carrier Sense/Carrier Sense and Data Valid
2421
+ #define AT91C_PIO_PB5 ((unsigned int) 1 << 5) // Pin Controlled by PB5
2422
+ #define AT91C_PB5_ERX0 ((unsigned int) AT91C_PIO_PB5) // Ethernet MAC Receive Data 0
2423
+ #define AT91C_PIO_PB6 ((unsigned int) 1 << 6) // Pin Controlled by PB6
2424
+ #define AT91C_PB6_ERX1 ((unsigned int) AT91C_PIO_PB6) // Ethernet MAC Receive Data 1
2425
+ #define AT91C_PIO_PB7 ((unsigned int) 1 << 7) // Pin Controlled by PB7
2426
+ #define AT91C_PB7_ERXER ((unsigned int) AT91C_PIO_PB7) // Ethernet MAC Receive Error
2427
+ #define AT91C_PIO_PB8 ((unsigned int) 1 << 8) // Pin Controlled by PB8
2428
+ #define AT91C_PB8_EMDC ((unsigned int) AT91C_PIO_PB8) // Ethernet MAC Management Data Clock
2429
+ #define AT91C_PIO_PB9 ((unsigned int) 1 << 9) // Pin Controlled by PB9
2430
+ #define AT91C_PB9_EMDIO ((unsigned int) AT91C_PIO_PB9) // Ethernet MAC Management Data Input/Output
2431
+
2432
+ // *****************************************************************************
2433
+ // PERIPHERAL ID DEFINITIONS FOR AT91SAM7X256
2434
+ // *****************************************************************************
2435
+ #define AT91C_ID_FIQ ((unsigned int) 0) // Advanced Interrupt Controller (FIQ)
2436
+ #define AT91C_ID_SYS ((unsigned int) 1) // System Peripheral
2437
+ #define AT91C_ID_PIOA ((unsigned int) 2) // Parallel IO Controller A
2438
+ #define AT91C_ID_PIOB ((unsigned int) 3) // Parallel IO Controller B
2439
+ #define AT91C_ID_SPI0 ((unsigned int) 4) // Serial Peripheral Interface 0
2440
+ #define AT91C_ID_SPI1 ((unsigned int) 5) // Serial Peripheral Interface 1
2441
+ #define AT91C_ID_US0 ((unsigned int) 6) // USART 0
2442
+ #define AT91C_ID_US1 ((unsigned int) 7) // USART 1
2443
+ #define AT91C_ID_SSC ((unsigned int) 8) // Serial Synchronous Controller
2444
+ #define AT91C_ID_TWI ((unsigned int) 9) // Two-Wire Interface
2445
+ #define AT91C_ID_PWMC ((unsigned int) 10) // PWM Controller
2446
+ #define AT91C_ID_UDP ((unsigned int) 11) // USB Device Port
2447
+ #define AT91C_ID_TC0 ((unsigned int) 12) // Timer Counter 0
2448
+ #define AT91C_ID_TC1 ((unsigned int) 13) // Timer Counter 1
2449
+ #define AT91C_ID_TC2 ((unsigned int) 14) // Timer Counter 2
2450
+ #define AT91C_ID_CAN ((unsigned int) 15) // Control Area Network Controller
2451
+ #define AT91C_ID_EMAC ((unsigned int) 16) // Ethernet MAC
2452
+ #define AT91C_ID_ADC ((unsigned int) 17) // Analog-to-Digital Converter
2453
+ #define AT91C_ID_18_Reserved ((unsigned int) 18) // Reserved
2454
+ #define AT91C_ID_19_Reserved ((unsigned int) 19) // Reserved
2455
+ #define AT91C_ID_20_Reserved ((unsigned int) 20) // Reserved
2456
+ #define AT91C_ID_21_Reserved ((unsigned int) 21) // Reserved
2457
+ #define AT91C_ID_22_Reserved ((unsigned int) 22) // Reserved
2458
+ #define AT91C_ID_23_Reserved ((unsigned int) 23) // Reserved
2459
+ #define AT91C_ID_24_Reserved ((unsigned int) 24) // Reserved
2460
+ #define AT91C_ID_25_Reserved ((unsigned int) 25) // Reserved
2461
+ #define AT91C_ID_26_Reserved ((unsigned int) 26) // Reserved
2462
+ #define AT91C_ID_27_Reserved ((unsigned int) 27) // Reserved
2463
+ #define AT91C_ID_28_Reserved ((unsigned int) 28) // Reserved
2464
+ #define AT91C_ID_29_Reserved ((unsigned int) 29) // Reserved
2465
+ #define AT91C_ID_IRQ0 ((unsigned int) 30) // Advanced Interrupt Controller (IRQ0)
2466
+ #define AT91C_ID_IRQ1 ((unsigned int) 31) // Advanced Interrupt Controller (IRQ1)
2467
+ #define AT91C_ALL_INT ((unsigned int) 0xC003FFFF) // ALL VALID INTERRUPTS
2468
+
2469
+ // *****************************************************************************
2470
+ // BASE ADDRESS DEFINITIONS FOR AT91SAM7X256
2471
+ // *****************************************************************************
2472
+ #define AT91C_BASE_SYS ((AT91PS_SYS) 0xFFFFF000) // (SYS) Base Address
2473
+ #define AT91C_BASE_AIC ((AT91PS_AIC) 0xFFFFF000) // (AIC) Base Address
2474
+ #define AT91C_BASE_PDC_DBGU ((AT91PS_PDC) 0xFFFFF300) // (PDC_DBGU) Base Address
2475
+ #define AT91C_BASE_DBGU ((AT91PS_DBGU) 0xFFFFF200) // (DBGU) Base Address
2476
+ #define AT91C_BASE_PIOA ((AT91PS_PIO) 0xFFFFF400) // (PIOA) Base Address
2477
+ #define AT91C_BASE_PIOB ((AT91PS_PIO) 0xFFFFF600) // (PIOB) Base Address
2478
+ #define AT91C_BASE_CKGR ((AT91PS_CKGR) 0xFFFFFC20) // (CKGR) Base Address
2479
+ #define AT91C_BASE_PMC ((AT91PS_PMC) 0xFFFFFC00) // (PMC) Base Address
2480
+ #define AT91C_BASE_RSTC ((AT91PS_RSTC) 0xFFFFFD00) // (RSTC) Base Address
2481
+ #define AT91C_BASE_RTTC ((AT91PS_RTTC) 0xFFFFFD20) // (RTTC) Base Address
2482
+ #define AT91C_BASE_PITC ((AT91PS_PITC) 0xFFFFFD30) // (PITC) Base Address
2483
+ #define AT91C_BASE_WDTC ((AT91PS_WDTC) 0xFFFFFD40) // (WDTC) Base Address
2484
+ #define AT91C_BASE_VREG ((AT91PS_VREG) 0xFFFFFD60) // (VREG) Base Address
2485
+ #define AT91C_BASE_MC ((AT91PS_MC) 0xFFFFFF00) // (MC) Base Address
2486
+ #define AT91C_BASE_PDC_SPI1 ((AT91PS_PDC) 0xFFFE4100) // (PDC_SPI1) Base Address
2487
+ #define AT91C_BASE_SPI1 ((AT91PS_SPI) 0xFFFE4000) // (SPI1) Base Address
2488
+ #define AT91C_BASE_PDC_SPI0 ((AT91PS_PDC) 0xFFFE0100) // (PDC_SPI0) Base Address
2489
+ #define AT91C_BASE_SPI0 ((AT91PS_SPI) 0xFFFE0000) // (SPI0) Base Address
2490
+ #define AT91C_BASE_PDC_US1 ((AT91PS_PDC) 0xFFFC4100) // (PDC_US1) Base Address
2491
+ #define AT91C_BASE_US1 ((AT91PS_USART) 0xFFFC4000) // (US1) Base Address
2492
+ #define AT91C_BASE_PDC_US0 ((AT91PS_PDC) 0xFFFC0100) // (PDC_US0) Base Address
2493
+ #define AT91C_BASE_US0 ((AT91PS_USART) 0xFFFC0000) // (US0) Base Address
2494
+ #define AT91C_BASE_PDC_SSC ((AT91PS_PDC) 0xFFFD4100) // (PDC_SSC) Base Address
2495
+ #define AT91C_BASE_SSC ((AT91PS_SSC) 0xFFFD4000) // (SSC) Base Address
2496
+ #define AT91C_BASE_TWI ((AT91PS_TWI) 0xFFFB8000) // (TWI) Base Address
2497
+ #define AT91C_BASE_PWMC_CH3 ((AT91PS_PWMC_CH) 0xFFFCC260) // (PWMC_CH3) Base Address
2498
+ #define AT91C_BASE_PWMC_CH2 ((AT91PS_PWMC_CH) 0xFFFCC240) // (PWMC_CH2) Base Address
2499
+ #define AT91C_BASE_PWMC_CH1 ((AT91PS_PWMC_CH) 0xFFFCC220) // (PWMC_CH1) Base Address
2500
+ #define AT91C_BASE_PWMC_CH0 ((AT91PS_PWMC_CH) 0xFFFCC200) // (PWMC_CH0) Base Address
2501
+ #define AT91C_BASE_PWMC ((AT91PS_PWMC) 0xFFFCC000) // (PWMC) Base Address
2502
+ #define AT91C_BASE_UDP ((AT91PS_UDP) 0xFFFB0000) // (UDP) Base Address
2503
+ #define AT91C_BASE_TC0 ((AT91PS_TC) 0xFFFA0000) // (TC0) Base Address
2504
+ #define AT91C_BASE_TC1 ((AT91PS_TC) 0xFFFA0040) // (TC1) Base Address
2505
+ #define AT91C_BASE_TC2 ((AT91PS_TC) 0xFFFA0080) // (TC2) Base Address
2506
+ #define AT91C_BASE_TCB ((AT91PS_TCB) 0xFFFA0000) // (TCB) Base Address
2507
+ #define AT91C_BASE_CAN_MB0 ((AT91PS_CAN_MB) 0xFFFD0200) // (CAN_MB0) Base Address
2508
+ #define AT91C_BASE_CAN_MB1 ((AT91PS_CAN_MB) 0xFFFD0220) // (CAN_MB1) Base Address
2509
+ #define AT91C_BASE_CAN_MB2 ((AT91PS_CAN_MB) 0xFFFD0240) // (CAN_MB2) Base Address
2510
+ #define AT91C_BASE_CAN_MB3 ((AT91PS_CAN_MB) 0xFFFD0260) // (CAN_MB3) Base Address
2511
+ #define AT91C_BASE_CAN_MB4 ((AT91PS_CAN_MB) 0xFFFD0280) // (CAN_MB4) Base Address
2512
+ #define AT91C_BASE_CAN_MB5 ((AT91PS_CAN_MB) 0xFFFD02A0) // (CAN_MB5) Base Address
2513
+ #define AT91C_BASE_CAN_MB6 ((AT91PS_CAN_MB) 0xFFFD02C0) // (CAN_MB6) Base Address
2514
+ #define AT91C_BASE_CAN_MB7 ((AT91PS_CAN_MB) 0xFFFD02E0) // (CAN_MB7) Base Address
2515
+ #define AT91C_BASE_CAN ((AT91PS_CAN) 0xFFFD0000) // (CAN) Base Address
2516
+ #define AT91C_BASE_EMAC ((AT91PS_EMAC) 0xFFFDC000) // (EMAC) Base Address
2517
+ #define AT91C_BASE_PDC_ADC ((AT91PS_PDC) 0xFFFD8100) // (PDC_ADC) Base Address
2518
+ #define AT91C_BASE_ADC ((AT91PS_ADC) 0xFFFD8000) // (ADC) Base Address
2519
+
2520
+ // *****************************************************************************
2521
+ // MEMORY MAPPING DEFINITIONS FOR AT91SAM7X256
2522
+ // *****************************************************************************
2523
+ // ISRAM
2524
+ #define AT91C_ISRAM ((char *) 0x00200000) // Internal SRAM base address
2525
+ #define AT91C_ISRAM_SIZE ((unsigned int) 0x00010000) // Internal SRAM size in byte (64 Kbytes)
2526
+ // IFLASH
2527
+ #define AT91C_IFLASH ((char *) 0x00100000) // Internal FLASH base address
2528
+ #define AT91C_IFLASH_SIZE ((unsigned int) 0x00040000) // Internal FLASH size in byte (256 Kbytes)
2529
+ #define AT91C_IFLASH_PAGE_SIZE ((unsigned int) 256) // Internal FLASH Page Size: 256 bytes
2530
+ #define AT91C_IFLASH_LOCK_REGION_SIZE ((unsigned int) 16384) // Internal FLASH Lock Region Size: 16 Kbytes
2531
+ #define AT91C_IFLASH_NB_OF_PAGES ((unsigned int) 1024) // Internal FLASH Number of Pages: 1024 bytes
2532
+ #define AT91C_IFLASH_NB_OF_LOCK_BITS ((unsigned int) 16) // Internal FLASH Number of Lock Bits: 16 bytes
2533
+ #endif /* __IAR_SYSTEMS_ICC__ */
2534
+
2535
+ #ifdef __IAR_SYSTEMS_ASM__
2536
+
2537
+ // - Hardware register definition
2538
+
2539
+ // - *****************************************************************************
2540
+ // - SOFTWARE API DEFINITION FOR System Peripherals
2541
+ // - *****************************************************************************
2542
+
2543
+ // - *****************************************************************************
2544
+ // - SOFTWARE API DEFINITION FOR Advanced Interrupt Controller
2545
+ // - *****************************************************************************
2546
+ // - -------- AIC_SMR : (AIC Offset: 0x0) Control Register --------
2547
+ AT91C_AIC_PRIOR EQU (0x7 << 0) ;- (AIC) Priority Level
2548
+ AT91C_AIC_PRIOR_LOWEST EQU (0x0) ;- (AIC) Lowest priority level
2549
+ AT91C_AIC_PRIOR_HIGHEST EQU (0x7) ;- (AIC) Highest priority level
2550
+ AT91C_AIC_SRCTYPE EQU (0x3 << 5) ;- (AIC) Interrupt Source Type
2551
+ AT91C_AIC_SRCTYPE_INT_HIGH_LEVEL EQU (0x0 << 5) ;- (AIC) Internal Sources Code Label High-level Sensitive
2552
+ AT91C_AIC_SRCTYPE_EXT_LOW_LEVEL EQU (0x0 << 5) ;- (AIC) External Sources Code Label Low-level Sensitive
2553
+ AT91C_AIC_SRCTYPE_INT_POSITIVE_EDGE EQU (0x1 << 5) ;- (AIC) Internal Sources Code Label Positive Edge triggered
2554
+ AT91C_AIC_SRCTYPE_EXT_NEGATIVE_EDGE EQU (0x1 << 5) ;- (AIC) External Sources Code Label Negative Edge triggered
2555
+ AT91C_AIC_SRCTYPE_HIGH_LEVEL EQU (0x2 << 5) ;- (AIC) Internal Or External Sources Code Label High-level Sensitive
2556
+ AT91C_AIC_SRCTYPE_POSITIVE_EDGE EQU (0x3 << 5) ;- (AIC) Internal Or External Sources Code Label Positive Edge triggered
2557
+ // - -------- AIC_CISR : (AIC Offset: 0x114) AIC Core Interrupt Status Register --------
2558
+ AT91C_AIC_NFIQ EQU (0x1 << 0) ;- (AIC) NFIQ Status
2559
+ AT91C_AIC_NIRQ EQU (0x1 << 1) ;- (AIC) NIRQ Status
2560
+ // - -------- AIC_DCR : (AIC Offset: 0x138) AIC Debug Control Register (Protect) --------
2561
+ AT91C_AIC_DCR_PROT EQU (0x1 << 0) ;- (AIC) Protection Mode
2562
+ AT91C_AIC_DCR_GMSK EQU (0x1 << 1) ;- (AIC) General Mask
2563
+
2564
+ // - *****************************************************************************
2565
+ // - SOFTWARE API DEFINITION FOR Peripheral DMA Controller
2566
+ // - *****************************************************************************
2567
+ // - -------- PDC_PTCR : (PDC Offset: 0x20) PDC Transfer Control Register --------
2568
+ AT91C_PDC_RXTEN EQU (0x1 << 0) ;- (PDC) Receiver Transfer Enable
2569
+ AT91C_PDC_RXTDIS EQU (0x1 << 1) ;- (PDC) Receiver Transfer Disable
2570
+ AT91C_PDC_TXTEN EQU (0x1 << 8) ;- (PDC) Transmitter Transfer Enable
2571
+ AT91C_PDC_TXTDIS EQU (0x1 << 9) ;- (PDC) Transmitter Transfer Disable
2572
+ // - -------- PDC_PTSR : (PDC Offset: 0x24) PDC Transfer Status Register --------
2573
+
2574
+ // - *****************************************************************************
2575
+ // - SOFTWARE API DEFINITION FOR Debug Unit
2576
+ // - *****************************************************************************
2577
+ // - -------- DBGU_CR : (DBGU Offset: 0x0) Debug Unit Control Register --------
2578
+ AT91C_US_RSTRX EQU (0x1 << 2) ;- (DBGU) Reset Receiver
2579
+ AT91C_US_RSTTX EQU (0x1 << 3) ;- (DBGU) Reset Transmitter
2580
+ AT91C_US_RXEN EQU (0x1 << 4) ;- (DBGU) Receiver Enable
2581
+ AT91C_US_RXDIS EQU (0x1 << 5) ;- (DBGU) Receiver Disable
2582
+ AT91C_US_TXEN EQU (0x1 << 6) ;- (DBGU) Transmitter Enable
2583
+ AT91C_US_TXDIS EQU (0x1 << 7) ;- (DBGU) Transmitter Disable
2584
+ AT91C_US_RSTSTA EQU (0x1 << 8) ;- (DBGU) Reset Status Bits
2585
+ // - -------- DBGU_MR : (DBGU Offset: 0x4) Debug Unit Mode Register --------
2586
+ AT91C_US_PAR EQU (0x7 << 9) ;- (DBGU) Parity type
2587
+ AT91C_US_PAR_EVEN EQU (0x0 << 9) ;- (DBGU) Even Parity
2588
+ AT91C_US_PAR_ODD EQU (0x1 << 9) ;- (DBGU) Odd Parity
2589
+ AT91C_US_PAR_SPACE EQU (0x2 << 9) ;- (DBGU) Parity forced to 0 (Space)
2590
+ AT91C_US_PAR_MARK EQU (0x3 << 9) ;- (DBGU) Parity forced to 1 (Mark)
2591
+ AT91C_US_PAR_NONE EQU (0x4 << 9) ;- (DBGU) No Parity
2592
+ AT91C_US_PAR_MULTI_DROP EQU (0x6 << 9) ;- (DBGU) Multi-drop mode
2593
+ AT91C_US_CHMODE EQU (0x3 << 14) ;- (DBGU) Channel Mode
2594
+ AT91C_US_CHMODE_NORMAL EQU (0x0 << 14) ;- (DBGU) Normal Mode: The USART channel operates as an RX/TX USART.
2595
+ AT91C_US_CHMODE_AUTO EQU (0x1 << 14) ;- (DBGU) Automatic Echo: Receiver Data Input is connected to the TXD pin.
2596
+ AT91C_US_CHMODE_LOCAL EQU (0x2 << 14) ;- (DBGU) Local Loopback: Transmitter Output Signal is connected to Receiver Input Signal.
2597
+ AT91C_US_CHMODE_REMOTE EQU (0x3 << 14) ;- (DBGU) Remote Loopback: RXD pin is internally connected to TXD pin.
2598
+ // - -------- DBGU_IER : (DBGU Offset: 0x8) Debug Unit Interrupt Enable Register --------
2599
+ AT91C_US_RXRDY EQU (0x1 << 0) ;- (DBGU) RXRDY Interrupt
2600
+ AT91C_US_TXRDY EQU (0x1 << 1) ;- (DBGU) TXRDY Interrupt
2601
+ AT91C_US_ENDRX EQU (0x1 << 3) ;- (DBGU) End of Receive Transfer Interrupt
2602
+ AT91C_US_ENDTX EQU (0x1 << 4) ;- (DBGU) End of Transmit Interrupt
2603
+ AT91C_US_OVRE EQU (0x1 << 5) ;- (DBGU) Overrun Interrupt
2604
+ AT91C_US_FRAME EQU (0x1 << 6) ;- (DBGU) Framing Error Interrupt
2605
+ AT91C_US_PARE EQU (0x1 << 7) ;- (DBGU) Parity Error Interrupt
2606
+ AT91C_US_TXEMPTY EQU (0x1 << 9) ;- (DBGU) TXEMPTY Interrupt
2607
+ AT91C_US_TXBUFE EQU (0x1 << 11) ;- (DBGU) TXBUFE Interrupt
2608
+ AT91C_US_RXBUFF EQU (0x1 << 12) ;- (DBGU) RXBUFF Interrupt
2609
+ AT91C_US_COMM_TX EQU (0x1 << 30) ;- (DBGU) COMM_TX Interrupt
2610
+ AT91C_US_COMM_RX EQU (0x1 << 31) ;- (DBGU) COMM_RX Interrupt
2611
+ // - -------- DBGU_IDR : (DBGU Offset: 0xc) Debug Unit Interrupt Disable Register --------
2612
+ // - -------- DBGU_IMR : (DBGU Offset: 0x10) Debug Unit Interrupt Mask Register --------
2613
+ // - -------- DBGU_CSR : (DBGU Offset: 0x14) Debug Unit Channel Status Register --------
2614
+ // - -------- DBGU_FNTR : (DBGU Offset: 0x48) Debug Unit FORCE_NTRST Register --------
2615
+ AT91C_US_FORCE_NTRST EQU (0x1 << 0) ;- (DBGU) Force NTRST in JTAG
2616
+
2617
+ // - *****************************************************************************
2618
+ // - SOFTWARE API DEFINITION FOR Parallel Input Output Controler
2619
+ // - *****************************************************************************
2620
+
2621
+ // - *****************************************************************************
2622
+ // - SOFTWARE API DEFINITION FOR Clock Generator Controler
2623
+ // - *****************************************************************************
2624
+ // - -------- CKGR_MOR : (CKGR Offset: 0x0) Main Oscillator Register --------
2625
+ AT91C_CKGR_MOSCEN EQU (0x1 << 0) ;- (CKGR) Main Oscillator Enable
2626
+ AT91C_CKGR_OSCBYPASS EQU (0x1 << 1) ;- (CKGR) Main Oscillator Bypass
2627
+ AT91C_CKGR_OSCOUNT EQU (0xFF << 8) ;- (CKGR) Main Oscillator Start-up Time
2628
+ // - -------- CKGR_MCFR : (CKGR Offset: 0x4) Main Clock Frequency Register --------
2629
+ AT91C_CKGR_MAINF EQU (0xFFFF << 0) ;- (CKGR) Main Clock Frequency
2630
+ AT91C_CKGR_MAINRDY EQU (0x1 << 16) ;- (CKGR) Main Clock Ready
2631
+ // - -------- CKGR_PLLR : (CKGR Offset: 0xc) PLL B Register --------
2632
+ AT91C_CKGR_DIV EQU (0xFF << 0) ;- (CKGR) Divider Selected
2633
+ AT91C_CKGR_DIV_0 EQU (0x0) ;- (CKGR) Divider output is 0
2634
+ AT91C_CKGR_DIV_BYPASS EQU (0x1) ;- (CKGR) Divider is bypassed
2635
+ AT91C_CKGR_PLLCOUNT EQU (0x3F << 8) ;- (CKGR) PLL Counter
2636
+ AT91C_CKGR_OUT EQU (0x3 << 14) ;- (CKGR) PLL Output Frequency Range
2637
+ AT91C_CKGR_OUT_0 EQU (0x0 << 14) ;- (CKGR) Please refer to the PLL datasheet
2638
+ AT91C_CKGR_OUT_1 EQU (0x1 << 14) ;- (CKGR) Please refer to the PLL datasheet
2639
+ AT91C_CKGR_OUT_2 EQU (0x2 << 14) ;- (CKGR) Please refer to the PLL datasheet
2640
+ AT91C_CKGR_OUT_3 EQU (0x3 << 14) ;- (CKGR) Please refer to the PLL datasheet
2641
+ AT91C_CKGR_MUL EQU (0x7FF << 16) ;- (CKGR) PLL Multiplier
2642
+ AT91C_CKGR_USBDIV EQU (0x3 << 28) ;- (CKGR) Divider for USB Clocks
2643
+ AT91C_CKGR_USBDIV_0 EQU (0x0 << 28) ;- (CKGR) Divider output is PLL clock output
2644
+ AT91C_CKGR_USBDIV_1 EQU (0x1 << 28) ;- (CKGR) Divider output is PLL clock output divided by 2
2645
+ AT91C_CKGR_USBDIV_2 EQU (0x2 << 28) ;- (CKGR) Divider output is PLL clock output divided by 4
2646
+
2647
+ // - *****************************************************************************
2648
+ // - SOFTWARE API DEFINITION FOR Power Management Controler
2649
+ // - *****************************************************************************
2650
+ // - -------- PMC_SCER : (PMC Offset: 0x0) System Clock Enable Register --------
2651
+ AT91C_PMC_PCK EQU (0x1 << 0) ;- (PMC) Processor Clock
2652
+ AT91C_PMC_UDP EQU (0x1 << 7) ;- (PMC) USB Device Port Clock
2653
+ AT91C_PMC_PCK0 EQU (0x1 << 8) ;- (PMC) Programmable Clock Output
2654
+ AT91C_PMC_PCK1 EQU (0x1 << 9) ;- (PMC) Programmable Clock Output
2655
+ AT91C_PMC_PCK2 EQU (0x1 << 10) ;- (PMC) Programmable Clock Output
2656
+ AT91C_PMC_PCK3 EQU (0x1 << 11) ;- (PMC) Programmable Clock Output
2657
+ // - -------- PMC_SCDR : (PMC Offset: 0x4) System Clock Disable Register --------
2658
+ // - -------- PMC_SCSR : (PMC Offset: 0x8) System Clock Status Register --------
2659
+ // - -------- CKGR_MOR : (PMC Offset: 0x20) Main Oscillator Register --------
2660
+ // - -------- CKGR_MCFR : (PMC Offset: 0x24) Main Clock Frequency Register --------
2661
+ // - -------- CKGR_PLLR : (PMC Offset: 0x2c) PLL B Register --------
2662
+ // - -------- PMC_MCKR : (PMC Offset: 0x30) Master Clock Register --------
2663
+ AT91C_PMC_CSS EQU (0x3 << 0) ;- (PMC) Programmable Clock Selection
2664
+ AT91C_PMC_CSS_SLOW_CLK EQU (0x0) ;- (PMC) Slow Clock is selected
2665
+ AT91C_PMC_CSS_MAIN_CLK EQU (0x1) ;- (PMC) Main Clock is selected
2666
+ AT91C_PMC_CSS_PLL_CLK EQU (0x3) ;- (PMC) Clock from PLL is selected
2667
+ AT91C_PMC_PRES EQU (0x7 << 2) ;- (PMC) Programmable Clock Prescaler
2668
+ AT91C_PMC_PRES_CLK EQU (0x0 << 2) ;- (PMC) Selected clock
2669
+ AT91C_PMC_PRES_CLK_2 EQU (0x1 << 2) ;- (PMC) Selected clock divided by 2
2670
+ AT91C_PMC_PRES_CLK_4 EQU (0x2 << 2) ;- (PMC) Selected clock divided by 4
2671
+ AT91C_PMC_PRES_CLK_8 EQU (0x3 << 2) ;- (PMC) Selected clock divided by 8
2672
+ AT91C_PMC_PRES_CLK_16 EQU (0x4 << 2) ;- (PMC) Selected clock divided by 16
2673
+ AT91C_PMC_PRES_CLK_32 EQU (0x5 << 2) ;- (PMC) Selected clock divided by 32
2674
+ AT91C_PMC_PRES_CLK_64 EQU (0x6 << 2) ;- (PMC) Selected clock divided by 64
2675
+ // - -------- PMC_PCKR : (PMC Offset: 0x40) Programmable Clock Register --------
2676
+ // - -------- PMC_IER : (PMC Offset: 0x60) PMC Interrupt Enable Register --------
2677
+ AT91C_PMC_MOSCS EQU (0x1 << 0) ;- (PMC) MOSC Status/Enable/Disable/Mask
2678
+ AT91C_PMC_LOCK EQU (0x1 << 2) ;- (PMC) PLL Status/Enable/Disable/Mask
2679
+ AT91C_PMC_MCKRDY EQU (0x1 << 3) ;- (PMC) MCK_RDY Status/Enable/Disable/Mask
2680
+ AT91C_PMC_PCK0RDY EQU (0x1 << 8) ;- (PMC) PCK0_RDY Status/Enable/Disable/Mask
2681
+ AT91C_PMC_PCK1RDY EQU (0x1 << 9) ;- (PMC) PCK1_RDY Status/Enable/Disable/Mask
2682
+ AT91C_PMC_PCK2RDY EQU (0x1 << 10) ;- (PMC) PCK2_RDY Status/Enable/Disable/Mask
2683
+ AT91C_PMC_PCK3RDY EQU (0x1 << 11) ;- (PMC) PCK3_RDY Status/Enable/Disable/Mask
2684
+ // - -------- PMC_IDR : (PMC Offset: 0x64) PMC Interrupt Disable Register --------
2685
+ // - -------- PMC_SR : (PMC Offset: 0x68) PMC Status Register --------
2686
+ // - -------- PMC_IMR : (PMC Offset: 0x6c) PMC Interrupt Mask Register --------
2687
+
2688
+ // - *****************************************************************************
2689
+ // - SOFTWARE API DEFINITION FOR Reset Controller Interface
2690
+ // - *****************************************************************************
2691
+ // - -------- RSTC_RCR : (RSTC Offset: 0x0) Reset Control Register --------
2692
+ AT91C_RSTC_PROCRST EQU (0x1 << 0) ;- (RSTC) Processor Reset
2693
+ AT91C_RSTC_PERRST EQU (0x1 << 2) ;- (RSTC) Peripheral Reset
2694
+ AT91C_RSTC_EXTRST EQU (0x1 << 3) ;- (RSTC) External Reset
2695
+ AT91C_RSTC_KEY EQU (0xFF << 24) ;- (RSTC) Password
2696
+ // - -------- RSTC_RSR : (RSTC Offset: 0x4) Reset Status Register --------
2697
+ AT91C_RSTC_URSTS EQU (0x1 << 0) ;- (RSTC) User Reset Status
2698
+ AT91C_RSTC_BODSTS EQU (0x1 << 1) ;- (RSTC) Brownout Detection Status
2699
+ AT91C_RSTC_RSTTYP EQU (0x7 << 8) ;- (RSTC) Reset Type
2700
+ AT91C_RSTC_RSTTYP_POWERUP EQU (0x0 << 8) ;- (RSTC) Power-up Reset. VDDCORE rising.
2701
+ AT91C_RSTC_RSTTYP_WAKEUP EQU (0x1 << 8) ;- (RSTC) WakeUp Reset. VDDCORE rising.
2702
+ AT91C_RSTC_RSTTYP_WATCHDOG EQU (0x2 << 8) ;- (RSTC) Watchdog Reset. Watchdog overflow occured.
2703
+ AT91C_RSTC_RSTTYP_SOFTWARE EQU (0x3 << 8) ;- (RSTC) Software Reset. Processor reset required by the software.
2704
+ AT91C_RSTC_RSTTYP_USER EQU (0x4 << 8) ;- (RSTC) User Reset. NRST pin detected low.
2705
+ AT91C_RSTC_RSTTYP_BROWNOUT EQU (0x5 << 8) ;- (RSTC) Brownout Reset occured.
2706
+ AT91C_RSTC_NRSTL EQU (0x1 << 16) ;- (RSTC) NRST pin level
2707
+ AT91C_RSTC_SRCMP EQU (0x1 << 17) ;- (RSTC) Software Reset Command in Progress.
2708
+ // - -------- RSTC_RMR : (RSTC Offset: 0x8) Reset Mode Register --------
2709
+ AT91C_RSTC_URSTEN EQU (0x1 << 0) ;- (RSTC) User Reset Enable
2710
+ AT91C_RSTC_URSTIEN EQU (0x1 << 4) ;- (RSTC) User Reset Interrupt Enable
2711
+ AT91C_RSTC_ERSTL EQU (0xF << 8) ;- (RSTC) User Reset Length
2712
+ AT91C_RSTC_BODIEN EQU (0x1 << 16) ;- (RSTC) Brownout Detection Interrupt Enable
2713
+
2714
+ // - *****************************************************************************
2715
+ // - SOFTWARE API DEFINITION FOR Real Time Timer Controller Interface
2716
+ // - *****************************************************************************
2717
+ // - -------- RTTC_RTMR : (RTTC Offset: 0x0) Real-time Mode Register --------
2718
+ AT91C_RTTC_RTPRES EQU (0xFFFF << 0) ;- (RTTC) Real-time Timer Prescaler Value
2719
+ AT91C_RTTC_ALMIEN EQU (0x1 << 16) ;- (RTTC) Alarm Interrupt Enable
2720
+ AT91C_RTTC_RTTINCIEN EQU (0x1 << 17) ;- (RTTC) Real Time Timer Increment Interrupt Enable
2721
+ AT91C_RTTC_RTTRST EQU (0x1 << 18) ;- (RTTC) Real Time Timer Restart
2722
+ // - -------- RTTC_RTAR : (RTTC Offset: 0x4) Real-time Alarm Register --------
2723
+ AT91C_RTTC_ALMV EQU (0x0 << 0) ;- (RTTC) Alarm Value
2724
+ // - -------- RTTC_RTVR : (RTTC Offset: 0x8) Current Real-time Value Register --------
2725
+ AT91C_RTTC_CRTV EQU (0x0 << 0) ;- (RTTC) Current Real-time Value
2726
+ // - -------- RTTC_RTSR : (RTTC Offset: 0xc) Real-time Status Register --------
2727
+ AT91C_RTTC_ALMS EQU (0x1 << 0) ;- (RTTC) Real-time Alarm Status
2728
+ AT91C_RTTC_RTTINC EQU (0x1 << 1) ;- (RTTC) Real-time Timer Increment
2729
+
2730
+ // - *****************************************************************************
2731
+ // - SOFTWARE API DEFINITION FOR Periodic Interval Timer Controller Interface
2732
+ // - *****************************************************************************
2733
+ // - -------- PITC_PIMR : (PITC Offset: 0x0) Periodic Interval Mode Register --------
2734
+ AT91C_PITC_PIV EQU (0xFFFFF << 0) ;- (PITC) Periodic Interval Value
2735
+ AT91C_PITC_PITEN EQU (0x1 << 24) ;- (PITC) Periodic Interval Timer Enabled
2736
+ AT91C_PITC_PITIEN EQU (0x1 << 25) ;- (PITC) Periodic Interval Timer Interrupt Enable
2737
+ // - -------- PITC_PISR : (PITC Offset: 0x4) Periodic Interval Status Register --------
2738
+ AT91C_PITC_PITS EQU (0x1 << 0) ;- (PITC) Periodic Interval Timer Status
2739
+ // - -------- PITC_PIVR : (PITC Offset: 0x8) Periodic Interval Value Register --------
2740
+ AT91C_PITC_CPIV EQU (0xFFFFF << 0) ;- (PITC) Current Periodic Interval Value
2741
+ AT91C_PITC_PICNT EQU (0xFFF << 20) ;- (PITC) Periodic Interval Counter
2742
+ // - -------- PITC_PIIR : (PITC Offset: 0xc) Periodic Interval Image Register --------
2743
+
2744
+ // - *****************************************************************************
2745
+ // - SOFTWARE API DEFINITION FOR Watchdog Timer Controller Interface
2746
+ // - *****************************************************************************
2747
+ // - -------- WDTC_WDCR : (WDTC Offset: 0x0) Periodic Interval Image Register --------
2748
+ AT91C_WDTC_WDRSTT EQU (0x1 << 0) ;- (WDTC) Watchdog Restart
2749
+ AT91C_WDTC_KEY EQU (0xFF << 24) ;- (WDTC) Watchdog KEY Password
2750
+ // - -------- WDTC_WDMR : (WDTC Offset: 0x4) Watchdog Mode Register --------
2751
+ AT91C_WDTC_WDV EQU (0xFFF << 0) ;- (WDTC) Watchdog Timer Restart
2752
+ AT91C_WDTC_WDFIEN EQU (0x1 << 12) ;- (WDTC) Watchdog Fault Interrupt Enable
2753
+ AT91C_WDTC_WDRSTEN EQU (0x1 << 13) ;- (WDTC) Watchdog Reset Enable
2754
+ AT91C_WDTC_WDRPROC EQU (0x1 << 14) ;- (WDTC) Watchdog Timer Restart
2755
+ AT91C_WDTC_WDDIS EQU (0x1 << 15) ;- (WDTC) Watchdog Disable
2756
+ AT91C_WDTC_WDD EQU (0xFFF << 16) ;- (WDTC) Watchdog Delta Value
2757
+ AT91C_WDTC_WDDBGHLT EQU (0x1 << 28) ;- (WDTC) Watchdog Debug Halt
2758
+ AT91C_WDTC_WDIDLEHLT EQU (0x1 << 29) ;- (WDTC) Watchdog Idle Halt
2759
+ // - -------- WDTC_WDSR : (WDTC Offset: 0x8) Watchdog Status Register --------
2760
+ AT91C_WDTC_WDUNF EQU (0x1 << 0) ;- (WDTC) Watchdog Underflow
2761
+ AT91C_WDTC_WDERR EQU (0x1 << 1) ;- (WDTC) Watchdog Error
2762
+
2763
+ // - *****************************************************************************
2764
+ // - SOFTWARE API DEFINITION FOR Voltage Regulator Mode Controller Interface
2765
+ // - *****************************************************************************
2766
+ // - -------- VREG_MR : (VREG Offset: 0x0) Voltage Regulator Mode Register --------
2767
+ AT91C_VREG_PSTDBY EQU (0x1 << 0) ;- (VREG) Voltage Regulator Power Standby Mode
2768
+
2769
+ // - *****************************************************************************
2770
+ // - SOFTWARE API DEFINITION FOR Memory Controller Interface
2771
+ // - *****************************************************************************
2772
+ // - -------- MC_RCR : (MC Offset: 0x0) MC Remap Control Register --------
2773
+ AT91C_MC_RCB EQU (0x1 << 0) ;- (MC) Remap Command Bit
2774
+ // - -------- MC_ASR : (MC Offset: 0x4) MC Abort Status Register --------
2775
+ AT91C_MC_UNDADD EQU (0x1 << 0) ;- (MC) Undefined Addess Abort Status
2776
+ AT91C_MC_MISADD EQU (0x1 << 1) ;- (MC) Misaligned Addess Abort Status
2777
+ AT91C_MC_ABTSZ EQU (0x3 << 8) ;- (MC) Abort Size Status
2778
+ AT91C_MC_ABTSZ_BYTE EQU (0x0 << 8) ;- (MC) Byte
2779
+ AT91C_MC_ABTSZ_HWORD EQU (0x1 << 8) ;- (MC) Half-word
2780
+ AT91C_MC_ABTSZ_WORD EQU (0x2 << 8) ;- (MC) Word
2781
+ AT91C_MC_ABTTYP EQU (0x3 << 10) ;- (MC) Abort Type Status
2782
+ AT91C_MC_ABTTYP_DATAR EQU (0x0 << 10) ;- (MC) Data Read
2783
+ AT91C_MC_ABTTYP_DATAW EQU (0x1 << 10) ;- (MC) Data Write
2784
+ AT91C_MC_ABTTYP_FETCH EQU (0x2 << 10) ;- (MC) Code Fetch
2785
+ AT91C_MC_MST0 EQU (0x1 << 16) ;- (MC) Master 0 Abort Source
2786
+ AT91C_MC_MST1 EQU (0x1 << 17) ;- (MC) Master 1 Abort Source
2787
+ AT91C_MC_SVMST0 EQU (0x1 << 24) ;- (MC) Saved Master 0 Abort Source
2788
+ AT91C_MC_SVMST1 EQU (0x1 << 25) ;- (MC) Saved Master 1 Abort Source
2789
+ // - -------- MC_FMR : (MC Offset: 0x60) MC Flash Mode Register --------
2790
+ AT91C_MC_FRDY EQU (0x1 << 0) ;- (MC) Flash Ready
2791
+ AT91C_MC_LOCKE EQU (0x1 << 2) ;- (MC) Lock Error
2792
+ AT91C_MC_PROGE EQU (0x1 << 3) ;- (MC) Programming Error
2793
+ AT91C_MC_NEBP EQU (0x1 << 7) ;- (MC) No Erase Before Programming
2794
+ AT91C_MC_FWS EQU (0x3 << 8) ;- (MC) Flash Wait State
2795
+ AT91C_MC_FWS_0FWS EQU (0x0 << 8) ;- (MC) 1 cycle for Read, 2 for Write operations
2796
+ AT91C_MC_FWS_1FWS EQU (0x1 << 8) ;- (MC) 2 cycles for Read, 3 for Write operations
2797
+ AT91C_MC_FWS_2FWS EQU (0x2 << 8) ;- (MC) 3 cycles for Read, 4 for Write operations
2798
+ AT91C_MC_FWS_3FWS EQU (0x3 << 8) ;- (MC) 4 cycles for Read, 4 for Write operations
2799
+ AT91C_MC_FMCN EQU (0xFF << 16) ;- (MC) Flash Microsecond Cycle Number
2800
+ // - -------- MC_FCR : (MC Offset: 0x64) MC Flash Command Register --------
2801
+ AT91C_MC_FCMD EQU (0xF << 0) ;- (MC) Flash Command
2802
+ AT91C_MC_FCMD_START_PROG EQU (0x1) ;- (MC) Starts the programming of th epage specified by PAGEN.
2803
+ AT91C_MC_FCMD_LOCK EQU (0x2) ;- (MC) Starts a lock sequence of the sector defined by the bits 4 to 7 of the field PAGEN.
2804
+ AT91C_MC_FCMD_PROG_AND_LOCK EQU (0x3) ;- (MC) The lock sequence automatically happens after the programming sequence is completed.
2805
+ AT91C_MC_FCMD_UNLOCK EQU (0x4) ;- (MC) Starts an unlock sequence of the sector defined by the bits 4 to 7 of the field PAGEN.
2806
+ AT91C_MC_FCMD_ERASE_ALL EQU (0x8) ;- (MC) Starts the erase of the entire flash.If at least a page is locked, the command is cancelled.
2807
+ AT91C_MC_FCMD_SET_GP_NVM EQU (0xB) ;- (MC) Set General Purpose NVM bits.
2808
+ AT91C_MC_FCMD_CLR_GP_NVM EQU (0xD) ;- (MC) Clear General Purpose NVM bits.
2809
+ AT91C_MC_FCMD_SET_SECURITY EQU (0xF) ;- (MC) Set Security Bit.
2810
+ AT91C_MC_PAGEN EQU (0x3FF << 8) ;- (MC) Page Number
2811
+ AT91C_MC_KEY EQU (0xFF << 24) ;- (MC) Writing Protect Key
2812
+ // - -------- MC_FSR : (MC Offset: 0x68) MC Flash Command Register --------
2813
+ AT91C_MC_SECURITY EQU (0x1 << 4) ;- (MC) Security Bit Status
2814
+ AT91C_MC_GPNVM0 EQU (0x1 << 8) ;- (MC) Sector 0 Lock Status
2815
+ AT91C_MC_GPNVM1 EQU (0x1 << 9) ;- (MC) Sector 1 Lock Status
2816
+ AT91C_MC_GPNVM2 EQU (0x1 << 10) ;- (MC) Sector 2 Lock Status
2817
+ AT91C_MC_GPNVM3 EQU (0x1 << 11) ;- (MC) Sector 3 Lock Status
2818
+ AT91C_MC_GPNVM4 EQU (0x1 << 12) ;- (MC) Sector 4 Lock Status
2819
+ AT91C_MC_GPNVM5 EQU (0x1 << 13) ;- (MC) Sector 5 Lock Status
2820
+ AT91C_MC_GPNVM6 EQU (0x1 << 14) ;- (MC) Sector 6 Lock Status
2821
+ AT91C_MC_GPNVM7 EQU (0x1 << 15) ;- (MC) Sector 7 Lock Status
2822
+ AT91C_MC_LOCKS0 EQU (0x1 << 16) ;- (MC) Sector 0 Lock Status
2823
+ AT91C_MC_LOCKS1 EQU (0x1 << 17) ;- (MC) Sector 1 Lock Status
2824
+ AT91C_MC_LOCKS2 EQU (0x1 << 18) ;- (MC) Sector 2 Lock Status
2825
+ AT91C_MC_LOCKS3 EQU (0x1 << 19) ;- (MC) Sector 3 Lock Status
2826
+ AT91C_MC_LOCKS4 EQU (0x1 << 20) ;- (MC) Sector 4 Lock Status
2827
+ AT91C_MC_LOCKS5 EQU (0x1 << 21) ;- (MC) Sector 5 Lock Status
2828
+ AT91C_MC_LOCKS6 EQU (0x1 << 22) ;- (MC) Sector 6 Lock Status
2829
+ AT91C_MC_LOCKS7 EQU (0x1 << 23) ;- (MC) Sector 7 Lock Status
2830
+ AT91C_MC_LOCKS8 EQU (0x1 << 24) ;- (MC) Sector 8 Lock Status
2831
+ AT91C_MC_LOCKS9 EQU (0x1 << 25) ;- (MC) Sector 9 Lock Status
2832
+ AT91C_MC_LOCKS10 EQU (0x1 << 26) ;- (MC) Sector 10 Lock Status
2833
+ AT91C_MC_LOCKS11 EQU (0x1 << 27) ;- (MC) Sector 11 Lock Status
2834
+ AT91C_MC_LOCKS12 EQU (0x1 << 28) ;- (MC) Sector 12 Lock Status
2835
+ AT91C_MC_LOCKS13 EQU (0x1 << 29) ;- (MC) Sector 13 Lock Status
2836
+ AT91C_MC_LOCKS14 EQU (0x1 << 30) ;- (MC) Sector 14 Lock Status
2837
+ AT91C_MC_LOCKS15 EQU (0x1 << 31) ;- (MC) Sector 15 Lock Status
2838
+
2839
+ // - *****************************************************************************
2840
+ // - SOFTWARE API DEFINITION FOR Serial Parallel Interface
2841
+ // - *****************************************************************************
2842
+ // - -------- SPI_CR : (SPI Offset: 0x0) SPI Control Register --------
2843
+ AT91C_SPI_SPIEN EQU (0x1 << 0) ;- (SPI) SPI Enable
2844
+ AT91C_SPI_SPIDIS EQU (0x1 << 1) ;- (SPI) SPI Disable
2845
+ AT91C_SPI_SWRST EQU (0x1 << 7) ;- (SPI) SPI Software reset
2846
+ AT91C_SPI_LASTXFER EQU (0x1 << 24) ;- (SPI) SPI Last Transfer
2847
+ // - -------- SPI_MR : (SPI Offset: 0x4) SPI Mode Register --------
2848
+ AT91C_SPI_MSTR EQU (0x1 << 0) ;- (SPI) Master/Slave Mode
2849
+ AT91C_SPI_PS EQU (0x1 << 1) ;- (SPI) Peripheral Select
2850
+ AT91C_SPI_PS_FIXED EQU (0x0 << 1) ;- (SPI) Fixed Peripheral Select
2851
+ AT91C_SPI_PS_VARIABLE EQU (0x1 << 1) ;- (SPI) Variable Peripheral Select
2852
+ AT91C_SPI_PCSDEC EQU (0x1 << 2) ;- (SPI) Chip Select Decode
2853
+ AT91C_SPI_FDIV EQU (0x1 << 3) ;- (SPI) Clock Selection
2854
+ AT91C_SPI_MODFDIS EQU (0x1 << 4) ;- (SPI) Mode Fault Detection
2855
+ AT91C_SPI_LLB EQU (0x1 << 7) ;- (SPI) Clock Selection
2856
+ AT91C_SPI_PCS EQU (0xF << 16) ;- (SPI) Peripheral Chip Select
2857
+ AT91C_SPI_DLYBCS EQU (0xFF << 24) ;- (SPI) Delay Between Chip Selects
2858
+ // - -------- SPI_RDR : (SPI Offset: 0x8) Receive Data Register --------
2859
+ AT91C_SPI_RD EQU (0xFFFF << 0) ;- (SPI) Receive Data
2860
+ AT91C_SPI_RPCS EQU (0xF << 16) ;- (SPI) Peripheral Chip Select Status
2861
+ // - -------- SPI_TDR : (SPI Offset: 0xc) Transmit Data Register --------
2862
+ AT91C_SPI_TD EQU (0xFFFF << 0) ;- (SPI) Transmit Data
2863
+ AT91C_SPI_TPCS EQU (0xF << 16) ;- (SPI) Peripheral Chip Select Status
2864
+ // - -------- SPI_SR : (SPI Offset: 0x10) Status Register --------
2865
+ AT91C_SPI_RDRF EQU (0x1 << 0) ;- (SPI) Receive Data Register Full
2866
+ AT91C_SPI_TDRE EQU (0x1 << 1) ;- (SPI) Transmit Data Register Empty
2867
+ AT91C_SPI_MODF EQU (0x1 << 2) ;- (SPI) Mode Fault Error
2868
+ AT91C_SPI_OVRES EQU (0x1 << 3) ;- (SPI) Overrun Error Status
2869
+ AT91C_SPI_ENDRX EQU (0x1 << 4) ;- (SPI) End of Receiver Transfer
2870
+ AT91C_SPI_ENDTX EQU (0x1 << 5) ;- (SPI) End of Receiver Transfer
2871
+ AT91C_SPI_RXBUFF EQU (0x1 << 6) ;- (SPI) RXBUFF Interrupt
2872
+ AT91C_SPI_TXBUFE EQU (0x1 << 7) ;- (SPI) TXBUFE Interrupt
2873
+ AT91C_SPI_NSSR EQU (0x1 << 8) ;- (SPI) NSSR Interrupt
2874
+ AT91C_SPI_TXEMPTY EQU (0x1 << 9) ;- (SPI) TXEMPTY Interrupt
2875
+ AT91C_SPI_SPIENS EQU (0x1 << 16) ;- (SPI) Enable Status
2876
+ // - -------- SPI_IER : (SPI Offset: 0x14) Interrupt Enable Register --------
2877
+ // - -------- SPI_IDR : (SPI Offset: 0x18) Interrupt Disable Register --------
2878
+ // - -------- SPI_IMR : (SPI Offset: 0x1c) Interrupt Mask Register --------
2879
+ // - -------- SPI_CSR : (SPI Offset: 0x30) Chip Select Register --------
2880
+ AT91C_SPI_CPOL EQU (0x1 << 0) ;- (SPI) Clock Polarity
2881
+ AT91C_SPI_NCPHA EQU (0x1 << 1) ;- (SPI) Clock Phase
2882
+ AT91C_SPI_CSAAT EQU (0x1 << 3) ;- (SPI) Chip Select Active After Transfer
2883
+ AT91C_SPI_BITS EQU (0xF << 4) ;- (SPI) Bits Per Transfer
2884
+ AT91C_SPI_BITS_8 EQU (0x0 << 4) ;- (SPI) 8 Bits Per transfer
2885
+ AT91C_SPI_BITS_9 EQU (0x1 << 4) ;- (SPI) 9 Bits Per transfer
2886
+ AT91C_SPI_BITS_10 EQU (0x2 << 4) ;- (SPI) 10 Bits Per transfer
2887
+ AT91C_SPI_BITS_11 EQU (0x3 << 4) ;- (SPI) 11 Bits Per transfer
2888
+ AT91C_SPI_BITS_12 EQU (0x4 << 4) ;- (SPI) 12 Bits Per transfer
2889
+ AT91C_SPI_BITS_13 EQU (0x5 << 4) ;- (SPI) 13 Bits Per transfer
2890
+ AT91C_SPI_BITS_14 EQU (0x6 << 4) ;- (SPI) 14 Bits Per transfer
2891
+ AT91C_SPI_BITS_15 EQU (0x7 << 4) ;- (SPI) 15 Bits Per transfer
2892
+ AT91C_SPI_BITS_16 EQU (0x8 << 4) ;- (SPI) 16 Bits Per transfer
2893
+ AT91C_SPI_SCBR EQU (0xFF << 8) ;- (SPI) Serial Clock Baud Rate
2894
+ AT91C_SPI_DLYBS EQU (0xFF << 16) ;- (SPI) Delay Before SPCK
2895
+ AT91C_SPI_DLYBCT EQU (0xFF << 24) ;- (SPI) Delay Between Consecutive Transfers
2896
+
2897
+ // - *****************************************************************************
2898
+ // - SOFTWARE API DEFINITION FOR Usart
2899
+ // - *****************************************************************************
2900
+ // - -------- US_CR : (USART Offset: 0x0) Debug Unit Control Register --------
2901
+ AT91C_US_STTBRK EQU (0x1 << 9) ;- (USART) Start Break
2902
+ AT91C_US_STPBRK EQU (0x1 << 10) ;- (USART) Stop Break
2903
+ AT91C_US_STTTO EQU (0x1 << 11) ;- (USART) Start Time-out
2904
+ AT91C_US_SENDA EQU (0x1 << 12) ;- (USART) Send Address
2905
+ AT91C_US_RSTIT EQU (0x1 << 13) ;- (USART) Reset Iterations
2906
+ AT91C_US_RSTNACK EQU (0x1 << 14) ;- (USART) Reset Non Acknowledge
2907
+ AT91C_US_RETTO EQU (0x1 << 15) ;- (USART) Rearm Time-out
2908
+ AT91C_US_DTREN EQU (0x1 << 16) ;- (USART) Data Terminal ready Enable
2909
+ AT91C_US_DTRDIS EQU (0x1 << 17) ;- (USART) Data Terminal ready Disable
2910
+ AT91C_US_RTSEN EQU (0x1 << 18) ;- (USART) Request to Send enable
2911
+ AT91C_US_RTSDIS EQU (0x1 << 19) ;- (USART) Request to Send Disable
2912
+ // - -------- US_MR : (USART Offset: 0x4) Debug Unit Mode Register --------
2913
+ AT91C_US_USMODE EQU (0xF << 0) ;- (USART) Usart mode
2914
+ AT91C_US_USMODE_NORMAL EQU (0x0) ;- (USART) Normal
2915
+ AT91C_US_USMODE_RS485 EQU (0x1) ;- (USART) RS485
2916
+ AT91C_US_USMODE_HWHSH EQU (0x2) ;- (USART) Hardware Handshaking
2917
+ AT91C_US_USMODE_MODEM EQU (0x3) ;- (USART) Modem
2918
+ AT91C_US_USMODE_ISO7816_0 EQU (0x4) ;- (USART) ISO7816 protocol: T = 0
2919
+ AT91C_US_USMODE_ISO7816_1 EQU (0x6) ;- (USART) ISO7816 protocol: T = 1
2920
+ AT91C_US_USMODE_IRDA EQU (0x8) ;- (USART) IrDA
2921
+ AT91C_US_USMODE_SWHSH EQU (0xC) ;- (USART) Software Handshaking
2922
+ AT91C_US_CLKS EQU (0x3 << 4) ;- (USART) Clock Selection (Baud Rate generator Input Clock
2923
+ AT91C_US_CLKS_CLOCK EQU (0x0 << 4) ;- (USART) Clock
2924
+ AT91C_US_CLKS_FDIV1 EQU (0x1 << 4) ;- (USART) fdiv1
2925
+ AT91C_US_CLKS_SLOW EQU (0x2 << 4) ;- (USART) slow_clock (ARM)
2926
+ AT91C_US_CLKS_EXT EQU (0x3 << 4) ;- (USART) External (SCK)
2927
+ AT91C_US_CHRL EQU (0x3 << 6) ;- (USART) Clock Selection (Baud Rate generator Input Clock
2928
+ AT91C_US_CHRL_5_BITS EQU (0x0 << 6) ;- (USART) Character Length: 5 bits
2929
+ AT91C_US_CHRL_6_BITS EQU (0x1 << 6) ;- (USART) Character Length: 6 bits
2930
+ AT91C_US_CHRL_7_BITS EQU (0x2 << 6) ;- (USART) Character Length: 7 bits
2931
+ AT91C_US_CHRL_8_BITS EQU (0x3 << 6) ;- (USART) Character Length: 8 bits
2932
+ AT91C_US_SYNC EQU (0x1 << 8) ;- (USART) Synchronous Mode Select
2933
+ AT91C_US_NBSTOP EQU (0x3 << 12) ;- (USART) Number of Stop bits
2934
+ AT91C_US_NBSTOP_1_BIT EQU (0x0 << 12) ;- (USART) 1 stop bit
2935
+ AT91C_US_NBSTOP_15_BIT EQU (0x1 << 12) ;- (USART) Asynchronous (SYNC=0) 2 stop bits Synchronous (SYNC=1) 2 stop bits
2936
+ AT91C_US_NBSTOP_2_BIT EQU (0x2 << 12) ;- (USART) 2 stop bits
2937
+ AT91C_US_MSBF EQU (0x1 << 16) ;- (USART) Bit Order
2938
+ AT91C_US_MODE9 EQU (0x1 << 17) ;- (USART) 9-bit Character length
2939
+ AT91C_US_CKLO EQU (0x1 << 18) ;- (USART) Clock Output Select
2940
+ AT91C_US_OVER EQU (0x1 << 19) ;- (USART) Over Sampling Mode
2941
+ AT91C_US_INACK EQU (0x1 << 20) ;- (USART) Inhibit Non Acknowledge
2942
+ AT91C_US_DSNACK EQU (0x1 << 21) ;- (USART) Disable Successive NACK
2943
+ AT91C_US_MAX_ITER EQU (0x1 << 24) ;- (USART) Number of Repetitions
2944
+ AT91C_US_FILTER EQU (0x1 << 28) ;- (USART) Receive Line Filter
2945
+ // - -------- US_IER : (USART Offset: 0x8) Debug Unit Interrupt Enable Register --------
2946
+ AT91C_US_RXBRK EQU (0x1 << 2) ;- (USART) Break Received/End of Break
2947
+ AT91C_US_TIMEOUT EQU (0x1 << 8) ;- (USART) Receiver Time-out
2948
+ AT91C_US_ITERATION EQU (0x1 << 10) ;- (USART) Max number of Repetitions Reached
2949
+ AT91C_US_NACK EQU (0x1 << 13) ;- (USART) Non Acknowledge
2950
+ AT91C_US_RIIC EQU (0x1 << 16) ;- (USART) Ring INdicator Input Change Flag
2951
+ AT91C_US_DSRIC EQU (0x1 << 17) ;- (USART) Data Set Ready Input Change Flag
2952
+ AT91C_US_DCDIC EQU (0x1 << 18) ;- (USART) Data Carrier Flag
2953
+ AT91C_US_CTSIC EQU (0x1 << 19) ;- (USART) Clear To Send Input Change Flag
2954
+ // - -------- US_IDR : (USART Offset: 0xc) Debug Unit Interrupt Disable Register --------
2955
+ // - -------- US_IMR : (USART Offset: 0x10) Debug Unit Interrupt Mask Register --------
2956
+ // - -------- US_CSR : (USART Offset: 0x14) Debug Unit Channel Status Register --------
2957
+ AT91C_US_RI EQU (0x1 << 20) ;- (USART) Image of RI Input
2958
+ AT91C_US_DSR EQU (0x1 << 21) ;- (USART) Image of DSR Input
2959
+ AT91C_US_DCD EQU (0x1 << 22) ;- (USART) Image of DCD Input
2960
+ AT91C_US_CTS EQU (0x1 << 23) ;- (USART) Image of CTS Input
2961
+
2962
+ // - *****************************************************************************
2963
+ // - SOFTWARE API DEFINITION FOR Synchronous Serial Controller Interface
2964
+ // - *****************************************************************************
2965
+ // - -------- SSC_CR : (SSC Offset: 0x0) SSC Control Register --------
2966
+ AT91C_SSC_RXEN EQU (0x1 << 0) ;- (SSC) Receive Enable
2967
+ AT91C_SSC_RXDIS EQU (0x1 << 1) ;- (SSC) Receive Disable
2968
+ AT91C_SSC_TXEN EQU (0x1 << 8) ;- (SSC) Transmit Enable
2969
+ AT91C_SSC_TXDIS EQU (0x1 << 9) ;- (SSC) Transmit Disable
2970
+ AT91C_SSC_SWRST EQU (0x1 << 15) ;- (SSC) Software Reset
2971
+ // - -------- SSC_RCMR : (SSC Offset: 0x10) SSC Receive Clock Mode Register --------
2972
+ AT91C_SSC_CKS EQU (0x3 << 0) ;- (SSC) Receive/Transmit Clock Selection
2973
+ AT91C_SSC_CKS_DIV EQU (0x0) ;- (SSC) Divided Clock
2974
+ AT91C_SSC_CKS_TK EQU (0x1) ;- (SSC) TK Clock signal
2975
+ AT91C_SSC_CKS_RK EQU (0x2) ;- (SSC) RK pin
2976
+ AT91C_SSC_CKO EQU (0x7 << 2) ;- (SSC) Receive/Transmit Clock Output Mode Selection
2977
+ AT91C_SSC_CKO_NONE EQU (0x0 << 2) ;- (SSC) Receive/Transmit Clock Output Mode: None RK pin: Input-only
2978
+ AT91C_SSC_CKO_CONTINOUS EQU (0x1 << 2) ;- (SSC) Continuous Receive/Transmit Clock RK pin: Output
2979
+ AT91C_SSC_CKO_DATA_TX EQU (0x2 << 2) ;- (SSC) Receive/Transmit Clock only during data transfers RK pin: Output
2980
+ AT91C_SSC_CKI EQU (0x1 << 5) ;- (SSC) Receive/Transmit Clock Inversion
2981
+ AT91C_SSC_CKG EQU (0x3 << 6) ;- (SSC) Receive/Transmit Clock Gating Selection
2982
+ AT91C_SSC_CKG_NONE EQU (0x0 << 6) ;- (SSC) Receive/Transmit Clock Gating: None, continuous clock
2983
+ AT91C_SSC_CKG_LOW EQU (0x1 << 6) ;- (SSC) Receive/Transmit Clock enabled only if RF Low
2984
+ AT91C_SSC_CKG_HIGH EQU (0x2 << 6) ;- (SSC) Receive/Transmit Clock enabled only if RF High
2985
+ AT91C_SSC_START EQU (0xF << 8) ;- (SSC) Receive/Transmit Start Selection
2986
+ AT91C_SSC_START_CONTINOUS EQU (0x0 << 8) ;- (SSC) Continuous, as soon as the receiver is enabled, and immediately after the end of transfer of the previous data.
2987
+ AT91C_SSC_START_TX EQU (0x1 << 8) ;- (SSC) Transmit/Receive start
2988
+ AT91C_SSC_START_LOW_RF EQU (0x2 << 8) ;- (SSC) Detection of a low level on RF input
2989
+ AT91C_SSC_START_HIGH_RF EQU (0x3 << 8) ;- (SSC) Detection of a high level on RF input
2990
+ AT91C_SSC_START_FALL_RF EQU (0x4 << 8) ;- (SSC) Detection of a falling edge on RF input
2991
+ AT91C_SSC_START_RISE_RF EQU (0x5 << 8) ;- (SSC) Detection of a rising edge on RF input
2992
+ AT91C_SSC_START_LEVEL_RF EQU (0x6 << 8) ;- (SSC) Detection of any level change on RF input
2993
+ AT91C_SSC_START_EDGE_RF EQU (0x7 << 8) ;- (SSC) Detection of any edge on RF input
2994
+ AT91C_SSC_START_0 EQU (0x8 << 8) ;- (SSC) Compare 0
2995
+ AT91C_SSC_STOP EQU (0x1 << 12) ;- (SSC) Receive Stop Selection
2996
+ AT91C_SSC_STTDLY EQU (0xFF << 16) ;- (SSC) Receive/Transmit Start Delay
2997
+ AT91C_SSC_PERIOD EQU (0xFF << 24) ;- (SSC) Receive/Transmit Period Divider Selection
2998
+ // - -------- SSC_RFMR : (SSC Offset: 0x14) SSC Receive Frame Mode Register --------
2999
+ AT91C_SSC_DATLEN EQU (0x1F << 0) ;- (SSC) Data Length
3000
+ AT91C_SSC_LOOP EQU (0x1 << 5) ;- (SSC) Loop Mode
3001
+ AT91C_SSC_MSBF EQU (0x1 << 7) ;- (SSC) Most Significant Bit First
3002
+ AT91C_SSC_DATNB EQU (0xF << 8) ;- (SSC) Data Number per Frame
3003
+ AT91C_SSC_FSLEN EQU (0xF << 16) ;- (SSC) Receive/Transmit Frame Sync length
3004
+ AT91C_SSC_FSOS EQU (0x7 << 20) ;- (SSC) Receive/Transmit Frame Sync Output Selection
3005
+ AT91C_SSC_FSOS_NONE EQU (0x0 << 20) ;- (SSC) Selected Receive/Transmit Frame Sync Signal: None RK pin Input-only
3006
+ AT91C_SSC_FSOS_NEGATIVE EQU (0x1 << 20) ;- (SSC) Selected Receive/Transmit Frame Sync Signal: Negative Pulse
3007
+ AT91C_SSC_FSOS_POSITIVE EQU (0x2 << 20) ;- (SSC) Selected Receive/Transmit Frame Sync Signal: Positive Pulse
3008
+ AT91C_SSC_FSOS_LOW EQU (0x3 << 20) ;- (SSC) Selected Receive/Transmit Frame Sync Signal: Driver Low during data transfer
3009
+ AT91C_SSC_FSOS_HIGH EQU (0x4 << 20) ;- (SSC) Selected Receive/Transmit Frame Sync Signal: Driver High during data transfer
3010
+ AT91C_SSC_FSOS_TOGGLE EQU (0x5 << 20) ;- (SSC) Selected Receive/Transmit Frame Sync Signal: Toggling at each start of data transfer
3011
+ AT91C_SSC_FSEDGE EQU (0x1 << 24) ;- (SSC) Frame Sync Edge Detection
3012
+ // - -------- SSC_TCMR : (SSC Offset: 0x18) SSC Transmit Clock Mode Register --------
3013
+ // - -------- SSC_TFMR : (SSC Offset: 0x1c) SSC Transmit Frame Mode Register --------
3014
+ AT91C_SSC_DATDEF EQU (0x1 << 5) ;- (SSC) Data Default Value
3015
+ AT91C_SSC_FSDEN EQU (0x1 << 23) ;- (SSC) Frame Sync Data Enable
3016
+ // - -------- SSC_SR : (SSC Offset: 0x40) SSC Status Register --------
3017
+ AT91C_SSC_TXRDY EQU (0x1 << 0) ;- (SSC) Transmit Ready
3018
+ AT91C_SSC_TXEMPTY EQU (0x1 << 1) ;- (SSC) Transmit Empty
3019
+ AT91C_SSC_ENDTX EQU (0x1 << 2) ;- (SSC) End Of Transmission
3020
+ AT91C_SSC_TXBUFE EQU (0x1 << 3) ;- (SSC) Transmit Buffer Empty
3021
+ AT91C_SSC_RXRDY EQU (0x1 << 4) ;- (SSC) Receive Ready
3022
+ AT91C_SSC_OVRUN EQU (0x1 << 5) ;- (SSC) Receive Overrun
3023
+ AT91C_SSC_ENDRX EQU (0x1 << 6) ;- (SSC) End of Reception
3024
+ AT91C_SSC_RXBUFF EQU (0x1 << 7) ;- (SSC) Receive Buffer Full
3025
+ AT91C_SSC_CP0 EQU (0x1 << 8) ;- (SSC) Compare 0
3026
+ AT91C_SSC_CP1 EQU (0x1 << 9) ;- (SSC) Compare 1
3027
+ AT91C_SSC_TXSYN EQU (0x1 << 10) ;- (SSC) Transmit Sync
3028
+ AT91C_SSC_RXSYN EQU (0x1 << 11) ;- (SSC) Receive Sync
3029
+ AT91C_SSC_TXENA EQU (0x1 << 16) ;- (SSC) Transmit Enable
3030
+ AT91C_SSC_RXENA EQU (0x1 << 17) ;- (SSC) Receive Enable
3031
+ // - -------- SSC_IER : (SSC Offset: 0x44) SSC Interrupt Enable Register --------
3032
+ // - -------- SSC_IDR : (SSC Offset: 0x48) SSC Interrupt Disable Register --------
3033
+ // - -------- SSC_IMR : (SSC Offset: 0x4c) SSC Interrupt Mask Register --------
3034
+
3035
+ // - *****************************************************************************
3036
+ // - SOFTWARE API DEFINITION FOR Two-wire Interface
3037
+ // - *****************************************************************************
3038
+ // - -------- TWI_CR : (TWI Offset: 0x0) TWI Control Register --------
3039
+ AT91C_TWI_START EQU (0x1 << 0) ;- (TWI) Send a START Condition
3040
+ AT91C_TWI_STOP EQU (0x1 << 1) ;- (TWI) Send a STOP Condition
3041
+ AT91C_TWI_MSEN EQU (0x1 << 2) ;- (TWI) TWI Master Transfer Enabled
3042
+ AT91C_TWI_MSDIS EQU (0x1 << 3) ;- (TWI) TWI Master Transfer Disabled
3043
+ AT91C_TWI_SWRST EQU (0x1 << 7) ;- (TWI) Software Reset
3044
+ // - -------- TWI_MMR : (TWI Offset: 0x4) TWI Master Mode Register --------
3045
+ AT91C_TWI_IADRSZ EQU (0x3 << 8) ;- (TWI) Internal Device Address Size
3046
+ AT91C_TWI_IADRSZ_NO EQU (0x0 << 8) ;- (TWI) No internal device address
3047
+ AT91C_TWI_IADRSZ_1_BYTE EQU (0x1 << 8) ;- (TWI) One-byte internal device address
3048
+ AT91C_TWI_IADRSZ_2_BYTE EQU (0x2 << 8) ;- (TWI) Two-byte internal device address
3049
+ AT91C_TWI_IADRSZ_3_BYTE EQU (0x3 << 8) ;- (TWI) Three-byte internal device address
3050
+ AT91C_TWI_MREAD EQU (0x1 << 12) ;- (TWI) Master Read Direction
3051
+ AT91C_TWI_DADR EQU (0x7F << 16) ;- (TWI) Device Address
3052
+ // - -------- TWI_CWGR : (TWI Offset: 0x10) TWI Clock Waveform Generator Register --------
3053
+ AT91C_TWI_CLDIV EQU (0xFF << 0) ;- (TWI) Clock Low Divider
3054
+ AT91C_TWI_CHDIV EQU (0xFF << 8) ;- (TWI) Clock High Divider
3055
+ AT91C_TWI_CKDIV EQU (0x7 << 16) ;- (TWI) Clock Divider
3056
+ // - -------- TWI_SR : (TWI Offset: 0x20) TWI Status Register --------
3057
+ AT91C_TWI_TXCOMP EQU (0x1 << 0) ;- (TWI) Transmission Completed
3058
+ AT91C_TWI_RXRDY EQU (0x1 << 1) ;- (TWI) Receive holding register ReaDY
3059
+ AT91C_TWI_TXRDY EQU (0x1 << 2) ;- (TWI) Transmit holding register ReaDY
3060
+ AT91C_TWI_OVRE EQU (0x1 << 6) ;- (TWI) Overrun Error
3061
+ AT91C_TWI_UNRE EQU (0x1 << 7) ;- (TWI) Underrun Error
3062
+ AT91C_TWI_NACK EQU (0x1 << 8) ;- (TWI) Not Acknowledged
3063
+ // - -------- TWI_IER : (TWI Offset: 0x24) TWI Interrupt Enable Register --------
3064
+ // - -------- TWI_IDR : (TWI Offset: 0x28) TWI Interrupt Disable Register --------
3065
+ // - -------- TWI_IMR : (TWI Offset: 0x2c) TWI Interrupt Mask Register --------
3066
+
3067
+ // - *****************************************************************************
3068
+ // - SOFTWARE API DEFINITION FOR PWMC Channel Interface
3069
+ // - *****************************************************************************
3070
+ // - -------- PWMC_CMR : (PWMC_CH Offset: 0x0) PWMC Channel Mode Register --------
3071
+ AT91C_PWMC_CPRE EQU (0xF << 0) ;- (PWMC_CH) Channel Pre-scaler : PWMC_CLKx
3072
+ AT91C_PWMC_CPRE_MCK EQU (0x0) ;- (PWMC_CH)
3073
+ AT91C_PWMC_CPRE_MCKA EQU (0xB) ;- (PWMC_CH)
3074
+ AT91C_PWMC_CPRE_MCKB EQU (0xC) ;- (PWMC_CH)
3075
+ AT91C_PWMC_CALG EQU (0x1 << 8) ;- (PWMC_CH) Channel Alignment
3076
+ AT91C_PWMC_CPOL EQU (0x1 << 9) ;- (PWMC_CH) Channel Polarity
3077
+ AT91C_PWMC_CPD EQU (0x1 << 10) ;- (PWMC_CH) Channel Update Period
3078
+ // - -------- PWMC_CDTYR : (PWMC_CH Offset: 0x4) PWMC Channel Duty Cycle Register --------
3079
+ AT91C_PWMC_CDTY EQU (0x0 << 0) ;- (PWMC_CH) Channel Duty Cycle
3080
+ // - -------- PWMC_CPRDR : (PWMC_CH Offset: 0x8) PWMC Channel Period Register --------
3081
+ AT91C_PWMC_CPRD EQU (0x0 << 0) ;- (PWMC_CH) Channel Period
3082
+ // - -------- PWMC_CCNTR : (PWMC_CH Offset: 0xc) PWMC Channel Counter Register --------
3083
+ AT91C_PWMC_CCNT EQU (0x0 << 0) ;- (PWMC_CH) Channel Counter
3084
+ // - -------- PWMC_CUPDR : (PWMC_CH Offset: 0x10) PWMC Channel Update Register --------
3085
+ AT91C_PWMC_CUPD EQU (0x0 << 0) ;- (PWMC_CH) Channel Update
3086
+
3087
+ // - *****************************************************************************
3088
+ // - SOFTWARE API DEFINITION FOR Pulse Width Modulation Controller Interface
3089
+ // - *****************************************************************************
3090
+ // - -------- PWMC_MR : (PWMC Offset: 0x0) PWMC Mode Register --------
3091
+ AT91C_PWMC_DIVA EQU (0xFF << 0) ;- (PWMC) CLKA divide factor.
3092
+ AT91C_PWMC_PREA EQU (0xF << 8) ;- (PWMC) Divider Input Clock Prescaler A
3093
+ AT91C_PWMC_PREA_MCK EQU (0x0 << 8) ;- (PWMC)
3094
+ AT91C_PWMC_DIVB EQU (0xFF << 16) ;- (PWMC) CLKB divide factor.
3095
+ AT91C_PWMC_PREB EQU (0xF << 24) ;- (PWMC) Divider Input Clock Prescaler B
3096
+ AT91C_PWMC_PREB_MCK EQU (0x0 << 24) ;- (PWMC)
3097
+ // - -------- PWMC_ENA : (PWMC Offset: 0x4) PWMC Enable Register --------
3098
+ AT91C_PWMC_CHID0 EQU (0x1 << 0) ;- (PWMC) Channel ID 0
3099
+ AT91C_PWMC_CHID1 EQU (0x1 << 1) ;- (PWMC) Channel ID 1
3100
+ AT91C_PWMC_CHID2 EQU (0x1 << 2) ;- (PWMC) Channel ID 2
3101
+ AT91C_PWMC_CHID3 EQU (0x1 << 3) ;- (PWMC) Channel ID 3
3102
+ // - -------- PWMC_DIS : (PWMC Offset: 0x8) PWMC Disable Register --------
3103
+ // - -------- PWMC_SR : (PWMC Offset: 0xc) PWMC Status Register --------
3104
+ // - -------- PWMC_IER : (PWMC Offset: 0x10) PWMC Interrupt Enable Register --------
3105
+ // - -------- PWMC_IDR : (PWMC Offset: 0x14) PWMC Interrupt Disable Register --------
3106
+ // - -------- PWMC_IMR : (PWMC Offset: 0x18) PWMC Interrupt Mask Register --------
3107
+ // - -------- PWMC_ISR : (PWMC Offset: 0x1c) PWMC Interrupt Status Register --------
3108
+
3109
+ // - *****************************************************************************
3110
+ // - SOFTWARE API DEFINITION FOR USB Device Interface
3111
+ // - *****************************************************************************
3112
+ // - -------- UDP_FRM_NUM : (UDP Offset: 0x0) USB Frame Number Register --------
3113
+ AT91C_UDP_FRM_NUM EQU (0x7FF << 0) ;- (UDP) Frame Number as Defined in the Packet Field Formats
3114
+ AT91C_UDP_FRM_ERR EQU (0x1 << 16) ;- (UDP) Frame Error
3115
+ AT91C_UDP_FRM_OK EQU (0x1 << 17) ;- (UDP) Frame OK
3116
+ // - -------- UDP_GLB_STATE : (UDP Offset: 0x4) USB Global State Register --------
3117
+ AT91C_UDP_FADDEN EQU (0x1 << 0) ;- (UDP) Function Address Enable
3118
+ AT91C_UDP_CONFG EQU (0x1 << 1) ;- (UDP) Configured
3119
+ AT91C_UDP_ESR EQU (0x1 << 2) ;- (UDP) Enable Send Resume
3120
+ AT91C_UDP_RSMINPR EQU (0x1 << 3) ;- (UDP) A Resume Has Been Sent to the Host
3121
+ AT91C_UDP_RMWUPE EQU (0x1 << 4) ;- (UDP) Remote Wake Up Enable
3122
+ // - -------- UDP_FADDR : (UDP Offset: 0x8) USB Function Address Register --------
3123
+ AT91C_UDP_FADD EQU (0xFF << 0) ;- (UDP) Function Address Value
3124
+ AT91C_UDP_FEN EQU (0x1 << 8) ;- (UDP) Function Enable
3125
+ // - -------- UDP_IER : (UDP Offset: 0x10) USB Interrupt Enable Register --------
3126
+ AT91C_UDP_EPINT0 EQU (0x1 << 0) ;- (UDP) Endpoint 0 Interrupt
3127
+ AT91C_UDP_EPINT1 EQU (0x1 << 1) ;- (UDP) Endpoint 0 Interrupt
3128
+ AT91C_UDP_EPINT2 EQU (0x1 << 2) ;- (UDP) Endpoint 2 Interrupt
3129
+ AT91C_UDP_EPINT3 EQU (0x1 << 3) ;- (UDP) Endpoint 3 Interrupt
3130
+ AT91C_UDP_EPINT4 EQU (0x1 << 4) ;- (UDP) Endpoint 4 Interrupt
3131
+ AT91C_UDP_EPINT5 EQU (0x1 << 5) ;- (UDP) Endpoint 5 Interrupt
3132
+ AT91C_UDP_RXSUSP EQU (0x1 << 8) ;- (UDP) USB Suspend Interrupt
3133
+ AT91C_UDP_RXRSM EQU (0x1 << 9) ;- (UDP) USB Resume Interrupt
3134
+ AT91C_UDP_EXTRSM EQU (0x1 << 10) ;- (UDP) USB External Resume Interrupt
3135
+ AT91C_UDP_SOFINT EQU (0x1 << 11) ;- (UDP) USB Start Of frame Interrupt
3136
+ AT91C_UDP_WAKEUP EQU (0x1 << 13) ;- (UDP) USB Resume Interrupt
3137
+ // - -------- UDP_IDR : (UDP Offset: 0x14) USB Interrupt Disable Register --------
3138
+ // - -------- UDP_IMR : (UDP Offset: 0x18) USB Interrupt Mask Register --------
3139
+ // - -------- UDP_ISR : (UDP Offset: 0x1c) USB Interrupt Status Register --------
3140
+ AT91C_UDP_ENDBUSRES EQU (0x1 << 12) ;- (UDP) USB End Of Bus Reset Interrupt
3141
+ // - -------- UDP_ICR : (UDP Offset: 0x20) USB Interrupt Clear Register --------
3142
+ // - -------- UDP_RST_EP : (UDP Offset: 0x28) USB Reset Endpoint Register --------
3143
+ AT91C_UDP_EP0 EQU (0x1 << 0) ;- (UDP) Reset Endpoint 0
3144
+ AT91C_UDP_EP1 EQU (0x1 << 1) ;- (UDP) Reset Endpoint 1
3145
+ AT91C_UDP_EP2 EQU (0x1 << 2) ;- (UDP) Reset Endpoint 2
3146
+ AT91C_UDP_EP3 EQU (0x1 << 3) ;- (UDP) Reset Endpoint 3
3147
+ AT91C_UDP_EP4 EQU (0x1 << 4) ;- (UDP) Reset Endpoint 4
3148
+ AT91C_UDP_EP5 EQU (0x1 << 5) ;- (UDP) Reset Endpoint 5
3149
+ // - -------- UDP_CSR : (UDP Offset: 0x30) USB Endpoint Control and Status Register --------
3150
+ AT91C_UDP_TXCOMP EQU (0x1 << 0) ;- (UDP) Generates an IN packet with data previously written in the DPR
3151
+ AT91C_UDP_RX_DATA_BK0 EQU (0x1 << 1) ;- (UDP) Receive Data Bank 0
3152
+ AT91C_UDP_RXSETUP EQU (0x1 << 2) ;- (UDP) Sends STALL to the Host (Control endpoints)
3153
+ AT91C_UDP_ISOERROR EQU (0x1 << 3) ;- (UDP) Isochronous error (Isochronous endpoints)
3154
+ AT91C_UDP_TXPKTRDY EQU (0x1 << 4) ;- (UDP) Transmit Packet Ready
3155
+ AT91C_UDP_FORCESTALL EQU (0x1 << 5) ;- (UDP) Force Stall (used by Control, Bulk and Isochronous endpoints).
3156
+ AT91C_UDP_RX_DATA_BK1 EQU (0x1 << 6) ;- (UDP) Receive Data Bank 1 (only used by endpoints with ping-pong attributes).
3157
+ AT91C_UDP_DIR EQU (0x1 << 7) ;- (UDP) Transfer Direction
3158
+ AT91C_UDP_EPTYPE EQU (0x7 << 8) ;- (UDP) Endpoint type
3159
+ AT91C_UDP_EPTYPE_CTRL EQU (0x0 << 8) ;- (UDP) Control
3160
+ AT91C_UDP_EPTYPE_ISO_OUT EQU (0x1 << 8) ;- (UDP) Isochronous OUT
3161
+ AT91C_UDP_EPTYPE_BULK_OUT EQU (0x2 << 8) ;- (UDP) Bulk OUT
3162
+ AT91C_UDP_EPTYPE_INT_OUT EQU (0x3 << 8) ;- (UDP) Interrupt OUT
3163
+ AT91C_UDP_EPTYPE_ISO_IN EQU (0x5 << 8) ;- (UDP) Isochronous IN
3164
+ AT91C_UDP_EPTYPE_BULK_IN EQU (0x6 << 8) ;- (UDP) Bulk IN
3165
+ AT91C_UDP_EPTYPE_INT_IN EQU (0x7 << 8) ;- (UDP) Interrupt IN
3166
+ AT91C_UDP_DTGLE EQU (0x1 << 11) ;- (UDP) Data Toggle
3167
+ AT91C_UDP_EPEDS EQU (0x1 << 15) ;- (UDP) Endpoint Enable Disable
3168
+ AT91C_UDP_RXBYTECNT EQU (0x7FF << 16) ;- (UDP) Number Of Bytes Available in the FIFO
3169
+ // - -------- UDP_TXVC : (UDP Offset: 0x74) Transceiver Control Register --------
3170
+ AT91C_UDP_TXVDIS EQU (0x1 << 8) ;- (UDP)
3171
+ AT91C_UDP_PUON EQU (0x1 << 9) ;- (UDP) Pull-up ON
3172
+
3173
+ // - *****************************************************************************
3174
+ // - SOFTWARE API DEFINITION FOR Timer Counter Channel Interface
3175
+ // - *****************************************************************************
3176
+ // - -------- TC_CCR : (TC Offset: 0x0) TC Channel Control Register --------
3177
+ AT91C_TC_CLKEN EQU (0x1 << 0) ;- (TC) Counter Clock Enable Command
3178
+ AT91C_TC_CLKDIS EQU (0x1 << 1) ;- (TC) Counter Clock Disable Command
3179
+ AT91C_TC_SWTRG EQU (0x1 << 2) ;- (TC) Software Trigger Command
3180
+ // - -------- TC_CMR : (TC Offset: 0x4) TC Channel Mode Register: Capture Mode / Waveform Mode --------
3181
+ AT91C_TC_CLKS EQU (0x7 << 0) ;- (TC) Clock Selection
3182
+ AT91C_TC_CLKS_TIMER_DIV1_CLOCK EQU (0x0) ;- (TC) Clock selected: TIMER_DIV1_CLOCK
3183
+ AT91C_TC_CLKS_TIMER_DIV2_CLOCK EQU (0x1) ;- (TC) Clock selected: TIMER_DIV2_CLOCK
3184
+ AT91C_TC_CLKS_TIMER_DIV3_CLOCK EQU (0x2) ;- (TC) Clock selected: TIMER_DIV3_CLOCK
3185
+ AT91C_TC_CLKS_TIMER_DIV4_CLOCK EQU (0x3) ;- (TC) Clock selected: TIMER_DIV4_CLOCK
3186
+ AT91C_TC_CLKS_TIMER_DIV5_CLOCK EQU (0x4) ;- (TC) Clock selected: TIMER_DIV5_CLOCK
3187
+ AT91C_TC_CLKS_XC0 EQU (0x5) ;- (TC) Clock selected: XC0
3188
+ AT91C_TC_CLKS_XC1 EQU (0x6) ;- (TC) Clock selected: XC1
3189
+ AT91C_TC_CLKS_XC2 EQU (0x7) ;- (TC) Clock selected: XC2
3190
+ AT91C_TC_CLKI EQU (0x1 << 3) ;- (TC) Clock Invert
3191
+ AT91C_TC_BURST EQU (0x3 << 4) ;- (TC) Burst Signal Selection
3192
+ AT91C_TC_BURST_NONE EQU (0x0 << 4) ;- (TC) The clock is not gated by an external signal
3193
+ AT91C_TC_BURST_XC0 EQU (0x1 << 4) ;- (TC) XC0 is ANDed with the selected clock
3194
+ AT91C_TC_BURST_XC1 EQU (0x2 << 4) ;- (TC) XC1 is ANDed with the selected clock
3195
+ AT91C_TC_BURST_XC2 EQU (0x3 << 4) ;- (TC) XC2 is ANDed with the selected clock
3196
+ AT91C_TC_CPCSTOP EQU (0x1 << 6) ;- (TC) Counter Clock Stopped with RC Compare
3197
+ AT91C_TC_LDBSTOP EQU (0x1 << 6) ;- (TC) Counter Clock Stopped with RB Loading
3198
+ AT91C_TC_CPCDIS EQU (0x1 << 7) ;- (TC) Counter Clock Disable with RC Compare
3199
+ AT91C_TC_LDBDIS EQU (0x1 << 7) ;- (TC) Counter Clock Disabled with RB Loading
3200
+ AT91C_TC_ETRGEDG EQU (0x3 << 8) ;- (TC) External Trigger Edge Selection
3201
+ AT91C_TC_ETRGEDG_NONE EQU (0x0 << 8) ;- (TC) Edge: None
3202
+ AT91C_TC_ETRGEDG_RISING EQU (0x1 << 8) ;- (TC) Edge: rising edge
3203
+ AT91C_TC_ETRGEDG_FALLING EQU (0x2 << 8) ;- (TC) Edge: falling edge
3204
+ AT91C_TC_ETRGEDG_BOTH EQU (0x3 << 8) ;- (TC) Edge: each edge
3205
+ AT91C_TC_EEVTEDG EQU (0x3 << 8) ;- (TC) External Event Edge Selection
3206
+ AT91C_TC_EEVTEDG_NONE EQU (0x0 << 8) ;- (TC) Edge: None
3207
+ AT91C_TC_EEVTEDG_RISING EQU (0x1 << 8) ;- (TC) Edge: rising edge
3208
+ AT91C_TC_EEVTEDG_FALLING EQU (0x2 << 8) ;- (TC) Edge: falling edge
3209
+ AT91C_TC_EEVTEDG_BOTH EQU (0x3 << 8) ;- (TC) Edge: each edge
3210
+ AT91C_TC_EEVT EQU (0x3 << 10) ;- (TC) External Event Selection
3211
+ AT91C_TC_EEVT_TIOB EQU (0x0 << 10) ;- (TC) Signal selected as external event: TIOB TIOB direction: input
3212
+ AT91C_TC_EEVT_XC0 EQU (0x1 << 10) ;- (TC) Signal selected as external event: XC0 TIOB direction: output
3213
+ AT91C_TC_EEVT_XC1 EQU (0x2 << 10) ;- (TC) Signal selected as external event: XC1 TIOB direction: output
3214
+ AT91C_TC_EEVT_XC2 EQU (0x3 << 10) ;- (TC) Signal selected as external event: XC2 TIOB direction: output
3215
+ AT91C_TC_ABETRG EQU (0x1 << 10) ;- (TC) TIOA or TIOB External Trigger Selection
3216
+ AT91C_TC_ENETRG EQU (0x1 << 12) ;- (TC) External Event Trigger enable
3217
+ AT91C_TC_WAVESEL EQU (0x3 << 13) ;- (TC) Waveform Selection
3218
+ AT91C_TC_WAVESEL_UP EQU (0x0 << 13) ;- (TC) UP mode without atomatic trigger on RC Compare
3219
+ AT91C_TC_WAVESEL_UPDOWN EQU (0x1 << 13) ;- (TC) UPDOWN mode without automatic trigger on RC Compare
3220
+ AT91C_TC_WAVESEL_UP_AUTO EQU (0x2 << 13) ;- (TC) UP mode with automatic trigger on RC Compare
3221
+ AT91C_TC_WAVESEL_UPDOWN_AUTO EQU (0x3 << 13) ;- (TC) UPDOWN mode with automatic trigger on RC Compare
3222
+ AT91C_TC_CPCTRG EQU (0x1 << 14) ;- (TC) RC Compare Trigger Enable
3223
+ AT91C_TC_WAVE EQU (0x1 << 15) ;- (TC)
3224
+ AT91C_TC_ACPA EQU (0x3 << 16) ;- (TC) RA Compare Effect on TIOA
3225
+ AT91C_TC_ACPA_NONE EQU (0x0 << 16) ;- (TC) Effect: none
3226
+ AT91C_TC_ACPA_SET EQU (0x1 << 16) ;- (TC) Effect: set
3227
+ AT91C_TC_ACPA_CLEAR EQU (0x2 << 16) ;- (TC) Effect: clear
3228
+ AT91C_TC_ACPA_TOGGLE EQU (0x3 << 16) ;- (TC) Effect: toggle
3229
+ AT91C_TC_LDRA EQU (0x3 << 16) ;- (TC) RA Loading Selection
3230
+ AT91C_TC_LDRA_NONE EQU (0x0 << 16) ;- (TC) Edge: None
3231
+ AT91C_TC_LDRA_RISING EQU (0x1 << 16) ;- (TC) Edge: rising edge of TIOA
3232
+ AT91C_TC_LDRA_FALLING EQU (0x2 << 16) ;- (TC) Edge: falling edge of TIOA
3233
+ AT91C_TC_LDRA_BOTH EQU (0x3 << 16) ;- (TC) Edge: each edge of TIOA
3234
+ AT91C_TC_ACPC EQU (0x3 << 18) ;- (TC) RC Compare Effect on TIOA
3235
+ AT91C_TC_ACPC_NONE EQU (0x0 << 18) ;- (TC) Effect: none
3236
+ AT91C_TC_ACPC_SET EQU (0x1 << 18) ;- (TC) Effect: set
3237
+ AT91C_TC_ACPC_CLEAR EQU (0x2 << 18) ;- (TC) Effect: clear
3238
+ AT91C_TC_ACPC_TOGGLE EQU (0x3 << 18) ;- (TC) Effect: toggle
3239
+ AT91C_TC_LDRB EQU (0x3 << 18) ;- (TC) RB Loading Selection
3240
+ AT91C_TC_LDRB_NONE EQU (0x0 << 18) ;- (TC) Edge: None
3241
+ AT91C_TC_LDRB_RISING EQU (0x1 << 18) ;- (TC) Edge: rising edge of TIOA
3242
+ AT91C_TC_LDRB_FALLING EQU (0x2 << 18) ;- (TC) Edge: falling edge of TIOA
3243
+ AT91C_TC_LDRB_BOTH EQU (0x3 << 18) ;- (TC) Edge: each edge of TIOA
3244
+ AT91C_TC_AEEVT EQU (0x3 << 20) ;- (TC) External Event Effect on TIOA
3245
+ AT91C_TC_AEEVT_NONE EQU (0x0 << 20) ;- (TC) Effect: none
3246
+ AT91C_TC_AEEVT_SET EQU (0x1 << 20) ;- (TC) Effect: set
3247
+ AT91C_TC_AEEVT_CLEAR EQU (0x2 << 20) ;- (TC) Effect: clear
3248
+ AT91C_TC_AEEVT_TOGGLE EQU (0x3 << 20) ;- (TC) Effect: toggle
3249
+ AT91C_TC_ASWTRG EQU (0x3 << 22) ;- (TC) Software Trigger Effect on TIOA
3250
+ AT91C_TC_ASWTRG_NONE EQU (0x0 << 22) ;- (TC) Effect: none
3251
+ AT91C_TC_ASWTRG_SET EQU (0x1 << 22) ;- (TC) Effect: set
3252
+ AT91C_TC_ASWTRG_CLEAR EQU (0x2 << 22) ;- (TC) Effect: clear
3253
+ AT91C_TC_ASWTRG_TOGGLE EQU (0x3 << 22) ;- (TC) Effect: toggle
3254
+ AT91C_TC_BCPB EQU (0x3 << 24) ;- (TC) RB Compare Effect on TIOB
3255
+ AT91C_TC_BCPB_NONE EQU (0x0 << 24) ;- (TC) Effect: none
3256
+ AT91C_TC_BCPB_SET EQU (0x1 << 24) ;- (TC) Effect: set
3257
+ AT91C_TC_BCPB_CLEAR EQU (0x2 << 24) ;- (TC) Effect: clear
3258
+ AT91C_TC_BCPB_TOGGLE EQU (0x3 << 24) ;- (TC) Effect: toggle
3259
+ AT91C_TC_BCPC EQU (0x3 << 26) ;- (TC) RC Compare Effect on TIOB
3260
+ AT91C_TC_BCPC_NONE EQU (0x0 << 26) ;- (TC) Effect: none
3261
+ AT91C_TC_BCPC_SET EQU (0x1 << 26) ;- (TC) Effect: set
3262
+ AT91C_TC_BCPC_CLEAR EQU (0x2 << 26) ;- (TC) Effect: clear
3263
+ AT91C_TC_BCPC_TOGGLE EQU (0x3 << 26) ;- (TC) Effect: toggle
3264
+ AT91C_TC_BEEVT EQU (0x3 << 28) ;- (TC) External Event Effect on TIOB
3265
+ AT91C_TC_BEEVT_NONE EQU (0x0 << 28) ;- (TC) Effect: none
3266
+ AT91C_TC_BEEVT_SET EQU (0x1 << 28) ;- (TC) Effect: set
3267
+ AT91C_TC_BEEVT_CLEAR EQU (0x2 << 28) ;- (TC) Effect: clear
3268
+ AT91C_TC_BEEVT_TOGGLE EQU (0x3 << 28) ;- (TC) Effect: toggle
3269
+ AT91C_TC_BSWTRG EQU (0x3 << 30) ;- (TC) Software Trigger Effect on TIOB
3270
+ AT91C_TC_BSWTRG_NONE EQU (0x0 << 30) ;- (TC) Effect: none
3271
+ AT91C_TC_BSWTRG_SET EQU (0x1 << 30) ;- (TC) Effect: set
3272
+ AT91C_TC_BSWTRG_CLEAR EQU (0x2 << 30) ;- (TC) Effect: clear
3273
+ AT91C_TC_BSWTRG_TOGGLE EQU (0x3 << 30) ;- (TC) Effect: toggle
3274
+ // - -------- TC_SR : (TC Offset: 0x20) TC Channel Status Register --------
3275
+ AT91C_TC_COVFS EQU (0x1 << 0) ;- (TC) Counter Overflow
3276
+ AT91C_TC_LOVRS EQU (0x1 << 1) ;- (TC) Load Overrun
3277
+ AT91C_TC_CPAS EQU (0x1 << 2) ;- (TC) RA Compare
3278
+ AT91C_TC_CPBS EQU (0x1 << 3) ;- (TC) RB Compare
3279
+ AT91C_TC_CPCS EQU (0x1 << 4) ;- (TC) RC Compare
3280
+ AT91C_TC_LDRAS EQU (0x1 << 5) ;- (TC) RA Loading
3281
+ AT91C_TC_LDRBS EQU (0x1 << 6) ;- (TC) RB Loading
3282
+ AT91C_TC_ETRGS EQU (0x1 << 7) ;- (TC) External Trigger
3283
+ AT91C_TC_CLKSTA EQU (0x1 << 16) ;- (TC) Clock Enabling
3284
+ AT91C_TC_MTIOA EQU (0x1 << 17) ;- (TC) TIOA Mirror
3285
+ AT91C_TC_MTIOB EQU (0x1 << 18) ;- (TC) TIOA Mirror
3286
+ // - -------- TC_IER : (TC Offset: 0x24) TC Channel Interrupt Enable Register --------
3287
+ // - -------- TC_IDR : (TC Offset: 0x28) TC Channel Interrupt Disable Register --------
3288
+ // - -------- TC_IMR : (TC Offset: 0x2c) TC Channel Interrupt Mask Register --------
3289
+
3290
+ // - *****************************************************************************
3291
+ // - SOFTWARE API DEFINITION FOR Timer Counter Interface
3292
+ // - *****************************************************************************
3293
+ // - -------- TCB_BCR : (TCB Offset: 0xc0) TC Block Control Register --------
3294
+ AT91C_TCB_SYNC EQU (0x1 << 0) ;- (TCB) Synchro Command
3295
+ // - -------- TCB_BMR : (TCB Offset: 0xc4) TC Block Mode Register --------
3296
+ AT91C_TCB_TC0XC0S EQU (0x3 << 0) ;- (TCB) External Clock Signal 0 Selection
3297
+ AT91C_TCB_TC0XC0S_TCLK0 EQU (0x0) ;- (TCB) TCLK0 connected to XC0
3298
+ AT91C_TCB_TC0XC0S_NONE EQU (0x1) ;- (TCB) None signal connected to XC0
3299
+ AT91C_TCB_TC0XC0S_TIOA1 EQU (0x2) ;- (TCB) TIOA1 connected to XC0
3300
+ AT91C_TCB_TC0XC0S_TIOA2 EQU (0x3) ;- (TCB) TIOA2 connected to XC0
3301
+ AT91C_TCB_TC1XC1S EQU (0x3 << 2) ;- (TCB) External Clock Signal 1 Selection
3302
+ AT91C_TCB_TC1XC1S_TCLK1 EQU (0x0 << 2) ;- (TCB) TCLK1 connected to XC1
3303
+ AT91C_TCB_TC1XC1S_NONE EQU (0x1 << 2) ;- (TCB) None signal connected to XC1
3304
+ AT91C_TCB_TC1XC1S_TIOA0 EQU (0x2 << 2) ;- (TCB) TIOA0 connected to XC1
3305
+ AT91C_TCB_TC1XC1S_TIOA2 EQU (0x3 << 2) ;- (TCB) TIOA2 connected to XC1
3306
+ AT91C_TCB_TC2XC2S EQU (0x3 << 4) ;- (TCB) External Clock Signal 2 Selection
3307
+ AT91C_TCB_TC2XC2S_TCLK2 EQU (0x0 << 4) ;- (TCB) TCLK2 connected to XC2
3308
+ AT91C_TCB_TC2XC2S_NONE EQU (0x1 << 4) ;- (TCB) None signal connected to XC2
3309
+ AT91C_TCB_TC2XC2S_TIOA0 EQU (0x2 << 4) ;- (TCB) TIOA0 connected to XC2
3310
+ AT91C_TCB_TC2XC2S_TIOA1 EQU (0x3 << 4) ;- (TCB) TIOA2 connected to XC2
3311
+
3312
+ // - *****************************************************************************
3313
+ // - SOFTWARE API DEFINITION FOR Control Area Network MailBox Interface
3314
+ // - *****************************************************************************
3315
+ // - -------- CAN_MMR : (CAN_MB Offset: 0x0) CAN Message Mode Register --------
3316
+ AT91C_CAN_MTIMEMARK EQU (0xFFFF << 0) ;- (CAN_MB) Mailbox Timemark
3317
+ AT91C_CAN_PRIOR EQU (0xF << 16) ;- (CAN_MB) Mailbox Priority
3318
+ AT91C_CAN_MOT EQU (0x7 << 24) ;- (CAN_MB) Mailbox Object Type
3319
+ AT91C_CAN_MOT_DIS EQU (0x0 << 24) ;- (CAN_MB)
3320
+ AT91C_CAN_MOT_RX EQU (0x1 << 24) ;- (CAN_MB)
3321
+ AT91C_CAN_MOT_RXOVERWRITE EQU (0x2 << 24) ;- (CAN_MB)
3322
+ AT91C_CAN_MOT_TX EQU (0x3 << 24) ;- (CAN_MB)
3323
+ AT91C_CAN_MOT_CONSUMER EQU (0x4 << 24) ;- (CAN_MB)
3324
+ AT91C_CAN_MOT_PRODUCER EQU (0x5 << 24) ;- (CAN_MB)
3325
+ // - -------- CAN_MAM : (CAN_MB Offset: 0x4) CAN Message Acceptance Mask Register --------
3326
+ AT91C_CAN_MIDvB EQU (0x3FFFF << 0) ;- (CAN_MB) Complementary bits for identifier in extended mode
3327
+ AT91C_CAN_MIDvA EQU (0x7FF << 18) ;- (CAN_MB) Identifier for standard frame mode
3328
+ AT91C_CAN_MIDE EQU (0x1 << 29) ;- (CAN_MB) Identifier Version
3329
+ // - -------- CAN_MID : (CAN_MB Offset: 0x8) CAN Message ID Register --------
3330
+ // - -------- CAN_MFID : (CAN_MB Offset: 0xc) CAN Message Family ID Register --------
3331
+ // - -------- CAN_MSR : (CAN_MB Offset: 0x10) CAN Message Status Register --------
3332
+ AT91C_CAN_MTIMESTAMP EQU (0xFFFF << 0) ;- (CAN_MB) Timer Value
3333
+ AT91C_CAN_MDLC EQU (0xF << 16) ;- (CAN_MB) Mailbox Data Length Code
3334
+ AT91C_CAN_MRTR EQU (0x1 << 20) ;- (CAN_MB) Mailbox Remote Transmission Request
3335
+ AT91C_CAN_MABT EQU (0x1 << 22) ;- (CAN_MB) Mailbox Message Abort
3336
+ AT91C_CAN_MRDY EQU (0x1 << 23) ;- (CAN_MB) Mailbox Ready
3337
+ AT91C_CAN_MMI EQU (0x1 << 24) ;- (CAN_MB) Mailbox Message Ignored
3338
+ // - -------- CAN_MDL : (CAN_MB Offset: 0x14) CAN Message Data Low Register --------
3339
+ // - -------- CAN_MDH : (CAN_MB Offset: 0x18) CAN Message Data High Register --------
3340
+ // - -------- CAN_MCR : (CAN_MB Offset: 0x1c) CAN Message Control Register --------
3341
+ AT91C_CAN_MACR EQU (0x1 << 22) ;- (CAN_MB) Abort Request for Mailbox
3342
+ AT91C_CAN_MTCR EQU (0x1 << 23) ;- (CAN_MB) Mailbox Transfer Command
3343
+
3344
+ // - *****************************************************************************
3345
+ // - SOFTWARE API DEFINITION FOR Control Area Network Interface
3346
+ // - *****************************************************************************
3347
+ // - -------- CAN_MR : (CAN Offset: 0x0) CAN Mode Register --------
3348
+ AT91C_CAN_CANEN EQU (0x1 << 0) ;- (CAN) CAN Controller Enable
3349
+ AT91C_CAN_LPM EQU (0x1 << 1) ;- (CAN) Disable/Enable Low Power Mode
3350
+ AT91C_CAN_ABM EQU (0x1 << 2) ;- (CAN) Disable/Enable Autobaud/Listen Mode
3351
+ AT91C_CAN_OVL EQU (0x1 << 3) ;- (CAN) Disable/Enable Overload Frame
3352
+ AT91C_CAN_TEOF EQU (0x1 << 4) ;- (CAN) Time Stamp messages at each end of Frame
3353
+ AT91C_CAN_TTM EQU (0x1 << 5) ;- (CAN) Disable/Enable Time Trigger Mode
3354
+ AT91C_CAN_TIMFRZ EQU (0x1 << 6) ;- (CAN) Enable Timer Freeze
3355
+ AT91C_CAN_DRPT EQU (0x1 << 7) ;- (CAN) Disable Repeat
3356
+ // - -------- CAN_IER : (CAN Offset: 0x4) CAN Interrupt Enable Register --------
3357
+ AT91C_CAN_MB0 EQU (0x1 << 0) ;- (CAN) Mailbox 0 Flag
3358
+ AT91C_CAN_MB1 EQU (0x1 << 1) ;- (CAN) Mailbox 1 Flag
3359
+ AT91C_CAN_MB2 EQU (0x1 << 2) ;- (CAN) Mailbox 2 Flag
3360
+ AT91C_CAN_MB3 EQU (0x1 << 3) ;- (CAN) Mailbox 3 Flag
3361
+ AT91C_CAN_MB4 EQU (0x1 << 4) ;- (CAN) Mailbox 4 Flag
3362
+ AT91C_CAN_MB5 EQU (0x1 << 5) ;- (CAN) Mailbox 5 Flag
3363
+ AT91C_CAN_MB6 EQU (0x1 << 6) ;- (CAN) Mailbox 6 Flag
3364
+ AT91C_CAN_MB7 EQU (0x1 << 7) ;- (CAN) Mailbox 7 Flag
3365
+ AT91C_CAN_MB8 EQU (0x1 << 8) ;- (CAN) Mailbox 8 Flag
3366
+ AT91C_CAN_MB9 EQU (0x1 << 9) ;- (CAN) Mailbox 9 Flag
3367
+ AT91C_CAN_MB10 EQU (0x1 << 10) ;- (CAN) Mailbox 10 Flag
3368
+ AT91C_CAN_MB11 EQU (0x1 << 11) ;- (CAN) Mailbox 11 Flag
3369
+ AT91C_CAN_MB12 EQU (0x1 << 12) ;- (CAN) Mailbox 12 Flag
3370
+ AT91C_CAN_MB13 EQU (0x1 << 13) ;- (CAN) Mailbox 13 Flag
3371
+ AT91C_CAN_MB14 EQU (0x1 << 14) ;- (CAN) Mailbox 14 Flag
3372
+ AT91C_CAN_MB15 EQU (0x1 << 15) ;- (CAN) Mailbox 15 Flag
3373
+ AT91C_CAN_ERRA EQU (0x1 << 16) ;- (CAN) Error Active Mode Flag
3374
+ AT91C_CAN_WARN EQU (0x1 << 17) ;- (CAN) Warning Limit Flag
3375
+ AT91C_CAN_ERRP EQU (0x1 << 18) ;- (CAN) Error Passive Mode Flag
3376
+ AT91C_CAN_BOFF EQU (0x1 << 19) ;- (CAN) Bus Off Mode Flag
3377
+ AT91C_CAN_SLEEP EQU (0x1 << 20) ;- (CAN) Sleep Flag
3378
+ AT91C_CAN_WAKEUP EQU (0x1 << 21) ;- (CAN) Wakeup Flag
3379
+ AT91C_CAN_TOVF EQU (0x1 << 22) ;- (CAN) Timer Overflow Flag
3380
+ AT91C_CAN_TSTP EQU (0x1 << 23) ;- (CAN) Timestamp Flag
3381
+ AT91C_CAN_CERR EQU (0x1 << 24) ;- (CAN) CRC Error
3382
+ AT91C_CAN_SERR EQU (0x1 << 25) ;- (CAN) Stuffing Error
3383
+ AT91C_CAN_AERR EQU (0x1 << 26) ;- (CAN) Acknowledgment Error
3384
+ AT91C_CAN_FERR EQU (0x1 << 27) ;- (CAN) Form Error
3385
+ AT91C_CAN_BERR EQU (0x1 << 28) ;- (CAN) Bit Error
3386
+ // - -------- CAN_IDR : (CAN Offset: 0x8) CAN Interrupt Disable Register --------
3387
+ // - -------- CAN_IMR : (CAN Offset: 0xc) CAN Interrupt Mask Register --------
3388
+ // - -------- CAN_SR : (CAN Offset: 0x10) CAN Status Register --------
3389
+ AT91C_CAN_RBSY EQU (0x1 << 29) ;- (CAN) Receiver Busy
3390
+ AT91C_CAN_TBSY EQU (0x1 << 30) ;- (CAN) Transmitter Busy
3391
+ AT91C_CAN_OVLY EQU (0x1 << 31) ;- (CAN) Overload Busy
3392
+ // - -------- CAN_BR : (CAN Offset: 0x14) CAN Baudrate Register --------
3393
+ AT91C_CAN_PHASE2 EQU (0x7 << 0) ;- (CAN) Phase 2 segment
3394
+ AT91C_CAN_PHASE1 EQU (0x7 << 4) ;- (CAN) Phase 1 segment
3395
+ AT91C_CAN_PROPAG EQU (0x7 << 8) ;- (CAN) Programmation time segment
3396
+ AT91C_CAN_SYNC EQU (0x3 << 12) ;- (CAN) Re-synchronization jump width segment
3397
+ AT91C_CAN_BRP EQU (0x7F << 16) ;- (CAN) Baudrate Prescaler
3398
+ AT91C_CAN_SMP EQU (0x1 << 24) ;- (CAN) Sampling mode
3399
+ // - -------- CAN_TIM : (CAN Offset: 0x18) CAN Timer Register --------
3400
+ AT91C_CAN_TIMER EQU (0xFFFF << 0) ;- (CAN) Timer field
3401
+ // - -------- CAN_TIMESTP : (CAN Offset: 0x1c) CAN Timestamp Register --------
3402
+ // - -------- CAN_ECR : (CAN Offset: 0x20) CAN Error Counter Register --------
3403
+ AT91C_CAN_REC EQU (0xFF << 0) ;- (CAN) Receive Error Counter
3404
+ AT91C_CAN_TEC EQU (0xFF << 16) ;- (CAN) Transmit Error Counter
3405
+ // - -------- CAN_TCR : (CAN Offset: 0x24) CAN Transfer Command Register --------
3406
+ AT91C_CAN_TIMRST EQU (0x1 << 31) ;- (CAN) Timer Reset Field
3407
+ // - -------- CAN_ACR : (CAN Offset: 0x28) CAN Abort Command Register --------
3408
+
3409
+ // - *****************************************************************************
3410
+ // - SOFTWARE API DEFINITION FOR Ethernet MAC 10/100
3411
+ // - *****************************************************************************
3412
+ // - -------- EMAC_NCR : (EMAC Offset: 0x0) --------
3413
+ AT91C_EMAC_LB EQU (0x1 << 0) ;- (EMAC) Loopback. Optional. When set, loopback signal is at high level.
3414
+ AT91C_EMAC_LLB EQU (0x1 << 1) ;- (EMAC) Loopback local.
3415
+ AT91C_EMAC_RE EQU (0x1 << 2) ;- (EMAC) Receive enable.
3416
+ AT91C_EMAC_TE EQU (0x1 << 3) ;- (EMAC) Transmit enable.
3417
+ AT91C_EMAC_MPE EQU (0x1 << 4) ;- (EMAC) Management port enable.
3418
+ AT91C_EMAC_CLRSTAT EQU (0x1 << 5) ;- (EMAC) Clear statistics registers.
3419
+ AT91C_EMAC_INCSTAT EQU (0x1 << 6) ;- (EMAC) Increment statistics registers.
3420
+ AT91C_EMAC_WESTAT EQU (0x1 << 7) ;- (EMAC) Write enable for statistics registers.
3421
+ AT91C_EMAC_BP EQU (0x1 << 8) ;- (EMAC) Back pressure.
3422
+ AT91C_EMAC_TSTART EQU (0x1 << 9) ;- (EMAC) Start Transmission.
3423
+ AT91C_EMAC_THALT EQU (0x1 << 10) ;- (EMAC) Transmission Halt.
3424
+ AT91C_EMAC_TPFR EQU (0x1 << 11) ;- (EMAC) Transmit pause frame
3425
+ AT91C_EMAC_TZQ EQU (0x1 << 12) ;- (EMAC) Transmit zero quantum pause frame
3426
+ // - -------- EMAC_NCFGR : (EMAC Offset: 0x4) Network Configuration Register --------
3427
+ AT91C_EMAC_SPD EQU (0x1 << 0) ;- (EMAC) Speed.
3428
+ AT91C_EMAC_FD EQU (0x1 << 1) ;- (EMAC) Full duplex.
3429
+ AT91C_EMAC_JFRAME EQU (0x1 << 3) ;- (EMAC) Jumbo Frames.
3430
+ AT91C_EMAC_CAF EQU (0x1 << 4) ;- (EMAC) Copy all frames.
3431
+ AT91C_EMAC_NBC EQU (0x1 << 5) ;- (EMAC) No broadcast.
3432
+ AT91C_EMAC_MTI EQU (0x1 << 6) ;- (EMAC) Multicast hash event enable
3433
+ AT91C_EMAC_UNI EQU (0x1 << 7) ;- (EMAC) Unicast hash enable.
3434
+ AT91C_EMAC_BIG EQU (0x1 << 8) ;- (EMAC) Receive 1522 bytes.
3435
+ AT91C_EMAC_EAE EQU (0x1 << 9) ;- (EMAC) External address match enable.
3436
+ AT91C_EMAC_CLK EQU (0x3 << 10) ;- (EMAC)
3437
+ AT91C_EMAC_CLK_HCLK_8 EQU (0x0 << 10) ;- (EMAC) HCLK divided by 8
3438
+ AT91C_EMAC_CLK_HCLK_16 EQU (0x1 << 10) ;- (EMAC) HCLK divided by 16
3439
+ AT91C_EMAC_CLK_HCLK_32 EQU (0x2 << 10) ;- (EMAC) HCLK divided by 32
3440
+ AT91C_EMAC_CLK_HCLK_64 EQU (0x3 << 10) ;- (EMAC) HCLK divided by 64
3441
+ AT91C_EMAC_RTY EQU (0x1 << 12) ;- (EMAC)
3442
+ AT91C_EMAC_PAE EQU (0x1 << 13) ;- (EMAC)
3443
+ AT91C_EMAC_RBOF EQU (0x3 << 14) ;- (EMAC)
3444
+ AT91C_EMAC_RBOF_OFFSET_0 EQU (0x0 << 14) ;- (EMAC) no offset from start of receive buffer
3445
+ AT91C_EMAC_RBOF_OFFSET_1 EQU (0x1 << 14) ;- (EMAC) one byte offset from start of receive buffer
3446
+ AT91C_EMAC_RBOF_OFFSET_2 EQU (0x2 << 14) ;- (EMAC) two bytes offset from start of receive buffer
3447
+ AT91C_EMAC_RBOF_OFFSET_3 EQU (0x3 << 14) ;- (EMAC) three bytes offset from start of receive buffer
3448
+ AT91C_EMAC_RLCE EQU (0x1 << 16) ;- (EMAC) Receive Length field Checking Enable
3449
+ AT91C_EMAC_DRFCS EQU (0x1 << 17) ;- (EMAC) Discard Receive FCS
3450
+ AT91C_EMAC_EFRHD EQU (0x1 << 18) ;- (EMAC)
3451
+ AT91C_EMAC_IRXFCS EQU (0x1 << 19) ;- (EMAC) Ignore RX FCS
3452
+ // - -------- EMAC_NSR : (EMAC Offset: 0x8) Network Status Register --------
3453
+ AT91C_EMAC_LINKR EQU (0x1 << 0) ;- (EMAC)
3454
+ AT91C_EMAC_MDIO EQU (0x1 << 1) ;- (EMAC)
3455
+ AT91C_EMAC_IDLE EQU (0x1 << 2) ;- (EMAC)
3456
+ // - -------- EMAC_TSR : (EMAC Offset: 0x14) Transmit Status Register --------
3457
+ AT91C_EMAC_UBR EQU (0x1 << 0) ;- (EMAC)
3458
+ AT91C_EMAC_COL EQU (0x1 << 1) ;- (EMAC)
3459
+ AT91C_EMAC_RLES EQU (0x1 << 2) ;- (EMAC)
3460
+ AT91C_EMAC_TGO EQU (0x1 << 3) ;- (EMAC) Transmit Go
3461
+ AT91C_EMAC_BEX EQU (0x1 << 4) ;- (EMAC) Buffers exhausted mid frame
3462
+ AT91C_EMAC_COMP EQU (0x1 << 5) ;- (EMAC)
3463
+ AT91C_EMAC_UND EQU (0x1 << 6) ;- (EMAC)
3464
+ // - -------- EMAC_RSR : (EMAC Offset: 0x20) Receive Status Register --------
3465
+ AT91C_EMAC_BNA EQU (0x1 << 0) ;- (EMAC)
3466
+ AT91C_EMAC_REC EQU (0x1 << 1) ;- (EMAC)
3467
+ AT91C_EMAC_OVR EQU (0x1 << 2) ;- (EMAC)
3468
+ // - -------- EMAC_ISR : (EMAC Offset: 0x24) Interrupt Status Register --------
3469
+ AT91C_EMAC_MFD EQU (0x1 << 0) ;- (EMAC)
3470
+ AT91C_EMAC_RCOMP EQU (0x1 << 1) ;- (EMAC)
3471
+ AT91C_EMAC_RXUBR EQU (0x1 << 2) ;- (EMAC)
3472
+ AT91C_EMAC_TXUBR EQU (0x1 << 3) ;- (EMAC)
3473
+ AT91C_EMAC_TUNDR EQU (0x1 << 4) ;- (EMAC)
3474
+ AT91C_EMAC_RLEX EQU (0x1 << 5) ;- (EMAC)
3475
+ AT91C_EMAC_TXERR EQU (0x1 << 6) ;- (EMAC)
3476
+ AT91C_EMAC_TCOMP EQU (0x1 << 7) ;- (EMAC)
3477
+ AT91C_EMAC_LINK EQU (0x1 << 9) ;- (EMAC)
3478
+ AT91C_EMAC_ROVR EQU (0x1 << 10) ;- (EMAC)
3479
+ AT91C_EMAC_HRESP EQU (0x1 << 11) ;- (EMAC)
3480
+ AT91C_EMAC_PFRE EQU (0x1 << 12) ;- (EMAC)
3481
+ AT91C_EMAC_PTZ EQU (0x1 << 13) ;- (EMAC)
3482
+ // - -------- EMAC_IER : (EMAC Offset: 0x28) Interrupt Enable Register --------
3483
+ // - -------- EMAC_IDR : (EMAC Offset: 0x2c) Interrupt Disable Register --------
3484
+ // - -------- EMAC_IMR : (EMAC Offset: 0x30) Interrupt Mask Register --------
3485
+ // - -------- EMAC_MAN : (EMAC Offset: 0x34) PHY Maintenance Register --------
3486
+ AT91C_EMAC_DATA EQU (0xFFFF << 0) ;- (EMAC)
3487
+ AT91C_EMAC_CODE EQU (0x3 << 16) ;- (EMAC)
3488
+ AT91C_EMAC_REGA EQU (0x1F << 18) ;- (EMAC)
3489
+ AT91C_EMAC_PHYA EQU (0x1F << 23) ;- (EMAC)
3490
+ AT91C_EMAC_RW EQU (0x3 << 28) ;- (EMAC)
3491
+ AT91C_EMAC_SOF EQU (0x3 << 30) ;- (EMAC)
3492
+ // - -------- EMAC_USRIO : (EMAC Offset: 0xc0) USER Input Output Register --------
3493
+ AT91C_EMAC_RMII EQU (0x1 << 0) ;- (EMAC) Reduce MII
3494
+ AT91C_EMAC_CLKEN EQU (0x1 << 1) ;- (EMAC) Clock Enable
3495
+ // - -------- EMAC_WOL : (EMAC Offset: 0xc4) Wake On LAN Register --------
3496
+ AT91C_EMAC_IP EQU (0xFFFF << 0) ;- (EMAC) ARP request IP address
3497
+ AT91C_EMAC_MAG EQU (0x1 << 16) ;- (EMAC) Magic packet event enable
3498
+ AT91C_EMAC_ARP EQU (0x1 << 17) ;- (EMAC) ARP request event enable
3499
+ AT91C_EMAC_SA1 EQU (0x1 << 18) ;- (EMAC) Specific address register 1 event enable
3500
+ // - -------- EMAC_REV : (EMAC Offset: 0xfc) Revision Register --------
3501
+ AT91C_EMAC_REVREF EQU (0xFFFF << 0) ;- (EMAC)
3502
+ AT91C_EMAC_PARTREF EQU (0xFFFF << 16) ;- (EMAC)
3503
+
3504
+ // - *****************************************************************************
3505
+ // - SOFTWARE API DEFINITION FOR Analog to Digital Convertor
3506
+ // - *****************************************************************************
3507
+ // - -------- ADC_CR : (ADC Offset: 0x0) ADC Control Register --------
3508
+ AT91C_ADC_SWRST EQU (0x1 << 0) ;- (ADC) Software Reset
3509
+ AT91C_ADC_START EQU (0x1 << 1) ;- (ADC) Start Conversion
3510
+ // - -------- ADC_MR : (ADC Offset: 0x4) ADC Mode Register --------
3511
+ AT91C_ADC_TRGEN EQU (0x1 << 0) ;- (ADC) Trigger Enable
3512
+ AT91C_ADC_TRGEN_DIS EQU (0x0) ;- (ADC) Hradware triggers are disabled. Starting a conversion is only possible by software
3513
+ AT91C_ADC_TRGEN_EN EQU (0x1) ;- (ADC) Hardware trigger selected by TRGSEL field is enabled.
3514
+ AT91C_ADC_TRGSEL EQU (0x7 << 1) ;- (ADC) Trigger Selection
3515
+ AT91C_ADC_TRGSEL_TIOA0 EQU (0x0 << 1) ;- (ADC) Selected TRGSEL = TIAO0
3516
+ AT91C_ADC_TRGSEL_TIOA1 EQU (0x1 << 1) ;- (ADC) Selected TRGSEL = TIAO1
3517
+ AT91C_ADC_TRGSEL_TIOA2 EQU (0x2 << 1) ;- (ADC) Selected TRGSEL = TIAO2
3518
+ AT91C_ADC_TRGSEL_TIOA3 EQU (0x3 << 1) ;- (ADC) Selected TRGSEL = TIAO3
3519
+ AT91C_ADC_TRGSEL_TIOA4 EQU (0x4 << 1) ;- (ADC) Selected TRGSEL = TIAO4
3520
+ AT91C_ADC_TRGSEL_TIOA5 EQU (0x5 << 1) ;- (ADC) Selected TRGSEL = TIAO5
3521
+ AT91C_ADC_TRGSEL_EXT EQU (0x6 << 1) ;- (ADC) Selected TRGSEL = External Trigger
3522
+ AT91C_ADC_LOWRES EQU (0x1 << 4) ;- (ADC) Resolution.
3523
+ AT91C_ADC_LOWRES_10_BIT EQU (0x0 << 4) ;- (ADC) 10-bit resolution
3524
+ AT91C_ADC_LOWRES_8_BIT EQU (0x1 << 4) ;- (ADC) 8-bit resolution
3525
+ AT91C_ADC_SLEEP EQU (0x1 << 5) ;- (ADC) Sleep Mode
3526
+ AT91C_ADC_SLEEP_NORMAL_MODE EQU (0x0 << 5) ;- (ADC) Normal Mode
3527
+ AT91C_ADC_SLEEP_MODE EQU (0x1 << 5) ;- (ADC) Sleep Mode
3528
+ AT91C_ADC_PRESCAL EQU (0x3F << 8) ;- (ADC) Prescaler rate selection
3529
+ AT91C_ADC_STARTUP EQU (0x1F << 16) ;- (ADC) Startup Time
3530
+ AT91C_ADC_SHTIM EQU (0xF << 24) ;- (ADC) Sample & Hold Time
3531
+ // - -------- ADC_CHER : (ADC Offset: 0x10) ADC Channel Enable Register --------
3532
+ AT91C_ADC_CH0 EQU (0x1 << 0) ;- (ADC) Channel 0
3533
+ AT91C_ADC_CH1 EQU (0x1 << 1) ;- (ADC) Channel 1
3534
+ AT91C_ADC_CH2 EQU (0x1 << 2) ;- (ADC) Channel 2
3535
+ AT91C_ADC_CH3 EQU (0x1 << 3) ;- (ADC) Channel 3
3536
+ AT91C_ADC_CH4 EQU (0x1 << 4) ;- (ADC) Channel 4
3537
+ AT91C_ADC_CH5 EQU (0x1 << 5) ;- (ADC) Channel 5
3538
+ AT91C_ADC_CH6 EQU (0x1 << 6) ;- (ADC) Channel 6
3539
+ AT91C_ADC_CH7 EQU (0x1 << 7) ;- (ADC) Channel 7
3540
+ // - -------- ADC_CHDR : (ADC Offset: 0x14) ADC Channel Disable Register --------
3541
+ // - -------- ADC_CHSR : (ADC Offset: 0x18) ADC Channel Status Register --------
3542
+ // - -------- ADC_SR : (ADC Offset: 0x1c) ADC Status Register --------
3543
+ AT91C_ADC_EOC0 EQU (0x1 << 0) ;- (ADC) End of Conversion
3544
+ AT91C_ADC_EOC1 EQU (0x1 << 1) ;- (ADC) End of Conversion
3545
+ AT91C_ADC_EOC2 EQU (0x1 << 2) ;- (ADC) End of Conversion
3546
+ AT91C_ADC_EOC3 EQU (0x1 << 3) ;- (ADC) End of Conversion
3547
+ AT91C_ADC_EOC4 EQU (0x1 << 4) ;- (ADC) End of Conversion
3548
+ AT91C_ADC_EOC5 EQU (0x1 << 5) ;- (ADC) End of Conversion
3549
+ AT91C_ADC_EOC6 EQU (0x1 << 6) ;- (ADC) End of Conversion
3550
+ AT91C_ADC_EOC7 EQU (0x1 << 7) ;- (ADC) End of Conversion
3551
+ AT91C_ADC_OVRE0 EQU (0x1 << 8) ;- (ADC) Overrun Error
3552
+ AT91C_ADC_OVRE1 EQU (0x1 << 9) ;- (ADC) Overrun Error
3553
+ AT91C_ADC_OVRE2 EQU (0x1 << 10) ;- (ADC) Overrun Error
3554
+ AT91C_ADC_OVRE3 EQU (0x1 << 11) ;- (ADC) Overrun Error
3555
+ AT91C_ADC_OVRE4 EQU (0x1 << 12) ;- (ADC) Overrun Error
3556
+ AT91C_ADC_OVRE5 EQU (0x1 << 13) ;- (ADC) Overrun Error
3557
+ AT91C_ADC_OVRE6 EQU (0x1 << 14) ;- (ADC) Overrun Error
3558
+ AT91C_ADC_OVRE7 EQU (0x1 << 15) ;- (ADC) Overrun Error
3559
+ AT91C_ADC_DRDY EQU (0x1 << 16) ;- (ADC) Data Ready
3560
+ AT91C_ADC_GOVRE EQU (0x1 << 17) ;- (ADC) General Overrun
3561
+ AT91C_ADC_ENDRX EQU (0x1 << 18) ;- (ADC) End of Receiver Transfer
3562
+ AT91C_ADC_RXBUFF EQU (0x1 << 19) ;- (ADC) RXBUFF Interrupt
3563
+ // - -------- ADC_LCDR : (ADC Offset: 0x20) ADC Last Converted Data Register --------
3564
+ AT91C_ADC_LDATA EQU (0x3FF << 0) ;- (ADC) Last Data Converted
3565
+ // - -------- ADC_IER : (ADC Offset: 0x24) ADC Interrupt Enable Register --------
3566
+ // - -------- ADC_IDR : (ADC Offset: 0x28) ADC Interrupt Disable Register --------
3567
+ // - -------- ADC_IMR : (ADC Offset: 0x2c) ADC Interrupt Mask Register --------
3568
+ // - -------- ADC_CDR0 : (ADC Offset: 0x30) ADC Channel Data Register 0 --------
3569
+ AT91C_ADC_DATA EQU (0x3FF << 0) ;- (ADC) Converted Data
3570
+ // - -------- ADC_CDR1 : (ADC Offset: 0x34) ADC Channel Data Register 1 --------
3571
+ // - -------- ADC_CDR2 : (ADC Offset: 0x38) ADC Channel Data Register 2 --------
3572
+ // - -------- ADC_CDR3 : (ADC Offset: 0x3c) ADC Channel Data Register 3 --------
3573
+ // - -------- ADC_CDR4 : (ADC Offset: 0x40) ADC Channel Data Register 4 --------
3574
+ // - -------- ADC_CDR5 : (ADC Offset: 0x44) ADC Channel Data Register 5 --------
3575
+ // - -------- ADC_CDR6 : (ADC Offset: 0x48) ADC Channel Data Register 6 --------
3576
+ // - -------- ADC_CDR7 : (ADC Offset: 0x4c) ADC Channel Data Register 7 --------
3577
+
3578
+ // - *****************************************************************************
3579
+ // - REGISTER ADDRESS DEFINITION FOR AT91SAM7X256
3580
+ // - *****************************************************************************
3581
+ // - ========== Register definition for SYS peripheral ==========
3582
+ // - ========== Register definition for AIC peripheral ==========
3583
+ AT91C_AIC_IVR EQU (0xFFFFF100) ;- (AIC) IRQ Vector Register
3584
+ AT91C_AIC_SMR EQU (0xFFFFF000) ;- (AIC) Source Mode Register
3585
+ AT91C_AIC_FVR EQU (0xFFFFF104) ;- (AIC) FIQ Vector Register
3586
+ AT91C_AIC_DCR EQU (0xFFFFF138) ;- (AIC) Debug Control Register (Protect)
3587
+ AT91C_AIC_EOICR EQU (0xFFFFF130) ;- (AIC) End of Interrupt Command Register
3588
+ AT91C_AIC_SVR EQU (0xFFFFF080) ;- (AIC) Source Vector Register
3589
+ AT91C_AIC_FFSR EQU (0xFFFFF148) ;- (AIC) Fast Forcing Status Register
3590
+ AT91C_AIC_ICCR EQU (0xFFFFF128) ;- (AIC) Interrupt Clear Command Register
3591
+ AT91C_AIC_ISR EQU (0xFFFFF108) ;- (AIC) Interrupt Status Register
3592
+ AT91C_AIC_IMR EQU (0xFFFFF110) ;- (AIC) Interrupt Mask Register
3593
+ AT91C_AIC_IPR EQU (0xFFFFF10C) ;- (AIC) Interrupt Pending Register
3594
+ AT91C_AIC_FFER EQU (0xFFFFF140) ;- (AIC) Fast Forcing Enable Register
3595
+ AT91C_AIC_IECR EQU (0xFFFFF120) ;- (AIC) Interrupt Enable Command Register
3596
+ AT91C_AIC_ISCR EQU (0xFFFFF12C) ;- (AIC) Interrupt Set Command Register
3597
+ AT91C_AIC_FFDR EQU (0xFFFFF144) ;- (AIC) Fast Forcing Disable Register
3598
+ AT91C_AIC_CISR EQU (0xFFFFF114) ;- (AIC) Core Interrupt Status Register
3599
+ AT91C_AIC_IDCR EQU (0xFFFFF124) ;- (AIC) Interrupt Disable Command Register
3600
+ AT91C_AIC_SPU EQU (0xFFFFF134) ;- (AIC) Spurious Vector Register
3601
+ // - ========== Register definition for PDC_DBGU peripheral ==========
3602
+ AT91C_DBGU_TCR EQU (0xFFFFF30C) ;- (PDC_DBGU) Transmit Counter Register
3603
+ AT91C_DBGU_RNPR EQU (0xFFFFF310) ;- (PDC_DBGU) Receive Next Pointer Register
3604
+ AT91C_DBGU_TNPR EQU (0xFFFFF318) ;- (PDC_DBGU) Transmit Next Pointer Register
3605
+ AT91C_DBGU_TPR EQU (0xFFFFF308) ;- (PDC_DBGU) Transmit Pointer Register
3606
+ AT91C_DBGU_RPR EQU (0xFFFFF300) ;- (PDC_DBGU) Receive Pointer Register
3607
+ AT91C_DBGU_RCR EQU (0xFFFFF304) ;- (PDC_DBGU) Receive Counter Register
3608
+ AT91C_DBGU_RNCR EQU (0xFFFFF314) ;- (PDC_DBGU) Receive Next Counter Register
3609
+ AT91C_DBGU_PTCR EQU (0xFFFFF320) ;- (PDC_DBGU) PDC Transfer Control Register
3610
+ AT91C_DBGU_PTSR EQU (0xFFFFF324) ;- (PDC_DBGU) PDC Transfer Status Register
3611
+ AT91C_DBGU_TNCR EQU (0xFFFFF31C) ;- (PDC_DBGU) Transmit Next Counter Register
3612
+ // - ========== Register definition for DBGU peripheral ==========
3613
+ AT91C_DBGU_EXID EQU (0xFFFFF244) ;- (DBGU) Chip ID Extension Register
3614
+ AT91C_DBGU_BRGR EQU (0xFFFFF220) ;- (DBGU) Baud Rate Generator Register
3615
+ AT91C_DBGU_IDR EQU (0xFFFFF20C) ;- (DBGU) Interrupt Disable Register
3616
+ AT91C_DBGU_CSR EQU (0xFFFFF214) ;- (DBGU) Channel Status Register
3617
+ AT91C_DBGU_CIDR EQU (0xFFFFF240) ;- (DBGU) Chip ID Register
3618
+ AT91C_DBGU_MR EQU (0xFFFFF204) ;- (DBGU) Mode Register
3619
+ AT91C_DBGU_IMR EQU (0xFFFFF210) ;- (DBGU) Interrupt Mask Register
3620
+ AT91C_DBGU_CR EQU (0xFFFFF200) ;- (DBGU) Control Register
3621
+ AT91C_DBGU_FNTR EQU (0xFFFFF248) ;- (DBGU) Force NTRST Register
3622
+ AT91C_DBGU_THR EQU (0xFFFFF21C) ;- (DBGU) Transmitter Holding Register
3623
+ AT91C_DBGU_RHR EQU (0xFFFFF218) ;- (DBGU) Receiver Holding Register
3624
+ AT91C_DBGU_IER EQU (0xFFFFF208) ;- (DBGU) Interrupt Enable Register
3625
+ // - ========== Register definition for PIOA peripheral ==========
3626
+ AT91C_PIOA_ODR EQU (0xFFFFF414) ;- (PIOA) Output Disable Registerr
3627
+ AT91C_PIOA_SODR EQU (0xFFFFF430) ;- (PIOA) Set Output Data Register
3628
+ AT91C_PIOA_ISR EQU (0xFFFFF44C) ;- (PIOA) Interrupt Status Register
3629
+ AT91C_PIOA_ABSR EQU (0xFFFFF478) ;- (PIOA) AB Select Status Register
3630
+ AT91C_PIOA_IER EQU (0xFFFFF440) ;- (PIOA) Interrupt Enable Register
3631
+ AT91C_PIOA_PPUDR EQU (0xFFFFF460) ;- (PIOA) Pull-up Disable Register
3632
+ AT91C_PIOA_IMR EQU (0xFFFFF448) ;- (PIOA) Interrupt Mask Register
3633
+ AT91C_PIOA_PER EQU (0xFFFFF400) ;- (PIOA) PIO Enable Register
3634
+ AT91C_PIOA_IFDR EQU (0xFFFFF424) ;- (PIOA) Input Filter Disable Register
3635
+ AT91C_PIOA_OWDR EQU (0xFFFFF4A4) ;- (PIOA) Output Write Disable Register
3636
+ AT91C_PIOA_MDSR EQU (0xFFFFF458) ;- (PIOA) Multi-driver Status Register
3637
+ AT91C_PIOA_IDR EQU (0xFFFFF444) ;- (PIOA) Interrupt Disable Register
3638
+ AT91C_PIOA_ODSR EQU (0xFFFFF438) ;- (PIOA) Output Data Status Register
3639
+ AT91C_PIOA_PPUSR EQU (0xFFFFF468) ;- (PIOA) Pull-up Status Register
3640
+ AT91C_PIOA_OWSR EQU (0xFFFFF4A8) ;- (PIOA) Output Write Status Register
3641
+ AT91C_PIOA_BSR EQU (0xFFFFF474) ;- (PIOA) Select B Register
3642
+ AT91C_PIOA_OWER EQU (0xFFFFF4A0) ;- (PIOA) Output Write Enable Register
3643
+ AT91C_PIOA_IFER EQU (0xFFFFF420) ;- (PIOA) Input Filter Enable Register
3644
+ AT91C_PIOA_PDSR EQU (0xFFFFF43C) ;- (PIOA) Pin Data Status Register
3645
+ AT91C_PIOA_PPUER EQU (0xFFFFF464) ;- (PIOA) Pull-up Enable Register
3646
+ AT91C_PIOA_OSR EQU (0xFFFFF418) ;- (PIOA) Output Status Register
3647
+ AT91C_PIOA_ASR EQU (0xFFFFF470) ;- (PIOA) Select A Register
3648
+ AT91C_PIOA_MDDR EQU (0xFFFFF454) ;- (PIOA) Multi-driver Disable Register
3649
+ AT91C_PIOA_CODR EQU (0xFFFFF434) ;- (PIOA) Clear Output Data Register
3650
+ AT91C_PIOA_MDER EQU (0xFFFFF450) ;- (PIOA) Multi-driver Enable Register
3651
+ AT91C_PIOA_PDR EQU (0xFFFFF404) ;- (PIOA) PIO Disable Register
3652
+ AT91C_PIOA_IFSR EQU (0xFFFFF428) ;- (PIOA) Input Filter Status Register
3653
+ AT91C_PIOA_OER EQU (0xFFFFF410) ;- (PIOA) Output Enable Register
3654
+ AT91C_PIOA_PSR EQU (0xFFFFF408) ;- (PIOA) PIO Status Register
3655
+ // - ========== Register definition for PIOB peripheral ==========
3656
+ AT91C_PIOB_OWDR EQU (0xFFFFF6A4) ;- (PIOB) Output Write Disable Register
3657
+ AT91C_PIOB_MDER EQU (0xFFFFF650) ;- (PIOB) Multi-driver Enable Register
3658
+ AT91C_PIOB_PPUSR EQU (0xFFFFF668) ;- (PIOB) Pull-up Status Register
3659
+ AT91C_PIOB_IMR EQU (0xFFFFF648) ;- (PIOB) Interrupt Mask Register
3660
+ AT91C_PIOB_ASR EQU (0xFFFFF670) ;- (PIOB) Select A Register
3661
+ AT91C_PIOB_PPUDR EQU (0xFFFFF660) ;- (PIOB) Pull-up Disable Register
3662
+ AT91C_PIOB_PSR EQU (0xFFFFF608) ;- (PIOB) PIO Status Register
3663
+ AT91C_PIOB_IER EQU (0xFFFFF640) ;- (PIOB) Interrupt Enable Register
3664
+ AT91C_PIOB_CODR EQU (0xFFFFF634) ;- (PIOB) Clear Output Data Register
3665
+ AT91C_PIOB_OWER EQU (0xFFFFF6A0) ;- (PIOB) Output Write Enable Register
3666
+ AT91C_PIOB_ABSR EQU (0xFFFFF678) ;- (PIOB) AB Select Status Register
3667
+ AT91C_PIOB_IFDR EQU (0xFFFFF624) ;- (PIOB) Input Filter Disable Register
3668
+ AT91C_PIOB_PDSR EQU (0xFFFFF63C) ;- (PIOB) Pin Data Status Register
3669
+ AT91C_PIOB_IDR EQU (0xFFFFF644) ;- (PIOB) Interrupt Disable Register
3670
+ AT91C_PIOB_OWSR EQU (0xFFFFF6A8) ;- (PIOB) Output Write Status Register
3671
+ AT91C_PIOB_PDR EQU (0xFFFFF604) ;- (PIOB) PIO Disable Register
3672
+ AT91C_PIOB_ODR EQU (0xFFFFF614) ;- (PIOB) Output Disable Registerr
3673
+ AT91C_PIOB_IFSR EQU (0xFFFFF628) ;- (PIOB) Input Filter Status Register
3674
+ AT91C_PIOB_PPUER EQU (0xFFFFF664) ;- (PIOB) Pull-up Enable Register
3675
+ AT91C_PIOB_SODR EQU (0xFFFFF630) ;- (PIOB) Set Output Data Register
3676
+ AT91C_PIOB_ISR EQU (0xFFFFF64C) ;- (PIOB) Interrupt Status Register
3677
+ AT91C_PIOB_ODSR EQU (0xFFFFF638) ;- (PIOB) Output Data Status Register
3678
+ AT91C_PIOB_OSR EQU (0xFFFFF618) ;- (PIOB) Output Status Register
3679
+ AT91C_PIOB_MDSR EQU (0xFFFFF658) ;- (PIOB) Multi-driver Status Register
3680
+ AT91C_PIOB_IFER EQU (0xFFFFF620) ;- (PIOB) Input Filter Enable Register
3681
+ AT91C_PIOB_BSR EQU (0xFFFFF674) ;- (PIOB) Select B Register
3682
+ AT91C_PIOB_MDDR EQU (0xFFFFF654) ;- (PIOB) Multi-driver Disable Register
3683
+ AT91C_PIOB_OER EQU (0xFFFFF610) ;- (PIOB) Output Enable Register
3684
+ AT91C_PIOB_PER EQU (0xFFFFF600) ;- (PIOB) PIO Enable Register
3685
+ // - ========== Register definition for CKGR peripheral ==========
3686
+ AT91C_CKGR_MOR EQU (0xFFFFFC20) ;- (CKGR) Main Oscillator Register
3687
+ AT91C_CKGR_PLLR EQU (0xFFFFFC2C) ;- (CKGR) PLL Register
3688
+ AT91C_CKGR_MCFR EQU (0xFFFFFC24) ;- (CKGR) Main Clock Frequency Register
3689
+ // - ========== Register definition for PMC peripheral ==========
3690
+ AT91C_PMC_IDR EQU (0xFFFFFC64) ;- (PMC) Interrupt Disable Register
3691
+ AT91C_PMC_MOR EQU (0xFFFFFC20) ;- (PMC) Main Oscillator Register
3692
+ AT91C_PMC_PLLR EQU (0xFFFFFC2C) ;- (PMC) PLL Register
3693
+ AT91C_PMC_PCER EQU (0xFFFFFC10) ;- (PMC) Peripheral Clock Enable Register
3694
+ AT91C_PMC_PCKR EQU (0xFFFFFC40) ;- (PMC) Programmable Clock Register
3695
+ AT91C_PMC_MCKR EQU (0xFFFFFC30) ;- (PMC) Master Clock Register
3696
+ AT91C_PMC_SCDR EQU (0xFFFFFC04) ;- (PMC) System Clock Disable Register
3697
+ AT91C_PMC_PCDR EQU (0xFFFFFC14) ;- (PMC) Peripheral Clock Disable Register
3698
+ AT91C_PMC_SCSR EQU (0xFFFFFC08) ;- (PMC) System Clock Status Register
3699
+ AT91C_PMC_PCSR EQU (0xFFFFFC18) ;- (PMC) Peripheral Clock Status Register
3700
+ AT91C_PMC_MCFR EQU (0xFFFFFC24) ;- (PMC) Main Clock Frequency Register
3701
+ AT91C_PMC_SCER EQU (0xFFFFFC00) ;- (PMC) System Clock Enable Register
3702
+ AT91C_PMC_IMR EQU (0xFFFFFC6C) ;- (PMC) Interrupt Mask Register
3703
+ AT91C_PMC_IER EQU (0xFFFFFC60) ;- (PMC) Interrupt Enable Register
3704
+ AT91C_PMC_SR EQU (0xFFFFFC68) ;- (PMC) Status Register
3705
+ // - ========== Register definition for RSTC peripheral ==========
3706
+ AT91C_RSTC_RCR EQU (0xFFFFFD00) ;- (RSTC) Reset Control Register
3707
+ AT91C_RSTC_RMR EQU (0xFFFFFD08) ;- (RSTC) Reset Mode Register
3708
+ AT91C_RSTC_RSR EQU (0xFFFFFD04) ;- (RSTC) Reset Status Register
3709
+ // - ========== Register definition for RTTC peripheral ==========
3710
+ AT91C_RTTC_RTSR EQU (0xFFFFFD2C) ;- (RTTC) Real-time Status Register
3711
+ AT91C_RTTC_RTMR EQU (0xFFFFFD20) ;- (RTTC) Real-time Mode Register
3712
+ AT91C_RTTC_RTVR EQU (0xFFFFFD28) ;- (RTTC) Real-time Value Register
3713
+ AT91C_RTTC_RTAR EQU (0xFFFFFD24) ;- (RTTC) Real-time Alarm Register
3714
+ // - ========== Register definition for PITC peripheral ==========
3715
+ AT91C_PITC_PIVR EQU (0xFFFFFD38) ;- (PITC) Period Interval Value Register
3716
+ AT91C_PITC_PISR EQU (0xFFFFFD34) ;- (PITC) Period Interval Status Register
3717
+ AT91C_PITC_PIIR EQU (0xFFFFFD3C) ;- (PITC) Period Interval Image Register
3718
+ AT91C_PITC_PIMR EQU (0xFFFFFD30) ;- (PITC) Period Interval Mode Register
3719
+ // - ========== Register definition for WDTC peripheral ==========
3720
+ AT91C_WDTC_WDCR EQU (0xFFFFFD40) ;- (WDTC) Watchdog Control Register
3721
+ AT91C_WDTC_WDSR EQU (0xFFFFFD48) ;- (WDTC) Watchdog Status Register
3722
+ AT91C_WDTC_WDMR EQU (0xFFFFFD44) ;- (WDTC) Watchdog Mode Register
3723
+ // - ========== Register definition for VREG peripheral ==========
3724
+ AT91C_VREG_MR EQU (0xFFFFFD60) ;- (VREG) Voltage Regulator Mode Register
3725
+ // - ========== Register definition for MC peripheral ==========
3726
+ AT91C_MC_ASR EQU (0xFFFFFF04) ;- (MC) MC Abort Status Register
3727
+ AT91C_MC_RCR EQU (0xFFFFFF00) ;- (MC) MC Remap Control Register
3728
+ AT91C_MC_FCR EQU (0xFFFFFF64) ;- (MC) MC Flash Command Register
3729
+ AT91C_MC_AASR EQU (0xFFFFFF08) ;- (MC) MC Abort Address Status Register
3730
+ AT91C_MC_FSR EQU (0xFFFFFF68) ;- (MC) MC Flash Status Register
3731
+ AT91C_MC_FMR EQU (0xFFFFFF60) ;- (MC) MC Flash Mode Register
3732
+ // - ========== Register definition for PDC_SPI1 peripheral ==========
3733
+ AT91C_SPI1_PTCR EQU (0xFFFE4120) ;- (PDC_SPI1) PDC Transfer Control Register
3734
+ AT91C_SPI1_RPR EQU (0xFFFE4100) ;- (PDC_SPI1) Receive Pointer Register
3735
+ AT91C_SPI1_TNCR EQU (0xFFFE411C) ;- (PDC_SPI1) Transmit Next Counter Register
3736
+ AT91C_SPI1_TPR EQU (0xFFFE4108) ;- (PDC_SPI1) Transmit Pointer Register
3737
+ AT91C_SPI1_TNPR EQU (0xFFFE4118) ;- (PDC_SPI1) Transmit Next Pointer Register
3738
+ AT91C_SPI1_TCR EQU (0xFFFE410C) ;- (PDC_SPI1) Transmit Counter Register
3739
+ AT91C_SPI1_RCR EQU (0xFFFE4104) ;- (PDC_SPI1) Receive Counter Register
3740
+ AT91C_SPI1_RNPR EQU (0xFFFE4110) ;- (PDC_SPI1) Receive Next Pointer Register
3741
+ AT91C_SPI1_RNCR EQU (0xFFFE4114) ;- (PDC_SPI1) Receive Next Counter Register
3742
+ AT91C_SPI1_PTSR EQU (0xFFFE4124) ;- (PDC_SPI1) PDC Transfer Status Register
3743
+ // - ========== Register definition for SPI1 peripheral ==========
3744
+ AT91C_SPI1_IMR EQU (0xFFFE401C) ;- (SPI1) Interrupt Mask Register
3745
+ AT91C_SPI1_IER EQU (0xFFFE4014) ;- (SPI1) Interrupt Enable Register
3746
+ AT91C_SPI1_MR EQU (0xFFFE4004) ;- (SPI1) Mode Register
3747
+ AT91C_SPI1_RDR EQU (0xFFFE4008) ;- (SPI1) Receive Data Register
3748
+ AT91C_SPI1_IDR EQU (0xFFFE4018) ;- (SPI1) Interrupt Disable Register
3749
+ AT91C_SPI1_SR EQU (0xFFFE4010) ;- (SPI1) Status Register
3750
+ AT91C_SPI1_TDR EQU (0xFFFE400C) ;- (SPI1) Transmit Data Register
3751
+ AT91C_SPI1_CR EQU (0xFFFE4000) ;- (SPI1) Control Register
3752
+ AT91C_SPI1_CSR EQU (0xFFFE4030) ;- (SPI1) Chip Select Register
3753
+ // - ========== Register definition for PDC_SPI0 peripheral ==========
3754
+ AT91C_SPI0_PTCR EQU (0xFFFE0120) ;- (PDC_SPI0) PDC Transfer Control Register
3755
+ AT91C_SPI0_TPR EQU (0xFFFE0108) ;- (PDC_SPI0) Transmit Pointer Register
3756
+ AT91C_SPI0_TCR EQU (0xFFFE010C) ;- (PDC_SPI0) Transmit Counter Register
3757
+ AT91C_SPI0_RCR EQU (0xFFFE0104) ;- (PDC_SPI0) Receive Counter Register
3758
+ AT91C_SPI0_PTSR EQU (0xFFFE0124) ;- (PDC_SPI0) PDC Transfer Status Register
3759
+ AT91C_SPI0_RNPR EQU (0xFFFE0110) ;- (PDC_SPI0) Receive Next Pointer Register
3760
+ AT91C_SPI0_RPR EQU (0xFFFE0100) ;- (PDC_SPI0) Receive Pointer Register
3761
+ AT91C_SPI0_TNCR EQU (0xFFFE011C) ;- (PDC_SPI0) Transmit Next Counter Register
3762
+ AT91C_SPI0_RNCR EQU (0xFFFE0114) ;- (PDC_SPI0) Receive Next Counter Register
3763
+ AT91C_SPI0_TNPR EQU (0xFFFE0118) ;- (PDC_SPI0) Transmit Next Pointer Register
3764
+ // - ========== Register definition for SPI0 peripheral ==========
3765
+ AT91C_SPI0_IER EQU (0xFFFE0014) ;- (SPI0) Interrupt Enable Register
3766
+ AT91C_SPI0_SR EQU (0xFFFE0010) ;- (SPI0) Status Register
3767
+ AT91C_SPI0_IDR EQU (0xFFFE0018) ;- (SPI0) Interrupt Disable Register
3768
+ AT91C_SPI0_CR EQU (0xFFFE0000) ;- (SPI0) Control Register
3769
+ AT91C_SPI0_MR EQU (0xFFFE0004) ;- (SPI0) Mode Register
3770
+ AT91C_SPI0_IMR EQU (0xFFFE001C) ;- (SPI0) Interrupt Mask Register
3771
+ AT91C_SPI0_TDR EQU (0xFFFE000C) ;- (SPI0) Transmit Data Register
3772
+ AT91C_SPI0_RDR EQU (0xFFFE0008) ;- (SPI0) Receive Data Register
3773
+ AT91C_SPI0_CSR EQU (0xFFFE0030) ;- (SPI0) Chip Select Register
3774
+ // - ========== Register definition for PDC_US1 peripheral ==========
3775
+ AT91C_US1_RNCR EQU (0xFFFC4114) ;- (PDC_US1) Receive Next Counter Register
3776
+ AT91C_US1_PTCR EQU (0xFFFC4120) ;- (PDC_US1) PDC Transfer Control Register
3777
+ AT91C_US1_TCR EQU (0xFFFC410C) ;- (PDC_US1) Transmit Counter Register
3778
+ AT91C_US1_PTSR EQU (0xFFFC4124) ;- (PDC_US1) PDC Transfer Status Register
3779
+ AT91C_US1_TNPR EQU (0xFFFC4118) ;- (PDC_US1) Transmit Next Pointer Register
3780
+ AT91C_US1_RCR EQU (0xFFFC4104) ;- (PDC_US1) Receive Counter Register
3781
+ AT91C_US1_RNPR EQU (0xFFFC4110) ;- (PDC_US1) Receive Next Pointer Register
3782
+ AT91C_US1_RPR EQU (0xFFFC4100) ;- (PDC_US1) Receive Pointer Register
3783
+ AT91C_US1_TNCR EQU (0xFFFC411C) ;- (PDC_US1) Transmit Next Counter Register
3784
+ AT91C_US1_TPR EQU (0xFFFC4108) ;- (PDC_US1) Transmit Pointer Register
3785
+ // - ========== Register definition for US1 peripheral ==========
3786
+ AT91C_US1_IF EQU (0xFFFC404C) ;- (US1) IRDA_FILTER Register
3787
+ AT91C_US1_NER EQU (0xFFFC4044) ;- (US1) Nb Errors Register
3788
+ AT91C_US1_RTOR EQU (0xFFFC4024) ;- (US1) Receiver Time-out Register
3789
+ AT91C_US1_CSR EQU (0xFFFC4014) ;- (US1) Channel Status Register
3790
+ AT91C_US1_IDR EQU (0xFFFC400C) ;- (US1) Interrupt Disable Register
3791
+ AT91C_US1_IER EQU (0xFFFC4008) ;- (US1) Interrupt Enable Register
3792
+ AT91C_US1_THR EQU (0xFFFC401C) ;- (US1) Transmitter Holding Register
3793
+ AT91C_US1_TTGR EQU (0xFFFC4028) ;- (US1) Transmitter Time-guard Register
3794
+ AT91C_US1_RHR EQU (0xFFFC4018) ;- (US1) Receiver Holding Register
3795
+ AT91C_US1_BRGR EQU (0xFFFC4020) ;- (US1) Baud Rate Generator Register
3796
+ AT91C_US1_IMR EQU (0xFFFC4010) ;- (US1) Interrupt Mask Register
3797
+ AT91C_US1_FIDI EQU (0xFFFC4040) ;- (US1) FI_DI_Ratio Register
3798
+ AT91C_US1_CR EQU (0xFFFC4000) ;- (US1) Control Register
3799
+ AT91C_US1_MR EQU (0xFFFC4004) ;- (US1) Mode Register
3800
+ // - ========== Register definition for PDC_US0 peripheral ==========
3801
+ AT91C_US0_TNPR EQU (0xFFFC0118) ;- (PDC_US0) Transmit Next Pointer Register
3802
+ AT91C_US0_RNPR EQU (0xFFFC0110) ;- (PDC_US0) Receive Next Pointer Register
3803
+ AT91C_US0_TCR EQU (0xFFFC010C) ;- (PDC_US0) Transmit Counter Register
3804
+ AT91C_US0_PTCR EQU (0xFFFC0120) ;- (PDC_US0) PDC Transfer Control Register
3805
+ AT91C_US0_PTSR EQU (0xFFFC0124) ;- (PDC_US0) PDC Transfer Status Register
3806
+ AT91C_US0_TNCR EQU (0xFFFC011C) ;- (PDC_US0) Transmit Next Counter Register
3807
+ AT91C_US0_TPR EQU (0xFFFC0108) ;- (PDC_US0) Transmit Pointer Register
3808
+ AT91C_US0_RCR EQU (0xFFFC0104) ;- (PDC_US0) Receive Counter Register
3809
+ AT91C_US0_RPR EQU (0xFFFC0100) ;- (PDC_US0) Receive Pointer Register
3810
+ AT91C_US0_RNCR EQU (0xFFFC0114) ;- (PDC_US0) Receive Next Counter Register
3811
+ // - ========== Register definition for US0 peripheral ==========
3812
+ AT91C_US0_BRGR EQU (0xFFFC0020) ;- (US0) Baud Rate Generator Register
3813
+ AT91C_US0_NER EQU (0xFFFC0044) ;- (US0) Nb Errors Register
3814
+ AT91C_US0_CR EQU (0xFFFC0000) ;- (US0) Control Register
3815
+ AT91C_US0_IMR EQU (0xFFFC0010) ;- (US0) Interrupt Mask Register
3816
+ AT91C_US0_FIDI EQU (0xFFFC0040) ;- (US0) FI_DI_Ratio Register
3817
+ AT91C_US0_TTGR EQU (0xFFFC0028) ;- (US0) Transmitter Time-guard Register
3818
+ AT91C_US0_MR EQU (0xFFFC0004) ;- (US0) Mode Register
3819
+ AT91C_US0_RTOR EQU (0xFFFC0024) ;- (US0) Receiver Time-out Register
3820
+ AT91C_US0_CSR EQU (0xFFFC0014) ;- (US0) Channel Status Register
3821
+ AT91C_US0_RHR EQU (0xFFFC0018) ;- (US0) Receiver Holding Register
3822
+ AT91C_US0_IDR EQU (0xFFFC000C) ;- (US0) Interrupt Disable Register
3823
+ AT91C_US0_THR EQU (0xFFFC001C) ;- (US0) Transmitter Holding Register
3824
+ AT91C_US0_IF EQU (0xFFFC004C) ;- (US0) IRDA_FILTER Register
3825
+ AT91C_US0_IER EQU (0xFFFC0008) ;- (US0) Interrupt Enable Register
3826
+ // - ========== Register definition for PDC_SSC peripheral ==========
3827
+ AT91C_SSC_TNCR EQU (0xFFFD411C) ;- (PDC_SSC) Transmit Next Counter Register
3828
+ AT91C_SSC_RPR EQU (0xFFFD4100) ;- (PDC_SSC) Receive Pointer Register
3829
+ AT91C_SSC_RNCR EQU (0xFFFD4114) ;- (PDC_SSC) Receive Next Counter Register
3830
+ AT91C_SSC_TPR EQU (0xFFFD4108) ;- (PDC_SSC) Transmit Pointer Register
3831
+ AT91C_SSC_PTCR EQU (0xFFFD4120) ;- (PDC_SSC) PDC Transfer Control Register
3832
+ AT91C_SSC_TCR EQU (0xFFFD410C) ;- (PDC_SSC) Transmit Counter Register
3833
+ AT91C_SSC_RCR EQU (0xFFFD4104) ;- (PDC_SSC) Receive Counter Register
3834
+ AT91C_SSC_RNPR EQU (0xFFFD4110) ;- (PDC_SSC) Receive Next Pointer Register
3835
+ AT91C_SSC_TNPR EQU (0xFFFD4118) ;- (PDC_SSC) Transmit Next Pointer Register
3836
+ AT91C_SSC_PTSR EQU (0xFFFD4124) ;- (PDC_SSC) PDC Transfer Status Register
3837
+ // - ========== Register definition for SSC peripheral ==========
3838
+ AT91C_SSC_RHR EQU (0xFFFD4020) ;- (SSC) Receive Holding Register
3839
+ AT91C_SSC_RSHR EQU (0xFFFD4030) ;- (SSC) Receive Sync Holding Register
3840
+ AT91C_SSC_TFMR EQU (0xFFFD401C) ;- (SSC) Transmit Frame Mode Register
3841
+ AT91C_SSC_IDR EQU (0xFFFD4048) ;- (SSC) Interrupt Disable Register
3842
+ AT91C_SSC_THR EQU (0xFFFD4024) ;- (SSC) Transmit Holding Register
3843
+ AT91C_SSC_RCMR EQU (0xFFFD4010) ;- (SSC) Receive Clock ModeRegister
3844
+ AT91C_SSC_IER EQU (0xFFFD4044) ;- (SSC) Interrupt Enable Register
3845
+ AT91C_SSC_TSHR EQU (0xFFFD4034) ;- (SSC) Transmit Sync Holding Register
3846
+ AT91C_SSC_SR EQU (0xFFFD4040) ;- (SSC) Status Register
3847
+ AT91C_SSC_CMR EQU (0xFFFD4004) ;- (SSC) Clock Mode Register
3848
+ AT91C_SSC_TCMR EQU (0xFFFD4018) ;- (SSC) Transmit Clock Mode Register
3849
+ AT91C_SSC_CR EQU (0xFFFD4000) ;- (SSC) Control Register
3850
+ AT91C_SSC_IMR EQU (0xFFFD404C) ;- (SSC) Interrupt Mask Register
3851
+ AT91C_SSC_RFMR EQU (0xFFFD4014) ;- (SSC) Receive Frame Mode Register
3852
+ // - ========== Register definition for TWI peripheral ==========
3853
+ AT91C_TWI_IER EQU (0xFFFB8024) ;- (TWI) Interrupt Enable Register
3854
+ AT91C_TWI_CR EQU (0xFFFB8000) ;- (TWI) Control Register
3855
+ AT91C_TWI_SR EQU (0xFFFB8020) ;- (TWI) Status Register
3856
+ AT91C_TWI_IMR EQU (0xFFFB802C) ;- (TWI) Interrupt Mask Register
3857
+ AT91C_TWI_THR EQU (0xFFFB8034) ;- (TWI) Transmit Holding Register
3858
+ AT91C_TWI_IDR EQU (0xFFFB8028) ;- (TWI) Interrupt Disable Register
3859
+ AT91C_TWI_IADR EQU (0xFFFB800C) ;- (TWI) Internal Address Register
3860
+ AT91C_TWI_MMR EQU (0xFFFB8004) ;- (TWI) Master Mode Register
3861
+ AT91C_TWI_CWGR EQU (0xFFFB8010) ;- (TWI) Clock Waveform Generator Register
3862
+ AT91C_TWI_RHR EQU (0xFFFB8030) ;- (TWI) Receive Holding Register
3863
+ // - ========== Register definition for PWMC_CH3 peripheral ==========
3864
+ AT91C_PWMC_CH3_CUPDR EQU (0xFFFCC270) ;- (PWMC_CH3) Channel Update Register
3865
+ AT91C_PWMC_CH3_Reserved EQU (0xFFFCC274) ;- (PWMC_CH3) Reserved
3866
+ AT91C_PWMC_CH3_CPRDR EQU (0xFFFCC268) ;- (PWMC_CH3) Channel Period Register
3867
+ AT91C_PWMC_CH3_CDTYR EQU (0xFFFCC264) ;- (PWMC_CH3) Channel Duty Cycle Register
3868
+ AT91C_PWMC_CH3_CCNTR EQU (0xFFFCC26C) ;- (PWMC_CH3) Channel Counter Register
3869
+ AT91C_PWMC_CH3_CMR EQU (0xFFFCC260) ;- (PWMC_CH3) Channel Mode Register
3870
+ // - ========== Register definition for PWMC_CH2 peripheral ==========
3871
+ AT91C_PWMC_CH2_Reserved EQU (0xFFFCC254) ;- (PWMC_CH2) Reserved
3872
+ AT91C_PWMC_CH2_CMR EQU (0xFFFCC240) ;- (PWMC_CH2) Channel Mode Register
3873
+ AT91C_PWMC_CH2_CCNTR EQU (0xFFFCC24C) ;- (PWMC_CH2) Channel Counter Register
3874
+ AT91C_PWMC_CH2_CPRDR EQU (0xFFFCC248) ;- (PWMC_CH2) Channel Period Register
3875
+ AT91C_PWMC_CH2_CUPDR EQU (0xFFFCC250) ;- (PWMC_CH2) Channel Update Register
3876
+ AT91C_PWMC_CH2_CDTYR EQU (0xFFFCC244) ;- (PWMC_CH2) Channel Duty Cycle Register
3877
+ // - ========== Register definition for PWMC_CH1 peripheral ==========
3878
+ AT91C_PWMC_CH1_Reserved EQU (0xFFFCC234) ;- (PWMC_CH1) Reserved
3879
+ AT91C_PWMC_CH1_CUPDR EQU (0xFFFCC230) ;- (PWMC_CH1) Channel Update Register
3880
+ AT91C_PWMC_CH1_CPRDR EQU (0xFFFCC228) ;- (PWMC_CH1) Channel Period Register
3881
+ AT91C_PWMC_CH1_CCNTR EQU (0xFFFCC22C) ;- (PWMC_CH1) Channel Counter Register
3882
+ AT91C_PWMC_CH1_CDTYR EQU (0xFFFCC224) ;- (PWMC_CH1) Channel Duty Cycle Register
3883
+ AT91C_PWMC_CH1_CMR EQU (0xFFFCC220) ;- (PWMC_CH1) Channel Mode Register
3884
+ // - ========== Register definition for PWMC_CH0 peripheral ==========
3885
+ AT91C_PWMC_CH0_Reserved EQU (0xFFFCC214) ;- (PWMC_CH0) Reserved
3886
+ AT91C_PWMC_CH0_CPRDR EQU (0xFFFCC208) ;- (PWMC_CH0) Channel Period Register
3887
+ AT91C_PWMC_CH0_CDTYR EQU (0xFFFCC204) ;- (PWMC_CH0) Channel Duty Cycle Register
3888
+ AT91C_PWMC_CH0_CMR EQU (0xFFFCC200) ;- (PWMC_CH0) Channel Mode Register
3889
+ AT91C_PWMC_CH0_CUPDR EQU (0xFFFCC210) ;- (PWMC_CH0) Channel Update Register
3890
+ AT91C_PWMC_CH0_CCNTR EQU (0xFFFCC20C) ;- (PWMC_CH0) Channel Counter Register
3891
+ // - ========== Register definition for PWMC peripheral ==========
3892
+ AT91C_PWMC_IDR EQU (0xFFFCC014) ;- (PWMC) PWMC Interrupt Disable Register
3893
+ AT91C_PWMC_DIS EQU (0xFFFCC008) ;- (PWMC) PWMC Disable Register
3894
+ AT91C_PWMC_IER EQU (0xFFFCC010) ;- (PWMC) PWMC Interrupt Enable Register
3895
+ AT91C_PWMC_VR EQU (0xFFFCC0FC) ;- (PWMC) PWMC Version Register
3896
+ AT91C_PWMC_ISR EQU (0xFFFCC01C) ;- (PWMC) PWMC Interrupt Status Register
3897
+ AT91C_PWMC_SR EQU (0xFFFCC00C) ;- (PWMC) PWMC Status Register
3898
+ AT91C_PWMC_IMR EQU (0xFFFCC018) ;- (PWMC) PWMC Interrupt Mask Register
3899
+ AT91C_PWMC_MR EQU (0xFFFCC000) ;- (PWMC) PWMC Mode Register
3900
+ AT91C_PWMC_ENA EQU (0xFFFCC004) ;- (PWMC) PWMC Enable Register
3901
+ // - ========== Register definition for UDP peripheral ==========
3902
+ AT91C_UDP_IMR EQU (0xFFFB0018) ;- (UDP) Interrupt Mask Register
3903
+ AT91C_UDP_FADDR EQU (0xFFFB0008) ;- (UDP) Function Address Register
3904
+ AT91C_UDP_NUM EQU (0xFFFB0000) ;- (UDP) Frame Number Register
3905
+ AT91C_UDP_FDR EQU (0xFFFB0050) ;- (UDP) Endpoint FIFO Data Register
3906
+ AT91C_UDP_ISR EQU (0xFFFB001C) ;- (UDP) Interrupt Status Register
3907
+ AT91C_UDP_CSR EQU (0xFFFB0030) ;- (UDP) Endpoint Control and Status Register
3908
+ AT91C_UDP_IDR EQU (0xFFFB0014) ;- (UDP) Interrupt Disable Register
3909
+ AT91C_UDP_ICR EQU (0xFFFB0020) ;- (UDP) Interrupt Clear Register
3910
+ AT91C_UDP_RSTEP EQU (0xFFFB0028) ;- (UDP) Reset Endpoint Register
3911
+ AT91C_UDP_TXVC EQU (0xFFFB0074) ;- (UDP) Transceiver Control Register
3912
+ AT91C_UDP_GLBSTATE EQU (0xFFFB0004) ;- (UDP) Global State Register
3913
+ AT91C_UDP_IER EQU (0xFFFB0010) ;- (UDP) Interrupt Enable Register
3914
+ // - ========== Register definition for TC0 peripheral ==========
3915
+ AT91C_TC0_SR EQU (0xFFFA0020) ;- (TC0) Status Register
3916
+ AT91C_TC0_RC EQU (0xFFFA001C) ;- (TC0) Register C
3917
+ AT91C_TC0_RB EQU (0xFFFA0018) ;- (TC0) Register B
3918
+ AT91C_TC0_CCR EQU (0xFFFA0000) ;- (TC0) Channel Control Register
3919
+ AT91C_TC0_CMR EQU (0xFFFA0004) ;- (TC0) Channel Mode Register (Capture Mode / Waveform Mode)
3920
+ AT91C_TC0_IER EQU (0xFFFA0024) ;- (TC0) Interrupt Enable Register
3921
+ AT91C_TC0_RA EQU (0xFFFA0014) ;- (TC0) Register A
3922
+ AT91C_TC0_IDR EQU (0xFFFA0028) ;- (TC0) Interrupt Disable Register
3923
+ AT91C_TC0_CV EQU (0xFFFA0010) ;- (TC0) Counter Value
3924
+ AT91C_TC0_IMR EQU (0xFFFA002C) ;- (TC0) Interrupt Mask Register
3925
+ // - ========== Register definition for TC1 peripheral ==========
3926
+ AT91C_TC1_RB EQU (0xFFFA0058) ;- (TC1) Register B
3927
+ AT91C_TC1_CCR EQU (0xFFFA0040) ;- (TC1) Channel Control Register
3928
+ AT91C_TC1_IER EQU (0xFFFA0064) ;- (TC1) Interrupt Enable Register
3929
+ AT91C_TC1_IDR EQU (0xFFFA0068) ;- (TC1) Interrupt Disable Register
3930
+ AT91C_TC1_SR EQU (0xFFFA0060) ;- (TC1) Status Register
3931
+ AT91C_TC1_CMR EQU (0xFFFA0044) ;- (TC1) Channel Mode Register (Capture Mode / Waveform Mode)
3932
+ AT91C_TC1_RA EQU (0xFFFA0054) ;- (TC1) Register A
3933
+ AT91C_TC1_RC EQU (0xFFFA005C) ;- (TC1) Register C
3934
+ AT91C_TC1_IMR EQU (0xFFFA006C) ;- (TC1) Interrupt Mask Register
3935
+ AT91C_TC1_CV EQU (0xFFFA0050) ;- (TC1) Counter Value
3936
+ // - ========== Register definition for TC2 peripheral ==========
3937
+ AT91C_TC2_CMR EQU (0xFFFA0084) ;- (TC2) Channel Mode Register (Capture Mode / Waveform Mode)
3938
+ AT91C_TC2_CCR EQU (0xFFFA0080) ;- (TC2) Channel Control Register
3939
+ AT91C_TC2_CV EQU (0xFFFA0090) ;- (TC2) Counter Value
3940
+ AT91C_TC2_RA EQU (0xFFFA0094) ;- (TC2) Register A
3941
+ AT91C_TC2_RB EQU (0xFFFA0098) ;- (TC2) Register B
3942
+ AT91C_TC2_IDR EQU (0xFFFA00A8) ;- (TC2) Interrupt Disable Register
3943
+ AT91C_TC2_IMR EQU (0xFFFA00AC) ;- (TC2) Interrupt Mask Register
3944
+ AT91C_TC2_RC EQU (0xFFFA009C) ;- (TC2) Register C
3945
+ AT91C_TC2_IER EQU (0xFFFA00A4) ;- (TC2) Interrupt Enable Register
3946
+ AT91C_TC2_SR EQU (0xFFFA00A0) ;- (TC2) Status Register
3947
+ // - ========== Register definition for TCB peripheral ==========
3948
+ AT91C_TCB_BMR EQU (0xFFFA00C4) ;- (TCB) TC Block Mode Register
3949
+ AT91C_TCB_BCR EQU (0xFFFA00C0) ;- (TCB) TC Block Control Register
3950
+ // - ========== Register definition for CAN_MB0 peripheral ==========
3951
+ AT91C_CAN_MB0_MDL EQU (0xFFFD0214) ;- (CAN_MB0) MailBox Data Low Register
3952
+ AT91C_CAN_MB0_MAM EQU (0xFFFD0204) ;- (CAN_MB0) MailBox Acceptance Mask Register
3953
+ AT91C_CAN_MB0_MCR EQU (0xFFFD021C) ;- (CAN_MB0) MailBox Control Register
3954
+ AT91C_CAN_MB0_MID EQU (0xFFFD0208) ;- (CAN_MB0) MailBox ID Register
3955
+ AT91C_CAN_MB0_MSR EQU (0xFFFD0210) ;- (CAN_MB0) MailBox Status Register
3956
+ AT91C_CAN_MB0_MFID EQU (0xFFFD020C) ;- (CAN_MB0) MailBox Family ID Register
3957
+ AT91C_CAN_MB0_MDH EQU (0xFFFD0218) ;- (CAN_MB0) MailBox Data High Register
3958
+ AT91C_CAN_MB0_MMR EQU (0xFFFD0200) ;- (CAN_MB0) MailBox Mode Register
3959
+ // - ========== Register definition for CAN_MB1 peripheral ==========
3960
+ AT91C_CAN_MB1_MDL EQU (0xFFFD0234) ;- (CAN_MB1) MailBox Data Low Register
3961
+ AT91C_CAN_MB1_MID EQU (0xFFFD0228) ;- (CAN_MB1) MailBox ID Register
3962
+ AT91C_CAN_MB1_MMR EQU (0xFFFD0220) ;- (CAN_MB1) MailBox Mode Register
3963
+ AT91C_CAN_MB1_MSR EQU (0xFFFD0230) ;- (CAN_MB1) MailBox Status Register
3964
+ AT91C_CAN_MB1_MAM EQU (0xFFFD0224) ;- (CAN_MB1) MailBox Acceptance Mask Register
3965
+ AT91C_CAN_MB1_MDH EQU (0xFFFD0238) ;- (CAN_MB1) MailBox Data High Register
3966
+ AT91C_CAN_MB1_MCR EQU (0xFFFD023C) ;- (CAN_MB1) MailBox Control Register
3967
+ AT91C_CAN_MB1_MFID EQU (0xFFFD022C) ;- (CAN_MB1) MailBox Family ID Register
3968
+ // - ========== Register definition for CAN_MB2 peripheral ==========
3969
+ AT91C_CAN_MB2_MCR EQU (0xFFFD025C) ;- (CAN_MB2) MailBox Control Register
3970
+ AT91C_CAN_MB2_MDH EQU (0xFFFD0258) ;- (CAN_MB2) MailBox Data High Register
3971
+ AT91C_CAN_MB2_MID EQU (0xFFFD0248) ;- (CAN_MB2) MailBox ID Register
3972
+ AT91C_CAN_MB2_MDL EQU (0xFFFD0254) ;- (CAN_MB2) MailBox Data Low Register
3973
+ AT91C_CAN_MB2_MMR EQU (0xFFFD0240) ;- (CAN_MB2) MailBox Mode Register
3974
+ AT91C_CAN_MB2_MAM EQU (0xFFFD0244) ;- (CAN_MB2) MailBox Acceptance Mask Register
3975
+ AT91C_CAN_MB2_MFID EQU (0xFFFD024C) ;- (CAN_MB2) MailBox Family ID Register
3976
+ AT91C_CAN_MB2_MSR EQU (0xFFFD0250) ;- (CAN_MB2) MailBox Status Register
3977
+ // - ========== Register definition for CAN_MB3 peripheral ==========
3978
+ AT91C_CAN_MB3_MFID EQU (0xFFFD026C) ;- (CAN_MB3) MailBox Family ID Register
3979
+ AT91C_CAN_MB3_MAM EQU (0xFFFD0264) ;- (CAN_MB3) MailBox Acceptance Mask Register
3980
+ AT91C_CAN_MB3_MID EQU (0xFFFD0268) ;- (CAN_MB3) MailBox ID Register
3981
+ AT91C_CAN_MB3_MCR EQU (0xFFFD027C) ;- (CAN_MB3) MailBox Control Register
3982
+ AT91C_CAN_MB3_MMR EQU (0xFFFD0260) ;- (CAN_MB3) MailBox Mode Register
3983
+ AT91C_CAN_MB3_MSR EQU (0xFFFD0270) ;- (CAN_MB3) MailBox Status Register
3984
+ AT91C_CAN_MB3_MDL EQU (0xFFFD0274) ;- (CAN_MB3) MailBox Data Low Register
3985
+ AT91C_CAN_MB3_MDH EQU (0xFFFD0278) ;- (CAN_MB3) MailBox Data High Register
3986
+ // - ========== Register definition for CAN_MB4 peripheral ==========
3987
+ AT91C_CAN_MB4_MID EQU (0xFFFD0288) ;- (CAN_MB4) MailBox ID Register
3988
+ AT91C_CAN_MB4_MMR EQU (0xFFFD0280) ;- (CAN_MB4) MailBox Mode Register
3989
+ AT91C_CAN_MB4_MDH EQU (0xFFFD0298) ;- (CAN_MB4) MailBox Data High Register
3990
+ AT91C_CAN_MB4_MFID EQU (0xFFFD028C) ;- (CAN_MB4) MailBox Family ID Register
3991
+ AT91C_CAN_MB4_MSR EQU (0xFFFD0290) ;- (CAN_MB4) MailBox Status Register
3992
+ AT91C_CAN_MB4_MCR EQU (0xFFFD029C) ;- (CAN_MB4) MailBox Control Register
3993
+ AT91C_CAN_MB4_MDL EQU (0xFFFD0294) ;- (CAN_MB4) MailBox Data Low Register
3994
+ AT91C_CAN_MB4_MAM EQU (0xFFFD0284) ;- (CAN_MB4) MailBox Acceptance Mask Register
3995
+ // - ========== Register definition for CAN_MB5 peripheral ==========
3996
+ AT91C_CAN_MB5_MSR EQU (0xFFFD02B0) ;- (CAN_MB5) MailBox Status Register
3997
+ AT91C_CAN_MB5_MCR EQU (0xFFFD02BC) ;- (CAN_MB5) MailBox Control Register
3998
+ AT91C_CAN_MB5_MFID EQU (0xFFFD02AC) ;- (CAN_MB5) MailBox Family ID Register
3999
+ AT91C_CAN_MB5_MDH EQU (0xFFFD02B8) ;- (CAN_MB5) MailBox Data High Register
4000
+ AT91C_CAN_MB5_MID EQU (0xFFFD02A8) ;- (CAN_MB5) MailBox ID Register
4001
+ AT91C_CAN_MB5_MMR EQU (0xFFFD02A0) ;- (CAN_MB5) MailBox Mode Register
4002
+ AT91C_CAN_MB5_MDL EQU (0xFFFD02B4) ;- (CAN_MB5) MailBox Data Low Register
4003
+ AT91C_CAN_MB5_MAM EQU (0xFFFD02A4) ;- (CAN_MB5) MailBox Acceptance Mask Register
4004
+ // - ========== Register definition for CAN_MB6 peripheral ==========
4005
+ AT91C_CAN_MB6_MFID EQU (0xFFFD02CC) ;- (CAN_MB6) MailBox Family ID Register
4006
+ AT91C_CAN_MB6_MID EQU (0xFFFD02C8) ;- (CAN_MB6) MailBox ID Register
4007
+ AT91C_CAN_MB6_MAM EQU (0xFFFD02C4) ;- (CAN_MB6) MailBox Acceptance Mask Register
4008
+ AT91C_CAN_MB6_MSR EQU (0xFFFD02D0) ;- (CAN_MB6) MailBox Status Register
4009
+ AT91C_CAN_MB6_MDL EQU (0xFFFD02D4) ;- (CAN_MB6) MailBox Data Low Register
4010
+ AT91C_CAN_MB6_MCR EQU (0xFFFD02DC) ;- (CAN_MB6) MailBox Control Register
4011
+ AT91C_CAN_MB6_MDH EQU (0xFFFD02D8) ;- (CAN_MB6) MailBox Data High Register
4012
+ AT91C_CAN_MB6_MMR EQU (0xFFFD02C0) ;- (CAN_MB6) MailBox Mode Register
4013
+ // - ========== Register definition for CAN_MB7 peripheral ==========
4014
+ AT91C_CAN_MB7_MCR EQU (0xFFFD02FC) ;- (CAN_MB7) MailBox Control Register
4015
+ AT91C_CAN_MB7_MDH EQU (0xFFFD02F8) ;- (CAN_MB7) MailBox Data High Register
4016
+ AT91C_CAN_MB7_MFID EQU (0xFFFD02EC) ;- (CAN_MB7) MailBox Family ID Register
4017
+ AT91C_CAN_MB7_MDL EQU (0xFFFD02F4) ;- (CAN_MB7) MailBox Data Low Register
4018
+ AT91C_CAN_MB7_MID EQU (0xFFFD02E8) ;- (CAN_MB7) MailBox ID Register
4019
+ AT91C_CAN_MB7_MMR EQU (0xFFFD02E0) ;- (CAN_MB7) MailBox Mode Register
4020
+ AT91C_CAN_MB7_MAM EQU (0xFFFD02E4) ;- (CAN_MB7) MailBox Acceptance Mask Register
4021
+ AT91C_CAN_MB7_MSR EQU (0xFFFD02F0) ;- (CAN_MB7) MailBox Status Register
4022
+ // - ========== Register definition for CAN peripheral ==========
4023
+ AT91C_CAN_TCR EQU (0xFFFD0024) ;- (CAN) Transfer Command Register
4024
+ AT91C_CAN_IMR EQU (0xFFFD000C) ;- (CAN) Interrupt Mask Register
4025
+ AT91C_CAN_IER EQU (0xFFFD0004) ;- (CAN) Interrupt Enable Register
4026
+ AT91C_CAN_ECR EQU (0xFFFD0020) ;- (CAN) Error Counter Register
4027
+ AT91C_CAN_TIMESTP EQU (0xFFFD001C) ;- (CAN) Time Stamp Register
4028
+ AT91C_CAN_MR EQU (0xFFFD0000) ;- (CAN) Mode Register
4029
+ AT91C_CAN_IDR EQU (0xFFFD0008) ;- (CAN) Interrupt Disable Register
4030
+ AT91C_CAN_ACR EQU (0xFFFD0028) ;- (CAN) Abort Command Register
4031
+ AT91C_CAN_TIM EQU (0xFFFD0018) ;- (CAN) Timer Register
4032
+ AT91C_CAN_SR EQU (0xFFFD0010) ;- (CAN) Status Register
4033
+ AT91C_CAN_BR EQU (0xFFFD0014) ;- (CAN) Baudrate Register
4034
+ AT91C_CAN_VR EQU (0xFFFD00FC) ;- (CAN) Version Register
4035
+ // - ========== Register definition for EMAC peripheral ==========
4036
+ AT91C_EMAC_ISR EQU (0xFFFDC024) ;- (EMAC) Interrupt Status Register
4037
+ AT91C_EMAC_SA4H EQU (0xFFFDC0B4) ;- (EMAC) Specific Address 4 Top, Last 2 bytes
4038
+ AT91C_EMAC_SA1L EQU (0xFFFDC098) ;- (EMAC) Specific Address 1 Bottom, First 4 bytes
4039
+ AT91C_EMAC_ELE EQU (0xFFFDC078) ;- (EMAC) Excessive Length Errors Register
4040
+ AT91C_EMAC_LCOL EQU (0xFFFDC05C) ;- (EMAC) Late Collision Register
4041
+ AT91C_EMAC_RLE EQU (0xFFFDC088) ;- (EMAC) Receive Length Field Mismatch Register
4042
+ AT91C_EMAC_WOL EQU (0xFFFDC0C4) ;- (EMAC) Wake On LAN Register
4043
+ AT91C_EMAC_DTF EQU (0xFFFDC058) ;- (EMAC) Deferred Transmission Frame Register
4044
+ AT91C_EMAC_TUND EQU (0xFFFDC064) ;- (EMAC) Transmit Underrun Error Register
4045
+ AT91C_EMAC_NCR EQU (0xFFFDC000) ;- (EMAC) Network Control Register
4046
+ AT91C_EMAC_SA4L EQU (0xFFFDC0B0) ;- (EMAC) Specific Address 4 Bottom, First 4 bytes
4047
+ AT91C_EMAC_RSR EQU (0xFFFDC020) ;- (EMAC) Receive Status Register
4048
+ AT91C_EMAC_SA3L EQU (0xFFFDC0A8) ;- (EMAC) Specific Address 3 Bottom, First 4 bytes
4049
+ AT91C_EMAC_TSR EQU (0xFFFDC014) ;- (EMAC) Transmit Status Register
4050
+ AT91C_EMAC_IDR EQU (0xFFFDC02C) ;- (EMAC) Interrupt Disable Register
4051
+ AT91C_EMAC_RSE EQU (0xFFFDC074) ;- (EMAC) Receive Symbol Errors Register
4052
+ AT91C_EMAC_ECOL EQU (0xFFFDC060) ;- (EMAC) Excessive Collision Register
4053
+ AT91C_EMAC_TID EQU (0xFFFDC0B8) ;- (EMAC) Type ID Checking Register
4054
+ AT91C_EMAC_HRB EQU (0xFFFDC090) ;- (EMAC) Hash Address Bottom[31:0]
4055
+ AT91C_EMAC_TBQP EQU (0xFFFDC01C) ;- (EMAC) Transmit Buffer Queue Pointer
4056
+ AT91C_EMAC_USRIO EQU (0xFFFDC0C0) ;- (EMAC) USER Input/Output Register
4057
+ AT91C_EMAC_PTR EQU (0xFFFDC038) ;- (EMAC) Pause Time Register
4058
+ AT91C_EMAC_SA2H EQU (0xFFFDC0A4) ;- (EMAC) Specific Address 2 Top, Last 2 bytes
4059
+ AT91C_EMAC_ROV EQU (0xFFFDC070) ;- (EMAC) Receive Overrun Errors Register
4060
+ AT91C_EMAC_ALE EQU (0xFFFDC054) ;- (EMAC) Alignment Error Register
4061
+ AT91C_EMAC_RJA EQU (0xFFFDC07C) ;- (EMAC) Receive Jabbers Register
4062
+ AT91C_EMAC_RBQP EQU (0xFFFDC018) ;- (EMAC) Receive Buffer Queue Pointer
4063
+ AT91C_EMAC_TPF EQU (0xFFFDC08C) ;- (EMAC) Transmitted Pause Frames Register
4064
+ AT91C_EMAC_NCFGR EQU (0xFFFDC004) ;- (EMAC) Network Configuration Register
4065
+ AT91C_EMAC_HRT EQU (0xFFFDC094) ;- (EMAC) Hash Address Top[63:32]
4066
+ AT91C_EMAC_USF EQU (0xFFFDC080) ;- (EMAC) Undersize Frames Register
4067
+ AT91C_EMAC_FCSE EQU (0xFFFDC050) ;- (EMAC) Frame Check Sequence Error Register
4068
+ AT91C_EMAC_TPQ EQU (0xFFFDC0BC) ;- (EMAC) Transmit Pause Quantum Register
4069
+ AT91C_EMAC_MAN EQU (0xFFFDC034) ;- (EMAC) PHY Maintenance Register
4070
+ AT91C_EMAC_FTO EQU (0xFFFDC040) ;- (EMAC) Frames Transmitted OK Register
4071
+ AT91C_EMAC_REV EQU (0xFFFDC0FC) ;- (EMAC) Revision Register
4072
+ AT91C_EMAC_IMR EQU (0xFFFDC030) ;- (EMAC) Interrupt Mask Register
4073
+ AT91C_EMAC_SCF EQU (0xFFFDC044) ;- (EMAC) Single Collision Frame Register
4074
+ AT91C_EMAC_PFR EQU (0xFFFDC03C) ;- (EMAC) Pause Frames received Register
4075
+ AT91C_EMAC_MCF EQU (0xFFFDC048) ;- (EMAC) Multiple Collision Frame Register
4076
+ AT91C_EMAC_NSR EQU (0xFFFDC008) ;- (EMAC) Network Status Register
4077
+ AT91C_EMAC_SA2L EQU (0xFFFDC0A0) ;- (EMAC) Specific Address 2 Bottom, First 4 bytes
4078
+ AT91C_EMAC_FRO EQU (0xFFFDC04C) ;- (EMAC) Frames Received OK Register
4079
+ AT91C_EMAC_IER EQU (0xFFFDC028) ;- (EMAC) Interrupt Enable Register
4080
+ AT91C_EMAC_SA1H EQU (0xFFFDC09C) ;- (EMAC) Specific Address 1 Top, Last 2 bytes
4081
+ AT91C_EMAC_CSE EQU (0xFFFDC068) ;- (EMAC) Carrier Sense Error Register
4082
+ AT91C_EMAC_SA3H EQU (0xFFFDC0AC) ;- (EMAC) Specific Address 3 Top, Last 2 bytes
4083
+ AT91C_EMAC_RRE EQU (0xFFFDC06C) ;- (EMAC) Receive Ressource Error Register
4084
+ AT91C_EMAC_STE EQU (0xFFFDC084) ;- (EMAC) SQE Test Error Register
4085
+ // - ========== Register definition for PDC_ADC peripheral ==========
4086
+ AT91C_ADC_PTSR EQU (0xFFFD8124) ;- (PDC_ADC) PDC Transfer Status Register
4087
+ AT91C_ADC_PTCR EQU (0xFFFD8120) ;- (PDC_ADC) PDC Transfer Control Register
4088
+ AT91C_ADC_TNPR EQU (0xFFFD8118) ;- (PDC_ADC) Transmit Next Pointer Register
4089
+ AT91C_ADC_TNCR EQU (0xFFFD811C) ;- (PDC_ADC) Transmit Next Counter Register
4090
+ AT91C_ADC_RNPR EQU (0xFFFD8110) ;- (PDC_ADC) Receive Next Pointer Register
4091
+ AT91C_ADC_RNCR EQU (0xFFFD8114) ;- (PDC_ADC) Receive Next Counter Register
4092
+ AT91C_ADC_RPR EQU (0xFFFD8100) ;- (PDC_ADC) Receive Pointer Register
4093
+ AT91C_ADC_TCR EQU (0xFFFD810C) ;- (PDC_ADC) Transmit Counter Register
4094
+ AT91C_ADC_TPR EQU (0xFFFD8108) ;- (PDC_ADC) Transmit Pointer Register
4095
+ AT91C_ADC_RCR EQU (0xFFFD8104) ;- (PDC_ADC) Receive Counter Register
4096
+ // - ========== Register definition for ADC peripheral ==========
4097
+ AT91C_ADC_CDR2 EQU (0xFFFD8038) ;- (ADC) ADC Channel Data Register 2
4098
+ AT91C_ADC_CDR3 EQU (0xFFFD803C) ;- (ADC) ADC Channel Data Register 3
4099
+ AT91C_ADC_CDR0 EQU (0xFFFD8030) ;- (ADC) ADC Channel Data Register 0
4100
+ AT91C_ADC_CDR5 EQU (0xFFFD8044) ;- (ADC) ADC Channel Data Register 5
4101
+ AT91C_ADC_CHDR EQU (0xFFFD8014) ;- (ADC) ADC Channel Disable Register
4102
+ AT91C_ADC_SR EQU (0xFFFD801C) ;- (ADC) ADC Status Register
4103
+ AT91C_ADC_CDR4 EQU (0xFFFD8040) ;- (ADC) ADC Channel Data Register 4
4104
+ AT91C_ADC_CDR1 EQU (0xFFFD8034) ;- (ADC) ADC Channel Data Register 1
4105
+ AT91C_ADC_LCDR EQU (0xFFFD8020) ;- (ADC) ADC Last Converted Data Register
4106
+ AT91C_ADC_IDR EQU (0xFFFD8028) ;- (ADC) ADC Interrupt Disable Register
4107
+ AT91C_ADC_CR EQU (0xFFFD8000) ;- (ADC) ADC Control Register
4108
+ AT91C_ADC_CDR7 EQU (0xFFFD804C) ;- (ADC) ADC Channel Data Register 7
4109
+ AT91C_ADC_CDR6 EQU (0xFFFD8048) ;- (ADC) ADC Channel Data Register 6
4110
+ AT91C_ADC_IER EQU (0xFFFD8024) ;- (ADC) ADC Interrupt Enable Register
4111
+ AT91C_ADC_CHER EQU (0xFFFD8010) ;- (ADC) ADC Channel Enable Register
4112
+ AT91C_ADC_CHSR EQU (0xFFFD8018) ;- (ADC) ADC Channel Status Register
4113
+ AT91C_ADC_MR EQU (0xFFFD8004) ;- (ADC) ADC Mode Register
4114
+ AT91C_ADC_IMR EQU (0xFFFD802C) ;- (ADC) ADC Interrupt Mask Register
4115
+
4116
+ // - *****************************************************************************
4117
+ // - PIO DEFINITIONS FOR AT91SAM7X256
4118
+ // - *****************************************************************************
4119
+ AT91C_PIO_PA0 EQU (1 << 0) ;- Pin Controlled by PA0
4120
+ AT91C_PA0_RXD0 EQU (AT91C_PIO_PA0) ;- USART 0 Receive Data
4121
+ AT91C_PIO_PA1 EQU (1 << 1) ;- Pin Controlled by PA1
4122
+ AT91C_PA1_TXD0 EQU (AT91C_PIO_PA1) ;- USART 0 Transmit Data
4123
+ AT91C_PIO_PA10 EQU (1 << 10) ;- Pin Controlled by PA10
4124
+ AT91C_PA10_TWD EQU (AT91C_PIO_PA10) ;- TWI Two-wire Serial Data
4125
+ AT91C_PIO_PA11 EQU (1 << 11) ;- Pin Controlled by PA11
4126
+ AT91C_PA11_TWCK EQU (AT91C_PIO_PA11) ;- TWI Two-wire Serial Clock
4127
+ AT91C_PIO_PA12 EQU (1 << 12) ;- Pin Controlled by PA12
4128
+ AT91C_PA12_SPI0_NPCS0 EQU (AT91C_PIO_PA12) ;- SPI 0 Peripheral Chip Select 0
4129
+ AT91C_PIO_PA13 EQU (1 << 13) ;- Pin Controlled by PA13
4130
+ AT91C_PA13_SPI0_NPCS1 EQU (AT91C_PIO_PA13) ;- SPI 0 Peripheral Chip Select 1
4131
+ AT91C_PA13_PCK1 EQU (AT91C_PIO_PA13) ;- PMC Programmable Clock Output 1
4132
+ AT91C_PIO_PA14 EQU (1 << 14) ;- Pin Controlled by PA14
4133
+ AT91C_PA14_SPI0_NPCS2 EQU (AT91C_PIO_PA14) ;- SPI 0 Peripheral Chip Select 2
4134
+ AT91C_PA14_IRQ1 EQU (AT91C_PIO_PA14) ;- External Interrupt 1
4135
+ AT91C_PIO_PA15 EQU (1 << 15) ;- Pin Controlled by PA15
4136
+ AT91C_PA15_SPI0_NPCS3 EQU (AT91C_PIO_PA15) ;- SPI 0 Peripheral Chip Select 3
4137
+ AT91C_PA15_TCLK2 EQU (AT91C_PIO_PA15) ;- Timer Counter 2 external clock input
4138
+ AT91C_PIO_PA16 EQU (1 << 16) ;- Pin Controlled by PA16
4139
+ AT91C_PA16_SPI0_MISO EQU (AT91C_PIO_PA16) ;- SPI 0 Master In Slave
4140
+ AT91C_PIO_PA17 EQU (1 << 17) ;- Pin Controlled by PA17
4141
+ AT91C_PA17_SPI0_MOSI EQU (AT91C_PIO_PA17) ;- SPI 0 Master Out Slave
4142
+ AT91C_PIO_PA18 EQU (1 << 18) ;- Pin Controlled by PA18
4143
+ AT91C_PA18_SPI0_SPCK EQU (AT91C_PIO_PA18) ;- SPI 0 Serial Clock
4144
+ AT91C_PIO_PA19 EQU (1 << 19) ;- Pin Controlled by PA19
4145
+ AT91C_PA19_CANRX EQU (AT91C_PIO_PA19) ;- CAN Receive
4146
+ AT91C_PIO_PA2 EQU (1 << 2) ;- Pin Controlled by PA2
4147
+ AT91C_PA2_SCK0 EQU (AT91C_PIO_PA2) ;- USART 0 Serial Clock
4148
+ AT91C_PA2_SPI1_NPCS1 EQU (AT91C_PIO_PA2) ;- SPI 1 Peripheral Chip Select 1
4149
+ AT91C_PIO_PA20 EQU (1 << 20) ;- Pin Controlled by PA20
4150
+ AT91C_PA20_CANTX EQU (AT91C_PIO_PA20) ;- CAN Transmit
4151
+ AT91C_PIO_PA21 EQU (1 << 21) ;- Pin Controlled by PA21
4152
+ AT91C_PA21_TF EQU (AT91C_PIO_PA21) ;- SSC Transmit Frame Sync
4153
+ AT91C_PA21_SPI1_NPCS0 EQU (AT91C_PIO_PA21) ;- SPI 1 Peripheral Chip Select 0
4154
+ AT91C_PIO_PA22 EQU (1 << 22) ;- Pin Controlled by PA22
4155
+ AT91C_PA22_TK EQU (AT91C_PIO_PA22) ;- SSC Transmit Clock
4156
+ AT91C_PA22_SPI1_SPCK EQU (AT91C_PIO_PA22) ;- SPI 1 Serial Clock
4157
+ AT91C_PIO_PA23 EQU (1 << 23) ;- Pin Controlled by PA23
4158
+ AT91C_PA23_TD EQU (AT91C_PIO_PA23) ;- SSC Transmit data
4159
+ AT91C_PA23_SPI1_MOSI EQU (AT91C_PIO_PA23) ;- SPI 1 Master Out Slave
4160
+ AT91C_PIO_PA24 EQU (1 << 24) ;- Pin Controlled by PA24
4161
+ AT91C_PA24_RD EQU (AT91C_PIO_PA24) ;- SSC Receive Data
4162
+ AT91C_PA24_SPI1_MISO EQU (AT91C_PIO_PA24) ;- SPI 1 Master In Slave
4163
+ AT91C_PIO_PA25 EQU (1 << 25) ;- Pin Controlled by PA25
4164
+ AT91C_PA25_RK EQU (AT91C_PIO_PA25) ;- SSC Receive Clock
4165
+ AT91C_PA25_SPI1_NPCS1 EQU (AT91C_PIO_PA25) ;- SPI 1 Peripheral Chip Select 1
4166
+ AT91C_PIO_PA26 EQU (1 << 26) ;- Pin Controlled by PA26
4167
+ AT91C_PA26_RF EQU (AT91C_PIO_PA26) ;- SSC Receive Frame Sync
4168
+ AT91C_PA26_SPI1_NPCS2 EQU (AT91C_PIO_PA26) ;- SPI 1 Peripheral Chip Select 2
4169
+ AT91C_PIO_PA27 EQU (1 << 27) ;- Pin Controlled by PA27
4170
+ AT91C_PA27_DRXD EQU (AT91C_PIO_PA27) ;- DBGU Debug Receive Data
4171
+ AT91C_PA27_PCK3 EQU (AT91C_PIO_PA27) ;- PMC Programmable Clock Output 3
4172
+ AT91C_PIO_PA28 EQU (1 << 28) ;- Pin Controlled by PA28
4173
+ AT91C_PA28_DTXD EQU (AT91C_PIO_PA28) ;- DBGU Debug Transmit Data
4174
+ AT91C_PIO_PA29 EQU (1 << 29) ;- Pin Controlled by PA29
4175
+ AT91C_PA29_FIQ EQU (AT91C_PIO_PA29) ;- AIC Fast Interrupt Input
4176
+ AT91C_PA29_SPI1_NPCS3 EQU (AT91C_PIO_PA29) ;- SPI 1 Peripheral Chip Select 3
4177
+ AT91C_PIO_PA3 EQU (1 << 3) ;- Pin Controlled by PA3
4178
+ AT91C_PA3_RTS0 EQU (AT91C_PIO_PA3) ;- USART 0 Ready To Send
4179
+ AT91C_PA3_SPI1_NPCS2 EQU (AT91C_PIO_PA3) ;- SPI 1 Peripheral Chip Select 2
4180
+ AT91C_PIO_PA30 EQU (1 << 30) ;- Pin Controlled by PA30
4181
+ AT91C_PA30_IRQ0 EQU (AT91C_PIO_PA30) ;- External Interrupt 0
4182
+ AT91C_PA30_PCK2 EQU (AT91C_PIO_PA30) ;- PMC Programmable Clock Output 2
4183
+ AT91C_PIO_PA4 EQU (1 << 4) ;- Pin Controlled by PA4
4184
+ AT91C_PA4_CTS0 EQU (AT91C_PIO_PA4) ;- USART 0 Clear To Send
4185
+ AT91C_PA4_SPI1_NPCS3 EQU (AT91C_PIO_PA4) ;- SPI 1 Peripheral Chip Select 3
4186
+ AT91C_PIO_PA5 EQU (1 << 5) ;- Pin Controlled by PA5
4187
+ AT91C_PA5_RXD1 EQU (AT91C_PIO_PA5) ;- USART 1 Receive Data
4188
+ AT91C_PIO_PA6 EQU (1 << 6) ;- Pin Controlled by PA6
4189
+ AT91C_PA6_TXD1 EQU (AT91C_PIO_PA6) ;- USART 1 Transmit Data
4190
+ AT91C_PIO_PA7 EQU (1 << 7) ;- Pin Controlled by PA7
4191
+ AT91C_PA7_SCK1 EQU (AT91C_PIO_PA7) ;- USART 1 Serial Clock
4192
+ AT91C_PA7_SPI0_NPCS1 EQU (AT91C_PIO_PA7) ;- SPI 0 Peripheral Chip Select 1
4193
+ AT91C_PIO_PA8 EQU (1 << 8) ;- Pin Controlled by PA8
4194
+ AT91C_PA8_RTS1 EQU (AT91C_PIO_PA8) ;- USART 1 Ready To Send
4195
+ AT91C_PA8_SPI0_NPCS2 EQU (AT91C_PIO_PA8) ;- SPI 0 Peripheral Chip Select 2
4196
+ AT91C_PIO_PA9 EQU (1 << 9) ;- Pin Controlled by PA9
4197
+ AT91C_PA9_CTS1 EQU (AT91C_PIO_PA9) ;- USART 1 Clear To Send
4198
+ AT91C_PA9_SPI0_NPCS3 EQU (AT91C_PIO_PA9) ;- SPI 0 Peripheral Chip Select 3
4199
+ AT91C_PIO_PB0 EQU (1 << 0) ;- Pin Controlled by PB0
4200
+ AT91C_PB0_ETXCK_EREFCK EQU (AT91C_PIO_PB0) ;- Ethernet MAC Transmit Clock/Reference Clock
4201
+ AT91C_PB0_PCK0 EQU (AT91C_PIO_PB0) ;- PMC Programmable Clock Output 0
4202
+ AT91C_PIO_PB1 EQU (1 << 1) ;- Pin Controlled by PB1
4203
+ AT91C_PB1_ETXEN EQU (AT91C_PIO_PB1) ;- Ethernet MAC Transmit Enable
4204
+ AT91C_PIO_PB10 EQU (1 << 10) ;- Pin Controlled by PB10
4205
+ AT91C_PB10_ETX2 EQU (AT91C_PIO_PB10) ;- Ethernet MAC Transmit Data 2
4206
+ AT91C_PB10_SPI1_NPCS1 EQU (AT91C_PIO_PB10) ;- SPI 1 Peripheral Chip Select 1
4207
+ AT91C_PIO_PB11 EQU (1 << 11) ;- Pin Controlled by PB11
4208
+ AT91C_PB11_ETX3 EQU (AT91C_PIO_PB11) ;- Ethernet MAC Transmit Data 3
4209
+ AT91C_PB11_SPI1_NPCS2 EQU (AT91C_PIO_PB11) ;- SPI 1 Peripheral Chip Select 2
4210
+ AT91C_PIO_PB12 EQU (1 << 12) ;- Pin Controlled by PB12
4211
+ AT91C_PB12_ETXER EQU (AT91C_PIO_PB12) ;- Ethernet MAC Transmikt Coding Error
4212
+ AT91C_PB12_TCLK0 EQU (AT91C_PIO_PB12) ;- Timer Counter 0 external clock input
4213
+ AT91C_PIO_PB13 EQU (1 << 13) ;- Pin Controlled by PB13
4214
+ AT91C_PB13_ERX2 EQU (AT91C_PIO_PB13) ;- Ethernet MAC Receive Data 2
4215
+ AT91C_PB13_SPI0_NPCS1 EQU (AT91C_PIO_PB13) ;- SPI 0 Peripheral Chip Select 1
4216
+ AT91C_PIO_PB14 EQU (1 << 14) ;- Pin Controlled by PB14
4217
+ AT91C_PB14_ERX3 EQU (AT91C_PIO_PB14) ;- Ethernet MAC Receive Data 3
4218
+ AT91C_PB14_SPI0_NPCS2 EQU (AT91C_PIO_PB14) ;- SPI 0 Peripheral Chip Select 2
4219
+ AT91C_PIO_PB15 EQU (1 << 15) ;- Pin Controlled by PB15
4220
+ AT91C_PB15_ERXDV_ECRSDV EQU (AT91C_PIO_PB15) ;- Ethernet MAC Receive Data Valid
4221
+ AT91C_PIO_PB16 EQU (1 << 16) ;- Pin Controlled by PB16
4222
+ AT91C_PB16_ECOL EQU (AT91C_PIO_PB16) ;- Ethernet MAC Collision Detected
4223
+ AT91C_PB16_SPI1_NPCS3 EQU (AT91C_PIO_PB16) ;- SPI 1 Peripheral Chip Select 3
4224
+ AT91C_PIO_PB17 EQU (1 << 17) ;- Pin Controlled by PB17
4225
+ AT91C_PB17_ERXCK EQU (AT91C_PIO_PB17) ;- Ethernet MAC Receive Clock
4226
+ AT91C_PB17_SPI0_NPCS3 EQU (AT91C_PIO_PB17) ;- SPI 0 Peripheral Chip Select 3
4227
+ AT91C_PIO_PB18 EQU (1 << 18) ;- Pin Controlled by PB18
4228
+ AT91C_PB18_EF100 EQU (AT91C_PIO_PB18) ;- Ethernet MAC Force 100 Mbits/sec
4229
+ AT91C_PB18_ADTRG EQU (AT91C_PIO_PB18) ;- ADC External Trigger
4230
+ AT91C_PIO_PB19 EQU (1 << 19) ;- Pin Controlled by PB19
4231
+ AT91C_PB19_PWM0 EQU (AT91C_PIO_PB19) ;- PWM Channel 0
4232
+ AT91C_PB19_TCLK1 EQU (AT91C_PIO_PB19) ;- Timer Counter 1 external clock input
4233
+ AT91C_PIO_PB2 EQU (1 << 2) ;- Pin Controlled by PB2
4234
+ AT91C_PB2_ETX0 EQU (AT91C_PIO_PB2) ;- Ethernet MAC Transmit Data 0
4235
+ AT91C_PIO_PB20 EQU (1 << 20) ;- Pin Controlled by PB20
4236
+ AT91C_PB20_PWM1 EQU (AT91C_PIO_PB20) ;- PWM Channel 1
4237
+ AT91C_PB20_PCK0 EQU (AT91C_PIO_PB20) ;- PMC Programmable Clock Output 0
4238
+ AT91C_PIO_PB21 EQU (1 << 21) ;- Pin Controlled by PB21
4239
+ AT91C_PB21_PWM2 EQU (AT91C_PIO_PB21) ;- PWM Channel 2
4240
+ AT91C_PB21_PCK1 EQU (AT91C_PIO_PB21) ;- PMC Programmable Clock Output 1
4241
+ AT91C_PIO_PB22 EQU (1 << 22) ;- Pin Controlled by PB22
4242
+ AT91C_PB22_PWM3 EQU (AT91C_PIO_PB22) ;- PWM Channel 3
4243
+ AT91C_PB22_PCK2 EQU (AT91C_PIO_PB22) ;- PMC Programmable Clock Output 2
4244
+ AT91C_PIO_PB23 EQU (1 << 23) ;- Pin Controlled by PB23
4245
+ AT91C_PB23_TIOA0 EQU (AT91C_PIO_PB23) ;- Timer Counter 0 Multipurpose Timer I/O Pin A
4246
+ AT91C_PB23_DCD1 EQU (AT91C_PIO_PB23) ;- USART 1 Data Carrier Detect
4247
+ AT91C_PIO_PB24 EQU (1 << 24) ;- Pin Controlled by PB24
4248
+ AT91C_PB24_TIOB0 EQU (AT91C_PIO_PB24) ;- Timer Counter 0 Multipurpose Timer I/O Pin B
4249
+ AT91C_PB24_DSR1 EQU (AT91C_PIO_PB24) ;- USART 1 Data Set ready
4250
+ AT91C_PIO_PB25 EQU (1 << 25) ;- Pin Controlled by PB25
4251
+ AT91C_PB25_TIOA1 EQU (AT91C_PIO_PB25) ;- Timer Counter 1 Multipurpose Timer I/O Pin A
4252
+ AT91C_PB25_DTR1 EQU (AT91C_PIO_PB25) ;- USART 1 Data Terminal ready
4253
+ AT91C_PIO_PB26 EQU (1 << 26) ;- Pin Controlled by PB26
4254
+ AT91C_PB26_TIOB1 EQU (AT91C_PIO_PB26) ;- Timer Counter 1 Multipurpose Timer I/O Pin B
4255
+ AT91C_PB26_RI1 EQU (AT91C_PIO_PB26) ;- USART 1 Ring Indicator
4256
+ AT91C_PIO_PB27 EQU (1 << 27) ;- Pin Controlled by PB27
4257
+ AT91C_PB27_TIOA2 EQU (AT91C_PIO_PB27) ;- Timer Counter 2 Multipurpose Timer I/O Pin A
4258
+ AT91C_PB27_PWM0 EQU (AT91C_PIO_PB27) ;- PWM Channel 0
4259
+ AT91C_PIO_PB28 EQU (1 << 28) ;- Pin Controlled by PB28
4260
+ AT91C_PB28_TIOB2 EQU (AT91C_PIO_PB28) ;- Timer Counter 2 Multipurpose Timer I/O Pin B
4261
+ AT91C_PB28_PWM1 EQU (AT91C_PIO_PB28) ;- PWM Channel 1
4262
+ AT91C_PIO_PB29 EQU (1 << 29) ;- Pin Controlled by PB29
4263
+ AT91C_PB29_PCK1 EQU (AT91C_PIO_PB29) ;- PMC Programmable Clock Output 1
4264
+ AT91C_PB29_PWM2 EQU (AT91C_PIO_PB29) ;- PWM Channel 2
4265
+ AT91C_PIO_PB3 EQU (1 << 3) ;- Pin Controlled by PB3
4266
+ AT91C_PB3_ETX1 EQU (AT91C_PIO_PB3) ;- Ethernet MAC Transmit Data 1
4267
+ AT91C_PIO_PB30 EQU (1 << 30) ;- Pin Controlled by PB30
4268
+ AT91C_PB30_PCK2 EQU (AT91C_PIO_PB30) ;- PMC Programmable Clock Output 2
4269
+ AT91C_PB30_PWM3 EQU (AT91C_PIO_PB30) ;- PWM Channel 3
4270
+ AT91C_PIO_PB4 EQU (1 << 4) ;- Pin Controlled by PB4
4271
+ AT91C_PB4_ECRS EQU (AT91C_PIO_PB4) ;- Ethernet MAC Carrier Sense/Carrier Sense and Data Valid
4272
+ AT91C_PIO_PB5 EQU (1 << 5) ;- Pin Controlled by PB5
4273
+ AT91C_PB5_ERX0 EQU (AT91C_PIO_PB5) ;- Ethernet MAC Receive Data 0
4274
+ AT91C_PIO_PB6 EQU (1 << 6) ;- Pin Controlled by PB6
4275
+ AT91C_PB6_ERX1 EQU (AT91C_PIO_PB6) ;- Ethernet MAC Receive Data 1
4276
+ AT91C_PIO_PB7 EQU (1 << 7) ;- Pin Controlled by PB7
4277
+ AT91C_PB7_ERXER EQU (AT91C_PIO_PB7) ;- Ethernet MAC Receive Error
4278
+ AT91C_PIO_PB8 EQU (1 << 8) ;- Pin Controlled by PB8
4279
+ AT91C_PB8_EMDC EQU (AT91C_PIO_PB8) ;- Ethernet MAC Management Data Clock
4280
+ AT91C_PIO_PB9 EQU (1 << 9) ;- Pin Controlled by PB9
4281
+ AT91C_PB9_EMDIO EQU (AT91C_PIO_PB9) ;- Ethernet MAC Management Data Input/Output
4282
+
4283
+ // - *****************************************************************************
4284
+ // - PERIPHERAL ID DEFINITIONS FOR AT91SAM7X256
4285
+ // - *****************************************************************************
4286
+ AT91C_ID_FIQ EQU ( 0) ;- Advanced Interrupt Controller (FIQ)
4287
+ AT91C_ID_SYS EQU ( 1) ;- System Peripheral
4288
+ AT91C_ID_PIOA EQU ( 2) ;- Parallel IO Controller A
4289
+ AT91C_ID_PIOB EQU ( 3) ;- Parallel IO Controller B
4290
+ AT91C_ID_SPI0 EQU ( 4) ;- Serial Peripheral Interface 0
4291
+ AT91C_ID_SPI1 EQU ( 5) ;- Serial Peripheral Interface 1
4292
+ AT91C_ID_US0 EQU ( 6) ;- USART 0
4293
+ AT91C_ID_US1 EQU ( 7) ;- USART 1
4294
+ AT91C_ID_SSC EQU ( 8) ;- Serial Synchronous Controller
4295
+ AT91C_ID_TWI EQU ( 9) ;- Two-Wire Interface
4296
+ AT91C_ID_PWMC EQU (10) ;- PWM Controller
4297
+ AT91C_ID_UDP EQU (11) ;- USB Device Port
4298
+ AT91C_ID_TC0 EQU (12) ;- Timer Counter 0
4299
+ AT91C_ID_TC1 EQU (13) ;- Timer Counter 1
4300
+ AT91C_ID_TC2 EQU (14) ;- Timer Counter 2
4301
+ AT91C_ID_CAN EQU (15) ;- Control Area Network Controller
4302
+ AT91C_ID_EMAC EQU (16) ;- Ethernet MAC
4303
+ AT91C_ID_ADC EQU (17) ;- Analog-to-Digital Converter
4304
+ AT91C_ID_18_Reserved EQU (18) ;- Reserved
4305
+ AT91C_ID_19_Reserved EQU (19) ;- Reserved
4306
+ AT91C_ID_20_Reserved EQU (20) ;- Reserved
4307
+ AT91C_ID_21_Reserved EQU (21) ;- Reserved
4308
+ AT91C_ID_22_Reserved EQU (22) ;- Reserved
4309
+ AT91C_ID_23_Reserved EQU (23) ;- Reserved
4310
+ AT91C_ID_24_Reserved EQU (24) ;- Reserved
4311
+ AT91C_ID_25_Reserved EQU (25) ;- Reserved
4312
+ AT91C_ID_26_Reserved EQU (26) ;- Reserved
4313
+ AT91C_ID_27_Reserved EQU (27) ;- Reserved
4314
+ AT91C_ID_28_Reserved EQU (28) ;- Reserved
4315
+ AT91C_ID_29_Reserved EQU (29) ;- Reserved
4316
+ AT91C_ID_IRQ0 EQU (30) ;- Advanced Interrupt Controller (IRQ0)
4317
+ AT91C_ID_IRQ1 EQU (31) ;- Advanced Interrupt Controller (IRQ1)
4318
+ AT91C_ALL_INT EQU (0xC003FFFF) ;- ALL VALID INTERRUPTS
4319
+
4320
+ // - *****************************************************************************
4321
+ // - BASE ADDRESS DEFINITIONS FOR AT91SAM7X256
4322
+ // - *****************************************************************************
4323
+ AT91C_BASE_SYS EQU (0xFFFFF000) ;- (SYS) Base Address
4324
+ AT91C_BASE_AIC EQU (0xFFFFF000) ;- (AIC) Base Address
4325
+ AT91C_BASE_PDC_DBGU EQU (0xFFFFF300) ;- (PDC_DBGU) Base Address
4326
+ AT91C_BASE_DBGU EQU (0xFFFFF200) ;- (DBGU) Base Address
4327
+ AT91C_BASE_PIOA EQU (0xFFFFF400) ;- (PIOA) Base Address
4328
+ AT91C_BASE_PIOB EQU (0xFFFFF600) ;- (PIOB) Base Address
4329
+ AT91C_BASE_CKGR EQU (0xFFFFFC20) ;- (CKGR) Base Address
4330
+ AT91C_BASE_PMC EQU (0xFFFFFC00) ;- (PMC) Base Address
4331
+ AT91C_BASE_RSTC EQU (0xFFFFFD00) ;- (RSTC) Base Address
4332
+ AT91C_BASE_RTTC EQU (0xFFFFFD20) ;- (RTTC) Base Address
4333
+ AT91C_BASE_PITC EQU (0xFFFFFD30) ;- (PITC) Base Address
4334
+ AT91C_BASE_WDTC EQU (0xFFFFFD40) ;- (WDTC) Base Address
4335
+ AT91C_BASE_VREG EQU (0xFFFFFD60) ;- (VREG) Base Address
4336
+ AT91C_BASE_MC EQU (0xFFFFFF00) ;- (MC) Base Address
4337
+ AT91C_BASE_PDC_SPI1 EQU (0xFFFE4100) ;- (PDC_SPI1) Base Address
4338
+ AT91C_BASE_SPI1 EQU (0xFFFE4000) ;- (SPI1) Base Address
4339
+ AT91C_BASE_PDC_SPI0 EQU (0xFFFE0100) ;- (PDC_SPI0) Base Address
4340
+ AT91C_BASE_SPI0 EQU (0xFFFE0000) ;- (SPI0) Base Address
4341
+ AT91C_BASE_PDC_US1 EQU (0xFFFC4100) ;- (PDC_US1) Base Address
4342
+ AT91C_BASE_US1 EQU (0xFFFC4000) ;- (US1) Base Address
4343
+ AT91C_BASE_PDC_US0 EQU (0xFFFC0100) ;- (PDC_US0) Base Address
4344
+ AT91C_BASE_US0 EQU (0xFFFC0000) ;- (US0) Base Address
4345
+ AT91C_BASE_PDC_SSC EQU (0xFFFD4100) ;- (PDC_SSC) Base Address
4346
+ AT91C_BASE_SSC EQU (0xFFFD4000) ;- (SSC) Base Address
4347
+ AT91C_BASE_TWI EQU (0xFFFB8000) ;- (TWI) Base Address
4348
+ AT91C_BASE_PWMC_CH3 EQU (0xFFFCC260) ;- (PWMC_CH3) Base Address
4349
+ AT91C_BASE_PWMC_CH2 EQU (0xFFFCC240) ;- (PWMC_CH2) Base Address
4350
+ AT91C_BASE_PWMC_CH1 EQU (0xFFFCC220) ;- (PWMC_CH1) Base Address
4351
+ AT91C_BASE_PWMC_CH0 EQU (0xFFFCC200) ;- (PWMC_CH0) Base Address
4352
+ AT91C_BASE_PWMC EQU (0xFFFCC000) ;- (PWMC) Base Address
4353
+ AT91C_BASE_UDP EQU (0xFFFB0000) ;- (UDP) Base Address
4354
+ AT91C_BASE_TC0 EQU (0xFFFA0000) ;- (TC0) Base Address
4355
+ AT91C_BASE_TC1 EQU (0xFFFA0040) ;- (TC1) Base Address
4356
+ AT91C_BASE_TC2 EQU (0xFFFA0080) ;- (TC2) Base Address
4357
+ AT91C_BASE_TCB EQU (0xFFFA0000) ;- (TCB) Base Address
4358
+ AT91C_BASE_CAN_MB0 EQU (0xFFFD0200) ;- (CAN_MB0) Base Address
4359
+ AT91C_BASE_CAN_MB1 EQU (0xFFFD0220) ;- (CAN_MB1) Base Address
4360
+ AT91C_BASE_CAN_MB2 EQU (0xFFFD0240) ;- (CAN_MB2) Base Address
4361
+ AT91C_BASE_CAN_MB3 EQU (0xFFFD0260) ;- (CAN_MB3) Base Address
4362
+ AT91C_BASE_CAN_MB4 EQU (0xFFFD0280) ;- (CAN_MB4) Base Address
4363
+ AT91C_BASE_CAN_MB5 EQU (0xFFFD02A0) ;- (CAN_MB5) Base Address
4364
+ AT91C_BASE_CAN_MB6 EQU (0xFFFD02C0) ;- (CAN_MB6) Base Address
4365
+ AT91C_BASE_CAN_MB7 EQU (0xFFFD02E0) ;- (CAN_MB7) Base Address
4366
+ AT91C_BASE_CAN EQU (0xFFFD0000) ;- (CAN) Base Address
4367
+ AT91C_BASE_EMAC EQU (0xFFFDC000) ;- (EMAC) Base Address
4368
+ AT91C_BASE_PDC_ADC EQU (0xFFFD8100) ;- (PDC_ADC) Base Address
4369
+ AT91C_BASE_ADC EQU (0xFFFD8000) ;- (ADC) Base Address
4370
+
4371
+ // - *****************************************************************************
4372
+ // - MEMORY MAPPING DEFINITIONS FOR AT91SAM7X256
4373
+ // - *****************************************************************************
4374
+ // - ISRAM
4375
+ AT91C_ISRAM EQU (0x00200000) ;- Internal SRAM base address
4376
+ AT91C_ISRAM_SIZE EQU (0x00010000) ;- Internal SRAM size in byte (64 Kbytes)
4377
+ // - IFLASH
4378
+ AT91C_IFLASH EQU (0x00100000) ;- Internal FLASH base address
4379
+ AT91C_IFLASH_SIZE EQU (0x00040000) ;- Internal FLASH size in byte (256 Kbytes)
4380
+ AT91C_IFLASH_PAGE_SIZE EQU (256) ;- Internal FLASH Page Size: 256 bytes
4381
+ AT91C_IFLASH_LOCK_REGION_SIZE EQU (16384) ;- Internal FLASH Lock Region Size: 16 Kbytes
4382
+ AT91C_IFLASH_NB_OF_PAGES EQU (1024) ;- Internal FLASH Number of Pages: 1024 bytes
4383
+ AT91C_IFLASH_NB_OF_LOCK_BITS EQU (16) ;- Internal FLASH Number of Lock Bits: 16 bytes
4384
+ #endif /* __IAR_SYSTEMS_ASM__ */
4385
+
4386
+
4387
+ #endif /* AT91SAM7X256_H */