tinygrad 0.10.0__py3-none-any.whl → 0.10.2__py3-none-any.whl

This diff represents the content of publicly available package versions that have been released to one of the supported registries. The information contained in this diff is provided for informational purposes only and reflects changes between package versions as they appear in their respective public registries.
Files changed (88) hide show
  1. tinygrad/codegen/devectorizer.py +247 -0
  2. tinygrad/codegen/expander.py +121 -0
  3. tinygrad/codegen/kernel.py +141 -201
  4. tinygrad/codegen/linearize.py +223 -84
  5. tinygrad/codegen/lowerer.py +60 -42
  6. tinygrad/codegen/symbolic.py +476 -0
  7. tinygrad/codegen/transcendental.py +22 -13
  8. tinygrad/device.py +187 -47
  9. tinygrad/dtype.py +39 -28
  10. tinygrad/engine/jit.py +83 -65
  11. tinygrad/engine/memory.py +4 -5
  12. tinygrad/engine/multi.py +161 -0
  13. tinygrad/engine/realize.py +62 -108
  14. tinygrad/engine/schedule.py +396 -357
  15. tinygrad/engine/search.py +55 -66
  16. tinygrad/gradient.py +73 -0
  17. tinygrad/helpers.py +81 -59
  18. tinygrad/nn/__init__.py +30 -32
  19. tinygrad/nn/datasets.py +1 -2
  20. tinygrad/nn/optim.py +22 -26
  21. tinygrad/nn/state.py +91 -66
  22. tinygrad/ops.py +492 -641
  23. tinygrad/renderer/__init__.py +95 -36
  24. tinygrad/renderer/cstyle.py +99 -92
  25. tinygrad/renderer/llvmir.py +83 -34
  26. tinygrad/renderer/ptx.py +83 -99
  27. tinygrad/renderer/wgsl.py +95 -0
  28. tinygrad/runtime/autogen/amd_gpu.py +39507 -12
  29. tinygrad/runtime/autogen/comgr.py +2 -0
  30. tinygrad/runtime/autogen/kfd.py +4 -3
  31. tinygrad/runtime/autogen/kgsl.py +1 -1
  32. tinygrad/runtime/autogen/libc.py +404 -71
  33. tinygrad/runtime/autogen/llvm.py +11379 -0
  34. tinygrad/runtime/autogen/pci.py +1333 -0
  35. tinygrad/runtime/autogen/vfio.py +891 -0
  36. tinygrad/runtime/autogen/webgpu.py +6985 -0
  37. tinygrad/runtime/graph/cuda.py +8 -9
  38. tinygrad/runtime/graph/hcq.py +84 -79
  39. tinygrad/runtime/graph/metal.py +40 -43
  40. tinygrad/runtime/ops_amd.py +498 -334
  41. tinygrad/runtime/ops_cloud.py +34 -34
  42. tinygrad/runtime/ops_cpu.py +24 -0
  43. tinygrad/runtime/ops_cuda.py +30 -27
  44. tinygrad/runtime/ops_disk.py +62 -63
  45. tinygrad/runtime/ops_dsp.py +159 -42
  46. tinygrad/runtime/ops_gpu.py +30 -30
  47. tinygrad/runtime/ops_hip.py +29 -31
  48. tinygrad/runtime/ops_llvm.py +48 -41
  49. tinygrad/runtime/ops_metal.py +149 -113
  50. tinygrad/runtime/ops_npy.py +2 -2
  51. tinygrad/runtime/ops_nv.py +238 -273
  52. tinygrad/runtime/ops_python.py +55 -50
  53. tinygrad/runtime/ops_qcom.py +129 -157
  54. tinygrad/runtime/ops_webgpu.py +225 -0
  55. tinygrad/runtime/support/allocator.py +94 -0
  56. tinygrad/runtime/support/am/__init__.py +0 -0
  57. tinygrad/runtime/support/am/amdev.py +396 -0
  58. tinygrad/runtime/support/am/ip.py +463 -0
  59. tinygrad/runtime/support/compiler_cuda.py +4 -2
  60. tinygrad/runtime/support/elf.py +28 -4
  61. tinygrad/runtime/support/hcq.py +256 -324
  62. tinygrad/runtime/support/llvm.py +26 -0
  63. tinygrad/shape/shapetracker.py +85 -53
  64. tinygrad/shape/view.py +104 -140
  65. tinygrad/spec.py +155 -0
  66. tinygrad/tensor.py +835 -527
  67. tinygrad/viz/assets/cdnjs.cloudflare.com/ajax/libs/highlight.js/11.10.0/highlight.min.js +1232 -0
  68. tinygrad/viz/assets/cdnjs.cloudflare.com/ajax/libs/highlight.js/11.10.0/languages/cpp.min.js +47 -0
  69. tinygrad/viz/assets/cdnjs.cloudflare.com/ajax/libs/highlight.js/11.10.0/languages/python.min.js +42 -0
  70. tinygrad/viz/assets/cdnjs.cloudflare.com/ajax/libs/highlight.js/11.10.0/styles/default.min.css +9 -0
  71. tinygrad/viz/assets/d3js.org/d3.v5.min.js +2 -0
  72. tinygrad/viz/assets/dagrejs.github.io/project/dagre-d3/latest/dagre-d3.min.js +4816 -0
  73. tinygrad/viz/assets/unpkg.com/@highlightjs/cdn-assets@11.10.0/styles/tokyo-night-dark.min.css +8 -0
  74. tinygrad/viz/index.html +544 -0
  75. tinygrad/viz/perfetto.html +178 -0
  76. tinygrad/viz/serve.py +205 -0
  77. {tinygrad-0.10.0.dist-info → tinygrad-0.10.2.dist-info}/METADATA +48 -25
  78. tinygrad-0.10.2.dist-info/RECORD +99 -0
  79. {tinygrad-0.10.0.dist-info → tinygrad-0.10.2.dist-info}/WHEEL +1 -1
  80. tinygrad/codegen/uopgraph.py +0 -506
  81. tinygrad/engine/lazy.py +0 -228
  82. tinygrad/function.py +0 -212
  83. tinygrad/multi.py +0 -177
  84. tinygrad/runtime/graph/clang.py +0 -39
  85. tinygrad/runtime/ops_clang.py +0 -35
  86. tinygrad-0.10.0.dist-info/RECORD +0 -77
  87. {tinygrad-0.10.0.dist-info → tinygrad-0.10.2.dist-info}/LICENSE +0 -0
  88. {tinygrad-0.10.0.dist-info → tinygrad-0.10.2.dist-info}/top_level.txt +0 -0
@@ -0,0 +1,1333 @@
1
+ # mypy: ignore-errors
2
+ # -*- coding: utf-8 -*-
3
+ #
4
+ # TARGET arch is: []
5
+ # WORD_SIZE is: 8
6
+ # POINTER_SIZE is: 8
7
+ # LONGDOUBLE_SIZE is: 16
8
+ #
9
+ import ctypes
10
+
11
+
12
+
13
+
14
+ LINUX_PCI_REGS_H = True # macro
15
+ PCI_CFG_SPACE_SIZE = 256 # macro
16
+ PCI_CFG_SPACE_EXP_SIZE = 4096 # macro
17
+ PCI_STD_HEADER_SIZEOF = 64 # macro
18
+ PCI_STD_NUM_BARS = 6 # macro
19
+ PCI_VENDOR_ID = 0x00 # macro
20
+ PCI_DEVICE_ID = 0x02 # macro
21
+ PCI_COMMAND = 0x04 # macro
22
+ PCI_COMMAND_IO = 0x1 # macro
23
+ PCI_COMMAND_MEMORY = 0x2 # macro
24
+ PCI_COMMAND_MASTER = 0x4 # macro
25
+ PCI_COMMAND_SPECIAL = 0x8 # macro
26
+ PCI_COMMAND_INVALIDATE = 0x10 # macro
27
+ PCI_COMMAND_VGA_PALETTE = 0x20 # macro
28
+ PCI_COMMAND_PARITY = 0x40 # macro
29
+ PCI_COMMAND_WAIT = 0x80 # macro
30
+ PCI_COMMAND_SERR = 0x100 # macro
31
+ PCI_COMMAND_FAST_BACK = 0x200 # macro
32
+ PCI_COMMAND_INTX_DISABLE = 0x400 # macro
33
+ PCI_STATUS = 0x06 # macro
34
+ PCI_STATUS_IMM_READY = 0x01 # macro
35
+ PCI_STATUS_INTERRUPT = 0x08 # macro
36
+ PCI_STATUS_CAP_LIST = 0x10 # macro
37
+ PCI_STATUS_66MHZ = 0x20 # macro
38
+ PCI_STATUS_UDF = 0x40 # macro
39
+ PCI_STATUS_FAST_BACK = 0x80 # macro
40
+ PCI_STATUS_PARITY = 0x100 # macro
41
+ PCI_STATUS_DEVSEL_MASK = 0x600 # macro
42
+ PCI_STATUS_DEVSEL_FAST = 0x000 # macro
43
+ PCI_STATUS_DEVSEL_MEDIUM = 0x200 # macro
44
+ PCI_STATUS_DEVSEL_SLOW = 0x400 # macro
45
+ PCI_STATUS_SIG_TARGET_ABORT = 0x800 # macro
46
+ PCI_STATUS_REC_TARGET_ABORT = 0x1000 # macro
47
+ PCI_STATUS_REC_MASTER_ABORT = 0x2000 # macro
48
+ PCI_STATUS_SIG_SYSTEM_ERROR = 0x4000 # macro
49
+ PCI_STATUS_DETECTED_PARITY = 0x8000 # macro
50
+ PCI_CLASS_REVISION = 0x08 # macro
51
+ PCI_REVISION_ID = 0x08 # macro
52
+ PCI_CLASS_PROG = 0x09 # macro
53
+ PCI_CLASS_DEVICE = 0x0a # macro
54
+ PCI_CACHE_LINE_SIZE = 0x0c # macro
55
+ PCI_LATENCY_TIMER = 0x0d # macro
56
+ PCI_HEADER_TYPE = 0x0e # macro
57
+ PCI_HEADER_TYPE_MASK = 0x7f # macro
58
+ PCI_HEADER_TYPE_NORMAL = 0 # macro
59
+ PCI_HEADER_TYPE_BRIDGE = 1 # macro
60
+ PCI_HEADER_TYPE_CARDBUS = 2 # macro
61
+ PCI_BIST = 0x0f # macro
62
+ PCI_BIST_CODE_MASK = 0x0f # macro
63
+ PCI_BIST_START = 0x40 # macro
64
+ PCI_BIST_CAPABLE = 0x80 # macro
65
+ PCI_BASE_ADDRESS_0 = 0x10 # macro
66
+ PCI_BASE_ADDRESS_1 = 0x14 # macro
67
+ PCI_BASE_ADDRESS_2 = 0x18 # macro
68
+ PCI_BASE_ADDRESS_3 = 0x1c # macro
69
+ PCI_BASE_ADDRESS_4 = 0x20 # macro
70
+ PCI_BASE_ADDRESS_5 = 0x24 # macro
71
+ PCI_BASE_ADDRESS_SPACE = 0x01 # macro
72
+ PCI_BASE_ADDRESS_SPACE_IO = 0x01 # macro
73
+ PCI_BASE_ADDRESS_SPACE_MEMORY = 0x00 # macro
74
+ PCI_BASE_ADDRESS_MEM_TYPE_MASK = 0x06 # macro
75
+ PCI_BASE_ADDRESS_MEM_TYPE_32 = 0x00 # macro
76
+ PCI_BASE_ADDRESS_MEM_TYPE_1M = 0x02 # macro
77
+ PCI_BASE_ADDRESS_MEM_TYPE_64 = 0x04 # macro
78
+ PCI_BASE_ADDRESS_MEM_PREFETCH = 0x08 # macro
79
+ PCI_BASE_ADDRESS_MEM_MASK = (~0x0f) # macro
80
+ PCI_BASE_ADDRESS_IO_MASK = (~0x03) # macro
81
+ PCI_CARDBUS_CIS = 0x28 # macro
82
+ PCI_SUBSYSTEM_VENDOR_ID = 0x2c # macro
83
+ PCI_SUBSYSTEM_ID = 0x2e # macro
84
+ PCI_ROM_ADDRESS = 0x30 # macro
85
+ PCI_ROM_ADDRESS_ENABLE = 0x01 # macro
86
+ PCI_ROM_ADDRESS_MASK = (~0x7ff) # macro
87
+ PCI_CAPABILITY_LIST = 0x34 # macro
88
+ PCI_INTERRUPT_LINE = 0x3c # macro
89
+ PCI_INTERRUPT_PIN = 0x3d # macro
90
+ PCI_MIN_GNT = 0x3e # macro
91
+ PCI_MAX_LAT = 0x3f # macro
92
+ PCI_PRIMARY_BUS = 0x18 # macro
93
+ PCI_SECONDARY_BUS = 0x19 # macro
94
+ PCI_SUBORDINATE_BUS = 0x1a # macro
95
+ PCI_SEC_LATENCY_TIMER = 0x1b # macro
96
+ PCI_IO_BASE = 0x1c # macro
97
+ PCI_IO_LIMIT = 0x1d # macro
98
+ PCI_IO_RANGE_TYPE_MASK = 0x0f # macro
99
+ PCI_IO_RANGE_TYPE_16 = 0x00 # macro
100
+ PCI_IO_RANGE_TYPE_32 = 0x01 # macro
101
+ PCI_IO_RANGE_MASK = (~0x0f) # macro
102
+ PCI_IO_1K_RANGE_MASK = (~0x03) # macro
103
+ PCI_SEC_STATUS = 0x1e # macro
104
+ PCI_MEMORY_BASE = 0x20 # macro
105
+ PCI_MEMORY_LIMIT = 0x22 # macro
106
+ PCI_MEMORY_RANGE_TYPE_MASK = 0x0f # macro
107
+ PCI_MEMORY_RANGE_MASK = (~0x0f) # macro
108
+ PCI_PREF_MEMORY_BASE = 0x24 # macro
109
+ PCI_PREF_MEMORY_LIMIT = 0x26 # macro
110
+ PCI_PREF_RANGE_TYPE_MASK = 0x0f # macro
111
+ PCI_PREF_RANGE_TYPE_32 = 0x00 # macro
112
+ PCI_PREF_RANGE_TYPE_64 = 0x01 # macro
113
+ PCI_PREF_RANGE_MASK = (~0x0f) # macro
114
+ PCI_PREF_BASE_UPPER32 = 0x28 # macro
115
+ PCI_PREF_LIMIT_UPPER32 = 0x2c # macro
116
+ PCI_IO_BASE_UPPER16 = 0x30 # macro
117
+ PCI_IO_LIMIT_UPPER16 = 0x32 # macro
118
+ PCI_ROM_ADDRESS1 = 0x38 # macro
119
+ PCI_BRIDGE_CONTROL = 0x3e # macro
120
+ PCI_BRIDGE_CTL_PARITY = 0x01 # macro
121
+ PCI_BRIDGE_CTL_SERR = 0x02 # macro
122
+ PCI_BRIDGE_CTL_ISA = 0x04 # macro
123
+ PCI_BRIDGE_CTL_VGA = 0x08 # macro
124
+ PCI_BRIDGE_CTL_MASTER_ABORT = 0x20 # macro
125
+ PCI_BRIDGE_CTL_BUS_RESET = 0x40 # macro
126
+ PCI_BRIDGE_CTL_FAST_BACK = 0x80 # macro
127
+ PCI_CB_CAPABILITY_LIST = 0x14 # macro
128
+ PCI_CB_SEC_STATUS = 0x16 # macro
129
+ PCI_CB_PRIMARY_BUS = 0x18 # macro
130
+ PCI_CB_CARD_BUS = 0x19 # macro
131
+ PCI_CB_SUBORDINATE_BUS = 0x1a # macro
132
+ PCI_CB_LATENCY_TIMER = 0x1b # macro
133
+ PCI_CB_MEMORY_BASE_0 = 0x1c # macro
134
+ PCI_CB_MEMORY_LIMIT_0 = 0x20 # macro
135
+ PCI_CB_MEMORY_BASE_1 = 0x24 # macro
136
+ PCI_CB_MEMORY_LIMIT_1 = 0x28 # macro
137
+ PCI_CB_IO_BASE_0 = 0x2c # macro
138
+ PCI_CB_IO_BASE_0_HI = 0x2e # macro
139
+ PCI_CB_IO_LIMIT_0 = 0x30 # macro
140
+ PCI_CB_IO_LIMIT_0_HI = 0x32 # macro
141
+ PCI_CB_IO_BASE_1 = 0x34 # macro
142
+ PCI_CB_IO_BASE_1_HI = 0x36 # macro
143
+ PCI_CB_IO_LIMIT_1 = 0x38 # macro
144
+ PCI_CB_IO_LIMIT_1_HI = 0x3a # macro
145
+ PCI_CB_IO_RANGE_MASK = (~0x03) # macro
146
+ PCI_CB_BRIDGE_CONTROL = 0x3e # macro
147
+ PCI_CB_BRIDGE_CTL_PARITY = 0x01 # macro
148
+ PCI_CB_BRIDGE_CTL_SERR = 0x02 # macro
149
+ PCI_CB_BRIDGE_CTL_ISA = 0x04 # macro
150
+ PCI_CB_BRIDGE_CTL_VGA = 0x08 # macro
151
+ PCI_CB_BRIDGE_CTL_MASTER_ABORT = 0x20 # macro
152
+ PCI_CB_BRIDGE_CTL_CB_RESET = 0x40 # macro
153
+ PCI_CB_BRIDGE_CTL_16BIT_INT = 0x80 # macro
154
+ PCI_CB_BRIDGE_CTL_PREFETCH_MEM0 = 0x100 # macro
155
+ PCI_CB_BRIDGE_CTL_PREFETCH_MEM1 = 0x200 # macro
156
+ PCI_CB_BRIDGE_CTL_POST_WRITES = 0x400 # macro
157
+ PCI_CB_SUBSYSTEM_VENDOR_ID = 0x40 # macro
158
+ PCI_CB_SUBSYSTEM_ID = 0x42 # macro
159
+ PCI_CB_LEGACY_MODE_BASE = 0x44 # macro
160
+ PCI_CAP_LIST_ID = 0 # macro
161
+ PCI_CAP_ID_PM = 0x01 # macro
162
+ PCI_CAP_ID_AGP = 0x02 # macro
163
+ PCI_CAP_ID_VPD = 0x03 # macro
164
+ PCI_CAP_ID_SLOTID = 0x04 # macro
165
+ PCI_CAP_ID_MSI = 0x05 # macro
166
+ PCI_CAP_ID_CHSWP = 0x06 # macro
167
+ PCI_CAP_ID_PCIX = 0x07 # macro
168
+ PCI_CAP_ID_HT = 0x08 # macro
169
+ PCI_CAP_ID_VNDR = 0x09 # macro
170
+ PCI_CAP_ID_DBG = 0x0A # macro
171
+ PCI_CAP_ID_CCRC = 0x0B # macro
172
+ PCI_CAP_ID_SHPC = 0x0C # macro
173
+ PCI_CAP_ID_SSVID = 0x0D # macro
174
+ PCI_CAP_ID_AGP3 = 0x0E # macro
175
+ PCI_CAP_ID_SECDEV = 0x0F # macro
176
+ PCI_CAP_ID_EXP = 0x10 # macro
177
+ PCI_CAP_ID_MSIX = 0x11 # macro
178
+ PCI_CAP_ID_SATA = 0x12 # macro
179
+ PCI_CAP_ID_AF = 0x13 # macro
180
+ PCI_CAP_ID_EA = 0x14 # macro
181
+ PCI_CAP_ID_MAX = 0x14 # macro
182
+ PCI_CAP_LIST_NEXT = 1 # macro
183
+ PCI_CAP_FLAGS = 2 # macro
184
+ PCI_CAP_SIZEOF = 4 # macro
185
+ PCI_PM_PMC = 2 # macro
186
+ PCI_PM_CAP_VER_MASK = 0x0007 # macro
187
+ PCI_PM_CAP_PME_CLOCK = 0x0008 # macro
188
+ PCI_PM_CAP_RESERVED = 0x0010 # macro
189
+ PCI_PM_CAP_DSI = 0x0020 # macro
190
+ PCI_PM_CAP_AUX_POWER = 0x01C0 # macro
191
+ PCI_PM_CAP_D1 = 0x0200 # macro
192
+ PCI_PM_CAP_D2 = 0x0400 # macro
193
+ PCI_PM_CAP_PME = 0x0800 # macro
194
+ PCI_PM_CAP_PME_MASK = 0xF800 # macro
195
+ PCI_PM_CAP_PME_D0 = 0x0800 # macro
196
+ PCI_PM_CAP_PME_D1 = 0x1000 # macro
197
+ PCI_PM_CAP_PME_D2 = 0x2000 # macro
198
+ PCI_PM_CAP_PME_D3hot = 0x4000 # macro
199
+ PCI_PM_CAP_PME_D3cold = 0x8000 # macro
200
+ PCI_PM_CAP_PME_SHIFT = 11 # macro
201
+ PCI_PM_CTRL = 4 # macro
202
+ PCI_PM_CTRL_STATE_MASK = 0x0003 # macro
203
+ PCI_PM_CTRL_NO_SOFT_RESET = 0x0008 # macro
204
+ PCI_PM_CTRL_PME_ENABLE = 0x0100 # macro
205
+ PCI_PM_CTRL_DATA_SEL_MASK = 0x1e00 # macro
206
+ PCI_PM_CTRL_DATA_SCALE_MASK = 0x6000 # macro
207
+ PCI_PM_CTRL_PME_STATUS = 0x8000 # macro
208
+ PCI_PM_PPB_EXTENSIONS = 6 # macro
209
+ PCI_PM_PPB_B2_B3 = 0x40 # macro
210
+ PCI_PM_BPCC_ENABLE = 0x80 # macro
211
+ PCI_PM_DATA_REGISTER = 7 # macro
212
+ PCI_PM_SIZEOF = 8 # macro
213
+ PCI_AGP_VERSION = 2 # macro
214
+ PCI_AGP_RFU = 3 # macro
215
+ PCI_AGP_STATUS = 4 # macro
216
+ PCI_AGP_STATUS_RQ_MASK = 0xff000000 # macro
217
+ PCI_AGP_STATUS_SBA = 0x0200 # macro
218
+ PCI_AGP_STATUS_64BIT = 0x0020 # macro
219
+ PCI_AGP_STATUS_FW = 0x0010 # macro
220
+ PCI_AGP_STATUS_RATE4 = 0x0004 # macro
221
+ PCI_AGP_STATUS_RATE2 = 0x0002 # macro
222
+ PCI_AGP_STATUS_RATE1 = 0x0001 # macro
223
+ PCI_AGP_COMMAND = 8 # macro
224
+ PCI_AGP_COMMAND_RQ_MASK = 0xff000000 # macro
225
+ PCI_AGP_COMMAND_SBA = 0x0200 # macro
226
+ PCI_AGP_COMMAND_AGP = 0x0100 # macro
227
+ PCI_AGP_COMMAND_64BIT = 0x0020 # macro
228
+ PCI_AGP_COMMAND_FW = 0x0010 # macro
229
+ PCI_AGP_COMMAND_RATE4 = 0x0004 # macro
230
+ PCI_AGP_COMMAND_RATE2 = 0x0002 # macro
231
+ PCI_AGP_COMMAND_RATE1 = 0x0001 # macro
232
+ PCI_AGP_SIZEOF = 12 # macro
233
+ PCI_VPD_ADDR = 2 # macro
234
+ PCI_VPD_ADDR_MASK = 0x7fff # macro
235
+ PCI_VPD_ADDR_F = 0x8000 # macro
236
+ PCI_VPD_DATA = 4 # macro
237
+ PCI_CAP_VPD_SIZEOF = 8 # macro
238
+ PCI_SID_ESR = 2 # macro
239
+ PCI_SID_ESR_NSLOTS = 0x1f # macro
240
+ PCI_SID_ESR_FIC = 0x20 # macro
241
+ PCI_SID_CHASSIS_NR = 3 # macro
242
+ PCI_MSI_FLAGS = 2 # macro
243
+ PCI_MSI_FLAGS_ENABLE = 0x0001 # macro
244
+ PCI_MSI_FLAGS_QMASK = 0x000e # macro
245
+ PCI_MSI_FLAGS_QSIZE = 0x0070 # macro
246
+ PCI_MSI_FLAGS_64BIT = 0x0080 # macro
247
+ PCI_MSI_FLAGS_MASKBIT = 0x0100 # macro
248
+ PCI_MSI_RFU = 3 # macro
249
+ PCI_MSI_ADDRESS_LO = 4 # macro
250
+ PCI_MSI_ADDRESS_HI = 8 # macro
251
+ PCI_MSI_DATA_32 = 8 # macro
252
+ PCI_MSI_MASK_32 = 12 # macro
253
+ PCI_MSI_PENDING_32 = 16 # macro
254
+ PCI_MSI_DATA_64 = 12 # macro
255
+ PCI_MSI_MASK_64 = 16 # macro
256
+ PCI_MSI_PENDING_64 = 20 # macro
257
+ PCI_MSIX_FLAGS = 2 # macro
258
+ PCI_MSIX_FLAGS_QSIZE = 0x07FF # macro
259
+ PCI_MSIX_FLAGS_MASKALL = 0x4000 # macro
260
+ PCI_MSIX_FLAGS_ENABLE = 0x8000 # macro
261
+ PCI_MSIX_TABLE = 4 # macro
262
+ PCI_MSIX_TABLE_BIR = 0x00000007 # macro
263
+ PCI_MSIX_TABLE_OFFSET = 0xfffffff8 # macro
264
+ PCI_MSIX_PBA = 8 # macro
265
+ PCI_MSIX_PBA_BIR = 0x00000007 # macro
266
+ PCI_MSIX_PBA_OFFSET = 0xfffffff8 # macro
267
+ PCI_MSIX_FLAGS_BIRMASK = 0x00000007 # macro
268
+ PCI_CAP_MSIX_SIZEOF = 12 # macro
269
+ PCI_MSIX_ENTRY_SIZE = 16 # macro
270
+ PCI_MSIX_ENTRY_LOWER_ADDR = 0 # macro
271
+ PCI_MSIX_ENTRY_UPPER_ADDR = 4 # macro
272
+ PCI_MSIX_ENTRY_DATA = 8 # macro
273
+ PCI_MSIX_ENTRY_VECTOR_CTRL = 12 # macro
274
+ PCI_MSIX_ENTRY_CTRL_MASKBIT = 0x00000001 # macro
275
+ PCI_CHSWP_CSR = 2 # macro
276
+ PCI_CHSWP_DHA = 0x01 # macro
277
+ PCI_CHSWP_EIM = 0x02 # macro
278
+ PCI_CHSWP_PIE = 0x04 # macro
279
+ PCI_CHSWP_LOO = 0x08 # macro
280
+ PCI_CHSWP_PI = 0x30 # macro
281
+ PCI_CHSWP_EXT = 0x40 # macro
282
+ PCI_CHSWP_INS = 0x80 # macro
283
+ PCI_AF_LENGTH = 2 # macro
284
+ PCI_AF_CAP = 3 # macro
285
+ PCI_AF_CAP_TP = 0x01 # macro
286
+ PCI_AF_CAP_FLR = 0x02 # macro
287
+ PCI_AF_CTRL = 4 # macro
288
+ PCI_AF_CTRL_FLR = 0x01 # macro
289
+ PCI_AF_STATUS = 5 # macro
290
+ PCI_AF_STATUS_TP = 0x01 # macro
291
+ PCI_CAP_AF_SIZEOF = 6 # macro
292
+ PCI_EA_NUM_ENT = 2 # macro
293
+ PCI_EA_NUM_ENT_MASK = 0x3f # macro
294
+ PCI_EA_FIRST_ENT = 4 # macro
295
+ PCI_EA_FIRST_ENT_BRIDGE = 8 # macro
296
+ PCI_EA_ES = 0x00000007 # macro
297
+ PCI_EA_BEI = 0x000000f0 # macro
298
+ PCI_EA_SEC_BUS_MASK = 0xff # macro
299
+ PCI_EA_SUB_BUS_MASK = 0xff00 # macro
300
+ PCI_EA_SUB_BUS_SHIFT = 8 # macro
301
+ PCI_EA_BEI_BAR0 = 0 # macro
302
+ PCI_EA_BEI_BAR5 = 5 # macro
303
+ PCI_EA_BEI_BRIDGE = 6 # macro
304
+ PCI_EA_BEI_ENI = 7 # macro
305
+ PCI_EA_BEI_ROM = 8 # macro
306
+ PCI_EA_BEI_VF_BAR0 = 9 # macro
307
+ PCI_EA_BEI_VF_BAR5 = 14 # macro
308
+ PCI_EA_BEI_RESERVED = 15 # macro
309
+ PCI_EA_PP = 0x0000ff00 # macro
310
+ PCI_EA_SP = 0x00ff0000 # macro
311
+ PCI_EA_P_MEM = 0x00 # macro
312
+ PCI_EA_P_MEM_PREFETCH = 0x01 # macro
313
+ PCI_EA_P_IO = 0x02 # macro
314
+ PCI_EA_P_VF_MEM_PREFETCH = 0x03 # macro
315
+ PCI_EA_P_VF_MEM = 0x04 # macro
316
+ PCI_EA_P_BRIDGE_MEM = 0x05 # macro
317
+ PCI_EA_P_BRIDGE_MEM_PREFETCH = 0x06 # macro
318
+ PCI_EA_P_BRIDGE_IO = 0x07 # macro
319
+ PCI_EA_P_MEM_RESERVED = 0xfd # macro
320
+ PCI_EA_P_IO_RESERVED = 0xfe # macro
321
+ PCI_EA_P_UNAVAILABLE = 0xff # macro
322
+ PCI_EA_WRITABLE = 0x40000000 # macro
323
+ PCI_EA_ENABLE = 0x80000000 # macro
324
+ PCI_EA_BASE = 4 # macro
325
+ PCI_EA_MAX_OFFSET = 8 # macro
326
+ PCI_EA_IS_64 = 0x00000002 # macro
327
+ PCI_EA_FIELD_MASK = 0xfffffffc # macro
328
+ PCI_X_CMD = 2 # macro
329
+ PCI_X_CMD_DPERR_E = 0x0001 # macro
330
+ PCI_X_CMD_ERO = 0x0002 # macro
331
+ PCI_X_CMD_READ_512 = 0x0000 # macro
332
+ PCI_X_CMD_READ_1K = 0x0004 # macro
333
+ PCI_X_CMD_READ_2K = 0x0008 # macro
334
+ PCI_X_CMD_READ_4K = 0x000c # macro
335
+ PCI_X_CMD_MAX_READ = 0x000c # macro
336
+ PCI_X_CMD_SPLIT_1 = 0x0000 # macro
337
+ PCI_X_CMD_SPLIT_2 = 0x0010 # macro
338
+ PCI_X_CMD_SPLIT_3 = 0x0020 # macro
339
+ PCI_X_CMD_SPLIT_4 = 0x0030 # macro
340
+ PCI_X_CMD_SPLIT_8 = 0x0040 # macro
341
+ PCI_X_CMD_SPLIT_12 = 0x0050 # macro
342
+ PCI_X_CMD_SPLIT_16 = 0x0060 # macro
343
+ PCI_X_CMD_SPLIT_32 = 0x0070 # macro
344
+ PCI_X_CMD_MAX_SPLIT = 0x0070 # macro
345
+ def PCI_X_CMD_VERSION(x): # macro
346
+ return (((x)>>12)&3)
347
+ PCI_X_STATUS = 4 # macro
348
+ PCI_X_STATUS_DEVFN = 0x000000ff # macro
349
+ PCI_X_STATUS_BUS = 0x0000ff00 # macro
350
+ PCI_X_STATUS_64BIT = 0x00010000 # macro
351
+ PCI_X_STATUS_133MHZ = 0x00020000 # macro
352
+ PCI_X_STATUS_SPL_DISC = 0x00040000 # macro
353
+ PCI_X_STATUS_UNX_SPL = 0x00080000 # macro
354
+ PCI_X_STATUS_COMPLEX = 0x00100000 # macro
355
+ PCI_X_STATUS_MAX_READ = 0x00600000 # macro
356
+ PCI_X_STATUS_MAX_SPLIT = 0x03800000 # macro
357
+ PCI_X_STATUS_MAX_CUM = 0x1c000000 # macro
358
+ PCI_X_STATUS_SPL_ERR = 0x20000000 # macro
359
+ PCI_X_STATUS_266MHZ = 0x40000000 # macro
360
+ PCI_X_STATUS_533MHZ = 0x80000000 # macro
361
+ PCI_X_ECC_CSR = 8 # macro
362
+ PCI_CAP_PCIX_SIZEOF_V0 = 8 # macro
363
+ PCI_CAP_PCIX_SIZEOF_V1 = 24 # macro
364
+ PCI_CAP_PCIX_SIZEOF_V2 = 24 # macro
365
+ PCI_X_BRIDGE_SSTATUS = 2 # macro
366
+ PCI_X_SSTATUS_64BIT = 0x0001 # macro
367
+ PCI_X_SSTATUS_133MHZ = 0x0002 # macro
368
+ PCI_X_SSTATUS_FREQ = 0x03c0 # macro
369
+ PCI_X_SSTATUS_VERS = 0x3000 # macro
370
+ PCI_X_SSTATUS_V1 = 0x1000 # macro
371
+ PCI_X_SSTATUS_V2 = 0x2000 # macro
372
+ PCI_X_SSTATUS_266MHZ = 0x4000 # macro
373
+ PCI_X_SSTATUS_533MHZ = 0x8000 # macro
374
+ PCI_X_BRIDGE_STATUS = 4 # macro
375
+ PCI_SSVID_VENDOR_ID = 4 # macro
376
+ PCI_SSVID_DEVICE_ID = 6 # macro
377
+ PCI_EXP_FLAGS = 2 # macro
378
+ PCI_EXP_FLAGS_VERS = 0x000f # macro
379
+ PCI_EXP_FLAGS_TYPE = 0x00f0 # macro
380
+ PCI_EXP_TYPE_ENDPOINT = 0x0 # macro
381
+ PCI_EXP_TYPE_LEG_END = 0x1 # macro
382
+ PCI_EXP_TYPE_ROOT_PORT = 0x4 # macro
383
+ PCI_EXP_TYPE_UPSTREAM = 0x5 # macro
384
+ PCI_EXP_TYPE_DOWNSTREAM = 0x6 # macro
385
+ PCI_EXP_TYPE_PCI_BRIDGE = 0x7 # macro
386
+ PCI_EXP_TYPE_PCIE_BRIDGE = 0x8 # macro
387
+ PCI_EXP_TYPE_RC_END = 0x9 # macro
388
+ PCI_EXP_TYPE_RC_EC = 0xa # macro
389
+ PCI_EXP_FLAGS_SLOT = 0x0100 # macro
390
+ PCI_EXP_FLAGS_IRQ = 0x3e00 # macro
391
+ PCI_EXP_DEVCAP = 4 # macro
392
+ PCI_EXP_DEVCAP_PAYLOAD = 0x00000007 # macro
393
+ PCI_EXP_DEVCAP_PHANTOM = 0x00000018 # macro
394
+ PCI_EXP_DEVCAP_EXT_TAG = 0x00000020 # macro
395
+ PCI_EXP_DEVCAP_L0S = 0x000001c0 # macro
396
+ PCI_EXP_DEVCAP_L1 = 0x00000e00 # macro
397
+ PCI_EXP_DEVCAP_ATN_BUT = 0x00001000 # macro
398
+ PCI_EXP_DEVCAP_ATN_IND = 0x00002000 # macro
399
+ PCI_EXP_DEVCAP_PWR_IND = 0x00004000 # macro
400
+ PCI_EXP_DEVCAP_RBER = 0x00008000 # macro
401
+ PCI_EXP_DEVCAP_PWR_VAL = 0x03fc0000 # macro
402
+ PCI_EXP_DEVCAP_PWR_SCL = 0x0c000000 # macro
403
+ PCI_EXP_DEVCAP_FLR = 0x10000000 # macro
404
+ PCI_EXP_DEVCTL = 8 # macro
405
+ PCI_EXP_DEVCTL_CERE = 0x0001 # macro
406
+ PCI_EXP_DEVCTL_NFERE = 0x0002 # macro
407
+ PCI_EXP_DEVCTL_FERE = 0x0004 # macro
408
+ PCI_EXP_DEVCTL_URRE = 0x0008 # macro
409
+ PCI_EXP_DEVCTL_RELAX_EN = 0x0010 # macro
410
+ PCI_EXP_DEVCTL_PAYLOAD = 0x00e0 # macro
411
+ PCI_EXP_DEVCTL_PAYLOAD_128B = 0x0000 # macro
412
+ PCI_EXP_DEVCTL_PAYLOAD_256B = 0x0020 # macro
413
+ PCI_EXP_DEVCTL_PAYLOAD_512B = 0x0040 # macro
414
+ PCI_EXP_DEVCTL_PAYLOAD_1024B = 0x0060 # macro
415
+ PCI_EXP_DEVCTL_PAYLOAD_2048B = 0x0080 # macro
416
+ PCI_EXP_DEVCTL_PAYLOAD_4096B = 0x00a0 # macro
417
+ PCI_EXP_DEVCTL_EXT_TAG = 0x0100 # macro
418
+ PCI_EXP_DEVCTL_PHANTOM = 0x0200 # macro
419
+ PCI_EXP_DEVCTL_AUX_PME = 0x0400 # macro
420
+ PCI_EXP_DEVCTL_NOSNOOP_EN = 0x0800 # macro
421
+ PCI_EXP_DEVCTL_READRQ = 0x7000 # macro
422
+ PCI_EXP_DEVCTL_READRQ_128B = 0x0000 # macro
423
+ PCI_EXP_DEVCTL_READRQ_256B = 0x1000 # macro
424
+ PCI_EXP_DEVCTL_READRQ_512B = 0x2000 # macro
425
+ PCI_EXP_DEVCTL_READRQ_1024B = 0x3000 # macro
426
+ PCI_EXP_DEVCTL_READRQ_2048B = 0x4000 # macro
427
+ PCI_EXP_DEVCTL_READRQ_4096B = 0x5000 # macro
428
+ PCI_EXP_DEVCTL_BCR_FLR = 0x8000 # macro
429
+ PCI_EXP_DEVSTA = 10 # macro
430
+ PCI_EXP_DEVSTA_CED = 0x0001 # macro
431
+ PCI_EXP_DEVSTA_NFED = 0x0002 # macro
432
+ PCI_EXP_DEVSTA_FED = 0x0004 # macro
433
+ PCI_EXP_DEVSTA_URD = 0x0008 # macro
434
+ PCI_EXP_DEVSTA_AUXPD = 0x0010 # macro
435
+ PCI_EXP_DEVSTA_TRPND = 0x0020 # macro
436
+ PCI_CAP_EXP_RC_ENDPOINT_SIZEOF_V1 = 12 # macro
437
+ PCI_EXP_LNKCAP = 12 # macro
438
+ PCI_EXP_LNKCAP_SLS = 0x0000000f # macro
439
+ PCI_EXP_LNKCAP_SLS_2_5GB = 0x00000001 # macro
440
+ PCI_EXP_LNKCAP_SLS_5_0GB = 0x00000002 # macro
441
+ PCI_EXP_LNKCAP_SLS_8_0GB = 0x00000003 # macro
442
+ PCI_EXP_LNKCAP_SLS_16_0GB = 0x00000004 # macro
443
+ PCI_EXP_LNKCAP_SLS_32_0GB = 0x00000005 # macro
444
+ PCI_EXP_LNKCAP_SLS_64_0GB = 0x00000006 # macro
445
+ PCI_EXP_LNKCAP_MLW = 0x000003f0 # macro
446
+ PCI_EXP_LNKCAP_ASPMS = 0x00000c00 # macro
447
+ PCI_EXP_LNKCAP_ASPM_L0S = 0x00000400 # macro
448
+ PCI_EXP_LNKCAP_ASPM_L1 = 0x00000800 # macro
449
+ PCI_EXP_LNKCAP_L0SEL = 0x00007000 # macro
450
+ PCI_EXP_LNKCAP_L1EL = 0x00038000 # macro
451
+ PCI_EXP_LNKCAP_CLKPM = 0x00040000 # macro
452
+ PCI_EXP_LNKCAP_SDERC = 0x00080000 # macro
453
+ PCI_EXP_LNKCAP_DLLLARC = 0x00100000 # macro
454
+ PCI_EXP_LNKCAP_LBNC = 0x00200000 # macro
455
+ PCI_EXP_LNKCAP_PN = 0xff000000 # macro
456
+ PCI_EXP_LNKCTL = 16 # macro
457
+ PCI_EXP_LNKCTL_ASPMC = 0x0003 # macro
458
+ PCI_EXP_LNKCTL_ASPM_L0S = 0x0001 # macro
459
+ PCI_EXP_LNKCTL_ASPM_L1 = 0x0002 # macro
460
+ PCI_EXP_LNKCTL_RCB = 0x0008 # macro
461
+ PCI_EXP_LNKCTL_LD = 0x0010 # macro
462
+ PCI_EXP_LNKCTL_RL = 0x0020 # macro
463
+ PCI_EXP_LNKCTL_CCC = 0x0040 # macro
464
+ PCI_EXP_LNKCTL_ES = 0x0080 # macro
465
+ PCI_EXP_LNKCTL_CLKREQ_EN = 0x0100 # macro
466
+ PCI_EXP_LNKCTL_HAWD = 0x0200 # macro
467
+ PCI_EXP_LNKCTL_LBMIE = 0x0400 # macro
468
+ PCI_EXP_LNKCTL_LABIE = 0x0800 # macro
469
+ PCI_EXP_LNKSTA = 18 # macro
470
+ PCI_EXP_LNKSTA_CLS = 0x000f # macro
471
+ PCI_EXP_LNKSTA_CLS_2_5GB = 0x0001 # macro
472
+ PCI_EXP_LNKSTA_CLS_5_0GB = 0x0002 # macro
473
+ PCI_EXP_LNKSTA_CLS_8_0GB = 0x0003 # macro
474
+ PCI_EXP_LNKSTA_CLS_16_0GB = 0x0004 # macro
475
+ PCI_EXP_LNKSTA_CLS_32_0GB = 0x0005 # macro
476
+ PCI_EXP_LNKSTA_CLS_64_0GB = 0x0006 # macro
477
+ PCI_EXP_LNKSTA_NLW = 0x03f0 # macro
478
+ PCI_EXP_LNKSTA_NLW_X1 = 0x0010 # macro
479
+ PCI_EXP_LNKSTA_NLW_X2 = 0x0020 # macro
480
+ PCI_EXP_LNKSTA_NLW_X4 = 0x0040 # macro
481
+ PCI_EXP_LNKSTA_NLW_X8 = 0x0080 # macro
482
+ PCI_EXP_LNKSTA_NLW_SHIFT = 4 # macro
483
+ PCI_EXP_LNKSTA_LT = 0x0800 # macro
484
+ PCI_EXP_LNKSTA_SLC = 0x1000 # macro
485
+ PCI_EXP_LNKSTA_DLLLA = 0x2000 # macro
486
+ PCI_EXP_LNKSTA_LBMS = 0x4000 # macro
487
+ PCI_EXP_LNKSTA_LABS = 0x8000 # macro
488
+ PCI_CAP_EXP_ENDPOINT_SIZEOF_V1 = 20 # macro
489
+ PCI_EXP_SLTCAP = 20 # macro
490
+ PCI_EXP_SLTCAP_ABP = 0x00000001 # macro
491
+ PCI_EXP_SLTCAP_PCP = 0x00000002 # macro
492
+ PCI_EXP_SLTCAP_MRLSP = 0x00000004 # macro
493
+ PCI_EXP_SLTCAP_AIP = 0x00000008 # macro
494
+ PCI_EXP_SLTCAP_PIP = 0x00000010 # macro
495
+ PCI_EXP_SLTCAP_HPS = 0x00000020 # macro
496
+ PCI_EXP_SLTCAP_HPC = 0x00000040 # macro
497
+ PCI_EXP_SLTCAP_SPLV = 0x00007f80 # macro
498
+ PCI_EXP_SLTCAP_SPLS = 0x00018000 # macro
499
+ PCI_EXP_SLTCAP_EIP = 0x00020000 # macro
500
+ PCI_EXP_SLTCAP_NCCS = 0x00040000 # macro
501
+ PCI_EXP_SLTCAP_PSN = 0xfff80000 # macro
502
+ PCI_EXP_SLTCTL = 24 # macro
503
+ PCI_EXP_SLTCTL_ABPE = 0x0001 # macro
504
+ PCI_EXP_SLTCTL_PFDE = 0x0002 # macro
505
+ PCI_EXP_SLTCTL_MRLSCE = 0x0004 # macro
506
+ PCI_EXP_SLTCTL_PDCE = 0x0008 # macro
507
+ PCI_EXP_SLTCTL_CCIE = 0x0010 # macro
508
+ PCI_EXP_SLTCTL_HPIE = 0x0020 # macro
509
+ PCI_EXP_SLTCTL_AIC = 0x00c0 # macro
510
+ PCI_EXP_SLTCTL_ATTN_IND_SHIFT = 6 # macro
511
+ PCI_EXP_SLTCTL_ATTN_IND_ON = 0x0040 # macro
512
+ PCI_EXP_SLTCTL_ATTN_IND_BLINK = 0x0080 # macro
513
+ PCI_EXP_SLTCTL_ATTN_IND_OFF = 0x00c0 # macro
514
+ PCI_EXP_SLTCTL_PIC = 0x0300 # macro
515
+ PCI_EXP_SLTCTL_PWR_IND_ON = 0x0100 # macro
516
+ PCI_EXP_SLTCTL_PWR_IND_BLINK = 0x0200 # macro
517
+ PCI_EXP_SLTCTL_PWR_IND_OFF = 0x0300 # macro
518
+ PCI_EXP_SLTCTL_PCC = 0x0400 # macro
519
+ PCI_EXP_SLTCTL_PWR_ON = 0x0000 # macro
520
+ PCI_EXP_SLTCTL_PWR_OFF = 0x0400 # macro
521
+ PCI_EXP_SLTCTL_EIC = 0x0800 # macro
522
+ PCI_EXP_SLTCTL_DLLSCE = 0x1000 # macro
523
+ PCI_EXP_SLTCTL_IBPD_DISABLE = 0x4000 # macro
524
+ PCI_EXP_SLTSTA = 26 # macro
525
+ PCI_EXP_SLTSTA_ABP = 0x0001 # macro
526
+ PCI_EXP_SLTSTA_PFD = 0x0002 # macro
527
+ PCI_EXP_SLTSTA_MRLSC = 0x0004 # macro
528
+ PCI_EXP_SLTSTA_PDC = 0x0008 # macro
529
+ PCI_EXP_SLTSTA_CC = 0x0010 # macro
530
+ PCI_EXP_SLTSTA_MRLSS = 0x0020 # macro
531
+ PCI_EXP_SLTSTA_PDS = 0x0040 # macro
532
+ PCI_EXP_SLTSTA_EIS = 0x0080 # macro
533
+ PCI_EXP_SLTSTA_DLLSC = 0x0100 # macro
534
+ PCI_EXP_RTCTL = 28 # macro
535
+ PCI_EXP_RTCTL_SECEE = 0x0001 # macro
536
+ PCI_EXP_RTCTL_SENFEE = 0x0002 # macro
537
+ PCI_EXP_RTCTL_SEFEE = 0x0004 # macro
538
+ PCI_EXP_RTCTL_PMEIE = 0x0008 # macro
539
+ PCI_EXP_RTCTL_CRSSVE = 0x0010 # macro
540
+ PCI_EXP_RTCAP = 30 # macro
541
+ PCI_EXP_RTCAP_CRSVIS = 0x0001 # macro
542
+ PCI_EXP_RTSTA = 32 # macro
543
+ PCI_EXP_RTSTA_PME = 0x00010000 # macro
544
+ PCI_EXP_RTSTA_PENDING = 0x00020000 # macro
545
+ PCI_EXP_DEVCAP2 = 36 # macro
546
+ PCI_EXP_DEVCAP2_COMP_TMOUT_DIS = 0x00000010 # macro
547
+ PCI_EXP_DEVCAP2_ARI = 0x00000020 # macro
548
+ PCI_EXP_DEVCAP2_ATOMIC_ROUTE = 0x00000040 # macro
549
+ PCI_EXP_DEVCAP2_ATOMIC_COMP32 = 0x00000080 # macro
550
+ PCI_EXP_DEVCAP2_ATOMIC_COMP64 = 0x00000100 # macro
551
+ PCI_EXP_DEVCAP2_ATOMIC_COMP128 = 0x00000200 # macro
552
+ PCI_EXP_DEVCAP2_LTR = 0x00000800 # macro
553
+ PCI_EXP_DEVCAP2_OBFF_MASK = 0x000c0000 # macro
554
+ PCI_EXP_DEVCAP2_OBFF_MSG = 0x00040000 # macro
555
+ PCI_EXP_DEVCAP2_OBFF_WAKE = 0x00080000 # macro
556
+ PCI_EXP_DEVCAP2_EE_PREFIX = 0x00200000 # macro
557
+ PCI_EXP_DEVCTL2 = 40 # macro
558
+ PCI_EXP_DEVCTL2_COMP_TIMEOUT = 0x000f # macro
559
+ PCI_EXP_DEVCTL2_COMP_TMOUT_DIS = 0x0010 # macro
560
+ PCI_EXP_DEVCTL2_ARI = 0x0020 # macro
561
+ PCI_EXP_DEVCTL2_ATOMIC_REQ = 0x0040 # macro
562
+ PCI_EXP_DEVCTL2_ATOMIC_EGRESS_BLOCK = 0x0080 # macro
563
+ PCI_EXP_DEVCTL2_IDO_REQ_EN = 0x0100 # macro
564
+ PCI_EXP_DEVCTL2_IDO_CMP_EN = 0x0200 # macro
565
+ PCI_EXP_DEVCTL2_LTR_EN = 0x0400 # macro
566
+ PCI_EXP_DEVCTL2_OBFF_MSGA_EN = 0x2000 # macro
567
+ PCI_EXP_DEVCTL2_OBFF_MSGB_EN = 0x4000 # macro
568
+ PCI_EXP_DEVCTL2_OBFF_WAKE_EN = 0x6000 # macro
569
+ PCI_EXP_DEVSTA2 = 42 # macro
570
+ PCI_CAP_EXP_RC_ENDPOINT_SIZEOF_V2 = 44 # macro
571
+ PCI_EXP_LNKCAP2 = 44 # macro
572
+ PCI_EXP_LNKCAP2_SLS_2_5GB = 0x00000002 # macro
573
+ PCI_EXP_LNKCAP2_SLS_5_0GB = 0x00000004 # macro
574
+ PCI_EXP_LNKCAP2_SLS_8_0GB = 0x00000008 # macro
575
+ PCI_EXP_LNKCAP2_SLS_16_0GB = 0x00000010 # macro
576
+ PCI_EXP_LNKCAP2_SLS_32_0GB = 0x00000020 # macro
577
+ PCI_EXP_LNKCAP2_SLS_64_0GB = 0x00000040 # macro
578
+ PCI_EXP_LNKCAP2_CROSSLINK = 0x00000100 # macro
579
+ PCI_EXP_LNKCTL2 = 48 # macro
580
+ PCI_EXP_LNKCTL2_TLS = 0x000f # macro
581
+ PCI_EXP_LNKCTL2_TLS_2_5GT = 0x0001 # macro
582
+ PCI_EXP_LNKCTL2_TLS_5_0GT = 0x0002 # macro
583
+ PCI_EXP_LNKCTL2_TLS_8_0GT = 0x0003 # macro
584
+ PCI_EXP_LNKCTL2_TLS_16_0GT = 0x0004 # macro
585
+ PCI_EXP_LNKCTL2_TLS_32_0GT = 0x0005 # macro
586
+ PCI_EXP_LNKCTL2_TLS_64_0GT = 0x0006 # macro
587
+ PCI_EXP_LNKCTL2_ENTER_COMP = 0x0010 # macro
588
+ PCI_EXP_LNKCTL2_TX_MARGIN = 0x0380 # macro
589
+ PCI_EXP_LNKCTL2_HASD = 0x0020 # macro
590
+ PCI_EXP_LNKSTA2 = 50 # macro
591
+ PCI_CAP_EXP_ENDPOINT_SIZEOF_V2 = 52 # macro
592
+ PCI_EXP_SLTCAP2 = 52 # macro
593
+ PCI_EXP_SLTCAP2_IBPD = 0x00000001 # macro
594
+ PCI_EXP_SLTCTL2 = 56 # macro
595
+ PCI_EXP_SLTSTA2 = 58 # macro
596
+ def PCI_EXT_CAP_ID(header): # macro
597
+ return (header&0x0000ffff)
598
+ def PCI_EXT_CAP_VER(header): # macro
599
+ return ((header>>16)&0xf)
600
+ def PCI_EXT_CAP_NEXT(header): # macro
601
+ return ((header>>20)&0xffc)
602
+ PCI_EXT_CAP_ID_ERR = 0x01 # macro
603
+ PCI_EXT_CAP_ID_VC = 0x02 # macro
604
+ PCI_EXT_CAP_ID_DSN = 0x03 # macro
605
+ PCI_EXT_CAP_ID_PWR = 0x04 # macro
606
+ PCI_EXT_CAP_ID_RCLD = 0x05 # macro
607
+ PCI_EXT_CAP_ID_RCILC = 0x06 # macro
608
+ PCI_EXT_CAP_ID_RCEC = 0x07 # macro
609
+ PCI_EXT_CAP_ID_MFVC = 0x08 # macro
610
+ PCI_EXT_CAP_ID_VC9 = 0x09 # macro
611
+ PCI_EXT_CAP_ID_RCRB = 0x0A # macro
612
+ PCI_EXT_CAP_ID_VNDR = 0x0B # macro
613
+ PCI_EXT_CAP_ID_CAC = 0x0C # macro
614
+ PCI_EXT_CAP_ID_ACS = 0x0D # macro
615
+ PCI_EXT_CAP_ID_ARI = 0x0E # macro
616
+ PCI_EXT_CAP_ID_ATS = 0x0F # macro
617
+ PCI_EXT_CAP_ID_SRIOV = 0x10 # macro
618
+ PCI_EXT_CAP_ID_MRIOV = 0x11 # macro
619
+ PCI_EXT_CAP_ID_MCAST = 0x12 # macro
620
+ PCI_EXT_CAP_ID_PRI = 0x13 # macro
621
+ PCI_EXT_CAP_ID_AMD_XXX = 0x14 # macro
622
+ PCI_EXT_CAP_ID_REBAR = 0x15 # macro
623
+ PCI_EXT_CAP_ID_DPA = 0x16 # macro
624
+ PCI_EXT_CAP_ID_TPH = 0x17 # macro
625
+ PCI_EXT_CAP_ID_LTR = 0x18 # macro
626
+ PCI_EXT_CAP_ID_SECPCI = 0x19 # macro
627
+ PCI_EXT_CAP_ID_PMUX = 0x1A # macro
628
+ PCI_EXT_CAP_ID_PASID = 0x1B # macro
629
+ PCI_EXT_CAP_ID_DPC = 0x1D # macro
630
+ PCI_EXT_CAP_ID_L1SS = 0x1E # macro
631
+ PCI_EXT_CAP_ID_PTM = 0x1F # macro
632
+ PCI_EXT_CAP_ID_DVSEC = 0x23 # macro
633
+ PCI_EXT_CAP_ID_DLF = 0x25 # macro
634
+ PCI_EXT_CAP_ID_PL_16GT = 0x26 # macro
635
+ PCI_EXT_CAP_ID_MAX = 0x26 # macro
636
+ PCI_EXT_CAP_DSN_SIZEOF = 12 # macro
637
+ PCI_EXT_CAP_MCAST_ENDPOINT_SIZEOF = 40 # macro
638
+ PCI_ERR_UNCOR_STATUS = 4 # macro
639
+ PCI_ERR_UNC_UND = 0x00000001 # macro
640
+ PCI_ERR_UNC_DLP = 0x00000010 # macro
641
+ PCI_ERR_UNC_SURPDN = 0x00000020 # macro
642
+ PCI_ERR_UNC_POISON_TLP = 0x00001000 # macro
643
+ PCI_ERR_UNC_FCP = 0x00002000 # macro
644
+ PCI_ERR_UNC_COMP_TIME = 0x00004000 # macro
645
+ PCI_ERR_UNC_COMP_ABORT = 0x00008000 # macro
646
+ PCI_ERR_UNC_UNX_COMP = 0x00010000 # macro
647
+ PCI_ERR_UNC_RX_OVER = 0x00020000 # macro
648
+ PCI_ERR_UNC_MALF_TLP = 0x00040000 # macro
649
+ PCI_ERR_UNC_ECRC = 0x00080000 # macro
650
+ PCI_ERR_UNC_UNSUP = 0x00100000 # macro
651
+ PCI_ERR_UNC_ACSV = 0x00200000 # macro
652
+ PCI_ERR_UNC_INTN = 0x00400000 # macro
653
+ PCI_ERR_UNC_MCBTLP = 0x00800000 # macro
654
+ PCI_ERR_UNC_ATOMEG = 0x01000000 # macro
655
+ PCI_ERR_UNC_TLPPRE = 0x02000000 # macro
656
+ PCI_ERR_UNCOR_MASK = 8 # macro
657
+ PCI_ERR_UNCOR_SEVER = 12 # macro
658
+ PCI_ERR_COR_STATUS = 16 # macro
659
+ PCI_ERR_COR_RCVR = 0x00000001 # macro
660
+ PCI_ERR_COR_BAD_TLP = 0x00000040 # macro
661
+ PCI_ERR_COR_BAD_DLLP = 0x00000080 # macro
662
+ PCI_ERR_COR_REP_ROLL = 0x00000100 # macro
663
+ PCI_ERR_COR_REP_TIMER = 0x00001000 # macro
664
+ PCI_ERR_COR_ADV_NFAT = 0x00002000 # macro
665
+ PCI_ERR_COR_INTERNAL = 0x00004000 # macro
666
+ PCI_ERR_COR_LOG_OVER = 0x00008000 # macro
667
+ PCI_ERR_COR_MASK = 20 # macro
668
+ PCI_ERR_CAP = 24 # macro
669
+ def PCI_ERR_CAP_FEP(x): # macro
670
+ return ((x)&31)
671
+ PCI_ERR_CAP_ECRC_GENC = 0x00000020 # macro
672
+ PCI_ERR_CAP_ECRC_GENE = 0x00000040 # macro
673
+ PCI_ERR_CAP_ECRC_CHKC = 0x00000080 # macro
674
+ PCI_ERR_CAP_ECRC_CHKE = 0x00000100 # macro
675
+ PCI_ERR_HEADER_LOG = 28 # macro
676
+ PCI_ERR_ROOT_COMMAND = 44 # macro
677
+ PCI_ERR_ROOT_CMD_COR_EN = 0x00000001 # macro
678
+ PCI_ERR_ROOT_CMD_NONFATAL_EN = 0x00000002 # macro
679
+ PCI_ERR_ROOT_CMD_FATAL_EN = 0x00000004 # macro
680
+ PCI_ERR_ROOT_STATUS = 48 # macro
681
+ PCI_ERR_ROOT_COR_RCV = 0x00000001 # macro
682
+ PCI_ERR_ROOT_MULTI_COR_RCV = 0x00000002 # macro
683
+ PCI_ERR_ROOT_UNCOR_RCV = 0x00000004 # macro
684
+ PCI_ERR_ROOT_MULTI_UNCOR_RCV = 0x00000008 # macro
685
+ PCI_ERR_ROOT_FIRST_FATAL = 0x00000010 # macro
686
+ PCI_ERR_ROOT_NONFATAL_RCV = 0x00000020 # macro
687
+ PCI_ERR_ROOT_FATAL_RCV = 0x00000040 # macro
688
+ PCI_ERR_ROOT_AER_IRQ = 0xf8000000 # macro
689
+ PCI_ERR_ROOT_ERR_SRC = 52 # macro
690
+ PCI_VC_PORT_CAP1 = 4 # macro
691
+ PCI_VC_CAP1_EVCC = 0x00000007 # macro
692
+ PCI_VC_CAP1_LPEVCC = 0x00000070 # macro
693
+ PCI_VC_CAP1_ARB_SIZE = 0x00000c00 # macro
694
+ PCI_VC_PORT_CAP2 = 8 # macro
695
+ PCI_VC_CAP2_32_PHASE = 0x00000002 # macro
696
+ PCI_VC_CAP2_64_PHASE = 0x00000004 # macro
697
+ PCI_VC_CAP2_128_PHASE = 0x00000008 # macro
698
+ PCI_VC_CAP2_ARB_OFF = 0xff000000 # macro
699
+ PCI_VC_PORT_CTRL = 12 # macro
700
+ PCI_VC_PORT_CTRL_LOAD_TABLE = 0x00000001 # macro
701
+ PCI_VC_PORT_STATUS = 14 # macro
702
+ PCI_VC_PORT_STATUS_TABLE = 0x00000001 # macro
703
+ PCI_VC_RES_CAP = 16 # macro
704
+ PCI_VC_RES_CAP_32_PHASE = 0x00000002 # macro
705
+ PCI_VC_RES_CAP_64_PHASE = 0x00000004 # macro
706
+ PCI_VC_RES_CAP_128_PHASE = 0x00000008 # macro
707
+ PCI_VC_RES_CAP_128_PHASE_TB = 0x00000010 # macro
708
+ PCI_VC_RES_CAP_256_PHASE = 0x00000020 # macro
709
+ PCI_VC_RES_CAP_ARB_OFF = 0xff000000 # macro
710
+ PCI_VC_RES_CTRL = 20 # macro
711
+ PCI_VC_RES_CTRL_LOAD_TABLE = 0x00010000 # macro
712
+ PCI_VC_RES_CTRL_ARB_SELECT = 0x000e0000 # macro
713
+ PCI_VC_RES_CTRL_ID = 0x07000000 # macro
714
+ PCI_VC_RES_CTRL_ENABLE = 0x80000000 # macro
715
+ PCI_VC_RES_STATUS = 26 # macro
716
+ PCI_VC_RES_STATUS_TABLE = 0x00000001 # macro
717
+ PCI_VC_RES_STATUS_NEGO = 0x00000002 # macro
718
+ PCI_CAP_VC_BASE_SIZEOF = 0x10 # macro
719
+ PCI_CAP_VC_PER_VC_SIZEOF = 0x0C # macro
720
+ PCI_PWR_DSR = 4 # macro
721
+ PCI_PWR_DATA = 8 # macro
722
+ def PCI_PWR_DATA_BASE(x): # macro
723
+ return ((x)&0xff)
724
+ def PCI_PWR_DATA_SCALE(x): # macro
725
+ return (((x)>>8)&3)
726
+ def PCI_PWR_DATA_PM_SUB(x): # macro
727
+ return (((x)>>10)&7)
728
+ def PCI_PWR_DATA_PM_STATE(x): # macro
729
+ return (((x)>>13)&3)
730
+ def PCI_PWR_DATA_TYPE(x): # macro
731
+ return (((x)>>15)&7)
732
+ def PCI_PWR_DATA_RAIL(x): # macro
733
+ return (((x)>>18)&7)
734
+ PCI_PWR_CAP = 12 # macro
735
+ def PCI_PWR_CAP_BUDGET(x): # macro
736
+ return ((x)&1)
737
+ PCI_EXT_CAP_PWR_SIZEOF = 16 # macro
738
+ PCI_RCEC_RCIEP_BITMAP = 4 # macro
739
+ PCI_RCEC_BUSN = 8 # macro
740
+ PCI_RCEC_BUSN_REG_VER = 0x02 # macro
741
+ def PCI_RCEC_BUSN_NEXT(x): # macro
742
+ return (((x)>>8)&0xff)
743
+ def PCI_RCEC_BUSN_LAST(x): # macro
744
+ return (((x)>>16)&0xff)
745
+ PCI_VNDR_HEADER = 4 # macro
746
+ def PCI_VNDR_HEADER_ID(x): # macro
747
+ return ((x)&0xffff)
748
+ def PCI_VNDR_HEADER_REV(x): # macro
749
+ return (((x)>>16)&0xf)
750
+ def PCI_VNDR_HEADER_LEN(x): # macro
751
+ return (((x)>>20)&0xfff)
752
+ HT_3BIT_CAP_MASK = 0xE0 # macro
753
+ HT_CAPTYPE_SLAVE = 0x00 # macro
754
+ HT_CAPTYPE_HOST = 0x20 # macro
755
+ HT_5BIT_CAP_MASK = 0xF8 # macro
756
+ HT_CAPTYPE_IRQ = 0x80 # macro
757
+ HT_CAPTYPE_REMAPPING_40 = 0xA0 # macro
758
+ HT_CAPTYPE_REMAPPING_64 = 0xA2 # macro
759
+ HT_CAPTYPE_UNITID_CLUMP = 0x90 # macro
760
+ HT_CAPTYPE_EXTCONF = 0x98 # macro
761
+ HT_CAPTYPE_MSI_MAPPING = 0xA8 # macro
762
+ HT_MSI_FLAGS = 0x02 # macro
763
+ HT_MSI_FLAGS_ENABLE = 0x1 # macro
764
+ HT_MSI_FLAGS_FIXED = 0x2 # macro
765
+ HT_MSI_FIXED_ADDR = 0x00000000FEE00000 # macro
766
+ HT_MSI_ADDR_LO = 0x04 # macro
767
+ HT_MSI_ADDR_LO_MASK = 0xFFF00000 # macro
768
+ HT_MSI_ADDR_HI = 0x08 # macro
769
+ HT_CAPTYPE_DIRECT_ROUTE = 0xB0 # macro
770
+ HT_CAPTYPE_VCSET = 0xB8 # macro
771
+ HT_CAPTYPE_ERROR_RETRY = 0xC0 # macro
772
+ HT_CAPTYPE_GEN3 = 0xD0 # macro
773
+ HT_CAPTYPE_PM = 0xE0 # macro
774
+ HT_CAP_SIZEOF_LONG = 28 # macro
775
+ HT_CAP_SIZEOF_SHORT = 24 # macro
776
+ PCI_ARI_CAP = 0x04 # macro
777
+ PCI_ARI_CAP_MFVC = 0x0001 # macro
778
+ PCI_ARI_CAP_ACS = 0x0002 # macro
779
+ def PCI_ARI_CAP_NFN(x): # macro
780
+ return (((x)>>8)&0xff)
781
+ PCI_ARI_CTRL = 0x06 # macro
782
+ PCI_ARI_CTRL_MFVC = 0x0001 # macro
783
+ PCI_ARI_CTRL_ACS = 0x0002 # macro
784
+ def PCI_ARI_CTRL_FG(x): # macro
785
+ return (((x)>>4)&7)
786
+ PCI_EXT_CAP_ARI_SIZEOF = 8 # macro
787
+ PCI_ATS_CAP = 0x04 # macro
788
+ def PCI_ATS_CAP_QDEP(x): # macro
789
+ return ((x)&0x1f)
790
+ PCI_ATS_MAX_QDEP = 32 # macro
791
+ PCI_ATS_CAP_PAGE_ALIGNED = 0x0020 # macro
792
+ PCI_ATS_CTRL = 0x06 # macro
793
+ PCI_ATS_CTRL_ENABLE = 0x8000 # macro
794
+ def PCI_ATS_CTRL_STU(x): # macro
795
+ return ((x)&0x1f)
796
+ PCI_ATS_MIN_STU = 12 # macro
797
+ PCI_EXT_CAP_ATS_SIZEOF = 8 # macro
798
+ PCI_PRI_CTRL = 0x04 # macro
799
+ PCI_PRI_CTRL_ENABLE = 0x0001 # macro
800
+ PCI_PRI_CTRL_RESET = 0x0002 # macro
801
+ PCI_PRI_STATUS = 0x06 # macro
802
+ PCI_PRI_STATUS_RF = 0x0001 # macro
803
+ PCI_PRI_STATUS_UPRGI = 0x0002 # macro
804
+ PCI_PRI_STATUS_STOPPED = 0x0100 # macro
805
+ PCI_PRI_STATUS_PASID = 0x8000 # macro
806
+ PCI_PRI_MAX_REQ = 0x08 # macro
807
+ PCI_PRI_ALLOC_REQ = 0x0c # macro
808
+ PCI_EXT_CAP_PRI_SIZEOF = 16 # macro
809
+ PCI_PASID_CAP = 0x04 # macro
810
+ PCI_PASID_CAP_EXEC = 0x02 # macro
811
+ PCI_PASID_CAP_PRIV = 0x04 # macro
812
+ PCI_PASID_CTRL = 0x06 # macro
813
+ PCI_PASID_CTRL_ENABLE = 0x01 # macro
814
+ PCI_PASID_CTRL_EXEC = 0x02 # macro
815
+ PCI_PASID_CTRL_PRIV = 0x04 # macro
816
+ PCI_EXT_CAP_PASID_SIZEOF = 8 # macro
817
+ PCI_SRIOV_CAP = 0x04 # macro
818
+ PCI_SRIOV_CAP_VFM = 0x00000001 # macro
819
+ def PCI_SRIOV_CAP_INTR(x): # macro
820
+ return ((x)>>21)
821
+ PCI_SRIOV_CTRL = 0x08 # macro
822
+ PCI_SRIOV_CTRL_VFE = 0x0001 # macro
823
+ PCI_SRIOV_CTRL_VFM = 0x0002 # macro
824
+ PCI_SRIOV_CTRL_INTR = 0x0004 # macro
825
+ PCI_SRIOV_CTRL_MSE = 0x0008 # macro
826
+ PCI_SRIOV_CTRL_ARI = 0x0010 # macro
827
+ PCI_SRIOV_STATUS = 0x0a # macro
828
+ PCI_SRIOV_STATUS_VFM = 0x0001 # macro
829
+ PCI_SRIOV_INITIAL_VF = 0x0c # macro
830
+ PCI_SRIOV_TOTAL_VF = 0x0e # macro
831
+ PCI_SRIOV_NUM_VF = 0x10 # macro
832
+ PCI_SRIOV_FUNC_LINK = 0x12 # macro
833
+ PCI_SRIOV_VF_OFFSET = 0x14 # macro
834
+ PCI_SRIOV_VF_STRIDE = 0x16 # macro
835
+ PCI_SRIOV_VF_DID = 0x1a # macro
836
+ PCI_SRIOV_SUP_PGSIZE = 0x1c # macro
837
+ PCI_SRIOV_SYS_PGSIZE = 0x20 # macro
838
+ PCI_SRIOV_BAR = 0x24 # macro
839
+ PCI_SRIOV_NUM_BARS = 6 # macro
840
+ PCI_SRIOV_VFM = 0x3c # macro
841
+ def PCI_SRIOV_VFM_BIR(x): # macro
842
+ return ((x)&7)
843
+ def PCI_SRIOV_VFM_OFFSET(x): # macro
844
+ return ((x)&~7)
845
+ PCI_SRIOV_VFM_UA = 0x0 # macro
846
+ PCI_SRIOV_VFM_MI = 0x1 # macro
847
+ PCI_SRIOV_VFM_MO = 0x2 # macro
848
+ PCI_SRIOV_VFM_AV = 0x3 # macro
849
+ PCI_EXT_CAP_SRIOV_SIZEOF = 64 # macro
850
+ PCI_LTR_MAX_SNOOP_LAT = 0x4 # macro
851
+ PCI_LTR_MAX_NOSNOOP_LAT = 0x6 # macro
852
+ PCI_LTR_VALUE_MASK = 0x000003ff # macro
853
+ PCI_LTR_SCALE_MASK = 0x00001c00 # macro
854
+ PCI_LTR_SCALE_SHIFT = 10 # macro
855
+ PCI_EXT_CAP_LTR_SIZEOF = 8 # macro
856
+ PCI_ACS_CAP = 0x04 # macro
857
+ PCI_ACS_SV = 0x0001 # macro
858
+ PCI_ACS_TB = 0x0002 # macro
859
+ PCI_ACS_RR = 0x0004 # macro
860
+ PCI_ACS_CR = 0x0008 # macro
861
+ PCI_ACS_UF = 0x0010 # macro
862
+ PCI_ACS_EC = 0x0020 # macro
863
+ PCI_ACS_DT = 0x0040 # macro
864
+ PCI_ACS_EGRESS_BITS = 0x05 # macro
865
+ PCI_ACS_CTRL = 0x06 # macro
866
+ PCI_ACS_EGRESS_CTL_V = 0x08 # macro
867
+ PCI_VSEC_HDR = 4 # macro
868
+ PCI_VSEC_HDR_LEN_SHIFT = 20 # macro
869
+ PCI_SATA_REGS = 4 # macro
870
+ PCI_SATA_REGS_MASK = 0xF # macro
871
+ PCI_SATA_REGS_INLINE = 0xF # macro
872
+ PCI_SATA_SIZEOF_SHORT = 8 # macro
873
+ PCI_SATA_SIZEOF_LONG = 16 # macro
874
+ PCI_REBAR_CAP = 4 # macro
875
+ PCI_REBAR_CAP_SIZES = 0x00FFFFF0 # macro
876
+ PCI_REBAR_CTRL = 8 # macro
877
+ PCI_REBAR_CTRL_BAR_IDX = 0x00000007 # macro
878
+ PCI_REBAR_CTRL_NBAR_MASK = 0x000000E0 # macro
879
+ PCI_REBAR_CTRL_NBAR_SHIFT = 5 # macro
880
+ PCI_REBAR_CTRL_BAR_SIZE = 0x00001F00 # macro
881
+ PCI_REBAR_CTRL_BAR_SHIFT = 8 # macro
882
+ PCI_DPA_CAP = 4 # macro
883
+ PCI_DPA_CAP_SUBSTATE_MASK = 0x1F # macro
884
+ PCI_DPA_BASE_SIZEOF = 16 # macro
885
+ PCI_TPH_CAP = 4 # macro
886
+ PCI_TPH_CAP_LOC_MASK = 0x600 # macro
887
+ PCI_TPH_LOC_NONE = 0x000 # macro
888
+ PCI_TPH_LOC_CAP = 0x200 # macro
889
+ PCI_TPH_LOC_MSIX = 0x400 # macro
890
+ PCI_TPH_CAP_ST_MASK = 0x07FF0000 # macro
891
+ PCI_TPH_CAP_ST_SHIFT = 16 # macro
892
+ PCI_TPH_BASE_SIZEOF = 12 # macro
893
+ PCI_EXP_DPC_CAP = 4 # macro
894
+ PCI_EXP_DPC_IRQ = 0x001F # macro
895
+ PCI_EXP_DPC_CAP_RP_EXT = 0x0020 # macro
896
+ PCI_EXP_DPC_CAP_POISONED_TLP = 0x0040 # macro
897
+ PCI_EXP_DPC_CAP_SW_TRIGGER = 0x0080 # macro
898
+ PCI_EXP_DPC_RP_PIO_LOG_SIZE = 0x0F00 # macro
899
+ PCI_EXP_DPC_CAP_DL_ACTIVE = 0x1000 # macro
900
+ PCI_EXP_DPC_CTL = 6 # macro
901
+ PCI_EXP_DPC_CTL_EN_FATAL = 0x0001 # macro
902
+ PCI_EXP_DPC_CTL_EN_NONFATAL = 0x0002 # macro
903
+ PCI_EXP_DPC_CTL_INT_EN = 0x0008 # macro
904
+ PCI_EXP_DPC_STATUS = 8 # macro
905
+ PCI_EXP_DPC_STATUS_TRIGGER = 0x0001 # macro
906
+ PCI_EXP_DPC_STATUS_TRIGGER_RSN = 0x0006 # macro
907
+ PCI_EXP_DPC_STATUS_INTERRUPT = 0x0008 # macro
908
+ PCI_EXP_DPC_RP_BUSY = 0x0010 # macro
909
+ PCI_EXP_DPC_STATUS_TRIGGER_RSN_EXT = 0x0060 # macro
910
+ PCI_EXP_DPC_SOURCE_ID = 10 # macro
911
+ PCI_EXP_DPC_RP_PIO_STATUS = 0x0C # macro
912
+ PCI_EXP_DPC_RP_PIO_MASK = 0x10 # macro
913
+ PCI_EXP_DPC_RP_PIO_SEVERITY = 0x14 # macro
914
+ PCI_EXP_DPC_RP_PIO_SYSERROR = 0x18 # macro
915
+ PCI_EXP_DPC_RP_PIO_EXCEPTION = 0x1C # macro
916
+ PCI_EXP_DPC_RP_PIO_HEADER_LOG = 0x20 # macro
917
+ PCI_EXP_DPC_RP_PIO_IMPSPEC_LOG = 0x30 # macro
918
+ PCI_EXP_DPC_RP_PIO_TLPPREFIX_LOG = 0x34 # macro
919
+ PCI_PTM_CAP = 0x04 # macro
920
+ PCI_PTM_CAP_REQ = 0x00000001 # macro
921
+ PCI_PTM_CAP_ROOT = 0x00000004 # macro
922
+ PCI_PTM_GRANULARITY_MASK = 0x0000FF00 # macro
923
+ PCI_PTM_CTRL = 0x08 # macro
924
+ PCI_PTM_CTRL_ENABLE = 0x00000001 # macro
925
+ PCI_PTM_CTRL_ROOT = 0x00000002 # macro
926
+ PCI_L1SS_CAP = 0x04 # macro
927
+ PCI_L1SS_CAP_PCIPM_L1_2 = 0x00000001 # macro
928
+ PCI_L1SS_CAP_PCIPM_L1_1 = 0x00000002 # macro
929
+ PCI_L1SS_CAP_ASPM_L1_2 = 0x00000004 # macro
930
+ PCI_L1SS_CAP_ASPM_L1_1 = 0x00000008 # macro
931
+ PCI_L1SS_CAP_L1_PM_SS = 0x00000010 # macro
932
+ PCI_L1SS_CAP_CM_RESTORE_TIME = 0x0000ff00 # macro
933
+ PCI_L1SS_CAP_P_PWR_ON_SCALE = 0x00030000 # macro
934
+ PCI_L1SS_CAP_P_PWR_ON_VALUE = 0x00f80000 # macro
935
+ PCI_L1SS_CTL1 = 0x08 # macro
936
+ PCI_L1SS_CTL1_PCIPM_L1_2 = 0x00000001 # macro
937
+ PCI_L1SS_CTL1_PCIPM_L1_1 = 0x00000002 # macro
938
+ PCI_L1SS_CTL1_ASPM_L1_2 = 0x00000004 # macro
939
+ PCI_L1SS_CTL1_ASPM_L1_1 = 0x00000008 # macro
940
+ PCI_L1SS_CTL1_L1_2_MASK = 0x00000005 # macro
941
+ PCI_L1SS_CTL1_L1SS_MASK = 0x0000000f # macro
942
+ PCI_L1SS_CTL1_CM_RESTORE_TIME = 0x0000ff00 # macro
943
+ PCI_L1SS_CTL1_LTR_L12_TH_VALUE = 0x03ff0000 # macro
944
+ PCI_L1SS_CTL1_LTR_L12_TH_SCALE = 0xe0000000 # macro
945
+ PCI_L1SS_CTL2 = 0x0c # macro
946
+ PCI_DVSEC_HEADER1 = 0x4 # macro
947
+ PCI_DVSEC_HEADER2 = 0x8 # macro
948
+ PCI_DLF_CAP = 0x04 # macro
949
+ PCI_DLF_EXCHANGE_ENABLE = 0x80000000 # macro
950
+ PCI_PL_16GT_LE_CTRL = 0x20 # macro
951
+ PCI_PL_16GT_LE_CTRL_DSP_TX_PRESET_MASK = 0x0000000F # macro
952
+ PCI_PL_16GT_LE_CTRL_USP_TX_PRESET_MASK = 0x000000F0 # macro
953
+ PCI_PL_16GT_LE_CTRL_USP_TX_PRESET_SHIFT = 4 # macro
954
+ __all__ = \
955
+ ['HT_3BIT_CAP_MASK', 'HT_5BIT_CAP_MASK',
956
+ 'HT_CAPTYPE_DIRECT_ROUTE', 'HT_CAPTYPE_ERROR_RETRY',
957
+ 'HT_CAPTYPE_EXTCONF', 'HT_CAPTYPE_GEN3', 'HT_CAPTYPE_HOST',
958
+ 'HT_CAPTYPE_IRQ', 'HT_CAPTYPE_MSI_MAPPING', 'HT_CAPTYPE_PM',
959
+ 'HT_CAPTYPE_REMAPPING_40', 'HT_CAPTYPE_REMAPPING_64',
960
+ 'HT_CAPTYPE_SLAVE', 'HT_CAPTYPE_UNITID_CLUMP', 'HT_CAPTYPE_VCSET',
961
+ 'HT_CAP_SIZEOF_LONG', 'HT_CAP_SIZEOF_SHORT', 'HT_MSI_ADDR_HI',
962
+ 'HT_MSI_ADDR_LO', 'HT_MSI_ADDR_LO_MASK', 'HT_MSI_FIXED_ADDR',
963
+ 'HT_MSI_FLAGS', 'HT_MSI_FLAGS_ENABLE', 'HT_MSI_FLAGS_FIXED',
964
+ 'LINUX_PCI_REGS_H', 'PCI_ACS_CAP', 'PCI_ACS_CR', 'PCI_ACS_CTRL',
965
+ 'PCI_ACS_DT', 'PCI_ACS_EC', 'PCI_ACS_EGRESS_BITS',
966
+ 'PCI_ACS_EGRESS_CTL_V', 'PCI_ACS_RR', 'PCI_ACS_SV', 'PCI_ACS_TB',
967
+ 'PCI_ACS_UF', 'PCI_AF_CAP', 'PCI_AF_CAP_FLR', 'PCI_AF_CAP_TP',
968
+ 'PCI_AF_CTRL', 'PCI_AF_CTRL_FLR', 'PCI_AF_LENGTH',
969
+ 'PCI_AF_STATUS', 'PCI_AF_STATUS_TP', 'PCI_AGP_COMMAND',
970
+ 'PCI_AGP_COMMAND_64BIT', 'PCI_AGP_COMMAND_AGP',
971
+ 'PCI_AGP_COMMAND_FW', 'PCI_AGP_COMMAND_RATE1',
972
+ 'PCI_AGP_COMMAND_RATE2', 'PCI_AGP_COMMAND_RATE4',
973
+ 'PCI_AGP_COMMAND_RQ_MASK', 'PCI_AGP_COMMAND_SBA', 'PCI_AGP_RFU',
974
+ 'PCI_AGP_SIZEOF', 'PCI_AGP_STATUS', 'PCI_AGP_STATUS_64BIT',
975
+ 'PCI_AGP_STATUS_FW', 'PCI_AGP_STATUS_RATE1',
976
+ 'PCI_AGP_STATUS_RATE2', 'PCI_AGP_STATUS_RATE4',
977
+ 'PCI_AGP_STATUS_RQ_MASK', 'PCI_AGP_STATUS_SBA', 'PCI_AGP_VERSION',
978
+ 'PCI_ARI_CAP', 'PCI_ARI_CAP_ACS', 'PCI_ARI_CAP_MFVC',
979
+ 'PCI_ARI_CTRL', 'PCI_ARI_CTRL_ACS', 'PCI_ARI_CTRL_MFVC',
980
+ 'PCI_ATS_CAP', 'PCI_ATS_CAP_PAGE_ALIGNED', 'PCI_ATS_CTRL',
981
+ 'PCI_ATS_CTRL_ENABLE', 'PCI_ATS_MAX_QDEP', 'PCI_ATS_MIN_STU',
982
+ 'PCI_BASE_ADDRESS_0', 'PCI_BASE_ADDRESS_1', 'PCI_BASE_ADDRESS_2',
983
+ 'PCI_BASE_ADDRESS_3', 'PCI_BASE_ADDRESS_4', 'PCI_BASE_ADDRESS_5',
984
+ 'PCI_BASE_ADDRESS_IO_MASK', 'PCI_BASE_ADDRESS_MEM_MASK',
985
+ 'PCI_BASE_ADDRESS_MEM_PREFETCH', 'PCI_BASE_ADDRESS_MEM_TYPE_1M',
986
+ 'PCI_BASE_ADDRESS_MEM_TYPE_32', 'PCI_BASE_ADDRESS_MEM_TYPE_64',
987
+ 'PCI_BASE_ADDRESS_MEM_TYPE_MASK', 'PCI_BASE_ADDRESS_SPACE',
988
+ 'PCI_BASE_ADDRESS_SPACE_IO', 'PCI_BASE_ADDRESS_SPACE_MEMORY',
989
+ 'PCI_BIST', 'PCI_BIST_CAPABLE', 'PCI_BIST_CODE_MASK',
990
+ 'PCI_BIST_START', 'PCI_BRIDGE_CONTROL',
991
+ 'PCI_BRIDGE_CTL_BUS_RESET', 'PCI_BRIDGE_CTL_FAST_BACK',
992
+ 'PCI_BRIDGE_CTL_ISA', 'PCI_BRIDGE_CTL_MASTER_ABORT',
993
+ 'PCI_BRIDGE_CTL_PARITY', 'PCI_BRIDGE_CTL_SERR',
994
+ 'PCI_BRIDGE_CTL_VGA', 'PCI_CACHE_LINE_SIZE',
995
+ 'PCI_CAPABILITY_LIST', 'PCI_CAP_AF_SIZEOF',
996
+ 'PCI_CAP_EXP_ENDPOINT_SIZEOF_V1',
997
+ 'PCI_CAP_EXP_ENDPOINT_SIZEOF_V2',
998
+ 'PCI_CAP_EXP_RC_ENDPOINT_SIZEOF_V1',
999
+ 'PCI_CAP_EXP_RC_ENDPOINT_SIZEOF_V2', 'PCI_CAP_FLAGS',
1000
+ 'PCI_CAP_ID_AF', 'PCI_CAP_ID_AGP', 'PCI_CAP_ID_AGP3',
1001
+ 'PCI_CAP_ID_CCRC', 'PCI_CAP_ID_CHSWP', 'PCI_CAP_ID_DBG',
1002
+ 'PCI_CAP_ID_EA', 'PCI_CAP_ID_EXP', 'PCI_CAP_ID_HT',
1003
+ 'PCI_CAP_ID_MAX', 'PCI_CAP_ID_MSI', 'PCI_CAP_ID_MSIX',
1004
+ 'PCI_CAP_ID_PCIX', 'PCI_CAP_ID_PM', 'PCI_CAP_ID_SATA',
1005
+ 'PCI_CAP_ID_SECDEV', 'PCI_CAP_ID_SHPC', 'PCI_CAP_ID_SLOTID',
1006
+ 'PCI_CAP_ID_SSVID', 'PCI_CAP_ID_VNDR', 'PCI_CAP_ID_VPD',
1007
+ 'PCI_CAP_LIST_ID', 'PCI_CAP_LIST_NEXT', 'PCI_CAP_MSIX_SIZEOF',
1008
+ 'PCI_CAP_PCIX_SIZEOF_V0', 'PCI_CAP_PCIX_SIZEOF_V1',
1009
+ 'PCI_CAP_PCIX_SIZEOF_V2', 'PCI_CAP_SIZEOF',
1010
+ 'PCI_CAP_VC_BASE_SIZEOF', 'PCI_CAP_VC_PER_VC_SIZEOF',
1011
+ 'PCI_CAP_VPD_SIZEOF', 'PCI_CARDBUS_CIS', 'PCI_CB_BRIDGE_CONTROL',
1012
+ 'PCI_CB_BRIDGE_CTL_16BIT_INT', 'PCI_CB_BRIDGE_CTL_CB_RESET',
1013
+ 'PCI_CB_BRIDGE_CTL_ISA', 'PCI_CB_BRIDGE_CTL_MASTER_ABORT',
1014
+ 'PCI_CB_BRIDGE_CTL_PARITY', 'PCI_CB_BRIDGE_CTL_POST_WRITES',
1015
+ 'PCI_CB_BRIDGE_CTL_PREFETCH_MEM0',
1016
+ 'PCI_CB_BRIDGE_CTL_PREFETCH_MEM1', 'PCI_CB_BRIDGE_CTL_SERR',
1017
+ 'PCI_CB_BRIDGE_CTL_VGA', 'PCI_CB_CAPABILITY_LIST',
1018
+ 'PCI_CB_CARD_BUS', 'PCI_CB_IO_BASE_0', 'PCI_CB_IO_BASE_0_HI',
1019
+ 'PCI_CB_IO_BASE_1', 'PCI_CB_IO_BASE_1_HI', 'PCI_CB_IO_LIMIT_0',
1020
+ 'PCI_CB_IO_LIMIT_0_HI', 'PCI_CB_IO_LIMIT_1',
1021
+ 'PCI_CB_IO_LIMIT_1_HI', 'PCI_CB_IO_RANGE_MASK',
1022
+ 'PCI_CB_LATENCY_TIMER', 'PCI_CB_LEGACY_MODE_BASE',
1023
+ 'PCI_CB_MEMORY_BASE_0', 'PCI_CB_MEMORY_BASE_1',
1024
+ 'PCI_CB_MEMORY_LIMIT_0', 'PCI_CB_MEMORY_LIMIT_1',
1025
+ 'PCI_CB_PRIMARY_BUS', 'PCI_CB_SEC_STATUS',
1026
+ 'PCI_CB_SUBORDINATE_BUS', 'PCI_CB_SUBSYSTEM_ID',
1027
+ 'PCI_CB_SUBSYSTEM_VENDOR_ID', 'PCI_CFG_SPACE_EXP_SIZE',
1028
+ 'PCI_CFG_SPACE_SIZE', 'PCI_CHSWP_CSR', 'PCI_CHSWP_DHA',
1029
+ 'PCI_CHSWP_EIM', 'PCI_CHSWP_EXT', 'PCI_CHSWP_INS',
1030
+ 'PCI_CHSWP_LOO', 'PCI_CHSWP_PI', 'PCI_CHSWP_PIE',
1031
+ 'PCI_CLASS_DEVICE', 'PCI_CLASS_PROG', 'PCI_CLASS_REVISION',
1032
+ 'PCI_COMMAND', 'PCI_COMMAND_FAST_BACK',
1033
+ 'PCI_COMMAND_INTX_DISABLE', 'PCI_COMMAND_INVALIDATE',
1034
+ 'PCI_COMMAND_IO', 'PCI_COMMAND_MASTER', 'PCI_COMMAND_MEMORY',
1035
+ 'PCI_COMMAND_PARITY', 'PCI_COMMAND_SERR', 'PCI_COMMAND_SPECIAL',
1036
+ 'PCI_COMMAND_VGA_PALETTE', 'PCI_COMMAND_WAIT', 'PCI_DEVICE_ID',
1037
+ 'PCI_DLF_CAP', 'PCI_DLF_EXCHANGE_ENABLE', 'PCI_DPA_BASE_SIZEOF',
1038
+ 'PCI_DPA_CAP', 'PCI_DPA_CAP_SUBSTATE_MASK', 'PCI_DVSEC_HEADER1',
1039
+ 'PCI_DVSEC_HEADER2', 'PCI_EA_BASE', 'PCI_EA_BEI',
1040
+ 'PCI_EA_BEI_BAR0', 'PCI_EA_BEI_BAR5', 'PCI_EA_BEI_BRIDGE',
1041
+ 'PCI_EA_BEI_ENI', 'PCI_EA_BEI_RESERVED', 'PCI_EA_BEI_ROM',
1042
+ 'PCI_EA_BEI_VF_BAR0', 'PCI_EA_BEI_VF_BAR5', 'PCI_EA_ENABLE',
1043
+ 'PCI_EA_ES', 'PCI_EA_FIELD_MASK', 'PCI_EA_FIRST_ENT',
1044
+ 'PCI_EA_FIRST_ENT_BRIDGE', 'PCI_EA_IS_64', 'PCI_EA_MAX_OFFSET',
1045
+ 'PCI_EA_NUM_ENT', 'PCI_EA_NUM_ENT_MASK', 'PCI_EA_PP',
1046
+ 'PCI_EA_P_BRIDGE_IO', 'PCI_EA_P_BRIDGE_MEM',
1047
+ 'PCI_EA_P_BRIDGE_MEM_PREFETCH', 'PCI_EA_P_IO',
1048
+ 'PCI_EA_P_IO_RESERVED', 'PCI_EA_P_MEM', 'PCI_EA_P_MEM_PREFETCH',
1049
+ 'PCI_EA_P_MEM_RESERVED', 'PCI_EA_P_UNAVAILABLE',
1050
+ 'PCI_EA_P_VF_MEM', 'PCI_EA_P_VF_MEM_PREFETCH',
1051
+ 'PCI_EA_SEC_BUS_MASK', 'PCI_EA_SP', 'PCI_EA_SUB_BUS_MASK',
1052
+ 'PCI_EA_SUB_BUS_SHIFT', 'PCI_EA_WRITABLE', 'PCI_ERR_CAP',
1053
+ 'PCI_ERR_CAP_ECRC_CHKC', 'PCI_ERR_CAP_ECRC_CHKE',
1054
+ 'PCI_ERR_CAP_ECRC_GENC', 'PCI_ERR_CAP_ECRC_GENE',
1055
+ 'PCI_ERR_COR_ADV_NFAT', 'PCI_ERR_COR_BAD_DLLP',
1056
+ 'PCI_ERR_COR_BAD_TLP', 'PCI_ERR_COR_INTERNAL',
1057
+ 'PCI_ERR_COR_LOG_OVER', 'PCI_ERR_COR_MASK', 'PCI_ERR_COR_RCVR',
1058
+ 'PCI_ERR_COR_REP_ROLL', 'PCI_ERR_COR_REP_TIMER',
1059
+ 'PCI_ERR_COR_STATUS', 'PCI_ERR_HEADER_LOG',
1060
+ 'PCI_ERR_ROOT_AER_IRQ', 'PCI_ERR_ROOT_CMD_COR_EN',
1061
+ 'PCI_ERR_ROOT_CMD_FATAL_EN', 'PCI_ERR_ROOT_CMD_NONFATAL_EN',
1062
+ 'PCI_ERR_ROOT_COMMAND', 'PCI_ERR_ROOT_COR_RCV',
1063
+ 'PCI_ERR_ROOT_ERR_SRC', 'PCI_ERR_ROOT_FATAL_RCV',
1064
+ 'PCI_ERR_ROOT_FIRST_FATAL', 'PCI_ERR_ROOT_MULTI_COR_RCV',
1065
+ 'PCI_ERR_ROOT_MULTI_UNCOR_RCV', 'PCI_ERR_ROOT_NONFATAL_RCV',
1066
+ 'PCI_ERR_ROOT_STATUS', 'PCI_ERR_ROOT_UNCOR_RCV',
1067
+ 'PCI_ERR_UNCOR_MASK', 'PCI_ERR_UNCOR_SEVER',
1068
+ 'PCI_ERR_UNCOR_STATUS', 'PCI_ERR_UNC_ACSV', 'PCI_ERR_UNC_ATOMEG',
1069
+ 'PCI_ERR_UNC_COMP_ABORT', 'PCI_ERR_UNC_COMP_TIME',
1070
+ 'PCI_ERR_UNC_DLP', 'PCI_ERR_UNC_ECRC', 'PCI_ERR_UNC_FCP',
1071
+ 'PCI_ERR_UNC_INTN', 'PCI_ERR_UNC_MALF_TLP', 'PCI_ERR_UNC_MCBTLP',
1072
+ 'PCI_ERR_UNC_POISON_TLP', 'PCI_ERR_UNC_RX_OVER',
1073
+ 'PCI_ERR_UNC_SURPDN', 'PCI_ERR_UNC_TLPPRE', 'PCI_ERR_UNC_UND',
1074
+ 'PCI_ERR_UNC_UNSUP', 'PCI_ERR_UNC_UNX_COMP', 'PCI_EXP_DEVCAP',
1075
+ 'PCI_EXP_DEVCAP2', 'PCI_EXP_DEVCAP2_ARI',
1076
+ 'PCI_EXP_DEVCAP2_ATOMIC_COMP128', 'PCI_EXP_DEVCAP2_ATOMIC_COMP32',
1077
+ 'PCI_EXP_DEVCAP2_ATOMIC_COMP64', 'PCI_EXP_DEVCAP2_ATOMIC_ROUTE',
1078
+ 'PCI_EXP_DEVCAP2_COMP_TMOUT_DIS', 'PCI_EXP_DEVCAP2_EE_PREFIX',
1079
+ 'PCI_EXP_DEVCAP2_LTR', 'PCI_EXP_DEVCAP2_OBFF_MASK',
1080
+ 'PCI_EXP_DEVCAP2_OBFF_MSG', 'PCI_EXP_DEVCAP2_OBFF_WAKE',
1081
+ 'PCI_EXP_DEVCAP_ATN_BUT', 'PCI_EXP_DEVCAP_ATN_IND',
1082
+ 'PCI_EXP_DEVCAP_EXT_TAG', 'PCI_EXP_DEVCAP_FLR',
1083
+ 'PCI_EXP_DEVCAP_L0S', 'PCI_EXP_DEVCAP_L1',
1084
+ 'PCI_EXP_DEVCAP_PAYLOAD', 'PCI_EXP_DEVCAP_PHANTOM',
1085
+ 'PCI_EXP_DEVCAP_PWR_IND', 'PCI_EXP_DEVCAP_PWR_SCL',
1086
+ 'PCI_EXP_DEVCAP_PWR_VAL', 'PCI_EXP_DEVCAP_RBER', 'PCI_EXP_DEVCTL',
1087
+ 'PCI_EXP_DEVCTL2', 'PCI_EXP_DEVCTL2_ARI',
1088
+ 'PCI_EXP_DEVCTL2_ATOMIC_EGRESS_BLOCK',
1089
+ 'PCI_EXP_DEVCTL2_ATOMIC_REQ', 'PCI_EXP_DEVCTL2_COMP_TIMEOUT',
1090
+ 'PCI_EXP_DEVCTL2_COMP_TMOUT_DIS', 'PCI_EXP_DEVCTL2_IDO_CMP_EN',
1091
+ 'PCI_EXP_DEVCTL2_IDO_REQ_EN', 'PCI_EXP_DEVCTL2_LTR_EN',
1092
+ 'PCI_EXP_DEVCTL2_OBFF_MSGA_EN', 'PCI_EXP_DEVCTL2_OBFF_MSGB_EN',
1093
+ 'PCI_EXP_DEVCTL2_OBFF_WAKE_EN', 'PCI_EXP_DEVCTL_AUX_PME',
1094
+ 'PCI_EXP_DEVCTL_BCR_FLR', 'PCI_EXP_DEVCTL_CERE',
1095
+ 'PCI_EXP_DEVCTL_EXT_TAG', 'PCI_EXP_DEVCTL_FERE',
1096
+ 'PCI_EXP_DEVCTL_NFERE', 'PCI_EXP_DEVCTL_NOSNOOP_EN',
1097
+ 'PCI_EXP_DEVCTL_PAYLOAD', 'PCI_EXP_DEVCTL_PAYLOAD_1024B',
1098
+ 'PCI_EXP_DEVCTL_PAYLOAD_128B', 'PCI_EXP_DEVCTL_PAYLOAD_2048B',
1099
+ 'PCI_EXP_DEVCTL_PAYLOAD_256B', 'PCI_EXP_DEVCTL_PAYLOAD_4096B',
1100
+ 'PCI_EXP_DEVCTL_PAYLOAD_512B', 'PCI_EXP_DEVCTL_PHANTOM',
1101
+ 'PCI_EXP_DEVCTL_READRQ', 'PCI_EXP_DEVCTL_READRQ_1024B',
1102
+ 'PCI_EXP_DEVCTL_READRQ_128B', 'PCI_EXP_DEVCTL_READRQ_2048B',
1103
+ 'PCI_EXP_DEVCTL_READRQ_256B', 'PCI_EXP_DEVCTL_READRQ_4096B',
1104
+ 'PCI_EXP_DEVCTL_READRQ_512B', 'PCI_EXP_DEVCTL_RELAX_EN',
1105
+ 'PCI_EXP_DEVCTL_URRE', 'PCI_EXP_DEVSTA', 'PCI_EXP_DEVSTA2',
1106
+ 'PCI_EXP_DEVSTA_AUXPD', 'PCI_EXP_DEVSTA_CED',
1107
+ 'PCI_EXP_DEVSTA_FED', 'PCI_EXP_DEVSTA_NFED',
1108
+ 'PCI_EXP_DEVSTA_TRPND', 'PCI_EXP_DEVSTA_URD', 'PCI_EXP_DPC_CAP',
1109
+ 'PCI_EXP_DPC_CAP_DL_ACTIVE', 'PCI_EXP_DPC_CAP_POISONED_TLP',
1110
+ 'PCI_EXP_DPC_CAP_RP_EXT', 'PCI_EXP_DPC_CAP_SW_TRIGGER',
1111
+ 'PCI_EXP_DPC_CTL', 'PCI_EXP_DPC_CTL_EN_FATAL',
1112
+ 'PCI_EXP_DPC_CTL_EN_NONFATAL', 'PCI_EXP_DPC_CTL_INT_EN',
1113
+ 'PCI_EXP_DPC_IRQ', 'PCI_EXP_DPC_RP_BUSY',
1114
+ 'PCI_EXP_DPC_RP_PIO_EXCEPTION', 'PCI_EXP_DPC_RP_PIO_HEADER_LOG',
1115
+ 'PCI_EXP_DPC_RP_PIO_IMPSPEC_LOG', 'PCI_EXP_DPC_RP_PIO_LOG_SIZE',
1116
+ 'PCI_EXP_DPC_RP_PIO_MASK', 'PCI_EXP_DPC_RP_PIO_SEVERITY',
1117
+ 'PCI_EXP_DPC_RP_PIO_STATUS', 'PCI_EXP_DPC_RP_PIO_SYSERROR',
1118
+ 'PCI_EXP_DPC_RP_PIO_TLPPREFIX_LOG', 'PCI_EXP_DPC_SOURCE_ID',
1119
+ 'PCI_EXP_DPC_STATUS', 'PCI_EXP_DPC_STATUS_INTERRUPT',
1120
+ 'PCI_EXP_DPC_STATUS_TRIGGER', 'PCI_EXP_DPC_STATUS_TRIGGER_RSN',
1121
+ 'PCI_EXP_DPC_STATUS_TRIGGER_RSN_EXT', 'PCI_EXP_FLAGS',
1122
+ 'PCI_EXP_FLAGS_IRQ', 'PCI_EXP_FLAGS_SLOT', 'PCI_EXP_FLAGS_TYPE',
1123
+ 'PCI_EXP_FLAGS_VERS', 'PCI_EXP_LNKCAP', 'PCI_EXP_LNKCAP2',
1124
+ 'PCI_EXP_LNKCAP2_CROSSLINK', 'PCI_EXP_LNKCAP2_SLS_16_0GB',
1125
+ 'PCI_EXP_LNKCAP2_SLS_2_5GB', 'PCI_EXP_LNKCAP2_SLS_32_0GB',
1126
+ 'PCI_EXP_LNKCAP2_SLS_5_0GB', 'PCI_EXP_LNKCAP2_SLS_64_0GB',
1127
+ 'PCI_EXP_LNKCAP2_SLS_8_0GB', 'PCI_EXP_LNKCAP_ASPMS',
1128
+ 'PCI_EXP_LNKCAP_ASPM_L0S', 'PCI_EXP_LNKCAP_ASPM_L1',
1129
+ 'PCI_EXP_LNKCAP_CLKPM', 'PCI_EXP_LNKCAP_DLLLARC',
1130
+ 'PCI_EXP_LNKCAP_L0SEL', 'PCI_EXP_LNKCAP_L1EL',
1131
+ 'PCI_EXP_LNKCAP_LBNC', 'PCI_EXP_LNKCAP_MLW', 'PCI_EXP_LNKCAP_PN',
1132
+ 'PCI_EXP_LNKCAP_SDERC', 'PCI_EXP_LNKCAP_SLS',
1133
+ 'PCI_EXP_LNKCAP_SLS_16_0GB', 'PCI_EXP_LNKCAP_SLS_2_5GB',
1134
+ 'PCI_EXP_LNKCAP_SLS_32_0GB', 'PCI_EXP_LNKCAP_SLS_5_0GB',
1135
+ 'PCI_EXP_LNKCAP_SLS_64_0GB', 'PCI_EXP_LNKCAP_SLS_8_0GB',
1136
+ 'PCI_EXP_LNKCTL', 'PCI_EXP_LNKCTL2', 'PCI_EXP_LNKCTL2_ENTER_COMP',
1137
+ 'PCI_EXP_LNKCTL2_HASD', 'PCI_EXP_LNKCTL2_TLS',
1138
+ 'PCI_EXP_LNKCTL2_TLS_16_0GT', 'PCI_EXP_LNKCTL2_TLS_2_5GT',
1139
+ 'PCI_EXP_LNKCTL2_TLS_32_0GT', 'PCI_EXP_LNKCTL2_TLS_5_0GT',
1140
+ 'PCI_EXP_LNKCTL2_TLS_64_0GT', 'PCI_EXP_LNKCTL2_TLS_8_0GT',
1141
+ 'PCI_EXP_LNKCTL2_TX_MARGIN', 'PCI_EXP_LNKCTL_ASPMC',
1142
+ 'PCI_EXP_LNKCTL_ASPM_L0S', 'PCI_EXP_LNKCTL_ASPM_L1',
1143
+ 'PCI_EXP_LNKCTL_CCC', 'PCI_EXP_LNKCTL_CLKREQ_EN',
1144
+ 'PCI_EXP_LNKCTL_ES', 'PCI_EXP_LNKCTL_HAWD',
1145
+ 'PCI_EXP_LNKCTL_LABIE', 'PCI_EXP_LNKCTL_LBMIE',
1146
+ 'PCI_EXP_LNKCTL_LD', 'PCI_EXP_LNKCTL_RCB', 'PCI_EXP_LNKCTL_RL',
1147
+ 'PCI_EXP_LNKSTA', 'PCI_EXP_LNKSTA2', 'PCI_EXP_LNKSTA_CLS',
1148
+ 'PCI_EXP_LNKSTA_CLS_16_0GB', 'PCI_EXP_LNKSTA_CLS_2_5GB',
1149
+ 'PCI_EXP_LNKSTA_CLS_32_0GB', 'PCI_EXP_LNKSTA_CLS_5_0GB',
1150
+ 'PCI_EXP_LNKSTA_CLS_64_0GB', 'PCI_EXP_LNKSTA_CLS_8_0GB',
1151
+ 'PCI_EXP_LNKSTA_DLLLA', 'PCI_EXP_LNKSTA_LABS',
1152
+ 'PCI_EXP_LNKSTA_LBMS', 'PCI_EXP_LNKSTA_LT', 'PCI_EXP_LNKSTA_NLW',
1153
+ 'PCI_EXP_LNKSTA_NLW_SHIFT', 'PCI_EXP_LNKSTA_NLW_X1',
1154
+ 'PCI_EXP_LNKSTA_NLW_X2', 'PCI_EXP_LNKSTA_NLW_X4',
1155
+ 'PCI_EXP_LNKSTA_NLW_X8', 'PCI_EXP_LNKSTA_SLC', 'PCI_EXP_RTCAP',
1156
+ 'PCI_EXP_RTCAP_CRSVIS', 'PCI_EXP_RTCTL', 'PCI_EXP_RTCTL_CRSSVE',
1157
+ 'PCI_EXP_RTCTL_PMEIE', 'PCI_EXP_RTCTL_SECEE',
1158
+ 'PCI_EXP_RTCTL_SEFEE', 'PCI_EXP_RTCTL_SENFEE', 'PCI_EXP_RTSTA',
1159
+ 'PCI_EXP_RTSTA_PENDING', 'PCI_EXP_RTSTA_PME', 'PCI_EXP_SLTCAP',
1160
+ 'PCI_EXP_SLTCAP2', 'PCI_EXP_SLTCAP2_IBPD', 'PCI_EXP_SLTCAP_ABP',
1161
+ 'PCI_EXP_SLTCAP_AIP', 'PCI_EXP_SLTCAP_EIP', 'PCI_EXP_SLTCAP_HPC',
1162
+ 'PCI_EXP_SLTCAP_HPS', 'PCI_EXP_SLTCAP_MRLSP',
1163
+ 'PCI_EXP_SLTCAP_NCCS', 'PCI_EXP_SLTCAP_PCP', 'PCI_EXP_SLTCAP_PIP',
1164
+ 'PCI_EXP_SLTCAP_PSN', 'PCI_EXP_SLTCAP_SPLS',
1165
+ 'PCI_EXP_SLTCAP_SPLV', 'PCI_EXP_SLTCTL', 'PCI_EXP_SLTCTL2',
1166
+ 'PCI_EXP_SLTCTL_ABPE', 'PCI_EXP_SLTCTL_AIC',
1167
+ 'PCI_EXP_SLTCTL_ATTN_IND_BLINK', 'PCI_EXP_SLTCTL_ATTN_IND_OFF',
1168
+ 'PCI_EXP_SLTCTL_ATTN_IND_ON', 'PCI_EXP_SLTCTL_ATTN_IND_SHIFT',
1169
+ 'PCI_EXP_SLTCTL_CCIE', 'PCI_EXP_SLTCTL_DLLSCE',
1170
+ 'PCI_EXP_SLTCTL_EIC', 'PCI_EXP_SLTCTL_HPIE',
1171
+ 'PCI_EXP_SLTCTL_IBPD_DISABLE', 'PCI_EXP_SLTCTL_MRLSCE',
1172
+ 'PCI_EXP_SLTCTL_PCC', 'PCI_EXP_SLTCTL_PDCE',
1173
+ 'PCI_EXP_SLTCTL_PFDE', 'PCI_EXP_SLTCTL_PIC',
1174
+ 'PCI_EXP_SLTCTL_PWR_IND_BLINK', 'PCI_EXP_SLTCTL_PWR_IND_OFF',
1175
+ 'PCI_EXP_SLTCTL_PWR_IND_ON', 'PCI_EXP_SLTCTL_PWR_OFF',
1176
+ 'PCI_EXP_SLTCTL_PWR_ON', 'PCI_EXP_SLTSTA', 'PCI_EXP_SLTSTA2',
1177
+ 'PCI_EXP_SLTSTA_ABP', 'PCI_EXP_SLTSTA_CC', 'PCI_EXP_SLTSTA_DLLSC',
1178
+ 'PCI_EXP_SLTSTA_EIS', 'PCI_EXP_SLTSTA_MRLSC',
1179
+ 'PCI_EXP_SLTSTA_MRLSS', 'PCI_EXP_SLTSTA_PDC',
1180
+ 'PCI_EXP_SLTSTA_PDS', 'PCI_EXP_SLTSTA_PFD',
1181
+ 'PCI_EXP_TYPE_DOWNSTREAM', 'PCI_EXP_TYPE_ENDPOINT',
1182
+ 'PCI_EXP_TYPE_LEG_END', 'PCI_EXP_TYPE_PCIE_BRIDGE',
1183
+ 'PCI_EXP_TYPE_PCI_BRIDGE', 'PCI_EXP_TYPE_RC_EC',
1184
+ 'PCI_EXP_TYPE_RC_END', 'PCI_EXP_TYPE_ROOT_PORT',
1185
+ 'PCI_EXP_TYPE_UPSTREAM', 'PCI_EXT_CAP_ARI_SIZEOF',
1186
+ 'PCI_EXT_CAP_ATS_SIZEOF', 'PCI_EXT_CAP_DSN_SIZEOF',
1187
+ 'PCI_EXT_CAP_ID_ACS', 'PCI_EXT_CAP_ID_AMD_XXX',
1188
+ 'PCI_EXT_CAP_ID_ARI', 'PCI_EXT_CAP_ID_ATS', 'PCI_EXT_CAP_ID_CAC',
1189
+ 'PCI_EXT_CAP_ID_DLF', 'PCI_EXT_CAP_ID_DPA', 'PCI_EXT_CAP_ID_DPC',
1190
+ 'PCI_EXT_CAP_ID_DSN', 'PCI_EXT_CAP_ID_DVSEC',
1191
+ 'PCI_EXT_CAP_ID_ERR', 'PCI_EXT_CAP_ID_L1SS', 'PCI_EXT_CAP_ID_LTR',
1192
+ 'PCI_EXT_CAP_ID_MAX', 'PCI_EXT_CAP_ID_MCAST',
1193
+ 'PCI_EXT_CAP_ID_MFVC', 'PCI_EXT_CAP_ID_MRIOV',
1194
+ 'PCI_EXT_CAP_ID_PASID', 'PCI_EXT_CAP_ID_PL_16GT',
1195
+ 'PCI_EXT_CAP_ID_PMUX', 'PCI_EXT_CAP_ID_PRI', 'PCI_EXT_CAP_ID_PTM',
1196
+ 'PCI_EXT_CAP_ID_PWR', 'PCI_EXT_CAP_ID_RCEC',
1197
+ 'PCI_EXT_CAP_ID_RCILC', 'PCI_EXT_CAP_ID_RCLD',
1198
+ 'PCI_EXT_CAP_ID_RCRB', 'PCI_EXT_CAP_ID_REBAR',
1199
+ 'PCI_EXT_CAP_ID_SECPCI', 'PCI_EXT_CAP_ID_SRIOV',
1200
+ 'PCI_EXT_CAP_ID_TPH', 'PCI_EXT_CAP_ID_VC', 'PCI_EXT_CAP_ID_VC9',
1201
+ 'PCI_EXT_CAP_ID_VNDR', 'PCI_EXT_CAP_LTR_SIZEOF',
1202
+ 'PCI_EXT_CAP_MCAST_ENDPOINT_SIZEOF', 'PCI_EXT_CAP_PASID_SIZEOF',
1203
+ 'PCI_EXT_CAP_PRI_SIZEOF', 'PCI_EXT_CAP_PWR_SIZEOF',
1204
+ 'PCI_EXT_CAP_SRIOV_SIZEOF', 'PCI_HEADER_TYPE',
1205
+ 'PCI_HEADER_TYPE_BRIDGE', 'PCI_HEADER_TYPE_CARDBUS',
1206
+ 'PCI_HEADER_TYPE_MASK', 'PCI_HEADER_TYPE_NORMAL',
1207
+ 'PCI_INTERRUPT_LINE', 'PCI_INTERRUPT_PIN', 'PCI_IO_1K_RANGE_MASK',
1208
+ 'PCI_IO_BASE', 'PCI_IO_BASE_UPPER16', 'PCI_IO_LIMIT',
1209
+ 'PCI_IO_LIMIT_UPPER16', 'PCI_IO_RANGE_MASK',
1210
+ 'PCI_IO_RANGE_TYPE_16', 'PCI_IO_RANGE_TYPE_32',
1211
+ 'PCI_IO_RANGE_TYPE_MASK', 'PCI_L1SS_CAP',
1212
+ 'PCI_L1SS_CAP_ASPM_L1_1', 'PCI_L1SS_CAP_ASPM_L1_2',
1213
+ 'PCI_L1SS_CAP_CM_RESTORE_TIME', 'PCI_L1SS_CAP_L1_PM_SS',
1214
+ 'PCI_L1SS_CAP_PCIPM_L1_1', 'PCI_L1SS_CAP_PCIPM_L1_2',
1215
+ 'PCI_L1SS_CAP_P_PWR_ON_SCALE', 'PCI_L1SS_CAP_P_PWR_ON_VALUE',
1216
+ 'PCI_L1SS_CTL1', 'PCI_L1SS_CTL1_ASPM_L1_1',
1217
+ 'PCI_L1SS_CTL1_ASPM_L1_2', 'PCI_L1SS_CTL1_CM_RESTORE_TIME',
1218
+ 'PCI_L1SS_CTL1_L1SS_MASK', 'PCI_L1SS_CTL1_L1_2_MASK',
1219
+ 'PCI_L1SS_CTL1_LTR_L12_TH_SCALE',
1220
+ 'PCI_L1SS_CTL1_LTR_L12_TH_VALUE', 'PCI_L1SS_CTL1_PCIPM_L1_1',
1221
+ 'PCI_L1SS_CTL1_PCIPM_L1_2', 'PCI_L1SS_CTL2', 'PCI_LATENCY_TIMER',
1222
+ 'PCI_LTR_MAX_NOSNOOP_LAT', 'PCI_LTR_MAX_SNOOP_LAT',
1223
+ 'PCI_LTR_SCALE_MASK', 'PCI_LTR_SCALE_SHIFT', 'PCI_LTR_VALUE_MASK',
1224
+ 'PCI_MAX_LAT', 'PCI_MEMORY_BASE', 'PCI_MEMORY_LIMIT',
1225
+ 'PCI_MEMORY_RANGE_MASK', 'PCI_MEMORY_RANGE_TYPE_MASK',
1226
+ 'PCI_MIN_GNT', 'PCI_MSIX_ENTRY_CTRL_MASKBIT',
1227
+ 'PCI_MSIX_ENTRY_DATA', 'PCI_MSIX_ENTRY_LOWER_ADDR',
1228
+ 'PCI_MSIX_ENTRY_SIZE', 'PCI_MSIX_ENTRY_UPPER_ADDR',
1229
+ 'PCI_MSIX_ENTRY_VECTOR_CTRL', 'PCI_MSIX_FLAGS',
1230
+ 'PCI_MSIX_FLAGS_BIRMASK', 'PCI_MSIX_FLAGS_ENABLE',
1231
+ 'PCI_MSIX_FLAGS_MASKALL', 'PCI_MSIX_FLAGS_QSIZE', 'PCI_MSIX_PBA',
1232
+ 'PCI_MSIX_PBA_BIR', 'PCI_MSIX_PBA_OFFSET', 'PCI_MSIX_TABLE',
1233
+ 'PCI_MSIX_TABLE_BIR', 'PCI_MSIX_TABLE_OFFSET',
1234
+ 'PCI_MSI_ADDRESS_HI', 'PCI_MSI_ADDRESS_LO', 'PCI_MSI_DATA_32',
1235
+ 'PCI_MSI_DATA_64', 'PCI_MSI_FLAGS', 'PCI_MSI_FLAGS_64BIT',
1236
+ 'PCI_MSI_FLAGS_ENABLE', 'PCI_MSI_FLAGS_MASKBIT',
1237
+ 'PCI_MSI_FLAGS_QMASK', 'PCI_MSI_FLAGS_QSIZE', 'PCI_MSI_MASK_32',
1238
+ 'PCI_MSI_MASK_64', 'PCI_MSI_PENDING_32', 'PCI_MSI_PENDING_64',
1239
+ 'PCI_MSI_RFU', 'PCI_PASID_CAP', 'PCI_PASID_CAP_EXEC',
1240
+ 'PCI_PASID_CAP_PRIV', 'PCI_PASID_CTRL', 'PCI_PASID_CTRL_ENABLE',
1241
+ 'PCI_PASID_CTRL_EXEC', 'PCI_PASID_CTRL_PRIV',
1242
+ 'PCI_PL_16GT_LE_CTRL', 'PCI_PL_16GT_LE_CTRL_DSP_TX_PRESET_MASK',
1243
+ 'PCI_PL_16GT_LE_CTRL_USP_TX_PRESET_MASK',
1244
+ 'PCI_PL_16GT_LE_CTRL_USP_TX_PRESET_SHIFT', 'PCI_PM_BPCC_ENABLE',
1245
+ 'PCI_PM_CAP_AUX_POWER', 'PCI_PM_CAP_D1', 'PCI_PM_CAP_D2',
1246
+ 'PCI_PM_CAP_DSI', 'PCI_PM_CAP_PME', 'PCI_PM_CAP_PME_CLOCK',
1247
+ 'PCI_PM_CAP_PME_D0', 'PCI_PM_CAP_PME_D1', 'PCI_PM_CAP_PME_D2',
1248
+ 'PCI_PM_CAP_PME_D3cold', 'PCI_PM_CAP_PME_D3hot',
1249
+ 'PCI_PM_CAP_PME_MASK', 'PCI_PM_CAP_PME_SHIFT',
1250
+ 'PCI_PM_CAP_RESERVED', 'PCI_PM_CAP_VER_MASK', 'PCI_PM_CTRL',
1251
+ 'PCI_PM_CTRL_DATA_SCALE_MASK', 'PCI_PM_CTRL_DATA_SEL_MASK',
1252
+ 'PCI_PM_CTRL_NO_SOFT_RESET', 'PCI_PM_CTRL_PME_ENABLE',
1253
+ 'PCI_PM_CTRL_PME_STATUS', 'PCI_PM_CTRL_STATE_MASK',
1254
+ 'PCI_PM_DATA_REGISTER', 'PCI_PM_PMC', 'PCI_PM_PPB_B2_B3',
1255
+ 'PCI_PM_PPB_EXTENSIONS', 'PCI_PM_SIZEOF', 'PCI_PREF_BASE_UPPER32',
1256
+ 'PCI_PREF_LIMIT_UPPER32', 'PCI_PREF_MEMORY_BASE',
1257
+ 'PCI_PREF_MEMORY_LIMIT', 'PCI_PREF_RANGE_MASK',
1258
+ 'PCI_PREF_RANGE_TYPE_32', 'PCI_PREF_RANGE_TYPE_64',
1259
+ 'PCI_PREF_RANGE_TYPE_MASK', 'PCI_PRIMARY_BUS',
1260
+ 'PCI_PRI_ALLOC_REQ', 'PCI_PRI_CTRL', 'PCI_PRI_CTRL_ENABLE',
1261
+ 'PCI_PRI_CTRL_RESET', 'PCI_PRI_MAX_REQ', 'PCI_PRI_STATUS',
1262
+ 'PCI_PRI_STATUS_PASID', 'PCI_PRI_STATUS_RF',
1263
+ 'PCI_PRI_STATUS_STOPPED', 'PCI_PRI_STATUS_UPRGI', 'PCI_PTM_CAP',
1264
+ 'PCI_PTM_CAP_REQ', 'PCI_PTM_CAP_ROOT', 'PCI_PTM_CTRL',
1265
+ 'PCI_PTM_CTRL_ENABLE', 'PCI_PTM_CTRL_ROOT',
1266
+ 'PCI_PTM_GRANULARITY_MASK', 'PCI_PWR_CAP', 'PCI_PWR_DATA',
1267
+ 'PCI_PWR_DSR', 'PCI_RCEC_BUSN', 'PCI_RCEC_BUSN_REG_VER',
1268
+ 'PCI_RCEC_RCIEP_BITMAP', 'PCI_REBAR_CAP', 'PCI_REBAR_CAP_SIZES',
1269
+ 'PCI_REBAR_CTRL', 'PCI_REBAR_CTRL_BAR_IDX',
1270
+ 'PCI_REBAR_CTRL_BAR_SHIFT', 'PCI_REBAR_CTRL_BAR_SIZE',
1271
+ 'PCI_REBAR_CTRL_NBAR_MASK', 'PCI_REBAR_CTRL_NBAR_SHIFT',
1272
+ 'PCI_REVISION_ID', 'PCI_ROM_ADDRESS', 'PCI_ROM_ADDRESS1',
1273
+ 'PCI_ROM_ADDRESS_ENABLE', 'PCI_ROM_ADDRESS_MASK', 'PCI_SATA_REGS',
1274
+ 'PCI_SATA_REGS_INLINE', 'PCI_SATA_REGS_MASK',
1275
+ 'PCI_SATA_SIZEOF_LONG', 'PCI_SATA_SIZEOF_SHORT',
1276
+ 'PCI_SECONDARY_BUS', 'PCI_SEC_LATENCY_TIMER', 'PCI_SEC_STATUS',
1277
+ 'PCI_SID_CHASSIS_NR', 'PCI_SID_ESR', 'PCI_SID_ESR_FIC',
1278
+ 'PCI_SID_ESR_NSLOTS', 'PCI_SRIOV_BAR', 'PCI_SRIOV_CAP',
1279
+ 'PCI_SRIOV_CAP_VFM', 'PCI_SRIOV_CTRL', 'PCI_SRIOV_CTRL_ARI',
1280
+ 'PCI_SRIOV_CTRL_INTR', 'PCI_SRIOV_CTRL_MSE', 'PCI_SRIOV_CTRL_VFE',
1281
+ 'PCI_SRIOV_CTRL_VFM', 'PCI_SRIOV_FUNC_LINK',
1282
+ 'PCI_SRIOV_INITIAL_VF', 'PCI_SRIOV_NUM_BARS', 'PCI_SRIOV_NUM_VF',
1283
+ 'PCI_SRIOV_STATUS', 'PCI_SRIOV_STATUS_VFM',
1284
+ 'PCI_SRIOV_SUP_PGSIZE', 'PCI_SRIOV_SYS_PGSIZE',
1285
+ 'PCI_SRIOV_TOTAL_VF', 'PCI_SRIOV_VFM', 'PCI_SRIOV_VFM_AV',
1286
+ 'PCI_SRIOV_VFM_MI', 'PCI_SRIOV_VFM_MO', 'PCI_SRIOV_VFM_UA',
1287
+ 'PCI_SRIOV_VF_DID', 'PCI_SRIOV_VF_OFFSET', 'PCI_SRIOV_VF_STRIDE',
1288
+ 'PCI_SSVID_DEVICE_ID', 'PCI_SSVID_VENDOR_ID', 'PCI_STATUS',
1289
+ 'PCI_STATUS_66MHZ', 'PCI_STATUS_CAP_LIST',
1290
+ 'PCI_STATUS_DETECTED_PARITY', 'PCI_STATUS_DEVSEL_FAST',
1291
+ 'PCI_STATUS_DEVSEL_MASK', 'PCI_STATUS_DEVSEL_MEDIUM',
1292
+ 'PCI_STATUS_DEVSEL_SLOW', 'PCI_STATUS_FAST_BACK',
1293
+ 'PCI_STATUS_IMM_READY', 'PCI_STATUS_INTERRUPT',
1294
+ 'PCI_STATUS_PARITY', 'PCI_STATUS_REC_MASTER_ABORT',
1295
+ 'PCI_STATUS_REC_TARGET_ABORT', 'PCI_STATUS_SIG_SYSTEM_ERROR',
1296
+ 'PCI_STATUS_SIG_TARGET_ABORT', 'PCI_STATUS_UDF',
1297
+ 'PCI_STD_HEADER_SIZEOF', 'PCI_STD_NUM_BARS',
1298
+ 'PCI_SUBORDINATE_BUS', 'PCI_SUBSYSTEM_ID',
1299
+ 'PCI_SUBSYSTEM_VENDOR_ID', 'PCI_TPH_BASE_SIZEOF', 'PCI_TPH_CAP',
1300
+ 'PCI_TPH_CAP_LOC_MASK', 'PCI_TPH_CAP_ST_MASK',
1301
+ 'PCI_TPH_CAP_ST_SHIFT', 'PCI_TPH_LOC_CAP', 'PCI_TPH_LOC_MSIX',
1302
+ 'PCI_TPH_LOC_NONE', 'PCI_VC_CAP1_ARB_SIZE', 'PCI_VC_CAP1_EVCC',
1303
+ 'PCI_VC_CAP1_LPEVCC', 'PCI_VC_CAP2_128_PHASE',
1304
+ 'PCI_VC_CAP2_32_PHASE', 'PCI_VC_CAP2_64_PHASE',
1305
+ 'PCI_VC_CAP2_ARB_OFF', 'PCI_VC_PORT_CAP1', 'PCI_VC_PORT_CAP2',
1306
+ 'PCI_VC_PORT_CTRL', 'PCI_VC_PORT_CTRL_LOAD_TABLE',
1307
+ 'PCI_VC_PORT_STATUS', 'PCI_VC_PORT_STATUS_TABLE',
1308
+ 'PCI_VC_RES_CAP', 'PCI_VC_RES_CAP_128_PHASE',
1309
+ 'PCI_VC_RES_CAP_128_PHASE_TB', 'PCI_VC_RES_CAP_256_PHASE',
1310
+ 'PCI_VC_RES_CAP_32_PHASE', 'PCI_VC_RES_CAP_64_PHASE',
1311
+ 'PCI_VC_RES_CAP_ARB_OFF', 'PCI_VC_RES_CTRL',
1312
+ 'PCI_VC_RES_CTRL_ARB_SELECT', 'PCI_VC_RES_CTRL_ENABLE',
1313
+ 'PCI_VC_RES_CTRL_ID', 'PCI_VC_RES_CTRL_LOAD_TABLE',
1314
+ 'PCI_VC_RES_STATUS', 'PCI_VC_RES_STATUS_NEGO',
1315
+ 'PCI_VC_RES_STATUS_TABLE', 'PCI_VENDOR_ID', 'PCI_VNDR_HEADER',
1316
+ 'PCI_VPD_ADDR', 'PCI_VPD_ADDR_F', 'PCI_VPD_ADDR_MASK',
1317
+ 'PCI_VPD_DATA', 'PCI_VSEC_HDR', 'PCI_VSEC_HDR_LEN_SHIFT',
1318
+ 'PCI_X_BRIDGE_SSTATUS', 'PCI_X_BRIDGE_STATUS', 'PCI_X_CMD',
1319
+ 'PCI_X_CMD_DPERR_E', 'PCI_X_CMD_ERO', 'PCI_X_CMD_MAX_READ',
1320
+ 'PCI_X_CMD_MAX_SPLIT', 'PCI_X_CMD_READ_1K', 'PCI_X_CMD_READ_2K',
1321
+ 'PCI_X_CMD_READ_4K', 'PCI_X_CMD_READ_512', 'PCI_X_CMD_SPLIT_1',
1322
+ 'PCI_X_CMD_SPLIT_12', 'PCI_X_CMD_SPLIT_16', 'PCI_X_CMD_SPLIT_2',
1323
+ 'PCI_X_CMD_SPLIT_3', 'PCI_X_CMD_SPLIT_32', 'PCI_X_CMD_SPLIT_4',
1324
+ 'PCI_X_CMD_SPLIT_8', 'PCI_X_ECC_CSR', 'PCI_X_SSTATUS_133MHZ',
1325
+ 'PCI_X_SSTATUS_266MHZ', 'PCI_X_SSTATUS_533MHZ',
1326
+ 'PCI_X_SSTATUS_64BIT', 'PCI_X_SSTATUS_FREQ', 'PCI_X_SSTATUS_V1',
1327
+ 'PCI_X_SSTATUS_V2', 'PCI_X_SSTATUS_VERS', 'PCI_X_STATUS',
1328
+ 'PCI_X_STATUS_133MHZ', 'PCI_X_STATUS_266MHZ',
1329
+ 'PCI_X_STATUS_533MHZ', 'PCI_X_STATUS_64BIT', 'PCI_X_STATUS_BUS',
1330
+ 'PCI_X_STATUS_COMPLEX', 'PCI_X_STATUS_DEVFN',
1331
+ 'PCI_X_STATUS_MAX_CUM', 'PCI_X_STATUS_MAX_READ',
1332
+ 'PCI_X_STATUS_MAX_SPLIT', 'PCI_X_STATUS_SPL_DISC',
1333
+ 'PCI_X_STATUS_SPL_ERR', 'PCI_X_STATUS_UNX_SPL']