therubyracer 0.5.0-x86-linux → 0.11.0beta5-x86-linux

Sign up to get free protection for your applications and to get access to all the features.

Potentially problematic release.


This version of therubyracer might be problematic. Click here for more details.

Files changed (721) hide show
  1. data/.gitignore +23 -11
  2. data/.travis.yml +10 -0
  3. data/Changelog.md +242 -0
  4. data/Gemfile +16 -0
  5. data/README.md +185 -0
  6. data/Rakefile +42 -51
  7. data/benchmarks.rb +217 -0
  8. data/ext/v8/accessor.cc +181 -0
  9. data/ext/v8/array.cc +26 -0
  10. data/ext/v8/backref.cc +56 -0
  11. data/ext/v8/build.rb +52 -0
  12. data/ext/v8/constants.cc +34 -0
  13. data/ext/v8/constraints.cc +52 -0
  14. data/ext/v8/context.cc +130 -0
  15. data/ext/v8/date.cc +18 -0
  16. data/ext/v8/exception.cc +38 -0
  17. data/ext/v8/extconf.rb +16 -29
  18. data/ext/v8/external.cc +43 -0
  19. data/ext/v8/function.cc +58 -0
  20. data/ext/v8/gc.cc +43 -0
  21. data/ext/v8/handles.cc +34 -0
  22. data/ext/v8/heap.cc +31 -0
  23. data/ext/v8/init.cc +39 -0
  24. data/ext/v8/init.so +0 -0
  25. data/ext/v8/invocation.cc +86 -0
  26. data/ext/v8/locker.cc +77 -0
  27. data/ext/v8/message.cc +51 -0
  28. data/ext/v8/object.cc +334 -0
  29. data/ext/v8/primitive.cc +8 -0
  30. data/ext/v8/rr.cc +83 -0
  31. data/ext/v8/rr.h +883 -0
  32. data/ext/v8/script.cc +80 -0
  33. data/ext/v8/signature.cc +18 -0
  34. data/ext/v8/stack.cc +75 -0
  35. data/ext/v8/string.cc +47 -0
  36. data/ext/v8/template.cc +175 -0
  37. data/ext/v8/trycatch.cc +86 -0
  38. data/ext/v8/v8.cc +87 -0
  39. data/ext/v8/value.cc +239 -0
  40. data/lib/v8.rb +30 -9
  41. data/lib/v8/access.rb +5 -0
  42. data/lib/v8/access/indices.rb +40 -0
  43. data/lib/v8/access/invocation.rb +47 -0
  44. data/lib/v8/access/names.rb +65 -0
  45. data/lib/v8/array.rb +26 -0
  46. data/lib/v8/context.rb +217 -75
  47. data/lib/v8/conversion.rb +35 -0
  48. data/lib/v8/conversion/array.rb +11 -0
  49. data/lib/v8/conversion/class.rb +120 -0
  50. data/lib/v8/conversion/code.rb +38 -0
  51. data/lib/v8/conversion/fundamental.rb +11 -0
  52. data/lib/v8/conversion/hash.rb +11 -0
  53. data/lib/v8/conversion/indentity.rb +31 -0
  54. data/lib/v8/conversion/method.rb +26 -0
  55. data/lib/v8/conversion/object.rb +28 -0
  56. data/lib/v8/conversion/primitive.rb +7 -0
  57. data/lib/v8/conversion/proc.rb +5 -0
  58. data/lib/v8/conversion/reference.rb +16 -0
  59. data/lib/v8/conversion/string.rb +12 -0
  60. data/lib/v8/conversion/symbol.rb +7 -0
  61. data/lib/v8/conversion/time.rb +13 -0
  62. data/lib/v8/error.rb +25 -0
  63. data/lib/v8/error/protect.rb +20 -0
  64. data/lib/v8/error/try.rb +15 -0
  65. data/lib/v8/function.rb +28 -0
  66. data/lib/v8/object.rb +69 -28
  67. data/lib/v8/util/weakcell.rb +29 -0
  68. data/lib/v8/version.rb +3 -0
  69. data/spec/c/array_spec.rb +17 -0
  70. data/spec/c/constants_spec.rb +20 -0
  71. data/spec/c/exception_spec.rb +26 -0
  72. data/spec/c/external_spec.rb +9 -0
  73. data/spec/c/function_spec.rb +46 -0
  74. data/spec/c/handles_spec.rb +35 -0
  75. data/spec/c/locker_spec.rb +38 -0
  76. data/spec/c/object_spec.rb +46 -0
  77. data/spec/c/script_spec.rb +28 -0
  78. data/spec/c/string_spec.rb +16 -0
  79. data/spec/c/template_spec.rb +30 -0
  80. data/spec/c/trycatch_spec.rb +51 -0
  81. data/spec/mem/blunt_spec.rb +42 -0
  82. data/spec/redjs_spec.rb +10 -0
  83. data/spec/spec_helper.rb +43 -12
  84. data/spec/threading_spec.rb +52 -0
  85. data/spec/v8/context_spec.rb +19 -0
  86. data/spec/v8/conversion_spec.rb +9 -0
  87. data/spec/v8/error_spec.rb +21 -0
  88. data/spec/v8/function_spec.rb +9 -0
  89. data/spec/v8/object_spec.rb +15 -0
  90. data/thefrontside.png +0 -0
  91. data/therubyracer.gemspec +15 -676
  92. metadata +146 -680
  93. data/.gitmodules +0 -3
  94. data/Doxyfile +0 -1514
  95. data/History.txt +0 -51
  96. data/README.rdoc +0 -158
  97. data/docs/data_conversion.txt +0 -18
  98. data/ext/v8/callbacks.cpp +0 -160
  99. data/ext/v8/callbacks.h +0 -14
  100. data/ext/v8/convert_ruby.cpp +0 -8
  101. data/ext/v8/convert_ruby.h +0 -99
  102. data/ext/v8/convert_string.cpp +0 -10
  103. data/ext/v8/convert_string.h +0 -73
  104. data/ext/v8/convert_v8.cpp +0 -9
  105. data/ext/v8/convert_v8.h +0 -121
  106. data/ext/v8/converters.cpp +0 -83
  107. data/ext/v8/converters.h +0 -23
  108. data/ext/v8/upstream/2.0.6/.gitignore +0 -26
  109. data/ext/v8/upstream/2.0.6/AUTHORS +0 -23
  110. data/ext/v8/upstream/2.0.6/ChangeLog +0 -1479
  111. data/ext/v8/upstream/2.0.6/LICENSE +0 -55
  112. data/ext/v8/upstream/2.0.6/SConstruct +0 -1028
  113. data/ext/v8/upstream/2.0.6/include/v8-debug.h +0 -275
  114. data/ext/v8/upstream/2.0.6/include/v8.h +0 -3236
  115. data/ext/v8/upstream/2.0.6/src/SConscript +0 -283
  116. data/ext/v8/upstream/2.0.6/src/accessors.cc +0 -695
  117. data/ext/v8/upstream/2.0.6/src/accessors.h +0 -114
  118. data/ext/v8/upstream/2.0.6/src/allocation.cc +0 -198
  119. data/ext/v8/upstream/2.0.6/src/allocation.h +0 -169
  120. data/ext/v8/upstream/2.0.6/src/api.cc +0 -3831
  121. data/ext/v8/upstream/2.0.6/src/api.h +0 -479
  122. data/ext/v8/upstream/2.0.6/src/apinatives.js +0 -110
  123. data/ext/v8/upstream/2.0.6/src/apiutils.h +0 -69
  124. data/ext/v8/upstream/2.0.6/src/arguments.h +0 -97
  125. data/ext/v8/upstream/2.0.6/src/arm/assembler-arm-inl.h +0 -277
  126. data/ext/v8/upstream/2.0.6/src/arm/assembler-arm.cc +0 -1821
  127. data/ext/v8/upstream/2.0.6/src/arm/assembler-arm.h +0 -1027
  128. data/ext/v8/upstream/2.0.6/src/arm/assembler-thumb2-inl.h +0 -267
  129. data/ext/v8/upstream/2.0.6/src/arm/assembler-thumb2.cc +0 -1821
  130. data/ext/v8/upstream/2.0.6/src/arm/assembler-thumb2.h +0 -1027
  131. data/ext/v8/upstream/2.0.6/src/arm/builtins-arm.cc +0 -1271
  132. data/ext/v8/upstream/2.0.6/src/arm/codegen-arm-inl.h +0 -74
  133. data/ext/v8/upstream/2.0.6/src/arm/codegen-arm.cc +0 -6682
  134. data/ext/v8/upstream/2.0.6/src/arm/codegen-arm.h +0 -535
  135. data/ext/v8/upstream/2.0.6/src/arm/constants-arm.cc +0 -112
  136. data/ext/v8/upstream/2.0.6/src/arm/constants-arm.h +0 -347
  137. data/ext/v8/upstream/2.0.6/src/arm/cpu-arm.cc +0 -132
  138. data/ext/v8/upstream/2.0.6/src/arm/debug-arm.cc +0 -213
  139. data/ext/v8/upstream/2.0.6/src/arm/disasm-arm.cc +0 -1166
  140. data/ext/v8/upstream/2.0.6/src/arm/fast-codegen-arm.cc +0 -1698
  141. data/ext/v8/upstream/2.0.6/src/arm/frames-arm.cc +0 -123
  142. data/ext/v8/upstream/2.0.6/src/arm/frames-arm.h +0 -162
  143. data/ext/v8/upstream/2.0.6/src/arm/ic-arm.cc +0 -849
  144. data/ext/v8/upstream/2.0.6/src/arm/jump-target-arm.cc +0 -238
  145. data/ext/v8/upstream/2.0.6/src/arm/macro-assembler-arm.cc +0 -1259
  146. data/ext/v8/upstream/2.0.6/src/arm/macro-assembler-arm.h +0 -423
  147. data/ext/v8/upstream/2.0.6/src/arm/regexp-macro-assembler-arm.cc +0 -1266
  148. data/ext/v8/upstream/2.0.6/src/arm/regexp-macro-assembler-arm.h +0 -282
  149. data/ext/v8/upstream/2.0.6/src/arm/register-allocator-arm-inl.h +0 -103
  150. data/ext/v8/upstream/2.0.6/src/arm/register-allocator-arm.cc +0 -59
  151. data/ext/v8/upstream/2.0.6/src/arm/register-allocator-arm.h +0 -43
  152. data/ext/v8/upstream/2.0.6/src/arm/simulator-arm.cc +0 -2264
  153. data/ext/v8/upstream/2.0.6/src/arm/simulator-arm.h +0 -306
  154. data/ext/v8/upstream/2.0.6/src/arm/stub-cache-arm.cc +0 -1516
  155. data/ext/v8/upstream/2.0.6/src/arm/virtual-frame-arm.cc +0 -412
  156. data/ext/v8/upstream/2.0.6/src/arm/virtual-frame-arm.h +0 -532
  157. data/ext/v8/upstream/2.0.6/src/array.js +0 -1154
  158. data/ext/v8/upstream/2.0.6/src/assembler.cc +0 -772
  159. data/ext/v8/upstream/2.0.6/src/assembler.h +0 -525
  160. data/ext/v8/upstream/2.0.6/src/ast.cc +0 -512
  161. data/ext/v8/upstream/2.0.6/src/ast.h +0 -1820
  162. data/ext/v8/upstream/2.0.6/src/bootstrapper.cc +0 -1680
  163. data/ext/v8/upstream/2.0.6/src/bootstrapper.h +0 -103
  164. data/ext/v8/upstream/2.0.6/src/builtins.cc +0 -851
  165. data/ext/v8/upstream/2.0.6/src/builtins.h +0 -245
  166. data/ext/v8/upstream/2.0.6/src/bytecodes-irregexp.h +0 -104
  167. data/ext/v8/upstream/2.0.6/src/char-predicates-inl.h +0 -86
  168. data/ext/v8/upstream/2.0.6/src/char-predicates.h +0 -65
  169. data/ext/v8/upstream/2.0.6/src/checks.cc +0 -100
  170. data/ext/v8/upstream/2.0.6/src/checks.h +0 -284
  171. data/ext/v8/upstream/2.0.6/src/code-stubs.cc +0 -164
  172. data/ext/v8/upstream/2.0.6/src/code-stubs.h +0 -164
  173. data/ext/v8/upstream/2.0.6/src/code.h +0 -68
  174. data/ext/v8/upstream/2.0.6/src/codegen-inl.h +0 -88
  175. data/ext/v8/upstream/2.0.6/src/codegen.cc +0 -504
  176. data/ext/v8/upstream/2.0.6/src/codegen.h +0 -522
  177. data/ext/v8/upstream/2.0.6/src/compilation-cache.cc +0 -490
  178. data/ext/v8/upstream/2.0.6/src/compilation-cache.h +0 -98
  179. data/ext/v8/upstream/2.0.6/src/compiler.cc +0 -1132
  180. data/ext/v8/upstream/2.0.6/src/compiler.h +0 -107
  181. data/ext/v8/upstream/2.0.6/src/contexts.cc +0 -256
  182. data/ext/v8/upstream/2.0.6/src/contexts.h +0 -345
  183. data/ext/v8/upstream/2.0.6/src/conversions-inl.h +0 -95
  184. data/ext/v8/upstream/2.0.6/src/conversions.cc +0 -709
  185. data/ext/v8/upstream/2.0.6/src/conversions.h +0 -118
  186. data/ext/v8/upstream/2.0.6/src/counters.cc +0 -78
  187. data/ext/v8/upstream/2.0.6/src/counters.h +0 -239
  188. data/ext/v8/upstream/2.0.6/src/cpu.h +0 -65
  189. data/ext/v8/upstream/2.0.6/src/d8-debug.cc +0 -345
  190. data/ext/v8/upstream/2.0.6/src/d8-debug.h +0 -155
  191. data/ext/v8/upstream/2.0.6/src/d8-posix.cc +0 -675
  192. data/ext/v8/upstream/2.0.6/src/d8-readline.cc +0 -128
  193. data/ext/v8/upstream/2.0.6/src/d8-windows.cc +0 -42
  194. data/ext/v8/upstream/2.0.6/src/d8.cc +0 -776
  195. data/ext/v8/upstream/2.0.6/src/d8.h +0 -225
  196. data/ext/v8/upstream/2.0.6/src/d8.js +0 -1625
  197. data/ext/v8/upstream/2.0.6/src/date-delay.js +0 -1138
  198. data/ext/v8/upstream/2.0.6/src/dateparser-inl.h +0 -114
  199. data/ext/v8/upstream/2.0.6/src/dateparser.cc +0 -186
  200. data/ext/v8/upstream/2.0.6/src/dateparser.h +0 -240
  201. data/ext/v8/upstream/2.0.6/src/debug-agent.cc +0 -425
  202. data/ext/v8/upstream/2.0.6/src/debug-agent.h +0 -129
  203. data/ext/v8/upstream/2.0.6/src/debug-delay.js +0 -2073
  204. data/ext/v8/upstream/2.0.6/src/debug.cc +0 -2751
  205. data/ext/v8/upstream/2.0.6/src/debug.h +0 -866
  206. data/ext/v8/upstream/2.0.6/src/disasm.h +0 -77
  207. data/ext/v8/upstream/2.0.6/src/disassembler.cc +0 -318
  208. data/ext/v8/upstream/2.0.6/src/disassembler.h +0 -56
  209. data/ext/v8/upstream/2.0.6/src/dtoa-config.c +0 -91
  210. data/ext/v8/upstream/2.0.6/src/execution.cc +0 -701
  211. data/ext/v8/upstream/2.0.6/src/execution.h +0 -312
  212. data/ext/v8/upstream/2.0.6/src/factory.cc +0 -957
  213. data/ext/v8/upstream/2.0.6/src/factory.h +0 -393
  214. data/ext/v8/upstream/2.0.6/src/fast-codegen.cc +0 -725
  215. data/ext/v8/upstream/2.0.6/src/fast-codegen.h +0 -371
  216. data/ext/v8/upstream/2.0.6/src/flag-definitions.h +0 -426
  217. data/ext/v8/upstream/2.0.6/src/flags.cc +0 -555
  218. data/ext/v8/upstream/2.0.6/src/flags.h +0 -81
  219. data/ext/v8/upstream/2.0.6/src/frame-element.cc +0 -45
  220. data/ext/v8/upstream/2.0.6/src/frame-element.h +0 -235
  221. data/ext/v8/upstream/2.0.6/src/frames-inl.h +0 -215
  222. data/ext/v8/upstream/2.0.6/src/frames.cc +0 -749
  223. data/ext/v8/upstream/2.0.6/src/frames.h +0 -659
  224. data/ext/v8/upstream/2.0.6/src/func-name-inferrer.cc +0 -76
  225. data/ext/v8/upstream/2.0.6/src/func-name-inferrer.h +0 -135
  226. data/ext/v8/upstream/2.0.6/src/global-handles.cc +0 -516
  227. data/ext/v8/upstream/2.0.6/src/global-handles.h +0 -180
  228. data/ext/v8/upstream/2.0.6/src/globals.h +0 -608
  229. data/ext/v8/upstream/2.0.6/src/handles-inl.h +0 -76
  230. data/ext/v8/upstream/2.0.6/src/handles.cc +0 -811
  231. data/ext/v8/upstream/2.0.6/src/handles.h +0 -367
  232. data/ext/v8/upstream/2.0.6/src/hashmap.cc +0 -226
  233. data/ext/v8/upstream/2.0.6/src/hashmap.h +0 -120
  234. data/ext/v8/upstream/2.0.6/src/heap-inl.h +0 -407
  235. data/ext/v8/upstream/2.0.6/src/heap-profiler.cc +0 -695
  236. data/ext/v8/upstream/2.0.6/src/heap-profiler.h +0 -277
  237. data/ext/v8/upstream/2.0.6/src/heap.cc +0 -4204
  238. data/ext/v8/upstream/2.0.6/src/heap.h +0 -1704
  239. data/ext/v8/upstream/2.0.6/src/ia32/assembler-ia32-inl.h +0 -325
  240. data/ext/v8/upstream/2.0.6/src/ia32/assembler-ia32.cc +0 -2375
  241. data/ext/v8/upstream/2.0.6/src/ia32/assembler-ia32.h +0 -914
  242. data/ext/v8/upstream/2.0.6/src/ia32/builtins-ia32.cc +0 -1222
  243. data/ext/v8/upstream/2.0.6/src/ia32/codegen-ia32-inl.h +0 -46
  244. data/ext/v8/upstream/2.0.6/src/ia32/codegen-ia32.cc +0 -9770
  245. data/ext/v8/upstream/2.0.6/src/ia32/codegen-ia32.h +0 -834
  246. data/ext/v8/upstream/2.0.6/src/ia32/cpu-ia32.cc +0 -79
  247. data/ext/v8/upstream/2.0.6/src/ia32/debug-ia32.cc +0 -208
  248. data/ext/v8/upstream/2.0.6/src/ia32/disasm-ia32.cc +0 -1357
  249. data/ext/v8/upstream/2.0.6/src/ia32/fast-codegen-ia32.cc +0 -1813
  250. data/ext/v8/upstream/2.0.6/src/ia32/frames-ia32.cc +0 -111
  251. data/ext/v8/upstream/2.0.6/src/ia32/frames-ia32.h +0 -135
  252. data/ext/v8/upstream/2.0.6/src/ia32/ic-ia32.cc +0 -1490
  253. data/ext/v8/upstream/2.0.6/src/ia32/jump-target-ia32.cc +0 -432
  254. data/ext/v8/upstream/2.0.6/src/ia32/macro-assembler-ia32.cc +0 -1517
  255. data/ext/v8/upstream/2.0.6/src/ia32/macro-assembler-ia32.h +0 -528
  256. data/ext/v8/upstream/2.0.6/src/ia32/regexp-macro-assembler-ia32.cc +0 -1219
  257. data/ext/v8/upstream/2.0.6/src/ia32/regexp-macro-assembler-ia32.h +0 -230
  258. data/ext/v8/upstream/2.0.6/src/ia32/register-allocator-ia32-inl.h +0 -82
  259. data/ext/v8/upstream/2.0.6/src/ia32/register-allocator-ia32.cc +0 -99
  260. data/ext/v8/upstream/2.0.6/src/ia32/register-allocator-ia32.h +0 -43
  261. data/ext/v8/upstream/2.0.6/src/ia32/simulator-ia32.cc +0 -30
  262. data/ext/v8/upstream/2.0.6/src/ia32/simulator-ia32.h +0 -62
  263. data/ext/v8/upstream/2.0.6/src/ia32/stub-cache-ia32.cc +0 -1961
  264. data/ext/v8/upstream/2.0.6/src/ia32/virtual-frame-ia32.cc +0 -1105
  265. data/ext/v8/upstream/2.0.6/src/ia32/virtual-frame-ia32.h +0 -580
  266. data/ext/v8/upstream/2.0.6/src/ic-inl.h +0 -93
  267. data/ext/v8/upstream/2.0.6/src/ic.cc +0 -1426
  268. data/ext/v8/upstream/2.0.6/src/ic.h +0 -443
  269. data/ext/v8/upstream/2.0.6/src/interpreter-irregexp.cc +0 -646
  270. data/ext/v8/upstream/2.0.6/src/interpreter-irregexp.h +0 -48
  271. data/ext/v8/upstream/2.0.6/src/json-delay.js +0 -254
  272. data/ext/v8/upstream/2.0.6/src/jsregexp.cc +0 -5234
  273. data/ext/v8/upstream/2.0.6/src/jsregexp.h +0 -1439
  274. data/ext/v8/upstream/2.0.6/src/jump-target-inl.h +0 -49
  275. data/ext/v8/upstream/2.0.6/src/jump-target.cc +0 -383
  276. data/ext/v8/upstream/2.0.6/src/jump-target.h +0 -280
  277. data/ext/v8/upstream/2.0.6/src/list-inl.h +0 -166
  278. data/ext/v8/upstream/2.0.6/src/list.h +0 -158
  279. data/ext/v8/upstream/2.0.6/src/log-inl.h +0 -126
  280. data/ext/v8/upstream/2.0.6/src/log-utils.cc +0 -503
  281. data/ext/v8/upstream/2.0.6/src/log-utils.h +0 -292
  282. data/ext/v8/upstream/2.0.6/src/log.cc +0 -1457
  283. data/ext/v8/upstream/2.0.6/src/log.h +0 -371
  284. data/ext/v8/upstream/2.0.6/src/macro-assembler.h +0 -93
  285. data/ext/v8/upstream/2.0.6/src/macros.py +0 -137
  286. data/ext/v8/upstream/2.0.6/src/mark-compact.cc +0 -2007
  287. data/ext/v8/upstream/2.0.6/src/mark-compact.h +0 -442
  288. data/ext/v8/upstream/2.0.6/src/math.js +0 -263
  289. data/ext/v8/upstream/2.0.6/src/memory.h +0 -74
  290. data/ext/v8/upstream/2.0.6/src/messages.cc +0 -177
  291. data/ext/v8/upstream/2.0.6/src/messages.h +0 -112
  292. data/ext/v8/upstream/2.0.6/src/messages.js +0 -937
  293. data/ext/v8/upstream/2.0.6/src/mirror-delay.js +0 -2332
  294. data/ext/v8/upstream/2.0.6/src/mksnapshot.cc +0 -169
  295. data/ext/v8/upstream/2.0.6/src/natives.h +0 -63
  296. data/ext/v8/upstream/2.0.6/src/objects-debug.cc +0 -1317
  297. data/ext/v8/upstream/2.0.6/src/objects-inl.h +0 -3044
  298. data/ext/v8/upstream/2.0.6/src/objects.cc +0 -8306
  299. data/ext/v8/upstream/2.0.6/src/objects.h +0 -4960
  300. data/ext/v8/upstream/2.0.6/src/oprofile-agent.cc +0 -116
  301. data/ext/v8/upstream/2.0.6/src/oprofile-agent.h +0 -69
  302. data/ext/v8/upstream/2.0.6/src/parser.cc +0 -4810
  303. data/ext/v8/upstream/2.0.6/src/parser.h +0 -195
  304. data/ext/v8/upstream/2.0.6/src/platform-freebsd.cc +0 -645
  305. data/ext/v8/upstream/2.0.6/src/platform-linux.cc +0 -808
  306. data/ext/v8/upstream/2.0.6/src/platform-macos.cc +0 -643
  307. data/ext/v8/upstream/2.0.6/src/platform-nullos.cc +0 -454
  308. data/ext/v8/upstream/2.0.6/src/platform-openbsd.cc +0 -597
  309. data/ext/v8/upstream/2.0.6/src/platform-posix.cc +0 -380
  310. data/ext/v8/upstream/2.0.6/src/platform-win32.cc +0 -1908
  311. data/ext/v8/upstream/2.0.6/src/platform.h +0 -556
  312. data/ext/v8/upstream/2.0.6/src/prettyprinter.cc +0 -1511
  313. data/ext/v8/upstream/2.0.6/src/prettyprinter.h +0 -219
  314. data/ext/v8/upstream/2.0.6/src/property.cc +0 -96
  315. data/ext/v8/upstream/2.0.6/src/property.h +0 -327
  316. data/ext/v8/upstream/2.0.6/src/regexp-delay.js +0 -406
  317. data/ext/v8/upstream/2.0.6/src/regexp-macro-assembler-irregexp-inl.h +0 -78
  318. data/ext/v8/upstream/2.0.6/src/regexp-macro-assembler-irregexp.cc +0 -464
  319. data/ext/v8/upstream/2.0.6/src/regexp-macro-assembler-irregexp.h +0 -141
  320. data/ext/v8/upstream/2.0.6/src/regexp-macro-assembler-tracer.cc +0 -356
  321. data/ext/v8/upstream/2.0.6/src/regexp-macro-assembler-tracer.h +0 -103
  322. data/ext/v8/upstream/2.0.6/src/regexp-macro-assembler.cc +0 -240
  323. data/ext/v8/upstream/2.0.6/src/regexp-macro-assembler.h +0 -220
  324. data/ext/v8/upstream/2.0.6/src/regexp-stack.cc +0 -103
  325. data/ext/v8/upstream/2.0.6/src/regexp-stack.h +0 -123
  326. data/ext/v8/upstream/2.0.6/src/register-allocator-inl.h +0 -74
  327. data/ext/v8/upstream/2.0.6/src/register-allocator.cc +0 -100
  328. data/ext/v8/upstream/2.0.6/src/register-allocator.h +0 -295
  329. data/ext/v8/upstream/2.0.6/src/rewriter.cc +0 -855
  330. data/ext/v8/upstream/2.0.6/src/rewriter.h +0 -54
  331. data/ext/v8/upstream/2.0.6/src/runtime.cc +0 -8163
  332. data/ext/v8/upstream/2.0.6/src/runtime.h +0 -432
  333. data/ext/v8/upstream/2.0.6/src/runtime.js +0 -626
  334. data/ext/v8/upstream/2.0.6/src/scanner.cc +0 -1098
  335. data/ext/v8/upstream/2.0.6/src/scanner.h +0 -425
  336. data/ext/v8/upstream/2.0.6/src/scopeinfo.cc +0 -649
  337. data/ext/v8/upstream/2.0.6/src/scopeinfo.h +0 -236
  338. data/ext/v8/upstream/2.0.6/src/scopes.cc +0 -963
  339. data/ext/v8/upstream/2.0.6/src/scopes.h +0 -401
  340. data/ext/v8/upstream/2.0.6/src/serialize.cc +0 -1260
  341. data/ext/v8/upstream/2.0.6/src/serialize.h +0 -404
  342. data/ext/v8/upstream/2.0.6/src/shell.h +0 -55
  343. data/ext/v8/upstream/2.0.6/src/simulator.h +0 -41
  344. data/ext/v8/upstream/2.0.6/src/smart-pointer.h +0 -109
  345. data/ext/v8/upstream/2.0.6/src/snapshot-common.cc +0 -97
  346. data/ext/v8/upstream/2.0.6/src/snapshot-empty.cc +0 -40
  347. data/ext/v8/upstream/2.0.6/src/snapshot.h +0 -59
  348. data/ext/v8/upstream/2.0.6/src/spaces-inl.h +0 -372
  349. data/ext/v8/upstream/2.0.6/src/spaces.cc +0 -2864
  350. data/ext/v8/upstream/2.0.6/src/spaces.h +0 -2072
  351. data/ext/v8/upstream/2.0.6/src/string-stream.cc +0 -584
  352. data/ext/v8/upstream/2.0.6/src/string-stream.h +0 -189
  353. data/ext/v8/upstream/2.0.6/src/string.js +0 -901
  354. data/ext/v8/upstream/2.0.6/src/stub-cache.cc +0 -1108
  355. data/ext/v8/upstream/2.0.6/src/stub-cache.h +0 -578
  356. data/ext/v8/upstream/2.0.6/src/third_party/dtoa/COPYING +0 -15
  357. data/ext/v8/upstream/2.0.6/src/third_party/dtoa/dtoa.c +0 -3330
  358. data/ext/v8/upstream/2.0.6/src/third_party/valgrind/valgrind.h +0 -3925
  359. data/ext/v8/upstream/2.0.6/src/token.cc +0 -56
  360. data/ext/v8/upstream/2.0.6/src/token.h +0 -270
  361. data/ext/v8/upstream/2.0.6/src/top.cc +0 -991
  362. data/ext/v8/upstream/2.0.6/src/top.h +0 -459
  363. data/ext/v8/upstream/2.0.6/src/unicode-inl.h +0 -238
  364. data/ext/v8/upstream/2.0.6/src/unicode.cc +0 -749
  365. data/ext/v8/upstream/2.0.6/src/unicode.h +0 -279
  366. data/ext/v8/upstream/2.0.6/src/uri.js +0 -415
  367. data/ext/v8/upstream/2.0.6/src/usage-analyzer.cc +0 -426
  368. data/ext/v8/upstream/2.0.6/src/usage-analyzer.h +0 -40
  369. data/ext/v8/upstream/2.0.6/src/utils.cc +0 -322
  370. data/ext/v8/upstream/2.0.6/src/utils.h +0 -592
  371. data/ext/v8/upstream/2.0.6/src/v8-counters.cc +0 -55
  372. data/ext/v8/upstream/2.0.6/src/v8-counters.h +0 -198
  373. data/ext/v8/upstream/2.0.6/src/v8.cc +0 -193
  374. data/ext/v8/upstream/2.0.6/src/v8.h +0 -119
  375. data/ext/v8/upstream/2.0.6/src/v8natives.js +0 -846
  376. data/ext/v8/upstream/2.0.6/src/v8threads.cc +0 -450
  377. data/ext/v8/upstream/2.0.6/src/v8threads.h +0 -144
  378. data/ext/v8/upstream/2.0.6/src/variables.cc +0 -163
  379. data/ext/v8/upstream/2.0.6/src/variables.h +0 -235
  380. data/ext/v8/upstream/2.0.6/src/version.cc +0 -88
  381. data/ext/v8/upstream/2.0.6/src/version.h +0 -64
  382. data/ext/v8/upstream/2.0.6/src/virtual-frame.cc +0 -381
  383. data/ext/v8/upstream/2.0.6/src/virtual-frame.h +0 -44
  384. data/ext/v8/upstream/2.0.6/src/x64/assembler-x64-inl.h +0 -352
  385. data/ext/v8/upstream/2.0.6/src/x64/assembler-x64.cc +0 -2539
  386. data/ext/v8/upstream/2.0.6/src/x64/assembler-x64.h +0 -1399
  387. data/ext/v8/upstream/2.0.6/src/x64/builtins-x64.cc +0 -1255
  388. data/ext/v8/upstream/2.0.6/src/x64/codegen-x64-inl.h +0 -46
  389. data/ext/v8/upstream/2.0.6/src/x64/codegen-x64.cc +0 -8223
  390. data/ext/v8/upstream/2.0.6/src/x64/codegen-x64.h +0 -785
  391. data/ext/v8/upstream/2.0.6/src/x64/cpu-x64.cc +0 -79
  392. data/ext/v8/upstream/2.0.6/src/x64/debug-x64.cc +0 -202
  393. data/ext/v8/upstream/2.0.6/src/x64/disasm-x64.cc +0 -1596
  394. data/ext/v8/upstream/2.0.6/src/x64/fast-codegen-x64.cc +0 -1820
  395. data/ext/v8/upstream/2.0.6/src/x64/frames-x64.cc +0 -109
  396. data/ext/v8/upstream/2.0.6/src/x64/frames-x64.h +0 -121
  397. data/ext/v8/upstream/2.0.6/src/x64/ic-x64.cc +0 -1392
  398. data/ext/v8/upstream/2.0.6/src/x64/jump-target-x64.cc +0 -432
  399. data/ext/v8/upstream/2.0.6/src/x64/macro-assembler-x64.cc +0 -2409
  400. data/ext/v8/upstream/2.0.6/src/x64/macro-assembler-x64.h +0 -765
  401. data/ext/v8/upstream/2.0.6/src/x64/regexp-macro-assembler-x64.cc +0 -1337
  402. data/ext/v8/upstream/2.0.6/src/x64/regexp-macro-assembler-x64.h +0 -295
  403. data/ext/v8/upstream/2.0.6/src/x64/register-allocator-x64-inl.h +0 -86
  404. data/ext/v8/upstream/2.0.6/src/x64/register-allocator-x64.cc +0 -84
  405. data/ext/v8/upstream/2.0.6/src/x64/register-allocator-x64.h +0 -43
  406. data/ext/v8/upstream/2.0.6/src/x64/simulator-x64.cc +0 -27
  407. data/ext/v8/upstream/2.0.6/src/x64/simulator-x64.h +0 -63
  408. data/ext/v8/upstream/2.0.6/src/x64/stub-cache-x64.cc +0 -1884
  409. data/ext/v8/upstream/2.0.6/src/x64/virtual-frame-x64.cc +0 -1089
  410. data/ext/v8/upstream/2.0.6/src/x64/virtual-frame-x64.h +0 -560
  411. data/ext/v8/upstream/2.0.6/src/zone-inl.h +0 -297
  412. data/ext/v8/upstream/2.0.6/src/zone.cc +0 -193
  413. data/ext/v8/upstream/2.0.6/src/zone.h +0 -305
  414. data/ext/v8/upstream/2.0.6/tools/codemap.js +0 -258
  415. data/ext/v8/upstream/2.0.6/tools/consarray.js +0 -93
  416. data/ext/v8/upstream/2.0.6/tools/csvparser.js +0 -98
  417. data/ext/v8/upstream/2.0.6/tools/gyp/v8.gyp +0 -620
  418. data/ext/v8/upstream/2.0.6/tools/js2c.py +0 -376
  419. data/ext/v8/upstream/2.0.6/tools/jsmin.py +0 -280
  420. data/ext/v8/upstream/2.0.6/tools/linux-tick-processor +0 -24
  421. data/ext/v8/upstream/2.0.6/tools/linux-tick-processor.py +0 -78
  422. data/ext/v8/upstream/2.0.6/tools/logreader.js +0 -320
  423. data/ext/v8/upstream/2.0.6/tools/mac-nm +0 -18
  424. data/ext/v8/upstream/2.0.6/tools/mac-tick-processor +0 -6
  425. data/ext/v8/upstream/2.0.6/tools/oprofile/annotate +0 -7
  426. data/ext/v8/upstream/2.0.6/tools/oprofile/common +0 -19
  427. data/ext/v8/upstream/2.0.6/tools/oprofile/dump +0 -7
  428. data/ext/v8/upstream/2.0.6/tools/oprofile/report +0 -7
  429. data/ext/v8/upstream/2.0.6/tools/oprofile/reset +0 -7
  430. data/ext/v8/upstream/2.0.6/tools/oprofile/run +0 -14
  431. data/ext/v8/upstream/2.0.6/tools/oprofile/shutdown +0 -7
  432. data/ext/v8/upstream/2.0.6/tools/oprofile/start +0 -7
  433. data/ext/v8/upstream/2.0.6/tools/presubmit.py +0 -299
  434. data/ext/v8/upstream/2.0.6/tools/process-heap-prof.py +0 -120
  435. data/ext/v8/upstream/2.0.6/tools/profile.js +0 -621
  436. data/ext/v8/upstream/2.0.6/tools/profile_view.js +0 -224
  437. data/ext/v8/upstream/2.0.6/tools/run-valgrind.py +0 -77
  438. data/ext/v8/upstream/2.0.6/tools/splaytree.js +0 -322
  439. data/ext/v8/upstream/2.0.6/tools/splaytree.py +0 -226
  440. data/ext/v8/upstream/2.0.6/tools/stats-viewer.py +0 -456
  441. data/ext/v8/upstream/2.0.6/tools/test.py +0 -1370
  442. data/ext/v8/upstream/2.0.6/tools/tickprocessor-driver.js +0 -53
  443. data/ext/v8/upstream/2.0.6/tools/tickprocessor.js +0 -731
  444. data/ext/v8/upstream/2.0.6/tools/tickprocessor.py +0 -535
  445. data/ext/v8/upstream/2.0.6/tools/utils.py +0 -82
  446. data/ext/v8/upstream/2.0.6/tools/visual_studio/README.txt +0 -71
  447. data/ext/v8/upstream/2.0.6/tools/visual_studio/arm.vsprops +0 -14
  448. data/ext/v8/upstream/2.0.6/tools/visual_studio/common.vsprops +0 -35
  449. data/ext/v8/upstream/2.0.6/tools/visual_studio/d8.vcproj +0 -199
  450. data/ext/v8/upstream/2.0.6/tools/visual_studio/d8_arm.vcproj +0 -199
  451. data/ext/v8/upstream/2.0.6/tools/visual_studio/d8_x64.vcproj +0 -201
  452. data/ext/v8/upstream/2.0.6/tools/visual_studio/d8js2c.cmd +0 -6
  453. data/ext/v8/upstream/2.0.6/tools/visual_studio/debug.vsprops +0 -17
  454. data/ext/v8/upstream/2.0.6/tools/visual_studio/ia32.vsprops +0 -13
  455. data/ext/v8/upstream/2.0.6/tools/visual_studio/js2c.cmd +0 -6
  456. data/ext/v8/upstream/2.0.6/tools/visual_studio/release.vsprops +0 -24
  457. data/ext/v8/upstream/2.0.6/tools/visual_studio/v8.sln +0 -101
  458. data/ext/v8/upstream/2.0.6/tools/visual_studio/v8.vcproj +0 -223
  459. data/ext/v8/upstream/2.0.6/tools/visual_studio/v8_arm.sln +0 -74
  460. data/ext/v8/upstream/2.0.6/tools/visual_studio/v8_arm.vcproj +0 -223
  461. data/ext/v8/upstream/2.0.6/tools/visual_studio/v8_base.vcproj +0 -971
  462. data/ext/v8/upstream/2.0.6/tools/visual_studio/v8_base_arm.vcproj +0 -983
  463. data/ext/v8/upstream/2.0.6/tools/visual_studio/v8_base_x64.vcproj +0 -959
  464. data/ext/v8/upstream/2.0.6/tools/visual_studio/v8_cctest.vcproj +0 -255
  465. data/ext/v8/upstream/2.0.6/tools/visual_studio/v8_cctest_arm.vcproj +0 -243
  466. data/ext/v8/upstream/2.0.6/tools/visual_studio/v8_cctest_x64.vcproj +0 -257
  467. data/ext/v8/upstream/2.0.6/tools/visual_studio/v8_mksnapshot.vcproj +0 -151
  468. data/ext/v8/upstream/2.0.6/tools/visual_studio/v8_mksnapshot_x64.vcproj +0 -151
  469. data/ext/v8/upstream/2.0.6/tools/visual_studio/v8_process_sample.vcproj +0 -151
  470. data/ext/v8/upstream/2.0.6/tools/visual_studio/v8_process_sample_arm.vcproj +0 -151
  471. data/ext/v8/upstream/2.0.6/tools/visual_studio/v8_process_sample_x64.vcproj +0 -151
  472. data/ext/v8/upstream/2.0.6/tools/visual_studio/v8_shell_sample.vcproj +0 -151
  473. data/ext/v8/upstream/2.0.6/tools/visual_studio/v8_shell_sample_arm.vcproj +0 -151
  474. data/ext/v8/upstream/2.0.6/tools/visual_studio/v8_shell_sample_x64.vcproj +0 -153
  475. data/ext/v8/upstream/2.0.6/tools/visual_studio/v8_snapshot.vcproj +0 -142
  476. data/ext/v8/upstream/2.0.6/tools/visual_studio/v8_snapshot_cc.vcproj +0 -92
  477. data/ext/v8/upstream/2.0.6/tools/visual_studio/v8_snapshot_cc_x64.vcproj +0 -92
  478. data/ext/v8/upstream/2.0.6/tools/visual_studio/v8_snapshot_x64.vcproj +0 -142
  479. data/ext/v8/upstream/2.0.6/tools/visual_studio/v8_x64.sln +0 -101
  480. data/ext/v8/upstream/2.0.6/tools/visual_studio/v8_x64.vcproj +0 -223
  481. data/ext/v8/upstream/2.0.6/tools/visual_studio/x64.vsprops +0 -13
  482. data/ext/v8/upstream/2.0.6/tools/windows-tick-processor.bat +0 -5
  483. data/ext/v8/upstream/2.0.6/tools/windows-tick-processor.py +0 -137
  484. data/ext/v8/upstream/Makefile +0 -32
  485. data/ext/v8/upstream/fpic-on-linux-amd64.patch +0 -13
  486. data/ext/v8/upstream/no-strict-aliasing.patch +0 -13
  487. data/ext/v8/upstream/scons/CHANGES.txt +0 -5183
  488. data/ext/v8/upstream/scons/LICENSE.txt +0 -20
  489. data/ext/v8/upstream/scons/MANIFEST +0 -202
  490. data/ext/v8/upstream/scons/PKG-INFO +0 -13
  491. data/ext/v8/upstream/scons/README.txt +0 -273
  492. data/ext/v8/upstream/scons/RELEASE.txt +0 -1040
  493. data/ext/v8/upstream/scons/engine/SCons/Action.py +0 -1256
  494. data/ext/v8/upstream/scons/engine/SCons/Builder.py +0 -868
  495. data/ext/v8/upstream/scons/engine/SCons/CacheDir.py +0 -217
  496. data/ext/v8/upstream/scons/engine/SCons/Conftest.py +0 -794
  497. data/ext/v8/upstream/scons/engine/SCons/Debug.py +0 -237
  498. data/ext/v8/upstream/scons/engine/SCons/Defaults.py +0 -485
  499. data/ext/v8/upstream/scons/engine/SCons/Environment.py +0 -2327
  500. data/ext/v8/upstream/scons/engine/SCons/Errors.py +0 -207
  501. data/ext/v8/upstream/scons/engine/SCons/Executor.py +0 -636
  502. data/ext/v8/upstream/scons/engine/SCons/Job.py +0 -435
  503. data/ext/v8/upstream/scons/engine/SCons/Memoize.py +0 -292
  504. data/ext/v8/upstream/scons/engine/SCons/Node/Alias.py +0 -153
  505. data/ext/v8/upstream/scons/engine/SCons/Node/FS.py +0 -3220
  506. data/ext/v8/upstream/scons/engine/SCons/Node/Python.py +0 -128
  507. data/ext/v8/upstream/scons/engine/SCons/Node/__init__.py +0 -1341
  508. data/ext/v8/upstream/scons/engine/SCons/Options/BoolOption.py +0 -50
  509. data/ext/v8/upstream/scons/engine/SCons/Options/EnumOption.py +0 -50
  510. data/ext/v8/upstream/scons/engine/SCons/Options/ListOption.py +0 -50
  511. data/ext/v8/upstream/scons/engine/SCons/Options/PackageOption.py +0 -50
  512. data/ext/v8/upstream/scons/engine/SCons/Options/PathOption.py +0 -76
  513. data/ext/v8/upstream/scons/engine/SCons/Options/__init__.py +0 -74
  514. data/ext/v8/upstream/scons/engine/SCons/PathList.py +0 -232
  515. data/ext/v8/upstream/scons/engine/SCons/Platform/__init__.py +0 -236
  516. data/ext/v8/upstream/scons/engine/SCons/Platform/aix.py +0 -70
  517. data/ext/v8/upstream/scons/engine/SCons/Platform/cygwin.py +0 -55
  518. data/ext/v8/upstream/scons/engine/SCons/Platform/darwin.py +0 -46
  519. data/ext/v8/upstream/scons/engine/SCons/Platform/hpux.py +0 -46
  520. data/ext/v8/upstream/scons/engine/SCons/Platform/irix.py +0 -44
  521. data/ext/v8/upstream/scons/engine/SCons/Platform/os2.py +0 -58
  522. data/ext/v8/upstream/scons/engine/SCons/Platform/posix.py +0 -264
  523. data/ext/v8/upstream/scons/engine/SCons/Platform/sunos.py +0 -50
  524. data/ext/v8/upstream/scons/engine/SCons/Platform/win32.py +0 -386
  525. data/ext/v8/upstream/scons/engine/SCons/SConf.py +0 -1038
  526. data/ext/v8/upstream/scons/engine/SCons/SConsign.py +0 -381
  527. data/ext/v8/upstream/scons/engine/SCons/Scanner/C.py +0 -132
  528. data/ext/v8/upstream/scons/engine/SCons/Scanner/D.py +0 -74
  529. data/ext/v8/upstream/scons/engine/SCons/Scanner/Dir.py +0 -111
  530. data/ext/v8/upstream/scons/engine/SCons/Scanner/Fortran.py +0 -320
  531. data/ext/v8/upstream/scons/engine/SCons/Scanner/IDL.py +0 -48
  532. data/ext/v8/upstream/scons/engine/SCons/Scanner/LaTeX.py +0 -378
  533. data/ext/v8/upstream/scons/engine/SCons/Scanner/Prog.py +0 -103
  534. data/ext/v8/upstream/scons/engine/SCons/Scanner/RC.py +0 -55
  535. data/ext/v8/upstream/scons/engine/SCons/Scanner/__init__.py +0 -415
  536. data/ext/v8/upstream/scons/engine/SCons/Script/Interactive.py +0 -386
  537. data/ext/v8/upstream/scons/engine/SCons/Script/Main.py +0 -1360
  538. data/ext/v8/upstream/scons/engine/SCons/Script/SConsOptions.py +0 -944
  539. data/ext/v8/upstream/scons/engine/SCons/Script/SConscript.py +0 -642
  540. data/ext/v8/upstream/scons/engine/SCons/Script/__init__.py +0 -414
  541. data/ext/v8/upstream/scons/engine/SCons/Sig.py +0 -63
  542. data/ext/v8/upstream/scons/engine/SCons/Subst.py +0 -911
  543. data/ext/v8/upstream/scons/engine/SCons/Taskmaster.py +0 -1030
  544. data/ext/v8/upstream/scons/engine/SCons/Tool/386asm.py +0 -61
  545. data/ext/v8/upstream/scons/engine/SCons/Tool/BitKeeper.py +0 -65
  546. data/ext/v8/upstream/scons/engine/SCons/Tool/CVS.py +0 -73
  547. data/ext/v8/upstream/scons/engine/SCons/Tool/FortranCommon.py +0 -247
  548. data/ext/v8/upstream/scons/engine/SCons/Tool/JavaCommon.py +0 -324
  549. data/ext/v8/upstream/scons/engine/SCons/Tool/MSCommon/__init__.py +0 -56
  550. data/ext/v8/upstream/scons/engine/SCons/Tool/MSCommon/arch.py +0 -61
  551. data/ext/v8/upstream/scons/engine/SCons/Tool/MSCommon/common.py +0 -210
  552. data/ext/v8/upstream/scons/engine/SCons/Tool/MSCommon/netframework.py +0 -84
  553. data/ext/v8/upstream/scons/engine/SCons/Tool/MSCommon/sdk.py +0 -321
  554. data/ext/v8/upstream/scons/engine/SCons/Tool/MSCommon/vc.py +0 -367
  555. data/ext/v8/upstream/scons/engine/SCons/Tool/MSCommon/vs.py +0 -497
  556. data/ext/v8/upstream/scons/engine/SCons/Tool/Perforce.py +0 -104
  557. data/ext/v8/upstream/scons/engine/SCons/Tool/PharLapCommon.py +0 -138
  558. data/ext/v8/upstream/scons/engine/SCons/Tool/RCS.py +0 -64
  559. data/ext/v8/upstream/scons/engine/SCons/Tool/SCCS.py +0 -64
  560. data/ext/v8/upstream/scons/engine/SCons/Tool/Subversion.py +0 -71
  561. data/ext/v8/upstream/scons/engine/SCons/Tool/__init__.py +0 -675
  562. data/ext/v8/upstream/scons/engine/SCons/Tool/aixc++.py +0 -82
  563. data/ext/v8/upstream/scons/engine/SCons/Tool/aixcc.py +0 -74
  564. data/ext/v8/upstream/scons/engine/SCons/Tool/aixf77.py +0 -80
  565. data/ext/v8/upstream/scons/engine/SCons/Tool/aixlink.py +0 -76
  566. data/ext/v8/upstream/scons/engine/SCons/Tool/applelink.py +0 -71
  567. data/ext/v8/upstream/scons/engine/SCons/Tool/ar.py +0 -63
  568. data/ext/v8/upstream/scons/engine/SCons/Tool/as.py +0 -78
  569. data/ext/v8/upstream/scons/engine/SCons/Tool/bcc32.py +0 -82
  570. data/ext/v8/upstream/scons/engine/SCons/Tool/c++.py +0 -99
  571. data/ext/v8/upstream/scons/engine/SCons/Tool/cc.py +0 -114
  572. data/ext/v8/upstream/scons/engine/SCons/Tool/cvf.py +0 -58
  573. data/ext/v8/upstream/scons/engine/SCons/Tool/default.py +0 -50
  574. data/ext/v8/upstream/scons/engine/SCons/Tool/dmd.py +0 -224
  575. data/ext/v8/upstream/scons/engine/SCons/Tool/dvi.py +0 -64
  576. data/ext/v8/upstream/scons/engine/SCons/Tool/dvipdf.py +0 -125
  577. data/ext/v8/upstream/scons/engine/SCons/Tool/dvips.py +0 -94
  578. data/ext/v8/upstream/scons/engine/SCons/Tool/f77.py +0 -62
  579. data/ext/v8/upstream/scons/engine/SCons/Tool/f90.py +0 -62
  580. data/ext/v8/upstream/scons/engine/SCons/Tool/f95.py +0 -63
  581. data/ext/v8/upstream/scons/engine/SCons/Tool/filesystem.py +0 -98
  582. data/ext/v8/upstream/scons/engine/SCons/Tool/fortran.py +0 -63
  583. data/ext/v8/upstream/scons/engine/SCons/Tool/g++.py +0 -90
  584. data/ext/v8/upstream/scons/engine/SCons/Tool/g77.py +0 -73
  585. data/ext/v8/upstream/scons/engine/SCons/Tool/gas.py +0 -53
  586. data/ext/v8/upstream/scons/engine/SCons/Tool/gcc.py +0 -80
  587. data/ext/v8/upstream/scons/engine/SCons/Tool/gfortran.py +0 -64
  588. data/ext/v8/upstream/scons/engine/SCons/Tool/gnulink.py +0 -63
  589. data/ext/v8/upstream/scons/engine/SCons/Tool/gs.py +0 -81
  590. data/ext/v8/upstream/scons/engine/SCons/Tool/hpc++.py +0 -85
  591. data/ext/v8/upstream/scons/engine/SCons/Tool/hpcc.py +0 -53
  592. data/ext/v8/upstream/scons/engine/SCons/Tool/hplink.py +0 -77
  593. data/ext/v8/upstream/scons/engine/SCons/Tool/icc.py +0 -59
  594. data/ext/v8/upstream/scons/engine/SCons/Tool/icl.py +0 -52
  595. data/ext/v8/upstream/scons/engine/SCons/Tool/ifl.py +0 -72
  596. data/ext/v8/upstream/scons/engine/SCons/Tool/ifort.py +0 -90
  597. data/ext/v8/upstream/scons/engine/SCons/Tool/ilink.py +0 -59
  598. data/ext/v8/upstream/scons/engine/SCons/Tool/ilink32.py +0 -60
  599. data/ext/v8/upstream/scons/engine/SCons/Tool/install.py +0 -229
  600. data/ext/v8/upstream/scons/engine/SCons/Tool/intelc.py +0 -490
  601. data/ext/v8/upstream/scons/engine/SCons/Tool/ipkg.py +0 -71
  602. data/ext/v8/upstream/scons/engine/SCons/Tool/jar.py +0 -110
  603. data/ext/v8/upstream/scons/engine/SCons/Tool/javac.py +0 -234
  604. data/ext/v8/upstream/scons/engine/SCons/Tool/javah.py +0 -138
  605. data/ext/v8/upstream/scons/engine/SCons/Tool/latex.py +0 -79
  606. data/ext/v8/upstream/scons/engine/SCons/Tool/lex.py +0 -99
  607. data/ext/v8/upstream/scons/engine/SCons/Tool/link.py +0 -121
  608. data/ext/v8/upstream/scons/engine/SCons/Tool/linkloc.py +0 -112
  609. data/ext/v8/upstream/scons/engine/SCons/Tool/m4.py +0 -63
  610. data/ext/v8/upstream/scons/engine/SCons/Tool/masm.py +0 -77
  611. data/ext/v8/upstream/scons/engine/SCons/Tool/midl.py +0 -90
  612. data/ext/v8/upstream/scons/engine/SCons/Tool/mingw.py +0 -159
  613. data/ext/v8/upstream/scons/engine/SCons/Tool/mslib.py +0 -64
  614. data/ext/v8/upstream/scons/engine/SCons/Tool/mslink.py +0 -266
  615. data/ext/v8/upstream/scons/engine/SCons/Tool/mssdk.py +0 -50
  616. data/ext/v8/upstream/scons/engine/SCons/Tool/msvc.py +0 -269
  617. data/ext/v8/upstream/scons/engine/SCons/Tool/msvs.py +0 -1439
  618. data/ext/v8/upstream/scons/engine/SCons/Tool/mwcc.py +0 -208
  619. data/ext/v8/upstream/scons/engine/SCons/Tool/mwld.py +0 -107
  620. data/ext/v8/upstream/scons/engine/SCons/Tool/nasm.py +0 -72
  621. data/ext/v8/upstream/scons/engine/SCons/Tool/packaging/__init__.py +0 -314
  622. data/ext/v8/upstream/scons/engine/SCons/Tool/packaging/ipk.py +0 -185
  623. data/ext/v8/upstream/scons/engine/SCons/Tool/packaging/msi.py +0 -526
  624. data/ext/v8/upstream/scons/engine/SCons/Tool/packaging/rpm.py +0 -367
  625. data/ext/v8/upstream/scons/engine/SCons/Tool/packaging/src_tarbz2.py +0 -43
  626. data/ext/v8/upstream/scons/engine/SCons/Tool/packaging/src_targz.py +0 -43
  627. data/ext/v8/upstream/scons/engine/SCons/Tool/packaging/src_zip.py +0 -43
  628. data/ext/v8/upstream/scons/engine/SCons/Tool/packaging/tarbz2.py +0 -44
  629. data/ext/v8/upstream/scons/engine/SCons/Tool/packaging/targz.py +0 -44
  630. data/ext/v8/upstream/scons/engine/SCons/Tool/packaging/zip.py +0 -44
  631. data/ext/v8/upstream/scons/engine/SCons/Tool/pdf.py +0 -78
  632. data/ext/v8/upstream/scons/engine/SCons/Tool/pdflatex.py +0 -83
  633. data/ext/v8/upstream/scons/engine/SCons/Tool/pdftex.py +0 -108
  634. data/ext/v8/upstream/scons/engine/SCons/Tool/qt.py +0 -336
  635. data/ext/v8/upstream/scons/engine/SCons/Tool/rmic.py +0 -121
  636. data/ext/v8/upstream/scons/engine/SCons/Tool/rpcgen.py +0 -70
  637. data/ext/v8/upstream/scons/engine/SCons/Tool/rpm.py +0 -132
  638. data/ext/v8/upstream/scons/engine/SCons/Tool/sgiar.py +0 -68
  639. data/ext/v8/upstream/scons/engine/SCons/Tool/sgic++.py +0 -58
  640. data/ext/v8/upstream/scons/engine/SCons/Tool/sgicc.py +0 -53
  641. data/ext/v8/upstream/scons/engine/SCons/Tool/sgilink.py +0 -63
  642. data/ext/v8/upstream/scons/engine/SCons/Tool/sunar.py +0 -67
  643. data/ext/v8/upstream/scons/engine/SCons/Tool/sunc++.py +0 -142
  644. data/ext/v8/upstream/scons/engine/SCons/Tool/suncc.py +0 -58
  645. data/ext/v8/upstream/scons/engine/SCons/Tool/sunf77.py +0 -63
  646. data/ext/v8/upstream/scons/engine/SCons/Tool/sunf90.py +0 -64
  647. data/ext/v8/upstream/scons/engine/SCons/Tool/sunf95.py +0 -64
  648. data/ext/v8/upstream/scons/engine/SCons/Tool/sunlink.py +0 -77
  649. data/ext/v8/upstream/scons/engine/SCons/Tool/swig.py +0 -186
  650. data/ext/v8/upstream/scons/engine/SCons/Tool/tar.py +0 -73
  651. data/ext/v8/upstream/scons/engine/SCons/Tool/tex.py +0 -805
  652. data/ext/v8/upstream/scons/engine/SCons/Tool/textfile.py +0 -175
  653. data/ext/v8/upstream/scons/engine/SCons/Tool/tlib.py +0 -53
  654. data/ext/v8/upstream/scons/engine/SCons/Tool/wix.py +0 -100
  655. data/ext/v8/upstream/scons/engine/SCons/Tool/yacc.py +0 -131
  656. data/ext/v8/upstream/scons/engine/SCons/Tool/zip.py +0 -100
  657. data/ext/v8/upstream/scons/engine/SCons/Util.py +0 -1645
  658. data/ext/v8/upstream/scons/engine/SCons/Variables/BoolVariable.py +0 -91
  659. data/ext/v8/upstream/scons/engine/SCons/Variables/EnumVariable.py +0 -107
  660. data/ext/v8/upstream/scons/engine/SCons/Variables/ListVariable.py +0 -139
  661. data/ext/v8/upstream/scons/engine/SCons/Variables/PackageVariable.py +0 -109
  662. data/ext/v8/upstream/scons/engine/SCons/Variables/PathVariable.py +0 -147
  663. data/ext/v8/upstream/scons/engine/SCons/Variables/__init__.py +0 -317
  664. data/ext/v8/upstream/scons/engine/SCons/Warnings.py +0 -228
  665. data/ext/v8/upstream/scons/engine/SCons/__init__.py +0 -49
  666. data/ext/v8/upstream/scons/engine/SCons/compat/__init__.py +0 -302
  667. data/ext/v8/upstream/scons/engine/SCons/compat/_scons_UserString.py +0 -98
  668. data/ext/v8/upstream/scons/engine/SCons/compat/_scons_hashlib.py +0 -91
  669. data/ext/v8/upstream/scons/engine/SCons/compat/_scons_itertools.py +0 -124
  670. data/ext/v8/upstream/scons/engine/SCons/compat/_scons_optparse.py +0 -1725
  671. data/ext/v8/upstream/scons/engine/SCons/compat/_scons_sets.py +0 -583
  672. data/ext/v8/upstream/scons/engine/SCons/compat/_scons_sets15.py +0 -176
  673. data/ext/v8/upstream/scons/engine/SCons/compat/_scons_shlex.py +0 -325
  674. data/ext/v8/upstream/scons/engine/SCons/compat/_scons_subprocess.py +0 -1296
  675. data/ext/v8/upstream/scons/engine/SCons/compat/_scons_textwrap.py +0 -382
  676. data/ext/v8/upstream/scons/engine/SCons/compat/builtins.py +0 -187
  677. data/ext/v8/upstream/scons/engine/SCons/cpp.py +0 -598
  678. data/ext/v8/upstream/scons/engine/SCons/dblite.py +0 -248
  679. data/ext/v8/upstream/scons/engine/SCons/exitfuncs.py +0 -77
  680. data/ext/v8/upstream/scons/os_spawnv_fix.diff +0 -83
  681. data/ext/v8/upstream/scons/scons-time.1 +0 -1017
  682. data/ext/v8/upstream/scons/scons.1 +0 -15179
  683. data/ext/v8/upstream/scons/sconsign.1 +0 -208
  684. data/ext/v8/upstream/scons/script/scons +0 -184
  685. data/ext/v8/upstream/scons/script/scons-time +0 -1529
  686. data/ext/v8/upstream/scons/script/scons.bat +0 -31
  687. data/ext/v8/upstream/scons/script/sconsign +0 -508
  688. data/ext/v8/upstream/scons/setup.cfg +0 -6
  689. data/ext/v8/upstream/scons/setup.py +0 -427
  690. data/ext/v8/v8.cpp +0 -89
  691. data/ext/v8/v8_cxt.cpp +0 -92
  692. data/ext/v8/v8_cxt.h +0 -20
  693. data/ext/v8/v8_func.cpp +0 -10
  694. data/ext/v8/v8_func.h +0 -11
  695. data/ext/v8/v8_msg.cpp +0 -54
  696. data/ext/v8/v8_msg.h +0 -18
  697. data/ext/v8/v8_obj.cpp +0 -52
  698. data/ext/v8/v8_obj.h +0 -13
  699. data/ext/v8/v8_ref.cpp +0 -26
  700. data/ext/v8/v8_ref.h +0 -31
  701. data/ext/v8/v8_script.cpp +0 -20
  702. data/ext/v8/v8_script.h +0 -8
  703. data/ext/v8/v8_standalone.cpp +0 -69
  704. data/ext/v8/v8_standalone.h +0 -31
  705. data/ext/v8/v8_str.cpp +0 -17
  706. data/ext/v8/v8_str.h +0 -9
  707. data/ext/v8/v8_template.cpp +0 -53
  708. data/ext/v8/v8_template.h +0 -13
  709. data/lib/v8/to.rb +0 -33
  710. data/lib/v8/v8.so +0 -0
  711. data/script/console +0 -10
  712. data/script/destroy +0 -14
  713. data/script/generate +0 -14
  714. data/spec/ext/cxt_spec.rb +0 -25
  715. data/spec/ext/obj_spec.rb +0 -13
  716. data/spec/redjs/jsapi_spec.rb +0 -405
  717. data/spec/redjs/tap.rb +0 -8
  718. data/spec/redjs_helper.rb +0 -3
  719. data/spec/spec.opts +0 -1
  720. data/spec/v8/to_spec.rb +0 -15
  721. data/tasks/rspec.rake +0 -21
@@ -1,2264 +0,0 @@
1
- // Copyright 2009 the V8 project authors. All rights reserved.
2
- // Redistribution and use in source and binary forms, with or without
3
- // modification, are permitted provided that the following conditions are
4
- // met:
5
- //
6
- // * Redistributions of source code must retain the above copyright
7
- // notice, this list of conditions and the following disclaimer.
8
- // * Redistributions in binary form must reproduce the above
9
- // copyright notice, this list of conditions and the following
10
- // disclaimer in the documentation and/or other materials provided
11
- // with the distribution.
12
- // * Neither the name of Google Inc. nor the names of its
13
- // contributors may be used to endorse or promote products derived
14
- // from this software without specific prior written permission.
15
- //
16
- // THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
17
- // "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
18
- // LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
19
- // A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
20
- // OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
21
- // SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
22
- // LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
23
- // DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
24
- // THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
25
- // (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
26
- // OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
27
-
28
- #include <stdlib.h>
29
- #include <cstdarg>
30
- #include "v8.h"
31
-
32
- #include "disasm.h"
33
- #include "assembler.h"
34
- #include "arm/constants-arm.h"
35
- #include "arm/simulator-arm.h"
36
-
37
- #if !defined(__arm__)
38
-
39
- // Only build the simulator if not compiling for real ARM hardware.
40
- namespace assembler {
41
- namespace arm {
42
-
43
- using ::v8::internal::Object;
44
- using ::v8::internal::PrintF;
45
- using ::v8::internal::OS;
46
- using ::v8::internal::ReadLine;
47
- using ::v8::internal::DeleteArray;
48
-
49
- // This macro provides a platform independent use of sscanf. The reason for
50
- // SScanF not being implemented in a platform independent was through
51
- // ::v8::internal::OS in the same way as SNPrintF is that the Windows C Run-Time
52
- // Library does not provide vsscanf.
53
- #define SScanF sscanf // NOLINT
54
-
55
- // The Debugger class is used by the simulator while debugging simulated ARM
56
- // code.
57
- class Debugger {
58
- public:
59
- explicit Debugger(Simulator* sim);
60
- ~Debugger();
61
-
62
- void Stop(Instr* instr);
63
- void Debug();
64
-
65
- private:
66
- static const instr_t kBreakpointInstr =
67
- ((AL << 28) | (7 << 25) | (1 << 24) | break_point);
68
- static const instr_t kNopInstr =
69
- ((AL << 28) | (13 << 21));
70
-
71
- Simulator* sim_;
72
-
73
- int32_t GetRegisterValue(int regnum);
74
- bool GetValue(const char* desc, int32_t* value);
75
-
76
- // Set or delete a breakpoint. Returns true if successful.
77
- bool SetBreakpoint(Instr* breakpc);
78
- bool DeleteBreakpoint(Instr* breakpc);
79
-
80
- // Undo and redo all breakpoints. This is needed to bracket disassembly and
81
- // execution to skip past breakpoints when run from the debugger.
82
- void UndoBreakpoints();
83
- void RedoBreakpoints();
84
- };
85
-
86
-
87
- Debugger::Debugger(Simulator* sim) {
88
- sim_ = sim;
89
- }
90
-
91
-
92
- Debugger::~Debugger() {
93
- }
94
-
95
-
96
-
97
- #ifdef GENERATED_CODE_COVERAGE
98
- static FILE* coverage_log = NULL;
99
-
100
-
101
- static void InitializeCoverage() {
102
- char* file_name = getenv("V8_GENERATED_CODE_COVERAGE_LOG");
103
- if (file_name != NULL) {
104
- coverage_log = fopen(file_name, "aw+");
105
- }
106
- }
107
-
108
-
109
- void Debugger::Stop(Instr* instr) {
110
- char* str = reinterpret_cast<char*>(instr->InstructionBits() & 0x0fffffff);
111
- if (strlen(str) > 0) {
112
- if (coverage_log != NULL) {
113
- fprintf(coverage_log, "%s\n", str);
114
- fflush(coverage_log);
115
- }
116
- instr->SetInstructionBits(0xe1a00000); // Overwrite with nop.
117
- }
118
- sim_->set_pc(sim_->get_pc() + Instr::kInstrSize);
119
- }
120
-
121
- #else // ndef GENERATED_CODE_COVERAGE
122
-
123
- static void InitializeCoverage() {
124
- }
125
-
126
-
127
- void Debugger::Stop(Instr* instr) {
128
- const char* str = (const char*)(instr->InstructionBits() & 0x0fffffff);
129
- PrintF("Simulator hit %s\n", str);
130
- sim_->set_pc(sim_->get_pc() + Instr::kInstrSize);
131
- Debug();
132
- }
133
- #endif
134
-
135
-
136
- int32_t Debugger::GetRegisterValue(int regnum) {
137
- if (regnum == kPCRegister) {
138
- return sim_->get_pc();
139
- } else {
140
- return sim_->get_register(regnum);
141
- }
142
- }
143
-
144
-
145
- bool Debugger::GetValue(const char* desc, int32_t* value) {
146
- int regnum = Registers::Number(desc);
147
- if (regnum != kNoRegister) {
148
- *value = GetRegisterValue(regnum);
149
- return true;
150
- } else {
151
- return SScanF(desc, "%i", value) == 1;
152
- }
153
- return false;
154
- }
155
-
156
-
157
- bool Debugger::SetBreakpoint(Instr* breakpc) {
158
- // Check if a breakpoint can be set. If not return without any side-effects.
159
- if (sim_->break_pc_ != NULL) {
160
- return false;
161
- }
162
-
163
- // Set the breakpoint.
164
- sim_->break_pc_ = breakpc;
165
- sim_->break_instr_ = breakpc->InstructionBits();
166
- // Not setting the breakpoint instruction in the code itself. It will be set
167
- // when the debugger shell continues.
168
- return true;
169
- }
170
-
171
-
172
- bool Debugger::DeleteBreakpoint(Instr* breakpc) {
173
- if (sim_->break_pc_ != NULL) {
174
- sim_->break_pc_->SetInstructionBits(sim_->break_instr_);
175
- }
176
-
177
- sim_->break_pc_ = NULL;
178
- sim_->break_instr_ = 0;
179
- return true;
180
- }
181
-
182
-
183
- void Debugger::UndoBreakpoints() {
184
- if (sim_->break_pc_ != NULL) {
185
- sim_->break_pc_->SetInstructionBits(sim_->break_instr_);
186
- }
187
- }
188
-
189
-
190
- void Debugger::RedoBreakpoints() {
191
- if (sim_->break_pc_ != NULL) {
192
- sim_->break_pc_->SetInstructionBits(kBreakpointInstr);
193
- }
194
- }
195
-
196
-
197
- void Debugger::Debug() {
198
- intptr_t last_pc = -1;
199
- bool done = false;
200
-
201
- #define COMMAND_SIZE 63
202
- #define ARG_SIZE 255
203
-
204
- #define STR(a) #a
205
- #define XSTR(a) STR(a)
206
-
207
- char cmd[COMMAND_SIZE + 1];
208
- char arg1[ARG_SIZE + 1];
209
- char arg2[ARG_SIZE + 1];
210
-
211
- // make sure to have a proper terminating character if reaching the limit
212
- cmd[COMMAND_SIZE] = 0;
213
- arg1[ARG_SIZE] = 0;
214
- arg2[ARG_SIZE] = 0;
215
-
216
- // Undo all set breakpoints while running in the debugger shell. This will
217
- // make them invisible to all commands.
218
- UndoBreakpoints();
219
-
220
- while (!done) {
221
- if (last_pc != sim_->get_pc()) {
222
- disasm::NameConverter converter;
223
- disasm::Disassembler dasm(converter);
224
- // use a reasonably large buffer
225
- v8::internal::EmbeddedVector<char, 256> buffer;
226
- dasm.InstructionDecode(buffer,
227
- reinterpret_cast<byte*>(sim_->get_pc()));
228
- PrintF(" 0x%08x %s\n", sim_->get_pc(), buffer.start());
229
- last_pc = sim_->get_pc();
230
- }
231
- char* line = ReadLine("sim> ");
232
- if (line == NULL) {
233
- break;
234
- } else {
235
- // Use sscanf to parse the individual parts of the command line. At the
236
- // moment no command expects more than two parameters.
237
- int args = SScanF(line,
238
- "%" XSTR(COMMAND_SIZE) "s "
239
- "%" XSTR(ARG_SIZE) "s "
240
- "%" XSTR(ARG_SIZE) "s",
241
- cmd, arg1, arg2);
242
- if ((strcmp(cmd, "si") == 0) || (strcmp(cmd, "stepi") == 0)) {
243
- sim_->InstructionDecode(reinterpret_cast<Instr*>(sim_->get_pc()));
244
- } else if ((strcmp(cmd, "c") == 0) || (strcmp(cmd, "cont") == 0)) {
245
- // Execute the one instruction we broke at with breakpoints disabled.
246
- sim_->InstructionDecode(reinterpret_cast<Instr*>(sim_->get_pc()));
247
- // Leave the debugger shell.
248
- done = true;
249
- } else if ((strcmp(cmd, "p") == 0) || (strcmp(cmd, "print") == 0)) {
250
- if (args == 2) {
251
- int32_t value;
252
- if (strcmp(arg1, "all") == 0) {
253
- for (int i = 0; i < kNumRegisters; i++) {
254
- value = GetRegisterValue(i);
255
- PrintF("%3s: 0x%08x %10d\n", Registers::Name(i), value, value);
256
- }
257
- } else {
258
- if (GetValue(arg1, &value)) {
259
- PrintF("%s: 0x%08x %d \n", arg1, value, value);
260
- } else {
261
- PrintF("%s unrecognized\n", arg1);
262
- }
263
- }
264
- } else {
265
- PrintF("print <register>\n");
266
- }
267
- } else if ((strcmp(cmd, "po") == 0)
268
- || (strcmp(cmd, "printobject") == 0)) {
269
- if (args == 2) {
270
- int32_t value;
271
- if (GetValue(arg1, &value)) {
272
- Object* obj = reinterpret_cast<Object*>(value);
273
- PrintF("%s: \n", arg1);
274
- #ifdef DEBUG
275
- obj->PrintLn();
276
- #else
277
- obj->ShortPrint();
278
- PrintF("\n");
279
- #endif
280
- } else {
281
- PrintF("%s unrecognized\n", arg1);
282
- }
283
- } else {
284
- PrintF("printobject <value>\n");
285
- }
286
- } else if (strcmp(cmd, "disasm") == 0) {
287
- disasm::NameConverter converter;
288
- disasm::Disassembler dasm(converter);
289
- // use a reasonably large buffer
290
- v8::internal::EmbeddedVector<char, 256> buffer;
291
-
292
- byte* cur = NULL;
293
- byte* end = NULL;
294
-
295
- if (args == 1) {
296
- cur = reinterpret_cast<byte*>(sim_->get_pc());
297
- end = cur + (10 * Instr::kInstrSize);
298
- } else if (args == 2) {
299
- int32_t value;
300
- if (GetValue(arg1, &value)) {
301
- cur = reinterpret_cast<byte*>(value);
302
- // no length parameter passed, assume 10 instructions
303
- end = cur + (10 * Instr::kInstrSize);
304
- }
305
- } else {
306
- int32_t value1;
307
- int32_t value2;
308
- if (GetValue(arg1, &value1) && GetValue(arg2, &value2)) {
309
- cur = reinterpret_cast<byte*>(value1);
310
- end = cur + (value2 * Instr::kInstrSize);
311
- }
312
- }
313
-
314
- while (cur < end) {
315
- dasm.InstructionDecode(buffer, cur);
316
- PrintF(" 0x%08x %s\n", cur, buffer.start());
317
- cur += Instr::kInstrSize;
318
- }
319
- } else if (strcmp(cmd, "gdb") == 0) {
320
- PrintF("relinquishing control to gdb\n");
321
- v8::internal::OS::DebugBreak();
322
- PrintF("regaining control from gdb\n");
323
- } else if (strcmp(cmd, "break") == 0) {
324
- if (args == 2) {
325
- int32_t value;
326
- if (GetValue(arg1, &value)) {
327
- if (!SetBreakpoint(reinterpret_cast<Instr*>(value))) {
328
- PrintF("setting breakpoint failed\n");
329
- }
330
- } else {
331
- PrintF("%s unrecognized\n", arg1);
332
- }
333
- } else {
334
- PrintF("break <address>\n");
335
- }
336
- } else if (strcmp(cmd, "del") == 0) {
337
- if (!DeleteBreakpoint(NULL)) {
338
- PrintF("deleting breakpoint failed\n");
339
- }
340
- } else if (strcmp(cmd, "flags") == 0) {
341
- PrintF("N flag: %d; ", sim_->n_flag_);
342
- PrintF("Z flag: %d; ", sim_->z_flag_);
343
- PrintF("C flag: %d; ", sim_->c_flag_);
344
- PrintF("V flag: %d\n", sim_->v_flag_);
345
- PrintF("INVALID OP flag: %d; ", sim_->inv_op_vfp_flag_);
346
- PrintF("DIV BY ZERO flag: %d; ", sim_->div_zero_vfp_flag_);
347
- PrintF("OVERFLOW flag: %d; ", sim_->overflow_vfp_flag_);
348
- PrintF("UNDERFLOW flag: %d; ", sim_->underflow_vfp_flag_);
349
- PrintF("INEXACT flag: %d; ", sim_->inexact_vfp_flag_);
350
- } else if (strcmp(cmd, "unstop") == 0) {
351
- intptr_t stop_pc = sim_->get_pc() - Instr::kInstrSize;
352
- Instr* stop_instr = reinterpret_cast<Instr*>(stop_pc);
353
- if (stop_instr->ConditionField() == special_condition) {
354
- stop_instr->SetInstructionBits(kNopInstr);
355
- } else {
356
- PrintF("Not at debugger stop.");
357
- }
358
- } else if ((strcmp(cmd, "h") == 0) || (strcmp(cmd, "help") == 0)) {
359
- PrintF("cont\n");
360
- PrintF(" continue execution (alias 'c')\n");
361
- PrintF("stepi\n");
362
- PrintF(" step one instruction (alias 'si')\n");
363
- PrintF("print <register>\n");
364
- PrintF(" print register content (alias 'p')\n");
365
- PrintF(" use register name 'all' to print all registers\n");
366
- PrintF("printobject <register>\n");
367
- PrintF(" print an object from a register (alias 'po')\n");
368
- PrintF("flags\n");
369
- PrintF(" print flags\n");
370
- PrintF("disasm [<instructions>]\n");
371
- PrintF("disasm [[<address>] <instructions>]\n");
372
- PrintF(" disassemble code, default is 10 instructions from pc\n");
373
- PrintF("gdb\n");
374
- PrintF(" enter gdb\n");
375
- PrintF("break <address>\n");
376
- PrintF(" set a break point on the address\n");
377
- PrintF("del\n");
378
- PrintF(" delete the breakpoint\n");
379
- PrintF("unstop\n");
380
- PrintF(" ignore the stop instruction at the current location");
381
- PrintF(" from now on\n");
382
- } else {
383
- PrintF("Unknown command: %s\n", cmd);
384
- }
385
- }
386
- DeleteArray(line);
387
- }
388
-
389
- // Add all the breakpoints back to stop execution and enter the debugger
390
- // shell when hit.
391
- RedoBreakpoints();
392
-
393
- #undef COMMAND_SIZE
394
- #undef ARG_SIZE
395
-
396
- #undef STR
397
- #undef XSTR
398
- }
399
-
400
-
401
- // Create one simulator per thread and keep it in thread local storage.
402
- static v8::internal::Thread::LocalStorageKey simulator_key;
403
-
404
-
405
- bool Simulator::initialized_ = false;
406
-
407
-
408
- void Simulator::Initialize() {
409
- if (initialized_) return;
410
- simulator_key = v8::internal::Thread::CreateThreadLocalKey();
411
- initialized_ = true;
412
- ::v8::internal::ExternalReference::set_redirector(&RedirectExternalReference);
413
- }
414
-
415
-
416
- Simulator::Simulator() {
417
- Initialize();
418
- // Setup simulator support first. Some of this information is needed to
419
- // setup the architecture state.
420
- size_t stack_size = 1 * 1024*1024; // allocate 1MB for stack
421
- stack_ = reinterpret_cast<char*>(malloc(stack_size));
422
- pc_modified_ = false;
423
- icount_ = 0;
424
- break_pc_ = NULL;
425
- break_instr_ = 0;
426
-
427
- // Setup architecture state.
428
- // All registers are initialized to zero to start with.
429
- for (int i = 0; i < num_registers; i++) {
430
- registers_[i] = 0;
431
- }
432
- n_flag_ = false;
433
- z_flag_ = false;
434
- c_flag_ = false;
435
- v_flag_ = false;
436
-
437
- // Initializing VFP registers.
438
- // All registers are initialized to zero to start with
439
- // even though s_registers_ & d_registers_ share the same
440
- // physical registers in the target.
441
- for (int i = 0; i < num_s_registers; i++) {
442
- vfp_register[i] = 0;
443
- }
444
- n_flag_FPSCR_ = false;
445
- z_flag_FPSCR_ = false;
446
- c_flag_FPSCR_ = false;
447
- v_flag_FPSCR_ = false;
448
-
449
- inv_op_vfp_flag_ = false;
450
- div_zero_vfp_flag_ = false;
451
- overflow_vfp_flag_ = false;
452
- underflow_vfp_flag_ = false;
453
- inexact_vfp_flag_ = false;
454
-
455
- // The sp is initialized to point to the bottom (high address) of the
456
- // allocated stack area. To be safe in potential stack underflows we leave
457
- // some buffer below.
458
- registers_[sp] = reinterpret_cast<int32_t>(stack_) + stack_size - 64;
459
- // The lr and pc are initialized to a known bad value that will cause an
460
- // access violation if the simulator ever tries to execute it.
461
- registers_[pc] = bad_lr;
462
- registers_[lr] = bad_lr;
463
- InitializeCoverage();
464
- }
465
-
466
-
467
- // When the generated code calls an external reference we need to catch that in
468
- // the simulator. The external reference will be a function compiled for the
469
- // host architecture. We need to call that function instead of trying to
470
- // execute it with the simulator. We do that by redirecting the external
471
- // reference to a swi (software-interrupt) instruction that is handled by
472
- // the simulator. We write the original destination of the jump just at a known
473
- // offset from the swi instruction so the simulator knows what to call.
474
- class Redirection {
475
- public:
476
- Redirection(void* external_function, bool fp_return)
477
- : external_function_(external_function),
478
- swi_instruction_((AL << 28) | (0xf << 24) | call_rt_redirected),
479
- fp_return_(fp_return),
480
- next_(list_) {
481
- list_ = this;
482
- }
483
-
484
- void* address_of_swi_instruction() {
485
- return reinterpret_cast<void*>(&swi_instruction_);
486
- }
487
-
488
- void* external_function() { return external_function_; }
489
- bool fp_return() { return fp_return_; }
490
-
491
- static Redirection* Get(void* external_function, bool fp_return) {
492
- Redirection* current;
493
- for (current = list_; current != NULL; current = current->next_) {
494
- if (current->external_function_ == external_function) return current;
495
- }
496
- return new Redirection(external_function, fp_return);
497
- }
498
-
499
- static Redirection* FromSwiInstruction(Instr* swi_instruction) {
500
- char* addr_of_swi = reinterpret_cast<char*>(swi_instruction);
501
- char* addr_of_redirection =
502
- addr_of_swi - OFFSET_OF(Redirection, swi_instruction_);
503
- return reinterpret_cast<Redirection*>(addr_of_redirection);
504
- }
505
-
506
- private:
507
- void* external_function_;
508
- uint32_t swi_instruction_;
509
- bool fp_return_;
510
- Redirection* next_;
511
- static Redirection* list_;
512
- };
513
-
514
-
515
- Redirection* Redirection::list_ = NULL;
516
-
517
-
518
- void* Simulator::RedirectExternalReference(void* external_function,
519
- bool fp_return) {
520
- Redirection* redirection = Redirection::Get(external_function, fp_return);
521
- return redirection->address_of_swi_instruction();
522
- }
523
-
524
-
525
- // Get the active Simulator for the current thread.
526
- Simulator* Simulator::current() {
527
- Initialize();
528
- Simulator* sim = reinterpret_cast<Simulator*>(
529
- v8::internal::Thread::GetThreadLocal(simulator_key));
530
- if (sim == NULL) {
531
- // TODO(146): delete the simulator object when a thread goes away.
532
- sim = new Simulator();
533
- v8::internal::Thread::SetThreadLocal(simulator_key, sim);
534
- }
535
- return sim;
536
- }
537
-
538
-
539
- // Sets the register in the architecture state. It will also deal with updating
540
- // Simulator internal state for special registers such as PC.
541
- void Simulator::set_register(int reg, int32_t value) {
542
- ASSERT((reg >= 0) && (reg < num_registers));
543
- if (reg == pc) {
544
- pc_modified_ = true;
545
- }
546
- registers_[reg] = value;
547
- }
548
-
549
-
550
- // Get the register from the architecture state. This function does handle
551
- // the special case of accessing the PC register.
552
- int32_t Simulator::get_register(int reg) const {
553
- ASSERT((reg >= 0) && (reg < num_registers));
554
- return registers_[reg] + ((reg == pc) ? Instr::kPCReadOffset : 0);
555
- }
556
-
557
-
558
- // Raw access to the PC register.
559
- void Simulator::set_pc(int32_t value) {
560
- pc_modified_ = true;
561
- registers_[pc] = value;
562
- }
563
-
564
-
565
- // Raw access to the PC register without the special adjustment when reading.
566
- int32_t Simulator::get_pc() const {
567
- return registers_[pc];
568
- }
569
-
570
-
571
- // Getting from and setting into VFP registers.
572
- void Simulator::set_s_register(int sreg, unsigned int value) {
573
- ASSERT((sreg >= 0) && (sreg < num_s_registers));
574
- vfp_register[sreg] = value;
575
- }
576
-
577
-
578
- unsigned int Simulator::get_s_register(int sreg) const {
579
- ASSERT((sreg >= 0) && (sreg < num_s_registers));
580
- return vfp_register[sreg];
581
- }
582
-
583
-
584
- void Simulator::set_s_register_from_float(int sreg, const float flt) {
585
- ASSERT((sreg >= 0) && (sreg < num_s_registers));
586
- // Read the bits from the single precision floating point value
587
- // into the unsigned integer element of vfp_register[] given by index=sreg.
588
- char buffer[sizeof(vfp_register[0])];
589
- memcpy(buffer, &flt, sizeof(vfp_register[0]));
590
- memcpy(&vfp_register[sreg], buffer, sizeof(vfp_register[0]));
591
- }
592
-
593
-
594
- void Simulator::set_s_register_from_sinteger(int sreg, const int sint) {
595
- ASSERT((sreg >= 0) && (sreg < num_s_registers));
596
- // Read the bits from the integer value into the unsigned integer element of
597
- // vfp_register[] given by index=sreg.
598
- char buffer[sizeof(vfp_register[0])];
599
- memcpy(buffer, &sint, sizeof(vfp_register[0]));
600
- memcpy(&vfp_register[sreg], buffer, sizeof(vfp_register[0]));
601
- }
602
-
603
-
604
- void Simulator::set_d_register_from_double(int dreg, const double& dbl) {
605
- ASSERT((dreg >= 0) && (dreg < num_d_registers));
606
- // Read the bits from the double precision floating point value into the two
607
- // consecutive unsigned integer elements of vfp_register[] given by index
608
- // 2*sreg and 2*sreg+1.
609
- char buffer[2 * sizeof(vfp_register[0])];
610
- memcpy(buffer, &dbl, 2 * sizeof(vfp_register[0]));
611
- #ifndef BIG_ENDIAN_FLOATING_POINT
612
- memcpy(&vfp_register[dreg * 2], buffer, 2 * sizeof(vfp_register[0]));
613
- #else
614
- memcpy(&vfp_register[dreg * 2], &buffer[4], sizeof(vfp_register[0]));
615
- memcpy(&vfp_register[dreg * 2 + 1], &buffer[0], sizeof(vfp_register[0]));
616
- #endif
617
- }
618
-
619
-
620
- float Simulator::get_float_from_s_register(int sreg) {
621
- ASSERT((sreg >= 0) && (sreg < num_s_registers));
622
-
623
- float sm_val = 0.0;
624
- // Read the bits from the unsigned integer vfp_register[] array
625
- // into the single precision floating point value and return it.
626
- char buffer[sizeof(vfp_register[0])];
627
- memcpy(buffer, &vfp_register[sreg], sizeof(vfp_register[0]));
628
- memcpy(&sm_val, buffer, sizeof(vfp_register[0]));
629
- return(sm_val);
630
- }
631
-
632
-
633
- int Simulator::get_sinteger_from_s_register(int sreg) {
634
- ASSERT((sreg >= 0) && (sreg < num_s_registers));
635
-
636
- int sm_val = 0;
637
- // Read the bits from the unsigned integer vfp_register[] array
638
- // into the single precision floating point value and return it.
639
- char buffer[sizeof(vfp_register[0])];
640
- memcpy(buffer, &vfp_register[sreg], sizeof(vfp_register[0]));
641
- memcpy(&sm_val, buffer, sizeof(vfp_register[0]));
642
- return(sm_val);
643
- }
644
-
645
-
646
- double Simulator::get_double_from_d_register(int dreg) {
647
- ASSERT((dreg >= 0) && (dreg < num_d_registers));
648
-
649
- double dm_val = 0.0;
650
- // Read the bits from the unsigned integer vfp_register[] array
651
- // into the double precision floating point value and return it.
652
- char buffer[2 * sizeof(vfp_register[0])];
653
- #ifdef BIG_ENDIAN_FLOATING_POINT
654
- memcpy(&buffer[0], &vfp_register[2 * dreg + 1], sizeof(vfp_register[0]));
655
- memcpy(&buffer[4], &vfp_register[2 * dreg], sizeof(vfp_register[0]));
656
- #else
657
- memcpy(buffer, &vfp_register[2 * dreg], 2 * sizeof(vfp_register[0]));
658
- #endif
659
- memcpy(&dm_val, buffer, 2 * sizeof(vfp_register[0]));
660
- return(dm_val);
661
- }
662
-
663
-
664
- // For use in calls that take two double values, constructed from r0, r1, r2
665
- // and r3.
666
- void Simulator::GetFpArgs(double* x, double* y) {
667
- // We use a char buffer to get around the strict-aliasing rules which
668
- // otherwise allow the compiler to optimize away the copy.
669
- char buffer[2 * sizeof(registers_[0])];
670
- // Registers 0 and 1 -> x.
671
- memcpy(buffer, registers_, sizeof(buffer));
672
- memcpy(x, buffer, sizeof(buffer));
673
- // Registers 2 and 3 -> y.
674
- memcpy(buffer, registers_ + 2, sizeof(buffer));
675
- memcpy(y, buffer, sizeof(buffer));
676
- }
677
-
678
-
679
- void Simulator::SetFpResult(const double& result) {
680
- char buffer[2 * sizeof(registers_[0])];
681
- memcpy(buffer, &result, sizeof(buffer));
682
- // result -> registers 0 and 1.
683
- memcpy(registers_, buffer, sizeof(buffer));
684
- }
685
-
686
-
687
- void Simulator::TrashCallerSaveRegisters() {
688
- // We don't trash the registers with the return value.
689
- registers_[2] = 0x50Bad4U;
690
- registers_[3] = 0x50Bad4U;
691
- registers_[12] = 0x50Bad4U;
692
- }
693
-
694
-
695
- // The ARM cannot do unaligned reads and writes. On some ARM platforms an
696
- // interrupt is caused. On others it does a funky rotation thing. For now we
697
- // simply disallow unaligned reads, but at some point we may want to move to
698
- // emulating the rotate behaviour. Note that simulator runs have the runtime
699
- // system running directly on the host system and only generated code is
700
- // executed in the simulator. Since the host is typically IA32 we will not
701
- // get the correct ARM-like behaviour on unaligned accesses.
702
-
703
- int Simulator::ReadW(int32_t addr, Instr* instr) {
704
- if ((addr & 3) == 0) {
705
- intptr_t* ptr = reinterpret_cast<intptr_t*>(addr);
706
- return *ptr;
707
- }
708
- PrintF("Unaligned read at 0x%08x\n", addr);
709
- UNIMPLEMENTED();
710
- return 0;
711
- }
712
-
713
-
714
- void Simulator::WriteW(int32_t addr, int value, Instr* instr) {
715
- if ((addr & 3) == 0) {
716
- intptr_t* ptr = reinterpret_cast<intptr_t*>(addr);
717
- *ptr = value;
718
- return;
719
- }
720
- PrintF("Unaligned write at 0x%08x, pc=%p\n", addr, instr);
721
- UNIMPLEMENTED();
722
- }
723
-
724
-
725
- uint16_t Simulator::ReadHU(int32_t addr, Instr* instr) {
726
- if ((addr & 1) == 0) {
727
- uint16_t* ptr = reinterpret_cast<uint16_t*>(addr);
728
- return *ptr;
729
- }
730
- PrintF("Unaligned unsigned halfword read at 0x%08x, pc=%p\n", addr, instr);
731
- UNIMPLEMENTED();
732
- return 0;
733
- }
734
-
735
-
736
- int16_t Simulator::ReadH(int32_t addr, Instr* instr) {
737
- if ((addr & 1) == 0) {
738
- int16_t* ptr = reinterpret_cast<int16_t*>(addr);
739
- return *ptr;
740
- }
741
- PrintF("Unaligned signed halfword read at 0x%08x\n", addr);
742
- UNIMPLEMENTED();
743
- return 0;
744
- }
745
-
746
-
747
- void Simulator::WriteH(int32_t addr, uint16_t value, Instr* instr) {
748
- if ((addr & 1) == 0) {
749
- uint16_t* ptr = reinterpret_cast<uint16_t*>(addr);
750
- *ptr = value;
751
- return;
752
- }
753
- PrintF("Unaligned unsigned halfword write at 0x%08x, pc=%p\n", addr, instr);
754
- UNIMPLEMENTED();
755
- }
756
-
757
-
758
- void Simulator::WriteH(int32_t addr, int16_t value, Instr* instr) {
759
- if ((addr & 1) == 0) {
760
- int16_t* ptr = reinterpret_cast<int16_t*>(addr);
761
- *ptr = value;
762
- return;
763
- }
764
- PrintF("Unaligned halfword write at 0x%08x, pc=%p\n", addr, instr);
765
- UNIMPLEMENTED();
766
- }
767
-
768
-
769
- uint8_t Simulator::ReadBU(int32_t addr) {
770
- uint8_t* ptr = reinterpret_cast<uint8_t*>(addr);
771
- return *ptr;
772
- }
773
-
774
-
775
- int8_t Simulator::ReadB(int32_t addr) {
776
- int8_t* ptr = reinterpret_cast<int8_t*>(addr);
777
- return *ptr;
778
- }
779
-
780
-
781
- void Simulator::WriteB(int32_t addr, uint8_t value) {
782
- uint8_t* ptr = reinterpret_cast<uint8_t*>(addr);
783
- *ptr = value;
784
- }
785
-
786
-
787
- void Simulator::WriteB(int32_t addr, int8_t value) {
788
- int8_t* ptr = reinterpret_cast<int8_t*>(addr);
789
- *ptr = value;
790
- }
791
-
792
-
793
- // Returns the limit of the stack area to enable checking for stack overflows.
794
- uintptr_t Simulator::StackLimit() const {
795
- // Leave a safety margin of 256 bytes to prevent overrunning the stack when
796
- // pushing values.
797
- return reinterpret_cast<uintptr_t>(stack_) + 256;
798
- }
799
-
800
-
801
- // Unsupported instructions use Format to print an error and stop execution.
802
- void Simulator::Format(Instr* instr, const char* format) {
803
- PrintF("Simulator found unsupported instruction:\n 0x%08x: %s\n",
804
- instr, format);
805
- UNIMPLEMENTED();
806
- }
807
-
808
-
809
- // Checks if the current instruction should be executed based on its
810
- // condition bits.
811
- bool Simulator::ConditionallyExecute(Instr* instr) {
812
- switch (instr->ConditionField()) {
813
- case EQ: return z_flag_;
814
- case NE: return !z_flag_;
815
- case CS: return c_flag_;
816
- case CC: return !c_flag_;
817
- case MI: return n_flag_;
818
- case PL: return !n_flag_;
819
- case VS: return v_flag_;
820
- case VC: return !v_flag_;
821
- case HI: return c_flag_ && !z_flag_;
822
- case LS: return !c_flag_ || z_flag_;
823
- case GE: return n_flag_ == v_flag_;
824
- case LT: return n_flag_ != v_flag_;
825
- case GT: return !z_flag_ && (n_flag_ == v_flag_);
826
- case LE: return z_flag_ || (n_flag_ != v_flag_);
827
- case AL: return true;
828
- default: UNREACHABLE();
829
- }
830
- return false;
831
- }
832
-
833
-
834
- // Calculate and set the Negative and Zero flags.
835
- void Simulator::SetNZFlags(int32_t val) {
836
- n_flag_ = (val < 0);
837
- z_flag_ = (val == 0);
838
- }
839
-
840
-
841
- // Set the Carry flag.
842
- void Simulator::SetCFlag(bool val) {
843
- c_flag_ = val;
844
- }
845
-
846
-
847
- // Set the oVerflow flag.
848
- void Simulator::SetVFlag(bool val) {
849
- v_flag_ = val;
850
- }
851
-
852
-
853
- // Calculate C flag value for additions.
854
- bool Simulator::CarryFrom(int32_t left, int32_t right) {
855
- uint32_t uleft = static_cast<uint32_t>(left);
856
- uint32_t uright = static_cast<uint32_t>(right);
857
- uint32_t urest = 0xffffffffU - uleft;
858
-
859
- return (uright > urest);
860
- }
861
-
862
-
863
- // Calculate C flag value for subtractions.
864
- bool Simulator::BorrowFrom(int32_t left, int32_t right) {
865
- uint32_t uleft = static_cast<uint32_t>(left);
866
- uint32_t uright = static_cast<uint32_t>(right);
867
-
868
- return (uright > uleft);
869
- }
870
-
871
-
872
- // Calculate V flag value for additions and subtractions.
873
- bool Simulator::OverflowFrom(int32_t alu_out,
874
- int32_t left, int32_t right, bool addition) {
875
- bool overflow;
876
- if (addition) {
877
- // operands have the same sign
878
- overflow = ((left >= 0 && right >= 0) || (left < 0 && right < 0))
879
- // and operands and result have different sign
880
- && ((left < 0 && alu_out >= 0) || (left >= 0 && alu_out < 0));
881
- } else {
882
- // operands have different signs
883
- overflow = ((left < 0 && right >= 0) || (left >= 0 && right < 0))
884
- // and first operand and result have different signs
885
- && ((left < 0 && alu_out >= 0) || (left >= 0 && alu_out < 0));
886
- }
887
- return overflow;
888
- }
889
-
890
-
891
- // Support for VFP comparisons.
892
- void Simulator::Compute_FPSCR_Flags(double val1, double val2) {
893
- // All non-NaN cases.
894
- if (val1 == val2) {
895
- n_flag_FPSCR_ = false;
896
- z_flag_FPSCR_ = true;
897
- c_flag_FPSCR_ = true;
898
- v_flag_FPSCR_ = false;
899
- } else if (val1 < val2) {
900
- n_flag_FPSCR_ = true;
901
- z_flag_FPSCR_ = false;
902
- c_flag_FPSCR_ = false;
903
- v_flag_FPSCR_ = false;
904
- } else {
905
- // Case when (val1 > val2).
906
- n_flag_FPSCR_ = false;
907
- z_flag_FPSCR_ = false;
908
- c_flag_FPSCR_ = true;
909
- v_flag_FPSCR_ = false;
910
- }
911
- }
912
-
913
-
914
- void Simulator::Copy_FPSCR_to_APSR() {
915
- n_flag_ = n_flag_FPSCR_;
916
- z_flag_ = z_flag_FPSCR_;
917
- c_flag_ = c_flag_FPSCR_;
918
- v_flag_ = v_flag_FPSCR_;
919
- }
920
-
921
-
922
- // Addressing Mode 1 - Data-processing operands:
923
- // Get the value based on the shifter_operand with register.
924
- int32_t Simulator::GetShiftRm(Instr* instr, bool* carry_out) {
925
- Shift shift = instr->ShiftField();
926
- int shift_amount = instr->ShiftAmountField();
927
- int32_t result = get_register(instr->RmField());
928
- if (instr->Bit(4) == 0) {
929
- // by immediate
930
- if ((shift == ROR) && (shift_amount == 0)) {
931
- UNIMPLEMENTED();
932
- return result;
933
- } else if (((shift == LSR) || (shift == ASR)) && (shift_amount == 0)) {
934
- shift_amount = 32;
935
- }
936
- switch (shift) {
937
- case ASR: {
938
- if (shift_amount == 0) {
939
- if (result < 0) {
940
- result = 0xffffffff;
941
- *carry_out = true;
942
- } else {
943
- result = 0;
944
- *carry_out = false;
945
- }
946
- } else {
947
- result >>= (shift_amount - 1);
948
- *carry_out = (result & 1) == 1;
949
- result >>= 1;
950
- }
951
- break;
952
- }
953
-
954
- case LSL: {
955
- if (shift_amount == 0) {
956
- *carry_out = c_flag_;
957
- } else {
958
- result <<= (shift_amount - 1);
959
- *carry_out = (result < 0);
960
- result <<= 1;
961
- }
962
- break;
963
- }
964
-
965
- case LSR: {
966
- if (shift_amount == 0) {
967
- result = 0;
968
- *carry_out = c_flag_;
969
- } else {
970
- uint32_t uresult = static_cast<uint32_t>(result);
971
- uresult >>= (shift_amount - 1);
972
- *carry_out = (uresult & 1) == 1;
973
- uresult >>= 1;
974
- result = static_cast<int32_t>(uresult);
975
- }
976
- break;
977
- }
978
-
979
- case ROR: {
980
- UNIMPLEMENTED();
981
- break;
982
- }
983
-
984
- default: {
985
- UNREACHABLE();
986
- break;
987
- }
988
- }
989
- } else {
990
- // by register
991
- int rs = instr->RsField();
992
- shift_amount = get_register(rs) &0xff;
993
- switch (shift) {
994
- case ASR: {
995
- if (shift_amount == 0) {
996
- *carry_out = c_flag_;
997
- } else if (shift_amount < 32) {
998
- result >>= (shift_amount - 1);
999
- *carry_out = (result & 1) == 1;
1000
- result >>= 1;
1001
- } else {
1002
- ASSERT(shift_amount >= 32);
1003
- if (result < 0) {
1004
- *carry_out = true;
1005
- result = 0xffffffff;
1006
- } else {
1007
- *carry_out = false;
1008
- result = 0;
1009
- }
1010
- }
1011
- break;
1012
- }
1013
-
1014
- case LSL: {
1015
- if (shift_amount == 0) {
1016
- *carry_out = c_flag_;
1017
- } else if (shift_amount < 32) {
1018
- result <<= (shift_amount - 1);
1019
- *carry_out = (result < 0);
1020
- result <<= 1;
1021
- } else if (shift_amount == 32) {
1022
- *carry_out = (result & 1) == 1;
1023
- result = 0;
1024
- } else {
1025
- ASSERT(shift_amount > 32);
1026
- *carry_out = false;
1027
- result = 0;
1028
- }
1029
- break;
1030
- }
1031
-
1032
- case LSR: {
1033
- if (shift_amount == 0) {
1034
- *carry_out = c_flag_;
1035
- } else if (shift_amount < 32) {
1036
- uint32_t uresult = static_cast<uint32_t>(result);
1037
- uresult >>= (shift_amount - 1);
1038
- *carry_out = (uresult & 1) == 1;
1039
- uresult >>= 1;
1040
- result = static_cast<int32_t>(uresult);
1041
- } else if (shift_amount == 32) {
1042
- *carry_out = (result < 0);
1043
- result = 0;
1044
- } else {
1045
- *carry_out = false;
1046
- result = 0;
1047
- }
1048
- break;
1049
- }
1050
-
1051
- case ROR: {
1052
- UNIMPLEMENTED();
1053
- break;
1054
- }
1055
-
1056
- default: {
1057
- UNREACHABLE();
1058
- break;
1059
- }
1060
- }
1061
- }
1062
- return result;
1063
- }
1064
-
1065
-
1066
- // Addressing Mode 1 - Data-processing operands:
1067
- // Get the value based on the shifter_operand with immediate.
1068
- int32_t Simulator::GetImm(Instr* instr, bool* carry_out) {
1069
- int rotate = instr->RotateField() * 2;
1070
- int immed8 = instr->Immed8Field();
1071
- int imm = (immed8 >> rotate) | (immed8 << (32 - rotate));
1072
- *carry_out = (rotate == 0) ? c_flag_ : (imm < 0);
1073
- return imm;
1074
- }
1075
-
1076
-
1077
- static int count_bits(int bit_vector) {
1078
- int count = 0;
1079
- while (bit_vector != 0) {
1080
- if ((bit_vector & 1) != 0) {
1081
- count++;
1082
- }
1083
- bit_vector >>= 1;
1084
- }
1085
- return count;
1086
- }
1087
-
1088
-
1089
- // Addressing Mode 4 - Load and Store Multiple
1090
- void Simulator::HandleRList(Instr* instr, bool load) {
1091
- int rn = instr->RnField();
1092
- int32_t rn_val = get_register(rn);
1093
- int rlist = instr->RlistField();
1094
- int num_regs = count_bits(rlist);
1095
-
1096
- intptr_t start_address = 0;
1097
- intptr_t end_address = 0;
1098
- switch (instr->PUField()) {
1099
- case 0: {
1100
- // Print("da");
1101
- UNIMPLEMENTED();
1102
- break;
1103
- }
1104
- case 1: {
1105
- // Print("ia");
1106
- start_address = rn_val;
1107
- end_address = rn_val + (num_regs * 4) - 4;
1108
- rn_val = rn_val + (num_regs * 4);
1109
- break;
1110
- }
1111
- case 2: {
1112
- // Print("db");
1113
- start_address = rn_val - (num_regs * 4);
1114
- end_address = rn_val - 4;
1115
- rn_val = start_address;
1116
- break;
1117
- }
1118
- case 3: {
1119
- // Print("ib");
1120
- UNIMPLEMENTED();
1121
- break;
1122
- }
1123
- default: {
1124
- UNREACHABLE();
1125
- break;
1126
- }
1127
- }
1128
- if (instr->HasW()) {
1129
- set_register(rn, rn_val);
1130
- }
1131
- intptr_t* address = reinterpret_cast<intptr_t*>(start_address);
1132
- int reg = 0;
1133
- while (rlist != 0) {
1134
- if ((rlist & 1) != 0) {
1135
- if (load) {
1136
- set_register(reg, *address);
1137
- } else {
1138
- *address = get_register(reg);
1139
- }
1140
- address += 1;
1141
- }
1142
- reg++;
1143
- rlist >>= 1;
1144
- }
1145
- ASSERT(end_address == ((intptr_t)address) - 4);
1146
- }
1147
-
1148
-
1149
- // Calls into the V8 runtime are based on this very simple interface.
1150
- // Note: To be able to return two values from some calls the code in runtime.cc
1151
- // uses the ObjectPair which is essentially two 32-bit values stuffed into a
1152
- // 64-bit value. With the code below we assume that all runtime calls return
1153
- // 64 bits of result. If they don't, the r1 result register contains a bogus
1154
- // value, which is fine because it is caller-saved.
1155
- typedef int64_t (*SimulatorRuntimeCall)(int32_t arg0,
1156
- int32_t arg1,
1157
- int32_t arg2,
1158
- int32_t arg3);
1159
- typedef double (*SimulatorRuntimeFPCall)(int32_t arg0,
1160
- int32_t arg1,
1161
- int32_t arg2,
1162
- int32_t arg3);
1163
-
1164
-
1165
- // Software interrupt instructions are used by the simulator to call into the
1166
- // C-based V8 runtime.
1167
- void Simulator::SoftwareInterrupt(Instr* instr) {
1168
- int swi = instr->SwiField();
1169
- switch (swi) {
1170
- case call_rt_redirected: {
1171
- Redirection* redirection = Redirection::FromSwiInstruction(instr);
1172
- int32_t arg0 = get_register(r0);
1173
- int32_t arg1 = get_register(r1);
1174
- int32_t arg2 = get_register(r2);
1175
- int32_t arg3 = get_register(r3);
1176
- // This is dodgy but it works because the C entry stubs are never moved.
1177
- // See comment in codegen-arm.cc and bug 1242173.
1178
- int32_t saved_lr = get_register(lr);
1179
- if (redirection->fp_return()) {
1180
- intptr_t external =
1181
- reinterpret_cast<intptr_t>(redirection->external_function());
1182
- SimulatorRuntimeFPCall target =
1183
- reinterpret_cast<SimulatorRuntimeFPCall>(external);
1184
- if (::v8::internal::FLAG_trace_sim) {
1185
- double x, y;
1186
- GetFpArgs(&x, &y);
1187
- PrintF("Call to host function at %p with args %f, %f\n",
1188
- FUNCTION_ADDR(target), x, y);
1189
- }
1190
- double result = target(arg0, arg1, arg2, arg3);
1191
- SetFpResult(result);
1192
- } else {
1193
- intptr_t external =
1194
- reinterpret_cast<int32_t>(redirection->external_function());
1195
- SimulatorRuntimeCall target =
1196
- reinterpret_cast<SimulatorRuntimeCall>(external);
1197
- if (::v8::internal::FLAG_trace_sim) {
1198
- PrintF(
1199
- "Call to host function at %p with args %08x, %08x, %08x, %08x\n",
1200
- FUNCTION_ADDR(target),
1201
- arg0,
1202
- arg1,
1203
- arg2,
1204
- arg3);
1205
- }
1206
- int64_t result = target(arg0, arg1, arg2, arg3);
1207
- int32_t lo_res = static_cast<int32_t>(result);
1208
- int32_t hi_res = static_cast<int32_t>(result >> 32);
1209
- if (::v8::internal::FLAG_trace_sim) {
1210
- PrintF("Returned %08x\n", lo_res);
1211
- }
1212
- set_register(r0, lo_res);
1213
- set_register(r1, hi_res);
1214
- }
1215
- set_register(lr, saved_lr);
1216
- set_pc(get_register(lr));
1217
- break;
1218
- }
1219
- case break_point: {
1220
- Debugger dbg(this);
1221
- dbg.Debug();
1222
- break;
1223
- }
1224
- default: {
1225
- UNREACHABLE();
1226
- break;
1227
- }
1228
- }
1229
- }
1230
-
1231
-
1232
- // Handle execution based on instruction types.
1233
-
1234
- // Instruction types 0 and 1 are both rolled into one function because they
1235
- // only differ in the handling of the shifter_operand.
1236
- void Simulator::DecodeType01(Instr* instr) {
1237
- int type = instr->TypeField();
1238
- if ((type == 0) && instr->IsSpecialType0()) {
1239
- // multiply instruction or extra loads and stores
1240
- if (instr->Bits(7, 4) == 9) {
1241
- if (instr->Bit(24) == 0) {
1242
- // Raw field decoding here. Multiply instructions have their Rd in
1243
- // funny places.
1244
- int rn = instr->RnField();
1245
- int rm = instr->RmField();
1246
- int rs = instr->RsField();
1247
- int32_t rs_val = get_register(rs);
1248
- int32_t rm_val = get_register(rm);
1249
- if (instr->Bit(23) == 0) {
1250
- if (instr->Bit(21) == 0) {
1251
- // The MUL instruction description (A 4.1.33) refers to Rd as being
1252
- // the destination for the operation, but it confusingly uses the
1253
- // Rn field to encode it.
1254
- // Format(instr, "mul'cond's 'rn, 'rm, 'rs");
1255
- int rd = rn; // Remap the rn field to the Rd register.
1256
- int32_t alu_out = rm_val * rs_val;
1257
- set_register(rd, alu_out);
1258
- if (instr->HasS()) {
1259
- SetNZFlags(alu_out);
1260
- }
1261
- } else {
1262
- // The MLA instruction description (A 4.1.28) refers to the order
1263
- // of registers as "Rd, Rm, Rs, Rn". But confusingly it uses the
1264
- // Rn field to encode the Rd register and the Rd field to encode
1265
- // the Rn register.
1266
- Format(instr, "mla'cond's 'rn, 'rm, 'rs, 'rd");
1267
- }
1268
- } else {
1269
- // The signed/long multiply instructions use the terms RdHi and RdLo
1270
- // when referring to the target registers. They are mapped to the Rn
1271
- // and Rd fields as follows:
1272
- // RdLo == Rd
1273
- // RdHi == Rn (This is confusingly stored in variable rd here
1274
- // because the mul instruction from above uses the
1275
- // Rn field to encode the Rd register. Good luck figuring
1276
- // this out without reading the ARM instruction manual
1277
- // at a very detailed level.)
1278
- // Format(instr, "'um'al'cond's 'rd, 'rn, 'rs, 'rm");
1279
- int rd_hi = rn; // Remap the rn field to the RdHi register.
1280
- int rd_lo = instr->RdField();
1281
- int32_t hi_res = 0;
1282
- int32_t lo_res = 0;
1283
- if (instr->Bit(22) == 1) {
1284
- int64_t left_op = static_cast<int32_t>(rm_val);
1285
- int64_t right_op = static_cast<int32_t>(rs_val);
1286
- uint64_t result = left_op * right_op;
1287
- hi_res = static_cast<int32_t>(result >> 32);
1288
- lo_res = static_cast<int32_t>(result & 0xffffffff);
1289
- } else {
1290
- // unsigned multiply
1291
- uint64_t left_op = static_cast<uint32_t>(rm_val);
1292
- uint64_t right_op = static_cast<uint32_t>(rs_val);
1293
- uint64_t result = left_op * right_op;
1294
- hi_res = static_cast<int32_t>(result >> 32);
1295
- lo_res = static_cast<int32_t>(result & 0xffffffff);
1296
- }
1297
- set_register(rd_lo, lo_res);
1298
- set_register(rd_hi, hi_res);
1299
- if (instr->HasS()) {
1300
- UNIMPLEMENTED();
1301
- }
1302
- }
1303
- } else {
1304
- UNIMPLEMENTED(); // Not used by V8.
1305
- }
1306
- } else {
1307
- // extra load/store instructions
1308
- int rd = instr->RdField();
1309
- int rn = instr->RnField();
1310
- int32_t rn_val = get_register(rn);
1311
- int32_t addr = 0;
1312
- if (instr->Bit(22) == 0) {
1313
- int rm = instr->RmField();
1314
- int32_t rm_val = get_register(rm);
1315
- switch (instr->PUField()) {
1316
- case 0: {
1317
- // Format(instr, "'memop'cond'sign'h 'rd, ['rn], -'rm");
1318
- ASSERT(!instr->HasW());
1319
- addr = rn_val;
1320
- rn_val -= rm_val;
1321
- set_register(rn, rn_val);
1322
- break;
1323
- }
1324
- case 1: {
1325
- // Format(instr, "'memop'cond'sign'h 'rd, ['rn], +'rm");
1326
- ASSERT(!instr->HasW());
1327
- addr = rn_val;
1328
- rn_val += rm_val;
1329
- set_register(rn, rn_val);
1330
- break;
1331
- }
1332
- case 2: {
1333
- // Format(instr, "'memop'cond'sign'h 'rd, ['rn, -'rm]'w");
1334
- rn_val -= rm_val;
1335
- addr = rn_val;
1336
- if (instr->HasW()) {
1337
- set_register(rn, rn_val);
1338
- }
1339
- break;
1340
- }
1341
- case 3: {
1342
- // Format(instr, "'memop'cond'sign'h 'rd, ['rn, +'rm]'w");
1343
- rn_val += rm_val;
1344
- addr = rn_val;
1345
- if (instr->HasW()) {
1346
- set_register(rn, rn_val);
1347
- }
1348
- break;
1349
- }
1350
- default: {
1351
- // The PU field is a 2-bit field.
1352
- UNREACHABLE();
1353
- break;
1354
- }
1355
- }
1356
- } else {
1357
- int32_t imm_val = (instr->ImmedHField() << 4) | instr->ImmedLField();
1358
- switch (instr->PUField()) {
1359
- case 0: {
1360
- // Format(instr, "'memop'cond'sign'h 'rd, ['rn], #-'off8");
1361
- ASSERT(!instr->HasW());
1362
- addr = rn_val;
1363
- rn_val -= imm_val;
1364
- set_register(rn, rn_val);
1365
- break;
1366
- }
1367
- case 1: {
1368
- // Format(instr, "'memop'cond'sign'h 'rd, ['rn], #+'off8");
1369
- ASSERT(!instr->HasW());
1370
- addr = rn_val;
1371
- rn_val += imm_val;
1372
- set_register(rn, rn_val);
1373
- break;
1374
- }
1375
- case 2: {
1376
- // Format(instr, "'memop'cond'sign'h 'rd, ['rn, #-'off8]'w");
1377
- rn_val -= imm_val;
1378
- addr = rn_val;
1379
- if (instr->HasW()) {
1380
- set_register(rn, rn_val);
1381
- }
1382
- break;
1383
- }
1384
- case 3: {
1385
- // Format(instr, "'memop'cond'sign'h 'rd, ['rn, #+'off8]'w");
1386
- rn_val += imm_val;
1387
- addr = rn_val;
1388
- if (instr->HasW()) {
1389
- set_register(rn, rn_val);
1390
- }
1391
- break;
1392
- }
1393
- default: {
1394
- // The PU field is a 2-bit field.
1395
- UNREACHABLE();
1396
- break;
1397
- }
1398
- }
1399
- }
1400
- if (instr->HasH()) {
1401
- if (instr->HasSign()) {
1402
- if (instr->HasL()) {
1403
- int16_t val = ReadH(addr, instr);
1404
- set_register(rd, val);
1405
- } else {
1406
- int16_t val = get_register(rd);
1407
- WriteH(addr, val, instr);
1408
- }
1409
- } else {
1410
- if (instr->HasL()) {
1411
- uint16_t val = ReadHU(addr, instr);
1412
- set_register(rd, val);
1413
- } else {
1414
- uint16_t val = get_register(rd);
1415
- WriteH(addr, val, instr);
1416
- }
1417
- }
1418
- } else {
1419
- // signed byte loads
1420
- ASSERT(instr->HasSign());
1421
- ASSERT(instr->HasL());
1422
- int8_t val = ReadB(addr);
1423
- set_register(rd, val);
1424
- }
1425
- return;
1426
- }
1427
- } else {
1428
- int rd = instr->RdField();
1429
- int rn = instr->RnField();
1430
- int32_t rn_val = get_register(rn);
1431
- int32_t shifter_operand = 0;
1432
- bool shifter_carry_out = 0;
1433
- if (type == 0) {
1434
- shifter_operand = GetShiftRm(instr, &shifter_carry_out);
1435
- } else {
1436
- ASSERT(instr->TypeField() == 1);
1437
- shifter_operand = GetImm(instr, &shifter_carry_out);
1438
- }
1439
- int32_t alu_out;
1440
-
1441
- switch (instr->OpcodeField()) {
1442
- case AND: {
1443
- // Format(instr, "and'cond's 'rd, 'rn, 'shift_rm");
1444
- // Format(instr, "and'cond's 'rd, 'rn, 'imm");
1445
- alu_out = rn_val & shifter_operand;
1446
- set_register(rd, alu_out);
1447
- if (instr->HasS()) {
1448
- SetNZFlags(alu_out);
1449
- SetCFlag(shifter_carry_out);
1450
- }
1451
- break;
1452
- }
1453
-
1454
- case EOR: {
1455
- // Format(instr, "eor'cond's 'rd, 'rn, 'shift_rm");
1456
- // Format(instr, "eor'cond's 'rd, 'rn, 'imm");
1457
- alu_out = rn_val ^ shifter_operand;
1458
- set_register(rd, alu_out);
1459
- if (instr->HasS()) {
1460
- SetNZFlags(alu_out);
1461
- SetCFlag(shifter_carry_out);
1462
- }
1463
- break;
1464
- }
1465
-
1466
- case SUB: {
1467
- // Format(instr, "sub'cond's 'rd, 'rn, 'shift_rm");
1468
- // Format(instr, "sub'cond's 'rd, 'rn, 'imm");
1469
- alu_out = rn_val - shifter_operand;
1470
- set_register(rd, alu_out);
1471
- if (instr->HasS()) {
1472
- SetNZFlags(alu_out);
1473
- SetCFlag(!BorrowFrom(rn_val, shifter_operand));
1474
- SetVFlag(OverflowFrom(alu_out, rn_val, shifter_operand, false));
1475
- }
1476
- break;
1477
- }
1478
-
1479
- case RSB: {
1480
- // Format(instr, "rsb'cond's 'rd, 'rn, 'shift_rm");
1481
- // Format(instr, "rsb'cond's 'rd, 'rn, 'imm");
1482
- alu_out = shifter_operand - rn_val;
1483
- set_register(rd, alu_out);
1484
- if (instr->HasS()) {
1485
- SetNZFlags(alu_out);
1486
- SetCFlag(!BorrowFrom(shifter_operand, rn_val));
1487
- SetVFlag(OverflowFrom(alu_out, shifter_operand, rn_val, false));
1488
- }
1489
- break;
1490
- }
1491
-
1492
- case ADD: {
1493
- // Format(instr, "add'cond's 'rd, 'rn, 'shift_rm");
1494
- // Format(instr, "add'cond's 'rd, 'rn, 'imm");
1495
- alu_out = rn_val + shifter_operand;
1496
- set_register(rd, alu_out);
1497
- if (instr->HasS()) {
1498
- SetNZFlags(alu_out);
1499
- SetCFlag(CarryFrom(rn_val, shifter_operand));
1500
- SetVFlag(OverflowFrom(alu_out, rn_val, shifter_operand, true));
1501
- }
1502
- break;
1503
- }
1504
-
1505
- case ADC: {
1506
- Format(instr, "adc'cond's 'rd, 'rn, 'shift_rm");
1507
- Format(instr, "adc'cond's 'rd, 'rn, 'imm");
1508
- break;
1509
- }
1510
-
1511
- case SBC: {
1512
- Format(instr, "sbc'cond's 'rd, 'rn, 'shift_rm");
1513
- Format(instr, "sbc'cond's 'rd, 'rn, 'imm");
1514
- break;
1515
- }
1516
-
1517
- case RSC: {
1518
- Format(instr, "rsc'cond's 'rd, 'rn, 'shift_rm");
1519
- Format(instr, "rsc'cond's 'rd, 'rn, 'imm");
1520
- break;
1521
- }
1522
-
1523
- case TST: {
1524
- if (instr->HasS()) {
1525
- // Format(instr, "tst'cond 'rn, 'shift_rm");
1526
- // Format(instr, "tst'cond 'rn, 'imm");
1527
- alu_out = rn_val & shifter_operand;
1528
- SetNZFlags(alu_out);
1529
- SetCFlag(shifter_carry_out);
1530
- } else {
1531
- UNIMPLEMENTED();
1532
- }
1533
- break;
1534
- }
1535
-
1536
- case TEQ: {
1537
- if (instr->HasS()) {
1538
- // Format(instr, "teq'cond 'rn, 'shift_rm");
1539
- // Format(instr, "teq'cond 'rn, 'imm");
1540
- alu_out = rn_val ^ shifter_operand;
1541
- SetNZFlags(alu_out);
1542
- SetCFlag(shifter_carry_out);
1543
- } else {
1544
- ASSERT(type == 0);
1545
- int rm = instr->RmField();
1546
- switch (instr->Bits(7, 4)) {
1547
- case BX:
1548
- set_pc(get_register(rm));
1549
- break;
1550
- case BLX: {
1551
- uint32_t old_pc = get_pc();
1552
- set_pc(get_register(rm));
1553
- set_register(lr, old_pc + Instr::kInstrSize);
1554
- break;
1555
- }
1556
- default:
1557
- UNIMPLEMENTED();
1558
- }
1559
- }
1560
- break;
1561
- }
1562
-
1563
- case CMP: {
1564
- if (instr->HasS()) {
1565
- // Format(instr, "cmp'cond 'rn, 'shift_rm");
1566
- // Format(instr, "cmp'cond 'rn, 'imm");
1567
- alu_out = rn_val - shifter_operand;
1568
- SetNZFlags(alu_out);
1569
- SetCFlag(!BorrowFrom(rn_val, shifter_operand));
1570
- SetVFlag(OverflowFrom(alu_out, rn_val, shifter_operand, false));
1571
- } else {
1572
- UNIMPLEMENTED();
1573
- }
1574
- break;
1575
- }
1576
-
1577
- case CMN: {
1578
- if (instr->HasS()) {
1579
- // Format(instr, "cmn'cond 'rn, 'shift_rm");
1580
- // Format(instr, "cmn'cond 'rn, 'imm");
1581
- alu_out = rn_val + shifter_operand;
1582
- SetNZFlags(alu_out);
1583
- SetCFlag(!CarryFrom(rn_val, shifter_operand));
1584
- SetVFlag(OverflowFrom(alu_out, rn_val, shifter_operand, true));
1585
- } else {
1586
- ASSERT(type == 0);
1587
- int rm = instr->RmField();
1588
- int rd = instr->RdField();
1589
- switch (instr->Bits(7, 4)) {
1590
- case CLZ: {
1591
- uint32_t bits = get_register(rm);
1592
- int leading_zeros = 0;
1593
- if (bits == 0) {
1594
- leading_zeros = 32;
1595
- } else {
1596
- while ((bits & 0x80000000u) == 0) {
1597
- bits <<= 1;
1598
- leading_zeros++;
1599
- }
1600
- }
1601
- set_register(rd, leading_zeros);
1602
- break;
1603
- }
1604
- default:
1605
- UNIMPLEMENTED();
1606
- }
1607
- }
1608
- break;
1609
- }
1610
-
1611
- case ORR: {
1612
- // Format(instr, "orr'cond's 'rd, 'rn, 'shift_rm");
1613
- // Format(instr, "orr'cond's 'rd, 'rn, 'imm");
1614
- alu_out = rn_val | shifter_operand;
1615
- set_register(rd, alu_out);
1616
- if (instr->HasS()) {
1617
- SetNZFlags(alu_out);
1618
- SetCFlag(shifter_carry_out);
1619
- }
1620
- break;
1621
- }
1622
-
1623
- case MOV: {
1624
- // Format(instr, "mov'cond's 'rd, 'shift_rm");
1625
- // Format(instr, "mov'cond's 'rd, 'imm");
1626
- alu_out = shifter_operand;
1627
- set_register(rd, alu_out);
1628
- if (instr->HasS()) {
1629
- SetNZFlags(alu_out);
1630
- SetCFlag(shifter_carry_out);
1631
- }
1632
- break;
1633
- }
1634
-
1635
- case BIC: {
1636
- // Format(instr, "bic'cond's 'rd, 'rn, 'shift_rm");
1637
- // Format(instr, "bic'cond's 'rd, 'rn, 'imm");
1638
- alu_out = rn_val & ~shifter_operand;
1639
- set_register(rd, alu_out);
1640
- if (instr->HasS()) {
1641
- SetNZFlags(alu_out);
1642
- SetCFlag(shifter_carry_out);
1643
- }
1644
- break;
1645
- }
1646
-
1647
- case MVN: {
1648
- // Format(instr, "mvn'cond's 'rd, 'shift_rm");
1649
- // Format(instr, "mvn'cond's 'rd, 'imm");
1650
- alu_out = ~shifter_operand;
1651
- set_register(rd, alu_out);
1652
- if (instr->HasS()) {
1653
- SetNZFlags(alu_out);
1654
- SetCFlag(shifter_carry_out);
1655
- }
1656
- break;
1657
- }
1658
-
1659
- default: {
1660
- UNREACHABLE();
1661
- break;
1662
- }
1663
- }
1664
- }
1665
- }
1666
-
1667
-
1668
- void Simulator::DecodeType2(Instr* instr) {
1669
- int rd = instr->RdField();
1670
- int rn = instr->RnField();
1671
- int32_t rn_val = get_register(rn);
1672
- int32_t im_val = instr->Offset12Field();
1673
- int32_t addr = 0;
1674
- switch (instr->PUField()) {
1675
- case 0: {
1676
- // Format(instr, "'memop'cond'b 'rd, ['rn], #-'off12");
1677
- ASSERT(!instr->HasW());
1678
- addr = rn_val;
1679
- rn_val -= im_val;
1680
- set_register(rn, rn_val);
1681
- break;
1682
- }
1683
- case 1: {
1684
- // Format(instr, "'memop'cond'b 'rd, ['rn], #+'off12");
1685
- ASSERT(!instr->HasW());
1686
- addr = rn_val;
1687
- rn_val += im_val;
1688
- set_register(rn, rn_val);
1689
- break;
1690
- }
1691
- case 2: {
1692
- // Format(instr, "'memop'cond'b 'rd, ['rn, #-'off12]'w");
1693
- rn_val -= im_val;
1694
- addr = rn_val;
1695
- if (instr->HasW()) {
1696
- set_register(rn, rn_val);
1697
- }
1698
- break;
1699
- }
1700
- case 3: {
1701
- // Format(instr, "'memop'cond'b 'rd, ['rn, #+'off12]'w");
1702
- rn_val += im_val;
1703
- addr = rn_val;
1704
- if (instr->HasW()) {
1705
- set_register(rn, rn_val);
1706
- }
1707
- break;
1708
- }
1709
- default: {
1710
- UNREACHABLE();
1711
- break;
1712
- }
1713
- }
1714
- if (instr->HasB()) {
1715
- if (instr->HasL()) {
1716
- byte val = ReadBU(addr);
1717
- set_register(rd, val);
1718
- } else {
1719
- byte val = get_register(rd);
1720
- WriteB(addr, val);
1721
- }
1722
- } else {
1723
- if (instr->HasL()) {
1724
- set_register(rd, ReadW(addr, instr));
1725
- } else {
1726
- WriteW(addr, get_register(rd), instr);
1727
- }
1728
- }
1729
- }
1730
-
1731
-
1732
- void Simulator::DecodeType3(Instr* instr) {
1733
- ASSERT(instr->Bit(4) == 0);
1734
- int rd = instr->RdField();
1735
- int rn = instr->RnField();
1736
- int32_t rn_val = get_register(rn);
1737
- bool shifter_carry_out = 0;
1738
- int32_t shifter_operand = GetShiftRm(instr, &shifter_carry_out);
1739
- int32_t addr = 0;
1740
- switch (instr->PUField()) {
1741
- case 0: {
1742
- ASSERT(!instr->HasW());
1743
- Format(instr, "'memop'cond'b 'rd, ['rn], -'shift_rm");
1744
- break;
1745
- }
1746
- case 1: {
1747
- ASSERT(!instr->HasW());
1748
- Format(instr, "'memop'cond'b 'rd, ['rn], +'shift_rm");
1749
- break;
1750
- }
1751
- case 2: {
1752
- // Format(instr, "'memop'cond'b 'rd, ['rn, -'shift_rm]'w");
1753
- addr = rn_val - shifter_operand;
1754
- if (instr->HasW()) {
1755
- set_register(rn, addr);
1756
- }
1757
- break;
1758
- }
1759
- case 3: {
1760
- // Format(instr, "'memop'cond'b 'rd, ['rn, +'shift_rm]'w");
1761
- addr = rn_val + shifter_operand;
1762
- if (instr->HasW()) {
1763
- set_register(rn, addr);
1764
- }
1765
- break;
1766
- }
1767
- default: {
1768
- UNREACHABLE();
1769
- break;
1770
- }
1771
- }
1772
- if (instr->HasB()) {
1773
- if (instr->HasL()) {
1774
- uint8_t byte = ReadB(addr);
1775
- set_register(rd, byte);
1776
- } else {
1777
- UNIMPLEMENTED();
1778
- }
1779
- } else {
1780
- if (instr->HasL()) {
1781
- set_register(rd, ReadW(addr, instr));
1782
- } else {
1783
- WriteW(addr, get_register(rd), instr);
1784
- }
1785
- }
1786
- }
1787
-
1788
-
1789
- void Simulator::DecodeType4(Instr* instr) {
1790
- ASSERT(instr->Bit(22) == 0); // only allowed to be set in privileged mode
1791
- if (instr->HasL()) {
1792
- // Format(instr, "ldm'cond'pu 'rn'w, 'rlist");
1793
- HandleRList(instr, true);
1794
- } else {
1795
- // Format(instr, "stm'cond'pu 'rn'w, 'rlist");
1796
- HandleRList(instr, false);
1797
- }
1798
- }
1799
-
1800
-
1801
- void Simulator::DecodeType5(Instr* instr) {
1802
- // Format(instr, "b'l'cond 'target");
1803
- int off = (instr->SImmed24Field() << 2);
1804
- intptr_t pc_address = get_pc();
1805
- if (instr->HasLink()) {
1806
- set_register(lr, pc_address + Instr::kInstrSize);
1807
- }
1808
- int pc_reg = get_register(pc);
1809
- set_pc(pc_reg + off);
1810
- }
1811
-
1812
-
1813
- void Simulator::DecodeType6(Instr* instr) {
1814
- DecodeType6CoprocessorIns(instr);
1815
- }
1816
-
1817
-
1818
- void Simulator::DecodeType7(Instr* instr) {
1819
- if (instr->Bit(24) == 1) {
1820
- SoftwareInterrupt(instr);
1821
- } else {
1822
- DecodeTypeVFP(instr);
1823
- }
1824
- }
1825
-
1826
-
1827
- void Simulator::DecodeUnconditional(Instr* instr) {
1828
- if (instr->Bits(7, 4) == 0x0B && instr->Bits(27, 25) == 0 && instr->HasL()) {
1829
- // Load halfword instruction, either register or immediate offset.
1830
- int rd = instr->RdField();
1831
- int rn = instr->RnField();
1832
- int32_t rn_val = get_register(rn);
1833
- int32_t addr = 0;
1834
- int32_t offset;
1835
- if (instr->Bit(22) == 0) {
1836
- // Register offset.
1837
- int rm = instr->RmField();
1838
- offset = get_register(rm);
1839
- } else {
1840
- // Immediate offset
1841
- offset = instr->Bits(3, 0) + (instr->Bits(11, 8) << 4);
1842
- }
1843
- switch (instr->PUField()) {
1844
- case 0: {
1845
- // Post index, negative.
1846
- ASSERT(!instr->HasW());
1847
- addr = rn_val;
1848
- rn_val -= offset;
1849
- set_register(rn, rn_val);
1850
- break;
1851
- }
1852
- case 1: {
1853
- // Post index, positive.
1854
- ASSERT(!instr->HasW());
1855
- addr = rn_val;
1856
- rn_val += offset;
1857
- set_register(rn, rn_val);
1858
- break;
1859
- }
1860
- case 2: {
1861
- // Pre index or offset, negative.
1862
- rn_val -= offset;
1863
- addr = rn_val;
1864
- if (instr->HasW()) {
1865
- set_register(rn, rn_val);
1866
- }
1867
- break;
1868
- }
1869
- case 3: {
1870
- // Pre index or offset, positive.
1871
- rn_val += offset;
1872
- addr = rn_val;
1873
- if (instr->HasW()) {
1874
- set_register(rn, rn_val);
1875
- }
1876
- break;
1877
- }
1878
- default: {
1879
- // The PU field is a 2-bit field.
1880
- UNREACHABLE();
1881
- break;
1882
- }
1883
- }
1884
- // Not sign extending, so load as unsigned.
1885
- uint16_t halfword = ReadH(addr, instr);
1886
- set_register(rd, halfword);
1887
- } else {
1888
- Debugger dbg(this);
1889
- dbg.Stop(instr);
1890
- }
1891
- }
1892
-
1893
-
1894
- // void Simulator::DecodeTypeVFP(Instr* instr)
1895
- // The Following ARMv7 VFPv instructions are currently supported.
1896
- // vmov :Sn = Rt
1897
- // vmov :Rt = Sn
1898
- // vcvt: Dd = Sm
1899
- // vcvt: Sd = Dm
1900
- // Dd = vadd(Dn, Dm)
1901
- // Dd = vsub(Dn, Dm)
1902
- // Dd = vmul(Dn, Dm)
1903
- // Dd = vdiv(Dn, Dm)
1904
- // vcmp(Dd, Dm)
1905
- // VMRS
1906
- void Simulator::DecodeTypeVFP(Instr* instr) {
1907
- ASSERT((instr->TypeField() == 7) && (instr->Bit(24) == 0x0) );
1908
-
1909
- int rt = instr->RtField();
1910
- int vm = instr->VmField();
1911
- int vn = instr->VnField();
1912
- int vd = instr->VdField();
1913
-
1914
- if (instr->Bit(23) == 1) {
1915
- if ((instr->Bits(21, 19) == 0x7) &&
1916
- (instr->Bits(18, 16) == 0x5) &&
1917
- (instr->Bits(11, 9) == 0x5) &&
1918
- (instr->Bit(8) == 1) &&
1919
- (instr->Bit(6) == 1) &&
1920
- (instr->Bit(4) == 0)) {
1921
- double dm_val = get_double_from_d_register(vm);
1922
- int32_t int_value = static_cast<int32_t>(dm_val);
1923
- set_s_register_from_sinteger(((vd<<1) | instr->DField()), int_value);
1924
- } else if ((instr->Bits(21, 19) == 0x7) &&
1925
- (instr->Bits(18, 16) == 0x0) &&
1926
- (instr->Bits(11, 9) == 0x5) &&
1927
- (instr->Bit(8) == 1) &&
1928
- (instr->Bit(7) == 1) &&
1929
- (instr->Bit(6) == 1) &&
1930
- (instr->Bit(4) == 0)) {
1931
- int32_t int_value = get_sinteger_from_s_register(((vm<<1) |
1932
- instr->MField()));
1933
- double dbl_value = static_cast<double>(int_value);
1934
- set_d_register_from_double(vd, dbl_value);
1935
- } else if ((instr->Bit(21) == 0x0) &&
1936
- (instr->Bit(20) == 0x0) &&
1937
- (instr->Bits(11, 9) == 0x5) &&
1938
- (instr->Bit(8) == 1) &&
1939
- (instr->Bit(6) == 0) &&
1940
- (instr->Bit(4) == 0)) {
1941
- double dn_value = get_double_from_d_register(vn);
1942
- double dm_value = get_double_from_d_register(vm);
1943
- double dd_value = dn_value / dm_value;
1944
- set_d_register_from_double(vd, dd_value);
1945
- } else if ((instr->Bits(21, 20) == 0x3) &&
1946
- (instr->Bits(19, 16) == 0x4) &&
1947
- (instr->Bits(11, 9) == 0x5) &&
1948
- (instr->Bit(8) == 0x1) &&
1949
- (instr->Bit(6) == 0x1) &&
1950
- (instr->Bit(4) == 0x0)) {
1951
- double dd_value = get_double_from_d_register(vd);
1952
- double dm_value = get_double_from_d_register(vm);
1953
- Compute_FPSCR_Flags(dd_value, dm_value);
1954
- } else if ((instr->Bits(23, 20) == 0xF) &&
1955
- (instr->Bits(19, 16) == 0x1) &&
1956
- (instr->Bits(11, 8) == 0xA) &&
1957
- (instr->Bits(7, 5) == 0x0) &&
1958
- (instr->Bit(4) == 0x1) &&
1959
- (instr->Bits(3, 0) == 0x0)) {
1960
- if (instr->Bits(15, 12) == 0xF)
1961
- Copy_FPSCR_to_APSR();
1962
- else
1963
- UNIMPLEMENTED(); // Not used by V8.
1964
- } else {
1965
- UNIMPLEMENTED(); // Not used by V8.
1966
- }
1967
- } else if (instr->Bit(21) == 1) {
1968
- if ((instr->Bit(20) == 0x1) &&
1969
- (instr->Bits(11, 9) == 0x5) &&
1970
- (instr->Bit(8) == 0x1) &&
1971
- (instr->Bit(6) == 0) &&
1972
- (instr->Bit(4) == 0)) {
1973
- double dn_value = get_double_from_d_register(vn);
1974
- double dm_value = get_double_from_d_register(vm);
1975
- double dd_value = dn_value + dm_value;
1976
- set_d_register_from_double(vd, dd_value);
1977
- } else if ((instr->Bit(20) == 0x1) &&
1978
- (instr->Bits(11, 9) == 0x5) &&
1979
- (instr->Bit(8) == 0x1) &&
1980
- (instr->Bit(6) == 1) &&
1981
- (instr->Bit(4) == 0)) {
1982
- double dn_value = get_double_from_d_register(vn);
1983
- double dm_value = get_double_from_d_register(vm);
1984
- double dd_value = dn_value - dm_value;
1985
- set_d_register_from_double(vd, dd_value);
1986
- } else if ((instr->Bit(20) == 0x0) &&
1987
- (instr->Bits(11, 9) == 0x5) &&
1988
- (instr->Bit(8) == 0x1) &&
1989
- (instr->Bit(6) == 0) &&
1990
- (instr->Bit(4) == 0)) {
1991
- double dn_value = get_double_from_d_register(vn);
1992
- double dm_value = get_double_from_d_register(vm);
1993
- double dd_value = dn_value * dm_value;
1994
- set_d_register_from_double(vd, dd_value);
1995
- } else {
1996
- UNIMPLEMENTED(); // Not used by V8.
1997
- }
1998
- } else {
1999
- if ((instr->Bit(20) == 0x0) &&
2000
- (instr->Bits(11, 8) == 0xA) &&
2001
- (instr->Bits(6, 5) == 0x0) &&
2002
- (instr->Bit(4) == 1) &&
2003
- (instr->Bits(3, 0) == 0x0)) {
2004
- int32_t rs_val = get_register(rt);
2005
- set_s_register_from_sinteger(((vn<<1) | instr->NField()), rs_val);
2006
- } else if ((instr->Bit(20) == 0x1) &&
2007
- (instr->Bits(11, 8) == 0xA) &&
2008
- (instr->Bits(6, 5) == 0x0) &&
2009
- (instr->Bit(4) == 1) &&
2010
- (instr->Bits(3, 0) == 0x0)) {
2011
- int32_t int_value = get_sinteger_from_s_register(((vn<<1) |
2012
- instr->NField()));
2013
- set_register(rt, int_value);
2014
- } else {
2015
- UNIMPLEMENTED(); // Not used by V8.
2016
- }
2017
- }
2018
- }
2019
-
2020
-
2021
- // void Simulator::DecodeType6CoprocessorIns(Instr* instr)
2022
- // Decode Type 6 coprocessor instructions.
2023
- // Dm = vmov(Rt, Rt2)
2024
- // <Rt, Rt2> = vmov(Dm)
2025
- void Simulator::DecodeType6CoprocessorIns(Instr* instr) {
2026
- ASSERT((instr->TypeField() == 6));
2027
-
2028
- int rt = instr->RtField();
2029
- int rn = instr->RnField();
2030
- int vm = instr->VmField();
2031
-
2032
- if (instr->Bit(23) == 1) {
2033
- UNIMPLEMENTED();
2034
- } else if (instr->Bit(22) == 1) {
2035
- if ((instr->Bits(27, 24) == 0xC) &&
2036
- (instr->Bit(22) == 1) &&
2037
- (instr->Bits(11, 8) == 0xB) &&
2038
- (instr->Bits(7, 6) == 0x0) &&
2039
- (instr->Bit(4) == 1)) {
2040
- if (instr->Bit(20) == 0) {
2041
- int32_t rs_val = get_register(rt);
2042
- int32_t rn_val = get_register(rn);
2043
-
2044
- set_s_register_from_sinteger(2*vm, rs_val);
2045
- set_s_register_from_sinteger((2*vm+1), rn_val);
2046
-
2047
- } else if (instr->Bit(20) == 1) {
2048
- int32_t rt_int_value = get_sinteger_from_s_register(2*vm);
2049
- int32_t rn_int_value = get_sinteger_from_s_register(2*vm+1);
2050
-
2051
- set_register(rt, rt_int_value);
2052
- set_register(rn, rn_int_value);
2053
- }
2054
- } else {
2055
- UNIMPLEMENTED();
2056
- }
2057
- } else if (instr->Bit(21) == 1) {
2058
- UNIMPLEMENTED();
2059
- } else {
2060
- UNIMPLEMENTED();
2061
- }
2062
- }
2063
-
2064
-
2065
- // Executes the current instruction.
2066
- void Simulator::InstructionDecode(Instr* instr) {
2067
- pc_modified_ = false;
2068
- if (::v8::internal::FLAG_trace_sim) {
2069
- disasm::NameConverter converter;
2070
- disasm::Disassembler dasm(converter);
2071
- // use a reasonably large buffer
2072
- v8::internal::EmbeddedVector<char, 256> buffer;
2073
- dasm.InstructionDecode(buffer,
2074
- reinterpret_cast<byte*>(instr));
2075
- PrintF(" 0x%08x %s\n", instr, buffer.start());
2076
- }
2077
- if (instr->ConditionField() == special_condition) {
2078
- DecodeUnconditional(instr);
2079
- } else if (ConditionallyExecute(instr)) {
2080
- switch (instr->TypeField()) {
2081
- case 0:
2082
- case 1: {
2083
- DecodeType01(instr);
2084
- break;
2085
- }
2086
- case 2: {
2087
- DecodeType2(instr);
2088
- break;
2089
- }
2090
- case 3: {
2091
- DecodeType3(instr);
2092
- break;
2093
- }
2094
- case 4: {
2095
- DecodeType4(instr);
2096
- break;
2097
- }
2098
- case 5: {
2099
- DecodeType5(instr);
2100
- break;
2101
- }
2102
- case 6: {
2103
- DecodeType6(instr);
2104
- break;
2105
- }
2106
- case 7: {
2107
- DecodeType7(instr);
2108
- break;
2109
- }
2110
- default: {
2111
- UNIMPLEMENTED();
2112
- break;
2113
- }
2114
- }
2115
- }
2116
- if (!pc_modified_) {
2117
- set_register(pc, reinterpret_cast<int32_t>(instr) + Instr::kInstrSize);
2118
- }
2119
- }
2120
-
2121
-
2122
- void Simulator::Execute() {
2123
- // Get the PC to simulate. Cannot use the accessor here as we need the
2124
- // raw PC value and not the one used as input to arithmetic instructions.
2125
- int program_counter = get_pc();
2126
-
2127
- if (::v8::internal::FLAG_stop_sim_at == 0) {
2128
- // Fast version of the dispatch loop without checking whether the simulator
2129
- // should be stopping at a particular executed instruction.
2130
- while (program_counter != end_sim_pc) {
2131
- Instr* instr = reinterpret_cast<Instr*>(program_counter);
2132
- icount_++;
2133
- InstructionDecode(instr);
2134
- program_counter = get_pc();
2135
- }
2136
- } else {
2137
- // FLAG_stop_sim_at is at the non-default value. Stop in the debugger when
2138
- // we reach the particular instuction count.
2139
- while (program_counter != end_sim_pc) {
2140
- Instr* instr = reinterpret_cast<Instr*>(program_counter);
2141
- icount_++;
2142
- if (icount_ == ::v8::internal::FLAG_stop_sim_at) {
2143
- Debugger dbg(this);
2144
- dbg.Debug();
2145
- } else {
2146
- InstructionDecode(instr);
2147
- }
2148
- program_counter = get_pc();
2149
- }
2150
- }
2151
- }
2152
-
2153
-
2154
- int32_t Simulator::Call(byte* entry, int argument_count, ...) {
2155
- va_list parameters;
2156
- va_start(parameters, argument_count);
2157
- // Setup arguments
2158
-
2159
- // First four arguments passed in registers.
2160
- ASSERT(argument_count >= 4);
2161
- set_register(r0, va_arg(parameters, int32_t));
2162
- set_register(r1, va_arg(parameters, int32_t));
2163
- set_register(r2, va_arg(parameters, int32_t));
2164
- set_register(r3, va_arg(parameters, int32_t));
2165
-
2166
- // Remaining arguments passed on stack.
2167
- int original_stack = get_register(sp);
2168
- // Compute position of stack on entry to generated code.
2169
- int entry_stack = (original_stack - (argument_count - 4) * sizeof(int32_t));
2170
- if (OS::ActivationFrameAlignment() != 0) {
2171
- entry_stack &= -OS::ActivationFrameAlignment();
2172
- }
2173
- // Store remaining arguments on stack, from low to high memory.
2174
- intptr_t* stack_argument = reinterpret_cast<intptr_t*>(entry_stack);
2175
- for (int i = 4; i < argument_count; i++) {
2176
- stack_argument[i - 4] = va_arg(parameters, int32_t);
2177
- }
2178
- va_end(parameters);
2179
- set_register(sp, entry_stack);
2180
-
2181
- // Prepare to execute the code at entry
2182
- set_register(pc, reinterpret_cast<int32_t>(entry));
2183
- // Put down marker for end of simulation. The simulator will stop simulation
2184
- // when the PC reaches this value. By saving the "end simulation" value into
2185
- // the LR the simulation stops when returning to this call point.
2186
- set_register(lr, end_sim_pc);
2187
-
2188
- // Remember the values of callee-saved registers.
2189
- // The code below assumes that r9 is not used as sb (static base) in
2190
- // simulator code and therefore is regarded as a callee-saved register.
2191
- int32_t r4_val = get_register(r4);
2192
- int32_t r5_val = get_register(r5);
2193
- int32_t r6_val = get_register(r6);
2194
- int32_t r7_val = get_register(r7);
2195
- int32_t r8_val = get_register(r8);
2196
- int32_t r9_val = get_register(r9);
2197
- int32_t r10_val = get_register(r10);
2198
- int32_t r11_val = get_register(r11);
2199
-
2200
- // Setup the callee-saved registers with a known value. To be able to check
2201
- // that they are preserved properly across JS execution.
2202
- int32_t callee_saved_value = icount_;
2203
- set_register(r4, callee_saved_value);
2204
- set_register(r5, callee_saved_value);
2205
- set_register(r6, callee_saved_value);
2206
- set_register(r7, callee_saved_value);
2207
- set_register(r8, callee_saved_value);
2208
- set_register(r9, callee_saved_value);
2209
- set_register(r10, callee_saved_value);
2210
- set_register(r11, callee_saved_value);
2211
-
2212
- // Start the simulation
2213
- Execute();
2214
-
2215
- // Check that the callee-saved registers have been preserved.
2216
- CHECK_EQ(callee_saved_value, get_register(r4));
2217
- CHECK_EQ(callee_saved_value, get_register(r5));
2218
- CHECK_EQ(callee_saved_value, get_register(r6));
2219
- CHECK_EQ(callee_saved_value, get_register(r7));
2220
- CHECK_EQ(callee_saved_value, get_register(r8));
2221
- CHECK_EQ(callee_saved_value, get_register(r9));
2222
- CHECK_EQ(callee_saved_value, get_register(r10));
2223
- CHECK_EQ(callee_saved_value, get_register(r11));
2224
-
2225
- // Restore callee-saved registers with the original value.
2226
- set_register(r4, r4_val);
2227
- set_register(r5, r5_val);
2228
- set_register(r6, r6_val);
2229
- set_register(r7, r7_val);
2230
- set_register(r8, r8_val);
2231
- set_register(r9, r9_val);
2232
- set_register(r10, r10_val);
2233
- set_register(r11, r11_val);
2234
-
2235
- // Pop stack passed arguments.
2236
- CHECK_EQ(entry_stack, get_register(sp));
2237
- set_register(sp, original_stack);
2238
-
2239
- int32_t result = get_register(r0);
2240
- return result;
2241
- }
2242
-
2243
-
2244
- uintptr_t Simulator::PushAddress(uintptr_t address) {
2245
- int new_sp = get_register(sp) - sizeof(uintptr_t);
2246
- uintptr_t* stack_slot = reinterpret_cast<uintptr_t*>(new_sp);
2247
- *stack_slot = address;
2248
- set_register(sp, new_sp);
2249
- return new_sp;
2250
- }
2251
-
2252
-
2253
- uintptr_t Simulator::PopAddress() {
2254
- int current_sp = get_register(sp);
2255
- uintptr_t* stack_slot = reinterpret_cast<uintptr_t*>(current_sp);
2256
- uintptr_t address = *stack_slot;
2257
- set_register(sp, current_sp + sizeof(uintptr_t));
2258
- return address;
2259
- }
2260
-
2261
-
2262
- } } // namespace assembler::arm
2263
-
2264
- #endif // !defined(__arm__)