rggen-systemverilog 0.32.0 → 0.33.0
Sign up to get free protection for your applications and to get access to all the features.
- checksums.yaml +4 -4
- data/LICENSE +1 -1
- data/README.md +1 -1
- data/lib/rggen/systemverilog/ral/bit_field/type/rof_rohw.rb +5 -0
- data/lib/rggen/systemverilog/ral/bit_field/type/rwc_rwhw_rws.rb +5 -0
- data/lib/rggen/systemverilog/ral.rb +2 -2
- data/lib/rggen/systemverilog/rtl/bit_field/type/{rol.erb → rohw.erb} +1 -1
- data/lib/rggen/systemverilog/rtl/bit_field/type/{rol.rb → rohw.rb} +5 -5
- data/lib/rggen/systemverilog/rtl/bit_field/type/rwhw.erb +19 -0
- data/lib/rggen/systemverilog/rtl/bit_field/type/rwhw.rb +30 -0
- data/lib/rggen/systemverilog/rtl/bit_field/type/rws.erb +5 -4
- data/lib/rggen/systemverilog/rtl/bit_field/type/rws.rb +0 -4
- data/lib/rggen/systemverilog/rtl.rb +2 -1
- data/lib/rggen/systemverilog/version.rb +1 -1
- metadata +9 -7
- data/lib/rggen/systemverilog/ral/bit_field/type/rof_rol.rb +0 -5
- data/lib/rggen/systemverilog/ral/bit_field/type/rwc_rws.rb +0 -5
checksums.yaml
CHANGED
@@ -1,7 +1,7 @@
|
|
1
1
|
---
|
2
2
|
SHA256:
|
3
|
-
metadata.gz:
|
4
|
-
data.tar.gz:
|
3
|
+
metadata.gz: 500b504bbd5f37dae70dc17dec068964232f48eb8df22a839730a1bd7ae3127d
|
4
|
+
data.tar.gz: cc255cc91600d54a8481b733fc80350b9b43a7d5f3dd9ea39cc4679bd9c1b6ab
|
5
5
|
SHA512:
|
6
|
-
metadata.gz:
|
7
|
-
data.tar.gz:
|
6
|
+
metadata.gz: 8317e0140621a104ec3290ba2db8380141b9c0fc0727574f0f056fbe2fd318730bbfea2521c61dfdbd92130d4363b8f3258fce187405f3f67340eb872fbfa55c
|
7
|
+
data.tar.gz: eb80eba307d0d6c3ee3c94f9e45cf2ca9b7dd19709b69868b2616851bfda3ea5848f96291742e990e135397e2e7d170a2fb420712d4ac226231b54a6a447a2dc
|
data/LICENSE
CHANGED
@@ -1,6 +1,6 @@
|
|
1
1
|
The MIT License (MIT)
|
2
2
|
|
3
|
-
Copyright (c) 2019-
|
3
|
+
Copyright (c) 2019-2024 Taichi Ishitani
|
4
4
|
|
5
5
|
Permission is hereby granted, free of charge, to any person obtaining a copy
|
6
6
|
of this software and associated documentation files (the "Software"), to deal
|
data/README.md
CHANGED
@@ -34,7 +34,7 @@ Feedbacks, bug reports, questions and etc. are wellcome! You can post them by us
|
|
34
34
|
|
35
35
|
## Copyright & License
|
36
36
|
|
37
|
-
Copyright © 2019-
|
37
|
+
Copyright © 2019-2024 Taichi Ishitani. RgGen::SystemVerilog is licensed under the [MIT License](https://opensource.org/licenses/MIT), see [LICENSE](LICENSE) for futher details.
|
38
38
|
|
39
39
|
## Code of Conduct
|
40
40
|
|
@@ -23,11 +23,11 @@ RgGen.setup_plugin :'rggen-sv-ral' do |plugin|
|
|
23
23
|
'ral/register/type/indirect',
|
24
24
|
'ral/bit_field/type',
|
25
25
|
'ral/bit_field/type/custom',
|
26
|
-
'ral/bit_field/type/
|
26
|
+
'ral/bit_field/type/rof_rohw',
|
27
27
|
'ral/bit_field/type/rotrg_rwtrg_wotrg',
|
28
28
|
'ral/bit_field/type/row0trg_row1trg_w0trg_w1trg',
|
29
29
|
'ral/bit_field/type/rowo_rowotrg',
|
30
|
-
'ral/bit_field/type/
|
30
|
+
'ral/bit_field/type/rwc_rwhw_rws',
|
31
31
|
'ral/bit_field/type/rwe_rwl'
|
32
32
|
]
|
33
33
|
end
|
@@ -9,7 +9,7 @@ rggen_bit_field #(
|
|
9
9
|
.o_write_trigger (),
|
10
10
|
.o_read_trigger (),
|
11
11
|
.i_sw_write_enable ('1),
|
12
|
-
.i_hw_write_enable (<%=
|
12
|
+
.i_hw_write_enable (<%= valid_signal %>),
|
13
13
|
.i_hw_write_data (<%= value_in[loop_variables] %>),
|
14
14
|
.i_hw_set ('0),
|
15
15
|
.i_hw_clear ('0),
|
@@ -1,11 +1,11 @@
|
|
1
1
|
# frozen_string_literal: true
|
2
2
|
|
3
|
-
RgGen.define_list_item_feature(:bit_field, :type, :
|
3
|
+
RgGen.define_list_item_feature(:bit_field, :type, :rohw) do
|
4
4
|
sv_rtl do
|
5
5
|
build do
|
6
6
|
unless bit_field.reference?
|
7
|
-
input :
|
8
|
-
name: "i_#{full_name}
|
7
|
+
input :valid, {
|
8
|
+
name: "i_#{full_name}_valid", width: 1,
|
9
9
|
array_size: array_size, array_format: array_port_format
|
10
10
|
}
|
11
11
|
end
|
@@ -23,8 +23,8 @@ RgGen.define_list_item_feature(:bit_field, :type, :rol) do
|
|
23
23
|
|
24
24
|
private
|
25
25
|
|
26
|
-
def
|
27
|
-
reference_bit_field ||
|
26
|
+
def valid_signal
|
27
|
+
reference_bit_field || valid[loop_variables]
|
28
28
|
end
|
29
29
|
end
|
30
30
|
end
|
@@ -0,0 +1,19 @@
|
|
1
|
+
rggen_bit_field #(
|
2
|
+
.WIDTH (<%= width %>),
|
3
|
+
.INITIAL_VALUE (<%= initial_value %>)
|
4
|
+
) u_bit_field (
|
5
|
+
.i_clk (<%= clock %>),
|
6
|
+
.i_rst_n (<%= reset %>),
|
7
|
+
.bit_field_if (<%= bit_field_if %>),
|
8
|
+
.o_write_trigger (),
|
9
|
+
.o_read_trigger (),
|
10
|
+
.i_sw_write_enable ('1),
|
11
|
+
.i_hw_write_enable (<%= valid_signal %>),
|
12
|
+
.i_hw_write_data (<%= value_in[loop_variables] %>),
|
13
|
+
.i_hw_set ('0),
|
14
|
+
.i_hw_clear ('0),
|
15
|
+
.i_value ('0),
|
16
|
+
.i_mask ('1),
|
17
|
+
.o_value (<%= value_out[loop_variables] %>),
|
18
|
+
.o_value_unmasked ()
|
19
|
+
);
|
@@ -0,0 +1,30 @@
|
|
1
|
+
# frozen_string_literal: true
|
2
|
+
|
3
|
+
RgGen.define_list_item_feature(:bit_field, :type, :rwhw) do
|
4
|
+
sv_rtl do
|
5
|
+
build do
|
6
|
+
unless bit_field.reference?
|
7
|
+
input :valid, {
|
8
|
+
name: "i_#{full_name}_valid", width: 1,
|
9
|
+
array_size: array_size, array_format: array_port_format
|
10
|
+
}
|
11
|
+
end
|
12
|
+
input :value_in, {
|
13
|
+
name: "i_#{full_name}", width: width,
|
14
|
+
array_size: array_size, array_format: array_port_format
|
15
|
+
}
|
16
|
+
output :value_out, {
|
17
|
+
name: "o_#{full_name}", width: width,
|
18
|
+
array_size: array_size, array_format: array_port_format
|
19
|
+
}
|
20
|
+
end
|
21
|
+
|
22
|
+
main_code :bit_field, from_template: true
|
23
|
+
|
24
|
+
private
|
25
|
+
|
26
|
+
def valid_signal
|
27
|
+
reference_bit_field || valid[loop_variables]
|
28
|
+
end
|
29
|
+
end
|
30
|
+
end
|
@@ -1,6 +1,7 @@
|
|
1
1
|
rggen_bit_field #(
|
2
2
|
.WIDTH (<%= width %>),
|
3
|
-
.INITIAL_VALUE (<%= initial_value %>)
|
3
|
+
.INITIAL_VALUE (<%= initial_value %>),
|
4
|
+
.HW_SET_WIDTH (1)
|
4
5
|
) u_bit_field (
|
5
6
|
.i_clk (<%= clock %>),
|
6
7
|
.i_rst_n (<%= reset %>),
|
@@ -8,9 +9,9 @@ rggen_bit_field #(
|
|
8
9
|
.o_write_trigger (),
|
9
10
|
.o_read_trigger (),
|
10
11
|
.i_sw_write_enable ('1),
|
11
|
-
.i_hw_write_enable (
|
12
|
-
.i_hw_write_data (
|
13
|
-
.i_hw_set (
|
12
|
+
.i_hw_write_enable ('0),
|
13
|
+
.i_hw_write_data ('0),
|
14
|
+
.i_hw_set (<%= set_signal %>),
|
14
15
|
.i_hw_clear ('0),
|
15
16
|
.i_value ('0),
|
16
17
|
.i_mask ('1),
|
@@ -9,10 +9,6 @@ RgGen.define_list_item_feature(:bit_field, :type, :rws) do
|
|
9
9
|
array_size: array_size, array_format: array_port_format
|
10
10
|
}
|
11
11
|
end
|
12
|
-
input :value_in, {
|
13
|
-
name: "i_#{full_name}", width: width,
|
14
|
-
array_size: array_size, array_format: array_port_format
|
15
|
-
}
|
16
12
|
output :value_out, {
|
17
13
|
name: "o_#{full_name}", width: width,
|
18
14
|
array_size: array_size, array_format: array_port_format
|
@@ -38,13 +38,14 @@ RgGen.setup_plugin :'rggen-sv-rtl' do |plugin|
|
|
38
38
|
'rtl/bit_field/type/rc_w0c_w1c_wc_woc',
|
39
39
|
'rtl/bit_field/type/ro_rotrg',
|
40
40
|
'rtl/bit_field/type/rof',
|
41
|
-
'rtl/bit_field/type/
|
41
|
+
'rtl/bit_field/type/rohw',
|
42
42
|
'rtl/bit_field/type/row0trg_row1trg',
|
43
43
|
'rtl/bit_field/type/rowo_rowotrg',
|
44
44
|
'rtl/bit_field/type/rs_w0s_w1s_ws_wos',
|
45
45
|
'rtl/bit_field/type/rw_rwtrg_w1',
|
46
46
|
'rtl/bit_field/type/rwc',
|
47
47
|
'rtl/bit_field/type/rwe_rwl',
|
48
|
+
'rtl/bit_field/type/rwhw',
|
48
49
|
'rtl/bit_field/type/rws',
|
49
50
|
'rtl/bit_field/type/w0crs_w0src_w1crs_w1src_wcrs_wsrc',
|
50
51
|
'rtl/bit_field/type/w0t_w1t',
|
metadata
CHANGED
@@ -1,14 +1,14 @@
|
|
1
1
|
--- !ruby/object:Gem::Specification
|
2
2
|
name: rggen-systemverilog
|
3
3
|
version: !ruby/object:Gem::Version
|
4
|
-
version: 0.
|
4
|
+
version: 0.33.0
|
5
5
|
platform: ruby
|
6
6
|
authors:
|
7
7
|
- Taichi Ishitani
|
8
8
|
autorequire:
|
9
9
|
bindir: bin
|
10
10
|
cert_chain: []
|
11
|
-
date:
|
11
|
+
date: 2024-01-22 00:00:00.000000000 Z
|
12
12
|
dependencies: []
|
13
13
|
description: 'SystemVerilog RTL and UVM RAL model generators for RgGen.
|
14
14
|
|
@@ -42,11 +42,11 @@ files:
|
|
42
42
|
- lib/rggen/systemverilog/ral.rb
|
43
43
|
- lib/rggen/systemverilog/ral/bit_field/type.rb
|
44
44
|
- lib/rggen/systemverilog/ral/bit_field/type/custom.rb
|
45
|
-
- lib/rggen/systemverilog/ral/bit_field/type/
|
45
|
+
- lib/rggen/systemverilog/ral/bit_field/type/rof_rohw.rb
|
46
46
|
- lib/rggen/systemverilog/ral/bit_field/type/rotrg_rwtrg_wotrg.rb
|
47
47
|
- lib/rggen/systemverilog/ral/bit_field/type/row0trg_row1trg_w0trg_w1trg.rb
|
48
48
|
- lib/rggen/systemverilog/ral/bit_field/type/rowo_rowotrg.rb
|
49
|
-
- lib/rggen/systemverilog/ral/bit_field/type/
|
49
|
+
- lib/rggen/systemverilog/ral/bit_field/type/rwc_rwhw_rws.rb
|
50
50
|
- lib/rggen/systemverilog/ral/bit_field/type/rwe_rwl.rb
|
51
51
|
- lib/rggen/systemverilog/ral/feature.rb
|
52
52
|
- lib/rggen/systemverilog/ral/register/type.rb
|
@@ -71,8 +71,8 @@ files:
|
|
71
71
|
- lib/rggen/systemverilog/rtl/bit_field/type/ro_rotrg.rb
|
72
72
|
- lib/rggen/systemverilog/rtl/bit_field/type/rof.erb
|
73
73
|
- lib/rggen/systemverilog/rtl/bit_field/type/rof.rb
|
74
|
-
- lib/rggen/systemverilog/rtl/bit_field/type/
|
75
|
-
- lib/rggen/systemverilog/rtl/bit_field/type/
|
74
|
+
- lib/rggen/systemverilog/rtl/bit_field/type/rohw.erb
|
75
|
+
- lib/rggen/systemverilog/rtl/bit_field/type/rohw.rb
|
76
76
|
- lib/rggen/systemverilog/rtl/bit_field/type/row0trg_row1trg.erb
|
77
77
|
- lib/rggen/systemverilog/rtl/bit_field/type/row0trg_row1trg.rb
|
78
78
|
- lib/rggen/systemverilog/rtl/bit_field/type/rowo_rowotrg.erb
|
@@ -85,6 +85,8 @@ files:
|
|
85
85
|
- lib/rggen/systemverilog/rtl/bit_field/type/rwc.rb
|
86
86
|
- lib/rggen/systemverilog/rtl/bit_field/type/rwe_rwl.erb
|
87
87
|
- lib/rggen/systemverilog/rtl/bit_field/type/rwe_rwl.rb
|
88
|
+
- lib/rggen/systemverilog/rtl/bit_field/type/rwhw.erb
|
89
|
+
- lib/rggen/systemverilog/rtl/bit_field/type/rwhw.rb
|
88
90
|
- lib/rggen/systemverilog/rtl/bit_field/type/rws.erb
|
89
91
|
- lib/rggen/systemverilog/rtl/bit_field/type/rws.rb
|
90
92
|
- lib/rggen/systemverilog/rtl/bit_field/type/w0crs_w0src_w1crs_w1src_wcrs_wsrc.erb
|
@@ -155,5 +157,5 @@ requirements: []
|
|
155
157
|
rubygems_version: 3.5.3
|
156
158
|
signing_key:
|
157
159
|
specification_version: 4
|
158
|
-
summary: rggen-systemverilog-0.
|
160
|
+
summary: rggen-systemverilog-0.33.0
|
159
161
|
test_files: []
|