tinygrad 0.10.2__py3-none-any.whl → 0.11.0__py3-none-any.whl

This diff represents the content of publicly available package versions that have been released to one of the supported registries. The information contained in this diff is provided for informational purposes only and reflects changes between package versions as they appear in their respective public registries.
Files changed (131) hide show
  1. tinygrad/__init__.py +1 -1
  2. tinygrad/apps/llm.py +206 -0
  3. tinygrad/codegen/__init__.py +116 -0
  4. tinygrad/codegen/devectorizer.py +315 -172
  5. tinygrad/codegen/expander.py +8 -16
  6. tinygrad/codegen/gpudims.py +89 -0
  7. tinygrad/codegen/linearize.py +205 -203
  8. tinygrad/codegen/lowerer.py +92 -139
  9. tinygrad/codegen/opt/__init__.py +38 -0
  10. tinygrad/codegen/opt/heuristic.py +125 -0
  11. tinygrad/codegen/opt/kernel.py +510 -0
  12. tinygrad/{engine → codegen/opt}/search.py +51 -35
  13. tinygrad/codegen/opt/swizzler.py +134 -0
  14. tinygrad/codegen/opt/tc.py +127 -0
  15. tinygrad/codegen/quantize.py +67 -0
  16. tinygrad/device.py +122 -132
  17. tinygrad/dtype.py +152 -35
  18. tinygrad/engine/jit.py +81 -54
  19. tinygrad/engine/memory.py +46 -27
  20. tinygrad/engine/realize.py +82 -41
  21. tinygrad/engine/schedule.py +70 -445
  22. tinygrad/frontend/__init__.py +0 -0
  23. tinygrad/frontend/onnx.py +1253 -0
  24. tinygrad/frontend/torch.py +5 -0
  25. tinygrad/gradient.py +19 -27
  26. tinygrad/helpers.py +95 -47
  27. tinygrad/nn/__init__.py +7 -8
  28. tinygrad/nn/optim.py +72 -41
  29. tinygrad/nn/state.py +37 -23
  30. tinygrad/renderer/__init__.py +40 -60
  31. tinygrad/renderer/cstyle.py +143 -128
  32. tinygrad/renderer/llvmir.py +113 -62
  33. tinygrad/renderer/ptx.py +50 -32
  34. tinygrad/renderer/wgsl.py +27 -23
  35. tinygrad/runtime/autogen/am/am.py +5861 -0
  36. tinygrad/runtime/autogen/am/pm4_nv.py +962 -0
  37. tinygrad/runtime/autogen/am/pm4_soc15.py +931 -0
  38. tinygrad/runtime/autogen/am/sdma_4_0_0.py +5209 -0
  39. tinygrad/runtime/autogen/am/sdma_4_4_2.py +5209 -0
  40. tinygrad/runtime/autogen/am/sdma_5_0_0.py +7103 -0
  41. tinygrad/runtime/autogen/am/sdma_6_0_0.py +8085 -0
  42. tinygrad/runtime/autogen/am/smu_v13_0_0.py +3068 -0
  43. tinygrad/runtime/autogen/am/smu_v14_0_2.py +3605 -0
  44. tinygrad/runtime/autogen/amd_gpu.py +1433 -67197
  45. tinygrad/runtime/autogen/comgr.py +35 -9
  46. tinygrad/runtime/autogen/comgr_3.py +906 -0
  47. tinygrad/runtime/autogen/cuda.py +2419 -494
  48. tinygrad/runtime/autogen/hsa.py +57 -16
  49. tinygrad/runtime/autogen/ib.py +7171 -0
  50. tinygrad/runtime/autogen/io_uring.py +917 -118
  51. tinygrad/runtime/autogen/kfd.py +748 -26
  52. tinygrad/runtime/autogen/libc.py +613 -218
  53. tinygrad/runtime/autogen/libusb.py +1643 -0
  54. tinygrad/runtime/autogen/nv/nv.py +8602 -0
  55. tinygrad/runtime/autogen/nv_gpu.py +7218 -2072
  56. tinygrad/runtime/autogen/opencl.py +2 -4
  57. tinygrad/runtime/autogen/sqtt.py +1789 -0
  58. tinygrad/runtime/autogen/vfio.py +3 -3
  59. tinygrad/runtime/autogen/webgpu.py +273 -264
  60. tinygrad/runtime/graph/cuda.py +3 -3
  61. tinygrad/runtime/graph/hcq.py +68 -29
  62. tinygrad/runtime/graph/metal.py +29 -13
  63. tinygrad/runtime/graph/remote.py +114 -0
  64. tinygrad/runtime/ops_amd.py +537 -320
  65. tinygrad/runtime/ops_cpu.py +108 -7
  66. tinygrad/runtime/ops_cuda.py +12 -14
  67. tinygrad/runtime/ops_disk.py +13 -10
  68. tinygrad/runtime/ops_dsp.py +47 -40
  69. tinygrad/runtime/ops_gpu.py +13 -11
  70. tinygrad/runtime/ops_hip.py +6 -9
  71. tinygrad/runtime/ops_llvm.py +35 -15
  72. tinygrad/runtime/ops_metal.py +29 -19
  73. tinygrad/runtime/ops_npy.py +5 -3
  74. tinygrad/runtime/ops_null.py +28 -0
  75. tinygrad/runtime/ops_nv.py +306 -234
  76. tinygrad/runtime/ops_python.py +62 -52
  77. tinygrad/runtime/ops_qcom.py +28 -39
  78. tinygrad/runtime/ops_remote.py +482 -0
  79. tinygrad/runtime/ops_webgpu.py +28 -28
  80. tinygrad/runtime/support/am/amdev.py +114 -249
  81. tinygrad/runtime/support/am/ip.py +211 -172
  82. tinygrad/runtime/support/amd.py +138 -0
  83. tinygrad/runtime/support/{compiler_hip.py → compiler_amd.py} +40 -8
  84. tinygrad/runtime/support/compiler_cuda.py +8 -11
  85. tinygrad/runtime/support/elf.py +2 -1
  86. tinygrad/runtime/support/hcq.py +184 -97
  87. tinygrad/runtime/support/ib.py +172 -0
  88. tinygrad/runtime/support/llvm.py +3 -4
  89. tinygrad/runtime/support/memory.py +251 -0
  90. tinygrad/runtime/support/nv/__init__.py +0 -0
  91. tinygrad/runtime/support/nv/ip.py +581 -0
  92. tinygrad/runtime/support/nv/nvdev.py +183 -0
  93. tinygrad/runtime/support/system.py +170 -0
  94. tinygrad/runtime/support/usb.py +268 -0
  95. tinygrad/runtime/support/webgpu.py +18 -0
  96. tinygrad/schedule/__init__.py +0 -0
  97. tinygrad/schedule/grouper.py +119 -0
  98. tinygrad/schedule/kernelize.py +368 -0
  99. tinygrad/schedule/multi.py +231 -0
  100. tinygrad/shape/shapetracker.py +40 -46
  101. tinygrad/shape/view.py +88 -52
  102. tinygrad/tensor.py +968 -542
  103. tinygrad/uop/__init__.py +117 -0
  104. tinygrad/{codegen/transcendental.py → uop/decompositions.py} +125 -38
  105. tinygrad/uop/mathtraits.py +169 -0
  106. tinygrad/uop/ops.py +1021 -0
  107. tinygrad/uop/spec.py +228 -0
  108. tinygrad/{codegen → uop}/symbolic.py +239 -216
  109. tinygrad/uop/upat.py +163 -0
  110. tinygrad/viz/assets/cdnjs.cloudflare.com/ajax/libs/highlight.js/11.10.0/languages/x86asm.min.js +19 -0
  111. tinygrad/viz/assets/d3js.org/d3.v7.min.js +2 -0
  112. tinygrad/viz/assets/dagrejs.github.io/project/dagre/latest/dagre.min.js +801 -0
  113. tinygrad/viz/index.html +203 -403
  114. tinygrad/viz/js/index.js +718 -0
  115. tinygrad/viz/js/worker.js +29 -0
  116. tinygrad/viz/serve.py +224 -102
  117. {tinygrad-0.10.2.dist-info → tinygrad-0.11.0.dist-info}/METADATA +24 -16
  118. tinygrad-0.11.0.dist-info/RECORD +141 -0
  119. {tinygrad-0.10.2.dist-info → tinygrad-0.11.0.dist-info}/WHEEL +1 -1
  120. tinygrad/codegen/kernel.py +0 -693
  121. tinygrad/engine/multi.py +0 -161
  122. tinygrad/ops.py +0 -1003
  123. tinygrad/runtime/ops_cloud.py +0 -220
  124. tinygrad/runtime/support/allocator.py +0 -94
  125. tinygrad/spec.py +0 -155
  126. tinygrad/viz/assets/d3js.org/d3.v5.min.js +0 -2
  127. tinygrad/viz/assets/dagrejs.github.io/project/dagre-d3/latest/dagre-d3.min.js +0 -4816
  128. tinygrad/viz/perfetto.html +0 -178
  129. tinygrad-0.10.2.dist-info/RECORD +0 -99
  130. {tinygrad-0.10.2.dist-info → tinygrad-0.11.0.dist-info/licenses}/LICENSE +0 -0
  131. {tinygrad-0.10.2.dist-info → tinygrad-0.11.0.dist-info}/top_level.txt +0 -0
@@ -0,0 +1,3068 @@
1
+ # mypy: ignore-errors
2
+ # -*- coding: utf-8 -*-
3
+ #
4
+ # TARGET arch is: []
5
+ # WORD_SIZE is: 8
6
+ # POINTER_SIZE is: 8
7
+ # LONGDOUBLE_SIZE is: 16
8
+ #
9
+ import ctypes
10
+
11
+
12
+ class AsDictMixin:
13
+ @classmethod
14
+ def as_dict(cls, self):
15
+ result = {}
16
+ if not isinstance(self, AsDictMixin):
17
+ # not a structure, assume it's already a python object
18
+ return self
19
+ if not hasattr(cls, "_fields_"):
20
+ return result
21
+ # sys.version_info >= (3, 5)
22
+ # for (field, *_) in cls._fields_: # noqa
23
+ for field_tuple in cls._fields_: # noqa
24
+ field = field_tuple[0]
25
+ if field.startswith('PADDING_'):
26
+ continue
27
+ value = getattr(self, field)
28
+ type_ = type(value)
29
+ if hasattr(value, "_length_") and hasattr(value, "_type_"):
30
+ # array
31
+ if not hasattr(type_, "as_dict"):
32
+ value = [v for v in value]
33
+ else:
34
+ type_ = type_._type_
35
+ value = [type_.as_dict(v) for v in value]
36
+ elif hasattr(value, "contents") and hasattr(value, "_type_"):
37
+ # pointer
38
+ try:
39
+ if not hasattr(type_, "as_dict"):
40
+ value = value.contents
41
+ else:
42
+ type_ = type_._type_
43
+ value = type_.as_dict(value.contents)
44
+ except ValueError:
45
+ # nullptr
46
+ value = None
47
+ elif isinstance(value, AsDictMixin):
48
+ # other structure
49
+ value = type_.as_dict(value)
50
+ result[field] = value
51
+ return result
52
+
53
+
54
+ class Structure(ctypes.Structure, AsDictMixin):
55
+
56
+ def __init__(self, *args, **kwds):
57
+ # We don't want to use positional arguments fill PADDING_* fields
58
+
59
+ args = dict(zip(self.__class__._field_names_(), args))
60
+ args.update(kwds)
61
+ super(Structure, self).__init__(**args)
62
+
63
+ @classmethod
64
+ def _field_names_(cls):
65
+ if hasattr(cls, '_fields_'):
66
+ return (f[0] for f in cls._fields_ if not f[0].startswith('PADDING'))
67
+ else:
68
+ return ()
69
+
70
+ @classmethod
71
+ def get_type(cls, field):
72
+ for f in cls._fields_:
73
+ if f[0] == field:
74
+ return f[1]
75
+ return None
76
+
77
+ @classmethod
78
+ def bind(cls, bound_fields):
79
+ fields = {}
80
+ for name, type_ in cls._fields_:
81
+ if hasattr(type_, "restype"):
82
+ if name in bound_fields:
83
+ if bound_fields[name] is None:
84
+ fields[name] = type_()
85
+ else:
86
+ # use a closure to capture the callback from the loop scope
87
+ fields[name] = (
88
+ type_((lambda callback: lambda *args: callback(*args))(
89
+ bound_fields[name]))
90
+ )
91
+ del bound_fields[name]
92
+ else:
93
+ # default callback implementation (does nothing)
94
+ try:
95
+ default_ = type_(0).restype().value
96
+ except TypeError:
97
+ default_ = None
98
+ fields[name] = type_((
99
+ lambda default_: lambda *args: default_)(default_))
100
+ else:
101
+ # not a callback function, use default initialization
102
+ if name in bound_fields:
103
+ fields[name] = bound_fields[name]
104
+ del bound_fields[name]
105
+ else:
106
+ fields[name] = type_()
107
+ if len(bound_fields) != 0:
108
+ raise ValueError(
109
+ "Cannot bind the following unknown callback(s) {}.{}".format(
110
+ cls.__name__, bound_fields.keys()
111
+ ))
112
+ return cls(**fields)
113
+
114
+
115
+ class Union(ctypes.Union, AsDictMixin):
116
+ pass
117
+
118
+
119
+
120
+ c_int128 = ctypes.c_ubyte*16
121
+ c_uint128 = c_int128
122
+ void = None
123
+ if ctypes.sizeof(ctypes.c_longdouble) == 16:
124
+ c_long_double_t = ctypes.c_longdouble
125
+ else:
126
+ c_long_double_t = ctypes.c_ubyte*16
127
+
128
+
129
+
130
+ SMU_V13_0_0_PPSMC_H = True # macro
131
+ PPSMC_VERSION = 0x1 # macro
132
+ DEBUGSMC_VERSION = 0x1 # macro
133
+ PPSMC_Result_OK = 0x1 # macro
134
+ PPSMC_Result_Failed = 0xFF # macro
135
+ PPSMC_Result_UnknownCmd = 0xFE # macro
136
+ PPSMC_Result_CmdRejectedPrereq = 0xFD # macro
137
+ PPSMC_Result_CmdRejectedBusy = 0xFC # macro
138
+ PPSMC_MSG_TestMessage = 0x1 # macro
139
+ PPSMC_MSG_GetSmuVersion = 0x2 # macro
140
+ PPSMC_MSG_GetDriverIfVersion = 0x3 # macro
141
+ PPSMC_MSG_SetAllowedFeaturesMaskLow = 0x4 # macro
142
+ PPSMC_MSG_SetAllowedFeaturesMaskHigh = 0x5 # macro
143
+ PPSMC_MSG_EnableAllSmuFeatures = 0x6 # macro
144
+ PPSMC_MSG_DisableAllSmuFeatures = 0x7 # macro
145
+ PPSMC_MSG_EnableSmuFeaturesLow = 0x8 # macro
146
+ PPSMC_MSG_EnableSmuFeaturesHigh = 0x9 # macro
147
+ PPSMC_MSG_DisableSmuFeaturesLow = 0xA # macro
148
+ PPSMC_MSG_DisableSmuFeaturesHigh = 0xB # macro
149
+ PPSMC_MSG_GetRunningSmuFeaturesLow = 0xC # macro
150
+ PPSMC_MSG_GetRunningSmuFeaturesHigh = 0xD # macro
151
+ PPSMC_MSG_SetDriverDramAddrHigh = 0xE # macro
152
+ PPSMC_MSG_SetDriverDramAddrLow = 0xF # macro
153
+ PPSMC_MSG_SetToolsDramAddrHigh = 0x10 # macro
154
+ PPSMC_MSG_SetToolsDramAddrLow = 0x11 # macro
155
+ PPSMC_MSG_TransferTableSmu2Dram = 0x12 # macro
156
+ PPSMC_MSG_TransferTableDram2Smu = 0x13 # macro
157
+ PPSMC_MSG_UseDefaultPPTable = 0x14 # macro
158
+ PPSMC_MSG_EnterBaco = 0x15 # macro
159
+ PPSMC_MSG_ExitBaco = 0x16 # macro
160
+ PPSMC_MSG_ArmD3 = 0x17 # macro
161
+ PPSMC_MSG_BacoAudioD3PME = 0x18 # macro
162
+ PPSMC_MSG_SetSoftMinByFreq = 0x19 # macro
163
+ PPSMC_MSG_SetSoftMaxByFreq = 0x1A # macro
164
+ PPSMC_MSG_SetHardMinByFreq = 0x1B # macro
165
+ PPSMC_MSG_SetHardMaxByFreq = 0x1C # macro
166
+ PPSMC_MSG_GetMinDpmFreq = 0x1D # macro
167
+ PPSMC_MSG_GetMaxDpmFreq = 0x1E # macro
168
+ PPSMC_MSG_GetDpmFreqByIndex = 0x1F # macro
169
+ PPSMC_MSG_OverridePcieParameters = 0x20 # macro
170
+ PPSMC_MSG_DramLogSetDramAddrHigh = 0x21 # macro
171
+ PPSMC_MSG_DramLogSetDramAddrLow = 0x22 # macro
172
+ PPSMC_MSG_DramLogSetDramSize = 0x23 # macro
173
+ PPSMC_MSG_SetWorkloadMask = 0x24 # macro
174
+ PPSMC_MSG_GetVoltageByDpm = 0x25 # macro
175
+ PPSMC_MSG_SetVideoFps = 0x26 # macro
176
+ PPSMC_MSG_GetDcModeMaxDpmFreq = 0x27 # macro
177
+ PPSMC_MSG_AllowGfxOff = 0x28 # macro
178
+ PPSMC_MSG_DisallowGfxOff = 0x29 # macro
179
+ PPSMC_MSG_PowerUpVcn = 0x2A # macro
180
+ PPSMC_MSG_PowerDownVcn = 0x2B # macro
181
+ PPSMC_MSG_PowerUpJpeg = 0x2C # macro
182
+ PPSMC_MSG_PowerDownJpeg = 0x2D # macro
183
+ PPSMC_MSG_PrepareMp1ForUnload = 0x2E # macro
184
+ PPSMC_MSG_Mode1Reset = 0x2F # macro
185
+ PPSMC_MSG_Mode2Reset = 0x4F # macro
186
+ PPSMC_MSG_SetSystemVirtualDramAddrHigh = 0x30 # macro
187
+ PPSMC_MSG_SetSystemVirtualDramAddrLow = 0x31 # macro
188
+ PPSMC_MSG_SetPptLimit = 0x32 # macro
189
+ PPSMC_MSG_GetPptLimit = 0x33 # macro
190
+ PPSMC_MSG_ReenableAcDcInterrupt = 0x34 # macro
191
+ PPSMC_MSG_NotifyPowerSource = 0x35 # macro
192
+ PPSMC_MSG_RunDcBtc = 0x36 # macro
193
+ PPSMC_MSG_GetDebugData = 0x37 # macro
194
+ PPSMC_MSG_SetTemperatureInputSelect = 0x38 # macro
195
+ PPSMC_MSG_SetFwDstatesMask = 0x39 # macro
196
+ PPSMC_MSG_SetThrottlerMask = 0x3A # macro
197
+ PPSMC_MSG_SetExternalClientDfCstateAllow = 0x3B # macro
198
+ PPSMC_MSG_SetMGpuFanBoostLimitRpm = 0x3C # macro
199
+ PPSMC_MSG_DumpSTBtoDram = 0x3D # macro
200
+ PPSMC_MSG_STBtoDramLogSetDramAddrHigh = 0x3E # macro
201
+ PPSMC_MSG_STBtoDramLogSetDramAddrLow = 0x3F # macro
202
+ PPSMC_MSG_STBtoDramLogSetDramSize = 0x40 # macro
203
+ PPSMC_MSG_SetGpoAllow = 0x41 # macro
204
+ PPSMC_MSG_AllowGfxDcs = 0x42 # macro
205
+ PPSMC_MSG_DisallowGfxDcs = 0x43 # macro
206
+ PPSMC_MSG_EnableAudioStutterWA = 0x44 # macro
207
+ PPSMC_MSG_PowerUpUmsch = 0x45 # macro
208
+ PPSMC_MSG_PowerDownUmsch = 0x46 # macro
209
+ PPSMC_MSG_SetDcsArch = 0x47 # macro
210
+ PPSMC_MSG_TriggerVFFLR = 0x48 # macro
211
+ PPSMC_MSG_SetNumBadMemoryPagesRetired = 0x49 # macro
212
+ PPSMC_MSG_SetBadMemoryPagesRetiredFlagsPerChannel = 0x4A # macro
213
+ PPSMC_MSG_SetPriorityDeltaGain = 0x4B # macro
214
+ PPSMC_MSG_AllowIHHostInterrupt = 0x4C # macro
215
+ PPSMC_MSG_DALNotPresent = 0x4E # macro
216
+ PPSMC_MSG_EnableUCLKShadow = 0x51 # macro
217
+ PPSMC_Message_Count = 0x52 # macro
218
+ DEBUGSMC_MSG_TestMessage = 0x1 # macro
219
+ DEBUGSMC_MSG_GetDebugData = 0x2 # macro
220
+ DEBUGSMC_MSG_DebugDumpExit = 0x3 # macro
221
+ DEBUGSMC_Message_Count = 0x4 # macro
222
+ SMU13_DRIVER_IF_V13_0_0_H = True # macro
223
+ int32_t = True # macro
224
+ uint32_t = True # macro
225
+ int8_t = True # macro
226
+ uint8_t = True # macro
227
+ uint16_t = True # macro
228
+ int16_t = True # macro
229
+ uint64_t = True # macro
230
+ bool = True # macro
231
+ SMU13_0_0_DRIVER_IF_VERSION = 0x3D # macro
232
+ PPTABLE_VERSION = 0x2B # macro
233
+ NUM_GFXCLK_DPM_LEVELS = 16 # macro
234
+ NUM_SOCCLK_DPM_LEVELS = 8 # macro
235
+ NUM_MP0CLK_DPM_LEVELS = 2 # macro
236
+ NUM_DCLK_DPM_LEVELS = 8 # macro
237
+ NUM_VCLK_DPM_LEVELS = 8 # macro
238
+ NUM_DISPCLK_DPM_LEVELS = 8 # macro
239
+ NUM_DPPCLK_DPM_LEVELS = 8 # macro
240
+ NUM_DPREFCLK_DPM_LEVELS = 8 # macro
241
+ NUM_DCFCLK_DPM_LEVELS = 8 # macro
242
+ NUM_DTBCLK_DPM_LEVELS = 8 # macro
243
+ NUM_UCLK_DPM_LEVELS = 4 # macro
244
+ NUM_LINK_LEVELS = 3 # macro
245
+ NUM_FCLK_DPM_LEVELS = 8 # macro
246
+ NUM_OD_FAN_MAX_POINTS = 6 # macro
247
+ FEATURE_FW_DATA_READ_BIT = 0 # macro
248
+ FEATURE_DPM_GFXCLK_BIT = 1 # macro
249
+ FEATURE_DPM_GFX_POWER_OPTIMIZER_BIT = 2 # macro
250
+ FEATURE_DPM_UCLK_BIT = 3 # macro
251
+ FEATURE_DPM_FCLK_BIT = 4 # macro
252
+ FEATURE_DPM_SOCCLK_BIT = 5 # macro
253
+ FEATURE_DPM_MP0CLK_BIT = 6 # macro
254
+ FEATURE_DPM_LINK_BIT = 7 # macro
255
+ FEATURE_DPM_DCN_BIT = 8 # macro
256
+ FEATURE_VMEMP_SCALING_BIT = 9 # macro
257
+ FEATURE_VDDIO_MEM_SCALING_BIT = 10 # macro
258
+ FEATURE_DS_GFXCLK_BIT = 11 # macro
259
+ FEATURE_DS_SOCCLK_BIT = 12 # macro
260
+ FEATURE_DS_FCLK_BIT = 13 # macro
261
+ FEATURE_DS_LCLK_BIT = 14 # macro
262
+ FEATURE_DS_DCFCLK_BIT = 15 # macro
263
+ FEATURE_DS_UCLK_BIT = 16 # macro
264
+ FEATURE_GFX_ULV_BIT = 17 # macro
265
+ FEATURE_FW_DSTATE_BIT = 18 # macro
266
+ FEATURE_GFXOFF_BIT = 19 # macro
267
+ FEATURE_BACO_BIT = 20 # macro
268
+ FEATURE_MM_DPM_BIT = 21 # macro
269
+ FEATURE_SOC_MPCLK_DS_BIT = 22 # macro
270
+ FEATURE_BACO_MPCLK_DS_BIT = 23 # macro
271
+ FEATURE_THROTTLERS_BIT = 24 # macro
272
+ FEATURE_SMARTSHIFT_BIT = 25 # macro
273
+ FEATURE_GTHR_BIT = 26 # macro
274
+ FEATURE_ACDC_BIT = 27 # macro
275
+ FEATURE_VR0HOT_BIT = 28 # macro
276
+ FEATURE_FW_CTF_BIT = 29 # macro
277
+ FEATURE_FAN_CONTROL_BIT = 30 # macro
278
+ FEATURE_GFX_DCS_BIT = 31 # macro
279
+ FEATURE_GFX_READ_MARGIN_BIT = 32 # macro
280
+ FEATURE_LED_DISPLAY_BIT = 33 # macro
281
+ FEATURE_GFXCLK_SPREAD_SPECTRUM_BIT = 34 # macro
282
+ FEATURE_OUT_OF_BAND_MONITOR_BIT = 35 # macro
283
+ FEATURE_OPTIMIZED_VMIN_BIT = 36 # macro
284
+ FEATURE_GFX_IMU_BIT = 37 # macro
285
+ FEATURE_BOOT_TIME_CAL_BIT = 38 # macro
286
+ FEATURE_GFX_PCC_DFLL_BIT = 39 # macro
287
+ FEATURE_SOC_CG_BIT = 40 # macro
288
+ FEATURE_DF_CSTATE_BIT = 41 # macro
289
+ FEATURE_GFX_EDC_BIT = 42 # macro
290
+ FEATURE_BOOT_POWER_OPT_BIT = 43 # macro
291
+ FEATURE_CLOCK_POWER_DOWN_BYPASS_BIT = 44 # macro
292
+ FEATURE_DS_VCN_BIT = 45 # macro
293
+ FEATURE_BACO_CG_BIT = 46 # macro
294
+ FEATURE_MEM_TEMP_READ_BIT = 47 # macro
295
+ FEATURE_ATHUB_MMHUB_PG_BIT = 48 # macro
296
+ FEATURE_SOC_PCC_BIT = 49 # macro
297
+ FEATURE_EDC_PWRBRK_BIT = 50 # macro
298
+ FEATURE_BOMXCO_SVI3_PROG_BIT = 51 # macro
299
+ FEATURE_SPARE_52_BIT = 52 # macro
300
+ FEATURE_SPARE_53_BIT = 53 # macro
301
+ FEATURE_SPARE_54_BIT = 54 # macro
302
+ FEATURE_SPARE_55_BIT = 55 # macro
303
+ FEATURE_SPARE_56_BIT = 56 # macro
304
+ FEATURE_SPARE_57_BIT = 57 # macro
305
+ FEATURE_SPARE_58_BIT = 58 # macro
306
+ FEATURE_SPARE_59_BIT = 59 # macro
307
+ FEATURE_SPARE_60_BIT = 60 # macro
308
+ FEATURE_SPARE_61_BIT = 61 # macro
309
+ FEATURE_SPARE_62_BIT = 62 # macro
310
+ FEATURE_SPARE_63_BIT = 63 # macro
311
+ NUM_FEATURES = 64 # macro
312
+ ALLOWED_FEATURE_CTRL_DEFAULT = 0xFFFFFFFFFFFFFFFF # macro
313
+ ALLOWED_FEATURE_CTRL_SCPM = ((1<<1)|(1<<2)|(1<<3)|(1<<4)|(1<<5)|(1<<6)|(1<<7)|(1<<8)|(1<<11)|(1<<12)|(1<<13)|(1<<14)|(1<<15)|(1<<16)|(1<<45)) # macro
314
+ DEBUG_OVERRIDE_DISABLE_VOLT_LINK_VCN_FCLK = 0x00000001 # macro
315
+ DEBUG_OVERRIDE_DISABLE_VOLT_LINK_DCN_FCLK = 0x00000002 # macro
316
+ DEBUG_OVERRIDE_DISABLE_VOLT_LINK_MP0_FCLK = 0x00000004 # macro
317
+ DEBUG_OVERRIDE_DISABLE_VOLT_LINK_VCN_DCFCLK = 0x00000008 # macro
318
+ DEBUG_OVERRIDE_DISABLE_FAST_FCLK_TIMER = 0x00000010 # macro
319
+ DEBUG_OVERRIDE_DISABLE_VCN_PG = 0x00000020 # macro
320
+ DEBUG_OVERRIDE_DISABLE_FMAX_VMAX = 0x00000040 # macro
321
+ DEBUG_OVERRIDE_DISABLE_IMU_FW_CHECKS = 0x00000080 # macro
322
+ DEBUG_OVERRIDE_DISABLE_D0i2_REENTRY_HSR_TIMER_CHECK = 0x00000100 # macro
323
+ DEBUG_OVERRIDE_DISABLE_DFLL = 0x00000200 # macro
324
+ DEBUG_OVERRIDE_ENABLE_RLC_VF_BRINGUP_MODE = 0x00000400 # macro
325
+ DEBUG_OVERRIDE_DFLL_MASTER_MODE = 0x00000800 # macro
326
+ DEBUG_OVERRIDE_ENABLE_PROFILING_MODE = 0x00001000 # macro
327
+ VR_MAPPING_VR_SELECT_MASK = 0x01 # macro
328
+ VR_MAPPING_VR_SELECT_SHIFT = 0x00 # macro
329
+ VR_MAPPING_PLANE_SELECT_MASK = 0x02 # macro
330
+ VR_MAPPING_PLANE_SELECT_SHIFT = 0x01 # macro
331
+ PSI_SEL_VR0_PLANE0_PSI0 = 0x01 # macro
332
+ PSI_SEL_VR0_PLANE0_PSI1 = 0x02 # macro
333
+ PSI_SEL_VR0_PLANE1_PSI0 = 0x04 # macro
334
+ PSI_SEL_VR0_PLANE1_PSI1 = 0x08 # macro
335
+ PSI_SEL_VR1_PLANE0_PSI0 = 0x10 # macro
336
+ PSI_SEL_VR1_PLANE0_PSI1 = 0x20 # macro
337
+ PSI_SEL_VR1_PLANE1_PSI0 = 0x40 # macro
338
+ PSI_SEL_VR1_PLANE1_PSI1 = 0x80 # macro
339
+ THROTTLER_TEMP_EDGE_BIT = 0 # macro
340
+ THROTTLER_TEMP_HOTSPOT_BIT = 1 # macro
341
+ THROTTLER_TEMP_HOTSPOT_G_BIT = 2 # macro
342
+ THROTTLER_TEMP_HOTSPOT_M_BIT = 3 # macro
343
+ THROTTLER_TEMP_MEM_BIT = 4 # macro
344
+ THROTTLER_TEMP_VR_GFX_BIT = 5 # macro
345
+ THROTTLER_TEMP_VR_MEM0_BIT = 6 # macro
346
+ THROTTLER_TEMP_VR_MEM1_BIT = 7 # macro
347
+ THROTTLER_TEMP_VR_SOC_BIT = 8 # macro
348
+ THROTTLER_TEMP_VR_U_BIT = 9 # macro
349
+ THROTTLER_TEMP_LIQUID0_BIT = 10 # macro
350
+ THROTTLER_TEMP_LIQUID1_BIT = 11 # macro
351
+ THROTTLER_TEMP_PLX_BIT = 12 # macro
352
+ THROTTLER_TDC_GFX_BIT = 13 # macro
353
+ THROTTLER_TDC_SOC_BIT = 14 # macro
354
+ THROTTLER_TDC_U_BIT = 15 # macro
355
+ THROTTLER_PPT0_BIT = 16 # macro
356
+ THROTTLER_PPT1_BIT = 17 # macro
357
+ THROTTLER_PPT2_BIT = 18 # macro
358
+ THROTTLER_PPT3_BIT = 19 # macro
359
+ THROTTLER_FIT_BIT = 20 # macro
360
+ THROTTLER_GFX_APCC_PLUS_BIT = 21 # macro
361
+ THROTTLER_COUNT = 22 # macro
362
+ FW_DSTATE_SOC_ULV_BIT = 0 # macro
363
+ FW_DSTATE_G6_HSR_BIT = 1 # macro
364
+ FW_DSTATE_G6_PHY_VMEMP_OFF_BIT = 2 # macro
365
+ FW_DSTATE_SMN_DS_BIT = 3 # macro
366
+ FW_DSTATE_MP1_WHISPER_MODE_BIT = 4 # macro
367
+ FW_DSTATE_SOC_LIV_MIN_BIT = 5 # macro
368
+ FW_DSTATE_SOC_PLL_PWRDN_BIT = 6 # macro
369
+ FW_DSTATE_MEM_PLL_PWRDN_BIT = 7 # macro
370
+ FW_DSTATE_MALL_ALLOC_BIT = 8 # macro
371
+ FW_DSTATE_MEM_PSI_BIT = 9 # macro
372
+ FW_DSTATE_HSR_NON_STROBE_BIT = 10 # macro
373
+ FW_DSTATE_MP0_ENTER_WFI_BIT = 11 # macro
374
+ FW_DSTATE_U_ULV_BIT = 12 # macro
375
+ FW_DSTATE_MALL_FLUSH_BIT = 13 # macro
376
+ FW_DSTATE_SOC_PSI_BIT = 14 # macro
377
+ FW_DSTATE_U_PSI_BIT = 15 # macro
378
+ FW_DSTATE_UCP_DS_BIT = 16 # macro
379
+ FW_DSTATE_CSRCLK_DS_BIT = 17 # macro
380
+ FW_DSTATE_MMHUB_INTERLOCK_BIT = 18 # macro
381
+ FW_DSTATE_D0i3_2_QUIET_FW_BIT = 19 # macro
382
+ FW_DSTATE_CLDO_PRG_BIT = 20 # macro
383
+ FW_DSTATE_DF_PLL_PWRDN_BIT = 21 # macro
384
+ FW_DSTATE_U_LOW_PWR_MODE_EN_BIT = 22 # macro
385
+ FW_DSTATE_GFX_PSI6_BIT = 23 # macro
386
+ FW_DSTATE_GFX_VR_PWR_STAGE_BIT = 24 # macro
387
+ LED_DISPLAY_GFX_DPM_BIT = 0 # macro
388
+ LED_DISPLAY_PCIE_BIT = 1 # macro
389
+ LED_DISPLAY_ERROR_BIT = 2 # macro
390
+ MEM_TEMP_READ_OUT_OF_BAND_BIT = 0 # macro
391
+ MEM_TEMP_READ_IN_BAND_REFRESH_BIT = 1 # macro
392
+ MEM_TEMP_READ_IN_BAND_DUMMY_PSTATE_BIT = 2 # macro
393
+ NUM_I2C_CONTROLLERS = 8 # macro
394
+ I2C_CONTROLLER_ENABLED = 1 # macro
395
+ I2C_CONTROLLER_DISABLED = 0 # macro
396
+ MAX_SW_I2C_COMMANDS = 24 # macro
397
+ CMDCONFIG_STOP_BIT = 0 # macro
398
+ CMDCONFIG_RESTART_BIT = 1 # macro
399
+ CMDCONFIG_READWRITE_BIT = 2 # macro
400
+ CMDCONFIG_STOP_MASK = (1<<0) # macro
401
+ CMDCONFIG_RESTART_MASK = (1<<1) # macro
402
+ CMDCONFIG_READWRITE_MASK = (1<<2) # macro
403
+ PP_NUM_RTAVFS_PWL_ZONES = 5 # macro
404
+ PP_OD_FEATURE_GFX_VF_CURVE_BIT = 0 # macro
405
+ PP_OD_FEATURE_PPT_BIT = 2 # macro
406
+ PP_OD_FEATURE_FAN_CURVE_BIT = 3 # macro
407
+ PP_OD_FEATURE_GFXCLK_BIT = 7 # macro
408
+ PP_OD_FEATURE_UCLK_BIT = 8 # macro
409
+ PP_OD_FEATURE_ZERO_FAN_BIT = 9 # macro
410
+ PP_OD_FEATURE_TEMPERATURE_BIT = 10 # macro
411
+ PP_OD_FEATURE_COUNT = 13 # macro
412
+ PP_NUM_OD_VF_CURVE_POINTS = 5 + 1 # macro
413
+ INVALID_BOARD_GPIO = 0xFF # macro
414
+ MARKETING_BASE_CLOCKS = 0 # macro
415
+ MARKETING_GAME_CLOCKS = 1 # macro
416
+ MARKETING_BOOST_CLOCKS = 2 # macro
417
+ NUM_WM_RANGES = 4 # macro
418
+ WORKLOAD_PPLIB_DEFAULT_BIT = 0 # macro
419
+ WORKLOAD_PPLIB_FULL_SCREEN_3D_BIT = 1 # macro
420
+ WORKLOAD_PPLIB_POWER_SAVING_BIT = 2 # macro
421
+ WORKLOAD_PPLIB_VIDEO_BIT = 3 # macro
422
+ WORKLOAD_PPLIB_VR_BIT = 4 # macro
423
+ WORKLOAD_PPLIB_COMPUTE_BIT = 5 # macro
424
+ WORKLOAD_PPLIB_CUSTOM_BIT = 6 # macro
425
+ WORKLOAD_PPLIB_WINDOW_3D_BIT = 7 # macro
426
+ WORKLOAD_PPLIB_COUNT = 8 # macro
427
+ TABLE_TRANSFER_OK = 0x0 # macro
428
+ TABLE_TRANSFER_FAILED = 0xFF # macro
429
+ TABLE_TRANSFER_PENDING = 0xAB # macro
430
+ TABLE_PPTABLE = 0 # macro
431
+ TABLE_COMBO_PPTABLE = 1 # macro
432
+ TABLE_WATERMARKS = 2 # macro
433
+ TABLE_AVFS_PSM_DEBUG = 3 # macro
434
+ TABLE_PMSTATUSLOG = 4 # macro
435
+ TABLE_SMU_METRICS = 5 # macro
436
+ TABLE_DRIVER_SMU_CONFIG = 6 # macro
437
+ TABLE_ACTIVITY_MONITOR_COEFF = 7 # macro
438
+ TABLE_OVERDRIVE = 8 # macro
439
+ TABLE_I2C_COMMANDS = 9 # macro
440
+ TABLE_DRIVER_INFO = 10 # macro
441
+ TABLE_ECCINFO = 11 # macro
442
+ TABLE_WIFIBAND = 12 # macro
443
+ TABLE_COUNT = 13 # macro
444
+ IH_INTERRUPT_ID_TO_DRIVER = 0xFE # macro
445
+ IH_INTERRUPT_CONTEXT_ID_BACO = 0x2 # macro
446
+ IH_INTERRUPT_CONTEXT_ID_AC = 0x3 # macro
447
+ IH_INTERRUPT_CONTEXT_ID_DC = 0x4 # macro
448
+ IH_INTERRUPT_CONTEXT_ID_AUDIO_D0 = 0x5 # macro
449
+ IH_INTERRUPT_CONTEXT_ID_AUDIO_D3 = 0x6 # macro
450
+ IH_INTERRUPT_CONTEXT_ID_THERMAL_THROTTLING = 0x7 # macro
451
+ IH_INTERRUPT_CONTEXT_ID_FAN_ABNORMAL = 0x8 # macro
452
+ IH_INTERRUPT_CONTEXT_ID_FAN_RECOVERY = 0x9 # macro
453
+
454
+ # values for enumeration 'c__EA_FEATURE_PWR_DOMAIN_e'
455
+ c__EA_FEATURE_PWR_DOMAIN_e__enumvalues = {
456
+ 0: 'FEATURE_PWR_ALL',
457
+ 1: 'FEATURE_PWR_S5',
458
+ 2: 'FEATURE_PWR_BACO',
459
+ 3: 'FEATURE_PWR_SOC',
460
+ 4: 'FEATURE_PWR_GFX',
461
+ 5: 'FEATURE_PWR_DOMAIN_COUNT',
462
+ }
463
+ FEATURE_PWR_ALL = 0
464
+ FEATURE_PWR_S5 = 1
465
+ FEATURE_PWR_BACO = 2
466
+ FEATURE_PWR_SOC = 3
467
+ FEATURE_PWR_GFX = 4
468
+ FEATURE_PWR_DOMAIN_COUNT = 5
469
+ c__EA_FEATURE_PWR_DOMAIN_e = ctypes.c_uint32 # enum
470
+ FEATURE_PWR_DOMAIN_e = c__EA_FEATURE_PWR_DOMAIN_e
471
+ FEATURE_PWR_DOMAIN_e__enumvalues = c__EA_FEATURE_PWR_DOMAIN_e__enumvalues
472
+
473
+ # values for enumeration 'c__EA_SVI_PSI_e'
474
+ c__EA_SVI_PSI_e__enumvalues = {
475
+ 0: 'SVI_PSI_0',
476
+ 1: 'SVI_PSI_1',
477
+ 2: 'SVI_PSI_2',
478
+ 3: 'SVI_PSI_3',
479
+ 4: 'SVI_PSI_4',
480
+ 5: 'SVI_PSI_5',
481
+ 6: 'SVI_PSI_6',
482
+ 7: 'SVI_PSI_7',
483
+ }
484
+ SVI_PSI_0 = 0
485
+ SVI_PSI_1 = 1
486
+ SVI_PSI_2 = 2
487
+ SVI_PSI_3 = 3
488
+ SVI_PSI_4 = 4
489
+ SVI_PSI_5 = 5
490
+ SVI_PSI_6 = 6
491
+ SVI_PSI_7 = 7
492
+ c__EA_SVI_PSI_e = ctypes.c_uint32 # enum
493
+ SVI_PSI_e = c__EA_SVI_PSI_e
494
+ SVI_PSI_e__enumvalues = c__EA_SVI_PSI_e__enumvalues
495
+
496
+ # values for enumeration 'c__EA_SMARTSHIFT_VERSION_e'
497
+ c__EA_SMARTSHIFT_VERSION_e__enumvalues = {
498
+ 0: 'SMARTSHIFT_VERSION_1',
499
+ 1: 'SMARTSHIFT_VERSION_2',
500
+ 2: 'SMARTSHIFT_VERSION_3',
501
+ }
502
+ SMARTSHIFT_VERSION_1 = 0
503
+ SMARTSHIFT_VERSION_2 = 1
504
+ SMARTSHIFT_VERSION_3 = 2
505
+ c__EA_SMARTSHIFT_VERSION_e = ctypes.c_uint32 # enum
506
+ SMARTSHIFT_VERSION_e = c__EA_SMARTSHIFT_VERSION_e
507
+ SMARTSHIFT_VERSION_e__enumvalues = c__EA_SMARTSHIFT_VERSION_e__enumvalues
508
+
509
+ # values for enumeration 'c__EA_FOPT_CALC_e'
510
+ c__EA_FOPT_CALC_e__enumvalues = {
511
+ 0: 'FOPT_CALC_AC_CALC_DC',
512
+ 1: 'FOPT_PPTABLE_AC_CALC_DC',
513
+ 2: 'FOPT_CALC_AC_PPTABLE_DC',
514
+ 3: 'FOPT_PPTABLE_AC_PPTABLE_DC',
515
+ }
516
+ FOPT_CALC_AC_CALC_DC = 0
517
+ FOPT_PPTABLE_AC_CALC_DC = 1
518
+ FOPT_CALC_AC_PPTABLE_DC = 2
519
+ FOPT_PPTABLE_AC_PPTABLE_DC = 3
520
+ c__EA_FOPT_CALC_e = ctypes.c_uint32 # enum
521
+ FOPT_CALC_e = c__EA_FOPT_CALC_e
522
+ FOPT_CALC_e__enumvalues = c__EA_FOPT_CALC_e__enumvalues
523
+
524
+ # values for enumeration 'c__EA_DRAM_BIT_WIDTH_TYPE_e'
525
+ c__EA_DRAM_BIT_WIDTH_TYPE_e__enumvalues = {
526
+ 0: 'DRAM_BIT_WIDTH_DISABLED',
527
+ 8: 'DRAM_BIT_WIDTH_X_8',
528
+ 16: 'DRAM_BIT_WIDTH_X_16',
529
+ 32: 'DRAM_BIT_WIDTH_X_32',
530
+ 64: 'DRAM_BIT_WIDTH_X_64',
531
+ 128: 'DRAM_BIT_WIDTH_X_128',
532
+ 129: 'DRAM_BIT_WIDTH_COUNT',
533
+ }
534
+ DRAM_BIT_WIDTH_DISABLED = 0
535
+ DRAM_BIT_WIDTH_X_8 = 8
536
+ DRAM_BIT_WIDTH_X_16 = 16
537
+ DRAM_BIT_WIDTH_X_32 = 32
538
+ DRAM_BIT_WIDTH_X_64 = 64
539
+ DRAM_BIT_WIDTH_X_128 = 128
540
+ DRAM_BIT_WIDTH_COUNT = 129
541
+ c__EA_DRAM_BIT_WIDTH_TYPE_e = ctypes.c_uint32 # enum
542
+ DRAM_BIT_WIDTH_TYPE_e = c__EA_DRAM_BIT_WIDTH_TYPE_e
543
+ DRAM_BIT_WIDTH_TYPE_e__enumvalues = c__EA_DRAM_BIT_WIDTH_TYPE_e__enumvalues
544
+
545
+ # values for enumeration 'c__EA_I2cControllerPort_e'
546
+ c__EA_I2cControllerPort_e__enumvalues = {
547
+ 0: 'I2C_CONTROLLER_PORT_0',
548
+ 1: 'I2C_CONTROLLER_PORT_1',
549
+ 2: 'I2C_CONTROLLER_PORT_COUNT',
550
+ }
551
+ I2C_CONTROLLER_PORT_0 = 0
552
+ I2C_CONTROLLER_PORT_1 = 1
553
+ I2C_CONTROLLER_PORT_COUNT = 2
554
+ c__EA_I2cControllerPort_e = ctypes.c_uint32 # enum
555
+ I2cControllerPort_e = c__EA_I2cControllerPort_e
556
+ I2cControllerPort_e__enumvalues = c__EA_I2cControllerPort_e__enumvalues
557
+
558
+ # values for enumeration 'c__EA_I2cControllerName_e'
559
+ c__EA_I2cControllerName_e__enumvalues = {
560
+ 0: 'I2C_CONTROLLER_NAME_VR_GFX',
561
+ 1: 'I2C_CONTROLLER_NAME_VR_SOC',
562
+ 2: 'I2C_CONTROLLER_NAME_VR_VMEMP',
563
+ 3: 'I2C_CONTROLLER_NAME_VR_VDDIO',
564
+ 4: 'I2C_CONTROLLER_NAME_LIQUID0',
565
+ 5: 'I2C_CONTROLLER_NAME_LIQUID1',
566
+ 6: 'I2C_CONTROLLER_NAME_PLX',
567
+ 7: 'I2C_CONTROLLER_NAME_FAN_INTAKE',
568
+ 8: 'I2C_CONTROLLER_NAME_COUNT',
569
+ }
570
+ I2C_CONTROLLER_NAME_VR_GFX = 0
571
+ I2C_CONTROLLER_NAME_VR_SOC = 1
572
+ I2C_CONTROLLER_NAME_VR_VMEMP = 2
573
+ I2C_CONTROLLER_NAME_VR_VDDIO = 3
574
+ I2C_CONTROLLER_NAME_LIQUID0 = 4
575
+ I2C_CONTROLLER_NAME_LIQUID1 = 5
576
+ I2C_CONTROLLER_NAME_PLX = 6
577
+ I2C_CONTROLLER_NAME_FAN_INTAKE = 7
578
+ I2C_CONTROLLER_NAME_COUNT = 8
579
+ c__EA_I2cControllerName_e = ctypes.c_uint32 # enum
580
+ I2cControllerName_e = c__EA_I2cControllerName_e
581
+ I2cControllerName_e__enumvalues = c__EA_I2cControllerName_e__enumvalues
582
+
583
+ # values for enumeration 'c__EA_I2cControllerThrottler_e'
584
+ c__EA_I2cControllerThrottler_e__enumvalues = {
585
+ 0: 'I2C_CONTROLLER_THROTTLER_TYPE_NONE',
586
+ 1: 'I2C_CONTROLLER_THROTTLER_VR_GFX',
587
+ 2: 'I2C_CONTROLLER_THROTTLER_VR_SOC',
588
+ 3: 'I2C_CONTROLLER_THROTTLER_VR_VMEMP',
589
+ 4: 'I2C_CONTROLLER_THROTTLER_VR_VDDIO',
590
+ 5: 'I2C_CONTROLLER_THROTTLER_LIQUID0',
591
+ 6: 'I2C_CONTROLLER_THROTTLER_LIQUID1',
592
+ 7: 'I2C_CONTROLLER_THROTTLER_PLX',
593
+ 8: 'I2C_CONTROLLER_THROTTLER_FAN_INTAKE',
594
+ 9: 'I2C_CONTROLLER_THROTTLER_INA3221',
595
+ 10: 'I2C_CONTROLLER_THROTTLER_COUNT',
596
+ }
597
+ I2C_CONTROLLER_THROTTLER_TYPE_NONE = 0
598
+ I2C_CONTROLLER_THROTTLER_VR_GFX = 1
599
+ I2C_CONTROLLER_THROTTLER_VR_SOC = 2
600
+ I2C_CONTROLLER_THROTTLER_VR_VMEMP = 3
601
+ I2C_CONTROLLER_THROTTLER_VR_VDDIO = 4
602
+ I2C_CONTROLLER_THROTTLER_LIQUID0 = 5
603
+ I2C_CONTROLLER_THROTTLER_LIQUID1 = 6
604
+ I2C_CONTROLLER_THROTTLER_PLX = 7
605
+ I2C_CONTROLLER_THROTTLER_FAN_INTAKE = 8
606
+ I2C_CONTROLLER_THROTTLER_INA3221 = 9
607
+ I2C_CONTROLLER_THROTTLER_COUNT = 10
608
+ c__EA_I2cControllerThrottler_e = ctypes.c_uint32 # enum
609
+ I2cControllerThrottler_e = c__EA_I2cControllerThrottler_e
610
+ I2cControllerThrottler_e__enumvalues = c__EA_I2cControllerThrottler_e__enumvalues
611
+
612
+ # values for enumeration 'c__EA_I2cControllerProtocol_e'
613
+ c__EA_I2cControllerProtocol_e__enumvalues = {
614
+ 0: 'I2C_CONTROLLER_PROTOCOL_VR_XPDE132G5',
615
+ 1: 'I2C_CONTROLLER_PROTOCOL_VR_IR35217',
616
+ 2: 'I2C_CONTROLLER_PROTOCOL_TMP_MAX31875',
617
+ 3: 'I2C_CONTROLLER_PROTOCOL_INA3221',
618
+ 4: 'I2C_CONTROLLER_PROTOCOL_TMP_MAX6604',
619
+ 5: 'I2C_CONTROLLER_PROTOCOL_COUNT',
620
+ }
621
+ I2C_CONTROLLER_PROTOCOL_VR_XPDE132G5 = 0
622
+ I2C_CONTROLLER_PROTOCOL_VR_IR35217 = 1
623
+ I2C_CONTROLLER_PROTOCOL_TMP_MAX31875 = 2
624
+ I2C_CONTROLLER_PROTOCOL_INA3221 = 3
625
+ I2C_CONTROLLER_PROTOCOL_TMP_MAX6604 = 4
626
+ I2C_CONTROLLER_PROTOCOL_COUNT = 5
627
+ c__EA_I2cControllerProtocol_e = ctypes.c_uint32 # enum
628
+ I2cControllerProtocol_e = c__EA_I2cControllerProtocol_e
629
+ I2cControllerProtocol_e__enumvalues = c__EA_I2cControllerProtocol_e__enumvalues
630
+ class struct_c__SA_I2cControllerConfig_t(Structure):
631
+ pass
632
+
633
+ struct_c__SA_I2cControllerConfig_t._pack_ = 1 # source:False
634
+ struct_c__SA_I2cControllerConfig_t._fields_ = [
635
+ ('Enabled', ctypes.c_ubyte),
636
+ ('Speed', ctypes.c_ubyte),
637
+ ('SlaveAddress', ctypes.c_ubyte),
638
+ ('ControllerPort', ctypes.c_ubyte),
639
+ ('ControllerName', ctypes.c_ubyte),
640
+ ('ThermalThrotter', ctypes.c_ubyte),
641
+ ('I2cProtocol', ctypes.c_ubyte),
642
+ ('PaddingConfig', ctypes.c_ubyte),
643
+ ]
644
+
645
+ I2cControllerConfig_t = struct_c__SA_I2cControllerConfig_t
646
+
647
+ # values for enumeration 'c__EA_I2cPort_e'
648
+ c__EA_I2cPort_e__enumvalues = {
649
+ 0: 'I2C_PORT_SVD_SCL',
650
+ 1: 'I2C_PORT_GPIO',
651
+ }
652
+ I2C_PORT_SVD_SCL = 0
653
+ I2C_PORT_GPIO = 1
654
+ c__EA_I2cPort_e = ctypes.c_uint32 # enum
655
+ I2cPort_e = c__EA_I2cPort_e
656
+ I2cPort_e__enumvalues = c__EA_I2cPort_e__enumvalues
657
+
658
+ # values for enumeration 'c__EA_I2cSpeed_e'
659
+ c__EA_I2cSpeed_e__enumvalues = {
660
+ 0: 'I2C_SPEED_FAST_50K',
661
+ 1: 'I2C_SPEED_FAST_100K',
662
+ 2: 'I2C_SPEED_FAST_400K',
663
+ 3: 'I2C_SPEED_FAST_PLUS_1M',
664
+ 4: 'I2C_SPEED_HIGH_1M',
665
+ 5: 'I2C_SPEED_HIGH_2M',
666
+ 6: 'I2C_SPEED_COUNT',
667
+ }
668
+ I2C_SPEED_FAST_50K = 0
669
+ I2C_SPEED_FAST_100K = 1
670
+ I2C_SPEED_FAST_400K = 2
671
+ I2C_SPEED_FAST_PLUS_1M = 3
672
+ I2C_SPEED_HIGH_1M = 4
673
+ I2C_SPEED_HIGH_2M = 5
674
+ I2C_SPEED_COUNT = 6
675
+ c__EA_I2cSpeed_e = ctypes.c_uint32 # enum
676
+ I2cSpeed_e = c__EA_I2cSpeed_e
677
+ I2cSpeed_e__enumvalues = c__EA_I2cSpeed_e__enumvalues
678
+
679
+ # values for enumeration 'c__EA_I2cCmdType_e'
680
+ c__EA_I2cCmdType_e__enumvalues = {
681
+ 0: 'I2C_CMD_READ',
682
+ 1: 'I2C_CMD_WRITE',
683
+ 2: 'I2C_CMD_COUNT',
684
+ }
685
+ I2C_CMD_READ = 0
686
+ I2C_CMD_WRITE = 1
687
+ I2C_CMD_COUNT = 2
688
+ c__EA_I2cCmdType_e = ctypes.c_uint32 # enum
689
+ I2cCmdType_e = c__EA_I2cCmdType_e
690
+ I2cCmdType_e__enumvalues = c__EA_I2cCmdType_e__enumvalues
691
+ class struct_c__SA_SwI2cCmd_t(Structure):
692
+ pass
693
+
694
+ struct_c__SA_SwI2cCmd_t._pack_ = 1 # source:False
695
+ struct_c__SA_SwI2cCmd_t._fields_ = [
696
+ ('ReadWriteData', ctypes.c_ubyte),
697
+ ('CmdConfig', ctypes.c_ubyte),
698
+ ]
699
+
700
+ SwI2cCmd_t = struct_c__SA_SwI2cCmd_t
701
+ class struct_c__SA_SwI2cRequest_t(Structure):
702
+ pass
703
+
704
+ struct_c__SA_SwI2cRequest_t._pack_ = 1 # source:False
705
+ struct_c__SA_SwI2cRequest_t._fields_ = [
706
+ ('I2CcontrollerPort', ctypes.c_ubyte),
707
+ ('I2CSpeed', ctypes.c_ubyte),
708
+ ('SlaveAddress', ctypes.c_ubyte),
709
+ ('NumCmds', ctypes.c_ubyte),
710
+ ('SwI2cCmds', struct_c__SA_SwI2cCmd_t * 24),
711
+ ]
712
+
713
+ SwI2cRequest_t = struct_c__SA_SwI2cRequest_t
714
+ class struct_c__SA_SwI2cRequestExternal_t(Structure):
715
+ pass
716
+
717
+ struct_c__SA_SwI2cRequestExternal_t._pack_ = 1 # source:False
718
+ struct_c__SA_SwI2cRequestExternal_t._fields_ = [
719
+ ('SwI2cRequest', SwI2cRequest_t),
720
+ ('Spare', ctypes.c_uint32 * 8),
721
+ ('MmHubPadding', ctypes.c_uint32 * 8),
722
+ ]
723
+
724
+ SwI2cRequestExternal_t = struct_c__SA_SwI2cRequestExternal_t
725
+ class struct_c__SA_EccInfo_t(Structure):
726
+ pass
727
+
728
+ struct_c__SA_EccInfo_t._pack_ = 1 # source:False
729
+ struct_c__SA_EccInfo_t._fields_ = [
730
+ ('mca_umc_status', ctypes.c_uint64),
731
+ ('mca_umc_addr', ctypes.c_uint64),
732
+ ('ce_count_lo_chip', ctypes.c_uint16),
733
+ ('ce_count_hi_chip', ctypes.c_uint16),
734
+ ('eccPadding', ctypes.c_uint32),
735
+ ]
736
+
737
+ EccInfo_t = struct_c__SA_EccInfo_t
738
+ class struct_c__SA_EccInfoTable_t(Structure):
739
+ _pack_ = 1 # source:False
740
+ _fields_ = [
741
+ ('EccInfo', struct_c__SA_EccInfo_t * 24),
742
+ ]
743
+
744
+ EccInfoTable_t = struct_c__SA_EccInfoTable_t
745
+
746
+ # values for enumeration 'c__EA_D3HOTSequence_e'
747
+ c__EA_D3HOTSequence_e__enumvalues = {
748
+ 0: 'BACO_SEQUENCE',
749
+ 1: 'MSR_SEQUENCE',
750
+ 2: 'BAMACO_SEQUENCE',
751
+ 3: 'ULPS_SEQUENCE',
752
+ 4: 'D3HOT_SEQUENCE_COUNT',
753
+ }
754
+ BACO_SEQUENCE = 0
755
+ MSR_SEQUENCE = 1
756
+ BAMACO_SEQUENCE = 2
757
+ ULPS_SEQUENCE = 3
758
+ D3HOT_SEQUENCE_COUNT = 4
759
+ c__EA_D3HOTSequence_e = ctypes.c_uint32 # enum
760
+ D3HOTSequence_e = c__EA_D3HOTSequence_e
761
+ D3HOTSequence_e__enumvalues = c__EA_D3HOTSequence_e__enumvalues
762
+
763
+ # values for enumeration 'c__EA_PowerGatingMode_e'
764
+ c__EA_PowerGatingMode_e__enumvalues = {
765
+ 0: 'PG_DYNAMIC_MODE',
766
+ 1: 'PG_STATIC_MODE',
767
+ }
768
+ PG_DYNAMIC_MODE = 0
769
+ PG_STATIC_MODE = 1
770
+ c__EA_PowerGatingMode_e = ctypes.c_uint32 # enum
771
+ PowerGatingMode_e = c__EA_PowerGatingMode_e
772
+ PowerGatingMode_e__enumvalues = c__EA_PowerGatingMode_e__enumvalues
773
+
774
+ # values for enumeration 'c__EA_PowerGatingSettings_e'
775
+ c__EA_PowerGatingSettings_e__enumvalues = {
776
+ 0: 'PG_POWER_DOWN',
777
+ 1: 'PG_POWER_UP',
778
+ }
779
+ PG_POWER_DOWN = 0
780
+ PG_POWER_UP = 1
781
+ c__EA_PowerGatingSettings_e = ctypes.c_uint32 # enum
782
+ PowerGatingSettings_e = c__EA_PowerGatingSettings_e
783
+ PowerGatingSettings_e__enumvalues = c__EA_PowerGatingSettings_e__enumvalues
784
+ class struct_c__SA_QuadraticInt_t(Structure):
785
+ pass
786
+
787
+ struct_c__SA_QuadraticInt_t._pack_ = 1 # source:False
788
+ struct_c__SA_QuadraticInt_t._fields_ = [
789
+ ('a', ctypes.c_uint32),
790
+ ('b', ctypes.c_uint32),
791
+ ('c', ctypes.c_uint32),
792
+ ]
793
+
794
+ QuadraticInt_t = struct_c__SA_QuadraticInt_t
795
+ class struct_c__SA_LinearInt_t(Structure):
796
+ pass
797
+
798
+ struct_c__SA_LinearInt_t._pack_ = 1 # source:False
799
+ struct_c__SA_LinearInt_t._fields_ = [
800
+ ('m', ctypes.c_uint32),
801
+ ('b', ctypes.c_uint32),
802
+ ]
803
+
804
+ LinearInt_t = struct_c__SA_LinearInt_t
805
+ class struct_c__SA_DroopInt_t(Structure):
806
+ pass
807
+
808
+ struct_c__SA_DroopInt_t._pack_ = 1 # source:False
809
+ struct_c__SA_DroopInt_t._fields_ = [
810
+ ('a', ctypes.c_uint32),
811
+ ('b', ctypes.c_uint32),
812
+ ('c', ctypes.c_uint32),
813
+ ]
814
+
815
+ DroopInt_t = struct_c__SA_DroopInt_t
816
+
817
+ # values for enumeration 'c__EA_DCS_ARCH_e'
818
+ c__EA_DCS_ARCH_e__enumvalues = {
819
+ 0: 'DCS_ARCH_DISABLED',
820
+ 1: 'DCS_ARCH_FADCS',
821
+ 2: 'DCS_ARCH_ASYNC',
822
+ }
823
+ DCS_ARCH_DISABLED = 0
824
+ DCS_ARCH_FADCS = 1
825
+ DCS_ARCH_ASYNC = 2
826
+ c__EA_DCS_ARCH_e = ctypes.c_uint32 # enum
827
+ DCS_ARCH_e = c__EA_DCS_ARCH_e
828
+ DCS_ARCH_e__enumvalues = c__EA_DCS_ARCH_e__enumvalues
829
+
830
+ # values for enumeration 'c__EA_PPCLK_e'
831
+ c__EA_PPCLK_e__enumvalues = {
832
+ 0: 'PPCLK_GFXCLK',
833
+ 1: 'PPCLK_SOCCLK',
834
+ 2: 'PPCLK_UCLK',
835
+ 3: 'PPCLK_FCLK',
836
+ 4: 'PPCLK_DCLK_0',
837
+ 5: 'PPCLK_VCLK_0',
838
+ 6: 'PPCLK_DCLK_1',
839
+ 7: 'PPCLK_VCLK_1',
840
+ 8: 'PPCLK_DISPCLK',
841
+ 9: 'PPCLK_DPPCLK',
842
+ 10: 'PPCLK_DPREFCLK',
843
+ 11: 'PPCLK_DCFCLK',
844
+ 12: 'PPCLK_DTBCLK',
845
+ 13: 'PPCLK_COUNT',
846
+ }
847
+ PPCLK_GFXCLK = 0
848
+ PPCLK_SOCCLK = 1
849
+ PPCLK_UCLK = 2
850
+ PPCLK_FCLK = 3
851
+ PPCLK_DCLK_0 = 4
852
+ PPCLK_VCLK_0 = 5
853
+ PPCLK_DCLK_1 = 6
854
+ PPCLK_VCLK_1 = 7
855
+ PPCLK_DISPCLK = 8
856
+ PPCLK_DPPCLK = 9
857
+ PPCLK_DPREFCLK = 10
858
+ PPCLK_DCFCLK = 11
859
+ PPCLK_DTBCLK = 12
860
+ PPCLK_COUNT = 13
861
+ c__EA_PPCLK_e = ctypes.c_uint32 # enum
862
+ PPCLK_e = c__EA_PPCLK_e
863
+ PPCLK_e__enumvalues = c__EA_PPCLK_e__enumvalues
864
+
865
+ # values for enumeration 'c__EA_VOLTAGE_MODE_e'
866
+ c__EA_VOLTAGE_MODE_e__enumvalues = {
867
+ 0: 'VOLTAGE_MODE_PPTABLE',
868
+ 1: 'VOLTAGE_MODE_FUSES',
869
+ 2: 'VOLTAGE_MODE_COUNT',
870
+ }
871
+ VOLTAGE_MODE_PPTABLE = 0
872
+ VOLTAGE_MODE_FUSES = 1
873
+ VOLTAGE_MODE_COUNT = 2
874
+ c__EA_VOLTAGE_MODE_e = ctypes.c_uint32 # enum
875
+ VOLTAGE_MODE_e = c__EA_VOLTAGE_MODE_e
876
+ VOLTAGE_MODE_e__enumvalues = c__EA_VOLTAGE_MODE_e__enumvalues
877
+
878
+ # values for enumeration 'c__EA_AVFS_VOLTAGE_TYPE_e'
879
+ c__EA_AVFS_VOLTAGE_TYPE_e__enumvalues = {
880
+ 0: 'AVFS_VOLTAGE_GFX',
881
+ 1: 'AVFS_VOLTAGE_SOC',
882
+ 2: 'AVFS_VOLTAGE_COUNT',
883
+ }
884
+ AVFS_VOLTAGE_GFX = 0
885
+ AVFS_VOLTAGE_SOC = 1
886
+ AVFS_VOLTAGE_COUNT = 2
887
+ c__EA_AVFS_VOLTAGE_TYPE_e = ctypes.c_uint32 # enum
888
+ AVFS_VOLTAGE_TYPE_e = c__EA_AVFS_VOLTAGE_TYPE_e
889
+ AVFS_VOLTAGE_TYPE_e__enumvalues = c__EA_AVFS_VOLTAGE_TYPE_e__enumvalues
890
+
891
+ # values for enumeration 'c__EA_AVFS_TEMP_e'
892
+ c__EA_AVFS_TEMP_e__enumvalues = {
893
+ 0: 'AVFS_TEMP_COLD',
894
+ 1: 'AVFS_TEMP_HOT',
895
+ 2: 'AVFS_TEMP_COUNT',
896
+ }
897
+ AVFS_TEMP_COLD = 0
898
+ AVFS_TEMP_HOT = 1
899
+ AVFS_TEMP_COUNT = 2
900
+ c__EA_AVFS_TEMP_e = ctypes.c_uint32 # enum
901
+ AVFS_TEMP_e = c__EA_AVFS_TEMP_e
902
+ AVFS_TEMP_e__enumvalues = c__EA_AVFS_TEMP_e__enumvalues
903
+
904
+ # values for enumeration 'c__EA_AVFS_D_e'
905
+ c__EA_AVFS_D_e__enumvalues = {
906
+ 0: 'AVFS_D_G',
907
+ 1: 'AVFS_D_M_B',
908
+ 2: 'AVFS_D_M_S',
909
+ 3: 'AVFS_D_COUNT',
910
+ }
911
+ AVFS_D_G = 0
912
+ AVFS_D_M_B = 1
913
+ AVFS_D_M_S = 2
914
+ AVFS_D_COUNT = 3
915
+ c__EA_AVFS_D_e = ctypes.c_uint32 # enum
916
+ AVFS_D_e = c__EA_AVFS_D_e
917
+ AVFS_D_e__enumvalues = c__EA_AVFS_D_e__enumvalues
918
+
919
+ # values for enumeration 'c__EA_UCLK_DIV_e'
920
+ c__EA_UCLK_DIV_e__enumvalues = {
921
+ 0: 'UCLK_DIV_BY_1',
922
+ 1: 'UCLK_DIV_BY_2',
923
+ 2: 'UCLK_DIV_BY_4',
924
+ 3: 'UCLK_DIV_BY_8',
925
+ }
926
+ UCLK_DIV_BY_1 = 0
927
+ UCLK_DIV_BY_2 = 1
928
+ UCLK_DIV_BY_4 = 2
929
+ UCLK_DIV_BY_8 = 3
930
+ c__EA_UCLK_DIV_e = ctypes.c_uint32 # enum
931
+ UCLK_DIV_e = c__EA_UCLK_DIV_e
932
+ UCLK_DIV_e__enumvalues = c__EA_UCLK_DIV_e__enumvalues
933
+
934
+ # values for enumeration 'c__EA_GpioIntPolarity_e'
935
+ c__EA_GpioIntPolarity_e__enumvalues = {
936
+ 0: 'GPIO_INT_POLARITY_ACTIVE_LOW',
937
+ 1: 'GPIO_INT_POLARITY_ACTIVE_HIGH',
938
+ }
939
+ GPIO_INT_POLARITY_ACTIVE_LOW = 0
940
+ GPIO_INT_POLARITY_ACTIVE_HIGH = 1
941
+ c__EA_GpioIntPolarity_e = ctypes.c_uint32 # enum
942
+ GpioIntPolarity_e = c__EA_GpioIntPolarity_e
943
+ GpioIntPolarity_e__enumvalues = c__EA_GpioIntPolarity_e__enumvalues
944
+
945
+ # values for enumeration 'c__EA_PwrConfig_e'
946
+ c__EA_PwrConfig_e__enumvalues = {
947
+ 0: 'PWR_CONFIG_TDP',
948
+ 1: 'PWR_CONFIG_TGP',
949
+ 2: 'PWR_CONFIG_TCP_ESTIMATED',
950
+ 3: 'PWR_CONFIG_TCP_MEASURED',
951
+ }
952
+ PWR_CONFIG_TDP = 0
953
+ PWR_CONFIG_TGP = 1
954
+ PWR_CONFIG_TCP_ESTIMATED = 2
955
+ PWR_CONFIG_TCP_MEASURED = 3
956
+ c__EA_PwrConfig_e = ctypes.c_uint32 # enum
957
+ PwrConfig_e = c__EA_PwrConfig_e
958
+ PwrConfig_e__enumvalues = c__EA_PwrConfig_e__enumvalues
959
+ class struct_c__SA_DpmDescriptor_t(Structure):
960
+ pass
961
+
962
+ struct_c__SA_DpmDescriptor_t._pack_ = 1 # source:False
963
+ struct_c__SA_DpmDescriptor_t._fields_ = [
964
+ ('Padding', ctypes.c_ubyte),
965
+ ('SnapToDiscrete', ctypes.c_ubyte),
966
+ ('NumDiscreteLevels', ctypes.c_ubyte),
967
+ ('CalculateFopt', ctypes.c_ubyte),
968
+ ('ConversionToAvfsClk', LinearInt_t),
969
+ ('Padding3', ctypes.c_uint32 * 3),
970
+ ('Padding4', ctypes.c_uint16),
971
+ ('FoptimalDc', ctypes.c_uint16),
972
+ ('FoptimalAc', ctypes.c_uint16),
973
+ ('Padding2', ctypes.c_uint16),
974
+ ]
975
+
976
+ DpmDescriptor_t = struct_c__SA_DpmDescriptor_t
977
+
978
+ # values for enumeration 'c__EA_PPT_THROTTLER_e'
979
+ c__EA_PPT_THROTTLER_e__enumvalues = {
980
+ 0: 'PPT_THROTTLER_PPT0',
981
+ 1: 'PPT_THROTTLER_PPT1',
982
+ 2: 'PPT_THROTTLER_PPT2',
983
+ 3: 'PPT_THROTTLER_PPT3',
984
+ 4: 'PPT_THROTTLER_COUNT',
985
+ }
986
+ PPT_THROTTLER_PPT0 = 0
987
+ PPT_THROTTLER_PPT1 = 1
988
+ PPT_THROTTLER_PPT2 = 2
989
+ PPT_THROTTLER_PPT3 = 3
990
+ PPT_THROTTLER_COUNT = 4
991
+ c__EA_PPT_THROTTLER_e = ctypes.c_uint32 # enum
992
+ PPT_THROTTLER_e = c__EA_PPT_THROTTLER_e
993
+ PPT_THROTTLER_e__enumvalues = c__EA_PPT_THROTTLER_e__enumvalues
994
+
995
+ # values for enumeration 'c__EA_TEMP_e'
996
+ c__EA_TEMP_e__enumvalues = {
997
+ 0: 'TEMP_EDGE',
998
+ 1: 'TEMP_HOTSPOT',
999
+ 2: 'TEMP_HOTSPOT_G',
1000
+ 3: 'TEMP_HOTSPOT_M',
1001
+ 4: 'TEMP_MEM',
1002
+ 5: 'TEMP_VR_GFX',
1003
+ 6: 'TEMP_VR_MEM0',
1004
+ 7: 'TEMP_VR_MEM1',
1005
+ 8: 'TEMP_VR_SOC',
1006
+ 9: 'TEMP_VR_U',
1007
+ 10: 'TEMP_LIQUID0',
1008
+ 11: 'TEMP_LIQUID1',
1009
+ 12: 'TEMP_PLX',
1010
+ 13: 'TEMP_COUNT',
1011
+ }
1012
+ TEMP_EDGE = 0
1013
+ TEMP_HOTSPOT = 1
1014
+ TEMP_HOTSPOT_G = 2
1015
+ TEMP_HOTSPOT_M = 3
1016
+ TEMP_MEM = 4
1017
+ TEMP_VR_GFX = 5
1018
+ TEMP_VR_MEM0 = 6
1019
+ TEMP_VR_MEM1 = 7
1020
+ TEMP_VR_SOC = 8
1021
+ TEMP_VR_U = 9
1022
+ TEMP_LIQUID0 = 10
1023
+ TEMP_LIQUID1 = 11
1024
+ TEMP_PLX = 12
1025
+ TEMP_COUNT = 13
1026
+ c__EA_TEMP_e = ctypes.c_uint32 # enum
1027
+ TEMP_e = c__EA_TEMP_e
1028
+ TEMP_e__enumvalues = c__EA_TEMP_e__enumvalues
1029
+
1030
+ # values for enumeration 'c__EA_TDC_THROTTLER_e'
1031
+ c__EA_TDC_THROTTLER_e__enumvalues = {
1032
+ 0: 'TDC_THROTTLER_GFX',
1033
+ 1: 'TDC_THROTTLER_SOC',
1034
+ 2: 'TDC_THROTTLER_U',
1035
+ 3: 'TDC_THROTTLER_COUNT',
1036
+ }
1037
+ TDC_THROTTLER_GFX = 0
1038
+ TDC_THROTTLER_SOC = 1
1039
+ TDC_THROTTLER_U = 2
1040
+ TDC_THROTTLER_COUNT = 3
1041
+ c__EA_TDC_THROTTLER_e = ctypes.c_uint32 # enum
1042
+ TDC_THROTTLER_e = c__EA_TDC_THROTTLER_e
1043
+ TDC_THROTTLER_e__enumvalues = c__EA_TDC_THROTTLER_e__enumvalues
1044
+
1045
+ # values for enumeration 'c__EA_SVI_PLANE_e'
1046
+ c__EA_SVI_PLANE_e__enumvalues = {
1047
+ 0: 'SVI_PLANE_GFX',
1048
+ 1: 'SVI_PLANE_SOC',
1049
+ 2: 'SVI_PLANE_VMEMP',
1050
+ 3: 'SVI_PLANE_VDDIO_MEM',
1051
+ 4: 'SVI_PLANE_U',
1052
+ 5: 'SVI_PLANE_COUNT',
1053
+ }
1054
+ SVI_PLANE_GFX = 0
1055
+ SVI_PLANE_SOC = 1
1056
+ SVI_PLANE_VMEMP = 2
1057
+ SVI_PLANE_VDDIO_MEM = 3
1058
+ SVI_PLANE_U = 4
1059
+ SVI_PLANE_COUNT = 5
1060
+ c__EA_SVI_PLANE_e = ctypes.c_uint32 # enum
1061
+ SVI_PLANE_e = c__EA_SVI_PLANE_e
1062
+ SVI_PLANE_e__enumvalues = c__EA_SVI_PLANE_e__enumvalues
1063
+
1064
+ # values for enumeration 'c__EA_PMFW_VOLT_PLANE_e'
1065
+ c__EA_PMFW_VOLT_PLANE_e__enumvalues = {
1066
+ 0: 'PMFW_VOLT_PLANE_GFX',
1067
+ 1: 'PMFW_VOLT_PLANE_SOC',
1068
+ 2: 'PMFW_VOLT_PLANE_COUNT',
1069
+ }
1070
+ PMFW_VOLT_PLANE_GFX = 0
1071
+ PMFW_VOLT_PLANE_SOC = 1
1072
+ PMFW_VOLT_PLANE_COUNT = 2
1073
+ c__EA_PMFW_VOLT_PLANE_e = ctypes.c_uint32 # enum
1074
+ PMFW_VOLT_PLANE_e = c__EA_PMFW_VOLT_PLANE_e
1075
+ PMFW_VOLT_PLANE_e__enumvalues = c__EA_PMFW_VOLT_PLANE_e__enumvalues
1076
+
1077
+ # values for enumeration 'c__EA_CUSTOMER_VARIANT_e'
1078
+ c__EA_CUSTOMER_VARIANT_e__enumvalues = {
1079
+ 0: 'CUSTOMER_VARIANT_ROW',
1080
+ 1: 'CUSTOMER_VARIANT_FALCON',
1081
+ 2: 'CUSTOMER_VARIANT_COUNT',
1082
+ }
1083
+ CUSTOMER_VARIANT_ROW = 0
1084
+ CUSTOMER_VARIANT_FALCON = 1
1085
+ CUSTOMER_VARIANT_COUNT = 2
1086
+ c__EA_CUSTOMER_VARIANT_e = ctypes.c_uint32 # enum
1087
+ CUSTOMER_VARIANT_e = c__EA_CUSTOMER_VARIANT_e
1088
+ CUSTOMER_VARIANT_e__enumvalues = c__EA_CUSTOMER_VARIANT_e__enumvalues
1089
+
1090
+ # values for enumeration 'c__EA_POWER_SOURCE_e'
1091
+ c__EA_POWER_SOURCE_e__enumvalues = {
1092
+ 0: 'POWER_SOURCE_AC',
1093
+ 1: 'POWER_SOURCE_DC',
1094
+ 2: 'POWER_SOURCE_COUNT',
1095
+ }
1096
+ POWER_SOURCE_AC = 0
1097
+ POWER_SOURCE_DC = 1
1098
+ POWER_SOURCE_COUNT = 2
1099
+ c__EA_POWER_SOURCE_e = ctypes.c_uint32 # enum
1100
+ POWER_SOURCE_e = c__EA_POWER_SOURCE_e
1101
+ POWER_SOURCE_e__enumvalues = c__EA_POWER_SOURCE_e__enumvalues
1102
+
1103
+ # values for enumeration 'c__EA_MEM_VENDOR_e'
1104
+ c__EA_MEM_VENDOR_e__enumvalues = {
1105
+ 0: 'MEM_VENDOR_PLACEHOLDER0',
1106
+ 1: 'MEM_VENDOR_SAMSUNG',
1107
+ 2: 'MEM_VENDOR_INFINEON',
1108
+ 3: 'MEM_VENDOR_ELPIDA',
1109
+ 4: 'MEM_VENDOR_ETRON',
1110
+ 5: 'MEM_VENDOR_NANYA',
1111
+ 6: 'MEM_VENDOR_HYNIX',
1112
+ 7: 'MEM_VENDOR_MOSEL',
1113
+ 8: 'MEM_VENDOR_WINBOND',
1114
+ 9: 'MEM_VENDOR_ESMT',
1115
+ 10: 'MEM_VENDOR_PLACEHOLDER1',
1116
+ 11: 'MEM_VENDOR_PLACEHOLDER2',
1117
+ 12: 'MEM_VENDOR_PLACEHOLDER3',
1118
+ 13: 'MEM_VENDOR_PLACEHOLDER4',
1119
+ 14: 'MEM_VENDOR_PLACEHOLDER5',
1120
+ 15: 'MEM_VENDOR_MICRON',
1121
+ 16: 'MEM_VENDOR_COUNT',
1122
+ }
1123
+ MEM_VENDOR_PLACEHOLDER0 = 0
1124
+ MEM_VENDOR_SAMSUNG = 1
1125
+ MEM_VENDOR_INFINEON = 2
1126
+ MEM_VENDOR_ELPIDA = 3
1127
+ MEM_VENDOR_ETRON = 4
1128
+ MEM_VENDOR_NANYA = 5
1129
+ MEM_VENDOR_HYNIX = 6
1130
+ MEM_VENDOR_MOSEL = 7
1131
+ MEM_VENDOR_WINBOND = 8
1132
+ MEM_VENDOR_ESMT = 9
1133
+ MEM_VENDOR_PLACEHOLDER1 = 10
1134
+ MEM_VENDOR_PLACEHOLDER2 = 11
1135
+ MEM_VENDOR_PLACEHOLDER3 = 12
1136
+ MEM_VENDOR_PLACEHOLDER4 = 13
1137
+ MEM_VENDOR_PLACEHOLDER5 = 14
1138
+ MEM_VENDOR_MICRON = 15
1139
+ MEM_VENDOR_COUNT = 16
1140
+ c__EA_MEM_VENDOR_e = ctypes.c_uint32 # enum
1141
+ MEM_VENDOR_e = c__EA_MEM_VENDOR_e
1142
+ MEM_VENDOR_e__enumvalues = c__EA_MEM_VENDOR_e__enumvalues
1143
+
1144
+ # values for enumeration 'c__EA_PP_GRTAVFS_HW_FUSE_e'
1145
+ c__EA_PP_GRTAVFS_HW_FUSE_e__enumvalues = {
1146
+ 0: 'PP_GRTAVFS_HW_CPO_CTL_ZONE0',
1147
+ 1: 'PP_GRTAVFS_HW_CPO_CTL_ZONE1',
1148
+ 2: 'PP_GRTAVFS_HW_CPO_CTL_ZONE2',
1149
+ 3: 'PP_GRTAVFS_HW_CPO_CTL_ZONE3',
1150
+ 4: 'PP_GRTAVFS_HW_CPO_CTL_ZONE4',
1151
+ 5: 'PP_GRTAVFS_HW_CPO_EN_0_31_ZONE0',
1152
+ 6: 'PP_GRTAVFS_HW_CPO_EN_32_63_ZONE0',
1153
+ 7: 'PP_GRTAVFS_HW_CPO_EN_0_31_ZONE1',
1154
+ 8: 'PP_GRTAVFS_HW_CPO_EN_32_63_ZONE1',
1155
+ 9: 'PP_GRTAVFS_HW_CPO_EN_0_31_ZONE2',
1156
+ 10: 'PP_GRTAVFS_HW_CPO_EN_32_63_ZONE2',
1157
+ 11: 'PP_GRTAVFS_HW_CPO_EN_0_31_ZONE3',
1158
+ 12: 'PP_GRTAVFS_HW_CPO_EN_32_63_ZONE3',
1159
+ 13: 'PP_GRTAVFS_HW_CPO_EN_0_31_ZONE4',
1160
+ 14: 'PP_GRTAVFS_HW_CPO_EN_32_63_ZONE4',
1161
+ 15: 'PP_GRTAVFS_HW_ZONE0_VF',
1162
+ 16: 'PP_GRTAVFS_HW_ZONE1_VF1',
1163
+ 17: 'PP_GRTAVFS_HW_ZONE2_VF2',
1164
+ 18: 'PP_GRTAVFS_HW_ZONE3_VF3',
1165
+ 19: 'PP_GRTAVFS_HW_VOLTAGE_GB',
1166
+ 20: 'PP_GRTAVFS_HW_CPOSCALINGCTRL_ZONE0',
1167
+ 21: 'PP_GRTAVFS_HW_CPOSCALINGCTRL_ZONE1',
1168
+ 22: 'PP_GRTAVFS_HW_CPOSCALINGCTRL_ZONE2',
1169
+ 23: 'PP_GRTAVFS_HW_CPOSCALINGCTRL_ZONE3',
1170
+ 24: 'PP_GRTAVFS_HW_CPOSCALINGCTRL_ZONE4',
1171
+ 25: 'PP_GRTAVFS_HW_RESERVED_0',
1172
+ 26: 'PP_GRTAVFS_HW_RESERVED_1',
1173
+ 27: 'PP_GRTAVFS_HW_RESERVED_2',
1174
+ 28: 'PP_GRTAVFS_HW_RESERVED_3',
1175
+ 29: 'PP_GRTAVFS_HW_RESERVED_4',
1176
+ 30: 'PP_GRTAVFS_HW_RESERVED_5',
1177
+ 31: 'PP_GRTAVFS_HW_RESERVED_6',
1178
+ 32: 'PP_GRTAVFS_HW_FUSE_COUNT',
1179
+ }
1180
+ PP_GRTAVFS_HW_CPO_CTL_ZONE0 = 0
1181
+ PP_GRTAVFS_HW_CPO_CTL_ZONE1 = 1
1182
+ PP_GRTAVFS_HW_CPO_CTL_ZONE2 = 2
1183
+ PP_GRTAVFS_HW_CPO_CTL_ZONE3 = 3
1184
+ PP_GRTAVFS_HW_CPO_CTL_ZONE4 = 4
1185
+ PP_GRTAVFS_HW_CPO_EN_0_31_ZONE0 = 5
1186
+ PP_GRTAVFS_HW_CPO_EN_32_63_ZONE0 = 6
1187
+ PP_GRTAVFS_HW_CPO_EN_0_31_ZONE1 = 7
1188
+ PP_GRTAVFS_HW_CPO_EN_32_63_ZONE1 = 8
1189
+ PP_GRTAVFS_HW_CPO_EN_0_31_ZONE2 = 9
1190
+ PP_GRTAVFS_HW_CPO_EN_32_63_ZONE2 = 10
1191
+ PP_GRTAVFS_HW_CPO_EN_0_31_ZONE3 = 11
1192
+ PP_GRTAVFS_HW_CPO_EN_32_63_ZONE3 = 12
1193
+ PP_GRTAVFS_HW_CPO_EN_0_31_ZONE4 = 13
1194
+ PP_GRTAVFS_HW_CPO_EN_32_63_ZONE4 = 14
1195
+ PP_GRTAVFS_HW_ZONE0_VF = 15
1196
+ PP_GRTAVFS_HW_ZONE1_VF1 = 16
1197
+ PP_GRTAVFS_HW_ZONE2_VF2 = 17
1198
+ PP_GRTAVFS_HW_ZONE3_VF3 = 18
1199
+ PP_GRTAVFS_HW_VOLTAGE_GB = 19
1200
+ PP_GRTAVFS_HW_CPOSCALINGCTRL_ZONE0 = 20
1201
+ PP_GRTAVFS_HW_CPOSCALINGCTRL_ZONE1 = 21
1202
+ PP_GRTAVFS_HW_CPOSCALINGCTRL_ZONE2 = 22
1203
+ PP_GRTAVFS_HW_CPOSCALINGCTRL_ZONE3 = 23
1204
+ PP_GRTAVFS_HW_CPOSCALINGCTRL_ZONE4 = 24
1205
+ PP_GRTAVFS_HW_RESERVED_0 = 25
1206
+ PP_GRTAVFS_HW_RESERVED_1 = 26
1207
+ PP_GRTAVFS_HW_RESERVED_2 = 27
1208
+ PP_GRTAVFS_HW_RESERVED_3 = 28
1209
+ PP_GRTAVFS_HW_RESERVED_4 = 29
1210
+ PP_GRTAVFS_HW_RESERVED_5 = 30
1211
+ PP_GRTAVFS_HW_RESERVED_6 = 31
1212
+ PP_GRTAVFS_HW_FUSE_COUNT = 32
1213
+ c__EA_PP_GRTAVFS_HW_FUSE_e = ctypes.c_uint32 # enum
1214
+ PP_GRTAVFS_HW_FUSE_e = c__EA_PP_GRTAVFS_HW_FUSE_e
1215
+ PP_GRTAVFS_HW_FUSE_e__enumvalues = c__EA_PP_GRTAVFS_HW_FUSE_e__enumvalues
1216
+
1217
+ # values for enumeration 'c__EA_PP_GRTAVFS_FW_COMMON_FUSE_e'
1218
+ c__EA_PP_GRTAVFS_FW_COMMON_FUSE_e__enumvalues = {
1219
+ 0: 'PP_GRTAVFS_FW_COMMON_PPVMIN_Z1_HOT_T0',
1220
+ 1: 'PP_GRTAVFS_FW_COMMON_PPVMIN_Z1_COLD_T0',
1221
+ 2: 'PP_GRTAVFS_FW_COMMON_PPVMIN_Z2_HOT_T0',
1222
+ 3: 'PP_GRTAVFS_FW_COMMON_PPVMIN_Z2_COLD_T0',
1223
+ 4: 'PP_GRTAVFS_FW_COMMON_PPVMIN_Z3_HOT_T0',
1224
+ 5: 'PP_GRTAVFS_FW_COMMON_PPVMIN_Z3_COLD_T0',
1225
+ 6: 'PP_GRTAVFS_FW_COMMON_PPVMIN_Z4_HOT_T0',
1226
+ 7: 'PP_GRTAVFS_FW_COMMON_PPVMIN_Z4_COLD_T0',
1227
+ 8: 'PP_GRTAVFS_FW_COMMON_SRAM_RM_Z0',
1228
+ 9: 'PP_GRTAVFS_FW_COMMON_SRAM_RM_Z1',
1229
+ 10: 'PP_GRTAVFS_FW_COMMON_SRAM_RM_Z2',
1230
+ 11: 'PP_GRTAVFS_FW_COMMON_SRAM_RM_Z3',
1231
+ 12: 'PP_GRTAVFS_FW_COMMON_SRAM_RM_Z4',
1232
+ 13: 'PP_GRTAVFS_FW_COMMON_FUSE_COUNT',
1233
+ }
1234
+ PP_GRTAVFS_FW_COMMON_PPVMIN_Z1_HOT_T0 = 0
1235
+ PP_GRTAVFS_FW_COMMON_PPVMIN_Z1_COLD_T0 = 1
1236
+ PP_GRTAVFS_FW_COMMON_PPVMIN_Z2_HOT_T0 = 2
1237
+ PP_GRTAVFS_FW_COMMON_PPVMIN_Z2_COLD_T0 = 3
1238
+ PP_GRTAVFS_FW_COMMON_PPVMIN_Z3_HOT_T0 = 4
1239
+ PP_GRTAVFS_FW_COMMON_PPVMIN_Z3_COLD_T0 = 5
1240
+ PP_GRTAVFS_FW_COMMON_PPVMIN_Z4_HOT_T0 = 6
1241
+ PP_GRTAVFS_FW_COMMON_PPVMIN_Z4_COLD_T0 = 7
1242
+ PP_GRTAVFS_FW_COMMON_SRAM_RM_Z0 = 8
1243
+ PP_GRTAVFS_FW_COMMON_SRAM_RM_Z1 = 9
1244
+ PP_GRTAVFS_FW_COMMON_SRAM_RM_Z2 = 10
1245
+ PP_GRTAVFS_FW_COMMON_SRAM_RM_Z3 = 11
1246
+ PP_GRTAVFS_FW_COMMON_SRAM_RM_Z4 = 12
1247
+ PP_GRTAVFS_FW_COMMON_FUSE_COUNT = 13
1248
+ c__EA_PP_GRTAVFS_FW_COMMON_FUSE_e = ctypes.c_uint32 # enum
1249
+ PP_GRTAVFS_FW_COMMON_FUSE_e = c__EA_PP_GRTAVFS_FW_COMMON_FUSE_e
1250
+ PP_GRTAVFS_FW_COMMON_FUSE_e__enumvalues = c__EA_PP_GRTAVFS_FW_COMMON_FUSE_e__enumvalues
1251
+
1252
+ # values for enumeration 'c__EA_PP_GRTAVFS_FW_SEP_FUSE_e'
1253
+ c__EA_PP_GRTAVFS_FW_SEP_FUSE_e__enumvalues = {
1254
+ 0: 'PP_GRTAVFS_FW_SEP_FUSE_GB1_PWL_VOLTAGE_NEG_1',
1255
+ 1: 'PP_GRTAVFS_FW_SEP_FUSE_GB1_PWL_VOLTAGE_0',
1256
+ 2: 'PP_GRTAVFS_FW_SEP_FUSE_GB1_PWL_VOLTAGE_1',
1257
+ 3: 'PP_GRTAVFS_FW_SEP_FUSE_GB1_PWL_VOLTAGE_2',
1258
+ 4: 'PP_GRTAVFS_FW_SEP_FUSE_GB1_PWL_VOLTAGE_3',
1259
+ 5: 'PP_GRTAVFS_FW_SEP_FUSE_GB1_PWL_VOLTAGE_4',
1260
+ 6: 'PP_GRTAVFS_FW_SEP_FUSE_GB2_PWL_VOLTAGE_NEG_1',
1261
+ 7: 'PP_GRTAVFS_FW_SEP_FUSE_GB2_PWL_VOLTAGE_0',
1262
+ 8: 'PP_GRTAVFS_FW_SEP_FUSE_GB2_PWL_VOLTAGE_1',
1263
+ 9: 'PP_GRTAVFS_FW_SEP_FUSE_GB2_PWL_VOLTAGE_2',
1264
+ 10: 'PP_GRTAVFS_FW_SEP_FUSE_GB2_PWL_VOLTAGE_3',
1265
+ 11: 'PP_GRTAVFS_FW_SEP_FUSE_GB2_PWL_VOLTAGE_4',
1266
+ 12: 'PP_GRTAVFS_FW_SEP_FUSE_VF_NEG_1_FREQUENCY',
1267
+ 13: 'PP_GRTAVFS_FW_SEP_FUSE_VF4_FREQUENCY',
1268
+ 14: 'PP_GRTAVFS_FW_SEP_FUSE_FREQUENCY_TO_COUNT_SCALER_0',
1269
+ 15: 'PP_GRTAVFS_FW_SEP_FUSE_FREQUENCY_TO_COUNT_SCALER_1',
1270
+ 16: 'PP_GRTAVFS_FW_SEP_FUSE_FREQUENCY_TO_COUNT_SCALER_2',
1271
+ 17: 'PP_GRTAVFS_FW_SEP_FUSE_FREQUENCY_TO_COUNT_SCALER_3',
1272
+ 18: 'PP_GRTAVFS_FW_SEP_FUSE_FREQUENCY_TO_COUNT_SCALER_4',
1273
+ 19: 'PP_GRTAVFS_FW_SEP_FUSE_COUNT',
1274
+ }
1275
+ PP_GRTAVFS_FW_SEP_FUSE_GB1_PWL_VOLTAGE_NEG_1 = 0
1276
+ PP_GRTAVFS_FW_SEP_FUSE_GB1_PWL_VOLTAGE_0 = 1
1277
+ PP_GRTAVFS_FW_SEP_FUSE_GB1_PWL_VOLTAGE_1 = 2
1278
+ PP_GRTAVFS_FW_SEP_FUSE_GB1_PWL_VOLTAGE_2 = 3
1279
+ PP_GRTAVFS_FW_SEP_FUSE_GB1_PWL_VOLTAGE_3 = 4
1280
+ PP_GRTAVFS_FW_SEP_FUSE_GB1_PWL_VOLTAGE_4 = 5
1281
+ PP_GRTAVFS_FW_SEP_FUSE_GB2_PWL_VOLTAGE_NEG_1 = 6
1282
+ PP_GRTAVFS_FW_SEP_FUSE_GB2_PWL_VOLTAGE_0 = 7
1283
+ PP_GRTAVFS_FW_SEP_FUSE_GB2_PWL_VOLTAGE_1 = 8
1284
+ PP_GRTAVFS_FW_SEP_FUSE_GB2_PWL_VOLTAGE_2 = 9
1285
+ PP_GRTAVFS_FW_SEP_FUSE_GB2_PWL_VOLTAGE_3 = 10
1286
+ PP_GRTAVFS_FW_SEP_FUSE_GB2_PWL_VOLTAGE_4 = 11
1287
+ PP_GRTAVFS_FW_SEP_FUSE_VF_NEG_1_FREQUENCY = 12
1288
+ PP_GRTAVFS_FW_SEP_FUSE_VF4_FREQUENCY = 13
1289
+ PP_GRTAVFS_FW_SEP_FUSE_FREQUENCY_TO_COUNT_SCALER_0 = 14
1290
+ PP_GRTAVFS_FW_SEP_FUSE_FREQUENCY_TO_COUNT_SCALER_1 = 15
1291
+ PP_GRTAVFS_FW_SEP_FUSE_FREQUENCY_TO_COUNT_SCALER_2 = 16
1292
+ PP_GRTAVFS_FW_SEP_FUSE_FREQUENCY_TO_COUNT_SCALER_3 = 17
1293
+ PP_GRTAVFS_FW_SEP_FUSE_FREQUENCY_TO_COUNT_SCALER_4 = 18
1294
+ PP_GRTAVFS_FW_SEP_FUSE_COUNT = 19
1295
+ c__EA_PP_GRTAVFS_FW_SEP_FUSE_e = ctypes.c_uint32 # enum
1296
+ PP_GRTAVFS_FW_SEP_FUSE_e = c__EA_PP_GRTAVFS_FW_SEP_FUSE_e
1297
+ PP_GRTAVFS_FW_SEP_FUSE_e__enumvalues = c__EA_PP_GRTAVFS_FW_SEP_FUSE_e__enumvalues
1298
+ class struct_c__SA_SviTelemetryScale_t(Structure):
1299
+ pass
1300
+
1301
+ struct_c__SA_SviTelemetryScale_t._pack_ = 1 # source:False
1302
+ struct_c__SA_SviTelemetryScale_t._fields_ = [
1303
+ ('Offset', ctypes.c_byte),
1304
+ ('Padding', ctypes.c_ubyte),
1305
+ ('MaxCurrent', ctypes.c_uint16),
1306
+ ]
1307
+
1308
+ SviTelemetryScale_t = struct_c__SA_SviTelemetryScale_t
1309
+
1310
+ # values for enumeration 'c__EA_FanMode_e'
1311
+ c__EA_FanMode_e__enumvalues = {
1312
+ 0: 'FAN_MODE_AUTO',
1313
+ 1: 'FAN_MODE_MANUAL_LINEAR',
1314
+ }
1315
+ FAN_MODE_AUTO = 0
1316
+ FAN_MODE_MANUAL_LINEAR = 1
1317
+ c__EA_FanMode_e = ctypes.c_uint32 # enum
1318
+ FanMode_e = c__EA_FanMode_e
1319
+ FanMode_e__enumvalues = c__EA_FanMode_e__enumvalues
1320
+ class struct_c__SA_OverDriveTable_t(Structure):
1321
+ pass
1322
+
1323
+ struct_c__SA_OverDriveTable_t._pack_ = 1 # source:False
1324
+ struct_c__SA_OverDriveTable_t._fields_ = [
1325
+ ('FeatureCtrlMask', ctypes.c_uint32),
1326
+ ('VoltageOffsetPerZoneBoundary', ctypes.c_int16 * 6),
1327
+ ('Reserved', ctypes.c_uint32),
1328
+ ('GfxclkFmin', ctypes.c_int16),
1329
+ ('GfxclkFmax', ctypes.c_int16),
1330
+ ('UclkFmin', ctypes.c_uint16),
1331
+ ('UclkFmax', ctypes.c_uint16),
1332
+ ('Ppt', ctypes.c_int16),
1333
+ ('Tdc', ctypes.c_int16),
1334
+ ('FanLinearPwmPoints', ctypes.c_ubyte * 6),
1335
+ ('FanLinearTempPoints', ctypes.c_ubyte * 6),
1336
+ ('FanMinimumPwm', ctypes.c_uint16),
1337
+ ('AcousticTargetRpmThreshold', ctypes.c_uint16),
1338
+ ('AcousticLimitRpmThreshold', ctypes.c_uint16),
1339
+ ('FanTargetTemperature', ctypes.c_uint16),
1340
+ ('FanZeroRpmEnable', ctypes.c_ubyte),
1341
+ ('FanZeroRpmStopTemp', ctypes.c_ubyte),
1342
+ ('FanMode', ctypes.c_ubyte),
1343
+ ('MaxOpTemp', ctypes.c_ubyte),
1344
+ ('Spare', ctypes.c_uint32 * 13),
1345
+ ('MmHubPadding', ctypes.c_uint32 * 8),
1346
+ ]
1347
+
1348
+ OverDriveTable_t = struct_c__SA_OverDriveTable_t
1349
+ class struct_c__SA_OverDriveTableExternal_t(Structure):
1350
+ _pack_ = 1 # source:False
1351
+ _fields_ = [
1352
+ ('OverDriveTable', OverDriveTable_t),
1353
+ ]
1354
+
1355
+ OverDriveTableExternal_t = struct_c__SA_OverDriveTableExternal_t
1356
+ class struct_c__SA_OverDriveLimits_t(Structure):
1357
+ pass
1358
+
1359
+ struct_c__SA_OverDriveLimits_t._pack_ = 1 # source:False
1360
+ struct_c__SA_OverDriveLimits_t._fields_ = [
1361
+ ('FeatureCtrlMask', ctypes.c_uint32),
1362
+ ('VoltageOffsetPerZoneBoundary', ctypes.c_int16),
1363
+ ('Reserved1', ctypes.c_uint16),
1364
+ ('Reserved2', ctypes.c_uint16),
1365
+ ('GfxclkFmin', ctypes.c_int16),
1366
+ ('GfxclkFmax', ctypes.c_int16),
1367
+ ('UclkFmin', ctypes.c_uint16),
1368
+ ('UclkFmax', ctypes.c_uint16),
1369
+ ('Ppt', ctypes.c_int16),
1370
+ ('Tdc', ctypes.c_int16),
1371
+ ('FanLinearPwmPoints', ctypes.c_ubyte),
1372
+ ('FanLinearTempPoints', ctypes.c_ubyte),
1373
+ ('FanMinimumPwm', ctypes.c_uint16),
1374
+ ('AcousticTargetRpmThreshold', ctypes.c_uint16),
1375
+ ('AcousticLimitRpmThreshold', ctypes.c_uint16),
1376
+ ('FanTargetTemperature', ctypes.c_uint16),
1377
+ ('FanZeroRpmEnable', ctypes.c_ubyte),
1378
+ ('FanZeroRpmStopTemp', ctypes.c_ubyte),
1379
+ ('FanMode', ctypes.c_ubyte),
1380
+ ('MaxOpTemp', ctypes.c_ubyte),
1381
+ ('Spare', ctypes.c_uint32 * 13),
1382
+ ]
1383
+
1384
+ OverDriveLimits_t = struct_c__SA_OverDriveLimits_t
1385
+
1386
+ # values for enumeration 'c__EA_BOARD_GPIO_TYPE_e'
1387
+ c__EA_BOARD_GPIO_TYPE_e__enumvalues = {
1388
+ 0: 'BOARD_GPIO_SMUIO_0',
1389
+ 1: 'BOARD_GPIO_SMUIO_1',
1390
+ 2: 'BOARD_GPIO_SMUIO_2',
1391
+ 3: 'BOARD_GPIO_SMUIO_3',
1392
+ 4: 'BOARD_GPIO_SMUIO_4',
1393
+ 5: 'BOARD_GPIO_SMUIO_5',
1394
+ 6: 'BOARD_GPIO_SMUIO_6',
1395
+ 7: 'BOARD_GPIO_SMUIO_7',
1396
+ 8: 'BOARD_GPIO_SMUIO_8',
1397
+ 9: 'BOARD_GPIO_SMUIO_9',
1398
+ 10: 'BOARD_GPIO_SMUIO_10',
1399
+ 11: 'BOARD_GPIO_SMUIO_11',
1400
+ 12: 'BOARD_GPIO_SMUIO_12',
1401
+ 13: 'BOARD_GPIO_SMUIO_13',
1402
+ 14: 'BOARD_GPIO_SMUIO_14',
1403
+ 15: 'BOARD_GPIO_SMUIO_15',
1404
+ 16: 'BOARD_GPIO_SMUIO_16',
1405
+ 17: 'BOARD_GPIO_SMUIO_17',
1406
+ 18: 'BOARD_GPIO_SMUIO_18',
1407
+ 19: 'BOARD_GPIO_SMUIO_19',
1408
+ 20: 'BOARD_GPIO_SMUIO_20',
1409
+ 21: 'BOARD_GPIO_SMUIO_21',
1410
+ 22: 'BOARD_GPIO_SMUIO_22',
1411
+ 23: 'BOARD_GPIO_SMUIO_23',
1412
+ 24: 'BOARD_GPIO_SMUIO_24',
1413
+ 25: 'BOARD_GPIO_SMUIO_25',
1414
+ 26: 'BOARD_GPIO_SMUIO_26',
1415
+ 27: 'BOARD_GPIO_SMUIO_27',
1416
+ 28: 'BOARD_GPIO_SMUIO_28',
1417
+ 29: 'BOARD_GPIO_SMUIO_29',
1418
+ 30: 'BOARD_GPIO_SMUIO_30',
1419
+ 31: 'BOARD_GPIO_SMUIO_31',
1420
+ 32: 'MAX_BOARD_GPIO_SMUIO_NUM',
1421
+ 33: 'BOARD_GPIO_DC_GEN_A',
1422
+ 34: 'BOARD_GPIO_DC_GEN_B',
1423
+ 35: 'BOARD_GPIO_DC_GEN_C',
1424
+ 36: 'BOARD_GPIO_DC_GEN_D',
1425
+ 37: 'BOARD_GPIO_DC_GEN_E',
1426
+ 38: 'BOARD_GPIO_DC_GEN_F',
1427
+ 39: 'BOARD_GPIO_DC_GEN_G',
1428
+ 40: 'BOARD_GPIO_DC_GENLK_CLK',
1429
+ 41: 'BOARD_GPIO_DC_GENLK_VSYNC',
1430
+ 42: 'BOARD_GPIO_DC_SWAPLOCK_A',
1431
+ 43: 'BOARD_GPIO_DC_SWAPLOCK_B',
1432
+ }
1433
+ BOARD_GPIO_SMUIO_0 = 0
1434
+ BOARD_GPIO_SMUIO_1 = 1
1435
+ BOARD_GPIO_SMUIO_2 = 2
1436
+ BOARD_GPIO_SMUIO_3 = 3
1437
+ BOARD_GPIO_SMUIO_4 = 4
1438
+ BOARD_GPIO_SMUIO_5 = 5
1439
+ BOARD_GPIO_SMUIO_6 = 6
1440
+ BOARD_GPIO_SMUIO_7 = 7
1441
+ BOARD_GPIO_SMUIO_8 = 8
1442
+ BOARD_GPIO_SMUIO_9 = 9
1443
+ BOARD_GPIO_SMUIO_10 = 10
1444
+ BOARD_GPIO_SMUIO_11 = 11
1445
+ BOARD_GPIO_SMUIO_12 = 12
1446
+ BOARD_GPIO_SMUIO_13 = 13
1447
+ BOARD_GPIO_SMUIO_14 = 14
1448
+ BOARD_GPIO_SMUIO_15 = 15
1449
+ BOARD_GPIO_SMUIO_16 = 16
1450
+ BOARD_GPIO_SMUIO_17 = 17
1451
+ BOARD_GPIO_SMUIO_18 = 18
1452
+ BOARD_GPIO_SMUIO_19 = 19
1453
+ BOARD_GPIO_SMUIO_20 = 20
1454
+ BOARD_GPIO_SMUIO_21 = 21
1455
+ BOARD_GPIO_SMUIO_22 = 22
1456
+ BOARD_GPIO_SMUIO_23 = 23
1457
+ BOARD_GPIO_SMUIO_24 = 24
1458
+ BOARD_GPIO_SMUIO_25 = 25
1459
+ BOARD_GPIO_SMUIO_26 = 26
1460
+ BOARD_GPIO_SMUIO_27 = 27
1461
+ BOARD_GPIO_SMUIO_28 = 28
1462
+ BOARD_GPIO_SMUIO_29 = 29
1463
+ BOARD_GPIO_SMUIO_30 = 30
1464
+ BOARD_GPIO_SMUIO_31 = 31
1465
+ MAX_BOARD_GPIO_SMUIO_NUM = 32
1466
+ BOARD_GPIO_DC_GEN_A = 33
1467
+ BOARD_GPIO_DC_GEN_B = 34
1468
+ BOARD_GPIO_DC_GEN_C = 35
1469
+ BOARD_GPIO_DC_GEN_D = 36
1470
+ BOARD_GPIO_DC_GEN_E = 37
1471
+ BOARD_GPIO_DC_GEN_F = 38
1472
+ BOARD_GPIO_DC_GEN_G = 39
1473
+ BOARD_GPIO_DC_GENLK_CLK = 40
1474
+ BOARD_GPIO_DC_GENLK_VSYNC = 41
1475
+ BOARD_GPIO_DC_SWAPLOCK_A = 42
1476
+ BOARD_GPIO_DC_SWAPLOCK_B = 43
1477
+ c__EA_BOARD_GPIO_TYPE_e = ctypes.c_uint32 # enum
1478
+ BOARD_GPIO_TYPE_e = c__EA_BOARD_GPIO_TYPE_e
1479
+ BOARD_GPIO_TYPE_e__enumvalues = c__EA_BOARD_GPIO_TYPE_e__enumvalues
1480
+ class struct_c__SA_BootValues_t(Structure):
1481
+ pass
1482
+
1483
+ struct_c__SA_BootValues_t._pack_ = 1 # source:False
1484
+ struct_c__SA_BootValues_t._fields_ = [
1485
+ ('InitGfxclk_bypass', ctypes.c_uint16),
1486
+ ('InitSocclk', ctypes.c_uint16),
1487
+ ('InitMp0clk', ctypes.c_uint16),
1488
+ ('InitMpioclk', ctypes.c_uint16),
1489
+ ('InitSmnclk', ctypes.c_uint16),
1490
+ ('InitUcpclk', ctypes.c_uint16),
1491
+ ('InitCsrclk', ctypes.c_uint16),
1492
+ ('InitDprefclk', ctypes.c_uint16),
1493
+ ('InitDcfclk', ctypes.c_uint16),
1494
+ ('InitDtbclk', ctypes.c_uint16),
1495
+ ('InitDclk', ctypes.c_uint16),
1496
+ ('InitVclk', ctypes.c_uint16),
1497
+ ('InitUsbdfsclk', ctypes.c_uint16),
1498
+ ('InitMp1clk', ctypes.c_uint16),
1499
+ ('InitLclk', ctypes.c_uint16),
1500
+ ('InitBaco400clk_bypass', ctypes.c_uint16),
1501
+ ('InitBaco1200clk_bypass', ctypes.c_uint16),
1502
+ ('InitBaco700clk_bypass', ctypes.c_uint16),
1503
+ ('InitFclk', ctypes.c_uint16),
1504
+ ('InitGfxclk_clkb', ctypes.c_uint16),
1505
+ ('InitUclkDPMState', ctypes.c_ubyte),
1506
+ ('Padding', ctypes.c_ubyte * 3),
1507
+ ('InitVcoFreqPll0', ctypes.c_uint32),
1508
+ ('InitVcoFreqPll1', ctypes.c_uint32),
1509
+ ('InitVcoFreqPll2', ctypes.c_uint32),
1510
+ ('InitVcoFreqPll3', ctypes.c_uint32),
1511
+ ('InitVcoFreqPll4', ctypes.c_uint32),
1512
+ ('InitVcoFreqPll5', ctypes.c_uint32),
1513
+ ('InitVcoFreqPll6', ctypes.c_uint32),
1514
+ ('InitGfx', ctypes.c_uint16),
1515
+ ('InitSoc', ctypes.c_uint16),
1516
+ ('InitU', ctypes.c_uint16),
1517
+ ('Padding2', ctypes.c_uint16),
1518
+ ('Spare', ctypes.c_uint32 * 8),
1519
+ ]
1520
+
1521
+ BootValues_t = struct_c__SA_BootValues_t
1522
+ class struct_c__SA_MsgLimits_t(Structure):
1523
+ pass
1524
+
1525
+ struct_c__SA_MsgLimits_t._pack_ = 1 # source:False
1526
+ struct_c__SA_MsgLimits_t._fields_ = [
1527
+ ('Power', ctypes.c_uint16 * 2 * 4),
1528
+ ('Tdc', ctypes.c_uint16 * 3),
1529
+ ('Temperature', ctypes.c_uint16 * 13),
1530
+ ('PwmLimitMin', ctypes.c_ubyte),
1531
+ ('PwmLimitMax', ctypes.c_ubyte),
1532
+ ('FanTargetTemperature', ctypes.c_ubyte),
1533
+ ('Spare1', ctypes.c_ubyte * 1),
1534
+ ('AcousticTargetRpmThresholdMin', ctypes.c_uint16),
1535
+ ('AcousticTargetRpmThresholdMax', ctypes.c_uint16),
1536
+ ('AcousticLimitRpmThresholdMin', ctypes.c_uint16),
1537
+ ('AcousticLimitRpmThresholdMax', ctypes.c_uint16),
1538
+ ('PccLimitMin', ctypes.c_uint16),
1539
+ ('PccLimitMax', ctypes.c_uint16),
1540
+ ('FanStopTempMin', ctypes.c_uint16),
1541
+ ('FanStopTempMax', ctypes.c_uint16),
1542
+ ('FanStartTempMin', ctypes.c_uint16),
1543
+ ('FanStartTempMax', ctypes.c_uint16),
1544
+ ('PowerMinPpt0', ctypes.c_uint16 * 2),
1545
+ ('Spare', ctypes.c_uint32 * 11),
1546
+ ]
1547
+
1548
+ MsgLimits_t = struct_c__SA_MsgLimits_t
1549
+ class struct_c__SA_DriverReportedClocks_t(Structure):
1550
+ pass
1551
+
1552
+ struct_c__SA_DriverReportedClocks_t._pack_ = 1 # source:False
1553
+ struct_c__SA_DriverReportedClocks_t._fields_ = [
1554
+ ('BaseClockAc', ctypes.c_uint16),
1555
+ ('GameClockAc', ctypes.c_uint16),
1556
+ ('BoostClockAc', ctypes.c_uint16),
1557
+ ('BaseClockDc', ctypes.c_uint16),
1558
+ ('GameClockDc', ctypes.c_uint16),
1559
+ ('BoostClockDc', ctypes.c_uint16),
1560
+ ('Reserved', ctypes.c_uint32 * 4),
1561
+ ]
1562
+
1563
+ DriverReportedClocks_t = struct_c__SA_DriverReportedClocks_t
1564
+ class struct_c__SA_AvfsDcBtcParams_t(Structure):
1565
+ pass
1566
+
1567
+ struct_c__SA_AvfsDcBtcParams_t._pack_ = 1 # source:False
1568
+ struct_c__SA_AvfsDcBtcParams_t._fields_ = [
1569
+ ('DcBtcEnabled', ctypes.c_ubyte),
1570
+ ('Padding', ctypes.c_ubyte * 3),
1571
+ ('DcTol', ctypes.c_uint16),
1572
+ ('DcBtcGb', ctypes.c_uint16),
1573
+ ('DcBtcMin', ctypes.c_uint16),
1574
+ ('DcBtcMax', ctypes.c_uint16),
1575
+ ('DcBtcGbScalar', LinearInt_t),
1576
+ ]
1577
+
1578
+ AvfsDcBtcParams_t = struct_c__SA_AvfsDcBtcParams_t
1579
+ class struct_c__SA_AvfsFuseOverride_t(Structure):
1580
+ pass
1581
+
1582
+ struct_c__SA_AvfsFuseOverride_t._pack_ = 1 # source:False
1583
+ struct_c__SA_AvfsFuseOverride_t._fields_ = [
1584
+ ('AvfsTemp', ctypes.c_uint16 * 2),
1585
+ ('VftFMin', ctypes.c_uint16),
1586
+ ('VInversion', ctypes.c_uint16),
1587
+ ('qVft', struct_c__SA_QuadraticInt_t * 2),
1588
+ ('qAvfsGb', QuadraticInt_t),
1589
+ ('qAvfsGb2', QuadraticInt_t),
1590
+ ]
1591
+
1592
+ AvfsFuseOverride_t = struct_c__SA_AvfsFuseOverride_t
1593
+ class struct_c__SA_SkuTable_t(Structure):
1594
+ pass
1595
+
1596
+ struct_c__SA_SkuTable_t._pack_ = 1 # source:False
1597
+ struct_c__SA_SkuTable_t._fields_ = [
1598
+ ('Version', ctypes.c_uint32),
1599
+ ('FeaturesToRun', ctypes.c_uint32 * 2),
1600
+ ('TotalPowerConfig', ctypes.c_ubyte),
1601
+ ('CustomerVariant', ctypes.c_ubyte),
1602
+ ('MemoryTemperatureTypeMask', ctypes.c_ubyte),
1603
+ ('SmartShiftVersion', ctypes.c_ubyte),
1604
+ ('SocketPowerLimitAc', ctypes.c_uint16 * 4),
1605
+ ('SocketPowerLimitDc', ctypes.c_uint16 * 4),
1606
+ ('SocketPowerLimitSmartShift2', ctypes.c_uint16),
1607
+ ('EnableLegacyPptLimit', ctypes.c_ubyte),
1608
+ ('UseInputTelemetry', ctypes.c_ubyte),
1609
+ ('SmartShiftMinReportedPptinDcs', ctypes.c_ubyte),
1610
+ ('PaddingPpt', ctypes.c_ubyte * 1),
1611
+ ('VrTdcLimit', ctypes.c_uint16 * 3),
1612
+ ('PlatformTdcLimit', ctypes.c_uint16 * 3),
1613
+ ('TemperatureLimit', ctypes.c_uint16 * 13),
1614
+ ('HwCtfTempLimit', ctypes.c_uint16),
1615
+ ('PaddingInfra', ctypes.c_uint16),
1616
+ ('FitControllerFailureRateLimit', ctypes.c_uint32),
1617
+ ('FitControllerGfxDutyCycle', ctypes.c_uint32),
1618
+ ('FitControllerSocDutyCycle', ctypes.c_uint32),
1619
+ ('FitControllerSocOffset', ctypes.c_uint32),
1620
+ ('GfxApccPlusResidencyLimit', ctypes.c_uint32),
1621
+ ('ThrottlerControlMask', ctypes.c_uint32),
1622
+ ('FwDStateMask', ctypes.c_uint32),
1623
+ ('UlvVoltageOffset', ctypes.c_uint16 * 2),
1624
+ ('UlvVoltageOffsetU', ctypes.c_uint16),
1625
+ ('DeepUlvVoltageOffsetSoc', ctypes.c_uint16),
1626
+ ('DefaultMaxVoltage', ctypes.c_uint16 * 2),
1627
+ ('BoostMaxVoltage', ctypes.c_uint16 * 2),
1628
+ ('VminTempHystersis', ctypes.c_int16 * 2),
1629
+ ('VminTempThreshold', ctypes.c_int16 * 2),
1630
+ ('Vmin_Hot_T0', ctypes.c_uint16 * 2),
1631
+ ('Vmin_Cold_T0', ctypes.c_uint16 * 2),
1632
+ ('Vmin_Hot_Eol', ctypes.c_uint16 * 2),
1633
+ ('Vmin_Cold_Eol', ctypes.c_uint16 * 2),
1634
+ ('Vmin_Aging_Offset', ctypes.c_uint16 * 2),
1635
+ ('Spare_Vmin_Plat_Offset_Hot', ctypes.c_uint16 * 2),
1636
+ ('Spare_Vmin_Plat_Offset_Cold', ctypes.c_uint16 * 2),
1637
+ ('VcBtcFixedVminAgingOffset', ctypes.c_uint16 * 2),
1638
+ ('VcBtcVmin2PsmDegrationGb', ctypes.c_uint16 * 2),
1639
+ ('VcBtcPsmA', ctypes.c_uint32 * 2),
1640
+ ('VcBtcPsmB', ctypes.c_uint32 * 2),
1641
+ ('VcBtcVminA', ctypes.c_uint32 * 2),
1642
+ ('VcBtcVminB', ctypes.c_uint32 * 2),
1643
+ ('PerPartVminEnabled', ctypes.c_ubyte * 2),
1644
+ ('VcBtcEnabled', ctypes.c_ubyte * 2),
1645
+ ('SocketPowerLimitAcTau', ctypes.c_uint16 * 4),
1646
+ ('SocketPowerLimitDcTau', ctypes.c_uint16 * 4),
1647
+ ('Vmin_droop', QuadraticInt_t),
1648
+ ('SpareVmin', ctypes.c_uint32 * 9),
1649
+ ('DpmDescriptor', struct_c__SA_DpmDescriptor_t * 13),
1650
+ ('FreqTableGfx', ctypes.c_uint16 * 16),
1651
+ ('FreqTableVclk', ctypes.c_uint16 * 8),
1652
+ ('FreqTableDclk', ctypes.c_uint16 * 8),
1653
+ ('FreqTableSocclk', ctypes.c_uint16 * 8),
1654
+ ('FreqTableUclk', ctypes.c_uint16 * 4),
1655
+ ('FreqTableDispclk', ctypes.c_uint16 * 8),
1656
+ ('FreqTableDppClk', ctypes.c_uint16 * 8),
1657
+ ('FreqTableDprefclk', ctypes.c_uint16 * 8),
1658
+ ('FreqTableDcfclk', ctypes.c_uint16 * 8),
1659
+ ('FreqTableDtbclk', ctypes.c_uint16 * 8),
1660
+ ('FreqTableFclk', ctypes.c_uint16 * 8),
1661
+ ('DcModeMaxFreq', ctypes.c_uint32 * 13),
1662
+ ('Mp0clkFreq', ctypes.c_uint16 * 2),
1663
+ ('Mp0DpmVoltage', ctypes.c_uint16 * 2),
1664
+ ('GfxclkSpare', ctypes.c_ubyte * 2),
1665
+ ('GfxclkFreqCap', ctypes.c_uint16),
1666
+ ('GfxclkFgfxoffEntry', ctypes.c_uint16),
1667
+ ('GfxclkFgfxoffExitImu', ctypes.c_uint16),
1668
+ ('GfxclkFgfxoffExitRlc', ctypes.c_uint16),
1669
+ ('GfxclkThrottleClock', ctypes.c_uint16),
1670
+ ('EnableGfxPowerStagesGpio', ctypes.c_ubyte),
1671
+ ('GfxIdlePadding', ctypes.c_ubyte),
1672
+ ('SmsRepairWRCKClkDivEn', ctypes.c_ubyte),
1673
+ ('SmsRepairWRCKClkDivVal', ctypes.c_ubyte),
1674
+ ('GfxOffEntryEarlyMGCGEn', ctypes.c_ubyte),
1675
+ ('GfxOffEntryForceCGCGEn', ctypes.c_ubyte),
1676
+ ('GfxOffEntryForceCGCGDelayEn', ctypes.c_ubyte),
1677
+ ('GfxOffEntryForceCGCGDelayVal', ctypes.c_ubyte),
1678
+ ('GfxclkFreqGfxUlv', ctypes.c_uint16),
1679
+ ('GfxIdlePadding2', ctypes.c_ubyte * 2),
1680
+ ('GfxOffEntryHysteresis', ctypes.c_uint32),
1681
+ ('GfxoffSpare', ctypes.c_uint32 * 15),
1682
+ ('DfllBtcMasterScalerM', ctypes.c_uint32),
1683
+ ('DfllBtcMasterScalerB', ctypes.c_int32),
1684
+ ('DfllBtcSlaveScalerM', ctypes.c_uint32),
1685
+ ('DfllBtcSlaveScalerB', ctypes.c_int32),
1686
+ ('DfllPccAsWaitCtrl', ctypes.c_uint32),
1687
+ ('DfllPccAsStepCtrl', ctypes.c_uint32),
1688
+ ('DfllL2FrequencyBoostM', ctypes.c_uint32),
1689
+ ('DfllL2FrequencyBoostB', ctypes.c_uint32),
1690
+ ('GfxGpoSpare', ctypes.c_uint32 * 8),
1691
+ ('DcsGfxOffVoltage', ctypes.c_uint16),
1692
+ ('PaddingDcs', ctypes.c_uint16),
1693
+ ('DcsMinGfxOffTime', ctypes.c_uint16),
1694
+ ('DcsMaxGfxOffTime', ctypes.c_uint16),
1695
+ ('DcsMinCreditAccum', ctypes.c_uint32),
1696
+ ('DcsExitHysteresis', ctypes.c_uint16),
1697
+ ('DcsTimeout', ctypes.c_uint16),
1698
+ ('FoptEnabled', ctypes.c_ubyte),
1699
+ ('DcsSpare2', ctypes.c_ubyte * 3),
1700
+ ('DcsFoptM', ctypes.c_uint32),
1701
+ ('DcsFoptB', ctypes.c_uint32),
1702
+ ('DcsSpare', ctypes.c_uint32 * 11),
1703
+ ('ShadowFreqTableUclk', ctypes.c_uint16 * 4),
1704
+ ('UseStrobeModeOptimizations', ctypes.c_ubyte),
1705
+ ('PaddingMem', ctypes.c_ubyte * 3),
1706
+ ('UclkDpmPstates', ctypes.c_ubyte * 4),
1707
+ ('FreqTableUclkDiv', ctypes.c_ubyte * 4),
1708
+ ('MemVmempVoltage', ctypes.c_uint16 * 4),
1709
+ ('MemVddioVoltage', ctypes.c_uint16 * 4),
1710
+ ('FclkDpmUPstates', ctypes.c_ubyte * 8),
1711
+ ('FclkDpmVddU', ctypes.c_uint16 * 8),
1712
+ ('FclkDpmUSpeed', ctypes.c_uint16 * 8),
1713
+ ('FclkDpmDisallowPstateFreq', ctypes.c_uint16),
1714
+ ('PaddingFclk', ctypes.c_uint16),
1715
+ ('PcieGenSpeed', ctypes.c_ubyte * 3),
1716
+ ('PcieLaneCount', ctypes.c_ubyte * 3),
1717
+ ('LclkFreq', ctypes.c_uint16 * 3),
1718
+ ('FanStopTemp', ctypes.c_uint16 * 13),
1719
+ ('FanStartTemp', ctypes.c_uint16 * 13),
1720
+ ('FanGain', ctypes.c_uint16 * 13),
1721
+ ('FanGainPadding', ctypes.c_uint16),
1722
+ ('FanPwmMin', ctypes.c_uint16),
1723
+ ('AcousticTargetRpmThreshold', ctypes.c_uint16),
1724
+ ('AcousticLimitRpmThreshold', ctypes.c_uint16),
1725
+ ('FanMaximumRpm', ctypes.c_uint16),
1726
+ ('MGpuAcousticLimitRpmThreshold', ctypes.c_uint16),
1727
+ ('FanTargetGfxclk', ctypes.c_uint16),
1728
+ ('TempInputSelectMask', ctypes.c_uint32),
1729
+ ('FanZeroRpmEnable', ctypes.c_ubyte),
1730
+ ('FanTachEdgePerRev', ctypes.c_ubyte),
1731
+ ('FanTargetTemperature', ctypes.c_uint16 * 13),
1732
+ ('FuzzyFan_ErrorSetDelta', ctypes.c_int16),
1733
+ ('FuzzyFan_ErrorRateSetDelta', ctypes.c_int16),
1734
+ ('FuzzyFan_PwmSetDelta', ctypes.c_int16),
1735
+ ('FuzzyFan_Reserved', ctypes.c_uint16),
1736
+ ('FwCtfLimit', ctypes.c_uint16 * 13),
1737
+ ('IntakeTempEnableRPM', ctypes.c_uint16),
1738
+ ('IntakeTempOffsetTemp', ctypes.c_int16),
1739
+ ('IntakeTempReleaseTemp', ctypes.c_uint16),
1740
+ ('IntakeTempHighIntakeAcousticLimit', ctypes.c_uint16),
1741
+ ('IntakeTempAcouticLimitReleaseRate', ctypes.c_uint16),
1742
+ ('FanAbnormalTempLimitOffset', ctypes.c_int16),
1743
+ ('FanStalledTriggerRpm', ctypes.c_uint16),
1744
+ ('FanAbnormalTriggerRpmCoeff', ctypes.c_uint16),
1745
+ ('FanAbnormalDetectionEnable', ctypes.c_uint16),
1746
+ ('FanIntakeSensorSupport', ctypes.c_ubyte),
1747
+ ('FanIntakePadding', ctypes.c_ubyte * 3),
1748
+ ('FanSpare', ctypes.c_uint32 * 13),
1749
+ ('OverrideGfxAvfsFuses', ctypes.c_ubyte),
1750
+ ('GfxAvfsPadding', ctypes.c_ubyte * 3),
1751
+ ('L2HwRtAvfsFuses', ctypes.c_uint32 * 32),
1752
+ ('SeHwRtAvfsFuses', ctypes.c_uint32 * 32),
1753
+ ('CommonRtAvfs', ctypes.c_uint32 * 13),
1754
+ ('L2FwRtAvfsFuses', ctypes.c_uint32 * 19),
1755
+ ('SeFwRtAvfsFuses', ctypes.c_uint32 * 19),
1756
+ ('Droop_PWL_F', ctypes.c_uint32 * 5),
1757
+ ('Droop_PWL_a', ctypes.c_uint32 * 5),
1758
+ ('Droop_PWL_b', ctypes.c_uint32 * 5),
1759
+ ('Droop_PWL_c', ctypes.c_uint32 * 5),
1760
+ ('Static_PWL_Offset', ctypes.c_uint32 * 5),
1761
+ ('dGbV_dT_vmin', ctypes.c_uint32),
1762
+ ('dGbV_dT_vmax', ctypes.c_uint32),
1763
+ ('V2F_vmin_range_low', ctypes.c_uint32),
1764
+ ('V2F_vmin_range_high', ctypes.c_uint32),
1765
+ ('V2F_vmax_range_low', ctypes.c_uint32),
1766
+ ('V2F_vmax_range_high', ctypes.c_uint32),
1767
+ ('DcBtcGfxParams', AvfsDcBtcParams_t),
1768
+ ('GfxAvfsSpare', ctypes.c_uint32 * 32),
1769
+ ('OverrideSocAvfsFuses', ctypes.c_ubyte),
1770
+ ('MinSocAvfsRevision', ctypes.c_ubyte),
1771
+ ('SocAvfsPadding', ctypes.c_ubyte * 2),
1772
+ ('SocAvfsFuseOverride', struct_c__SA_AvfsFuseOverride_t * 3),
1773
+ ('dBtcGbSoc', struct_c__SA_DroopInt_t * 3),
1774
+ ('qAgingGb', struct_c__SA_LinearInt_t * 3),
1775
+ ('qStaticVoltageOffset', struct_c__SA_QuadraticInt_t * 3),
1776
+ ('DcBtcSocParams', struct_c__SA_AvfsDcBtcParams_t * 3),
1777
+ ('SocAvfsSpare', ctypes.c_uint32 * 32),
1778
+ ('BootValues', BootValues_t),
1779
+ ('DriverReportedClocks', DriverReportedClocks_t),
1780
+ ('MsgLimits', MsgLimits_t),
1781
+ ('OverDriveLimitsMin', OverDriveLimits_t),
1782
+ ('OverDriveLimitsBasicMax', OverDriveLimits_t),
1783
+ ('reserved', ctypes.c_uint32 * 22),
1784
+ ('DebugOverrides', ctypes.c_uint32),
1785
+ ('TotalBoardPowerSupport', ctypes.c_ubyte),
1786
+ ('TotalBoardPowerPadding', ctypes.c_ubyte * 3),
1787
+ ('TotalIdleBoardPowerM', ctypes.c_int16),
1788
+ ('TotalIdleBoardPowerB', ctypes.c_int16),
1789
+ ('TotalBoardPowerM', ctypes.c_int16),
1790
+ ('TotalBoardPowerB', ctypes.c_int16),
1791
+ ('qFeffCoeffGameClock', struct_c__SA_QuadraticInt_t * 2),
1792
+ ('qFeffCoeffBaseClock', struct_c__SA_QuadraticInt_t * 2),
1793
+ ('qFeffCoeffBoostClock', struct_c__SA_QuadraticInt_t * 2),
1794
+ ('TemperatureLimit_Hynix', ctypes.c_uint16),
1795
+ ('TemperatureLimit_Micron', ctypes.c_uint16),
1796
+ ('TemperatureFwCtfLimit_Hynix', ctypes.c_uint16),
1797
+ ('TemperatureFwCtfLimit_Micron', ctypes.c_uint16),
1798
+ ('Spare', ctypes.c_uint32 * 41),
1799
+ ('MmHubPadding', ctypes.c_uint32 * 8),
1800
+ ]
1801
+
1802
+ SkuTable_t = struct_c__SA_SkuTable_t
1803
+ class struct_c__SA_BoardTable_t(Structure):
1804
+ pass
1805
+
1806
+ struct_c__SA_BoardTable_t._pack_ = 1 # source:False
1807
+ struct_c__SA_BoardTable_t._fields_ = [
1808
+ ('Version', ctypes.c_uint32),
1809
+ ('I2cControllers', struct_c__SA_I2cControllerConfig_t * 8),
1810
+ ('VddGfxVrMapping', ctypes.c_ubyte),
1811
+ ('VddSocVrMapping', ctypes.c_ubyte),
1812
+ ('VddMem0VrMapping', ctypes.c_ubyte),
1813
+ ('VddMem1VrMapping', ctypes.c_ubyte),
1814
+ ('GfxUlvPhaseSheddingMask', ctypes.c_ubyte),
1815
+ ('SocUlvPhaseSheddingMask', ctypes.c_ubyte),
1816
+ ('VmempUlvPhaseSheddingMask', ctypes.c_ubyte),
1817
+ ('VddioUlvPhaseSheddingMask', ctypes.c_ubyte),
1818
+ ('SlaveAddrMapping', ctypes.c_ubyte * 5),
1819
+ ('VrPsiSupport', ctypes.c_ubyte * 5),
1820
+ ('PaddingPsi', ctypes.c_ubyte * 5),
1821
+ ('EnablePsi6', ctypes.c_ubyte * 5),
1822
+ ('SviTelemetryScale', struct_c__SA_SviTelemetryScale_t * 5),
1823
+ ('VoltageTelemetryRatio', ctypes.c_uint32 * 5),
1824
+ ('DownSlewRateVr', ctypes.c_ubyte * 5),
1825
+ ('LedOffGpio', ctypes.c_ubyte),
1826
+ ('FanOffGpio', ctypes.c_ubyte),
1827
+ ('GfxVrPowerStageOffGpio', ctypes.c_ubyte),
1828
+ ('AcDcGpio', ctypes.c_ubyte),
1829
+ ('AcDcPolarity', ctypes.c_ubyte),
1830
+ ('VR0HotGpio', ctypes.c_ubyte),
1831
+ ('VR0HotPolarity', ctypes.c_ubyte),
1832
+ ('GthrGpio', ctypes.c_ubyte),
1833
+ ('GthrPolarity', ctypes.c_ubyte),
1834
+ ('LedPin0', ctypes.c_ubyte),
1835
+ ('LedPin1', ctypes.c_ubyte),
1836
+ ('LedPin2', ctypes.c_ubyte),
1837
+ ('LedEnableMask', ctypes.c_ubyte),
1838
+ ('LedPcie', ctypes.c_ubyte),
1839
+ ('LedError', ctypes.c_ubyte),
1840
+ ('UclkTrainingModeSpreadPercent', ctypes.c_ubyte),
1841
+ ('UclkSpreadPadding', ctypes.c_ubyte),
1842
+ ('UclkSpreadFreq', ctypes.c_uint16),
1843
+ ('UclkSpreadPercent', ctypes.c_ubyte * 16),
1844
+ ('GfxclkSpreadEnable', ctypes.c_ubyte),
1845
+ ('FclkSpreadPercent', ctypes.c_ubyte),
1846
+ ('FclkSpreadFreq', ctypes.c_uint16),
1847
+ ('DramWidth', ctypes.c_ubyte),
1848
+ ('PaddingMem1', ctypes.c_ubyte * 7),
1849
+ ('HsrEnabled', ctypes.c_ubyte),
1850
+ ('VddqOffEnabled', ctypes.c_ubyte),
1851
+ ('PaddingUmcFlags', ctypes.c_ubyte * 2),
1852
+ ('PostVoltageSetBacoDelay', ctypes.c_uint32),
1853
+ ('BacoEntryDelay', ctypes.c_uint32),
1854
+ ('FuseWritePowerMuxPresent', ctypes.c_ubyte),
1855
+ ('FuseWritePadding', ctypes.c_ubyte * 3),
1856
+ ('BoardSpare', ctypes.c_uint32 * 63),
1857
+ ('MmHubPadding', ctypes.c_uint32 * 8),
1858
+ ]
1859
+
1860
+ BoardTable_t = struct_c__SA_BoardTable_t
1861
+ class struct_c__SA_PPTable_t(Structure):
1862
+ _pack_ = 1 # source:False
1863
+ _fields_ = [
1864
+ ('SkuTable', SkuTable_t),
1865
+ ('BoardTable', BoardTable_t),
1866
+ ]
1867
+
1868
+ PPTable_t = struct_c__SA_PPTable_t
1869
+ class struct_c__SA_DriverSmuConfig_t(Structure):
1870
+ pass
1871
+
1872
+ struct_c__SA_DriverSmuConfig_t._pack_ = 1 # source:False
1873
+ struct_c__SA_DriverSmuConfig_t._fields_ = [
1874
+ ('GfxclkAverageLpfTau', ctypes.c_uint16),
1875
+ ('FclkAverageLpfTau', ctypes.c_uint16),
1876
+ ('UclkAverageLpfTau', ctypes.c_uint16),
1877
+ ('GfxActivityLpfTau', ctypes.c_uint16),
1878
+ ('UclkActivityLpfTau', ctypes.c_uint16),
1879
+ ('SocketPowerLpfTau', ctypes.c_uint16),
1880
+ ('VcnClkAverageLpfTau', ctypes.c_uint16),
1881
+ ('VcnUsageAverageLpfTau', ctypes.c_uint16),
1882
+ ]
1883
+
1884
+ DriverSmuConfig_t = struct_c__SA_DriverSmuConfig_t
1885
+ class struct_c__SA_DriverSmuConfigExternal_t(Structure):
1886
+ pass
1887
+
1888
+ struct_c__SA_DriverSmuConfigExternal_t._pack_ = 1 # source:False
1889
+ struct_c__SA_DriverSmuConfigExternal_t._fields_ = [
1890
+ ('DriverSmuConfig', DriverSmuConfig_t),
1891
+ ('Spare', ctypes.c_uint32 * 8),
1892
+ ('MmHubPadding', ctypes.c_uint32 * 8),
1893
+ ]
1894
+
1895
+ DriverSmuConfigExternal_t = struct_c__SA_DriverSmuConfigExternal_t
1896
+ class struct_c__SA_DriverInfoTable_t(Structure):
1897
+ pass
1898
+
1899
+ struct_c__SA_DriverInfoTable_t._pack_ = 1 # source:False
1900
+ struct_c__SA_DriverInfoTable_t._fields_ = [
1901
+ ('FreqTableGfx', ctypes.c_uint16 * 16),
1902
+ ('FreqTableVclk', ctypes.c_uint16 * 8),
1903
+ ('FreqTableDclk', ctypes.c_uint16 * 8),
1904
+ ('FreqTableSocclk', ctypes.c_uint16 * 8),
1905
+ ('FreqTableUclk', ctypes.c_uint16 * 4),
1906
+ ('FreqTableDispclk', ctypes.c_uint16 * 8),
1907
+ ('FreqTableDppClk', ctypes.c_uint16 * 8),
1908
+ ('FreqTableDprefclk', ctypes.c_uint16 * 8),
1909
+ ('FreqTableDcfclk', ctypes.c_uint16 * 8),
1910
+ ('FreqTableDtbclk', ctypes.c_uint16 * 8),
1911
+ ('FreqTableFclk', ctypes.c_uint16 * 8),
1912
+ ('DcModeMaxFreq', ctypes.c_uint16 * 13),
1913
+ ('Padding', ctypes.c_uint16),
1914
+ ('Spare', ctypes.c_uint32 * 32),
1915
+ ('MmHubPadding', ctypes.c_uint32 * 8),
1916
+ ]
1917
+
1918
+ DriverInfoTable_t = struct_c__SA_DriverInfoTable_t
1919
+ class struct_c__SA_SmuMetrics_t(Structure):
1920
+ pass
1921
+
1922
+ struct_c__SA_SmuMetrics_t._pack_ = 1 # source:False
1923
+ struct_c__SA_SmuMetrics_t._fields_ = [
1924
+ ('CurrClock', ctypes.c_uint32 * 13),
1925
+ ('AverageGfxclkFrequencyTarget', ctypes.c_uint16),
1926
+ ('AverageGfxclkFrequencyPreDs', ctypes.c_uint16),
1927
+ ('AverageGfxclkFrequencyPostDs', ctypes.c_uint16),
1928
+ ('AverageFclkFrequencyPreDs', ctypes.c_uint16),
1929
+ ('AverageFclkFrequencyPostDs', ctypes.c_uint16),
1930
+ ('AverageMemclkFrequencyPreDs', ctypes.c_uint16),
1931
+ ('AverageMemclkFrequencyPostDs', ctypes.c_uint16),
1932
+ ('AverageVclk0Frequency', ctypes.c_uint16),
1933
+ ('AverageDclk0Frequency', ctypes.c_uint16),
1934
+ ('AverageVclk1Frequency', ctypes.c_uint16),
1935
+ ('AverageDclk1Frequency', ctypes.c_uint16),
1936
+ ('PCIeBusy', ctypes.c_uint16),
1937
+ ('dGPU_W_MAX', ctypes.c_uint16),
1938
+ ('padding', ctypes.c_uint16),
1939
+ ('MetricsCounter', ctypes.c_uint32),
1940
+ ('AvgVoltage', ctypes.c_uint16 * 5),
1941
+ ('AvgCurrent', ctypes.c_uint16 * 5),
1942
+ ('AverageGfxActivity', ctypes.c_uint16),
1943
+ ('AverageUclkActivity', ctypes.c_uint16),
1944
+ ('Vcn0ActivityPercentage', ctypes.c_uint16),
1945
+ ('Vcn1ActivityPercentage', ctypes.c_uint16),
1946
+ ('EnergyAccumulator', ctypes.c_uint32),
1947
+ ('AverageSocketPower', ctypes.c_uint16),
1948
+ ('AverageTotalBoardPower', ctypes.c_uint16),
1949
+ ('AvgTemperature', ctypes.c_uint16 * 13),
1950
+ ('AvgTemperatureFanIntake', ctypes.c_uint16),
1951
+ ('PcieRate', ctypes.c_ubyte),
1952
+ ('PcieWidth', ctypes.c_ubyte),
1953
+ ('AvgFanPwm', ctypes.c_ubyte),
1954
+ ('Padding', ctypes.c_ubyte * 1),
1955
+ ('AvgFanRpm', ctypes.c_uint16),
1956
+ ('ThrottlingPercentage', ctypes.c_ubyte * 22),
1957
+ ('VmaxThrottlingPercentage', ctypes.c_ubyte),
1958
+ ('Padding1', ctypes.c_ubyte * 3),
1959
+ ('D3HotEntryCountPerMode', ctypes.c_uint32 * 4),
1960
+ ('D3HotExitCountPerMode', ctypes.c_uint32 * 4),
1961
+ ('ArmMsgReceivedCountPerMode', ctypes.c_uint32 * 4),
1962
+ ('ApuSTAPMSmartShiftLimit', ctypes.c_uint16),
1963
+ ('ApuSTAPMLimit', ctypes.c_uint16),
1964
+ ('AvgApuSocketPower', ctypes.c_uint16),
1965
+ ('AverageUclkActivity_MAX', ctypes.c_uint16),
1966
+ ('PublicSerialNumberLower', ctypes.c_uint32),
1967
+ ('PublicSerialNumberUpper', ctypes.c_uint32),
1968
+ ]
1969
+
1970
+ SmuMetrics_t = struct_c__SA_SmuMetrics_t
1971
+ class struct_c__SA_SmuMetricsExternal_t(Structure):
1972
+ pass
1973
+
1974
+ struct_c__SA_SmuMetricsExternal_t._pack_ = 1 # source:False
1975
+ struct_c__SA_SmuMetricsExternal_t._fields_ = [
1976
+ ('SmuMetrics', SmuMetrics_t),
1977
+ ('Spare', ctypes.c_uint32 * 29),
1978
+ ('MmHubPadding', ctypes.c_uint32 * 8),
1979
+ ]
1980
+
1981
+ SmuMetricsExternal_t = struct_c__SA_SmuMetricsExternal_t
1982
+ class struct_c__SA_WatermarkRowGeneric_t(Structure):
1983
+ pass
1984
+
1985
+ struct_c__SA_WatermarkRowGeneric_t._pack_ = 1 # source:False
1986
+ struct_c__SA_WatermarkRowGeneric_t._fields_ = [
1987
+ ('WmSetting', ctypes.c_ubyte),
1988
+ ('Flags', ctypes.c_ubyte),
1989
+ ('Padding', ctypes.c_ubyte * 2),
1990
+ ]
1991
+
1992
+ WatermarkRowGeneric_t = struct_c__SA_WatermarkRowGeneric_t
1993
+
1994
+ # values for enumeration 'c__EA_WATERMARKS_FLAGS_e'
1995
+ c__EA_WATERMARKS_FLAGS_e__enumvalues = {
1996
+ 0: 'WATERMARKS_CLOCK_RANGE',
1997
+ 1: 'WATERMARKS_DUMMY_PSTATE',
1998
+ 2: 'WATERMARKS_MALL',
1999
+ 3: 'WATERMARKS_COUNT',
2000
+ }
2001
+ WATERMARKS_CLOCK_RANGE = 0
2002
+ WATERMARKS_DUMMY_PSTATE = 1
2003
+ WATERMARKS_MALL = 2
2004
+ WATERMARKS_COUNT = 3
2005
+ c__EA_WATERMARKS_FLAGS_e = ctypes.c_uint32 # enum
2006
+ WATERMARKS_FLAGS_e = c__EA_WATERMARKS_FLAGS_e
2007
+ WATERMARKS_FLAGS_e__enumvalues = c__EA_WATERMARKS_FLAGS_e__enumvalues
2008
+ class struct_c__SA_Watermarks_t(Structure):
2009
+ _pack_ = 1 # source:False
2010
+ _fields_ = [
2011
+ ('WatermarkRow', struct_c__SA_WatermarkRowGeneric_t * 4),
2012
+ ]
2013
+
2014
+ Watermarks_t = struct_c__SA_Watermarks_t
2015
+ class struct_c__SA_WatermarksExternal_t(Structure):
2016
+ pass
2017
+
2018
+ struct_c__SA_WatermarksExternal_t._pack_ = 1 # source:False
2019
+ struct_c__SA_WatermarksExternal_t._fields_ = [
2020
+ ('Watermarks', Watermarks_t),
2021
+ ('Spare', ctypes.c_uint32 * 16),
2022
+ ('MmHubPadding', ctypes.c_uint32 * 8),
2023
+ ]
2024
+
2025
+ WatermarksExternal_t = struct_c__SA_WatermarksExternal_t
2026
+ class struct_c__SA_AvfsDebugTable_t(Structure):
2027
+ pass
2028
+
2029
+ struct_c__SA_AvfsDebugTable_t._pack_ = 1 # source:False
2030
+ struct_c__SA_AvfsDebugTable_t._fields_ = [
2031
+ ('avgPsmCount', ctypes.c_uint16 * 214),
2032
+ ('minPsmCount', ctypes.c_uint16 * 214),
2033
+ ('avgPsmVoltage', ctypes.c_float * 214),
2034
+ ('minPsmVoltage', ctypes.c_float * 214),
2035
+ ]
2036
+
2037
+ AvfsDebugTable_t = struct_c__SA_AvfsDebugTable_t
2038
+ class struct_c__SA_AvfsDebugTableExternal_t(Structure):
2039
+ pass
2040
+
2041
+ struct_c__SA_AvfsDebugTableExternal_t._pack_ = 1 # source:False
2042
+ struct_c__SA_AvfsDebugTableExternal_t._fields_ = [
2043
+ ('AvfsDebugTable', AvfsDebugTable_t),
2044
+ ('MmHubPadding', ctypes.c_uint32 * 8),
2045
+ ]
2046
+
2047
+ AvfsDebugTableExternal_t = struct_c__SA_AvfsDebugTableExternal_t
2048
+ class struct_c__SA_DpmActivityMonitorCoeffInt_t(Structure):
2049
+ pass
2050
+
2051
+ struct_c__SA_DpmActivityMonitorCoeffInt_t._pack_ = 1 # source:False
2052
+ struct_c__SA_DpmActivityMonitorCoeffInt_t._fields_ = [
2053
+ ('Gfx_ActiveHystLimit', ctypes.c_ubyte),
2054
+ ('Gfx_IdleHystLimit', ctypes.c_ubyte),
2055
+ ('Gfx_FPS', ctypes.c_ubyte),
2056
+ ('Gfx_MinActiveFreqType', ctypes.c_ubyte),
2057
+ ('Gfx_BoosterFreqType', ctypes.c_ubyte),
2058
+ ('PaddingGfx', ctypes.c_ubyte),
2059
+ ('Gfx_MinActiveFreq', ctypes.c_uint16),
2060
+ ('Gfx_BoosterFreq', ctypes.c_uint16),
2061
+ ('Gfx_PD_Data_time_constant', ctypes.c_uint16),
2062
+ ('Gfx_PD_Data_limit_a', ctypes.c_uint32),
2063
+ ('Gfx_PD_Data_limit_b', ctypes.c_uint32),
2064
+ ('Gfx_PD_Data_limit_c', ctypes.c_uint32),
2065
+ ('Gfx_PD_Data_error_coeff', ctypes.c_uint32),
2066
+ ('Gfx_PD_Data_error_rate_coeff', ctypes.c_uint32),
2067
+ ('Fclk_ActiveHystLimit', ctypes.c_ubyte),
2068
+ ('Fclk_IdleHystLimit', ctypes.c_ubyte),
2069
+ ('Fclk_FPS', ctypes.c_ubyte),
2070
+ ('Fclk_MinActiveFreqType', ctypes.c_ubyte),
2071
+ ('Fclk_BoosterFreqType', ctypes.c_ubyte),
2072
+ ('PaddingFclk', ctypes.c_ubyte),
2073
+ ('Fclk_MinActiveFreq', ctypes.c_uint16),
2074
+ ('Fclk_BoosterFreq', ctypes.c_uint16),
2075
+ ('Fclk_PD_Data_time_constant', ctypes.c_uint16),
2076
+ ('Fclk_PD_Data_limit_a', ctypes.c_uint32),
2077
+ ('Fclk_PD_Data_limit_b', ctypes.c_uint32),
2078
+ ('Fclk_PD_Data_limit_c', ctypes.c_uint32),
2079
+ ('Fclk_PD_Data_error_coeff', ctypes.c_uint32),
2080
+ ('Fclk_PD_Data_error_rate_coeff', ctypes.c_uint32),
2081
+ ('Mem_UpThreshold_Limit', ctypes.c_uint32 * 4),
2082
+ ('Mem_UpHystLimit', ctypes.c_ubyte * 4),
2083
+ ('Mem_DownHystLimit', ctypes.c_ubyte * 4),
2084
+ ('Mem_Fps', ctypes.c_uint16),
2085
+ ('padding', ctypes.c_ubyte * 2),
2086
+ ]
2087
+
2088
+ DpmActivityMonitorCoeffInt_t = struct_c__SA_DpmActivityMonitorCoeffInt_t
2089
+ class struct_c__SA_DpmActivityMonitorCoeffIntExternal_t(Structure):
2090
+ pass
2091
+
2092
+ struct_c__SA_DpmActivityMonitorCoeffIntExternal_t._pack_ = 1 # source:False
2093
+ struct_c__SA_DpmActivityMonitorCoeffIntExternal_t._fields_ = [
2094
+ ('DpmActivityMonitorCoeffInt', DpmActivityMonitorCoeffInt_t),
2095
+ ('MmHubPadding', ctypes.c_uint32 * 8),
2096
+ ]
2097
+
2098
+ DpmActivityMonitorCoeffIntExternal_t = struct_c__SA_DpmActivityMonitorCoeffIntExternal_t
2099
+ __AMDGPU_SMU_H__ = True # macro
2100
+ u32 = True # macro
2101
+ SMU_THERMAL_MINIMUM_ALERT_TEMP = 0 # macro
2102
+ SMU_THERMAL_MAXIMUM_ALERT_TEMP = 255 # macro
2103
+ SMU_TEMPERATURE_UNITS_PER_CENTIGRADES = 1000 # macro
2104
+ SMU_FW_NAME_LEN = 0x24 # macro
2105
+ SMU_DPM_USER_PROFILE_RESTORE = (1<<0) # macro
2106
+ SMU_CUSTOM_FAN_SPEED_RPM = (1<<1) # macro
2107
+ SMU_CUSTOM_FAN_SPEED_PWM = (1<<2) # macro
2108
+ SMU_THROTTLER_PPT0_BIT = 0 # macro
2109
+ SMU_THROTTLER_PPT1_BIT = 1 # macro
2110
+ SMU_THROTTLER_PPT2_BIT = 2 # macro
2111
+ SMU_THROTTLER_PPT3_BIT = 3 # macro
2112
+ SMU_THROTTLER_SPL_BIT = 4 # macro
2113
+ SMU_THROTTLER_FPPT_BIT = 5 # macro
2114
+ SMU_THROTTLER_SPPT_BIT = 6 # macro
2115
+ SMU_THROTTLER_SPPT_APU_BIT = 7 # macro
2116
+ SMU_THROTTLER_TDC_GFX_BIT = 16 # macro
2117
+ SMU_THROTTLER_TDC_SOC_BIT = 17 # macro
2118
+ SMU_THROTTLER_TDC_MEM_BIT = 18 # macro
2119
+ SMU_THROTTLER_TDC_VDD_BIT = 19 # macro
2120
+ SMU_THROTTLER_TDC_CVIP_BIT = 20 # macro
2121
+ SMU_THROTTLER_EDC_CPU_BIT = 21 # macro
2122
+ SMU_THROTTLER_EDC_GFX_BIT = 22 # macro
2123
+ SMU_THROTTLER_APCC_BIT = 23 # macro
2124
+ SMU_THROTTLER_TEMP_GPU_BIT = 32 # macro
2125
+ SMU_THROTTLER_TEMP_CORE_BIT = 33 # macro
2126
+ SMU_THROTTLER_TEMP_MEM_BIT = 34 # macro
2127
+ SMU_THROTTLER_TEMP_EDGE_BIT = 35 # macro
2128
+ SMU_THROTTLER_TEMP_HOTSPOT_BIT = 36 # macro
2129
+ SMU_THROTTLER_TEMP_SOC_BIT = 37 # macro
2130
+ SMU_THROTTLER_TEMP_VR_GFX_BIT = 38 # macro
2131
+ SMU_THROTTLER_TEMP_VR_SOC_BIT = 39 # macro
2132
+ SMU_THROTTLER_TEMP_VR_MEM0_BIT = 40 # macro
2133
+ SMU_THROTTLER_TEMP_VR_MEM1_BIT = 41 # macro
2134
+ SMU_THROTTLER_TEMP_LIQUID0_BIT = 42 # macro
2135
+ SMU_THROTTLER_TEMP_LIQUID1_BIT = 43 # macro
2136
+ SMU_THROTTLER_VRHOT0_BIT = 44 # macro
2137
+ SMU_THROTTLER_VRHOT1_BIT = 45 # macro
2138
+ SMU_THROTTLER_PROCHOT_CPU_BIT = 46 # macro
2139
+ SMU_THROTTLER_PROCHOT_GFX_BIT = 47 # macro
2140
+ SMU_THROTTLER_PPM_BIT = 56 # macro
2141
+ SMU_THROTTLER_FIT_BIT = 57 # macro
2142
+ # def SMU_TABLE_INIT(tables, table_id, s, a, d): # macro
2143
+ # return {tables[table_id].size=s;tables[table_id].align=a;tables[table_id].domain=d;}(0)
2144
+ class struct_smu_hw_power_state(Structure):
2145
+ pass
2146
+
2147
+ struct_smu_hw_power_state._pack_ = 1 # source:False
2148
+ struct_smu_hw_power_state._fields_ = [
2149
+ ('magic', ctypes.c_uint32),
2150
+ ]
2151
+
2152
+ class struct_smu_power_state(Structure):
2153
+ pass
2154
+
2155
+
2156
+ # values for enumeration 'smu_state_ui_label'
2157
+ smu_state_ui_label__enumvalues = {
2158
+ 0: 'SMU_STATE_UI_LABEL_NONE',
2159
+ 1: 'SMU_STATE_UI_LABEL_BATTERY',
2160
+ 2: 'SMU_STATE_UI_TABEL_MIDDLE_LOW',
2161
+ 3: 'SMU_STATE_UI_LABEL_BALLANCED',
2162
+ 4: 'SMU_STATE_UI_LABEL_MIDDLE_HIGHT',
2163
+ 5: 'SMU_STATE_UI_LABEL_PERFORMANCE',
2164
+ 6: 'SMU_STATE_UI_LABEL_BACO',
2165
+ }
2166
+ SMU_STATE_UI_LABEL_NONE = 0
2167
+ SMU_STATE_UI_LABEL_BATTERY = 1
2168
+ SMU_STATE_UI_TABEL_MIDDLE_LOW = 2
2169
+ SMU_STATE_UI_LABEL_BALLANCED = 3
2170
+ SMU_STATE_UI_LABEL_MIDDLE_HIGHT = 4
2171
+ SMU_STATE_UI_LABEL_PERFORMANCE = 5
2172
+ SMU_STATE_UI_LABEL_BACO = 6
2173
+ smu_state_ui_label = ctypes.c_uint32 # enum
2174
+
2175
+ # values for enumeration 'smu_state_classification_flag'
2176
+ smu_state_classification_flag__enumvalues = {
2177
+ 1: 'SMU_STATE_CLASSIFICATION_FLAG_BOOT',
2178
+ 2: 'SMU_STATE_CLASSIFICATION_FLAG_THERMAL',
2179
+ 4: 'SMU_STATE_CLASSIFICATIN_FLAG_LIMITED_POWER_SOURCE',
2180
+ 8: 'SMU_STATE_CLASSIFICATION_FLAG_RESET',
2181
+ 16: 'SMU_STATE_CLASSIFICATION_FLAG_FORCED',
2182
+ 32: 'SMU_STATE_CLASSIFICATION_FLAG_USER_3D_PERFORMANCE',
2183
+ 64: 'SMU_STATE_CLASSIFICATION_FLAG_USER_2D_PERFORMANCE',
2184
+ 128: 'SMU_STATE_CLASSIFICATION_FLAG_3D_PERFORMANCE',
2185
+ 256: 'SMU_STATE_CLASSIFICATION_FLAG_AC_OVERDIRVER_TEMPLATE',
2186
+ 512: 'SMU_STATE_CLASSIFICATION_FLAG_UVD',
2187
+ 1024: 'SMU_STATE_CLASSIFICATION_FLAG_3D_PERFORMANCE_LOW',
2188
+ 2048: 'SMU_STATE_CLASSIFICATION_FLAG_ACPI',
2189
+ 4096: 'SMU_STATE_CLASSIFICATION_FLAG_HD2',
2190
+ 8192: 'SMU_STATE_CLASSIFICATION_FLAG_UVD_HD',
2191
+ 16384: 'SMU_STATE_CLASSIFICATION_FLAG_UVD_SD',
2192
+ 32768: 'SMU_STATE_CLASSIFICATION_FLAG_USER_DC_PERFORMANCE',
2193
+ 65536: 'SMU_STATE_CLASSIFICATION_FLAG_DC_OVERDIRVER_TEMPLATE',
2194
+ 131072: 'SMU_STATE_CLASSIFICATION_FLAG_BACO',
2195
+ 262144: 'SMU_STATE_CLASSIFICATIN_FLAG_LIMITED_POWER_SOURCE2',
2196
+ 524288: 'SMU_STATE_CLASSIFICATION_FLAG_ULV',
2197
+ 1048576: 'SMU_STATE_CLASSIFICATION_FLAG_UVD_MVC',
2198
+ }
2199
+ SMU_STATE_CLASSIFICATION_FLAG_BOOT = 1
2200
+ SMU_STATE_CLASSIFICATION_FLAG_THERMAL = 2
2201
+ SMU_STATE_CLASSIFICATIN_FLAG_LIMITED_POWER_SOURCE = 4
2202
+ SMU_STATE_CLASSIFICATION_FLAG_RESET = 8
2203
+ SMU_STATE_CLASSIFICATION_FLAG_FORCED = 16
2204
+ SMU_STATE_CLASSIFICATION_FLAG_USER_3D_PERFORMANCE = 32
2205
+ SMU_STATE_CLASSIFICATION_FLAG_USER_2D_PERFORMANCE = 64
2206
+ SMU_STATE_CLASSIFICATION_FLAG_3D_PERFORMANCE = 128
2207
+ SMU_STATE_CLASSIFICATION_FLAG_AC_OVERDIRVER_TEMPLATE = 256
2208
+ SMU_STATE_CLASSIFICATION_FLAG_UVD = 512
2209
+ SMU_STATE_CLASSIFICATION_FLAG_3D_PERFORMANCE_LOW = 1024
2210
+ SMU_STATE_CLASSIFICATION_FLAG_ACPI = 2048
2211
+ SMU_STATE_CLASSIFICATION_FLAG_HD2 = 4096
2212
+ SMU_STATE_CLASSIFICATION_FLAG_UVD_HD = 8192
2213
+ SMU_STATE_CLASSIFICATION_FLAG_UVD_SD = 16384
2214
+ SMU_STATE_CLASSIFICATION_FLAG_USER_DC_PERFORMANCE = 32768
2215
+ SMU_STATE_CLASSIFICATION_FLAG_DC_OVERDIRVER_TEMPLATE = 65536
2216
+ SMU_STATE_CLASSIFICATION_FLAG_BACO = 131072
2217
+ SMU_STATE_CLASSIFICATIN_FLAG_LIMITED_POWER_SOURCE2 = 262144
2218
+ SMU_STATE_CLASSIFICATION_FLAG_ULV = 524288
2219
+ SMU_STATE_CLASSIFICATION_FLAG_UVD_MVC = 1048576
2220
+ smu_state_classification_flag = ctypes.c_uint32 # enum
2221
+ class struct_smu_state_classification_block(Structure):
2222
+ pass
2223
+
2224
+ struct_smu_state_classification_block._pack_ = 1 # source:False
2225
+ struct_smu_state_classification_block._fields_ = [
2226
+ ('ui_label', smu_state_ui_label),
2227
+ ('flags', smu_state_classification_flag),
2228
+ ('bios_index', ctypes.c_int32),
2229
+ ('temporary_state', ctypes.c_bool),
2230
+ ('to_be_deleted', ctypes.c_bool),
2231
+ ('PADDING_0', ctypes.c_ubyte * 2),
2232
+ ]
2233
+
2234
+ class struct_smu_state_pcie_block(Structure):
2235
+ pass
2236
+
2237
+ struct_smu_state_pcie_block._pack_ = 1 # source:False
2238
+ struct_smu_state_pcie_block._fields_ = [
2239
+ ('lanes', ctypes.c_uint32),
2240
+ ]
2241
+
2242
+
2243
+ # values for enumeration 'smu_refreshrate_source'
2244
+ smu_refreshrate_source__enumvalues = {
2245
+ 0: 'SMU_REFRESHRATE_SOURCE_EDID',
2246
+ 1: 'SMU_REFRESHRATE_SOURCE_EXPLICIT',
2247
+ }
2248
+ SMU_REFRESHRATE_SOURCE_EDID = 0
2249
+ SMU_REFRESHRATE_SOURCE_EXPLICIT = 1
2250
+ smu_refreshrate_source = ctypes.c_uint32 # enum
2251
+ class struct_smu_state_display_block(Structure):
2252
+ pass
2253
+
2254
+ struct_smu_state_display_block._pack_ = 1 # source:False
2255
+ struct_smu_state_display_block._fields_ = [
2256
+ ('disable_frame_modulation', ctypes.c_bool),
2257
+ ('limit_refreshrate', ctypes.c_bool),
2258
+ ('PADDING_0', ctypes.c_ubyte * 2),
2259
+ ('refreshrate_source', smu_refreshrate_source),
2260
+ ('explicit_refreshrate', ctypes.c_int32),
2261
+ ('edid_refreshrate_index', ctypes.c_int32),
2262
+ ('enable_vari_bright', ctypes.c_bool),
2263
+ ('PADDING_1', ctypes.c_ubyte * 3),
2264
+ ]
2265
+
2266
+ class struct_smu_state_memory_block(Structure):
2267
+ pass
2268
+
2269
+ struct_smu_state_memory_block._pack_ = 1 # source:False
2270
+ struct_smu_state_memory_block._fields_ = [
2271
+ ('dll_off', ctypes.c_bool),
2272
+ ('m3arb', ctypes.c_ubyte),
2273
+ ('unused', ctypes.c_ubyte * 3),
2274
+ ]
2275
+
2276
+ class struct_smu_state_software_algorithm_block(Structure):
2277
+ pass
2278
+
2279
+ struct_smu_state_software_algorithm_block._pack_ = 1 # source:False
2280
+ struct_smu_state_software_algorithm_block._fields_ = [
2281
+ ('disable_load_balancing', ctypes.c_bool),
2282
+ ('enable_sleep_for_timestamps', ctypes.c_bool),
2283
+ ]
2284
+
2285
+ class struct_smu_temperature_range(Structure):
2286
+ pass
2287
+
2288
+ struct_smu_temperature_range._pack_ = 1 # source:False
2289
+ struct_smu_temperature_range._fields_ = [
2290
+ ('min', ctypes.c_int32),
2291
+ ('max', ctypes.c_int32),
2292
+ ('edge_emergency_max', ctypes.c_int32),
2293
+ ('hotspot_min', ctypes.c_int32),
2294
+ ('hotspot_crit_max', ctypes.c_int32),
2295
+ ('hotspot_emergency_max', ctypes.c_int32),
2296
+ ('mem_min', ctypes.c_int32),
2297
+ ('mem_crit_max', ctypes.c_int32),
2298
+ ('mem_emergency_max', ctypes.c_int32),
2299
+ ('software_shutdown_temp', ctypes.c_int32),
2300
+ ('software_shutdown_temp_offset', ctypes.c_int32),
2301
+ ]
2302
+
2303
+ class struct_smu_state_validation_block(Structure):
2304
+ pass
2305
+
2306
+ struct_smu_state_validation_block._pack_ = 1 # source:False
2307
+ struct_smu_state_validation_block._fields_ = [
2308
+ ('single_display_only', ctypes.c_bool),
2309
+ ('disallow_on_dc', ctypes.c_bool),
2310
+ ('supported_power_levels', ctypes.c_ubyte),
2311
+ ]
2312
+
2313
+ class struct_smu_uvd_clocks(Structure):
2314
+ pass
2315
+
2316
+ struct_smu_uvd_clocks._pack_ = 1 # source:False
2317
+ struct_smu_uvd_clocks._fields_ = [
2318
+ ('vclk', ctypes.c_uint32),
2319
+ ('dclk', ctypes.c_uint32),
2320
+ ]
2321
+
2322
+
2323
+ # values for enumeration 'smu_power_src_type'
2324
+ smu_power_src_type__enumvalues = {
2325
+ 0: 'SMU_POWER_SOURCE_AC',
2326
+ 1: 'SMU_POWER_SOURCE_DC',
2327
+ 2: 'SMU_POWER_SOURCE_COUNT',
2328
+ }
2329
+ SMU_POWER_SOURCE_AC = 0
2330
+ SMU_POWER_SOURCE_DC = 1
2331
+ SMU_POWER_SOURCE_COUNT = 2
2332
+ smu_power_src_type = ctypes.c_uint32 # enum
2333
+
2334
+ # values for enumeration 'smu_ppt_limit_type'
2335
+ smu_ppt_limit_type__enumvalues = {
2336
+ 0: 'SMU_DEFAULT_PPT_LIMIT',
2337
+ 1: 'SMU_FAST_PPT_LIMIT',
2338
+ }
2339
+ SMU_DEFAULT_PPT_LIMIT = 0
2340
+ SMU_FAST_PPT_LIMIT = 1
2341
+ smu_ppt_limit_type = ctypes.c_uint32 # enum
2342
+
2343
+ # values for enumeration 'smu_ppt_limit_level'
2344
+ smu_ppt_limit_level__enumvalues = {
2345
+ -1: 'SMU_PPT_LIMIT_MIN',
2346
+ 0: 'SMU_PPT_LIMIT_CURRENT',
2347
+ 1: 'SMU_PPT_LIMIT_DEFAULT',
2348
+ 2: 'SMU_PPT_LIMIT_MAX',
2349
+ }
2350
+ SMU_PPT_LIMIT_MIN = -1
2351
+ SMU_PPT_LIMIT_CURRENT = 0
2352
+ SMU_PPT_LIMIT_DEFAULT = 1
2353
+ SMU_PPT_LIMIT_MAX = 2
2354
+ smu_ppt_limit_level = ctypes.c_int32 # enum
2355
+
2356
+ # values for enumeration 'smu_memory_pool_size'
2357
+ smu_memory_pool_size__enumvalues = {
2358
+ 0: 'SMU_MEMORY_POOL_SIZE_ZERO',
2359
+ 268435456: 'SMU_MEMORY_POOL_SIZE_256_MB',
2360
+ 536870912: 'SMU_MEMORY_POOL_SIZE_512_MB',
2361
+ 1073741824: 'SMU_MEMORY_POOL_SIZE_1_GB',
2362
+ 2147483648: 'SMU_MEMORY_POOL_SIZE_2_GB',
2363
+ }
2364
+ SMU_MEMORY_POOL_SIZE_ZERO = 0
2365
+ SMU_MEMORY_POOL_SIZE_256_MB = 268435456
2366
+ SMU_MEMORY_POOL_SIZE_512_MB = 536870912
2367
+ SMU_MEMORY_POOL_SIZE_1_GB = 1073741824
2368
+ SMU_MEMORY_POOL_SIZE_2_GB = 2147483648
2369
+ smu_memory_pool_size = ctypes.c_uint32 # enum
2370
+
2371
+ # values for enumeration 'smu_clk_type'
2372
+ smu_clk_type__enumvalues = {
2373
+ 0: 'SMU_GFXCLK',
2374
+ 1: 'SMU_VCLK',
2375
+ 2: 'SMU_DCLK',
2376
+ 3: 'SMU_VCLK1',
2377
+ 4: 'SMU_DCLK1',
2378
+ 5: 'SMU_ECLK',
2379
+ 6: 'SMU_SOCCLK',
2380
+ 7: 'SMU_UCLK',
2381
+ 8: 'SMU_DCEFCLK',
2382
+ 9: 'SMU_DISPCLK',
2383
+ 10: 'SMU_PIXCLK',
2384
+ 11: 'SMU_PHYCLK',
2385
+ 12: 'SMU_FCLK',
2386
+ 13: 'SMU_SCLK',
2387
+ 14: 'SMU_MCLK',
2388
+ 15: 'SMU_PCIE',
2389
+ 16: 'SMU_LCLK',
2390
+ 17: 'SMU_OD_CCLK',
2391
+ 18: 'SMU_OD_SCLK',
2392
+ 19: 'SMU_OD_MCLK',
2393
+ 20: 'SMU_OD_VDDC_CURVE',
2394
+ 21: 'SMU_OD_RANGE',
2395
+ 22: 'SMU_OD_VDDGFX_OFFSET',
2396
+ 23: 'SMU_OD_FAN_CURVE',
2397
+ 24: 'SMU_OD_ACOUSTIC_LIMIT',
2398
+ 25: 'SMU_OD_ACOUSTIC_TARGET',
2399
+ 26: 'SMU_OD_FAN_TARGET_TEMPERATURE',
2400
+ 27: 'SMU_OD_FAN_MINIMUM_PWM',
2401
+ 28: 'SMU_CLK_COUNT',
2402
+ }
2403
+ SMU_GFXCLK = 0
2404
+ SMU_VCLK = 1
2405
+ SMU_DCLK = 2
2406
+ SMU_VCLK1 = 3
2407
+ SMU_DCLK1 = 4
2408
+ SMU_ECLK = 5
2409
+ SMU_SOCCLK = 6
2410
+ SMU_UCLK = 7
2411
+ SMU_DCEFCLK = 8
2412
+ SMU_DISPCLK = 9
2413
+ SMU_PIXCLK = 10
2414
+ SMU_PHYCLK = 11
2415
+ SMU_FCLK = 12
2416
+ SMU_SCLK = 13
2417
+ SMU_MCLK = 14
2418
+ SMU_PCIE = 15
2419
+ SMU_LCLK = 16
2420
+ SMU_OD_CCLK = 17
2421
+ SMU_OD_SCLK = 18
2422
+ SMU_OD_MCLK = 19
2423
+ SMU_OD_VDDC_CURVE = 20
2424
+ SMU_OD_RANGE = 21
2425
+ SMU_OD_VDDGFX_OFFSET = 22
2426
+ SMU_OD_FAN_CURVE = 23
2427
+ SMU_OD_ACOUSTIC_LIMIT = 24
2428
+ SMU_OD_ACOUSTIC_TARGET = 25
2429
+ SMU_OD_FAN_TARGET_TEMPERATURE = 26
2430
+ SMU_OD_FAN_MINIMUM_PWM = 27
2431
+ SMU_CLK_COUNT = 28
2432
+ smu_clk_type = ctypes.c_uint32 # enum
2433
+ class struct_smu_user_dpm_profile(Structure):
2434
+ pass
2435
+
2436
+ struct_smu_user_dpm_profile._pack_ = 1 # source:False
2437
+ struct_smu_user_dpm_profile._fields_ = [
2438
+ ('fan_mode', ctypes.c_uint32),
2439
+ ('power_limit', ctypes.c_uint32),
2440
+ ('fan_speed_pwm', ctypes.c_uint32),
2441
+ ('fan_speed_rpm', ctypes.c_uint32),
2442
+ ('flags', ctypes.c_uint32),
2443
+ ('user_od', ctypes.c_uint32),
2444
+ ('clk_mask', ctypes.c_uint32 * 28),
2445
+ ('clk_dependency', ctypes.c_uint32),
2446
+ ]
2447
+
2448
+ class struct_smu_table(Structure):
2449
+ pass
2450
+
2451
+ class struct_amdgpu_bo(Structure):
2452
+ pass
2453
+
2454
+ struct_smu_table._pack_ = 1 # source:False
2455
+ struct_smu_table._fields_ = [
2456
+ ('size', ctypes.c_uint64),
2457
+ ('align', ctypes.c_uint32),
2458
+ ('domain', ctypes.c_ubyte),
2459
+ ('PADDING_0', ctypes.c_ubyte * 3),
2460
+ ('mc_address', ctypes.c_uint64),
2461
+ ('cpu_addr', ctypes.POINTER(None)),
2462
+ ('bo', ctypes.POINTER(struct_amdgpu_bo)),
2463
+ ('version', ctypes.c_uint32),
2464
+ ('PADDING_1', ctypes.c_ubyte * 4),
2465
+ ]
2466
+
2467
+
2468
+ # values for enumeration 'smu_perf_level_designation'
2469
+ smu_perf_level_designation__enumvalues = {
2470
+ 0: 'PERF_LEVEL_ACTIVITY',
2471
+ 1: 'PERF_LEVEL_POWER_CONTAINMENT',
2472
+ }
2473
+ PERF_LEVEL_ACTIVITY = 0
2474
+ PERF_LEVEL_POWER_CONTAINMENT = 1
2475
+ smu_perf_level_designation = ctypes.c_uint32 # enum
2476
+ class struct_smu_performance_level(Structure):
2477
+ pass
2478
+
2479
+ struct_smu_performance_level._pack_ = 1 # source:False
2480
+ struct_smu_performance_level._fields_ = [
2481
+ ('core_clock', ctypes.c_uint32),
2482
+ ('memory_clock', ctypes.c_uint32),
2483
+ ('vddc', ctypes.c_uint32),
2484
+ ('vddci', ctypes.c_uint32),
2485
+ ('non_local_mem_freq', ctypes.c_uint32),
2486
+ ('non_local_mem_width', ctypes.c_uint32),
2487
+ ]
2488
+
2489
+ class struct_smu_clock_info(Structure):
2490
+ pass
2491
+
2492
+ struct_smu_clock_info._pack_ = 1 # source:False
2493
+ struct_smu_clock_info._fields_ = [
2494
+ ('min_mem_clk', ctypes.c_uint32),
2495
+ ('max_mem_clk', ctypes.c_uint32),
2496
+ ('min_eng_clk', ctypes.c_uint32),
2497
+ ('max_eng_clk', ctypes.c_uint32),
2498
+ ('min_bus_bandwidth', ctypes.c_uint32),
2499
+ ('max_bus_bandwidth', ctypes.c_uint32),
2500
+ ]
2501
+
2502
+ class struct_smu_bios_boot_up_values(Structure):
2503
+ pass
2504
+
2505
+ struct_smu_bios_boot_up_values._pack_ = 1 # source:False
2506
+ struct_smu_bios_boot_up_values._fields_ = [
2507
+ ('revision', ctypes.c_uint32),
2508
+ ('gfxclk', ctypes.c_uint32),
2509
+ ('uclk', ctypes.c_uint32),
2510
+ ('socclk', ctypes.c_uint32),
2511
+ ('dcefclk', ctypes.c_uint32),
2512
+ ('eclk', ctypes.c_uint32),
2513
+ ('vclk', ctypes.c_uint32),
2514
+ ('dclk', ctypes.c_uint32),
2515
+ ('vddc', ctypes.c_uint16),
2516
+ ('vddci', ctypes.c_uint16),
2517
+ ('mvddc', ctypes.c_uint16),
2518
+ ('vdd_gfx', ctypes.c_uint16),
2519
+ ('cooling_id', ctypes.c_ubyte),
2520
+ ('PADDING_0', ctypes.c_ubyte * 3),
2521
+ ('pp_table_id', ctypes.c_uint32),
2522
+ ('format_revision', ctypes.c_uint32),
2523
+ ('content_revision', ctypes.c_uint32),
2524
+ ('fclk', ctypes.c_uint32),
2525
+ ('lclk', ctypes.c_uint32),
2526
+ ('firmware_caps', ctypes.c_uint32),
2527
+ ]
2528
+
2529
+
2530
+ # values for enumeration 'smu_table_id'
2531
+ smu_table_id__enumvalues = {
2532
+ 0: 'SMU_TABLE_PPTABLE',
2533
+ 1: 'SMU_TABLE_WATERMARKS',
2534
+ 2: 'SMU_TABLE_CUSTOM_DPM',
2535
+ 3: 'SMU_TABLE_DPMCLOCKS',
2536
+ 4: 'SMU_TABLE_AVFS',
2537
+ 5: 'SMU_TABLE_AVFS_PSM_DEBUG',
2538
+ 6: 'SMU_TABLE_AVFS_FUSE_OVERRIDE',
2539
+ 7: 'SMU_TABLE_PMSTATUSLOG',
2540
+ 8: 'SMU_TABLE_SMU_METRICS',
2541
+ 9: 'SMU_TABLE_DRIVER_SMU_CONFIG',
2542
+ 10: 'SMU_TABLE_ACTIVITY_MONITOR_COEFF',
2543
+ 11: 'SMU_TABLE_OVERDRIVE',
2544
+ 12: 'SMU_TABLE_I2C_COMMANDS',
2545
+ 13: 'SMU_TABLE_PACE',
2546
+ 14: 'SMU_TABLE_ECCINFO',
2547
+ 15: 'SMU_TABLE_COMBO_PPTABLE',
2548
+ 16: 'SMU_TABLE_WIFIBAND',
2549
+ 17: 'SMU_TABLE_COUNT',
2550
+ }
2551
+ SMU_TABLE_PPTABLE = 0
2552
+ SMU_TABLE_WATERMARKS = 1
2553
+ SMU_TABLE_CUSTOM_DPM = 2
2554
+ SMU_TABLE_DPMCLOCKS = 3
2555
+ SMU_TABLE_AVFS = 4
2556
+ SMU_TABLE_AVFS_PSM_DEBUG = 5
2557
+ SMU_TABLE_AVFS_FUSE_OVERRIDE = 6
2558
+ SMU_TABLE_PMSTATUSLOG = 7
2559
+ SMU_TABLE_SMU_METRICS = 8
2560
+ SMU_TABLE_DRIVER_SMU_CONFIG = 9
2561
+ SMU_TABLE_ACTIVITY_MONITOR_COEFF = 10
2562
+ SMU_TABLE_OVERDRIVE = 11
2563
+ SMU_TABLE_I2C_COMMANDS = 12
2564
+ SMU_TABLE_PACE = 13
2565
+ SMU_TABLE_ECCINFO = 14
2566
+ SMU_TABLE_COMBO_PPTABLE = 15
2567
+ SMU_TABLE_WIFIBAND = 16
2568
+ SMU_TABLE_COUNT = 17
2569
+ smu_table_id = ctypes.c_uint32 # enum
2570
+ __all__ = \
2571
+ ['ALLOWED_FEATURE_CTRL_DEFAULT', 'ALLOWED_FEATURE_CTRL_SCPM',
2572
+ 'AVFS_D_COUNT', 'AVFS_D_G', 'AVFS_D_M_B', 'AVFS_D_M_S',
2573
+ 'AVFS_D_e', 'AVFS_D_e__enumvalues', 'AVFS_TEMP_COLD',
2574
+ 'AVFS_TEMP_COUNT', 'AVFS_TEMP_HOT', 'AVFS_TEMP_e',
2575
+ 'AVFS_TEMP_e__enumvalues', 'AVFS_VOLTAGE_COUNT',
2576
+ 'AVFS_VOLTAGE_GFX', 'AVFS_VOLTAGE_SOC', 'AVFS_VOLTAGE_TYPE_e',
2577
+ 'AVFS_VOLTAGE_TYPE_e__enumvalues', 'AvfsDcBtcParams_t',
2578
+ 'AvfsDebugTableExternal_t', 'AvfsDebugTable_t',
2579
+ 'AvfsFuseOverride_t', 'BACO_SEQUENCE', 'BAMACO_SEQUENCE',
2580
+ 'BOARD_GPIO_DC_GENLK_CLK', 'BOARD_GPIO_DC_GENLK_VSYNC',
2581
+ 'BOARD_GPIO_DC_GEN_A', 'BOARD_GPIO_DC_GEN_B',
2582
+ 'BOARD_GPIO_DC_GEN_C', 'BOARD_GPIO_DC_GEN_D',
2583
+ 'BOARD_GPIO_DC_GEN_E', 'BOARD_GPIO_DC_GEN_F',
2584
+ 'BOARD_GPIO_DC_GEN_G', 'BOARD_GPIO_DC_SWAPLOCK_A',
2585
+ 'BOARD_GPIO_DC_SWAPLOCK_B', 'BOARD_GPIO_SMUIO_0',
2586
+ 'BOARD_GPIO_SMUIO_1', 'BOARD_GPIO_SMUIO_10',
2587
+ 'BOARD_GPIO_SMUIO_11', 'BOARD_GPIO_SMUIO_12',
2588
+ 'BOARD_GPIO_SMUIO_13', 'BOARD_GPIO_SMUIO_14',
2589
+ 'BOARD_GPIO_SMUIO_15', 'BOARD_GPIO_SMUIO_16',
2590
+ 'BOARD_GPIO_SMUIO_17', 'BOARD_GPIO_SMUIO_18',
2591
+ 'BOARD_GPIO_SMUIO_19', 'BOARD_GPIO_SMUIO_2',
2592
+ 'BOARD_GPIO_SMUIO_20', 'BOARD_GPIO_SMUIO_21',
2593
+ 'BOARD_GPIO_SMUIO_22', 'BOARD_GPIO_SMUIO_23',
2594
+ 'BOARD_GPIO_SMUIO_24', 'BOARD_GPIO_SMUIO_25',
2595
+ 'BOARD_GPIO_SMUIO_26', 'BOARD_GPIO_SMUIO_27',
2596
+ 'BOARD_GPIO_SMUIO_28', 'BOARD_GPIO_SMUIO_29',
2597
+ 'BOARD_GPIO_SMUIO_3', 'BOARD_GPIO_SMUIO_30',
2598
+ 'BOARD_GPIO_SMUIO_31', 'BOARD_GPIO_SMUIO_4', 'BOARD_GPIO_SMUIO_5',
2599
+ 'BOARD_GPIO_SMUIO_6', 'BOARD_GPIO_SMUIO_7', 'BOARD_GPIO_SMUIO_8',
2600
+ 'BOARD_GPIO_SMUIO_9', 'BOARD_GPIO_TYPE_e',
2601
+ 'BOARD_GPIO_TYPE_e__enumvalues', 'BoardTable_t', 'BootValues_t',
2602
+ 'CMDCONFIG_READWRITE_BIT', 'CMDCONFIG_READWRITE_MASK',
2603
+ 'CMDCONFIG_RESTART_BIT', 'CMDCONFIG_RESTART_MASK',
2604
+ 'CMDCONFIG_STOP_BIT', 'CMDCONFIG_STOP_MASK',
2605
+ 'CUSTOMER_VARIANT_COUNT', 'CUSTOMER_VARIANT_FALCON',
2606
+ 'CUSTOMER_VARIANT_ROW', 'CUSTOMER_VARIANT_e',
2607
+ 'CUSTOMER_VARIANT_e__enumvalues', 'D3HOTSequence_e',
2608
+ 'D3HOTSequence_e__enumvalues', 'D3HOT_SEQUENCE_COUNT',
2609
+ 'DCS_ARCH_ASYNC', 'DCS_ARCH_DISABLED', 'DCS_ARCH_FADCS',
2610
+ 'DCS_ARCH_e', 'DCS_ARCH_e__enumvalues',
2611
+ 'DEBUGSMC_MSG_DebugDumpExit', 'DEBUGSMC_MSG_GetDebugData',
2612
+ 'DEBUGSMC_MSG_TestMessage', 'DEBUGSMC_Message_Count',
2613
+ 'DEBUGSMC_VERSION', 'DEBUG_OVERRIDE_DFLL_MASTER_MODE',
2614
+ 'DEBUG_OVERRIDE_DISABLE_D0i2_REENTRY_HSR_TIMER_CHECK',
2615
+ 'DEBUG_OVERRIDE_DISABLE_DFLL',
2616
+ 'DEBUG_OVERRIDE_DISABLE_FAST_FCLK_TIMER',
2617
+ 'DEBUG_OVERRIDE_DISABLE_FMAX_VMAX',
2618
+ 'DEBUG_OVERRIDE_DISABLE_IMU_FW_CHECKS',
2619
+ 'DEBUG_OVERRIDE_DISABLE_VCN_PG',
2620
+ 'DEBUG_OVERRIDE_DISABLE_VOLT_LINK_DCN_FCLK',
2621
+ 'DEBUG_OVERRIDE_DISABLE_VOLT_LINK_MP0_FCLK',
2622
+ 'DEBUG_OVERRIDE_DISABLE_VOLT_LINK_VCN_DCFCLK',
2623
+ 'DEBUG_OVERRIDE_DISABLE_VOLT_LINK_VCN_FCLK',
2624
+ 'DEBUG_OVERRIDE_ENABLE_PROFILING_MODE',
2625
+ 'DEBUG_OVERRIDE_ENABLE_RLC_VF_BRINGUP_MODE',
2626
+ 'DRAM_BIT_WIDTH_COUNT', 'DRAM_BIT_WIDTH_DISABLED',
2627
+ 'DRAM_BIT_WIDTH_TYPE_e', 'DRAM_BIT_WIDTH_TYPE_e__enumvalues',
2628
+ 'DRAM_BIT_WIDTH_X_128', 'DRAM_BIT_WIDTH_X_16',
2629
+ 'DRAM_BIT_WIDTH_X_32', 'DRAM_BIT_WIDTH_X_64',
2630
+ 'DRAM_BIT_WIDTH_X_8', 'DpmActivityMonitorCoeffIntExternal_t',
2631
+ 'DpmActivityMonitorCoeffInt_t', 'DpmDescriptor_t',
2632
+ 'DriverInfoTable_t', 'DriverReportedClocks_t',
2633
+ 'DriverSmuConfigExternal_t', 'DriverSmuConfig_t', 'DroopInt_t',
2634
+ 'EccInfoTable_t', 'EccInfo_t', 'FAN_MODE_AUTO',
2635
+ 'FAN_MODE_MANUAL_LINEAR', 'FEATURE_ACDC_BIT',
2636
+ 'FEATURE_ATHUB_MMHUB_PG_BIT', 'FEATURE_BACO_BIT',
2637
+ 'FEATURE_BACO_CG_BIT', 'FEATURE_BACO_MPCLK_DS_BIT',
2638
+ 'FEATURE_BOMXCO_SVI3_PROG_BIT', 'FEATURE_BOOT_POWER_OPT_BIT',
2639
+ 'FEATURE_BOOT_TIME_CAL_BIT',
2640
+ 'FEATURE_CLOCK_POWER_DOWN_BYPASS_BIT', 'FEATURE_DF_CSTATE_BIT',
2641
+ 'FEATURE_DPM_DCN_BIT', 'FEATURE_DPM_FCLK_BIT',
2642
+ 'FEATURE_DPM_GFXCLK_BIT', 'FEATURE_DPM_GFX_POWER_OPTIMIZER_BIT',
2643
+ 'FEATURE_DPM_LINK_BIT', 'FEATURE_DPM_MP0CLK_BIT',
2644
+ 'FEATURE_DPM_SOCCLK_BIT', 'FEATURE_DPM_UCLK_BIT',
2645
+ 'FEATURE_DS_DCFCLK_BIT', 'FEATURE_DS_FCLK_BIT',
2646
+ 'FEATURE_DS_GFXCLK_BIT', 'FEATURE_DS_LCLK_BIT',
2647
+ 'FEATURE_DS_SOCCLK_BIT', 'FEATURE_DS_UCLK_BIT',
2648
+ 'FEATURE_DS_VCN_BIT', 'FEATURE_EDC_PWRBRK_BIT',
2649
+ 'FEATURE_FAN_CONTROL_BIT', 'FEATURE_FW_CTF_BIT',
2650
+ 'FEATURE_FW_DATA_READ_BIT', 'FEATURE_FW_DSTATE_BIT',
2651
+ 'FEATURE_GFXCLK_SPREAD_SPECTRUM_BIT', 'FEATURE_GFXOFF_BIT',
2652
+ 'FEATURE_GFX_DCS_BIT', 'FEATURE_GFX_EDC_BIT',
2653
+ 'FEATURE_GFX_IMU_BIT', 'FEATURE_GFX_PCC_DFLL_BIT',
2654
+ 'FEATURE_GFX_READ_MARGIN_BIT', 'FEATURE_GFX_ULV_BIT',
2655
+ 'FEATURE_GTHR_BIT', 'FEATURE_LED_DISPLAY_BIT',
2656
+ 'FEATURE_MEM_TEMP_READ_BIT', 'FEATURE_MM_DPM_BIT',
2657
+ 'FEATURE_OPTIMIZED_VMIN_BIT', 'FEATURE_OUT_OF_BAND_MONITOR_BIT',
2658
+ 'FEATURE_PWR_ALL', 'FEATURE_PWR_BACO', 'FEATURE_PWR_DOMAIN_COUNT',
2659
+ 'FEATURE_PWR_DOMAIN_e', 'FEATURE_PWR_DOMAIN_e__enumvalues',
2660
+ 'FEATURE_PWR_GFX', 'FEATURE_PWR_S5', 'FEATURE_PWR_SOC',
2661
+ 'FEATURE_SMARTSHIFT_BIT', 'FEATURE_SOC_CG_BIT',
2662
+ 'FEATURE_SOC_MPCLK_DS_BIT', 'FEATURE_SOC_PCC_BIT',
2663
+ 'FEATURE_SPARE_52_BIT', 'FEATURE_SPARE_53_BIT',
2664
+ 'FEATURE_SPARE_54_BIT', 'FEATURE_SPARE_55_BIT',
2665
+ 'FEATURE_SPARE_56_BIT', 'FEATURE_SPARE_57_BIT',
2666
+ 'FEATURE_SPARE_58_BIT', 'FEATURE_SPARE_59_BIT',
2667
+ 'FEATURE_SPARE_60_BIT', 'FEATURE_SPARE_61_BIT',
2668
+ 'FEATURE_SPARE_62_BIT', 'FEATURE_SPARE_63_BIT',
2669
+ 'FEATURE_THROTTLERS_BIT', 'FEATURE_VDDIO_MEM_SCALING_BIT',
2670
+ 'FEATURE_VMEMP_SCALING_BIT', 'FEATURE_VR0HOT_BIT',
2671
+ 'FOPT_CALC_AC_CALC_DC', 'FOPT_CALC_AC_PPTABLE_DC', 'FOPT_CALC_e',
2672
+ 'FOPT_CALC_e__enumvalues', 'FOPT_PPTABLE_AC_CALC_DC',
2673
+ 'FOPT_PPTABLE_AC_PPTABLE_DC', 'FW_DSTATE_CLDO_PRG_BIT',
2674
+ 'FW_DSTATE_CSRCLK_DS_BIT', 'FW_DSTATE_D0i3_2_QUIET_FW_BIT',
2675
+ 'FW_DSTATE_DF_PLL_PWRDN_BIT', 'FW_DSTATE_G6_HSR_BIT',
2676
+ 'FW_DSTATE_G6_PHY_VMEMP_OFF_BIT', 'FW_DSTATE_GFX_PSI6_BIT',
2677
+ 'FW_DSTATE_GFX_VR_PWR_STAGE_BIT', 'FW_DSTATE_HSR_NON_STROBE_BIT',
2678
+ 'FW_DSTATE_MALL_ALLOC_BIT', 'FW_DSTATE_MALL_FLUSH_BIT',
2679
+ 'FW_DSTATE_MEM_PLL_PWRDN_BIT', 'FW_DSTATE_MEM_PSI_BIT',
2680
+ 'FW_DSTATE_MMHUB_INTERLOCK_BIT', 'FW_DSTATE_MP0_ENTER_WFI_BIT',
2681
+ 'FW_DSTATE_MP1_WHISPER_MODE_BIT', 'FW_DSTATE_SMN_DS_BIT',
2682
+ 'FW_DSTATE_SOC_LIV_MIN_BIT', 'FW_DSTATE_SOC_PLL_PWRDN_BIT',
2683
+ 'FW_DSTATE_SOC_PSI_BIT', 'FW_DSTATE_SOC_ULV_BIT',
2684
+ 'FW_DSTATE_UCP_DS_BIT', 'FW_DSTATE_U_LOW_PWR_MODE_EN_BIT',
2685
+ 'FW_DSTATE_U_PSI_BIT', 'FW_DSTATE_U_ULV_BIT', 'FanMode_e',
2686
+ 'FanMode_e__enumvalues', 'GPIO_INT_POLARITY_ACTIVE_HIGH',
2687
+ 'GPIO_INT_POLARITY_ACTIVE_LOW', 'GpioIntPolarity_e',
2688
+ 'GpioIntPolarity_e__enumvalues', 'I2C_CMD_COUNT', 'I2C_CMD_READ',
2689
+ 'I2C_CMD_WRITE', 'I2C_CONTROLLER_DISABLED',
2690
+ 'I2C_CONTROLLER_ENABLED', 'I2C_CONTROLLER_NAME_COUNT',
2691
+ 'I2C_CONTROLLER_NAME_FAN_INTAKE', 'I2C_CONTROLLER_NAME_LIQUID0',
2692
+ 'I2C_CONTROLLER_NAME_LIQUID1', 'I2C_CONTROLLER_NAME_PLX',
2693
+ 'I2C_CONTROLLER_NAME_VR_GFX', 'I2C_CONTROLLER_NAME_VR_SOC',
2694
+ 'I2C_CONTROLLER_NAME_VR_VDDIO', 'I2C_CONTROLLER_NAME_VR_VMEMP',
2695
+ 'I2C_CONTROLLER_PORT_0', 'I2C_CONTROLLER_PORT_1',
2696
+ 'I2C_CONTROLLER_PORT_COUNT', 'I2C_CONTROLLER_PROTOCOL_COUNT',
2697
+ 'I2C_CONTROLLER_PROTOCOL_INA3221',
2698
+ 'I2C_CONTROLLER_PROTOCOL_TMP_MAX31875',
2699
+ 'I2C_CONTROLLER_PROTOCOL_TMP_MAX6604',
2700
+ 'I2C_CONTROLLER_PROTOCOL_VR_IR35217',
2701
+ 'I2C_CONTROLLER_PROTOCOL_VR_XPDE132G5',
2702
+ 'I2C_CONTROLLER_THROTTLER_COUNT',
2703
+ 'I2C_CONTROLLER_THROTTLER_FAN_INTAKE',
2704
+ 'I2C_CONTROLLER_THROTTLER_INA3221',
2705
+ 'I2C_CONTROLLER_THROTTLER_LIQUID0',
2706
+ 'I2C_CONTROLLER_THROTTLER_LIQUID1',
2707
+ 'I2C_CONTROLLER_THROTTLER_PLX',
2708
+ 'I2C_CONTROLLER_THROTTLER_TYPE_NONE',
2709
+ 'I2C_CONTROLLER_THROTTLER_VR_GFX',
2710
+ 'I2C_CONTROLLER_THROTTLER_VR_SOC',
2711
+ 'I2C_CONTROLLER_THROTTLER_VR_VDDIO',
2712
+ 'I2C_CONTROLLER_THROTTLER_VR_VMEMP', 'I2C_PORT_GPIO',
2713
+ 'I2C_PORT_SVD_SCL', 'I2C_SPEED_COUNT', 'I2C_SPEED_FAST_100K',
2714
+ 'I2C_SPEED_FAST_400K', 'I2C_SPEED_FAST_50K',
2715
+ 'I2C_SPEED_FAST_PLUS_1M', 'I2C_SPEED_HIGH_1M',
2716
+ 'I2C_SPEED_HIGH_2M', 'I2cCmdType_e', 'I2cCmdType_e__enumvalues',
2717
+ 'I2cControllerConfig_t', 'I2cControllerName_e',
2718
+ 'I2cControllerName_e__enumvalues', 'I2cControllerPort_e',
2719
+ 'I2cControllerPort_e__enumvalues', 'I2cControllerProtocol_e',
2720
+ 'I2cControllerProtocol_e__enumvalues', 'I2cControllerThrottler_e',
2721
+ 'I2cControllerThrottler_e__enumvalues', 'I2cPort_e',
2722
+ 'I2cPort_e__enumvalues', 'I2cSpeed_e', 'I2cSpeed_e__enumvalues',
2723
+ 'IH_INTERRUPT_CONTEXT_ID_AC', 'IH_INTERRUPT_CONTEXT_ID_AUDIO_D0',
2724
+ 'IH_INTERRUPT_CONTEXT_ID_AUDIO_D3',
2725
+ 'IH_INTERRUPT_CONTEXT_ID_BACO', 'IH_INTERRUPT_CONTEXT_ID_DC',
2726
+ 'IH_INTERRUPT_CONTEXT_ID_FAN_ABNORMAL',
2727
+ 'IH_INTERRUPT_CONTEXT_ID_FAN_RECOVERY',
2728
+ 'IH_INTERRUPT_CONTEXT_ID_THERMAL_THROTTLING',
2729
+ 'IH_INTERRUPT_ID_TO_DRIVER', 'INVALID_BOARD_GPIO',
2730
+ 'LED_DISPLAY_ERROR_BIT', 'LED_DISPLAY_GFX_DPM_BIT',
2731
+ 'LED_DISPLAY_PCIE_BIT', 'LinearInt_t', 'MARKETING_BASE_CLOCKS',
2732
+ 'MARKETING_BOOST_CLOCKS', 'MARKETING_GAME_CLOCKS',
2733
+ 'MAX_BOARD_GPIO_SMUIO_NUM', 'MAX_SW_I2C_COMMANDS',
2734
+ 'MEM_TEMP_READ_IN_BAND_DUMMY_PSTATE_BIT',
2735
+ 'MEM_TEMP_READ_IN_BAND_REFRESH_BIT',
2736
+ 'MEM_TEMP_READ_OUT_OF_BAND_BIT', 'MEM_VENDOR_COUNT',
2737
+ 'MEM_VENDOR_ELPIDA', 'MEM_VENDOR_ESMT', 'MEM_VENDOR_ETRON',
2738
+ 'MEM_VENDOR_HYNIX', 'MEM_VENDOR_INFINEON', 'MEM_VENDOR_MICRON',
2739
+ 'MEM_VENDOR_MOSEL', 'MEM_VENDOR_NANYA', 'MEM_VENDOR_PLACEHOLDER0',
2740
+ 'MEM_VENDOR_PLACEHOLDER1', 'MEM_VENDOR_PLACEHOLDER2',
2741
+ 'MEM_VENDOR_PLACEHOLDER3', 'MEM_VENDOR_PLACEHOLDER4',
2742
+ 'MEM_VENDOR_PLACEHOLDER5', 'MEM_VENDOR_SAMSUNG',
2743
+ 'MEM_VENDOR_WINBOND', 'MEM_VENDOR_e', 'MEM_VENDOR_e__enumvalues',
2744
+ 'MSR_SEQUENCE', 'MsgLimits_t', 'NUM_DCFCLK_DPM_LEVELS',
2745
+ 'NUM_DCLK_DPM_LEVELS', 'NUM_DISPCLK_DPM_LEVELS',
2746
+ 'NUM_DPPCLK_DPM_LEVELS', 'NUM_DPREFCLK_DPM_LEVELS',
2747
+ 'NUM_DTBCLK_DPM_LEVELS', 'NUM_FCLK_DPM_LEVELS', 'NUM_FEATURES',
2748
+ 'NUM_GFXCLK_DPM_LEVELS', 'NUM_I2C_CONTROLLERS', 'NUM_LINK_LEVELS',
2749
+ 'NUM_MP0CLK_DPM_LEVELS', 'NUM_OD_FAN_MAX_POINTS',
2750
+ 'NUM_SOCCLK_DPM_LEVELS', 'NUM_UCLK_DPM_LEVELS',
2751
+ 'NUM_VCLK_DPM_LEVELS', 'NUM_WM_RANGES', 'OverDriveLimits_t',
2752
+ 'OverDriveTableExternal_t', 'OverDriveTable_t',
2753
+ 'PERF_LEVEL_ACTIVITY', 'PERF_LEVEL_POWER_CONTAINMENT',
2754
+ 'PG_DYNAMIC_MODE', 'PG_POWER_DOWN', 'PG_POWER_UP',
2755
+ 'PG_STATIC_MODE', 'PMFW_VOLT_PLANE_COUNT', 'PMFW_VOLT_PLANE_GFX',
2756
+ 'PMFW_VOLT_PLANE_SOC', 'PMFW_VOLT_PLANE_e',
2757
+ 'PMFW_VOLT_PLANE_e__enumvalues', 'POWER_SOURCE_AC',
2758
+ 'POWER_SOURCE_COUNT', 'POWER_SOURCE_DC', 'POWER_SOURCE_e',
2759
+ 'POWER_SOURCE_e__enumvalues', 'PPCLK_COUNT', 'PPCLK_DCFCLK',
2760
+ 'PPCLK_DCLK_0', 'PPCLK_DCLK_1', 'PPCLK_DISPCLK', 'PPCLK_DPPCLK',
2761
+ 'PPCLK_DPREFCLK', 'PPCLK_DTBCLK', 'PPCLK_FCLK', 'PPCLK_GFXCLK',
2762
+ 'PPCLK_SOCCLK', 'PPCLK_UCLK', 'PPCLK_VCLK_0', 'PPCLK_VCLK_1',
2763
+ 'PPCLK_e', 'PPCLK_e__enumvalues', 'PPSMC_MSG_AllowGfxDcs',
2764
+ 'PPSMC_MSG_AllowGfxOff', 'PPSMC_MSG_AllowIHHostInterrupt',
2765
+ 'PPSMC_MSG_ArmD3', 'PPSMC_MSG_BacoAudioD3PME',
2766
+ 'PPSMC_MSG_DALNotPresent', 'PPSMC_MSG_DisableAllSmuFeatures',
2767
+ 'PPSMC_MSG_DisableSmuFeaturesHigh',
2768
+ 'PPSMC_MSG_DisableSmuFeaturesLow', 'PPSMC_MSG_DisallowGfxDcs',
2769
+ 'PPSMC_MSG_DisallowGfxOff', 'PPSMC_MSG_DramLogSetDramAddrHigh',
2770
+ 'PPSMC_MSG_DramLogSetDramAddrLow', 'PPSMC_MSG_DramLogSetDramSize',
2771
+ 'PPSMC_MSG_DumpSTBtoDram', 'PPSMC_MSG_EnableAllSmuFeatures',
2772
+ 'PPSMC_MSG_EnableAudioStutterWA',
2773
+ 'PPSMC_MSG_EnableSmuFeaturesHigh',
2774
+ 'PPSMC_MSG_EnableSmuFeaturesLow', 'PPSMC_MSG_EnableUCLKShadow',
2775
+ 'PPSMC_MSG_EnterBaco', 'PPSMC_MSG_ExitBaco',
2776
+ 'PPSMC_MSG_GetDcModeMaxDpmFreq', 'PPSMC_MSG_GetDebugData',
2777
+ 'PPSMC_MSG_GetDpmFreqByIndex', 'PPSMC_MSG_GetDriverIfVersion',
2778
+ 'PPSMC_MSG_GetMaxDpmFreq', 'PPSMC_MSG_GetMinDpmFreq',
2779
+ 'PPSMC_MSG_GetPptLimit', 'PPSMC_MSG_GetRunningSmuFeaturesHigh',
2780
+ 'PPSMC_MSG_GetRunningSmuFeaturesLow', 'PPSMC_MSG_GetSmuVersion',
2781
+ 'PPSMC_MSG_GetVoltageByDpm', 'PPSMC_MSG_Mode1Reset',
2782
+ 'PPSMC_MSG_Mode2Reset', 'PPSMC_MSG_NotifyPowerSource',
2783
+ 'PPSMC_MSG_OverridePcieParameters', 'PPSMC_MSG_PowerDownJpeg',
2784
+ 'PPSMC_MSG_PowerDownUmsch', 'PPSMC_MSG_PowerDownVcn',
2785
+ 'PPSMC_MSG_PowerUpJpeg', 'PPSMC_MSG_PowerUpUmsch',
2786
+ 'PPSMC_MSG_PowerUpVcn', 'PPSMC_MSG_PrepareMp1ForUnload',
2787
+ 'PPSMC_MSG_ReenableAcDcInterrupt', 'PPSMC_MSG_RunDcBtc',
2788
+ 'PPSMC_MSG_STBtoDramLogSetDramAddrHigh',
2789
+ 'PPSMC_MSG_STBtoDramLogSetDramAddrLow',
2790
+ 'PPSMC_MSG_STBtoDramLogSetDramSize',
2791
+ 'PPSMC_MSG_SetAllowedFeaturesMaskHigh',
2792
+ 'PPSMC_MSG_SetAllowedFeaturesMaskLow',
2793
+ 'PPSMC_MSG_SetBadMemoryPagesRetiredFlagsPerChannel',
2794
+ 'PPSMC_MSG_SetDcsArch', 'PPSMC_MSG_SetDriverDramAddrHigh',
2795
+ 'PPSMC_MSG_SetDriverDramAddrLow',
2796
+ 'PPSMC_MSG_SetExternalClientDfCstateAllow',
2797
+ 'PPSMC_MSG_SetFwDstatesMask', 'PPSMC_MSG_SetGpoAllow',
2798
+ 'PPSMC_MSG_SetHardMaxByFreq', 'PPSMC_MSG_SetHardMinByFreq',
2799
+ 'PPSMC_MSG_SetMGpuFanBoostLimitRpm',
2800
+ 'PPSMC_MSG_SetNumBadMemoryPagesRetired', 'PPSMC_MSG_SetPptLimit',
2801
+ 'PPSMC_MSG_SetPriorityDeltaGain', 'PPSMC_MSG_SetSoftMaxByFreq',
2802
+ 'PPSMC_MSG_SetSoftMinByFreq',
2803
+ 'PPSMC_MSG_SetSystemVirtualDramAddrHigh',
2804
+ 'PPSMC_MSG_SetSystemVirtualDramAddrLow',
2805
+ 'PPSMC_MSG_SetTemperatureInputSelect',
2806
+ 'PPSMC_MSG_SetThrottlerMask', 'PPSMC_MSG_SetToolsDramAddrHigh',
2807
+ 'PPSMC_MSG_SetToolsDramAddrLow', 'PPSMC_MSG_SetVideoFps',
2808
+ 'PPSMC_MSG_SetWorkloadMask', 'PPSMC_MSG_TestMessage',
2809
+ 'PPSMC_MSG_TransferTableDram2Smu',
2810
+ 'PPSMC_MSG_TransferTableSmu2Dram', 'PPSMC_MSG_TriggerVFFLR',
2811
+ 'PPSMC_MSG_UseDefaultPPTable', 'PPSMC_Message_Count',
2812
+ 'PPSMC_Result_CmdRejectedBusy', 'PPSMC_Result_CmdRejectedPrereq',
2813
+ 'PPSMC_Result_Failed', 'PPSMC_Result_OK',
2814
+ 'PPSMC_Result_UnknownCmd', 'PPSMC_VERSION', 'PPTABLE_VERSION',
2815
+ 'PPT_THROTTLER_COUNT', 'PPT_THROTTLER_PPT0', 'PPT_THROTTLER_PPT1',
2816
+ 'PPT_THROTTLER_PPT2', 'PPT_THROTTLER_PPT3', 'PPT_THROTTLER_e',
2817
+ 'PPT_THROTTLER_e__enumvalues', 'PPTable_t',
2818
+ 'PP_GRTAVFS_FW_COMMON_FUSE_COUNT', 'PP_GRTAVFS_FW_COMMON_FUSE_e',
2819
+ 'PP_GRTAVFS_FW_COMMON_FUSE_e__enumvalues',
2820
+ 'PP_GRTAVFS_FW_COMMON_PPVMIN_Z1_COLD_T0',
2821
+ 'PP_GRTAVFS_FW_COMMON_PPVMIN_Z1_HOT_T0',
2822
+ 'PP_GRTAVFS_FW_COMMON_PPVMIN_Z2_COLD_T0',
2823
+ 'PP_GRTAVFS_FW_COMMON_PPVMIN_Z2_HOT_T0',
2824
+ 'PP_GRTAVFS_FW_COMMON_PPVMIN_Z3_COLD_T0',
2825
+ 'PP_GRTAVFS_FW_COMMON_PPVMIN_Z3_HOT_T0',
2826
+ 'PP_GRTAVFS_FW_COMMON_PPVMIN_Z4_COLD_T0',
2827
+ 'PP_GRTAVFS_FW_COMMON_PPVMIN_Z4_HOT_T0',
2828
+ 'PP_GRTAVFS_FW_COMMON_SRAM_RM_Z0',
2829
+ 'PP_GRTAVFS_FW_COMMON_SRAM_RM_Z1',
2830
+ 'PP_GRTAVFS_FW_COMMON_SRAM_RM_Z2',
2831
+ 'PP_GRTAVFS_FW_COMMON_SRAM_RM_Z3',
2832
+ 'PP_GRTAVFS_FW_COMMON_SRAM_RM_Z4', 'PP_GRTAVFS_FW_SEP_FUSE_COUNT',
2833
+ 'PP_GRTAVFS_FW_SEP_FUSE_FREQUENCY_TO_COUNT_SCALER_0',
2834
+ 'PP_GRTAVFS_FW_SEP_FUSE_FREQUENCY_TO_COUNT_SCALER_1',
2835
+ 'PP_GRTAVFS_FW_SEP_FUSE_FREQUENCY_TO_COUNT_SCALER_2',
2836
+ 'PP_GRTAVFS_FW_SEP_FUSE_FREQUENCY_TO_COUNT_SCALER_3',
2837
+ 'PP_GRTAVFS_FW_SEP_FUSE_FREQUENCY_TO_COUNT_SCALER_4',
2838
+ 'PP_GRTAVFS_FW_SEP_FUSE_GB1_PWL_VOLTAGE_0',
2839
+ 'PP_GRTAVFS_FW_SEP_FUSE_GB1_PWL_VOLTAGE_1',
2840
+ 'PP_GRTAVFS_FW_SEP_FUSE_GB1_PWL_VOLTAGE_2',
2841
+ 'PP_GRTAVFS_FW_SEP_FUSE_GB1_PWL_VOLTAGE_3',
2842
+ 'PP_GRTAVFS_FW_SEP_FUSE_GB1_PWL_VOLTAGE_4',
2843
+ 'PP_GRTAVFS_FW_SEP_FUSE_GB1_PWL_VOLTAGE_NEG_1',
2844
+ 'PP_GRTAVFS_FW_SEP_FUSE_GB2_PWL_VOLTAGE_0',
2845
+ 'PP_GRTAVFS_FW_SEP_FUSE_GB2_PWL_VOLTAGE_1',
2846
+ 'PP_GRTAVFS_FW_SEP_FUSE_GB2_PWL_VOLTAGE_2',
2847
+ 'PP_GRTAVFS_FW_SEP_FUSE_GB2_PWL_VOLTAGE_3',
2848
+ 'PP_GRTAVFS_FW_SEP_FUSE_GB2_PWL_VOLTAGE_4',
2849
+ 'PP_GRTAVFS_FW_SEP_FUSE_GB2_PWL_VOLTAGE_NEG_1',
2850
+ 'PP_GRTAVFS_FW_SEP_FUSE_VF4_FREQUENCY',
2851
+ 'PP_GRTAVFS_FW_SEP_FUSE_VF_NEG_1_FREQUENCY',
2852
+ 'PP_GRTAVFS_FW_SEP_FUSE_e',
2853
+ 'PP_GRTAVFS_FW_SEP_FUSE_e__enumvalues',
2854
+ 'PP_GRTAVFS_HW_CPOSCALINGCTRL_ZONE0',
2855
+ 'PP_GRTAVFS_HW_CPOSCALINGCTRL_ZONE1',
2856
+ 'PP_GRTAVFS_HW_CPOSCALINGCTRL_ZONE2',
2857
+ 'PP_GRTAVFS_HW_CPOSCALINGCTRL_ZONE3',
2858
+ 'PP_GRTAVFS_HW_CPOSCALINGCTRL_ZONE4',
2859
+ 'PP_GRTAVFS_HW_CPO_CTL_ZONE0', 'PP_GRTAVFS_HW_CPO_CTL_ZONE1',
2860
+ 'PP_GRTAVFS_HW_CPO_CTL_ZONE2', 'PP_GRTAVFS_HW_CPO_CTL_ZONE3',
2861
+ 'PP_GRTAVFS_HW_CPO_CTL_ZONE4', 'PP_GRTAVFS_HW_CPO_EN_0_31_ZONE0',
2862
+ 'PP_GRTAVFS_HW_CPO_EN_0_31_ZONE1',
2863
+ 'PP_GRTAVFS_HW_CPO_EN_0_31_ZONE2',
2864
+ 'PP_GRTAVFS_HW_CPO_EN_0_31_ZONE3',
2865
+ 'PP_GRTAVFS_HW_CPO_EN_0_31_ZONE4',
2866
+ 'PP_GRTAVFS_HW_CPO_EN_32_63_ZONE0',
2867
+ 'PP_GRTAVFS_HW_CPO_EN_32_63_ZONE1',
2868
+ 'PP_GRTAVFS_HW_CPO_EN_32_63_ZONE2',
2869
+ 'PP_GRTAVFS_HW_CPO_EN_32_63_ZONE3',
2870
+ 'PP_GRTAVFS_HW_CPO_EN_32_63_ZONE4', 'PP_GRTAVFS_HW_FUSE_COUNT',
2871
+ 'PP_GRTAVFS_HW_FUSE_e', 'PP_GRTAVFS_HW_FUSE_e__enumvalues',
2872
+ 'PP_GRTAVFS_HW_RESERVED_0', 'PP_GRTAVFS_HW_RESERVED_1',
2873
+ 'PP_GRTAVFS_HW_RESERVED_2', 'PP_GRTAVFS_HW_RESERVED_3',
2874
+ 'PP_GRTAVFS_HW_RESERVED_4', 'PP_GRTAVFS_HW_RESERVED_5',
2875
+ 'PP_GRTAVFS_HW_RESERVED_6', 'PP_GRTAVFS_HW_VOLTAGE_GB',
2876
+ 'PP_GRTAVFS_HW_ZONE0_VF', 'PP_GRTAVFS_HW_ZONE1_VF1',
2877
+ 'PP_GRTAVFS_HW_ZONE2_VF2', 'PP_GRTAVFS_HW_ZONE3_VF3',
2878
+ 'PP_NUM_OD_VF_CURVE_POINTS', 'PP_NUM_RTAVFS_PWL_ZONES',
2879
+ 'PP_OD_FEATURE_COUNT', 'PP_OD_FEATURE_FAN_CURVE_BIT',
2880
+ 'PP_OD_FEATURE_GFXCLK_BIT', 'PP_OD_FEATURE_GFX_VF_CURVE_BIT',
2881
+ 'PP_OD_FEATURE_PPT_BIT', 'PP_OD_FEATURE_TEMPERATURE_BIT',
2882
+ 'PP_OD_FEATURE_UCLK_BIT', 'PP_OD_FEATURE_ZERO_FAN_BIT',
2883
+ 'PSI_SEL_VR0_PLANE0_PSI0', 'PSI_SEL_VR0_PLANE0_PSI1',
2884
+ 'PSI_SEL_VR0_PLANE1_PSI0', 'PSI_SEL_VR0_PLANE1_PSI1',
2885
+ 'PSI_SEL_VR1_PLANE0_PSI0', 'PSI_SEL_VR1_PLANE0_PSI1',
2886
+ 'PSI_SEL_VR1_PLANE1_PSI0', 'PSI_SEL_VR1_PLANE1_PSI1',
2887
+ 'PWR_CONFIG_TCP_ESTIMATED', 'PWR_CONFIG_TCP_MEASURED',
2888
+ 'PWR_CONFIG_TDP', 'PWR_CONFIG_TGP', 'PowerGatingMode_e',
2889
+ 'PowerGatingMode_e__enumvalues', 'PowerGatingSettings_e',
2890
+ 'PowerGatingSettings_e__enumvalues', 'PwrConfig_e',
2891
+ 'PwrConfig_e__enumvalues', 'QuadraticInt_t',
2892
+ 'SMARTSHIFT_VERSION_1', 'SMARTSHIFT_VERSION_2',
2893
+ 'SMARTSHIFT_VERSION_3', 'SMARTSHIFT_VERSION_e',
2894
+ 'SMARTSHIFT_VERSION_e__enumvalues', 'SMU13_0_0_DRIVER_IF_VERSION',
2895
+ 'SMU13_DRIVER_IF_V13_0_0_H', 'SMU_CLK_COUNT',
2896
+ 'SMU_CUSTOM_FAN_SPEED_PWM', 'SMU_CUSTOM_FAN_SPEED_RPM',
2897
+ 'SMU_DCEFCLK', 'SMU_DCLK', 'SMU_DCLK1', 'SMU_DEFAULT_PPT_LIMIT',
2898
+ 'SMU_DISPCLK', 'SMU_DPM_USER_PROFILE_RESTORE', 'SMU_ECLK',
2899
+ 'SMU_FAST_PPT_LIMIT', 'SMU_FCLK', 'SMU_FW_NAME_LEN', 'SMU_GFXCLK',
2900
+ 'SMU_LCLK', 'SMU_MCLK', 'SMU_MEMORY_POOL_SIZE_1_GB',
2901
+ 'SMU_MEMORY_POOL_SIZE_256_MB', 'SMU_MEMORY_POOL_SIZE_2_GB',
2902
+ 'SMU_MEMORY_POOL_SIZE_512_MB', 'SMU_MEMORY_POOL_SIZE_ZERO',
2903
+ 'SMU_OD_ACOUSTIC_LIMIT', 'SMU_OD_ACOUSTIC_TARGET', 'SMU_OD_CCLK',
2904
+ 'SMU_OD_FAN_CURVE', 'SMU_OD_FAN_MINIMUM_PWM',
2905
+ 'SMU_OD_FAN_TARGET_TEMPERATURE', 'SMU_OD_MCLK', 'SMU_OD_RANGE',
2906
+ 'SMU_OD_SCLK', 'SMU_OD_VDDC_CURVE', 'SMU_OD_VDDGFX_OFFSET',
2907
+ 'SMU_PCIE', 'SMU_PHYCLK', 'SMU_PIXCLK', 'SMU_POWER_SOURCE_AC',
2908
+ 'SMU_POWER_SOURCE_COUNT', 'SMU_POWER_SOURCE_DC',
2909
+ 'SMU_PPT_LIMIT_CURRENT', 'SMU_PPT_LIMIT_DEFAULT',
2910
+ 'SMU_PPT_LIMIT_MAX', 'SMU_PPT_LIMIT_MIN',
2911
+ 'SMU_REFRESHRATE_SOURCE_EDID', 'SMU_REFRESHRATE_SOURCE_EXPLICIT',
2912
+ 'SMU_SCLK', 'SMU_SOCCLK',
2913
+ 'SMU_STATE_CLASSIFICATIN_FLAG_LIMITED_POWER_SOURCE',
2914
+ 'SMU_STATE_CLASSIFICATIN_FLAG_LIMITED_POWER_SOURCE2',
2915
+ 'SMU_STATE_CLASSIFICATION_FLAG_3D_PERFORMANCE',
2916
+ 'SMU_STATE_CLASSIFICATION_FLAG_3D_PERFORMANCE_LOW',
2917
+ 'SMU_STATE_CLASSIFICATION_FLAG_ACPI',
2918
+ 'SMU_STATE_CLASSIFICATION_FLAG_AC_OVERDIRVER_TEMPLATE',
2919
+ 'SMU_STATE_CLASSIFICATION_FLAG_BACO',
2920
+ 'SMU_STATE_CLASSIFICATION_FLAG_BOOT',
2921
+ 'SMU_STATE_CLASSIFICATION_FLAG_DC_OVERDIRVER_TEMPLATE',
2922
+ 'SMU_STATE_CLASSIFICATION_FLAG_FORCED',
2923
+ 'SMU_STATE_CLASSIFICATION_FLAG_HD2',
2924
+ 'SMU_STATE_CLASSIFICATION_FLAG_RESET',
2925
+ 'SMU_STATE_CLASSIFICATION_FLAG_THERMAL',
2926
+ 'SMU_STATE_CLASSIFICATION_FLAG_ULV',
2927
+ 'SMU_STATE_CLASSIFICATION_FLAG_USER_2D_PERFORMANCE',
2928
+ 'SMU_STATE_CLASSIFICATION_FLAG_USER_3D_PERFORMANCE',
2929
+ 'SMU_STATE_CLASSIFICATION_FLAG_USER_DC_PERFORMANCE',
2930
+ 'SMU_STATE_CLASSIFICATION_FLAG_UVD',
2931
+ 'SMU_STATE_CLASSIFICATION_FLAG_UVD_HD',
2932
+ 'SMU_STATE_CLASSIFICATION_FLAG_UVD_MVC',
2933
+ 'SMU_STATE_CLASSIFICATION_FLAG_UVD_SD', 'SMU_STATE_UI_LABEL_BACO',
2934
+ 'SMU_STATE_UI_LABEL_BALLANCED', 'SMU_STATE_UI_LABEL_BATTERY',
2935
+ 'SMU_STATE_UI_LABEL_MIDDLE_HIGHT', 'SMU_STATE_UI_LABEL_NONE',
2936
+ 'SMU_STATE_UI_LABEL_PERFORMANCE', 'SMU_STATE_UI_TABEL_MIDDLE_LOW',
2937
+ 'SMU_TABLE_ACTIVITY_MONITOR_COEFF', 'SMU_TABLE_AVFS',
2938
+ 'SMU_TABLE_AVFS_FUSE_OVERRIDE', 'SMU_TABLE_AVFS_PSM_DEBUG',
2939
+ 'SMU_TABLE_COMBO_PPTABLE', 'SMU_TABLE_COUNT',
2940
+ 'SMU_TABLE_CUSTOM_DPM', 'SMU_TABLE_DPMCLOCKS',
2941
+ 'SMU_TABLE_DRIVER_SMU_CONFIG', 'SMU_TABLE_ECCINFO',
2942
+ 'SMU_TABLE_I2C_COMMANDS', 'SMU_TABLE_OVERDRIVE', 'SMU_TABLE_PACE',
2943
+ 'SMU_TABLE_PMSTATUSLOG', 'SMU_TABLE_PPTABLE',
2944
+ 'SMU_TABLE_SMU_METRICS', 'SMU_TABLE_WATERMARKS',
2945
+ 'SMU_TABLE_WIFIBAND', 'SMU_TEMPERATURE_UNITS_PER_CENTIGRADES',
2946
+ 'SMU_THERMAL_MAXIMUM_ALERT_TEMP',
2947
+ 'SMU_THERMAL_MINIMUM_ALERT_TEMP', 'SMU_THROTTLER_APCC_BIT',
2948
+ 'SMU_THROTTLER_EDC_CPU_BIT', 'SMU_THROTTLER_EDC_GFX_BIT',
2949
+ 'SMU_THROTTLER_FIT_BIT', 'SMU_THROTTLER_FPPT_BIT',
2950
+ 'SMU_THROTTLER_PPM_BIT', 'SMU_THROTTLER_PPT0_BIT',
2951
+ 'SMU_THROTTLER_PPT1_BIT', 'SMU_THROTTLER_PPT2_BIT',
2952
+ 'SMU_THROTTLER_PPT3_BIT', 'SMU_THROTTLER_PROCHOT_CPU_BIT',
2953
+ 'SMU_THROTTLER_PROCHOT_GFX_BIT', 'SMU_THROTTLER_SPL_BIT',
2954
+ 'SMU_THROTTLER_SPPT_APU_BIT', 'SMU_THROTTLER_SPPT_BIT',
2955
+ 'SMU_THROTTLER_TDC_CVIP_BIT', 'SMU_THROTTLER_TDC_GFX_BIT',
2956
+ 'SMU_THROTTLER_TDC_MEM_BIT', 'SMU_THROTTLER_TDC_SOC_BIT',
2957
+ 'SMU_THROTTLER_TDC_VDD_BIT', 'SMU_THROTTLER_TEMP_CORE_BIT',
2958
+ 'SMU_THROTTLER_TEMP_EDGE_BIT', 'SMU_THROTTLER_TEMP_GPU_BIT',
2959
+ 'SMU_THROTTLER_TEMP_HOTSPOT_BIT',
2960
+ 'SMU_THROTTLER_TEMP_LIQUID0_BIT',
2961
+ 'SMU_THROTTLER_TEMP_LIQUID1_BIT', 'SMU_THROTTLER_TEMP_MEM_BIT',
2962
+ 'SMU_THROTTLER_TEMP_SOC_BIT', 'SMU_THROTTLER_TEMP_VR_GFX_BIT',
2963
+ 'SMU_THROTTLER_TEMP_VR_MEM0_BIT',
2964
+ 'SMU_THROTTLER_TEMP_VR_MEM1_BIT', 'SMU_THROTTLER_TEMP_VR_SOC_BIT',
2965
+ 'SMU_THROTTLER_VRHOT0_BIT', 'SMU_THROTTLER_VRHOT1_BIT',
2966
+ 'SMU_UCLK', 'SMU_V13_0_0_PPSMC_H', 'SMU_VCLK', 'SMU_VCLK1',
2967
+ 'SVI_PLANE_COUNT', 'SVI_PLANE_GFX', 'SVI_PLANE_SOC',
2968
+ 'SVI_PLANE_U', 'SVI_PLANE_VDDIO_MEM', 'SVI_PLANE_VMEMP',
2969
+ 'SVI_PLANE_e', 'SVI_PLANE_e__enumvalues', 'SVI_PSI_0',
2970
+ 'SVI_PSI_1', 'SVI_PSI_2', 'SVI_PSI_3', 'SVI_PSI_4', 'SVI_PSI_5',
2971
+ 'SVI_PSI_6', 'SVI_PSI_7', 'SVI_PSI_e', 'SVI_PSI_e__enumvalues',
2972
+ 'SkuTable_t', 'SmuMetricsExternal_t', 'SmuMetrics_t',
2973
+ 'SviTelemetryScale_t', 'SwI2cCmd_t', 'SwI2cRequestExternal_t',
2974
+ 'SwI2cRequest_t', 'TABLE_ACTIVITY_MONITOR_COEFF',
2975
+ 'TABLE_AVFS_PSM_DEBUG', 'TABLE_COMBO_PPTABLE', 'TABLE_COUNT',
2976
+ 'TABLE_DRIVER_INFO', 'TABLE_DRIVER_SMU_CONFIG', 'TABLE_ECCINFO',
2977
+ 'TABLE_I2C_COMMANDS', 'TABLE_OVERDRIVE', 'TABLE_PMSTATUSLOG',
2978
+ 'TABLE_PPTABLE', 'TABLE_SMU_METRICS', 'TABLE_TRANSFER_FAILED',
2979
+ 'TABLE_TRANSFER_OK', 'TABLE_TRANSFER_PENDING', 'TABLE_WATERMARKS',
2980
+ 'TABLE_WIFIBAND', 'TDC_THROTTLER_COUNT', 'TDC_THROTTLER_GFX',
2981
+ 'TDC_THROTTLER_SOC', 'TDC_THROTTLER_U', 'TDC_THROTTLER_e',
2982
+ 'TDC_THROTTLER_e__enumvalues', 'TEMP_COUNT', 'TEMP_EDGE',
2983
+ 'TEMP_HOTSPOT', 'TEMP_HOTSPOT_G', 'TEMP_HOTSPOT_M',
2984
+ 'TEMP_LIQUID0', 'TEMP_LIQUID1', 'TEMP_MEM', 'TEMP_PLX',
2985
+ 'TEMP_VR_GFX', 'TEMP_VR_MEM0', 'TEMP_VR_MEM1', 'TEMP_VR_SOC',
2986
+ 'TEMP_VR_U', 'TEMP_e', 'TEMP_e__enumvalues', 'THROTTLER_COUNT',
2987
+ 'THROTTLER_FIT_BIT', 'THROTTLER_GFX_APCC_PLUS_BIT',
2988
+ 'THROTTLER_PPT0_BIT', 'THROTTLER_PPT1_BIT', 'THROTTLER_PPT2_BIT',
2989
+ 'THROTTLER_PPT3_BIT', 'THROTTLER_TDC_GFX_BIT',
2990
+ 'THROTTLER_TDC_SOC_BIT', 'THROTTLER_TDC_U_BIT',
2991
+ 'THROTTLER_TEMP_EDGE_BIT', 'THROTTLER_TEMP_HOTSPOT_BIT',
2992
+ 'THROTTLER_TEMP_HOTSPOT_G_BIT', 'THROTTLER_TEMP_HOTSPOT_M_BIT',
2993
+ 'THROTTLER_TEMP_LIQUID0_BIT', 'THROTTLER_TEMP_LIQUID1_BIT',
2994
+ 'THROTTLER_TEMP_MEM_BIT', 'THROTTLER_TEMP_PLX_BIT',
2995
+ 'THROTTLER_TEMP_VR_GFX_BIT', 'THROTTLER_TEMP_VR_MEM0_BIT',
2996
+ 'THROTTLER_TEMP_VR_MEM1_BIT', 'THROTTLER_TEMP_VR_SOC_BIT',
2997
+ 'THROTTLER_TEMP_VR_U_BIT', 'UCLK_DIV_BY_1', 'UCLK_DIV_BY_2',
2998
+ 'UCLK_DIV_BY_4', 'UCLK_DIV_BY_8', 'UCLK_DIV_e',
2999
+ 'UCLK_DIV_e__enumvalues', 'ULPS_SEQUENCE', 'VOLTAGE_MODE_COUNT',
3000
+ 'VOLTAGE_MODE_FUSES', 'VOLTAGE_MODE_PPTABLE', 'VOLTAGE_MODE_e',
3001
+ 'VOLTAGE_MODE_e__enumvalues', 'VR_MAPPING_PLANE_SELECT_MASK',
3002
+ 'VR_MAPPING_PLANE_SELECT_SHIFT', 'VR_MAPPING_VR_SELECT_MASK',
3003
+ 'VR_MAPPING_VR_SELECT_SHIFT', 'WATERMARKS_CLOCK_RANGE',
3004
+ 'WATERMARKS_COUNT', 'WATERMARKS_DUMMY_PSTATE',
3005
+ 'WATERMARKS_FLAGS_e', 'WATERMARKS_FLAGS_e__enumvalues',
3006
+ 'WATERMARKS_MALL', 'WORKLOAD_PPLIB_COMPUTE_BIT',
3007
+ 'WORKLOAD_PPLIB_COUNT', 'WORKLOAD_PPLIB_CUSTOM_BIT',
3008
+ 'WORKLOAD_PPLIB_DEFAULT_BIT', 'WORKLOAD_PPLIB_FULL_SCREEN_3D_BIT',
3009
+ 'WORKLOAD_PPLIB_POWER_SAVING_BIT', 'WORKLOAD_PPLIB_VIDEO_BIT',
3010
+ 'WORKLOAD_PPLIB_VR_BIT', 'WORKLOAD_PPLIB_WINDOW_3D_BIT',
3011
+ 'WatermarkRowGeneric_t', 'WatermarksExternal_t', 'Watermarks_t',
3012
+ '__AMDGPU_SMU_H__', 'bool', 'c__EA_AVFS_D_e', 'c__EA_AVFS_TEMP_e',
3013
+ 'c__EA_AVFS_VOLTAGE_TYPE_e', 'c__EA_BOARD_GPIO_TYPE_e',
3014
+ 'c__EA_CUSTOMER_VARIANT_e', 'c__EA_D3HOTSequence_e',
3015
+ 'c__EA_DCS_ARCH_e', 'c__EA_DRAM_BIT_WIDTH_TYPE_e',
3016
+ 'c__EA_FEATURE_PWR_DOMAIN_e', 'c__EA_FOPT_CALC_e',
3017
+ 'c__EA_FanMode_e', 'c__EA_GpioIntPolarity_e',
3018
+ 'c__EA_I2cCmdType_e', 'c__EA_I2cControllerName_e',
3019
+ 'c__EA_I2cControllerPort_e', 'c__EA_I2cControllerProtocol_e',
3020
+ 'c__EA_I2cControllerThrottler_e', 'c__EA_I2cPort_e',
3021
+ 'c__EA_I2cSpeed_e', 'c__EA_MEM_VENDOR_e',
3022
+ 'c__EA_PMFW_VOLT_PLANE_e', 'c__EA_POWER_SOURCE_e',
3023
+ 'c__EA_PPCLK_e', 'c__EA_PPT_THROTTLER_e',
3024
+ 'c__EA_PP_GRTAVFS_FW_COMMON_FUSE_e',
3025
+ 'c__EA_PP_GRTAVFS_FW_SEP_FUSE_e', 'c__EA_PP_GRTAVFS_HW_FUSE_e',
3026
+ 'c__EA_PowerGatingMode_e', 'c__EA_PowerGatingSettings_e',
3027
+ 'c__EA_PwrConfig_e', 'c__EA_SMARTSHIFT_VERSION_e',
3028
+ 'c__EA_SVI_PLANE_e', 'c__EA_SVI_PSI_e', 'c__EA_TDC_THROTTLER_e',
3029
+ 'c__EA_TEMP_e', 'c__EA_UCLK_DIV_e', 'c__EA_VOLTAGE_MODE_e',
3030
+ 'c__EA_WATERMARKS_FLAGS_e', 'int16_t', 'int32_t', 'int8_t',
3031
+ 'smu_clk_type', 'smu_memory_pool_size',
3032
+ 'smu_perf_level_designation', 'smu_power_src_type',
3033
+ 'smu_ppt_limit_level', 'smu_ppt_limit_type',
3034
+ 'smu_refreshrate_source', 'smu_state_classification_flag',
3035
+ 'smu_state_ui_label', 'smu_table_id', 'struct_amdgpu_bo',
3036
+ 'struct_c__SA_AvfsDcBtcParams_t',
3037
+ 'struct_c__SA_AvfsDebugTableExternal_t',
3038
+ 'struct_c__SA_AvfsDebugTable_t',
3039
+ 'struct_c__SA_AvfsFuseOverride_t', 'struct_c__SA_BoardTable_t',
3040
+ 'struct_c__SA_BootValues_t',
3041
+ 'struct_c__SA_DpmActivityMonitorCoeffIntExternal_t',
3042
+ 'struct_c__SA_DpmActivityMonitorCoeffInt_t',
3043
+ 'struct_c__SA_DpmDescriptor_t', 'struct_c__SA_DriverInfoTable_t',
3044
+ 'struct_c__SA_DriverReportedClocks_t',
3045
+ 'struct_c__SA_DriverSmuConfigExternal_t',
3046
+ 'struct_c__SA_DriverSmuConfig_t', 'struct_c__SA_DroopInt_t',
3047
+ 'struct_c__SA_EccInfoTable_t', 'struct_c__SA_EccInfo_t',
3048
+ 'struct_c__SA_I2cControllerConfig_t', 'struct_c__SA_LinearInt_t',
3049
+ 'struct_c__SA_MsgLimits_t', 'struct_c__SA_OverDriveLimits_t',
3050
+ 'struct_c__SA_OverDriveTableExternal_t',
3051
+ 'struct_c__SA_OverDriveTable_t', 'struct_c__SA_PPTable_t',
3052
+ 'struct_c__SA_QuadraticInt_t', 'struct_c__SA_SkuTable_t',
3053
+ 'struct_c__SA_SmuMetricsExternal_t', 'struct_c__SA_SmuMetrics_t',
3054
+ 'struct_c__SA_SviTelemetryScale_t', 'struct_c__SA_SwI2cCmd_t',
3055
+ 'struct_c__SA_SwI2cRequestExternal_t',
3056
+ 'struct_c__SA_SwI2cRequest_t',
3057
+ 'struct_c__SA_WatermarkRowGeneric_t',
3058
+ 'struct_c__SA_WatermarksExternal_t', 'struct_c__SA_Watermarks_t',
3059
+ 'struct_smu_bios_boot_up_values', 'struct_smu_clock_info',
3060
+ 'struct_smu_hw_power_state', 'struct_smu_performance_level',
3061
+ 'struct_smu_power_state', 'struct_smu_state_classification_block',
3062
+ 'struct_smu_state_display_block', 'struct_smu_state_memory_block',
3063
+ 'struct_smu_state_pcie_block',
3064
+ 'struct_smu_state_software_algorithm_block',
3065
+ 'struct_smu_state_validation_block', 'struct_smu_table',
3066
+ 'struct_smu_temperature_range', 'struct_smu_user_dpm_profile',
3067
+ 'struct_smu_uvd_clocks', 'u32', 'uint16_t', 'uint32_t',
3068
+ 'uint64_t', 'uint8_t']