whispercpp 1.3.4 → 1.3.5
This diff represents the content of publicly available package versions that have been released to one of the supported registries. The information contained in this diff is provided for informational purposes only and reflects changes between package versions as they appear in their respective public registries.
- checksums.yaml +4 -4
- data/README.md +60 -43
- data/ext/extconf.rb +2 -2
- data/ext/ruby_whisper.c +14 -2
- data/ext/ruby_whisper.h +39 -0
- data/ext/ruby_whisper_context.c +22 -22
- data/ext/ruby_whisper_model.c +12 -12
- data/ext/ruby_whisper_params.c +47 -23
- data/ext/ruby_whisper_segment.c +84 -19
- data/ext/ruby_whisper_token.c +351 -0
- data/ext/ruby_whisper_transcribe.cpp +1 -1
- data/ext/ruby_whisper_vad_context.c +75 -0
- data/ext/ruby_whisper_vad_context_detect.cpp +50 -0
- data/ext/ruby_whisper_vad_segment.c +139 -0
- data/ext/ruby_whisper_vad_segments.c +106 -0
- data/ext/sources/CMakeLists.txt +4 -1
- data/ext/sources/bindings/javascript/package.json +1 -1
- data/ext/sources/cmake/arm64-apple-clang.cmake +16 -0
- data/ext/sources/cmake/arm64-windows-llvm.cmake +16 -0
- data/ext/sources/cmake/riscv64-spacemit-linux-gnu-gcc.cmake +29 -0
- data/ext/sources/cmake/x64-windows-llvm.cmake +5 -0
- data/ext/sources/examples/addon.node/vad-example.js +2 -2
- data/ext/sources/examples/cli/cli.cpp +121 -112
- data/ext/sources/examples/lsp/CMakeLists.txt +2 -1
- data/ext/sources/examples/quantize/CMakeLists.txt +2 -1
- data/ext/sources/examples/server/server.cpp +10 -11
- data/ext/sources/examples/talk-llama/CMakeLists.txt +5 -1
- data/ext/sources/examples/talk-llama/llama-adapter.cpp +12 -3
- data/ext/sources/examples/talk-llama/llama-adapter.h +7 -1
- data/ext/sources/examples/talk-llama/llama-arch.cpp +2046 -1974
- data/ext/sources/examples/talk-llama/llama-arch.h +67 -2
- data/ext/sources/examples/talk-llama/llama-batch.cpp +75 -33
- data/ext/sources/examples/talk-llama/llama-batch.h +17 -4
- data/ext/sources/examples/talk-llama/llama-chat.cpp +79 -3
- data/ext/sources/examples/talk-llama/llama-chat.h +4 -0
- data/ext/sources/examples/talk-llama/llama-context.cpp +775 -78
- data/ext/sources/examples/talk-llama/llama-context.h +57 -9
- data/ext/sources/examples/talk-llama/llama-cparams.h +1 -0
- data/ext/sources/examples/talk-llama/llama-grammar.cpp +288 -53
- data/ext/sources/examples/talk-llama/llama-grammar.h +22 -1
- data/ext/sources/examples/talk-llama/llama-graph.cpp +381 -64
- data/ext/sources/examples/talk-llama/llama-graph.h +103 -13
- data/ext/sources/examples/talk-llama/llama-hparams.cpp +26 -2
- data/ext/sources/examples/talk-llama/llama-hparams.h +41 -10
- data/ext/sources/examples/talk-llama/llama-impl.cpp +7 -3
- data/ext/sources/examples/talk-llama/llama-impl.h +1 -1
- data/ext/sources/examples/talk-llama/llama-kv-cache-iswa.cpp +5 -3
- data/ext/sources/examples/talk-llama/llama-kv-cache.cpp +145 -65
- data/ext/sources/examples/talk-llama/llama-kv-cache.h +22 -7
- data/ext/sources/examples/talk-llama/llama-kv-cells.h +44 -2
- data/ext/sources/examples/talk-llama/llama-memory-hybrid.cpp +12 -10
- data/ext/sources/examples/talk-llama/llama-memory-recurrent.cpp +32 -19
- data/ext/sources/examples/talk-llama/llama-memory-recurrent.h +2 -2
- data/ext/sources/examples/talk-llama/llama-mmap.cpp +172 -37
- data/ext/sources/examples/talk-llama/llama-mmap.h +8 -3
- data/ext/sources/examples/talk-llama/llama-model-loader.cpp +91 -9
- data/ext/sources/examples/talk-llama/llama-model-loader.h +6 -0
- data/ext/sources/examples/talk-llama/llama-model-saver.cpp +3 -0
- data/ext/sources/examples/talk-llama/llama-model.cpp +1529 -13134
- data/ext/sources/examples/talk-llama/llama-model.h +44 -3
- data/ext/sources/examples/talk-llama/llama-quant.cpp +8 -23
- data/ext/sources/examples/talk-llama/llama-sampling.cpp +1294 -198
- data/ext/sources/examples/talk-llama/llama-sampling.h +19 -7
- data/ext/sources/examples/talk-llama/llama-vocab.cpp +133 -37
- data/ext/sources/examples/talk-llama/llama-vocab.h +45 -40
- data/ext/sources/examples/talk-llama/llama.cpp +729 -2
- data/ext/sources/examples/talk-llama/llama.h +152 -14
- data/ext/sources/examples/talk-llama/models/afmoe.cpp +191 -0
- data/ext/sources/examples/talk-llama/models/apertus.cpp +125 -0
- data/ext/sources/examples/talk-llama/models/arcee.cpp +135 -0
- data/ext/sources/examples/talk-llama/models/arctic.cpp +138 -0
- data/ext/sources/examples/talk-llama/models/arwkv7.cpp +86 -0
- data/ext/sources/examples/talk-llama/models/baichuan.cpp +122 -0
- data/ext/sources/examples/talk-llama/models/bailingmoe.cpp +144 -0
- data/ext/sources/examples/talk-llama/models/bailingmoe2.cpp +135 -0
- data/ext/sources/examples/talk-llama/models/bert.cpp +178 -0
- data/ext/sources/examples/talk-llama/models/bitnet.cpp +160 -0
- data/ext/sources/examples/talk-llama/models/bloom.cpp +101 -0
- data/ext/sources/examples/talk-llama/models/chameleon.cpp +178 -0
- data/ext/sources/examples/talk-llama/models/chatglm.cpp +132 -0
- data/ext/sources/examples/talk-llama/models/codeshell.cpp +111 -0
- data/ext/sources/examples/talk-llama/models/cogvlm.cpp +102 -0
- data/ext/sources/examples/talk-llama/models/cohere2-iswa.cpp +134 -0
- data/ext/sources/examples/talk-llama/models/command-r.cpp +122 -0
- data/ext/sources/examples/talk-llama/models/dbrx.cpp +123 -0
- data/ext/sources/examples/talk-llama/models/deci.cpp +135 -0
- data/ext/sources/examples/talk-llama/models/deepseek.cpp +144 -0
- data/ext/sources/examples/talk-llama/models/deepseek2.cpp +259 -0
- data/ext/sources/examples/talk-llama/models/dots1.cpp +134 -0
- data/ext/sources/examples/talk-llama/models/dream.cpp +105 -0
- data/ext/sources/examples/talk-llama/models/ernie4-5-moe.cpp +150 -0
- data/ext/sources/examples/talk-llama/models/ernie4-5.cpp +110 -0
- data/ext/sources/examples/talk-llama/models/exaone.cpp +114 -0
- data/ext/sources/examples/talk-llama/models/exaone4.cpp +123 -0
- data/ext/sources/examples/talk-llama/models/falcon-h1.cpp +113 -0
- data/ext/sources/examples/talk-llama/models/falcon.cpp +120 -0
- data/ext/sources/examples/talk-llama/models/gemma-embedding.cpp +116 -0
- data/ext/sources/examples/talk-llama/models/gemma.cpp +112 -0
- data/ext/sources/examples/talk-llama/models/gemma2-iswa.cpp +128 -0
- data/ext/sources/examples/talk-llama/models/gemma3.cpp +155 -0
- data/ext/sources/examples/talk-llama/models/gemma3n-iswa.cpp +384 -0
- data/ext/sources/examples/talk-llama/models/glm4-moe.cpp +170 -0
- data/ext/sources/examples/talk-llama/models/glm4.cpp +150 -0
- data/ext/sources/examples/talk-llama/models/gpt2.cpp +105 -0
- data/ext/sources/examples/talk-llama/models/gptneox.cpp +144 -0
- data/ext/sources/examples/talk-llama/models/granite-hybrid.cpp +196 -0
- data/ext/sources/examples/talk-llama/models/granite.cpp +211 -0
- data/ext/sources/examples/talk-llama/models/graph-context-mamba.cpp +283 -0
- data/ext/sources/examples/talk-llama/models/grok.cpp +159 -0
- data/ext/sources/examples/talk-llama/models/grovemoe.cpp +141 -0
- data/ext/sources/examples/talk-llama/models/hunyuan-dense.cpp +132 -0
- data/ext/sources/examples/talk-llama/models/hunyuan-moe.cpp +154 -0
- data/ext/sources/examples/talk-llama/models/internlm2.cpp +120 -0
- data/ext/sources/examples/talk-llama/models/jais.cpp +86 -0
- data/ext/sources/examples/talk-llama/models/jamba.cpp +106 -0
- data/ext/sources/examples/talk-llama/models/lfm2.cpp +175 -0
- data/ext/sources/examples/talk-llama/models/llada-moe.cpp +122 -0
- data/ext/sources/examples/talk-llama/models/llada.cpp +99 -0
- data/ext/sources/examples/talk-llama/models/llama-iswa.cpp +178 -0
- data/ext/sources/examples/talk-llama/models/llama.cpp +168 -0
- data/ext/sources/examples/talk-llama/models/maincoder.cpp +117 -0
- data/ext/sources/examples/talk-llama/models/mamba.cpp +55 -0
- data/ext/sources/examples/talk-llama/models/mimo2-iswa.cpp +123 -0
- data/ext/sources/examples/talk-llama/models/minicpm3.cpp +199 -0
- data/ext/sources/examples/talk-llama/models/minimax-m2.cpp +124 -0
- data/ext/sources/examples/talk-llama/models/mistral3.cpp +160 -0
- data/ext/sources/examples/talk-llama/models/models.h +569 -0
- data/ext/sources/examples/talk-llama/models/modern-bert.cpp +116 -0
- data/ext/sources/examples/talk-llama/models/mpt.cpp +126 -0
- data/ext/sources/examples/talk-llama/models/nemotron-h.cpp +150 -0
- data/ext/sources/examples/talk-llama/models/nemotron.cpp +122 -0
- data/ext/sources/examples/talk-llama/models/neo-bert.cpp +104 -0
- data/ext/sources/examples/talk-llama/models/olmo.cpp +121 -0
- data/ext/sources/examples/talk-llama/models/olmo2.cpp +150 -0
- data/ext/sources/examples/talk-llama/models/olmoe.cpp +124 -0
- data/ext/sources/examples/talk-llama/models/openai-moe-iswa.cpp +127 -0
- data/ext/sources/examples/talk-llama/models/openelm.cpp +124 -0
- data/ext/sources/examples/talk-llama/models/orion.cpp +123 -0
- data/ext/sources/examples/talk-llama/models/pangu-embedded.cpp +121 -0
- data/ext/sources/examples/talk-llama/models/phi2.cpp +121 -0
- data/ext/sources/examples/talk-llama/models/phi3.cpp +152 -0
- data/ext/sources/examples/talk-llama/models/plamo.cpp +110 -0
- data/ext/sources/examples/talk-llama/models/plamo2.cpp +316 -0
- data/ext/sources/examples/talk-llama/models/plamo3.cpp +128 -0
- data/ext/sources/examples/talk-llama/models/plm.cpp +168 -0
- data/ext/sources/examples/talk-llama/models/qwen.cpp +108 -0
- data/ext/sources/examples/talk-llama/models/qwen2.cpp +126 -0
- data/ext/sources/examples/talk-llama/models/qwen2moe.cpp +151 -0
- data/ext/sources/examples/talk-llama/models/qwen2vl.cpp +117 -0
- data/ext/sources/examples/talk-llama/models/qwen3.cpp +117 -0
- data/ext/sources/examples/talk-llama/models/qwen3moe.cpp +124 -0
- data/ext/sources/examples/talk-llama/models/qwen3next.cpp +873 -0
- data/ext/sources/examples/talk-llama/models/qwen3vl-moe.cpp +149 -0
- data/ext/sources/examples/talk-llama/models/qwen3vl.cpp +141 -0
- data/ext/sources/examples/talk-llama/models/refact.cpp +94 -0
- data/ext/sources/examples/talk-llama/models/rnd1.cpp +126 -0
- data/ext/sources/examples/talk-llama/models/rwkv6-base.cpp +162 -0
- data/ext/sources/examples/talk-llama/models/rwkv6.cpp +94 -0
- data/ext/sources/examples/talk-llama/models/rwkv6qwen2.cpp +86 -0
- data/ext/sources/examples/talk-llama/models/rwkv7-base.cpp +135 -0
- data/ext/sources/examples/talk-llama/models/rwkv7.cpp +90 -0
- data/ext/sources/examples/talk-llama/models/seed-oss.cpp +124 -0
- data/ext/sources/examples/talk-llama/models/smallthinker.cpp +126 -0
- data/ext/sources/examples/talk-llama/models/smollm3.cpp +128 -0
- data/ext/sources/examples/talk-llama/models/stablelm.cpp +146 -0
- data/ext/sources/examples/talk-llama/models/starcoder.cpp +100 -0
- data/ext/sources/examples/talk-llama/models/starcoder2.cpp +121 -0
- data/ext/sources/examples/talk-llama/models/t5-dec.cpp +166 -0
- data/ext/sources/examples/talk-llama/models/t5-enc.cpp +96 -0
- data/ext/sources/examples/talk-llama/models/wavtokenizer-dec.cpp +149 -0
- data/ext/sources/examples/talk-llama/models/xverse.cpp +108 -0
- data/ext/sources/examples/talk-llama/unicode.cpp +102 -16
- data/ext/sources/examples/vad-speech-segments/CMakeLists.txt +1 -1
- data/ext/sources/examples/whisper.wasm/index-tmpl.html +1 -1
- data/ext/sources/ggml/CMakeLists.txt +82 -54
- data/ext/sources/ggml/include/ggml-alloc.h +9 -0
- data/ext/sources/ggml/include/ggml-backend.h +4 -1
- data/ext/sources/ggml/include/ggml-cpu.h +1 -0
- data/ext/sources/ggml/include/ggml-hexagon.h +19 -0
- data/ext/sources/ggml/include/ggml-rpc.h +8 -11
- data/ext/sources/ggml/include/ggml-zendnn.h +22 -0
- data/ext/sources/ggml/include/ggml.h +190 -12
- data/ext/sources/ggml/src/CMakeLists.txt +82 -11
- data/ext/sources/ggml/src/ggml-alloc.c +124 -41
- data/ext/sources/ggml/src/ggml-backend-impl.h +1 -4
- data/ext/sources/ggml/src/ggml-backend-reg.cpp +27 -3
- data/ext/sources/ggml/src/ggml-backend.cpp +71 -21
- data/ext/sources/ggml/src/ggml-blas/CMakeLists.txt +17 -3
- data/ext/sources/ggml/src/ggml-blas/ggml-blas.cpp +5 -9
- data/ext/sources/ggml/src/ggml-cann/acl_tensor.cpp +57 -45
- data/ext/sources/ggml/src/ggml-cann/acl_tensor.h +138 -47
- data/ext/sources/ggml/src/ggml-cann/aclnn_ops.cpp +2179 -1696
- data/ext/sources/ggml/src/ggml-cann/aclnn_ops.h +238 -317
- data/ext/sources/ggml/src/ggml-cann/common.h +283 -208
- data/ext/sources/ggml/src/ggml-cann/ggml-cann.cpp +626 -776
- data/ext/sources/ggml/src/ggml-cpu/CMakeLists.txt +156 -86
- data/ext/sources/ggml/src/ggml-cpu/amx/amx.cpp +1 -0
- data/ext/sources/ggml/src/ggml-cpu/arch/arm/cpu-feats.cpp +4 -0
- data/ext/sources/ggml/src/ggml-cpu/arch/arm/quants.c +428 -26
- data/ext/sources/ggml/src/ggml-cpu/arch/arm/repack.cpp +1004 -0
- data/ext/sources/ggml/src/ggml-cpu/arch/loongarch/quants.c +4 -5
- data/ext/sources/ggml/src/ggml-cpu/arch/riscv/cpu-feats.cpp +38 -0
- data/ext/sources/ggml/src/ggml-cpu/arch/riscv/quants.c +108 -49
- data/ext/sources/ggml/src/ggml-cpu/arch/s390/cpu-feats.cpp +50 -0
- data/ext/sources/ggml/src/ggml-cpu/arch/x86/repack.cpp +6 -6
- data/ext/sources/ggml/src/ggml-cpu/arch-fallback.h +50 -2
- data/ext/sources/ggml/src/ggml-cpu/ggml-cpu-impl.h +5 -3
- data/ext/sources/ggml/src/ggml-cpu/ggml-cpu.c +195 -71
- data/ext/sources/ggml/src/ggml-cpu/ggml-cpu.cpp +4 -0
- data/ext/sources/ggml/src/ggml-cpu/kleidiai/kernels.cpp +573 -106
- data/ext/sources/ggml/src/ggml-cpu/kleidiai/kernels.h +33 -44
- data/ext/sources/ggml/src/ggml-cpu/kleidiai/kleidiai.cpp +298 -112
- data/ext/sources/ggml/src/ggml-cpu/llamafile/sgemm-ppc.h +333 -0
- data/ext/sources/ggml/src/ggml-cpu/llamafile/sgemm.cpp +819 -125
- data/ext/sources/ggml/src/ggml-cpu/llamafile/sgemm.h +6 -0
- data/ext/sources/ggml/src/ggml-cpu/ops.cpp +708 -431
- data/ext/sources/ggml/src/ggml-cpu/ops.h +5 -4
- data/ext/sources/ggml/src/ggml-cpu/repack.cpp +671 -31
- data/ext/sources/ggml/src/ggml-cpu/repack.h +14 -0
- data/ext/sources/ggml/src/ggml-cpu/simd-mappings.h +41 -43
- data/ext/sources/ggml/src/ggml-cpu/spacemit/ime.cpp +3 -2
- data/ext/sources/ggml/src/ggml-cpu/unary-ops.cpp +151 -0
- data/ext/sources/ggml/src/ggml-cpu/unary-ops.h +7 -0
- data/ext/sources/ggml/src/ggml-cpu/vec.cpp +124 -1
- data/ext/sources/ggml/src/ggml-cpu/vec.h +261 -146
- data/ext/sources/ggml/src/ggml-cuda/CMakeLists.txt +72 -1
- data/ext/sources/ggml/src/ggml-cuda/argmax.cu +2 -2
- data/ext/sources/ggml/src/ggml-cuda/argsort.cu +123 -6
- data/ext/sources/ggml/src/ggml-cuda/argsort.cuh +16 -0
- data/ext/sources/ggml/src/ggml-cuda/binbcast.cu +1 -1
- data/ext/sources/ggml/src/ggml-cuda/common.cuh +353 -80
- data/ext/sources/ggml/src/ggml-cuda/convert.cuh +10 -0
- data/ext/sources/ggml/src/ggml-cuda/cpy-utils.cuh +1 -1
- data/ext/sources/ggml/src/ggml-cuda/cpy.cu +339 -246
- data/ext/sources/ggml/src/ggml-cuda/cpy.cuh +1 -5
- data/ext/sources/ggml/src/ggml-cuda/cumsum.cu +307 -0
- data/ext/sources/ggml/src/ggml-cuda/cumsum.cuh +5 -0
- data/ext/sources/ggml/src/ggml-cuda/diag.cu +77 -0
- data/ext/sources/ggml/src/ggml-cuda/diag.cuh +5 -0
- data/ext/sources/ggml/src/ggml-cuda/fattn-common.cuh +31 -21
- data/ext/sources/ggml/src/ggml-cuda/fattn-mma-f16.cuh +663 -596
- data/ext/sources/ggml/src/ggml-cuda/fattn-tile.cu +35 -741
- data/ext/sources/ggml/src/ggml-cuda/fattn-tile.cuh +1241 -0
- data/ext/sources/ggml/src/ggml-cuda/fattn-vec.cuh +30 -37
- data/ext/sources/ggml/src/ggml-cuda/fattn-wmma-f16.cu +14 -13
- data/ext/sources/ggml/src/ggml-cuda/fattn-wmma-f16.cuh +48 -0
- data/ext/sources/ggml/src/ggml-cuda/fattn.cu +83 -37
- data/ext/sources/ggml/src/ggml-cuda/fill.cu +37 -0
- data/ext/sources/ggml/src/ggml-cuda/fill.cuh +3 -0
- data/ext/sources/ggml/src/ggml-cuda/ggml-cuda.cu +1155 -164
- data/ext/sources/ggml/src/ggml-cuda/mean.cu +5 -4
- data/ext/sources/ggml/src/ggml-cuda/mma.cuh +741 -48
- data/ext/sources/ggml/src/ggml-cuda/mmf.cu +60 -12
- data/ext/sources/ggml/src/ggml-cuda/mmf.cuh +381 -42
- data/ext/sources/ggml/src/ggml-cuda/mmid.cu +164 -0
- data/ext/sources/ggml/src/ggml-cuda/mmid.cuh +5 -0
- data/ext/sources/ggml/src/ggml-cuda/mmq.cu +69 -176
- data/ext/sources/ggml/src/ggml-cuda/mmq.cuh +498 -171
- data/ext/sources/ggml/src/ggml-cuda/mmvf.cu +375 -79
- data/ext/sources/ggml/src/ggml-cuda/mmvf.cuh +3 -2
- data/ext/sources/ggml/src/ggml-cuda/mmvq.cu +241 -95
- data/ext/sources/ggml/src/ggml-cuda/mmvq.cuh +1 -1
- data/ext/sources/ggml/src/ggml-cuda/pad.cu +64 -33
- data/ext/sources/ggml/src/ggml-cuda/quantize.cu +151 -0
- data/ext/sources/ggml/src/ggml-cuda/quantize.cuh +14 -0
- data/ext/sources/ggml/src/ggml-cuda/rope.cu +192 -77
- data/ext/sources/ggml/src/ggml-cuda/rope.cuh +2 -0
- data/ext/sources/ggml/src/ggml-cuda/set-rows.cu +101 -47
- data/ext/sources/ggml/src/ggml-cuda/set.cu +39 -0
- data/ext/sources/ggml/src/ggml-cuda/set.cuh +7 -0
- data/ext/sources/ggml/src/ggml-cuda/softmax.cu +203 -6
- data/ext/sources/ggml/src/ggml-cuda/solve_tri.cu +275 -0
- data/ext/sources/ggml/src/ggml-cuda/solve_tri.cuh +3 -0
- data/ext/sources/ggml/src/ggml-cuda/ssm-conv.cu +14 -20
- data/ext/sources/ggml/src/ggml-cuda/ssm-scan.cu +49 -84
- data/ext/sources/ggml/src/ggml-cuda/template-instances/fattn-tile-instance-dkq112-dv112.cu +5 -0
- data/ext/sources/ggml/src/ggml-cuda/template-instances/fattn-tile-instance-dkq128-dv128.cu +5 -0
- data/ext/sources/ggml/src/ggml-cuda/template-instances/fattn-tile-instance-dkq256-dv256.cu +5 -0
- data/ext/sources/ggml/src/ggml-cuda/template-instances/fattn-tile-instance-dkq40-dv40.cu +5 -0
- data/ext/sources/ggml/src/ggml-cuda/template-instances/fattn-tile-instance-dkq576-dv512.cu +5 -0
- data/ext/sources/ggml/src/ggml-cuda/template-instances/fattn-tile-instance-dkq64-dv64.cu +5 -0
- data/ext/sources/ggml/src/ggml-cuda/template-instances/fattn-tile-instance-dkq72-dv72.cu +5 -0
- data/ext/sources/ggml/src/ggml-cuda/template-instances/fattn-tile-instance-dkq80-dv80.cu +5 -0
- data/ext/sources/ggml/src/ggml-cuda/template-instances/fattn-tile-instance-dkq96-dv96.cu +5 -0
- data/ext/sources/ggml/src/ggml-cuda/template-instances/generate_cu_files.py +19 -1
- data/ext/sources/ggml/src/ggml-cuda/top-k.cu +96 -0
- data/ext/sources/ggml/src/ggml-cuda/top-k.cuh +3 -0
- data/ext/sources/ggml/src/ggml-cuda/topk-moe.cu +168 -76
- data/ext/sources/ggml/src/ggml-cuda/topk-moe.cuh +11 -4
- data/ext/sources/ggml/src/ggml-cuda/tri.cu +136 -0
- data/ext/sources/ggml/src/ggml-cuda/tri.cuh +5 -0
- data/ext/sources/ggml/src/ggml-cuda/unary.cu +105 -11
- data/ext/sources/ggml/src/ggml-cuda/unary.cuh +36 -0
- data/ext/sources/ggml/src/ggml-cuda/upscale.cu +163 -7
- data/ext/sources/ggml/src/ggml-cuda/vendors/cuda.h +4 -0
- data/ext/sources/ggml/src/ggml-cuda/vendors/hip.h +12 -1
- data/ext/sources/ggml/src/ggml-cuda/vendors/musa.h +6 -0
- data/ext/sources/ggml/src/ggml-hexagon/CMakeLists.txt +80 -0
- data/ext/sources/ggml/src/ggml-hexagon/ggml-hexagon.cpp +3151 -0
- data/ext/sources/ggml/src/ggml-hexagon/htp/CMakeLists.txt +44 -0
- data/ext/sources/ggml/src/ggml-hexagon/htp/act-ops.c +682 -0
- data/ext/sources/ggml/src/ggml-hexagon/htp/binary-ops.c +360 -0
- data/ext/sources/ggml/src/ggml-hexagon/htp/cmake-toolchain.cmake +157 -0
- data/ext/sources/ggml/src/ggml-hexagon/htp/flash-attn-ops.c +566 -0
- data/ext/sources/ggml/src/ggml-hexagon/htp/get-rows-ops.c +112 -0
- data/ext/sources/ggml/src/ggml-hexagon/htp/htp-ctx.h +35 -0
- data/ext/sources/ggml/src/ggml-hexagon/htp/htp-dma.c +63 -0
- data/ext/sources/ggml/src/ggml-hexagon/htp/htp-dma.h +157 -0
- data/ext/sources/ggml/src/ggml-hexagon/htp/htp-msg.h +165 -0
- data/ext/sources/ggml/src/ggml-hexagon/htp/htp-ops.h +92 -0
- data/ext/sources/ggml/src/ggml-hexagon/htp/htp_iface.idl +16 -0
- data/ext/sources/ggml/src/ggml-hexagon/htp/hvx-exp.c +94 -0
- data/ext/sources/ggml/src/ggml-hexagon/htp/hvx-inverse.c +72 -0
- data/ext/sources/ggml/src/ggml-hexagon/htp/hvx-sigmoid.c +49 -0
- data/ext/sources/ggml/src/ggml-hexagon/htp/hvx-utils.c +1020 -0
- data/ext/sources/ggml/src/ggml-hexagon/htp/hvx-utils.h +1353 -0
- data/ext/sources/ggml/src/ggml-hexagon/htp/main.c +1001 -0
- data/ext/sources/ggml/src/ggml-hexagon/htp/matmul-ops.c +2503 -0
- data/ext/sources/ggml/src/ggml-hexagon/htp/ops-utils.h +149 -0
- data/ext/sources/ggml/src/ggml-hexagon/htp/rope-ops.c +487 -0
- data/ext/sources/ggml/src/ggml-hexagon/htp/set-rows-ops.c +168 -0
- data/ext/sources/ggml/src/ggml-hexagon/htp/softmax-ops.c +402 -0
- data/ext/sources/ggml/src/ggml-hexagon/htp/unary-ops.c +287 -0
- data/ext/sources/ggml/src/ggml-hexagon/htp/worker-pool.c +297 -0
- data/ext/sources/ggml/src/ggml-hexagon/htp/worker-pool.h +57 -0
- data/ext/sources/ggml/src/ggml-hexagon/htp-utils.c +454 -0
- data/ext/sources/ggml/src/ggml-hexagon/htp-utils.h +221 -0
- data/ext/sources/ggml/src/ggml-hexagon/op-desc.h +153 -0
- data/ext/sources/ggml/src/ggml-hip/CMakeLists.txt +8 -13
- data/ext/sources/ggml/src/ggml-impl.h +67 -6
- data/ext/sources/ggml/src/ggml-metal/ggml-metal-common.cpp +2 -2
- data/ext/sources/ggml/src/ggml-metal/ggml-metal-context.m +29 -20
- data/ext/sources/ggml/src/ggml-metal/ggml-metal-device.cpp +652 -285
- data/ext/sources/ggml/src/ggml-metal/ggml-metal-device.h +103 -56
- data/ext/sources/ggml/src/ggml-metal/ggml-metal-device.m +496 -118
- data/ext/sources/ggml/src/ggml-metal/ggml-metal-impl.h +231 -9
- data/ext/sources/ggml/src/ggml-metal/ggml-metal-ops.cpp +1227 -224
- data/ext/sources/ggml/src/ggml-metal/ggml-metal-ops.h +12 -0
- data/ext/sources/ggml/src/ggml-metal/ggml-metal.cpp +14 -8
- data/ext/sources/ggml/src/ggml-metal/ggml-metal.metal +1972 -704
- data/ext/sources/ggml/src/ggml-musa/CMakeLists.txt +3 -1
- data/ext/sources/ggml/src/ggml-opencl/CMakeLists.txt +11 -0
- data/ext/sources/ggml/src/ggml-opencl/ggml-opencl.cpp +1430 -120
- data/ext/sources/ggml/src/ggml-opencl/kernels/cvt.cl +63 -0
- data/ext/sources/ggml/src/ggml-opencl/kernels/expm1.cl +82 -0
- data/ext/sources/ggml/src/ggml-opencl/kernels/fill.cl +17 -0
- data/ext/sources/ggml/src/ggml-opencl/kernels/flash_attn_f32.cl +4 -3
- data/ext/sources/ggml/src/ggml-opencl/kernels/gemm_moe_mxfp4_f32.cl +162 -0
- data/ext/sources/ggml/src/ggml-opencl/kernels/gemv_moe_mxfp4_f32.cl +156 -0
- data/ext/sources/ggml/src/ggml-opencl/kernels/get_rows.cl +36 -12
- data/ext/sources/ggml/src/ggml-opencl/kernels/mean.cl +39 -0
- data/ext/sources/ggml/src/ggml-opencl/kernels/mul_mm_f16_f32_kq_kqv.cl +273 -0
- data/ext/sources/ggml/src/ggml-opencl/kernels/mul_mm_f16_f32_l4_lm.cl +24 -10
- data/ext/sources/ggml/src/ggml-opencl/kernels/mul_mm_f32_f32_l4_lm.cl +24 -10
- data/ext/sources/ggml/src/ggml-opencl/kernels/mul_mm_q8_0_f32_l4_lm.cl +154 -0
- data/ext/sources/ggml/src/ggml-opencl/kernels/pad.cl +29 -20
- data/ext/sources/ggml/src/ggml-opencl/kernels/rms_norm.cl +25 -10
- data/ext/sources/ggml/src/ggml-opencl/kernels/rope.cl +50 -24
- data/ext/sources/ggml/src/ggml-opencl/kernels/set_rows.cl +35 -16
- data/ext/sources/ggml/src/ggml-opencl/kernels/softplus.cl +88 -0
- data/ext/sources/ggml/src/ggml-opencl/kernels/sqr.cl +53 -0
- data/ext/sources/ggml/src/ggml-opencl/kernels/sqrt.cl +53 -0
- data/ext/sources/ggml/src/ggml-opencl/kernels/ssm_conv.cl +77 -0
- data/ext/sources/ggml/src/ggml-opencl/kernels/transpose.cl +13 -0
- data/ext/sources/ggml/src/ggml-rpc/ggml-rpc.cpp +438 -156
- data/ext/sources/ggml/src/ggml-sycl/CMakeLists.txt +48 -3
- data/ext/sources/ggml/src/ggml-sycl/add-id.cpp +77 -0
- data/ext/sources/ggml/src/ggml-sycl/add-id.hpp +8 -0
- data/ext/sources/ggml/src/ggml-sycl/backend.hpp +6 -0
- data/ext/sources/ggml/src/ggml-sycl/binbcast.cpp +0 -9
- data/ext/sources/ggml/src/ggml-sycl/binbcast.hpp +0 -6
- data/ext/sources/ggml/src/ggml-sycl/common.hpp +117 -15
- data/ext/sources/ggml/src/ggml-sycl/concat.cpp +55 -44
- data/ext/sources/ggml/src/ggml-sycl/convert.cpp +34 -0
- data/ext/sources/ggml/src/ggml-sycl/count-equal.cpp +79 -0
- data/ext/sources/ggml/src/ggml-sycl/count-equal.hpp +9 -0
- data/ext/sources/ggml/src/ggml-sycl/cpy.cpp +0 -3
- data/ext/sources/ggml/src/ggml-sycl/dequantize.hpp +18 -0
- data/ext/sources/ggml/src/ggml-sycl/dpct/helper.hpp +76 -3
- data/ext/sources/ggml/src/ggml-sycl/element_wise.cpp +333 -300
- data/ext/sources/ggml/src/ggml-sycl/element_wise.hpp +10 -2
- data/ext/sources/ggml/src/ggml-sycl/ggml-sycl.cpp +335 -110
- data/ext/sources/ggml/src/ggml-sycl/mmvq.cpp +22 -0
- data/ext/sources/ggml/src/ggml-sycl/norm.cpp +156 -0
- data/ext/sources/ggml/src/ggml-sycl/norm.hpp +2 -0
- data/ext/sources/ggml/src/ggml-sycl/pad.cpp +97 -0
- data/ext/sources/ggml/src/ggml-sycl/pad.hpp +24 -0
- data/ext/sources/ggml/src/ggml-sycl/pad_reflect_1d.cpp +100 -0
- data/ext/sources/ggml/src/ggml-sycl/pad_reflect_1d.hpp +10 -0
- data/ext/sources/ggml/src/ggml-sycl/presets.hpp +2 -0
- data/ext/sources/ggml/src/ggml-sycl/repeat_back.cpp +76 -0
- data/ext/sources/ggml/src/ggml-sycl/repeat_back.hpp +8 -0
- data/ext/sources/ggml/src/ggml-sycl/roll.cpp +122 -0
- data/ext/sources/ggml/src/ggml-sycl/roll.hpp +20 -0
- data/ext/sources/ggml/src/ggml-sycl/rope.cpp +30 -17
- data/ext/sources/ggml/src/ggml-sycl/set.cpp +73 -0
- data/ext/sources/ggml/src/ggml-sycl/set.hpp +5 -0
- data/ext/sources/ggml/src/ggml-sycl/softmax.cpp +327 -162
- data/ext/sources/ggml/src/ggml-sycl/softmax.hpp +4 -0
- data/ext/sources/ggml/src/ggml-sycl/ssm_conv.cpp +127 -0
- data/ext/sources/ggml/src/ggml-sycl/ssm_conv.hpp +5 -0
- data/ext/sources/ggml/src/ggml-sycl/vecdotq.hpp +58 -0
- data/ext/sources/ggml/src/ggml-vulkan/CMakeLists.txt +38 -18
- data/ext/sources/ggml/src/ggml-vulkan/ggml-vulkan.cpp +5013 -2859
- data/ext/sources/ggml/src/ggml-vulkan/vulkan-shaders/abs.comp +21 -0
- data/ext/sources/ggml/src/ggml-vulkan/vulkan-shaders/acc.comp +2 -2
- data/ext/sources/ggml/src/ggml-vulkan/vulkan-shaders/add.comp +2 -2
- data/ext/sources/ggml/src/ggml-vulkan/vulkan-shaders/add1.comp +28 -0
- data/ext/sources/ggml/src/ggml-vulkan/vulkan-shaders/add_id.comp +1 -1
- data/ext/sources/ggml/src/ggml-vulkan/vulkan-shaders/arange.comp +20 -0
- data/ext/sources/ggml/src/ggml-vulkan/vulkan-shaders/argmax.comp +2 -2
- data/ext/sources/ggml/src/ggml-vulkan/vulkan-shaders/argsort.comp +33 -26
- data/ext/sources/ggml/src/ggml-vulkan/vulkan-shaders/argsort_large.comp +114 -0
- data/ext/sources/ggml/src/ggml-vulkan/vulkan-shaders/ceil.comp +22 -0
- data/ext/sources/ggml/src/ggml-vulkan/vulkan-shaders/clamp.comp +2 -2
- data/ext/sources/ggml/src/ggml-vulkan/vulkan-shaders/concat.comp +2 -2
- data/ext/sources/ggml/src/ggml-vulkan/vulkan-shaders/contig_copy.comp +2 -2
- data/ext/sources/ggml/src/ggml-vulkan/vulkan-shaders/conv2d_dw.comp +1 -1
- data/ext/sources/ggml/src/ggml-vulkan/vulkan-shaders/conv2d_mm.comp +47 -49
- data/ext/sources/ggml/src/ggml-vulkan/vulkan-shaders/conv_transpose_1d.comp +1 -1
- data/ext/sources/ggml/src/ggml-vulkan/vulkan-shaders/copy.comp +2 -2
- data/ext/sources/ggml/src/ggml-vulkan/vulkan-shaders/copy_from_quant.comp +3 -3
- data/ext/sources/ggml/src/ggml-vulkan/vulkan-shaders/copy_to_quant.comp +4 -4
- data/ext/sources/ggml/src/ggml-vulkan/vulkan-shaders/copy_transpose.comp +67 -0
- data/ext/sources/ggml/src/ggml-vulkan/vulkan-shaders/cos.comp +2 -2
- data/ext/sources/ggml/src/ggml-vulkan/vulkan-shaders/count_equal.comp +2 -2
- data/ext/sources/ggml/src/ggml-vulkan/vulkan-shaders/count_experts.comp +51 -0
- data/ext/sources/ggml/src/ggml-vulkan/vulkan-shaders/cumsum.comp +83 -0
- data/ext/sources/ggml/src/ggml-vulkan/vulkan-shaders/cumsum_multipass1.comp +60 -0
- data/ext/sources/ggml/src/ggml-vulkan/vulkan-shaders/cumsum_multipass2.comp +66 -0
- data/ext/sources/ggml/src/ggml-vulkan/vulkan-shaders/dequant_f32.comp +1 -1
- data/ext/sources/ggml/src/ggml-vulkan/vulkan-shaders/{dequant_funcs.comp → dequant_funcs.glsl} +9 -21
- data/ext/sources/ggml/src/ggml-vulkan/vulkan-shaders/{dequant_funcs_cm2.comp → dequant_funcs_cm2.glsl} +18 -4
- data/ext/sources/ggml/src/ggml-vulkan/vulkan-shaders/{dequant_head.comp → dequant_head.glsl} +1 -1
- data/ext/sources/ggml/src/ggml-vulkan/vulkan-shaders/dequant_iq1_m.comp +1 -1
- data/ext/sources/ggml/src/ggml-vulkan/vulkan-shaders/dequant_iq1_s.comp +1 -1
- data/ext/sources/ggml/src/ggml-vulkan/vulkan-shaders/dequant_iq2_s.comp +1 -1
- data/ext/sources/ggml/src/ggml-vulkan/vulkan-shaders/dequant_iq2_xs.comp +1 -1
- data/ext/sources/ggml/src/ggml-vulkan/vulkan-shaders/dequant_iq2_xxs.comp +1 -1
- data/ext/sources/ggml/src/ggml-vulkan/vulkan-shaders/dequant_iq3_s.comp +1 -1
- data/ext/sources/ggml/src/ggml-vulkan/vulkan-shaders/dequant_iq3_xxs.comp +1 -1
- data/ext/sources/ggml/src/ggml-vulkan/vulkan-shaders/dequant_iq4_nl.comp +1 -1
- data/ext/sources/ggml/src/ggml-vulkan/vulkan-shaders/dequant_iq4_xs.comp +1 -1
- data/ext/sources/ggml/src/ggml-vulkan/vulkan-shaders/dequant_mxfp4.comp +3 -3
- data/ext/sources/ggml/src/ggml-vulkan/vulkan-shaders/dequant_q2_k.comp +3 -3
- data/ext/sources/ggml/src/ggml-vulkan/vulkan-shaders/dequant_q3_k.comp +1 -1
- data/ext/sources/ggml/src/ggml-vulkan/vulkan-shaders/dequant_q4_0.comp +1 -1
- data/ext/sources/ggml/src/ggml-vulkan/vulkan-shaders/dequant_q4_1.comp +1 -1
- data/ext/sources/ggml/src/ggml-vulkan/vulkan-shaders/dequant_q4_k.comp +3 -3
- data/ext/sources/ggml/src/ggml-vulkan/vulkan-shaders/dequant_q5_0.comp +1 -1
- data/ext/sources/ggml/src/ggml-vulkan/vulkan-shaders/dequant_q5_1.comp +1 -1
- data/ext/sources/ggml/src/ggml-vulkan/vulkan-shaders/dequant_q5_k.comp +3 -3
- data/ext/sources/ggml/src/ggml-vulkan/vulkan-shaders/dequant_q6_k.comp +1 -1
- data/ext/sources/ggml/src/ggml-vulkan/vulkan-shaders/dequant_q8_0.comp +1 -1
- data/ext/sources/ggml/src/ggml-vulkan/vulkan-shaders/diag.comp +29 -0
- data/ext/sources/ggml/src/ggml-vulkan/vulkan-shaders/diag_mask_inf.comp +1 -1
- data/ext/sources/ggml/src/ggml-vulkan/vulkan-shaders/div.comp +2 -2
- data/ext/sources/ggml/src/ggml-vulkan/vulkan-shaders/exp.comp +3 -3
- data/ext/sources/ggml/src/ggml-vulkan/vulkan-shaders/fill.comp +19 -0
- data/ext/sources/ggml/src/ggml-vulkan/vulkan-shaders/flash_attn.comp +39 -17
- data/ext/sources/ggml/src/ggml-vulkan/vulkan-shaders/{flash_attn_base.comp → flash_attn_base.glsl} +19 -1
- data/ext/sources/ggml/src/ggml-vulkan/vulkan-shaders/flash_attn_cm1.comp +45 -7
- data/ext/sources/ggml/src/ggml-vulkan/vulkan-shaders/flash_attn_cm2.comp +50 -12
- data/ext/sources/ggml/src/ggml-vulkan/vulkan-shaders/flash_attn_split_k_reduce.comp +1 -1
- data/ext/sources/ggml/src/ggml-vulkan/vulkan-shaders/floor.comp +22 -0
- data/ext/sources/ggml/src/ggml-vulkan/vulkan-shaders/geglu.comp +2 -2
- data/ext/sources/ggml/src/ggml-vulkan/vulkan-shaders/geglu_erf.comp +2 -2
- data/ext/sources/ggml/src/ggml-vulkan/vulkan-shaders/geglu_quick.comp +2 -2
- data/ext/sources/ggml/src/ggml-vulkan/vulkan-shaders/gelu.comp +2 -2
- data/ext/sources/ggml/src/ggml-vulkan/vulkan-shaders/gelu_erf.comp +2 -2
- data/ext/sources/ggml/src/ggml-vulkan/vulkan-shaders/gelu_quick.comp +2 -2
- data/ext/sources/ggml/src/ggml-vulkan/vulkan-shaders/{generic_binary_head.comp → generic_binary_head.glsl} +17 -2
- data/ext/sources/ggml/src/ggml-vulkan/vulkan-shaders/{generic_head.comp → generic_head.glsl} +2 -0
- data/ext/sources/ggml/src/ggml-vulkan/vulkan-shaders/{generic_unary_head.comp → generic_unary_head.glsl} +7 -0
- data/ext/sources/ggml/src/ggml-vulkan/vulkan-shaders/get_rows.comp +4 -4
- data/ext/sources/ggml/src/ggml-vulkan/vulkan-shaders/get_rows_quant.comp +3 -3
- data/ext/sources/ggml/src/ggml-vulkan/vulkan-shaders/{glu_head.comp → glu_head.glsl} +1 -1
- data/ext/sources/ggml/src/ggml-vulkan/vulkan-shaders/group_norm.comp +2 -2
- data/ext/sources/ggml/src/ggml-vulkan/vulkan-shaders/hardsigmoid.comp +2 -2
- data/ext/sources/ggml/src/ggml-vulkan/vulkan-shaders/hardswish.comp +2 -2
- data/ext/sources/ggml/src/ggml-vulkan/vulkan-shaders/im2col.comp +19 -7
- data/ext/sources/ggml/src/ggml-vulkan/vulkan-shaders/im2col_3d.comp +2 -3
- data/ext/sources/ggml/src/ggml-vulkan/vulkan-shaders/l2_norm.comp +2 -2
- data/ext/sources/ggml/src/ggml-vulkan/vulkan-shaders/leaky_relu.comp +2 -2
- data/ext/sources/ggml/src/ggml-vulkan/vulkan-shaders/log.comp +18 -0
- data/ext/sources/ggml/src/ggml-vulkan/vulkan-shaders/mul.comp +2 -2
- data/ext/sources/ggml/src/ggml-vulkan/vulkan-shaders/mul_mat_vec.comp +2 -2
- data/ext/sources/ggml/src/ggml-vulkan/vulkan-shaders/{mul_mat_vec_base.comp → mul_mat_vec_base.glsl} +70 -25
- data/ext/sources/ggml/src/ggml-vulkan/vulkan-shaders/mul_mat_vec_iface.glsl +35 -0
- data/ext/sources/ggml/src/ggml-vulkan/vulkan-shaders/mul_mat_vec_iq1_m.comp +71 -21
- data/ext/sources/ggml/src/ggml-vulkan/vulkan-shaders/mul_mat_vec_iq1_s.comp +41 -25
- data/ext/sources/ggml/src/ggml-vulkan/vulkan-shaders/mul_mat_vec_iq2_s.comp +2 -2
- data/ext/sources/ggml/src/ggml-vulkan/vulkan-shaders/mul_mat_vec_iq2_xs.comp +44 -26
- data/ext/sources/ggml/src/ggml-vulkan/vulkan-shaders/mul_mat_vec_iq2_xxs.comp +2 -2
- data/ext/sources/ggml/src/ggml-vulkan/vulkan-shaders/mul_mat_vec_iq3_s.comp +2 -2
- data/ext/sources/ggml/src/ggml-vulkan/vulkan-shaders/mul_mat_vec_iq3_xxs.comp +2 -2
- data/ext/sources/ggml/src/ggml-vulkan/vulkan-shaders/mul_mat_vec_nc.comp +9 -7
- data/ext/sources/ggml/src/ggml-vulkan/vulkan-shaders/mul_mat_vec_p021.comp +9 -7
- data/ext/sources/ggml/src/ggml-vulkan/vulkan-shaders/mul_mat_vec_q2_k.comp +4 -6
- data/ext/sources/ggml/src/ggml-vulkan/vulkan-shaders/mul_mat_vec_q3_k.comp +2 -2
- data/ext/sources/ggml/src/ggml-vulkan/vulkan-shaders/mul_mat_vec_q4_k.comp +4 -6
- data/ext/sources/ggml/src/ggml-vulkan/vulkan-shaders/mul_mat_vec_q5_k.comp +4 -6
- data/ext/sources/ggml/src/ggml-vulkan/vulkan-shaders/mul_mat_vec_q6_k.comp +2 -2
- data/ext/sources/ggml/src/ggml-vulkan/vulkan-shaders/mul_mat_vecq.comp +39 -36
- data/ext/sources/ggml/src/ggml-vulkan/vulkan-shaders/mul_mat_vecq_funcs.glsl +494 -0
- data/ext/sources/ggml/src/ggml-vulkan/vulkan-shaders/mul_mm.comp +78 -103
- data/ext/sources/ggml/src/ggml-vulkan/vulkan-shaders/mul_mm_cm2.comp +34 -23
- data/ext/sources/ggml/src/ggml-vulkan/vulkan-shaders/{mul_mm_funcs.comp → mul_mm_funcs.glsl} +69 -59
- data/ext/sources/ggml/src/ggml-vulkan/vulkan-shaders/mul_mm_id_funcs.glsl +72 -0
- data/ext/sources/ggml/src/ggml-vulkan/vulkan-shaders/mul_mmq.comp +88 -228
- data/ext/sources/ggml/src/ggml-vulkan/vulkan-shaders/mul_mmq_funcs.glsl +454 -0
- data/ext/sources/ggml/src/ggml-vulkan/vulkan-shaders/mul_mmq_shmem_types.glsl +78 -0
- data/ext/sources/ggml/src/ggml-vulkan/vulkan-shaders/multi_add.comp +97 -13
- data/ext/sources/ggml/src/ggml-vulkan/vulkan-shaders/neg.comp +20 -0
- data/ext/sources/ggml/src/ggml-vulkan/vulkan-shaders/norm.comp +2 -2
- data/ext/sources/ggml/src/ggml-vulkan/vulkan-shaders/opt_step_adamw.comp +2 -2
- data/ext/sources/ggml/src/ggml-vulkan/vulkan-shaders/opt_step_sgd.comp +1 -1
- data/ext/sources/ggml/src/ggml-vulkan/vulkan-shaders/pad.comp +21 -6
- data/ext/sources/ggml/src/ggml-vulkan/vulkan-shaders/pool2d.comp +1 -1
- data/ext/sources/ggml/src/ggml-vulkan/vulkan-shaders/quantize_q8_1.comp +10 -10
- data/ext/sources/ggml/src/ggml-vulkan/vulkan-shaders/reglu.comp +2 -2
- data/ext/sources/ggml/src/ggml-vulkan/vulkan-shaders/relu.comp +2 -2
- data/ext/sources/ggml/src/ggml-vulkan/vulkan-shaders/repeat.comp +2 -2
- data/ext/sources/ggml/src/ggml-vulkan/vulkan-shaders/repeat_back.comp +2 -2
- data/ext/sources/ggml/src/ggml-vulkan/vulkan-shaders/rms_norm.comp +50 -4
- data/ext/sources/ggml/src/ggml-vulkan/vulkan-shaders/rms_norm_back.comp +2 -2
- data/ext/sources/ggml/src/ggml-vulkan/vulkan-shaders/rms_norm_partials.comp +2 -2
- data/ext/sources/ggml/src/ggml-vulkan/vulkan-shaders/roll.comp +2 -2
- data/ext/sources/ggml/src/ggml-vulkan/vulkan-shaders/rope_funcs.glsl +234 -0
- data/ext/sources/ggml/src/ggml-vulkan/vulkan-shaders/rope_head.glsl +20 -0
- data/ext/sources/ggml/src/ggml-vulkan/vulkan-shaders/rope_multi.comp +6 -50
- data/ext/sources/ggml/src/ggml-vulkan/vulkan-shaders/rope_neox.comp +6 -33
- data/ext/sources/ggml/src/ggml-vulkan/vulkan-shaders/rope_norm.comp +6 -33
- data/ext/sources/ggml/src/ggml-vulkan/vulkan-shaders/rope_params.glsl +28 -0
- data/ext/sources/ggml/src/ggml-vulkan/vulkan-shaders/rope_vision.comp +6 -39
- data/ext/sources/ggml/src/ggml-vulkan/vulkan-shaders/round.comp +29 -0
- data/ext/sources/ggml/src/ggml-vulkan/vulkan-shaders/scale.comp +2 -2
- data/ext/sources/ggml/src/ggml-vulkan/vulkan-shaders/sigmoid.comp +2 -2
- data/ext/sources/ggml/src/ggml-vulkan/vulkan-shaders/silu.comp +2 -2
- data/ext/sources/ggml/src/ggml-vulkan/vulkan-shaders/silu_back.comp +2 -2
- data/ext/sources/ggml/src/ggml-vulkan/vulkan-shaders/sin.comp +2 -2
- data/ext/sources/ggml/src/ggml-vulkan/vulkan-shaders/soft_max.comp +1 -1
- data/ext/sources/ggml/src/ggml-vulkan/vulkan-shaders/soft_max_back.comp +2 -2
- data/ext/sources/ggml/src/ggml-vulkan/vulkan-shaders/soft_max_large1.comp +62 -0
- data/ext/sources/ggml/src/ggml-vulkan/vulkan-shaders/soft_max_large2.comp +79 -0
- data/ext/sources/ggml/src/ggml-vulkan/vulkan-shaders/soft_max_large3.comp +65 -0
- data/ext/sources/ggml/src/ggml-vulkan/vulkan-shaders/soft_max_large_common.glsl +53 -0
- data/ext/sources/ggml/src/ggml-vulkan/vulkan-shaders/softplus.comp +23 -0
- data/ext/sources/ggml/src/ggml-vulkan/vulkan-shaders/solve_tri.comp +81 -0
- data/ext/sources/ggml/src/ggml-vulkan/vulkan-shaders/sqrt.comp +2 -2
- data/ext/sources/ggml/src/ggml-vulkan/vulkan-shaders/square.comp +2 -2
- data/ext/sources/ggml/src/ggml-vulkan/vulkan-shaders/ssm_conv.comp +44 -0
- data/ext/sources/ggml/src/ggml-vulkan/vulkan-shaders/ssm_scan.comp +124 -0
- data/ext/sources/ggml/src/ggml-vulkan/vulkan-shaders/step.comp +22 -0
- data/ext/sources/ggml/src/ggml-vulkan/vulkan-shaders/sub.comp +2 -2
- data/ext/sources/ggml/src/ggml-vulkan/vulkan-shaders/sum_rows.comp +2 -25
- data/ext/sources/ggml/src/ggml-vulkan/vulkan-shaders/sum_rows.glsl +25 -0
- data/ext/sources/ggml/src/ggml-vulkan/vulkan-shaders/swiglu.comp +2 -2
- data/ext/sources/ggml/src/ggml-vulkan/vulkan-shaders/swiglu_oai.comp +2 -2
- data/ext/sources/ggml/src/ggml-vulkan/vulkan-shaders/tanh.comp +2 -2
- data/ext/sources/ggml/src/ggml-vulkan/vulkan-shaders/timestep_embedding.comp +1 -1
- data/ext/sources/ggml/src/ggml-vulkan/vulkan-shaders/topk_argsort.comp +118 -0
- data/ext/sources/ggml/src/ggml-vulkan/vulkan-shaders/topk_moe.comp +213 -0
- data/ext/sources/ggml/src/ggml-vulkan/vulkan-shaders/topk_nary_search.comp +246 -0
- data/ext/sources/ggml/src/ggml-vulkan/vulkan-shaders/tri.comp +43 -0
- data/ext/sources/ggml/src/ggml-vulkan/vulkan-shaders/trunc.comp +22 -0
- data/ext/sources/ggml/src/ggml-vulkan/vulkan-shaders/{types.comp → types.glsl} +345 -26
- data/ext/sources/ggml/src/ggml-vulkan/vulkan-shaders/upscale.comp +90 -12
- data/ext/sources/ggml/src/ggml-vulkan/vulkan-shaders/vulkan-shaders-gen.cpp +335 -151
- data/ext/sources/ggml/src/ggml-vulkan/vulkan-shaders/xielu.comp +35 -0
- data/ext/sources/ggml/src/ggml-webgpu/CMakeLists.txt +28 -2
- data/ext/sources/ggml/src/ggml-webgpu/ggml-webgpu-shader-lib.hpp +169 -0
- data/ext/sources/ggml/src/ggml-webgpu/ggml-webgpu.cpp +1964 -435
- data/ext/sources/ggml/src/ggml-webgpu/pre_wgsl.hpp +778 -0
- data/ext/sources/ggml/src/ggml-webgpu/wgsl-shaders/bin_op.tmpl.wgsl +188 -0
- data/ext/sources/ggml/src/ggml-webgpu/wgsl-shaders/cpy.tmpl.wgsl +101 -0
- data/ext/sources/ggml/src/ggml-webgpu/wgsl-shaders/embed_wgsl.py +33 -10
- data/ext/sources/ggml/src/ggml-webgpu/wgsl-shaders/flash_attn.wgsl +591 -0
- data/ext/sources/ggml/src/ggml-webgpu/wgsl-shaders/get_rows.tmpl.wgsl +1 -1
- data/ext/sources/ggml/src/ggml-webgpu/wgsl-shaders/glu.tmpl.wgsl +323 -0
- data/ext/sources/ggml/src/ggml-webgpu/wgsl-shaders/mul_mat.tmpl.wgsl +6 -6
- data/ext/sources/ggml/src/ggml-webgpu/wgsl-shaders/mul_mat_decls.tmpl +97 -0
- data/ext/sources/ggml/src/ggml-webgpu/wgsl-shaders/mul_mat_reg_tile.tmpl.wgsl +247 -0
- data/ext/sources/ggml/src/ggml-webgpu/wgsl-shaders/mul_mat_subgroup_matrix.tmpl.wgsl +302 -0
- data/ext/sources/ggml/src/ggml-webgpu/wgsl-shaders/mul_mat_vec.tmpl.wgsl +267 -0
- data/ext/sources/ggml/src/ggml-webgpu/wgsl-shaders/rms_norm.wgsl +83 -17
- data/ext/sources/ggml/src/ggml-webgpu/wgsl-shaders/rope.tmpl.wgsl +295 -0
- data/ext/sources/ggml/src/ggml-webgpu/wgsl-shaders/scale.tmpl.wgsl +90 -0
- data/ext/sources/ggml/src/ggml-webgpu/wgsl-shaders/set_rows.tmpl.wgsl +112 -0
- data/ext/sources/ggml/src/ggml-webgpu/wgsl-shaders/soft_max.tmpl.wgsl +345 -0
- data/ext/sources/ggml/src/ggml-webgpu/wgsl-shaders/unary_op.wgsl +483 -0
- data/ext/sources/ggml/src/ggml-zendnn/CMakeLists.txt +92 -0
- data/ext/sources/ggml/src/ggml-zendnn/ggml-zendnn.cpp +466 -0
- data/ext/sources/ggml/src/ggml.c +425 -33
- data/ext/sources/include/whisper.h +1 -0
- data/ext/sources/src/CMakeLists.txt +3 -1
- data/ext/sources/src/whisper.cpp +101 -35
- data/ext/sources/tests/CMakeLists.txt +2 -2
- data/ext/sources/tests/test-vad-full.cpp +4 -2
- data/ext/sources/tests/test-vad.cpp +1 -1
- data/extsources.rb +1 -0
- data/lib/whisper/model/uri.rb +17 -18
- data/sig/whisper.rbs +119 -2
- data/test/test_params.rb +16 -8
- data/test/test_segment.rb +0 -1
- data/test/test_token.rb +70 -0
- data/test/test_vad.rb +1 -1
- data/test/test_vad_context.rb +50 -0
- data/test/test_vad_segment.rb +19 -0
- data/test/test_vad_segments.rb +16 -0
- data/test/test_whisper.rb +7 -0
- data/whispercpp.gemspec +1 -1
- metadata +287 -34
- data/ext/sources/build-xcframework.sh +0 -571
- data/ext/sources/ggml/src/ggml-cann/Doxyfile +0 -2579
- data/ext/sources/ggml/src/ggml-vulkan/vulkan-shaders/mul_mmq_funcs.comp +0 -105
- data/ext/sources/ggml/src/ggml-vulkan/vulkan-shaders/rope_head.comp +0 -55
- data/ext/sources/ggml/src/ggml-webgpu/wgsl-shaders/add.tmpl.wgsl +0 -44
- data/ext/sources/ggml/src/ggml-webgpu/wgsl-shaders/add_in_place.tmpl.wgsl +0 -41
- data/ext/sources/ggml/src/ggml-webgpu/wgsl-shaders/cpy.wgsl +0 -60
- data/ext/sources/ggml/src/ggml-webgpu/wgsl-shaders/mul.tmpl.wgsl +0 -44
- data/ext/sources/ggml/src/ggml-webgpu/wgsl-shaders/mul_in_place.tmpl.wgsl +0 -41
- data/ext/sources/ggml/src/ggml-webgpu/wgsl-shaders/rms_norm_in_place.wgsl +0 -48
- /data/ext/sources/ggml/src/ggml-vulkan/vulkan-shaders/{test_bfloat16_support.comp → feature-tests/bfloat16.comp} +0 -0
- /data/ext/sources/ggml/src/ggml-vulkan/vulkan-shaders/{test_coopmat_support.comp → feature-tests/coopmat.comp} +0 -0
- /data/ext/sources/ggml/src/ggml-vulkan/vulkan-shaders/{test_coopmat2_support.comp → feature-tests/coopmat2.comp} +0 -0
- /data/ext/sources/ggml/src/ggml-vulkan/vulkan-shaders/{test_integer_dot_support.comp → feature-tests/integer_dot.comp} +0 -0
- /data/ext/sources/ggml/src/ggml-vulkan/vulkan-shaders/{glu_main.comp → glu_main.glsl} +0 -0
- /data/ext/sources/ggml/src/ggml-vulkan/vulkan-shaders/{rte.comp → rte.glsl} +0 -0
- /data/ext/sources/ggml/src/ggml-vulkan/vulkan-shaders/{utils.comp → utils.glsl} +0 -0
|
@@ -1,3 +1,1244 @@
|
|
|
1
1
|
#include "common.cuh"
|
|
2
|
+
#include "fattn-common.cuh"
|
|
3
|
+
#include "fattn-wmma-f16.cuh"
|
|
4
|
+
|
|
5
|
+
// nbatch_fa == number of KQ rows to process per iteration
|
|
6
|
+
// nbatch_K == number of K columns to load in parallel for KQ calculation
|
|
7
|
+
|
|
8
|
+
// TODO optimize kernel parameters for FP16 NVIDIA (P100)
|
|
9
|
+
// TODO optimize kernel parameters for head sizes 40, 72, 80, 96, 112
|
|
10
|
+
|
|
11
|
+
// The ROCm compiler cannot handle templating in __launch_bounds__.
|
|
12
|
+
// As a workaround, define a macro to package the kernel parameters as uint32_t:
|
|
13
|
+
#define GGML_CUDA_FATTN_TILE_CONFIG_CASE(DKQ_, DV_, ncols_, nthreads, occupancy, nbatch_fa, nbatch_K) \
|
|
14
|
+
if (DKQ == (DKQ_) && DV == (DV_) && ncols == (ncols_)) { \
|
|
15
|
+
static_assert((nthreads) <= 512, "bad nthreads"); \
|
|
16
|
+
static_assert((occupancy) <= 8, "bad occupancy"); \
|
|
17
|
+
static_assert((nbatch_fa) <= 256, "bad nbatch_fa"); \
|
|
18
|
+
static_assert((nbatch_K) <= 256, "bad nbatch_K"); \
|
|
19
|
+
return ((nthreads) << 0) | ((occupancy) << 10) | ((nbatch_fa) << 14) | ((nbatch_K) << 23); \
|
|
20
|
+
} \
|
|
21
|
+
|
|
22
|
+
static constexpr __host__ __device__ uint32_t ggml_cuda_fattn_tile_get_config_nvidia_fp16(const int DKQ, const int DV, const int ncols) {
|
|
23
|
+
GGML_CUDA_FATTN_TILE_CONFIG_CASE( 40, 40, 2, 64, 2, 64, 40)
|
|
24
|
+
GGML_CUDA_FATTN_TILE_CONFIG_CASE( 40, 40, 4, 128, 2, 64, 40)
|
|
25
|
+
GGML_CUDA_FATTN_TILE_CONFIG_CASE( 40, 40, 8, 256, 2, 64, 40)
|
|
26
|
+
GGML_CUDA_FATTN_TILE_CONFIG_CASE( 40, 40, 16, 256, 2, 64, 40)
|
|
27
|
+
GGML_CUDA_FATTN_TILE_CONFIG_CASE( 40, 40, 32, 256, 2, 64, 40)
|
|
28
|
+
|
|
29
|
+
GGML_CUDA_FATTN_TILE_CONFIG_CASE( 64, 64, 2, 64, 2, 64, 64)
|
|
30
|
+
GGML_CUDA_FATTN_TILE_CONFIG_CASE( 64, 64, 4, 128, 2, 64, 64)
|
|
31
|
+
GGML_CUDA_FATTN_TILE_CONFIG_CASE( 64, 64, 8, 256, 2, 64, 64)
|
|
32
|
+
GGML_CUDA_FATTN_TILE_CONFIG_CASE( 64, 64, 16, 256, 2, 64, 64)
|
|
33
|
+
GGML_CUDA_FATTN_TILE_CONFIG_CASE( 64, 64, 32, 256, 2, 64, 64)
|
|
34
|
+
|
|
35
|
+
GGML_CUDA_FATTN_TILE_CONFIG_CASE( 72, 72, 2, 64, 2, 64, 72)
|
|
36
|
+
GGML_CUDA_FATTN_TILE_CONFIG_CASE( 72, 72, 4, 128, 2, 64, 72)
|
|
37
|
+
GGML_CUDA_FATTN_TILE_CONFIG_CASE( 72, 72, 8, 256, 2, 64, 72)
|
|
38
|
+
GGML_CUDA_FATTN_TILE_CONFIG_CASE( 72, 72, 16, 256, 2, 64, 72)
|
|
39
|
+
GGML_CUDA_FATTN_TILE_CONFIG_CASE( 72, 72, 32, 256, 2, 64, 72)
|
|
40
|
+
|
|
41
|
+
GGML_CUDA_FATTN_TILE_CONFIG_CASE( 80, 80, 2, 64, 2, 64, 40)
|
|
42
|
+
GGML_CUDA_FATTN_TILE_CONFIG_CASE( 80, 80, 4, 128, 2, 64, 40)
|
|
43
|
+
GGML_CUDA_FATTN_TILE_CONFIG_CASE( 80, 80, 8, 256, 2, 64, 40)
|
|
44
|
+
GGML_CUDA_FATTN_TILE_CONFIG_CASE( 80, 80, 16, 256, 2, 64, 40)
|
|
45
|
+
GGML_CUDA_FATTN_TILE_CONFIG_CASE( 80, 80, 32, 256, 2, 64, 40)
|
|
46
|
+
|
|
47
|
+
GGML_CUDA_FATTN_TILE_CONFIG_CASE( 96, 96, 2, 64, 2, 64, 48)
|
|
48
|
+
GGML_CUDA_FATTN_TILE_CONFIG_CASE( 96, 96, 4, 128, 2, 64, 48)
|
|
49
|
+
GGML_CUDA_FATTN_TILE_CONFIG_CASE( 96, 96, 8, 256, 2, 64, 48)
|
|
50
|
+
GGML_CUDA_FATTN_TILE_CONFIG_CASE( 96, 96, 16, 256, 2, 64, 48)
|
|
51
|
+
GGML_CUDA_FATTN_TILE_CONFIG_CASE( 96, 96, 32, 256, 2, 64, 48)
|
|
52
|
+
|
|
53
|
+
GGML_CUDA_FATTN_TILE_CONFIG_CASE(112, 112, 2, 64, 2, 64, 56)
|
|
54
|
+
GGML_CUDA_FATTN_TILE_CONFIG_CASE(112, 112, 4, 128, 2, 64, 56)
|
|
55
|
+
GGML_CUDA_FATTN_TILE_CONFIG_CASE(112, 112, 8, 256, 2, 64, 56)
|
|
56
|
+
GGML_CUDA_FATTN_TILE_CONFIG_CASE(112, 112, 16, 256, 2, 64, 56)
|
|
57
|
+
GGML_CUDA_FATTN_TILE_CONFIG_CASE(112, 112, 32, 256, 2, 64, 56)
|
|
58
|
+
|
|
59
|
+
GGML_CUDA_FATTN_TILE_CONFIG_CASE(128, 128, 2, 64, 2, 64, 64)
|
|
60
|
+
GGML_CUDA_FATTN_TILE_CONFIG_CASE(128, 128, 4, 128, 2, 64, 64)
|
|
61
|
+
GGML_CUDA_FATTN_TILE_CONFIG_CASE(128, 128, 8, 256, 2, 64, 64)
|
|
62
|
+
GGML_CUDA_FATTN_TILE_CONFIG_CASE(128, 128, 16, 256, 2, 64, 64)
|
|
63
|
+
GGML_CUDA_FATTN_TILE_CONFIG_CASE(128, 128, 32, 256, 2, 64, 64)
|
|
64
|
+
|
|
65
|
+
GGML_CUDA_FATTN_TILE_CONFIG_CASE(256, 256, 2, 64, 2, 64, 64)
|
|
66
|
+
GGML_CUDA_FATTN_TILE_CONFIG_CASE(256, 256, 4, 128, 2, 64, 64)
|
|
67
|
+
GGML_CUDA_FATTN_TILE_CONFIG_CASE(256, 256, 8, 256, 2, 64, 64)
|
|
68
|
+
GGML_CUDA_FATTN_TILE_CONFIG_CASE(256, 256, 16, 256, 2, 64, 64)
|
|
69
|
+
GGML_CUDA_FATTN_TILE_CONFIG_CASE(256, 256, 32, 256, 2, 64, 64)
|
|
70
|
+
|
|
71
|
+
GGML_CUDA_FATTN_TILE_CONFIG_CASE(576, 512, 16, 256, 2, 64, 64)
|
|
72
|
+
|
|
73
|
+
return 0;
|
|
74
|
+
}
|
|
75
|
+
|
|
76
|
+
static constexpr __host__ __device__ uint32_t ggml_cuda_fattn_tile_get_config_nvidia_fp32(const int DKQ, const int DV, const int ncols) {
|
|
77
|
+
GGML_CUDA_FATTN_TILE_CONFIG_CASE( 40, 40, 2, 64, 2, 32, 40)
|
|
78
|
+
GGML_CUDA_FATTN_TILE_CONFIG_CASE( 40, 40, 4, 128, 2, 32, 40)
|
|
79
|
+
GGML_CUDA_FATTN_TILE_CONFIG_CASE( 40, 40, 8, 256, 2, 32, 40)
|
|
80
|
+
GGML_CUDA_FATTN_TILE_CONFIG_CASE( 40, 40, 16, 256, 2, 32, 40)
|
|
81
|
+
GGML_CUDA_FATTN_TILE_CONFIG_CASE( 40, 40, 32, 256, 2, 32, 40)
|
|
82
|
+
|
|
83
|
+
GGML_CUDA_FATTN_TILE_CONFIG_CASE( 64, 64, 2, 128, 3, 64, 64)
|
|
84
|
+
GGML_CUDA_FATTN_TILE_CONFIG_CASE( 64, 64, 4, 128, 3, 32, 64)
|
|
85
|
+
GGML_CUDA_FATTN_TILE_CONFIG_CASE( 64, 64, 8, 128, 3, 32, 64)
|
|
86
|
+
GGML_CUDA_FATTN_TILE_CONFIG_CASE( 64, 64, 16, 128, 3, 64, 64)
|
|
87
|
+
GGML_CUDA_FATTN_TILE_CONFIG_CASE( 64, 64, 32, 256, 2, 64, 64)
|
|
88
|
+
|
|
89
|
+
GGML_CUDA_FATTN_TILE_CONFIG_CASE( 72, 72, 2, 64, 2, 32, 72)
|
|
90
|
+
GGML_CUDA_FATTN_TILE_CONFIG_CASE( 72, 72, 4, 128, 2, 32, 72)
|
|
91
|
+
GGML_CUDA_FATTN_TILE_CONFIG_CASE( 72, 72, 8, 256, 2, 32, 72)
|
|
92
|
+
GGML_CUDA_FATTN_TILE_CONFIG_CASE( 72, 72, 16, 256, 2, 32, 72)
|
|
93
|
+
GGML_CUDA_FATTN_TILE_CONFIG_CASE( 72, 72, 32, 256, 2, 32, 72)
|
|
94
|
+
|
|
95
|
+
GGML_CUDA_FATTN_TILE_CONFIG_CASE( 80, 80, 2, 64, 2, 32, 40)
|
|
96
|
+
GGML_CUDA_FATTN_TILE_CONFIG_CASE( 80, 80, 4, 128, 2, 32, 40)
|
|
97
|
+
GGML_CUDA_FATTN_TILE_CONFIG_CASE( 80, 80, 8, 256, 2, 32, 40)
|
|
98
|
+
GGML_CUDA_FATTN_TILE_CONFIG_CASE( 80, 80, 16, 256, 2, 32, 40)
|
|
99
|
+
GGML_CUDA_FATTN_TILE_CONFIG_CASE( 80, 80, 32, 256, 2, 32, 40)
|
|
100
|
+
|
|
101
|
+
GGML_CUDA_FATTN_TILE_CONFIG_CASE( 96, 96, 2, 64, 2, 32, 48)
|
|
102
|
+
GGML_CUDA_FATTN_TILE_CONFIG_CASE( 96, 96, 4, 128, 2, 32, 48)
|
|
103
|
+
GGML_CUDA_FATTN_TILE_CONFIG_CASE( 96, 96, 8, 256, 2, 32, 48)
|
|
104
|
+
GGML_CUDA_FATTN_TILE_CONFIG_CASE( 96, 96, 16, 256, 2, 32, 48)
|
|
105
|
+
GGML_CUDA_FATTN_TILE_CONFIG_CASE( 96, 96, 32, 256, 2, 32, 48)
|
|
106
|
+
|
|
107
|
+
GGML_CUDA_FATTN_TILE_CONFIG_CASE(112, 112, 2, 64, 2, 32, 56)
|
|
108
|
+
GGML_CUDA_FATTN_TILE_CONFIG_CASE(112, 112, 4, 128, 2, 32, 56)
|
|
109
|
+
GGML_CUDA_FATTN_TILE_CONFIG_CASE(112, 112, 8, 256, 2, 32, 56)
|
|
110
|
+
GGML_CUDA_FATTN_TILE_CONFIG_CASE(112, 112, 16, 256, 2, 32, 56)
|
|
111
|
+
GGML_CUDA_FATTN_TILE_CONFIG_CASE(112, 112, 32, 256, 2, 32, 56)
|
|
112
|
+
|
|
113
|
+
GGML_CUDA_FATTN_TILE_CONFIG_CASE(128, 128, 2, 128, 3, 64, 64)
|
|
114
|
+
GGML_CUDA_FATTN_TILE_CONFIG_CASE(128, 128, 4, 128, 3, 32, 128)
|
|
115
|
+
GGML_CUDA_FATTN_TILE_CONFIG_CASE(128, 128, 8, 128, 3, 64, 128)
|
|
116
|
+
GGML_CUDA_FATTN_TILE_CONFIG_CASE(128, 128, 16, 128, 3, 32, 128)
|
|
117
|
+
GGML_CUDA_FATTN_TILE_CONFIG_CASE(128, 128, 32, 256, 2, 64, 64)
|
|
118
|
+
|
|
119
|
+
GGML_CUDA_FATTN_TILE_CONFIG_CASE(256, 256, 2, 128, 3, 64, 64)
|
|
120
|
+
GGML_CUDA_FATTN_TILE_CONFIG_CASE(256, 256, 4, 128, 3, 32, 64)
|
|
121
|
+
GGML_CUDA_FATTN_TILE_CONFIG_CASE(256, 256, 8, 256, 2, 32, 256)
|
|
122
|
+
GGML_CUDA_FATTN_TILE_CONFIG_CASE(256, 256, 16, 256, 2, 32, 128)
|
|
123
|
+
GGML_CUDA_FATTN_TILE_CONFIG_CASE(256, 256, 32, 256, 2, 32, 64)
|
|
124
|
+
|
|
125
|
+
GGML_CUDA_FATTN_TILE_CONFIG_CASE(576, 512, 16, 256, 2, 32, 64)
|
|
126
|
+
|
|
127
|
+
return 0;
|
|
128
|
+
}
|
|
129
|
+
|
|
130
|
+
static constexpr __host__ __device__ uint32_t ggml_cuda_fattn_tile_get_config_amd(const int DKQ, const int DV, const int ncols) {
|
|
131
|
+
GGML_CUDA_FATTN_TILE_CONFIG_CASE( 40, 40, 2, 64, 2, 32, 40)
|
|
132
|
+
GGML_CUDA_FATTN_TILE_CONFIG_CASE( 40, 40, 4, 128, 2, 32, 40)
|
|
133
|
+
GGML_CUDA_FATTN_TILE_CONFIG_CASE( 40, 40, 8, 256, 2, 32, 40)
|
|
134
|
+
GGML_CUDA_FATTN_TILE_CONFIG_CASE( 40, 40, 16, 256, 2, 32, 40)
|
|
135
|
+
GGML_CUDA_FATTN_TILE_CONFIG_CASE( 40, 40, 32, 256, 2, 32, 40)
|
|
136
|
+
GGML_CUDA_FATTN_TILE_CONFIG_CASE( 40, 40, 64, 256, 2, 32, 40)
|
|
137
|
+
|
|
138
|
+
GGML_CUDA_FATTN_TILE_CONFIG_CASE( 64, 64, 2, 64, 3, 32, 64)
|
|
139
|
+
GGML_CUDA_FATTN_TILE_CONFIG_CASE( 64, 64, 4, 128, 3, 64, 64)
|
|
140
|
+
GGML_CUDA_FATTN_TILE_CONFIG_CASE( 64, 64, 8, 128, 2, 32, 64)
|
|
141
|
+
GGML_CUDA_FATTN_TILE_CONFIG_CASE( 64, 64, 16, 256, 2, 128, 64)
|
|
142
|
+
GGML_CUDA_FATTN_TILE_CONFIG_CASE( 64, 64, 32, 256, 2, 64, 64)
|
|
143
|
+
GGML_CUDA_FATTN_TILE_CONFIG_CASE( 64, 64, 64, 256, 2, 64, 64)
|
|
144
|
+
|
|
145
|
+
GGML_CUDA_FATTN_TILE_CONFIG_CASE( 72, 72, 2, 64, 2, 32, 72)
|
|
146
|
+
GGML_CUDA_FATTN_TILE_CONFIG_CASE( 72, 72, 4, 128, 2, 32, 72)
|
|
147
|
+
GGML_CUDA_FATTN_TILE_CONFIG_CASE( 72, 72, 8, 256, 2, 32, 72)
|
|
148
|
+
GGML_CUDA_FATTN_TILE_CONFIG_CASE( 72, 72, 16, 256, 2, 32, 72)
|
|
149
|
+
GGML_CUDA_FATTN_TILE_CONFIG_CASE( 72, 72, 32, 256, 2, 32, 72)
|
|
150
|
+
GGML_CUDA_FATTN_TILE_CONFIG_CASE( 72, 72, 64, 256, 2, 32, 72)
|
|
151
|
+
|
|
152
|
+
GGML_CUDA_FATTN_TILE_CONFIG_CASE( 80, 80, 2, 64, 2, 32, 40)
|
|
153
|
+
GGML_CUDA_FATTN_TILE_CONFIG_CASE( 80, 80, 4, 128, 2, 32, 40)
|
|
154
|
+
GGML_CUDA_FATTN_TILE_CONFIG_CASE( 80, 80, 8, 256, 2, 32, 40)
|
|
155
|
+
GGML_CUDA_FATTN_TILE_CONFIG_CASE( 80, 80, 16, 256, 2, 32, 40)
|
|
156
|
+
GGML_CUDA_FATTN_TILE_CONFIG_CASE( 80, 80, 32, 256, 2, 32, 40)
|
|
157
|
+
GGML_CUDA_FATTN_TILE_CONFIG_CASE( 80, 80, 64, 256, 2, 32, 40)
|
|
158
|
+
|
|
159
|
+
GGML_CUDA_FATTN_TILE_CONFIG_CASE( 96, 96, 2, 64, 2, 32, 48)
|
|
160
|
+
GGML_CUDA_FATTN_TILE_CONFIG_CASE( 96, 96, 4, 128, 2, 32, 48)
|
|
161
|
+
GGML_CUDA_FATTN_TILE_CONFIG_CASE( 96, 96, 8, 256, 2, 32, 48)
|
|
162
|
+
GGML_CUDA_FATTN_TILE_CONFIG_CASE( 96, 96, 16, 256, 2, 32, 48)
|
|
163
|
+
GGML_CUDA_FATTN_TILE_CONFIG_CASE( 96, 96, 32, 256, 2, 32, 48)
|
|
164
|
+
GGML_CUDA_FATTN_TILE_CONFIG_CASE( 96, 96, 64, 256, 2, 32, 48)
|
|
165
|
+
|
|
166
|
+
GGML_CUDA_FATTN_TILE_CONFIG_CASE(112, 112, 2, 64, 2, 32, 56)
|
|
167
|
+
GGML_CUDA_FATTN_TILE_CONFIG_CASE(112, 112, 4, 128, 2, 32, 56)
|
|
168
|
+
GGML_CUDA_FATTN_TILE_CONFIG_CASE(112, 112, 8, 256, 2, 32, 56)
|
|
169
|
+
GGML_CUDA_FATTN_TILE_CONFIG_CASE(112, 112, 16, 256, 2, 32, 56)
|
|
170
|
+
GGML_CUDA_FATTN_TILE_CONFIG_CASE(112, 112, 32, 256, 2, 32, 56)
|
|
171
|
+
GGML_CUDA_FATTN_TILE_CONFIG_CASE(112, 112, 64, 256, 2, 32, 56)
|
|
172
|
+
|
|
173
|
+
GGML_CUDA_FATTN_TILE_CONFIG_CASE(128, 128, 2, 256, 2, 128, 64)
|
|
174
|
+
GGML_CUDA_FATTN_TILE_CONFIG_CASE(128, 128, 4, 128, 2, 64, 128)
|
|
175
|
+
GGML_CUDA_FATTN_TILE_CONFIG_CASE(128, 128, 8, 256, 2, 64, 128)
|
|
176
|
+
GGML_CUDA_FATTN_TILE_CONFIG_CASE(128, 128, 16, 256, 2, 64, 128)
|
|
177
|
+
GGML_CUDA_FATTN_TILE_CONFIG_CASE(128, 128, 32, 256, 2, 64, 64)
|
|
178
|
+
GGML_CUDA_FATTN_TILE_CONFIG_CASE(128, 128, 64, 256, 2, 64, 32)
|
|
179
|
+
|
|
180
|
+
GGML_CUDA_FATTN_TILE_CONFIG_CASE(256, 256, 2, 256, 2, 128, 64)
|
|
181
|
+
GGML_CUDA_FATTN_TILE_CONFIG_CASE(256, 256, 4, 256, 2, 64, 128)
|
|
182
|
+
GGML_CUDA_FATTN_TILE_CONFIG_CASE(256, 256, 8, 256, 2, 64, 128)
|
|
183
|
+
GGML_CUDA_FATTN_TILE_CONFIG_CASE(256, 256, 16, 256, 2, 32, 128)
|
|
184
|
+
GGML_CUDA_FATTN_TILE_CONFIG_CASE(256, 256, 32, 256, 2, 32, 128)
|
|
185
|
+
|
|
186
|
+
GGML_CUDA_FATTN_TILE_CONFIG_CASE(576, 512, 16, 256, 2, 64, 64)
|
|
187
|
+
GGML_CUDA_FATTN_TILE_CONFIG_CASE(576, 512, 32, 512, 1, 128, 64)
|
|
188
|
+
|
|
189
|
+
return 0;
|
|
190
|
+
}
|
|
191
|
+
|
|
192
|
+
static constexpr __host__ __device__ uint32_t ggml_cuda_fattn_tile_get_config_amd_rdna(const int DKQ, const int DV, const int ncols) {
|
|
193
|
+
GGML_CUDA_FATTN_TILE_CONFIG_CASE( 40, 40, 2, 64, 2, 32, 40)
|
|
194
|
+
GGML_CUDA_FATTN_TILE_CONFIG_CASE( 40, 40, 4, 128, 2, 32, 40)
|
|
195
|
+
GGML_CUDA_FATTN_TILE_CONFIG_CASE( 40, 40, 8, 256, 2, 32, 40)
|
|
196
|
+
GGML_CUDA_FATTN_TILE_CONFIG_CASE( 40, 40, 16, 256, 2, 32, 40)
|
|
197
|
+
GGML_CUDA_FATTN_TILE_CONFIG_CASE( 40, 40, 32, 256, 2, 32, 40)
|
|
198
|
+
GGML_CUDA_FATTN_TILE_CONFIG_CASE( 40, 40, 64, 256, 2, 32, 40)
|
|
199
|
+
|
|
200
|
+
GGML_CUDA_FATTN_TILE_CONFIG_CASE( 64, 64, 2, 64, 8, 32, 64)
|
|
201
|
+
GGML_CUDA_FATTN_TILE_CONFIG_CASE( 64, 64, 4, 64, 8, 32, 64)
|
|
202
|
+
GGML_CUDA_FATTN_TILE_CONFIG_CASE( 64, 64, 8, 128, 5, 128, 64)
|
|
203
|
+
GGML_CUDA_FATTN_TILE_CONFIG_CASE( 64, 64, 16, 128, 5, 128, 64)
|
|
204
|
+
GGML_CUDA_FATTN_TILE_CONFIG_CASE( 64, 64, 32, 128, 4, 64, 64)
|
|
205
|
+
GGML_CUDA_FATTN_TILE_CONFIG_CASE( 64, 64, 64, 128, 5, 64, 64)
|
|
206
|
+
|
|
207
|
+
GGML_CUDA_FATTN_TILE_CONFIG_CASE( 72, 72, 2, 64, 2, 32, 72)
|
|
208
|
+
GGML_CUDA_FATTN_TILE_CONFIG_CASE( 72, 72, 4, 128, 2, 32, 72)
|
|
209
|
+
GGML_CUDA_FATTN_TILE_CONFIG_CASE( 72, 72, 8, 256, 2, 32, 72)
|
|
210
|
+
GGML_CUDA_FATTN_TILE_CONFIG_CASE( 72, 72, 16, 256, 2, 32, 72)
|
|
211
|
+
GGML_CUDA_FATTN_TILE_CONFIG_CASE( 72, 72, 32, 256, 2, 32, 72)
|
|
212
|
+
GGML_CUDA_FATTN_TILE_CONFIG_CASE( 72, 72, 64, 256, 2, 32, 72)
|
|
213
|
+
|
|
214
|
+
GGML_CUDA_FATTN_TILE_CONFIG_CASE( 80, 80, 2, 64, 2, 32, 40)
|
|
215
|
+
GGML_CUDA_FATTN_TILE_CONFIG_CASE( 80, 80, 4, 128, 2, 32, 40)
|
|
216
|
+
GGML_CUDA_FATTN_TILE_CONFIG_CASE( 80, 80, 8, 256, 2, 32, 40)
|
|
217
|
+
GGML_CUDA_FATTN_TILE_CONFIG_CASE( 80, 80, 16, 256, 2, 32, 40)
|
|
218
|
+
GGML_CUDA_FATTN_TILE_CONFIG_CASE( 80, 80, 32, 256, 2, 32, 40)
|
|
219
|
+
GGML_CUDA_FATTN_TILE_CONFIG_CASE( 80, 80, 64, 256, 2, 32, 40)
|
|
220
|
+
|
|
221
|
+
GGML_CUDA_FATTN_TILE_CONFIG_CASE( 96, 96, 2, 64, 2, 32, 48)
|
|
222
|
+
GGML_CUDA_FATTN_TILE_CONFIG_CASE( 96, 96, 4, 128, 2, 32, 48)
|
|
223
|
+
GGML_CUDA_FATTN_TILE_CONFIG_CASE( 96, 96, 8, 256, 2, 32, 48)
|
|
224
|
+
GGML_CUDA_FATTN_TILE_CONFIG_CASE( 96, 96, 16, 256, 2, 32, 48)
|
|
225
|
+
GGML_CUDA_FATTN_TILE_CONFIG_CASE( 96, 96, 32, 256, 2, 32, 48)
|
|
226
|
+
GGML_CUDA_FATTN_TILE_CONFIG_CASE( 96, 96, 64, 256, 2, 32, 48)
|
|
227
|
+
|
|
228
|
+
GGML_CUDA_FATTN_TILE_CONFIG_CASE(112, 112, 2, 64, 2, 32, 56)
|
|
229
|
+
GGML_CUDA_FATTN_TILE_CONFIG_CASE(112, 112, 4, 128, 2, 32, 56)
|
|
230
|
+
GGML_CUDA_FATTN_TILE_CONFIG_CASE(112, 112, 8, 256, 2, 32, 56)
|
|
231
|
+
GGML_CUDA_FATTN_TILE_CONFIG_CASE(112, 112, 16, 256, 2, 32, 56)
|
|
232
|
+
GGML_CUDA_FATTN_TILE_CONFIG_CASE(112, 112, 32, 256, 2, 32, 56)
|
|
233
|
+
GGML_CUDA_FATTN_TILE_CONFIG_CASE(112, 112, 64, 256, 2, 32, 56)
|
|
234
|
+
|
|
235
|
+
GGML_CUDA_FATTN_TILE_CONFIG_CASE(128, 128, 2, 64, 8, 32, 64)
|
|
236
|
+
GGML_CUDA_FATTN_TILE_CONFIG_CASE(128, 128, 4, 128, 8, 64, 64)
|
|
237
|
+
GGML_CUDA_FATTN_TILE_CONFIG_CASE(128, 128, 8, 128, 8, 64, 64)
|
|
238
|
+
GGML_CUDA_FATTN_TILE_CONFIG_CASE(128, 128, 16, 256, 3, 128, 128)
|
|
239
|
+
GGML_CUDA_FATTN_TILE_CONFIG_CASE(128, 128, 32, 256, 3, 128, 64)
|
|
240
|
+
GGML_CUDA_FATTN_TILE_CONFIG_CASE(128, 128, 64, 256, 3, 64, 64)
|
|
241
|
+
|
|
242
|
+
GGML_CUDA_FATTN_TILE_CONFIG_CASE(256, 256, 2, 64, 8, 32, 64)
|
|
243
|
+
GGML_CUDA_FATTN_TILE_CONFIG_CASE(256, 256, 4, 128, 6, 32, 256)
|
|
244
|
+
GGML_CUDA_FATTN_TILE_CONFIG_CASE(256, 256, 8, 128, 6, 32, 256)
|
|
245
|
+
GGML_CUDA_FATTN_TILE_CONFIG_CASE(256, 256, 16, 256, 5, 32, 256)
|
|
246
|
+
GGML_CUDA_FATTN_TILE_CONFIG_CASE(256, 256, 32, 256, 3, 64, 128)
|
|
247
|
+
|
|
248
|
+
GGML_CUDA_FATTN_TILE_CONFIG_CASE(576, 512, 16, 256, 4, 64, 64)
|
|
249
|
+
GGML_CUDA_FATTN_TILE_CONFIG_CASE(576, 512, 32, 256, 2, 128, 64)
|
|
250
|
+
|
|
251
|
+
return 0;
|
|
252
|
+
}
|
|
253
|
+
|
|
254
|
+
static __host__ uint32_t ggml_cuda_fattn_tile_get_config(const int DKQ, const int DV, const int ncols, const int cc) {
|
|
255
|
+
if (GGML_CUDA_CC_IS_AMD(cc)) {
|
|
256
|
+
if (GGML_CUDA_CC_IS_RDNA(cc)) {
|
|
257
|
+
return ggml_cuda_fattn_tile_get_config_amd_rdna(DKQ, DV, ncols);
|
|
258
|
+
}
|
|
259
|
+
return ggml_cuda_fattn_tile_get_config_amd(DKQ, DV, ncols);
|
|
260
|
+
}
|
|
261
|
+
if (fast_fp16_available(cc)) {
|
|
262
|
+
return ggml_cuda_fattn_tile_get_config_nvidia_fp16(DKQ, DV, ncols);
|
|
263
|
+
}
|
|
264
|
+
return ggml_cuda_fattn_tile_get_config_nvidia_fp32(DKQ, DV, ncols);
|
|
265
|
+
}
|
|
266
|
+
|
|
267
|
+
static constexpr __device__ uint32_t ggml_cuda_fattn_tile_get_config(const int DKQ, const int DV, const int ncols) {
|
|
268
|
+
#ifdef GGML_USE_HIP
|
|
269
|
+
#ifdef RDNA
|
|
270
|
+
return ggml_cuda_fattn_tile_get_config_amd_rdna(DKQ, DV, ncols);
|
|
271
|
+
#else
|
|
272
|
+
return ggml_cuda_fattn_tile_get_config_amd(DKQ, DV, ncols);
|
|
273
|
+
#endif // RDNA
|
|
274
|
+
#else
|
|
275
|
+
#ifdef FAST_FP16_AVAILABLE
|
|
276
|
+
return ggml_cuda_fattn_tile_get_config_nvidia_fp16(DKQ, DV, ncols);
|
|
277
|
+
#else
|
|
278
|
+
return ggml_cuda_fattn_tile_get_config_nvidia_fp32(DKQ, DV, ncols);
|
|
279
|
+
#endif // FAST_FP16_AVAILABLE
|
|
280
|
+
#endif // GGML_USE_HIP
|
|
281
|
+
}
|
|
282
|
+
|
|
283
|
+
static __host__ int ggml_cuda_fattn_tile_get_nthreads(const int DKQ, const int DV, const int ncols, const int cc) {
|
|
284
|
+
return (ggml_cuda_fattn_tile_get_config(DKQ, DV, ncols, cc) >> 0) & ((1 << 10) - 1);
|
|
285
|
+
}
|
|
286
|
+
|
|
287
|
+
static constexpr __device__ int ggml_cuda_fattn_tile_get_nthreads(const int DKQ, const int DV, const int ncols) {
|
|
288
|
+
return (ggml_cuda_fattn_tile_get_config(DKQ, DV, ncols) >> 0) & ((1 << 10) - 1);
|
|
289
|
+
}
|
|
290
|
+
|
|
291
|
+
static __host__ int ggml_cuda_fattn_tile_get_occupancy(const int DKQ, const int DV, const int ncols, const int cc) {
|
|
292
|
+
return (ggml_cuda_fattn_tile_get_config(DKQ, DV, ncols, cc) >> 10) & ((1 << 4) - 1);
|
|
293
|
+
}
|
|
294
|
+
|
|
295
|
+
static constexpr __device__ int ggml_cuda_fattn_tile_get_occupancy(const int DKQ, const int DV, const int ncols) {
|
|
296
|
+
return (ggml_cuda_fattn_tile_get_config(DKQ, DV, ncols) >> 10) & ((1 << 4) - 1);
|
|
297
|
+
}
|
|
298
|
+
|
|
299
|
+
static __host__ int ggml_cuda_fattn_tile_get_nbatch_fa(const int DKQ, const int DV, const int ncols, const int cc) {
|
|
300
|
+
return (ggml_cuda_fattn_tile_get_config(DKQ, DV, ncols, cc) >> 14) & ((1 << 9) - 1);
|
|
301
|
+
}
|
|
302
|
+
|
|
303
|
+
static constexpr __device__ int ggml_cuda_fattn_tile_get_nbatch_fa(const int DKQ, const int DV, const int ncols) {
|
|
304
|
+
return (ggml_cuda_fattn_tile_get_config(DKQ, DV, ncols) >> 14) & ((1 << 9) - 1);
|
|
305
|
+
}
|
|
306
|
+
|
|
307
|
+
static __host__ int ggml_cuda_fattn_tile_get_nbatch_K(const int DKQ, const int DV, const int ncols, const int cc) {
|
|
308
|
+
return (ggml_cuda_fattn_tile_get_config(DKQ, DV, ncols, cc) >> 23) & ((1 << 9) - 1);
|
|
309
|
+
}
|
|
310
|
+
|
|
311
|
+
static constexpr __device__ int ggml_cuda_fattn_tile_get_nbatch_K(const int DKQ, const int DV, const int ncols) {
|
|
312
|
+
return (ggml_cuda_fattn_tile_get_config(DKQ, DV, ncols) >> 23) & ((1 << 9) - 1);
|
|
313
|
+
}
|
|
314
|
+
|
|
315
|
+
// TODO: deduplicate with mma-f16
|
|
316
|
+
template<int warp_size, int nwarps, int I, int J, int J_padding, bool oob_check>
|
|
317
|
+
static __device__ __forceinline__ void flash_attn_tile_load_tile(
|
|
318
|
+
const half2 * const __restrict__ KV, half2 * const __restrict__ tile_KV, const int stride_KV, const int i_sup) {
|
|
319
|
+
constexpr int cpy_nb = ggml_cuda_get_max_cpy_bytes();
|
|
320
|
+
constexpr int cpy_ne = cpy_nb / 4;
|
|
321
|
+
|
|
322
|
+
auto load = [&] __device__ (const int n) {
|
|
323
|
+
const int stride_j = warp_size >> n;
|
|
324
|
+
|
|
325
|
+
if (stride_j == 0) {
|
|
326
|
+
return;
|
|
327
|
+
}
|
|
328
|
+
|
|
329
|
+
const int j0_start = stride_j == warp_size ? 0 : ((J/2)/cpy_ne) - ((J/2)/cpy_ne) % (2*stride_j);
|
|
330
|
+
const int j0_stop = ((J/2)/cpy_ne) - ((J/2)/cpy_ne) % (1*stride_j);
|
|
331
|
+
const int stride_i = warp_size / stride_j;
|
|
332
|
+
|
|
333
|
+
if (j0_start == j0_stop) {
|
|
334
|
+
return;
|
|
335
|
+
}
|
|
336
|
+
|
|
337
|
+
#pragma unroll
|
|
338
|
+
for (int i0 = 0; i0 < I; i0 += nwarps*stride_i) {
|
|
339
|
+
const int i = i0 + threadIdx.y*stride_i + (stride_j == warp_size ? 0 : threadIdx.x / stride_j);
|
|
340
|
+
|
|
341
|
+
if (i0 + nwarps*stride_i <= I || i < I) {
|
|
342
|
+
#pragma unroll
|
|
343
|
+
for (int j0 = j0_start; j0 < j0_stop; j0 += stride_j) {
|
|
344
|
+
const int j = j0*cpy_ne + (stride_j == warp_size ? threadIdx.x : threadIdx.x % stride_j)*cpy_ne;
|
|
345
|
+
|
|
346
|
+
const half2 zero[cpy_ne] = {{0.0f, 0.0f}};
|
|
347
|
+
ggml_cuda_memcpy_1<cpy_nb>(
|
|
348
|
+
tile_KV + i*(J/2 + J_padding) + j,
|
|
349
|
+
!oob_check || i < i_sup ? KV + i*stride_KV + j : zero);
|
|
350
|
+
}
|
|
351
|
+
}
|
|
352
|
+
}
|
|
353
|
+
};
|
|
354
|
+
// 1: max 64*16=512 bytes, 512 half
|
|
355
|
+
// 2: max 32*16=512 bytes, 256 half
|
|
356
|
+
// 3: max 16*16=256 bytes, 128 half
|
|
357
|
+
// 4: max 8*16=128 bytes, 64 half
|
|
358
|
+
// 5: max 4*16= 64 bytes, 32 half
|
|
359
|
+
// 6: max 2*16= 32 bytes, 16 half
|
|
360
|
+
// 7: max 1*16= 16 bytes, 8 half
|
|
361
|
+
static_assert(J % 8 == 0, "bad J");
|
|
362
|
+
static_assert((J/2) % cpy_ne == 0, "bad J");
|
|
363
|
+
ggml_cuda_unroll<7>{}(load);
|
|
364
|
+
}
|
|
365
|
+
|
|
366
|
+
template<int warp_size, int nwarps, int I, int J, int J_padding, bool oob_check>
|
|
367
|
+
static __device__ __forceinline__ void flash_attn_tile_load_tile(
|
|
368
|
+
const half2 * const __restrict__ KV, float * const __restrict__ tile_KV, const int stride_KV, const int i_sup) {
|
|
369
|
+
constexpr int cpy_nb = ggml_cuda_get_max_cpy_bytes();
|
|
370
|
+
constexpr int cpy_ne = cpy_nb / 4;
|
|
371
|
+
|
|
372
|
+
auto load = [&] __device__ (const int n) {
|
|
373
|
+
const int stride_j = warp_size >> n;
|
|
374
|
+
|
|
375
|
+
if (stride_j == 0) {
|
|
376
|
+
return;
|
|
377
|
+
}
|
|
378
|
+
|
|
379
|
+
const int j0_start = stride_j == warp_size ? 0 : (J/cpy_ne) - (J/cpy_ne) % (2*stride_j);
|
|
380
|
+
const int j0_stop = (J/cpy_ne) - (J/cpy_ne) % (1*stride_j);
|
|
381
|
+
const int stride_i = warp_size / stride_j;
|
|
382
|
+
|
|
383
|
+
if (j0_start == j0_stop) {
|
|
384
|
+
return;
|
|
385
|
+
}
|
|
386
|
+
|
|
387
|
+
#pragma unroll
|
|
388
|
+
for (int i0 = 0; i0 < I; i0 += nwarps*stride_i) {
|
|
389
|
+
const int i = i0 + threadIdx.y*stride_i + (stride_j == warp_size ? 0 : threadIdx.x / stride_j);
|
|
390
|
+
|
|
391
|
+
if (i0 + nwarps*stride_i <= I || i < I) {
|
|
392
|
+
#pragma unroll
|
|
393
|
+
for (int j0 = j0_start; j0 < j0_stop; j0 += stride_j) {
|
|
394
|
+
const int j = j0*(cpy_ne/2) + (stride_j == warp_size ? threadIdx.x : threadIdx.x % stride_j)*(cpy_ne/2);
|
|
395
|
+
|
|
396
|
+
const half2 zero[cpy_ne/2] = {{0.0f, 0.0f}};
|
|
397
|
+
half2 tmp_h2[cpy_ne/2];
|
|
398
|
+
ggml_cuda_memcpy_1<sizeof(tmp_h2)>(
|
|
399
|
+
tmp_h2, !oob_check || i < i_sup ? KV + i*stride_KV + j : zero);
|
|
400
|
+
|
|
401
|
+
float2 tmp_f2[cpy_ne/2];
|
|
402
|
+
#pragma unroll
|
|
403
|
+
for (int l = 0; l < cpy_ne/2; ++l) {
|
|
404
|
+
tmp_f2[l] = __half22float2(tmp_h2[l]);
|
|
405
|
+
}
|
|
406
|
+
ggml_cuda_memcpy_1<sizeof(tmp_f2)>(tile_KV + i*(J + J_padding) + 2*j, tmp_f2);
|
|
407
|
+
}
|
|
408
|
+
}
|
|
409
|
+
}
|
|
410
|
+
};
|
|
411
|
+
// 1: max 32*16=512 bytes, 128 float
|
|
412
|
+
// 2: max 16*16=256 bytes, 64 float
|
|
413
|
+
// 3: max 8*16=128 bytes, 32 float
|
|
414
|
+
// 4: max 4*16= 64 bytes, 16 float
|
|
415
|
+
// 5: max 2*16= 32 bytes, 8 float
|
|
416
|
+
static_assert(J % 8 == 0, "bad J");
|
|
417
|
+
static_assert(J % cpy_ne == 0, "bad J");
|
|
418
|
+
ggml_cuda_unroll<5>{}(load);
|
|
419
|
+
}
|
|
420
|
+
|
|
421
|
+
// Function that performs a single iteration in for the KQ matrix multiplication:
|
|
422
|
+
template <int warp_size, int nwarps, int ncols1, int ncols2, int DKQ, int nbatch_fa, int nbatch_K,
|
|
423
|
+
bool use_logit_softcap, bool oob_check, typename T_vec_dot>
|
|
424
|
+
static __device__ __forceinline__ void flash_attn_tile_iter_KQ(
|
|
425
|
+
T_vec_dot * const Q_tmp,
|
|
426
|
+
const half2 * const __restrict__ K_h2,
|
|
427
|
+
T_vec_dot * const KV_tmp,
|
|
428
|
+
const int stride_K2,
|
|
429
|
+
const int k_VKQ_0,
|
|
430
|
+
const int k_VKQ_sup,
|
|
431
|
+
const int k_KQ_0,
|
|
432
|
+
float * KQ_acc) {
|
|
433
|
+
constexpr int cpy_nb = ggml_cuda_get_max_cpy_bytes();
|
|
434
|
+
constexpr int cpy_ne = cpy_nb / 4;
|
|
435
|
+
|
|
436
|
+
constexpr int ncols = ncols1*ncols2;
|
|
437
|
+
constexpr int cpw = ncols > nwarps ? ncols/nwarps : 1; // Q columns per warp
|
|
438
|
+
constexpr int np = nwarps > ncols ? nwarps/ncols : 1; // number of parallel warps per Q column
|
|
439
|
+
|
|
440
|
+
flash_attn_tile_load_tile<warp_size, nwarps, nbatch_fa, nbatch_K, cpy_ne, oob_check>
|
|
441
|
+
(K_h2 + int64_t(k_VKQ_0)*stride_K2 + k_KQ_0/2, KV_tmp, stride_K2, k_VKQ_sup);
|
|
442
|
+
__syncthreads();
|
|
443
|
+
|
|
444
|
+
#ifdef FAST_FP16_AVAILABLE
|
|
445
|
+
static_assert((nbatch_K/2) % cpy_ne == 0, "bad nbatch_K");
|
|
446
|
+
#pragma unroll
|
|
447
|
+
for (int k_KQ_1 = 0; k_KQ_1 < nbatch_K/2; k_KQ_1 += cpy_ne) {
|
|
448
|
+
half2 K_k[nbatch_fa/(np*warp_size)][cpy_ne];
|
|
449
|
+
half2 Q_k[cpw][cpy_ne];
|
|
450
|
+
#else
|
|
451
|
+
static_assert(nbatch_K % cpy_ne == 0, "bad nbatch_K");
|
|
452
|
+
#pragma unroll
|
|
453
|
+
for (int k_KQ_1 = 0; k_KQ_1 < nbatch_K; k_KQ_1 += cpy_ne) {
|
|
454
|
+
float K_k[nbatch_fa/(np*warp_size)][cpy_ne];
|
|
455
|
+
float Q_k[cpw][cpy_ne];
|
|
456
|
+
#endif // FAST_FP16_AVAILABLE
|
|
457
|
+
|
|
458
|
+
#pragma unroll
|
|
459
|
+
for (int i_KQ_0 = 0; i_KQ_0 < nbatch_fa; i_KQ_0 += np*warp_size) {
|
|
460
|
+
const int i_KQ = i_KQ_0 + (threadIdx.y % np)*warp_size + threadIdx.x;
|
|
461
|
+
|
|
462
|
+
#ifdef FAST_FP16_AVAILABLE
|
|
463
|
+
ggml_cuda_memcpy_1<cpy_nb>(&K_k[i_KQ_0/(np*warp_size)], &KV_tmp[i_KQ*(nbatch_K/2 + cpy_ne) + k_KQ_1]);
|
|
464
|
+
#else
|
|
465
|
+
ggml_cuda_memcpy_1<cpy_nb>(&K_k[i_KQ_0/(np*warp_size)], &KV_tmp[i_KQ*(nbatch_K + cpy_ne) + k_KQ_1]);
|
|
466
|
+
#endif // FAST_FP16_AVAILABLE
|
|
467
|
+
}
|
|
468
|
+
#pragma unroll
|
|
469
|
+
for (int jc0 = 0; jc0 < cpw; ++jc0) {
|
|
470
|
+
const int jc = jc0 + (threadIdx.y / np)*cpw;
|
|
471
|
+
|
|
472
|
+
#ifdef FAST_FP16_AVAILABLE
|
|
473
|
+
ggml_cuda_memcpy_1<cpy_nb>(&Q_k[jc0], &Q_tmp[jc*(DKQ/2) + k_KQ_0/2 + k_KQ_1]);
|
|
474
|
+
#else
|
|
475
|
+
ggml_cuda_memcpy_1<cpy_nb>(&Q_k[jc0], &Q_tmp[jc* DKQ + k_KQ_0 + k_KQ_1]);
|
|
476
|
+
#endif // FAST_FP16_AVAILABLE
|
|
477
|
+
}
|
|
478
|
+
|
|
479
|
+
#pragma unroll
|
|
480
|
+
for (int i_KQ_0 = 0; i_KQ_0 < nbatch_fa; i_KQ_0 += np*warp_size) {
|
|
481
|
+
#pragma unroll
|
|
482
|
+
for (int jc0 = 0; jc0 < cpw; ++jc0) {
|
|
483
|
+
#pragma unroll
|
|
484
|
+
for (int k = 0; k < cpy_ne; ++k) {
|
|
485
|
+
ggml_cuda_mad(KQ_acc[i_KQ_0/(np*warp_size)*cpw + jc0], K_k[i_KQ_0/(np*warp_size)][k], Q_k[jc0][k]);
|
|
486
|
+
}
|
|
487
|
+
}
|
|
488
|
+
}
|
|
489
|
+
}
|
|
490
|
+
|
|
491
|
+
if (k_KQ_0 + nbatch_K < DKQ) {
|
|
492
|
+
__syncthreads(); // Sync not needed on last iteration.
|
|
493
|
+
}
|
|
494
|
+
}
|
|
495
|
+
|
|
496
|
+
// Function that performs a single iteration of the main loop over up to nbatch_fa tokens.
|
|
497
|
+
template <int warp_size, int nwarps, int ncols1, int ncols2, int DKQ, int DV, int nbatch_fa, int nbatch_K,
|
|
498
|
+
bool use_logit_softcap, bool oob_check, typename T_vec_dot, typename T_KQ, typename T_acc>
|
|
499
|
+
static __device__ __forceinline__ void flash_attn_tile_iter(
|
|
500
|
+
T_vec_dot * const Q_tmp,
|
|
501
|
+
const half2 * const __restrict__ K_h2,
|
|
502
|
+
const half2 * const __restrict__ V_h2,
|
|
503
|
+
const half * const __restrict__ mask,
|
|
504
|
+
const uint3 ne01,
|
|
505
|
+
const float logit_softcap,
|
|
506
|
+
const float slope,
|
|
507
|
+
T_KQ * const KQ,
|
|
508
|
+
T_vec_dot * const KV_tmp,
|
|
509
|
+
const int stride_K2,
|
|
510
|
+
const int stride_V2,
|
|
511
|
+
const int stride_mask,
|
|
512
|
+
float * const KQ_max,
|
|
513
|
+
float * const KQ_sum,
|
|
514
|
+
T_acc * const VKQ,
|
|
515
|
+
const int k_VKQ_0,
|
|
516
|
+
const int k_VKQ_max,
|
|
517
|
+
const int col_Q_0) {
|
|
518
|
+
constexpr int cpy_nb = ggml_cuda_get_max_cpy_bytes();
|
|
519
|
+
constexpr int cpy_ne = cpy_nb / 4;
|
|
520
|
+
|
|
521
|
+
constexpr int ncols = ncols1*ncols2;
|
|
522
|
+
constexpr int cpw = ncols > nwarps ? ncols/nwarps : 1; // Q columns per warp
|
|
523
|
+
constexpr int np = nwarps > ncols ? nwarps/ncols : 1; // number of parallel warps per Q column
|
|
524
|
+
|
|
525
|
+
constexpr int DVp = (DV + 2*warp_size - 1) & ~(2*warp_size - 1); // DV padded to multiple of 2*warp_size.
|
|
526
|
+
|
|
527
|
+
// KQ_cs == KQ chunk size, number of KQ values in j direction to store as one contiguous chunk in memory.
|
|
528
|
+
// KQ is originally 2D but uses a Z-shaped 3D memory pattern like KQ[ncols/KQ_cs][DVp][KQ_cs].
|
|
529
|
+
#ifdef FAST_FP16_AVAILABLE
|
|
530
|
+
constexpr int KQ_cs = cpw < 2*cpy_ne ? cpw : 2*cpy_ne;
|
|
531
|
+
#else
|
|
532
|
+
constexpr int KQ_cs = cpw < 1*cpy_ne ? cpw : 1*cpy_ne;
|
|
533
|
+
#endif // FAST_FP16_AVAILABLE
|
|
534
|
+
static_assert(cpw % KQ_cs == 0, "bad KQ_cs");
|
|
535
|
+
const int k_VKQ_sup = k_VKQ_max - k_VKQ_0; // k supremum, only smaller k values have valid KV data
|
|
536
|
+
|
|
537
|
+
float KQ_max_new[cpw];
|
|
538
|
+
#pragma unroll
|
|
539
|
+
for (int jc0 = 0; jc0 < cpw; ++jc0) {
|
|
540
|
+
KQ_max_new[jc0] = KQ_max[jc0];
|
|
541
|
+
}
|
|
542
|
+
|
|
543
|
+
float KQ_acc[nbatch_fa/(np*warp_size) * cpw] = {0.0f}; // Accumulators for KQ matrix multiplication.
|
|
544
|
+
|
|
545
|
+
// KQ = K @ Q matrix multiplication:
|
|
546
|
+
constexpr int nbatch_K_last = DKQ % nbatch_K;
|
|
547
|
+
#pragma unroll
|
|
548
|
+
for (int k_KQ_0 = 0; k_KQ_0 < DKQ - nbatch_K_last; k_KQ_0 += nbatch_K) {
|
|
549
|
+
flash_attn_tile_iter_KQ<warp_size, nwarps, ncols1, ncols2, DKQ, nbatch_fa, nbatch_K, use_logit_softcap, oob_check>(
|
|
550
|
+
Q_tmp, K_h2, KV_tmp, stride_K2, k_VKQ_0, k_VKQ_sup, k_KQ_0, KQ_acc);
|
|
551
|
+
}
|
|
552
|
+
if (nbatch_K_last > 0) {
|
|
553
|
+
constexpr int k_KQ_0 = DKQ - nbatch_K_last;
|
|
554
|
+
flash_attn_tile_iter_KQ<warp_size, nwarps, ncols1, ncols2, DKQ, nbatch_fa, nbatch_K_last, use_logit_softcap, oob_check>(
|
|
555
|
+
Q_tmp, K_h2, KV_tmp, stride_K2, k_VKQ_0, k_VKQ_sup, k_KQ_0, KQ_acc);
|
|
556
|
+
}
|
|
557
|
+
|
|
558
|
+
// Apply logit softcap + mask, update KQ_max:
|
|
559
|
+
#pragma unroll
|
|
560
|
+
for (int jc0 = 0; jc0 < cpw; ++jc0) {
|
|
561
|
+
const int j = fastmodulo(col_Q_0 + (jc0 + (threadIdx.y / np)*cpw)/ncols2, ne01);
|
|
562
|
+
|
|
563
|
+
#pragma unroll
|
|
564
|
+
for (int i_KQ_0 = 0; i_KQ_0 < nbatch_fa; i_KQ_0 += np*warp_size) {
|
|
565
|
+
const int i_KQ = i_KQ_0 + (threadIdx.y % np)*warp_size + threadIdx.x;
|
|
566
|
+
|
|
567
|
+
#if defined(FAST_FP16_AVAILABLE) && !defined(V_DOT2_F32_F16_AVAILABLE)
|
|
568
|
+
// Without the v_dot2_f32_f16 instruction there is a higher risk of numerical overflow in the KQ calculation.
|
|
569
|
+
// Therefore, scale down Q values and apply the inverse scale the FP32 KQ values afterwards again.
|
|
570
|
+
KQ_acc[i_KQ_0/(np*warp_size)*cpw + jc0] *= 4.0f;
|
|
571
|
+
#endif // defined(FAST_FP16_AVAILABLE) && !defined(V_DOT2_F32_F16_AVAILABLE)
|
|
572
|
+
|
|
573
|
+
if (use_logit_softcap) {
|
|
574
|
+
KQ_acc[(i_KQ_0/(np*warp_size))*cpw + jc0] = logit_softcap * tanhf(KQ_acc[(i_KQ_0/(np*warp_size))*cpw + jc0]);
|
|
575
|
+
}
|
|
576
|
+
|
|
577
|
+
if (!oob_check || i_KQ < k_VKQ_sup) {
|
|
578
|
+
KQ_acc[(i_KQ_0/(np*warp_size))*cpw + jc0] += (ncols2 > 1 || mask) ?
|
|
579
|
+
slope*__half2float(mask[j*stride_mask + k_VKQ_0 + i_KQ]) : 0.0f;
|
|
580
|
+
|
|
581
|
+
KQ_max_new[jc0] = fmaxf(KQ_max_new[jc0], KQ_acc[(i_KQ_0/(np*warp_size))*cpw + jc0] + FATTN_KQ_MAX_OFFSET);
|
|
582
|
+
}
|
|
583
|
+
}
|
|
584
|
+
|
|
585
|
+
KQ_max_new[jc0] = warp_reduce_max<warp_size>(KQ_max_new[jc0]);
|
|
586
|
+
}
|
|
587
|
+
|
|
588
|
+
if constexpr (np == 1) {
|
|
589
|
+
__syncthreads();
|
|
590
|
+
} else {
|
|
591
|
+
static_assert(cpw == 1, "bad cpw");
|
|
592
|
+
__shared__ float KQ_max_new_shared[nwarps];
|
|
593
|
+
if (threadIdx.x == 0) {
|
|
594
|
+
KQ_max_new_shared[threadIdx.y] = KQ_max_new[0];
|
|
595
|
+
}
|
|
596
|
+
__syncthreads();
|
|
597
|
+
KQ_max_new[0] = KQ_max_new_shared[(threadIdx.y & ~(np-1)) + threadIdx.x % np];
|
|
598
|
+
KQ_max_new[0] = warp_reduce_max<np>(KQ_max_new[0]);
|
|
599
|
+
}
|
|
600
|
+
|
|
601
|
+
// Calculate KQ softmax, write to shared KQ buffer, re-scale VKQ accumulators:
|
|
602
|
+
#pragma unroll
|
|
603
|
+
for (int jc0 = 0; jc0 < cpw; jc0 += KQ_cs) {
|
|
604
|
+
#ifdef FAST_FP16_AVAILABLE
|
|
605
|
+
half tmp[nbatch_fa/(np*warp_size)][KQ_cs];
|
|
606
|
+
#else
|
|
607
|
+
float tmp[nbatch_fa/(np*warp_size)][KQ_cs];
|
|
608
|
+
#endif // FAST_FP16_AVAILABLE
|
|
609
|
+
|
|
610
|
+
#pragma unroll
|
|
611
|
+
for (int jc1 = 0; jc1 < KQ_cs; ++jc1) {
|
|
612
|
+
const int jc = jc0 + jc1;
|
|
613
|
+
|
|
614
|
+
const float KQ_max_scale = expf(KQ_max[jc] - KQ_max_new[jc]);
|
|
615
|
+
KQ_max[jc] = KQ_max_new[jc];
|
|
616
|
+
|
|
617
|
+
float KQ_sum_add = 0.0f;
|
|
618
|
+
#pragma unroll
|
|
619
|
+
for (int i0 = 0; i0 < nbatch_fa; i0 += np*warp_size) {
|
|
620
|
+
const float val = !oob_check || i0 + (threadIdx.y % np)*warp_size + threadIdx.x < static_cast<uint32_t>(k_VKQ_sup) ?
|
|
621
|
+
expf(KQ_acc[(i0/(np*warp_size))*cpw + jc] - KQ_max[jc]) : 0.0f;
|
|
622
|
+
KQ_sum_add += val;
|
|
623
|
+
tmp[i0/(np*warp_size)][jc1] = val;
|
|
624
|
+
}
|
|
625
|
+
KQ_sum[jc] = KQ_sum[jc]*KQ_max_scale + KQ_sum_add;
|
|
626
|
+
|
|
627
|
+
#ifdef FAST_FP16_AVAILABLE
|
|
628
|
+
const half2 KQ_max_scale_h2 = make_half2(KQ_max_scale, KQ_max_scale);
|
|
629
|
+
#pragma unroll
|
|
630
|
+
for (int i0 = 0; i0 < DVp/2; i0 += warp_size) {
|
|
631
|
+
VKQ[jc*((DVp/2)/warp_size) + i0/warp_size] *= KQ_max_scale_h2;
|
|
632
|
+
}
|
|
633
|
+
#else
|
|
634
|
+
#pragma unroll
|
|
635
|
+
for (int i0 = 0; i0 < DVp/2; i0 += warp_size) {
|
|
636
|
+
VKQ[jc*((DVp/2)/warp_size) + i0/warp_size].x *= KQ_max_scale;
|
|
637
|
+
VKQ[jc*((DVp/2)/warp_size) + i0/warp_size].y *= KQ_max_scale;
|
|
638
|
+
}
|
|
639
|
+
#endif // FAST_FP16_AVAILABLE
|
|
640
|
+
}
|
|
641
|
+
|
|
642
|
+
#pragma unroll
|
|
643
|
+
for (int i0 = 0; i0 < nbatch_fa; i0 += np*warp_size) {
|
|
644
|
+
const int i = i0 + (threadIdx.y % np)*warp_size + threadIdx.x;
|
|
645
|
+
|
|
646
|
+
ggml_cuda_memcpy_1<sizeof(tmp[0])>(
|
|
647
|
+
KQ + (jc0/KQ_cs + (threadIdx.y / np)*(cpw/KQ_cs))*(nbatch_fa*KQ_cs) + i*KQ_cs,
|
|
648
|
+
tmp[i0/(np*warp_size)]);
|
|
649
|
+
}
|
|
650
|
+
}
|
|
651
|
+
|
|
652
|
+
// VKQ = V @ KQ matrix multiplication:
|
|
653
|
+
static_assert(DV <= DKQ, "bad DV");
|
|
654
|
+
static_assert(DV % nbatch_K == 0 || (nbatch_K % 3 == 0 && DV % (nbatch_K*2/3) == 0), "bad nbatch_K");
|
|
655
|
+
constexpr int nbatch_V = (DV % nbatch_K == 0 ? nbatch_K : nbatch_K*2/3) * nbatch_fa / DV; // Number of V columns that fit in SRAM for K.
|
|
656
|
+
static_assert(nbatch_fa % nbatch_V == 0, "bad nbatch_V");
|
|
657
|
+
static_assert(nbatch_V % np == 0, "bad nbatch_V");
|
|
658
|
+
#pragma unroll
|
|
659
|
+
for (int k0 = 0; k0 < nbatch_fa; k0 += nbatch_V) {
|
|
660
|
+
flash_attn_tile_load_tile<warp_size, nwarps, nbatch_V, DV, 0, oob_check>
|
|
661
|
+
(V_h2 + int64_t(k_VKQ_0 + k0)*stride_V2, KV_tmp, stride_V2, k_VKQ_sup - k0);
|
|
662
|
+
__syncthreads();
|
|
663
|
+
|
|
664
|
+
#ifdef FAST_FP16_AVAILABLE
|
|
665
|
+
#pragma unroll
|
|
666
|
+
for (int k1 = 0; k1 < nbatch_V; k1 += np) {
|
|
667
|
+
half2 V_k[(DVp/2)/warp_size];
|
|
668
|
+
half2 KQ_k[cpw];
|
|
669
|
+
|
|
670
|
+
constexpr int cpy_ne_D = cpy_ne/2 < (DVp/2)/warp_size ? cpy_ne/2 : (DVp/2)/warp_size;
|
|
671
|
+
#pragma unroll
|
|
672
|
+
for (int i0 = 0; i0 < DVp/2; i0 += warp_size*cpy_ne_D) {
|
|
673
|
+
ggml_cuda_memcpy_1<cpy_ne_D*4>(&V_k[i0/warp_size], &KV_tmp[(k1 + threadIdx.y % np)*(DV/2) + i0 + threadIdx.x*cpy_ne_D]);
|
|
674
|
+
}
|
|
675
|
+
#pragma unroll
|
|
676
|
+
for (int jc_VKQ_0 = 0; jc_VKQ_0 < cpw; jc_VKQ_0 += KQ_cs) {
|
|
677
|
+
const int jc_KQ = jc_VKQ_0/KQ_cs + (threadIdx.y / np)*(cpw/KQ_cs);
|
|
678
|
+
|
|
679
|
+
half tmp[KQ_cs];
|
|
680
|
+
ggml_cuda_memcpy_1<KQ_cs*sizeof(half)>(
|
|
681
|
+
&tmp, KQ + jc_KQ*(nbatch_fa*KQ_cs) + (k0 + k1 + threadIdx.y % np)*KQ_cs);
|
|
682
|
+
#pragma unroll
|
|
683
|
+
for (int jc_VKQ_1 = 0; jc_VKQ_1 < KQ_cs; ++jc_VKQ_1) {
|
|
684
|
+
KQ_k[jc_VKQ_0+jc_VKQ_1] = __half2half2(tmp[jc_VKQ_1]);
|
|
685
|
+
}
|
|
686
|
+
}
|
|
687
|
+
|
|
688
|
+
#pragma unroll
|
|
689
|
+
for (int i0 = 0; i0 < DVp/2; i0 += warp_size) {
|
|
690
|
+
#pragma unroll
|
|
691
|
+
for (int jc_VKQ_0 = 0; jc_VKQ_0 < cpw; ++jc_VKQ_0) {
|
|
692
|
+
VKQ[jc_VKQ_0*((DVp/2)/warp_size) + i0/warp_size] += V_k[i0/warp_size]*KQ_k[jc_VKQ_0];
|
|
693
|
+
}
|
|
694
|
+
}
|
|
695
|
+
}
|
|
696
|
+
#else
|
|
697
|
+
#pragma unroll
|
|
698
|
+
for (int k1 = 0; k1 < nbatch_V; k1 += np) {
|
|
699
|
+
float2 V_k[(DVp/2)/warp_size];
|
|
700
|
+
float KQ_k[cpw];
|
|
701
|
+
|
|
702
|
+
constexpr int cpy_ne_D = cpy_ne < DVp/warp_size ? cpy_ne : DVp/warp_size;
|
|
703
|
+
#pragma unroll
|
|
704
|
+
for (int i0 = 0; i0 < DVp; i0 += warp_size*cpy_ne_D) {
|
|
705
|
+
ggml_cuda_memcpy_1<cpy_ne_D*4>(&V_k[i0/(2*warp_size)], &KV_tmp[(k1 + threadIdx.y % np)*DV + i0 + threadIdx.x*cpy_ne_D]);
|
|
706
|
+
}
|
|
707
|
+
#pragma unroll
|
|
708
|
+
for (int jc_VKQ_0 = 0; jc_VKQ_0 < cpw; jc_VKQ_0 += KQ_cs) {
|
|
709
|
+
const int jc_KQ = jc_VKQ_0/KQ_cs + (threadIdx.y / np)*(cpw/KQ_cs);
|
|
710
|
+
|
|
711
|
+
ggml_cuda_memcpy_1<KQ_cs*sizeof(float)>(
|
|
712
|
+
&KQ_k[jc_VKQ_0], KQ + jc_KQ*(nbatch_fa*KQ_cs) + (k0 + k1 + threadIdx.y % np)*KQ_cs);
|
|
713
|
+
}
|
|
714
|
+
|
|
715
|
+
#pragma unroll
|
|
716
|
+
for (int i0 = 0; i0 < DVp/2; i0 += warp_size) {
|
|
717
|
+
#pragma unroll
|
|
718
|
+
for (int jc_VKQ_0 = 0; jc_VKQ_0 < cpw; ++jc_VKQ_0) {
|
|
719
|
+
VKQ[jc_VKQ_0*((DVp/2)/warp_size) + i0/warp_size].x += V_k[i0/warp_size].x*KQ_k[jc_VKQ_0];
|
|
720
|
+
VKQ[jc_VKQ_0*((DVp/2)/warp_size) + i0/warp_size].y += V_k[i0/warp_size].y*KQ_k[jc_VKQ_0];
|
|
721
|
+
}
|
|
722
|
+
}
|
|
723
|
+
}
|
|
724
|
+
#endif // FAST_FP16_AVAILABLE
|
|
725
|
+
|
|
726
|
+
__syncthreads();
|
|
727
|
+
}
|
|
728
|
+
}
|
|
729
|
+
|
|
730
|
+
template<int DKQ, int DV, int ncols1, int ncols2, bool use_logit_softcap> // D == head size
|
|
731
|
+
__launch_bounds__(ggml_cuda_fattn_tile_get_nthreads(DKQ, DV, ncols1*ncols2), ggml_cuda_fattn_tile_get_occupancy(DKQ, DV, ncols1*ncols2))
|
|
732
|
+
static __global__ void flash_attn_tile(
|
|
733
|
+
const char * __restrict__ Q,
|
|
734
|
+
const char * __restrict__ K,
|
|
735
|
+
const char * __restrict__ V,
|
|
736
|
+
const char * __restrict__ mask,
|
|
737
|
+
const char * __restrict__ sinks,
|
|
738
|
+
const int * __restrict__ KV_max,
|
|
739
|
+
float * __restrict__ dst,
|
|
740
|
+
float2 * __restrict__ dst_meta,
|
|
741
|
+
const float scale,
|
|
742
|
+
const float max_bias,
|
|
743
|
+
const float m0,
|
|
744
|
+
const float m1,
|
|
745
|
+
const uint32_t n_head_log2,
|
|
746
|
+
const float logit_softcap,
|
|
747
|
+
const int32_t ne00, const uint3 ne01, const int32_t ne02, const int32_t ne03,
|
|
748
|
+
const int32_t nb01, const int32_t nb02, const int32_t nb03,
|
|
749
|
+
const int32_t ne10, const int32_t ne11, const int32_t ne12, const int32_t ne13,
|
|
750
|
+
const int32_t nb11, const int32_t nb12, const int64_t nb13,
|
|
751
|
+
const int32_t nb21, const int32_t nb22, const int64_t nb23,
|
|
752
|
+
const int32_t ne31, const int32_t ne32, const int32_t ne33,
|
|
753
|
+
const int32_t nb31, const int32_t nb32, const int64_t nb33) {
|
|
754
|
+
#ifdef FLASH_ATTN_AVAILABLE
|
|
755
|
+
|
|
756
|
+
// Skip unused kernel variants for faster compilation:
|
|
757
|
+
|
|
758
|
+
if (
|
|
759
|
+
#ifdef GGML_USE_WMMA_FATTN
|
|
760
|
+
(ncols2 != 1 && DV != 40 && DV != 72 && DV != 512) ||
|
|
761
|
+
#endif // GGML_USE_WMMA_FATTN
|
|
762
|
+
(use_logit_softcap && !(DV == 128 || DV == 256))
|
|
763
|
+
) {
|
|
764
|
+
GGML_UNUSED_VARS(Q, K, V, mask, sinks, KV_max, dst, dst_meta, scale,
|
|
765
|
+
max_bias, m0, m1, n_head_log2, logit_softcap,
|
|
766
|
+
ne00, ne01, ne02, ne03,
|
|
767
|
+
nb01, nb02, nb03,
|
|
768
|
+
ne10, ne11, ne12, ne13,
|
|
769
|
+
nb11, nb12, nb13,
|
|
770
|
+
nb21, nb22, nb23,
|
|
771
|
+
ne31, ne32, ne33,
|
|
772
|
+
nb31, nb32, nb33);
|
|
773
|
+
NO_DEVICE_CODE;
|
|
774
|
+
return;
|
|
775
|
+
}
|
|
776
|
+
|
|
777
|
+
static_assert(ggml_cuda_fattn_tile_get_config(DKQ, DV, ncols1*ncols2) != 0, "kernel config not defined");
|
|
778
|
+
|
|
779
|
+
constexpr int ncols = ncols1*ncols2;
|
|
780
|
+
constexpr int warp_size = 32;
|
|
781
|
+
constexpr int nwarps = ggml_cuda_fattn_tile_get_nthreads (DKQ, DV, ncols1*ncols2) / warp_size;
|
|
782
|
+
constexpr int nbatch_fa = ggml_cuda_fattn_tile_get_nbatch_fa(DKQ, DV, ncols1*ncols2);
|
|
783
|
+
constexpr int nbatch_K = ggml_cuda_fattn_tile_get_nbatch_K (DKQ, DV, ncols1*ncols2);
|
|
784
|
+
|
|
785
|
+
// In this kernel Q, K, V are matrices while i, j, k are matrix indices.
|
|
786
|
+
|
|
787
|
+
const int col_Q_0 = blockIdx.x * ncols1; // Index of the first Q column for this CUDA block to work on.
|
|
788
|
+
|
|
789
|
+
const int sequence = blockIdx.z / (ne02/ncols2);
|
|
790
|
+
const int head0 = blockIdx.z*ncols2 - sequence*ne02; // == blockIdx.z % (ne02/ncols2)
|
|
791
|
+
const int gqa_ratio = ne02 / ne12; // With grouped query attention there are > 1 Q matrices per K, V matrix.
|
|
792
|
+
const float * Q_f = (const float *) (Q + nb03*sequence + nb02* head0);
|
|
793
|
+
const half2 * K_h2 = (const half2 *) (K + nb13*sequence + nb12*(head0 / gqa_ratio));
|
|
794
|
+
const half2 * V_h2 = (const half2 *) (V + nb23*sequence + nb22*(head0 / gqa_ratio)); // K and V have same shape
|
|
795
|
+
|
|
796
|
+
const half * maskh = mask ? (const half *) (mask + nb33*(sequence % ne33)) : nullptr;
|
|
797
|
+
|
|
798
|
+
const int stride_K2 = nb11 / sizeof(half2);
|
|
799
|
+
const int stride_V2 = nb21 / sizeof(half2);
|
|
800
|
+
const int stride_mask = nb31 / sizeof(half);
|
|
801
|
+
|
|
802
|
+
const float slope = ncols2 == 1 ? get_alibi_slope(max_bias, head0, n_head_log2, m0, m1) : 1.0f;
|
|
803
|
+
|
|
804
|
+
constexpr int cpy_nb = ggml_cuda_get_max_cpy_bytes();
|
|
805
|
+
constexpr int cpy_ne = cpy_nb / 4;
|
|
806
|
+
|
|
807
|
+
constexpr int cpw = ncols > nwarps ? ncols/nwarps : 1; // Q columns per warp.
|
|
808
|
+
constexpr int np = nwarps > ncols ? nwarps/ncols : 1; // Number of parallel warps per Q column.
|
|
809
|
+
static_assert(cpw == 1 || np == 1, "bad cpw / np");
|
|
810
|
+
static_assert(nbatch_fa % (np*warp_size) == 0, "nbatch_fa % (np*warp_size) != 0");
|
|
811
|
+
|
|
812
|
+
constexpr int DKQp = (DKQ + 2*warp_size - 1) & ~(2*warp_size - 1); // DKQ padded to multiple of 2*warp_size.
|
|
813
|
+
constexpr int DVp = (DV + 2*warp_size - 1) & ~(2*warp_size - 1); // DV padded to multiple of 2*warp_size.
|
|
814
|
+
|
|
815
|
+
// Q_tmp == SRAM buffer to hold Q data for the entire lifetime of the kernel.
|
|
816
|
+
// KV_tmp == SRAM buffer to hold fragments of K/V data while iterating over ne11.
|
|
817
|
+
// KV_tmp is padded to avoid memory conflicts for K (cpy_ne) and OOB accesses for V (DVp-DV).
|
|
818
|
+
// KQ == SRAM buffer to hold KQ fragments between KQ and VKQ matrix multiplications.
|
|
819
|
+
// VKQ == Accumulators in registers for the final VKQ result.
|
|
820
|
+
#ifdef FAST_FP16_AVAILABLE
|
|
821
|
+
__shared__ half2 Q_tmp[ncols * DKQ/2];
|
|
822
|
+
__shared__ half2 KV_tmp[nbatch_fa * (nbatch_K/2 + cpy_ne) + DVp-DV];
|
|
823
|
+
__shared__ half KQ[ncols * nbatch_fa];
|
|
824
|
+
half2 VKQ[cpw * ((DVp/2)/warp_size)] = {{0.0f, 0.0f}};
|
|
825
|
+
#else
|
|
826
|
+
__shared__ float Q_tmp[ncols * DKQ];
|
|
827
|
+
__shared__ float KV_tmp[nbatch_fa * (nbatch_K + cpy_ne) + DVp-DV];
|
|
828
|
+
__shared__ float KQ[ncols * nbatch_fa];
|
|
829
|
+
float2 VKQ[cpw * ((DVp/2)/warp_size)] = {{0.0f, 0.0f}};
|
|
830
|
+
#endif // FAST_FP16_AVAILABLE
|
|
831
|
+
|
|
832
|
+
float KQ_max[cpw];
|
|
833
|
+
#pragma unroll
|
|
834
|
+
for (int j0 = 0; j0 < ncols; j0 += nwarps) {
|
|
835
|
+
KQ_max[j0/nwarps] = -FLT_MAX/2.0f;
|
|
836
|
+
}
|
|
837
|
+
float KQ_sum[cpw] = {0.0f};
|
|
838
|
+
|
|
839
|
+
// Load Q data, convert to FP16 if fast:
|
|
840
|
+
#pragma unroll
|
|
841
|
+
for (int jc0 = 0; jc0 < cpw; ++jc0) {
|
|
842
|
+
const int jc = jc0 + (threadIdx.y / np)*cpw;
|
|
843
|
+
|
|
844
|
+
const int j = jc / ncols2;
|
|
845
|
+
const int c = jc % ncols2;
|
|
846
|
+
|
|
847
|
+
constexpr int cpy_ne_D = cpy_ne < DKQp/warp_size ? cpy_ne : DKQp/warp_size;
|
|
848
|
+
|
|
849
|
+
#pragma unroll
|
|
850
|
+
for (int i0 = 0; i0 < DKQp; i0 += np*warp_size*cpy_ne_D) {
|
|
851
|
+
if (i0 + np*warp_size*cpy_ne_D <= DKQ || i0 + (threadIdx.y % np)*(warp_size*cpy_ne_D) + threadIdx.x*cpy_ne_D < DKQ) {
|
|
852
|
+
float tmp_f[cpy_ne_D] = {0.0f};
|
|
853
|
+
ggml_cuda_memcpy_1<sizeof(tmp_f)>
|
|
854
|
+
(tmp_f, &Q_f[c*(nb02/sizeof(float)) + fastmodulo(col_Q_0 + j, ne01)*(nb01/sizeof(float))
|
|
855
|
+
+ i0 + (threadIdx.y % np)*(warp_size*cpy_ne_D) + threadIdx.x*cpy_ne_D]);
|
|
856
|
+
|
|
857
|
+
#pragma unroll
|
|
858
|
+
for (int i1 = 0; i1 < cpy_ne_D; ++i1) {
|
|
859
|
+
tmp_f[i1] *= scale;
|
|
860
|
+
}
|
|
861
|
+
|
|
862
|
+
#ifdef FAST_FP16_AVAILABLE
|
|
863
|
+
half2 tmp_h2[cpy_ne_D/2];
|
|
864
|
+
#pragma unroll
|
|
865
|
+
for (int i1 = 0; i1 < cpy_ne_D; i1 += 2) {
|
|
866
|
+
tmp_h2[i1/2] = make_half2(tmp_f[i1 + 0], tmp_f[i1 + 1]);
|
|
867
|
+
#if defined(FAST_FP16_AVAILABLE) && !defined(V_DOT2_F32_F16_AVAILABLE)
|
|
868
|
+
// Without the v_dot2_f32_f16 instruction there is a higher risk of numerical overflow in the KQ calculation.
|
|
869
|
+
// Therefore, scale down Q values and apply the inverse scale the FP32 KQ values afterwards again.
|
|
870
|
+
tmp_h2[i1/2] *= make_half2(0.25f, 0.25f);
|
|
871
|
+
#endif // defined(FAST_FP16_AVAILABLE) && !defined(V_DOT2_F32_F16_AVAILABLE)
|
|
872
|
+
}
|
|
873
|
+
ggml_cuda_memcpy_1<sizeof(tmp_h2)>(
|
|
874
|
+
&Q_tmp[jc*(DKQ/2) + i0/2 + (threadIdx.y % np)*(warp_size*cpy_ne_D/2) + threadIdx.x*(cpy_ne_D/2)],
|
|
875
|
+
tmp_h2);
|
|
876
|
+
#else
|
|
877
|
+
ggml_cuda_memcpy_1<sizeof(tmp_f)>(
|
|
878
|
+
&Q_tmp[jc* DKQ + i0 + (threadIdx.y % np)*(warp_size*cpy_ne_D) + threadIdx.x* cpy_ne_D],
|
|
879
|
+
tmp_f);
|
|
880
|
+
#endif // FAST_FP16_AVAILABLE
|
|
881
|
+
}
|
|
882
|
+
}
|
|
883
|
+
}
|
|
884
|
+
|
|
885
|
+
__syncthreads();
|
|
886
|
+
|
|
887
|
+
// Main loop over KV cache:
|
|
888
|
+
const int k_VKQ_max = KV_max ? KV_max[sequence*gridDim.x + blockIdx.x] : ne11;
|
|
889
|
+
if (ncols2 == 1) {
|
|
890
|
+
// Branch with out-of-bounds checks.
|
|
891
|
+
int k_VKQ_0 = blockIdx.y*nbatch_fa;
|
|
892
|
+
while (k_VKQ_0 < k_VKQ_max - nbatch_fa) {
|
|
893
|
+
constexpr bool oob_check = false;
|
|
894
|
+
flash_attn_tile_iter<warp_size, nwarps, ncols1, ncols2, DKQ, DV, nbatch_fa, nbatch_K, use_logit_softcap, oob_check>
|
|
895
|
+
(Q_tmp, K_h2, V_h2, maskh, ne01, logit_softcap, slope, KQ, KV_tmp,
|
|
896
|
+
stride_K2, stride_V2, stride_mask, KQ_max, KQ_sum, VKQ, k_VKQ_0, k_VKQ_max, col_Q_0);
|
|
897
|
+
k_VKQ_0 += gridDim.y*nbatch_fa;
|
|
898
|
+
}
|
|
899
|
+
if (k_VKQ_0 < k_VKQ_max) {
|
|
900
|
+
constexpr bool oob_check = true;
|
|
901
|
+
flash_attn_tile_iter<warp_size, nwarps, ncols1, ncols2, DKQ, DV, nbatch_fa, nbatch_K, use_logit_softcap, oob_check>
|
|
902
|
+
(Q_tmp, K_h2, V_h2, maskh, ne01, logit_softcap, slope, KQ, KV_tmp,
|
|
903
|
+
stride_K2, stride_V2, stride_mask, KQ_max, KQ_sum, VKQ, k_VKQ_0, k_VKQ_max, col_Q_0);
|
|
904
|
+
}
|
|
905
|
+
} else {
|
|
906
|
+
// Branch without out-of-bounds checks.
|
|
907
|
+
for (int k_VKQ_0 = blockIdx.y*nbatch_fa; k_VKQ_0 < k_VKQ_max; k_VKQ_0 += gridDim.y*nbatch_fa) {
|
|
908
|
+
constexpr bool oob_check = false;
|
|
909
|
+
flash_attn_tile_iter<warp_size, nwarps, ncols1, ncols2, DKQ, DV, nbatch_fa, nbatch_K, use_logit_softcap, oob_check>
|
|
910
|
+
(Q_tmp, K_h2, V_h2, maskh, ne01, logit_softcap, slope, KQ, KV_tmp,
|
|
911
|
+
stride_K2, stride_V2, stride_mask, KQ_max, KQ_sum, VKQ, k_VKQ_0, k_VKQ_max, col_Q_0);
|
|
912
|
+
}
|
|
913
|
+
}
|
|
914
|
+
|
|
915
|
+
#pragma unroll
|
|
916
|
+
for (int jc0 = 0; jc0 < cpw; ++jc0) {
|
|
917
|
+
KQ_sum[jc0] = warp_reduce_sum<warp_size>(KQ_sum[jc0]);
|
|
918
|
+
}
|
|
919
|
+
|
|
920
|
+
if constexpr (np > 1) {
|
|
921
|
+
static_assert(cpw == 1, "bad cpw");
|
|
922
|
+
static_assert(nbatch_fa*nbatch_K >= nwarps*DVp, "KV_tmp too small");
|
|
923
|
+
|
|
924
|
+
#ifdef FAST_FP16_AVAILABLE
|
|
925
|
+
half2 * VKQ_combine = (half2 *) KV_tmp;
|
|
926
|
+
#else
|
|
927
|
+
float * VKQ_combine = (float *) KV_tmp;
|
|
928
|
+
#endif // FAST_FP16_AVAILABLE
|
|
929
|
+
float * KQ_sum_combine = (float *) Q_tmp;
|
|
930
|
+
|
|
931
|
+
if (threadIdx.y % np != 0) {
|
|
932
|
+
#ifdef FAST_FP16_AVAILABLE
|
|
933
|
+
constexpr int cpy_ne_D = cpy_ne < (DVp/2)/warp_size ? cpy_ne : (DVp/2)/warp_size;
|
|
934
|
+
#pragma unroll
|
|
935
|
+
for (int i0 = 0; i0 < DVp/2; i0 += warp_size*cpy_ne_D) {
|
|
936
|
+
ggml_cuda_memcpy_1<cpy_ne_D*4>(&VKQ_combine[threadIdx.y*(DVp/2) + i0 + threadIdx.x*cpy_ne_D], &VKQ[i0/warp_size]);
|
|
937
|
+
}
|
|
938
|
+
#else
|
|
939
|
+
constexpr int cpy_ne_D = cpy_ne < DVp/warp_size ? cpy_ne : DVp/warp_size;
|
|
940
|
+
#pragma unroll
|
|
941
|
+
for (int i0 = 0; i0 < DVp; i0 += warp_size*cpy_ne_D) {
|
|
942
|
+
ggml_cuda_memcpy_1<cpy_ne_D*4>(
|
|
943
|
+
&VKQ_combine[threadIdx.y*DVp + i0 + threadIdx.x*cpy_ne_D], ((const float *) VKQ) + i0/warp_size);
|
|
944
|
+
}
|
|
945
|
+
#endif // FAST_FP16_AVAILABLE
|
|
946
|
+
|
|
947
|
+
if (threadIdx.x == 0) {
|
|
948
|
+
KQ_sum_combine[threadIdx.y] = KQ_sum[0];
|
|
949
|
+
}
|
|
950
|
+
|
|
951
|
+
return;
|
|
952
|
+
}
|
|
953
|
+
|
|
954
|
+
__syncthreads();
|
|
955
|
+
|
|
956
|
+
#pragma unroll
|
|
957
|
+
for (int ip = 1; ip < np; ++ip) {
|
|
958
|
+
#ifdef FAST_FP16_AVAILABLE
|
|
959
|
+
constexpr int cpy_ne_D = cpy_ne < (DVp/2)/warp_size ? cpy_ne : (DVp/2)/warp_size;
|
|
960
|
+
#pragma unroll
|
|
961
|
+
for (int i0 = 0; i0 < DVp/2; i0 += warp_size*cpy_ne_D) {
|
|
962
|
+
half2 tmp[cpy_ne_D];
|
|
963
|
+
ggml_cuda_memcpy_1<cpy_ne_D*4>(tmp, &VKQ_combine[(threadIdx.y + ip)*(DVp/2) + i0 + threadIdx.x*cpy_ne_D]);
|
|
964
|
+
#pragma unroll
|
|
965
|
+
for (int i1 = 0; i1 < cpy_ne_D; ++i1) {
|
|
966
|
+
VKQ[i0/warp_size + i1] += tmp[i1];
|
|
967
|
+
}
|
|
968
|
+
}
|
|
969
|
+
#else
|
|
970
|
+
constexpr int cpy_ne_D = cpy_ne < DVp/warp_size ? cpy_ne : DVp/warp_size;
|
|
971
|
+
#pragma unroll
|
|
972
|
+
for (int i0 = 0; i0 < DVp; i0 += warp_size*cpy_ne_D) {
|
|
973
|
+
float tmp[cpy_ne_D];
|
|
974
|
+
ggml_cuda_memcpy_1<cpy_ne_D*4>(tmp, &VKQ_combine[(threadIdx.y + ip)*DVp + i0 + threadIdx.x*cpy_ne_D]);
|
|
975
|
+
#pragma unroll
|
|
976
|
+
for (int i1 = 0; i1 < cpy_ne_D; ++i1) {
|
|
977
|
+
((float *)VKQ)[i0/warp_size + i1] += tmp[i1];
|
|
978
|
+
}
|
|
979
|
+
}
|
|
980
|
+
#endif // FAST_FP16_AVAILABLE
|
|
981
|
+
|
|
982
|
+
KQ_sum[0] += KQ_sum_combine[threadIdx.y + ip];
|
|
983
|
+
}
|
|
984
|
+
}
|
|
985
|
+
|
|
986
|
+
// Attention sink: adjust KQ max and sum only for the first of all parallel blocks:
|
|
987
|
+
if (sinks && blockIdx.y == 0) {
|
|
988
|
+
#pragma unroll
|
|
989
|
+
for (int jc0 = 0; jc0 < cpw; ++jc0) {
|
|
990
|
+
const int jc = jc0 + (threadIdx.y/np)*cpw;
|
|
991
|
+
const float sink = ((const float *) sinks)[head0 + jc % ncols2];
|
|
992
|
+
|
|
993
|
+
float KQ_max_new_j = fmaxf(KQ_max[jc0], sink);
|
|
994
|
+
const float KQ_max_scale = expf(KQ_max[jc0] - KQ_max_new_j);
|
|
995
|
+
KQ_max[jc0] = KQ_max_new_j;
|
|
996
|
+
|
|
997
|
+
const float val = expf(sink - KQ_max[jc0]);
|
|
998
|
+
KQ_sum[jc0] = KQ_sum[jc0]*KQ_max_scale + val;
|
|
999
|
+
|
|
1000
|
+
#ifdef FAST_FP16_AVAILABLE
|
|
1001
|
+
const half2 KQ_max_scale_h2 = make_half2(KQ_max_scale, KQ_max_scale);
|
|
1002
|
+
#pragma unroll
|
|
1003
|
+
for (int i0 = 0; i0 < DVp/2; i0 += warp_size) {
|
|
1004
|
+
VKQ[jc0*((DVp/2)/warp_size) + i0/warp_size] *= KQ_max_scale_h2;
|
|
1005
|
+
}
|
|
1006
|
+
#else
|
|
1007
|
+
#pragma unroll
|
|
1008
|
+
for (int i0 = 0; i0 < DVp/2; i0 += warp_size) {
|
|
1009
|
+
VKQ[jc0*((DVp/2)/warp_size) + i0/warp_size].x *= KQ_max_scale;
|
|
1010
|
+
VKQ[jc0*((DVp/2)/warp_size) + i0/warp_size].y *= KQ_max_scale;
|
|
1011
|
+
}
|
|
1012
|
+
#endif // FAST_FP16_AVAILABLE
|
|
1013
|
+
}
|
|
1014
|
+
}
|
|
1015
|
+
|
|
1016
|
+
// Write back results:
|
|
1017
|
+
#pragma unroll
|
|
1018
|
+
for (int jc0 = 0; jc0 < cpw; ++jc0) {
|
|
1019
|
+
const int jc = jc0 + (threadIdx.y/np)*cpw;
|
|
1020
|
+
|
|
1021
|
+
const int j = jc / ncols2;
|
|
1022
|
+
const int c = jc % ncols2;
|
|
1023
|
+
|
|
1024
|
+
if (ncols1 > 1 && col_Q_0 + j >= int(ne01.z)) {
|
|
1025
|
+
return;
|
|
1026
|
+
}
|
|
1027
|
+
|
|
1028
|
+
const float scale = gridDim.y == 1 ? 1.0f/KQ_sum[jc0] : 1.0f;
|
|
1029
|
+
|
|
1030
|
+
const int j_dst_unrolled = ((sequence*int(ne01.z) + col_Q_0 + j)*ne02 + head0 + c)*gridDim.y + blockIdx.y;
|
|
1031
|
+
|
|
1032
|
+
#ifdef FAST_FP16_AVAILABLE
|
|
1033
|
+
constexpr int cpy_ne_D = cpy_ne/2 < (DVp/2)/warp_size ? cpy_ne/2 : (DVp/2)/warp_size;
|
|
1034
|
+
#pragma unroll
|
|
1035
|
+
for (int i0 = 0; i0 < DVp/2; i0 += warp_size*cpy_ne_D) {
|
|
1036
|
+
float2 tmp[cpy_ne_D];
|
|
1037
|
+
#pragma unroll
|
|
1038
|
+
for (int i1 = 0; i1 < cpy_ne_D; ++i1) {
|
|
1039
|
+
tmp[i1] = __half22float2(VKQ[jc0*((DVp/2)/warp_size) + i0/warp_size + i1]);
|
|
1040
|
+
tmp[i1].x *= scale;
|
|
1041
|
+
tmp[i1].y *= scale;
|
|
1042
|
+
}
|
|
1043
|
+
if (i0 + warp_size*cpy_ne_D <= DV/2 || i0 + threadIdx.x*cpy_ne_D < DV/2) {
|
|
1044
|
+
ggml_cuda_memcpy_1<sizeof(tmp)>(&dst[j_dst_unrolled*DV + 2*i0 + threadIdx.x*(2*cpy_ne_D)], tmp);
|
|
1045
|
+
}
|
|
1046
|
+
}
|
|
1047
|
+
#else
|
|
1048
|
+
constexpr int cpy_ne_D = cpy_ne < DVp/warp_size ? cpy_ne : DVp/warp_size;
|
|
1049
|
+
#pragma unroll
|
|
1050
|
+
for (int i0 = 0; i0 < DVp; i0 += warp_size*cpy_ne_D) {
|
|
1051
|
+
if (i0 + warp_size*cpy_ne_D <= DV || i0 + threadIdx.x*cpy_ne_D < DV) {
|
|
1052
|
+
#pragma unroll
|
|
1053
|
+
for (int i1 = 0; i1 < cpy_ne_D/2; ++i1) {
|
|
1054
|
+
VKQ[jc0*((DVp/2)/warp_size) + i0/(2*warp_size) + i1].x *= scale;
|
|
1055
|
+
VKQ[jc0*((DVp/2)/warp_size) + i0/(2*warp_size) + i1].y *= scale;
|
|
1056
|
+
}
|
|
1057
|
+
ggml_cuda_memcpy_1<cpy_ne_D*4>(
|
|
1058
|
+
&dst[j_dst_unrolled*DV + i0 + threadIdx.x*cpy_ne_D],
|
|
1059
|
+
&VKQ[jc0*((DVp/2)/warp_size) + i0/(2*warp_size)]);
|
|
1060
|
+
}
|
|
1061
|
+
}
|
|
1062
|
+
#endif // FAST_FP16_AVAILABLE
|
|
1063
|
+
|
|
1064
|
+
if (gridDim.y != 1 && threadIdx.x == 0) {
|
|
1065
|
+
dst_meta[j_dst_unrolled] = make_float2(KQ_max[jc0], KQ_sum[jc0]);
|
|
1066
|
+
}
|
|
1067
|
+
}
|
|
1068
|
+
#else
|
|
1069
|
+
GGML_UNUSED_VARS(Q, K, V, mask, sinks, KV_max, dst, dst_meta, scale,
|
|
1070
|
+
max_bias, m0, m1, n_head_log2, logit_softcap,
|
|
1071
|
+
ne00, ne01, ne02, ne03,
|
|
1072
|
+
nb01, nb02, nb03,
|
|
1073
|
+
ne10, ne11, ne12, ne13,
|
|
1074
|
+
nb11, nb12, nb13,
|
|
1075
|
+
nb21, nb22, nb23,
|
|
1076
|
+
ne31, ne32, ne33,
|
|
1077
|
+
nb31, nb32, nb33);
|
|
1078
|
+
NO_DEVICE_CODE;
|
|
1079
|
+
#endif // FLASH_ATTN_AVAILABLE
|
|
1080
|
+
}
|
|
1081
|
+
|
|
1082
|
+
template <int DKQ, int DV, int ncols2, bool use_logit_softcap>
|
|
1083
|
+
static void launch_fattn_tile_switch_ncols1(ggml_backend_cuda_context & ctx, ggml_tensor * dst) {
|
|
1084
|
+
const ggml_tensor * Q = dst->src[0];
|
|
1085
|
+
|
|
1086
|
+
const int id = ggml_cuda_get_device();
|
|
1087
|
+
const int cc = ggml_cuda_info().devices[id].cc;
|
|
1088
|
+
const int warp_size = 32;
|
|
1089
|
+
|
|
1090
|
+
constexpr size_t nbytes_shared = 0;
|
|
1091
|
+
|
|
1092
|
+
#ifdef GGML_USE_HIP
|
|
1093
|
+
if constexpr (DV <= 128) {
|
|
1094
|
+
if (Q->ne[1] > 32/ncols2) {
|
|
1095
|
+
constexpr int cols_per_block = 64;
|
|
1096
|
+
const int nwarps = ggml_cuda_fattn_tile_get_nthreads (DKQ, DV, cols_per_block, cc) / warp_size;
|
|
1097
|
+
const int nbatch_fa = ggml_cuda_fattn_tile_get_nbatch_fa(DKQ, DV, cols_per_block, cc);
|
|
1098
|
+
fattn_kernel_t fattn_kernel = flash_attn_tile<DKQ, DV, cols_per_block/ncols2, ncols2, use_logit_softcap>;
|
|
1099
|
+
launch_fattn<DV, cols_per_block/ncols2, ncols2>
|
|
1100
|
+
(ctx, dst, fattn_kernel, nwarps, nbytes_shared, nbatch_fa, true, true, false, warp_size);
|
|
1101
|
+
return;
|
|
1102
|
+
}
|
|
1103
|
+
}
|
|
1104
|
+
#endif // GGML_USE_HIP
|
|
1105
|
+
|
|
1106
|
+
#ifndef GGML_USE_HIP
|
|
1107
|
+
if constexpr (DV <= 256)
|
|
1108
|
+
#endif // GGML_USE_HIP
|
|
1109
|
+
{
|
|
1110
|
+
if (Q->ne[1] > 16/ncols2) {
|
|
1111
|
+
constexpr int cols_per_block = 32;
|
|
1112
|
+
const int nwarps = ggml_cuda_fattn_tile_get_nthreads (DKQ, DV, cols_per_block, cc) / warp_size;
|
|
1113
|
+
const int nbatch_fa = ggml_cuda_fattn_tile_get_nbatch_fa(DKQ, DV, cols_per_block, cc);
|
|
1114
|
+
fattn_kernel_t fattn_kernel = flash_attn_tile<DKQ, DV, cols_per_block/ncols2, ncols2, use_logit_softcap>;
|
|
1115
|
+
launch_fattn<DV, cols_per_block/ncols2, ncols2>
|
|
1116
|
+
(ctx, dst, fattn_kernel, nwarps, nbytes_shared, nbatch_fa, true, true, false, warp_size);
|
|
1117
|
+
return;
|
|
1118
|
+
}
|
|
1119
|
+
}
|
|
1120
|
+
|
|
1121
|
+
if (Q->ne[1] > 8/ncols2) {
|
|
1122
|
+
constexpr int cols_per_block = 16;
|
|
1123
|
+
const int nwarps = ggml_cuda_fattn_tile_get_nthreads (DKQ, DV, cols_per_block, cc) / warp_size;
|
|
1124
|
+
const int nbatch_fa = ggml_cuda_fattn_tile_get_nbatch_fa(DKQ, DV, cols_per_block, cc);
|
|
1125
|
+
fattn_kernel_t fattn_kernel = flash_attn_tile<DKQ, DV, cols_per_block/ncols2, ncols2, use_logit_softcap>;
|
|
1126
|
+
launch_fattn<DV, cols_per_block/ncols2, ncols2>
|
|
1127
|
+
(ctx, dst, fattn_kernel, nwarps, nbytes_shared, nbatch_fa, true, true, false, warp_size);
|
|
1128
|
+
return;
|
|
1129
|
+
}
|
|
1130
|
+
|
|
1131
|
+
if constexpr (ncols2 <= 8) {
|
|
1132
|
+
if (Q->ne[1] > 4/ncols2) {
|
|
1133
|
+
constexpr int cols_per_block = 8;
|
|
1134
|
+
const int nwarps = ggml_cuda_fattn_tile_get_nthreads (DKQ, DV, cols_per_block, cc) / warp_size;
|
|
1135
|
+
const int nbatch_fa = ggml_cuda_fattn_tile_get_nbatch_fa(DKQ, DV, cols_per_block, cc);
|
|
1136
|
+
fattn_kernel_t fattn_kernel = flash_attn_tile<DKQ, DV, cols_per_block/ncols2, ncols2, use_logit_softcap>;
|
|
1137
|
+
launch_fattn<DV, cols_per_block/ncols2, ncols2>
|
|
1138
|
+
(ctx, dst, fattn_kernel, nwarps, nbytes_shared, nbatch_fa, true, true, false, warp_size);
|
|
1139
|
+
return;
|
|
1140
|
+
}
|
|
1141
|
+
}
|
|
1142
|
+
|
|
1143
|
+
if constexpr (ncols2 <= 4) {
|
|
1144
|
+
if (Q->ne[1] > 2/ncols2) {
|
|
1145
|
+
constexpr int cols_per_block = 4;
|
|
1146
|
+
const int nwarps = ggml_cuda_fattn_tile_get_nthreads (DKQ, DV, cols_per_block, cc) / warp_size;
|
|
1147
|
+
const int nbatch_fa = ggml_cuda_fattn_tile_get_nbatch_fa(DKQ, DV, cols_per_block, cc);
|
|
1148
|
+
fattn_kernel_t fattn_kernel = flash_attn_tile<DKQ, DV, cols_per_block/ncols2, ncols2, use_logit_softcap>;
|
|
1149
|
+
launch_fattn<DV, cols_per_block/ncols2, ncols2>
|
|
1150
|
+
(ctx, dst, fattn_kernel, nwarps, nbytes_shared, nbatch_fa, true, true, false, warp_size);
|
|
1151
|
+
return;
|
|
1152
|
+
}
|
|
1153
|
+
}
|
|
1154
|
+
|
|
1155
|
+
if constexpr (ncols2 <= 2) {
|
|
1156
|
+
constexpr int cols_per_block = 2;
|
|
1157
|
+
const int nwarps = ggml_cuda_fattn_tile_get_nthreads (DKQ, DV, cols_per_block, cc) / warp_size;
|
|
1158
|
+
const int nbatch_fa = ggml_cuda_fattn_tile_get_nbatch_fa(DKQ, DV, cols_per_block, cc);
|
|
1159
|
+
fattn_kernel_t fattn_kernel = flash_attn_tile<DKQ, DV, cols_per_block/ncols2, ncols2, use_logit_softcap>;
|
|
1160
|
+
launch_fattn<DV, cols_per_block/ncols2, ncols2>
|
|
1161
|
+
(ctx, dst, fattn_kernel, nwarps, nbytes_shared, nbatch_fa, true, true, false, warp_size);
|
|
1162
|
+
return;
|
|
1163
|
+
}
|
|
1164
|
+
|
|
1165
|
+
GGML_ABORT("fatal error");
|
|
1166
|
+
}
|
|
1167
|
+
|
|
1168
|
+
template <int DKQ, int DV, bool use_logit_softcap>
|
|
1169
|
+
static void launch_fattn_tile_switch_ncols2(ggml_backend_cuda_context & ctx, ggml_tensor * dst) {
|
|
1170
|
+
const ggml_tensor * KQV = dst;
|
|
1171
|
+
const ggml_tensor * Q = dst->src[0];
|
|
1172
|
+
const ggml_tensor * K = dst->src[1];
|
|
1173
|
+
const ggml_tensor * mask = dst->src[3];
|
|
1174
|
+
|
|
1175
|
+
float max_bias = 0.0f;
|
|
1176
|
+
memcpy(&max_bias, (const float *) KQV->op_params + 1, sizeof(float));
|
|
1177
|
+
|
|
1178
|
+
GGML_ASSERT(Q->ne[2] % K->ne[2] == 0);
|
|
1179
|
+
const int gqa_ratio = Q->ne[2] / K->ne[2];
|
|
1180
|
+
|
|
1181
|
+
const bool nvidia = GGML_CUDA_CC_IS_NVIDIA(ggml_cuda_info().devices[ggml_cuda_get_device()].cc);
|
|
1182
|
+
const int gqa_limit = nvidia && gqa_ratio <= 4 ? 16 : INT_MAX;
|
|
1183
|
+
const bool use_gqa_opt = mask && max_bias == 0.0f && Q->ne[1] <= gqa_limit && K->ne[1] % FATTN_KQ_STRIDE == 0;
|
|
1184
|
+
|
|
1185
|
+
if constexpr (DV == 512) {
|
|
1186
|
+
if (use_gqa_opt && gqa_ratio % 16 == 0) {
|
|
1187
|
+
launch_fattn_tile_switch_ncols1<DKQ, DV, 16, use_logit_softcap>(ctx, dst);
|
|
1188
|
+
return;
|
|
1189
|
+
}
|
|
1190
|
+
}
|
|
1191
|
+
|
|
1192
|
+
if constexpr (DV <= 256) {
|
|
1193
|
+
if (use_gqa_opt && gqa_ratio % 8 == 0) {
|
|
1194
|
+
launch_fattn_tile_switch_ncols1<DKQ, DV, 8, use_logit_softcap>(ctx, dst);
|
|
1195
|
+
return;
|
|
1196
|
+
}
|
|
1197
|
+
|
|
1198
|
+
if (use_gqa_opt && gqa_ratio % 4 == 0) {
|
|
1199
|
+
launch_fattn_tile_switch_ncols1<DKQ, DV, 4, use_logit_softcap>(ctx, dst);
|
|
1200
|
+
return;
|
|
1201
|
+
}
|
|
1202
|
+
|
|
1203
|
+
if (use_gqa_opt && gqa_ratio % 2 == 0) {
|
|
1204
|
+
launch_fattn_tile_switch_ncols1<DKQ, DV, 2, use_logit_softcap>(ctx, dst);
|
|
1205
|
+
return;
|
|
1206
|
+
}
|
|
1207
|
+
|
|
1208
|
+
launch_fattn_tile_switch_ncols1<DKQ, DV, 1, use_logit_softcap>(ctx, dst);
|
|
1209
|
+
return;
|
|
1210
|
+
}
|
|
1211
|
+
GGML_ABORT("fatal error");
|
|
1212
|
+
}
|
|
1213
|
+
|
|
1214
|
+
template <int DKQ, int DV>
|
|
1215
|
+
void ggml_cuda_flash_attn_ext_tile_case(ggml_backend_cuda_context & ctx, ggml_tensor * dst) {
|
|
1216
|
+
const ggml_tensor * KQV = dst;
|
|
1217
|
+
|
|
1218
|
+
float logit_softcap;
|
|
1219
|
+
memcpy(&logit_softcap, (const float *) KQV->op_params + 2, sizeof(float));
|
|
1220
|
+
|
|
1221
|
+
if (logit_softcap == 0.0f) {
|
|
1222
|
+
constexpr bool use_logit_softcap = false;
|
|
1223
|
+
launch_fattn_tile_switch_ncols2<DKQ, DV, use_logit_softcap>(ctx, dst);
|
|
1224
|
+
} else {
|
|
1225
|
+
constexpr bool use_logit_softcap = true;
|
|
1226
|
+
launch_fattn_tile_switch_ncols2<DKQ, DV, use_logit_softcap>(ctx, dst);
|
|
1227
|
+
}
|
|
1228
|
+
}
|
|
2
1229
|
|
|
3
1230
|
void ggml_cuda_flash_attn_ext_tile(ggml_backend_cuda_context & ctx, ggml_tensor * dst);
|
|
1231
|
+
|
|
1232
|
+
#define DECL_FATTN_TILE_CASE(DKQ, DV) \
|
|
1233
|
+
template void ggml_cuda_flash_attn_ext_tile_case \
|
|
1234
|
+
<DKQ, DV>(ggml_backend_cuda_context & ctx, ggml_tensor * dst) \
|
|
1235
|
+
|
|
1236
|
+
extern DECL_FATTN_TILE_CASE( 40, 40);
|
|
1237
|
+
extern DECL_FATTN_TILE_CASE( 64, 64);
|
|
1238
|
+
extern DECL_FATTN_TILE_CASE( 72, 72);
|
|
1239
|
+
extern DECL_FATTN_TILE_CASE( 80, 80);
|
|
1240
|
+
extern DECL_FATTN_TILE_CASE( 96, 96);
|
|
1241
|
+
extern DECL_FATTN_TILE_CASE(112, 112);
|
|
1242
|
+
extern DECL_FATTN_TILE_CASE(128, 128);
|
|
1243
|
+
extern DECL_FATTN_TILE_CASE(256, 256);
|
|
1244
|
+
extern DECL_FATTN_TILE_CASE(576, 512);
|