origen_jtag 0.22.1 → 0.22.2

Sign up to get free protection for your applications and to get access to all the features.
checksums.yaml CHANGED
@@ -1,7 +1,7 @@
1
1
  ---
2
2
  SHA256:
3
- metadata.gz: f2fc35840e8e533688ae4f9228d3136022e8ce7d117452d91d48a8b782bc2e5c
4
- data.tar.gz: e55c4dfebaa955af749c9219f7585c34568fe28fa2c976e4f75f6050278a43b7
3
+ metadata.gz: cc6050891bc69e2a38991157a3423a8765284b257a56d68c2fb87a8b5844f98b
4
+ data.tar.gz: 4e491ddb526412da9761cd1d5a6886a7a17a009e60ea2736db46365035cf94e2
5
5
  SHA512:
6
- metadata.gz: 3f7a129c33e581c1e8eeaf7d4ffd2c2a9722f91f15ed95139565a5d88a2bed9ff83c22a35a0ee34b12737f6348cd7c0455e067309f933eb9d3e0b74a269e9963
7
- data.tar.gz: 0b97667c90159cddee69b72bb84819468ebf17767be8c47b3ce59301be6a15783b10c7f039c44950b3cc2217016baa4b488fe181a89f9d47b3a6a486fa12bfbd
6
+ metadata.gz: dbb5ac9d278793a4994d8a50079bb587f326186701ed760edc119824b899cb29bb0551693d4d8f7f72e7eaff2fefc2c7fd2e6fd4f4563ed2049b208f63b6b8a6
7
+ data.tar.gz: 93668e735cb0c23de2788bb6be7bb057a2e58a41bfff14a3a204de7c6a33f1ab6b2aaee427804869f62c9bf474fd888e6e82ab85ecf2b764a2f193c63db16f5d
data/config/version.rb CHANGED
@@ -1,7 +1,7 @@
1
1
  module OrigenJTAG
2
2
  MAJOR = 0
3
3
  MINOR = 22
4
- BUGFIX = 1
4
+ BUGFIX = 2
5
5
  DEV = nil
6
6
  VERSION = [MAJOR, MINOR, BUGFIX].join(".") + (DEV ? ".pre#{DEV}" : '')
7
7
  end
@@ -416,7 +416,7 @@ module OrigenJTAG
416
416
  cc "#{options[:msg]}\n"
417
417
  end
418
418
  val = reg_or_val.respond_to?(:data) ? reg_or_val.data : reg_or_val
419
- shift_dr(write: val.to_hex) do
419
+ shift_dr(options.merge(write: val.to_hex)) do
420
420
  shift(reg_or_val, options)
421
421
  end
422
422
  end
@@ -449,7 +449,7 @@ module OrigenJTAG
449
449
  if options[:msg]
450
450
  cc "#{options[:msg]}\n"
451
451
  end
452
- shift_dr(read: Origen::Utility.read_hex(reg_or_val)) do
452
+ shift_dr(options.merge(read: Origen::Utility.read_hex(reg_or_val))) do
453
453
  shift(reg_or_val, options)
454
454
  end
455
455
  end
@@ -484,7 +484,7 @@ module OrigenJTAG
484
484
  if Origen.tester.respond_to?(:write_ir)
485
485
  Origen.tester.write_ir(reg_or_val, options)
486
486
  else
487
- shift_ir(write: val.to_hex) do
487
+ shift_ir(options.merge(write: val.to_hex)) do
488
488
  shift(reg_or_val, options)
489
489
  end
490
490
  end
@@ -4,22 +4,22 @@ module OrigenJTAG
4
4
  module TAPController
5
5
  # Map of internal state symbols to human readable names
6
6
  STATES = {
7
- reset: 'Test-Logic-Reset',
8
- idle: 'Run-Test/Idle',
9
- select_dr: 'Select-DR',
10
- capture_dr: 'Capture-DR',
11
- shift_dr: 'Shift-DR',
12
- exit1_dr: 'Exit1-DR',
13
- pause_dr: 'Pause-DR',
14
- exit2_dr: 'Exit2-DR',
15
- update_dr: 'Update-DR',
16
- select_ir: 'Select-IR',
17
- capture_ir: 'Capture-IR',
18
- shift_ir: 'Shift-IR',
19
- exit1_ir: 'Exit1-IR',
20
- pause_ir: 'Pause-IR',
21
- exit2_ir: 'Exit2-IR',
22
- update_ir: 'Update-IR'
7
+ reset: 'Test-Logic-Reset',
8
+ idle: 'Run-Test/Idle',
9
+ select_dr_scan: 'Select-DR-Scan',
10
+ capture_dr: 'Capture-DR',
11
+ shift_dr: 'Shift-DR',
12
+ exit1_dr: 'Exit1-DR',
13
+ pause_dr: 'Pause-DR',
14
+ exit2_dr: 'Exit2-DR',
15
+ update_dr: 'Update-DR',
16
+ select_ir_scan: 'Select-IR-Scan',
17
+ capture_ir: 'Capture-IR',
18
+ shift_ir: 'Shift-IR',
19
+ exit1_ir: 'Exit1-IR',
20
+ pause_ir: 'Pause-IR',
21
+ exit2_ir: 'Exit2-IR',
22
+ update_ir: 'Update-IR'
23
23
  }
24
24
 
25
25
  # Returns the current state of the JTAG TAP Controller
@@ -50,11 +50,27 @@ module OrigenJTAG
50
50
  # end
51
51
  # # State is Run-Test/Idle
52
52
  def shift_dr(options = {})
53
- validate_state(:idle, :pause_dr)
53
+ options = {
54
+ start_state: :idle, # Allowed start states: :idle, :select_dr_scan, :update_ir, :update_dr
55
+ end_state: :idle # Allowed end states: :idle, :update_dr
56
+ }.merge(options)
57
+
58
+ if options[:start_state] == :idle # allow for pause_dr state also if called from pause_dr block
59
+ validate_state(:idle, :pause_dr)
60
+ elsif options[:state_state] == :select_dr_scan
61
+ validate_state(:select_dr_scan, :pause_dr)
62
+ elsif options[:state_state] == :update_dr
63
+ validate_state(:update_dr, :pause_dr)
64
+ elsif options[:state_state] == :update_ir
65
+ validate_state(:update_ir, :pause_dr)
66
+ end
54
67
  log 'Transition to Shift-DR...'
55
- if state == :idle
56
- tms!(1) # => Select-DR-Scan
57
- update_state :select_dr_scan
68
+ if state == :idle || state == :select_dr_scan || state == :update_ir || state == :update_dr
69
+ # Non-pause states
70
+ unless state == :select_dr_scan
71
+ tms!(1) # => Select-DR-Scan
72
+ update_state :select_dr_scan
73
+ end
58
74
  tms!(0) # => Capture-DR
59
75
  update_state :capture_dr
60
76
  tms!(0) # => Shift-DR
@@ -78,8 +94,10 @@ module OrigenJTAG
78
94
  end
79
95
  tms!(1) # => Update-DR
80
96
  update_state :update_dr
81
- tms!(0) # => Run-Test/Idle
82
- update_state :idle
97
+ if options[:end_state] == :idle
98
+ tms!(0) # => Run-Test/Idle
99
+ update_state :idle
100
+ end
83
101
  else # :pause_dr
84
102
  tms!(1) # => Exit2-DR
85
103
  update_state :exit2_dr
@@ -175,13 +193,23 @@ module OrigenJTAG
175
193
  # end
176
194
  # # State is Run-Test/Idle
177
195
  def shift_ir(options = {})
178
- validate_state(:idle, :pause_ir)
196
+ options = {
197
+ start_state: :idle, # Allowed start states: :idle, :select_ir_scan
198
+ end_state: :idle # Allowed end states: :idle, :update_ir, :select_dr_scan
199
+ }.merge(options)
200
+ if options[:start_state] == :idle
201
+ validate_state(:idle, :pause_ir)
202
+ else
203
+ validate_state(:select_ir_scan, :pause_ir)
204
+ end
179
205
  log 'Transition to Shift-IR...'
180
- if state == :idle
181
- tms!(1) # => Select-DR-Scan
182
- update_state :select_dr_scan
183
- tms!(1) # => Select-IR-Scan
184
- update_state :select_ir_scan
206
+ if state == :idle || state == :select_ir_scan
207
+ unless state == :select_ir_scan
208
+ tms!(1) # => Select-DR-Scan
209
+ update_state :select_dr_scan
210
+ tms!(1) # => Select-IR-Scan
211
+ update_state :select_ir_scan
212
+ end
185
213
  tms!(0) # => Capture-IR
186
214
  update_state :capture_ir
187
215
  tms!(0) # => Shift-IR
@@ -195,7 +223,13 @@ module OrigenJTAG
195
223
  end
196
224
  log msg, always: true do
197
225
  yield
198
- log 'Transition to Run-Test/Idle...'
226
+ if options[:end_state] == :idle
227
+ log 'Transition to Run-Test/Idle...'
228
+ elsif options[:end_state] == :update_ir
229
+ log 'Transition to Update-IR...'
230
+ elsif options[:end_state] == :select_dr_scan
231
+ log 'Transition to Select-DR-Scan...'
232
+ end
199
233
  if @last_data_vector_shifted
200
234
  @last_data_vector_shifted = false
201
235
  else
@@ -205,8 +239,13 @@ module OrigenJTAG
205
239
  end
206
240
  tms!(1) # => Update-IR
207
241
  update_state :update_ir
208
- tms!(0) # => Run-Test/Idle
209
- update_state :idle
242
+ if options[:end_state] == :idle
243
+ tms!(0) # => Run-Test/Idle
244
+ update_state :idle
245
+ elsif options[:end_state] == :select_dr_scan
246
+ tms!(1) # => Select-DR-Scan
247
+ update_state :select_dr_scan
248
+ end
210
249
  else # :pause_ir
211
250
  tms!(1) # => Exit2-IR
212
251
  update_state :exit2_ir
@@ -0,0 +1,26 @@
1
+ Pattern.create do
2
+ def test(msg)
3
+ ss "Test - #{msg}"
4
+ end
5
+
6
+ jtag = $dut.jtag
7
+ reg16 = $dut.reg(:test16)
8
+ reg32 = $dut.reg(:test32)
9
+
10
+
11
+ test 'Shift register into TDI with overlay'
12
+
13
+
14
+ cc 'Full register (16 bits)'
15
+ reg16.overlay('write_overlay16')
16
+ reg16.write!
17
+ # tester.cycle # Give a padding cycle as a place for the subroutine call to go
18
+ # jtag.shift reg, cycle_last: true
19
+
20
+ cc 'Full register with additional size (32 bits)'
21
+ reg32.overlay('write_overlay32')
22
+ reg32.write!
23
+ # tester.cycle # Give a padding cycle as a place for the subroutine call to go
24
+ # jtag.shift reg, cycle_last: true, size: 32
25
+
26
+ end
@@ -193,7 +193,13 @@ Pattern.create(options = { name: pat_name }) do
193
193
 
194
194
  test 'Unless forced'
195
195
  jtag.write_ir 0xF, size: 4, force: true
196
-
196
+
197
+ test 'Write IR, starting with Idle, leave in Select-DR-Scan state'
198
+ jtag.write_ir(0x7, size: 8, end_state: :select_dr_scan, force: true)
199
+
200
+ test 'Write DR starting with Select-DR-Scan state, end with Idle'
201
+ jtag.write_dr(0x12345678, size: 32, start_state: :select_dr_scan)
202
+
197
203
  test 'Reset'
198
204
  jtag.reset
199
205
 
@@ -0,0 +1,56 @@
1
+ Pattern.create do
2
+ def test(msg)
3
+ ss "Test - #{msg}"
4
+ end
5
+
6
+ def subroutine(name, options = {})
7
+ options = {
8
+ compress: false,
9
+ }.merge(options)
10
+
11
+ tester.start_subroutine(name)
12
+ # $tester.set_timeset('intram', 40)
13
+ # $dut.init_pins_for_first_vector
14
+ # $dut.pin(:RESET_B).drive(1)
15
+ # $dut.pin(:JTAG_TRST_B).drive(1)
16
+
17
+
18
+ if options[:compress]
19
+ yield options
20
+ else
21
+ tester.dont_compress do
22
+ yield options
23
+ end
24
+ end
25
+ tester.end_subroutine(options)
26
+ end
27
+ def write_partial(thing_to_shift, options = {})
28
+ options = {
29
+ read: false,
30
+ length: false, # Set to the number of bits you want to shift when supplying a data value
31
+ includes_last_bit: false,
32
+ cycle_last: true
33
+ }.merge(options)
34
+
35
+ dut.jtag.shift thing_to_shift, size: options[:length], cycle_last: options[:cycle_last], includes_last_bit: options[:includes_last_bit], read: options[:read]
36
+ end
37
+
38
+
39
+ jtag = $dut.jtag
40
+ reg16 = $dut.reg(:test16)
41
+ reg32 = $dut.reg(:test32)
42
+
43
+ test 'Shift register into TDI with overlay'
44
+
45
+ subroutine 'write_overlay16' do
46
+ # write_partial(0, length: 16, includes_last_bit: true)
47
+ dut.jtag.shift 0, size: 16, cycle_last: true, includes_last_bit: true, read: false
48
+ end
49
+
50
+ subroutine 'write_overlay32' do
51
+ # write_partial(5, length: 32, includes_last_bit: true)
52
+ dut.jtag.shift 0, size: 32, cycle_last: true, includes_last_bit: false
53
+ end
54
+
55
+
56
+ end
metadata CHANGED
@@ -1,14 +1,14 @@
1
1
  --- !ruby/object:Gem::Specification
2
2
  name: origen_jtag
3
3
  version: !ruby/object:Gem::Version
4
- version: 0.22.1
4
+ version: 0.22.2
5
5
  platform: ruby
6
6
  authors:
7
7
  - Stephen McGinty
8
8
  autorequire:
9
9
  bindir: bin
10
10
  cert_chain: []
11
- date: 2020-02-03 00:00:00.000000000 Z
11
+ date: 2022-04-28 00:00:00.000000000 Z
12
12
  dependencies:
13
13
  - !ruby/object:Gem::Dependency
14
14
  name: origen
@@ -62,8 +62,10 @@ files:
62
62
  - lib/origen_jtag_dev/serial.rb
63
63
  - lib/origen_jtag_dev/top_level.rb
64
64
  - pattern/full_reg_ovly_cap.rb
65
+ - pattern/full_reg_subr_overlay.rb
65
66
  - pattern/global_label_test.rb
66
67
  - pattern/jtag_workout.rb
68
+ - pattern/overlay_subr.rb
67
69
  - pattern/rww_test.rb
68
70
  - pattern/two_port.rb
69
71
  - templates/web/index.md.erb
@@ -89,8 +91,7 @@ required_rubygems_version: !ruby/object:Gem::Requirement
89
91
  - !ruby/object:Gem::Version
90
92
  version: 1.8.11
91
93
  requirements: []
92
- rubyforge_project:
93
- rubygems_version: 2.7.7
94
+ rubygems_version: 3.1.4
94
95
  signing_key:
95
96
  specification_version: 4
96
97
  summary: JTAG driver for the Origen SDK