lambdapdk 0.2.1__tar.gz → 0.2.3__tar.gz
This diff represents the content of publicly available package versions that have been released to one of the supported registries. The information contained in this diff is provided for informational purposes only and reflects changes between package versions as they appear in their respective public registries.
- {lambdapdk-0.2.1/lambdapdk.egg-info → lambdapdk-0.2.3}/PKG-INFO +2 -2
- {lambdapdk-0.2.1 → lambdapdk-0.2.3}/lambdapdk/__init__.py +31 -31
- {lambdapdk-0.2.1 → lambdapdk-0.2.3}/lambdapdk/asap7/libs/fakeram7.py +110 -1
- {lambdapdk-0.2.1 → lambdapdk-0.2.3}/lambdapdk/freepdk45/libs/fakeram45.py +2 -0
- {lambdapdk-0.2.1 → lambdapdk-0.2.3}/lambdapdk/gf180/libs/gf180sram.py +2 -0
- {lambdapdk-0.2.1 → lambdapdk-0.2.3}/lambdapdk/ihp130/__init__.py +3 -1
- {lambdapdk-0.2.1 → lambdapdk-0.2.3}/lambdapdk/ihp130/libs/sg13g2_sram.py +2 -0
- {lambdapdk-0.2.1 → lambdapdk-0.2.3}/lambdapdk/sky130/libs/sky130sram.py +2 -0
- {lambdapdk-0.2.1 → lambdapdk-0.2.3/lambdapdk.egg-info}/PKG-INFO +2 -2
- {lambdapdk-0.2.1 → lambdapdk-0.2.3}/lambdapdk.egg-info/requires.txt +1 -1
- {lambdapdk-0.2.1 → lambdapdk-0.2.3}/pyproject.toml +1 -1
- {lambdapdk-0.2.1 → lambdapdk-0.2.3}/LICENSE +0 -0
- {lambdapdk-0.2.1 → lambdapdk-0.2.3}/MANIFEST.in +0 -0
- {lambdapdk-0.2.1 → lambdapdk-0.2.3}/README.md +0 -0
- {lambdapdk-0.2.1 → lambdapdk-0.2.3}/lambdapdk/asap7/__init__.py +0 -0
- {lambdapdk-0.2.1 → lambdapdk-0.2.3}/lambdapdk/asap7/libs/asap7sc7p5t.py +0 -0
- {lambdapdk-0.2.1 → lambdapdk-0.2.3}/lambdapdk/asap7/libs/fakeio7.py +0 -0
- {lambdapdk-0.2.1 → lambdapdk-0.2.3}/lambdapdk/asap7/libs/fakekit7.py +0 -0
- {lambdapdk-0.2.1 → lambdapdk-0.2.3}/lambdapdk/freepdk45/__init__.py +0 -0
- {lambdapdk-0.2.1 → lambdapdk-0.2.3}/lambdapdk/freepdk45/libs/nangate45.py +0 -0
- {lambdapdk-0.2.1 → lambdapdk-0.2.3}/lambdapdk/gf180/__init__.py +0 -0
- {lambdapdk-0.2.1 → lambdapdk-0.2.3}/lambdapdk/gf180/libs/gf180io.py +0 -0
- {lambdapdk-0.2.1 → lambdapdk-0.2.3}/lambdapdk/gf180/libs/gf180mcu.py +0 -0
- {lambdapdk-0.2.1 → lambdapdk-0.2.3}/lambdapdk/ihp130/libs/sg13g2_io.py +0 -0
- {lambdapdk-0.2.1 → lambdapdk-0.2.3}/lambdapdk/ihp130/libs/sg13g2_stdcell.py +0 -0
- {lambdapdk-0.2.1 → lambdapdk-0.2.3}/lambdapdk/interposer/__init__.py +0 -0
- {lambdapdk-0.2.1 → lambdapdk-0.2.3}/lambdapdk/interposer/_generator.py +0 -0
- {lambdapdk-0.2.1 → lambdapdk-0.2.3}/lambdapdk/interposer/libs/bumps.py +0 -0
- {lambdapdk-0.2.1 → lambdapdk-0.2.3}/lambdapdk/sky130/__init__.py +0 -0
- {lambdapdk-0.2.1 → lambdapdk-0.2.3}/lambdapdk/sky130/libs/sky130io.py +0 -0
- {lambdapdk-0.2.1 → lambdapdk-0.2.3}/lambdapdk/sky130/libs/sky130sc.py +0 -0
- {lambdapdk-0.2.1 → lambdapdk-0.2.3}/lambdapdk.egg-info/SOURCES.txt +0 -0
- {lambdapdk-0.2.1 → lambdapdk-0.2.3}/lambdapdk.egg-info/dependency_links.txt +0 -0
- {lambdapdk-0.2.1 → lambdapdk-0.2.3}/lambdapdk.egg-info/entry_points.txt +0 -0
- {lambdapdk-0.2.1 → lambdapdk-0.2.3}/lambdapdk.egg-info/top_level.txt +0 -0
- {lambdapdk-0.2.1 → lambdapdk-0.2.3}/setup.cfg +0 -0
- {lambdapdk-0.2.1 → lambdapdk-0.2.3}/tests/test_getters.py +0 -0
- {lambdapdk-0.2.1 → lambdapdk-0.2.3}/tests/test_lambda.py +0 -0
- {lambdapdk-0.2.1 → lambdapdk-0.2.3}/tests/test_paths.py +0 -0
|
@@ -1,6 +1,6 @@
|
|
|
1
1
|
Metadata-Version: 2.4
|
|
2
2
|
Name: lambdapdk
|
|
3
|
-
Version: 0.2.
|
|
3
|
+
Version: 0.2.3
|
|
4
4
|
Summary: Library of open source Process Design Kits
|
|
5
5
|
Author: Zero ASIC
|
|
6
6
|
License: Apache License
|
|
@@ -199,7 +199,7 @@ Requires-Python: >=3.8
|
|
|
199
199
|
Description-Content-Type: text/markdown
|
|
200
200
|
License-File: LICENSE
|
|
201
201
|
Requires-Dist: siliconcompiler>=0.35.0
|
|
202
|
-
Requires-Dist: lambdalib>=0.
|
|
202
|
+
Requires-Dist: lambdalib>=0.5.0
|
|
203
203
|
Provides-Extra: test
|
|
204
204
|
Requires-Dist: flake8==7.3.0; extra == "test"
|
|
205
205
|
Requires-Dist: pytest==8.4.2; extra == "test"
|
|
@@ -11,7 +11,7 @@ from siliconcompiler.tools.openroad import OpenROADStdCellLibrary
|
|
|
11
11
|
from siliconcompiler.tools.bambu import BambuStdCellLibrary
|
|
12
12
|
from siliconcompiler.tools.klayout import KLayoutLibrary
|
|
13
13
|
|
|
14
|
-
__version__ = "0.2.
|
|
14
|
+
__version__ = "0.2.3"
|
|
15
15
|
|
|
16
16
|
|
|
17
17
|
class _LambdaPath(PathSchema):
|
|
@@ -158,35 +158,35 @@ def get_libs():
|
|
|
158
158
|
FakeIO7Lambdalib_la_iobidir
|
|
159
159
|
from lambdapdk.asap7.libs.fakekit7 import FakeKit7Library
|
|
160
160
|
from lambdapdk.asap7.libs.fakeram7 import \
|
|
161
|
-
FakeRAM7_dp_64x32, \
|
|
161
|
+
FakeRAM7_dp_64x32, FakeRAM7_tdp_64x32, \
|
|
162
162
|
FakeRAM7_sp_64x32, \
|
|
163
|
-
FakeRAM7_dp_128x32, \
|
|
163
|
+
FakeRAM7_dp_128x32, FakeRAM7_tdp_128x32, \
|
|
164
164
|
FakeRAM7_sp_128x32, \
|
|
165
|
-
FakeRAM7_dp_256x32, \
|
|
165
|
+
FakeRAM7_dp_256x32, FakeRAM7_tdp_256x32, \
|
|
166
166
|
FakeRAM7_sp_256x32, \
|
|
167
|
-
FakeRAM7_dp_256x64, \
|
|
167
|
+
FakeRAM7_dp_256x64, FakeRAM7_tdp_256x64, \
|
|
168
168
|
FakeRAM7_sp_256x64, \
|
|
169
|
-
FakeRAM7_dp_512x32, \
|
|
169
|
+
FakeRAM7_dp_512x32, FakeRAM7_tdp_512x32, \
|
|
170
170
|
FakeRAM7_sp_512x32, \
|
|
171
|
-
FakeRAM7_dp_512x64, \
|
|
171
|
+
FakeRAM7_dp_512x64, FakeRAM7_tdp_512x64, \
|
|
172
172
|
FakeRAM7_sp_512x64, \
|
|
173
|
-
FakeRAM7_dp_512x128, \
|
|
173
|
+
FakeRAM7_dp_512x128, FakeRAM7_tdp_512x128, \
|
|
174
174
|
FakeRAM7_sp_512x128, \
|
|
175
|
-
FakeRAM7_dp_1024x32, \
|
|
175
|
+
FakeRAM7_dp_1024x32, FakeRAM7_tdp_1024x32, \
|
|
176
176
|
FakeRAM7_sp_1024x32, \
|
|
177
|
-
FakeRAM7_dp_1024x64, \
|
|
177
|
+
FakeRAM7_dp_1024x64, FakeRAM7_tdp_1024x64, \
|
|
178
178
|
FakeRAM7_sp_1024x64, \
|
|
179
|
-
FakeRAM7_dp_2048x32, \
|
|
179
|
+
FakeRAM7_dp_2048x32, FakeRAM7_tdp_2048x32, \
|
|
180
180
|
FakeRAM7_sp_2048x32, \
|
|
181
|
-
FakeRAM7_dp_2048x64, \
|
|
181
|
+
FakeRAM7_dp_2048x64, FakeRAM7_tdp_2048x64, \
|
|
182
182
|
FakeRAM7_sp_2048x64, \
|
|
183
|
-
FakeRAM7_dp_4096x32, \
|
|
183
|
+
FakeRAM7_dp_4096x32, FakeRAM7_tdp_4096x32, \
|
|
184
184
|
FakeRAM7_sp_4096x32, \
|
|
185
|
-
FakeRAM7_dp_4096x64, \
|
|
185
|
+
FakeRAM7_dp_4096x64, FakeRAM7_tdp_4096x64, \
|
|
186
186
|
FakeRAM7_sp_4096x64, \
|
|
187
|
-
FakeRAM7_dp_8192x32, \
|
|
187
|
+
FakeRAM7_dp_8192x32, FakeRAM7_tdp_8192x32, \
|
|
188
188
|
FakeRAM7_sp_8192x32, \
|
|
189
|
-
FakeRAM7_dp_8192x64, \
|
|
189
|
+
FakeRAM7_dp_8192x64, FakeRAM7_tdp_8192x64, \
|
|
190
190
|
FakeRAM7_sp_8192x64, \
|
|
191
191
|
FakeRAM7Lambdalib_SinglePort, \
|
|
192
192
|
FakeRAM7Lambdalib_DoublePort
|
|
@@ -304,35 +304,35 @@ def get_libs():
|
|
|
304
304
|
return set([
|
|
305
305
|
ASAP7SC7p5RVT(), ASAP7SC7p5SLVT(), ASAP7SC7p5LVT(),
|
|
306
306
|
FakeIO7Library(), FakeKit7Library(),
|
|
307
|
-
FakeRAM7_dp_64x32(),
|
|
307
|
+
FakeRAM7_dp_64x32(), FakeRAM7_tdp_64x32(),
|
|
308
308
|
FakeRAM7_sp_64x32(),
|
|
309
|
-
FakeRAM7_dp_128x32(),
|
|
309
|
+
FakeRAM7_dp_128x32(), FakeRAM7_tdp_128x32(),
|
|
310
310
|
FakeRAM7_sp_128x32(),
|
|
311
|
-
FakeRAM7_dp_256x32(),
|
|
311
|
+
FakeRAM7_dp_256x32(), FakeRAM7_tdp_256x32(),
|
|
312
312
|
FakeRAM7_sp_256x32(),
|
|
313
|
-
FakeRAM7_dp_256x64(),
|
|
313
|
+
FakeRAM7_dp_256x64(), FakeRAM7_tdp_256x64(),
|
|
314
314
|
FakeRAM7_sp_256x64(),
|
|
315
|
-
FakeRAM7_dp_512x32(),
|
|
315
|
+
FakeRAM7_dp_512x32(), FakeRAM7_tdp_512x32(),
|
|
316
316
|
FakeRAM7_sp_512x32(),
|
|
317
|
-
FakeRAM7_dp_512x64(),
|
|
317
|
+
FakeRAM7_dp_512x64(), FakeRAM7_tdp_512x64(),
|
|
318
318
|
FakeRAM7_sp_512x64(),
|
|
319
|
-
FakeRAM7_dp_512x128(),
|
|
319
|
+
FakeRAM7_dp_512x128(), FakeRAM7_tdp_512x128(),
|
|
320
320
|
FakeRAM7_sp_512x128(),
|
|
321
|
-
FakeRAM7_dp_1024x32(),
|
|
321
|
+
FakeRAM7_dp_1024x32(), FakeRAM7_tdp_1024x32(),
|
|
322
322
|
FakeRAM7_sp_1024x32(),
|
|
323
|
-
FakeRAM7_dp_1024x64(),
|
|
323
|
+
FakeRAM7_dp_1024x64(), FakeRAM7_tdp_1024x64(),
|
|
324
324
|
FakeRAM7_sp_1024x64(),
|
|
325
|
-
FakeRAM7_dp_2048x32(),
|
|
325
|
+
FakeRAM7_dp_2048x32(), FakeRAM7_tdp_2048x32(),
|
|
326
326
|
FakeRAM7_sp_2048x32(),
|
|
327
|
-
FakeRAM7_dp_2048x64(),
|
|
327
|
+
FakeRAM7_dp_2048x64(), FakeRAM7_tdp_2048x64(),
|
|
328
328
|
FakeRAM7_sp_2048x64(),
|
|
329
|
-
FakeRAM7_dp_4096x32(),
|
|
329
|
+
FakeRAM7_dp_4096x32(), FakeRAM7_tdp_4096x32(),
|
|
330
330
|
FakeRAM7_sp_4096x32(),
|
|
331
|
-
FakeRAM7_dp_4096x64(),
|
|
331
|
+
FakeRAM7_dp_4096x64(), FakeRAM7_tdp_4096x64(),
|
|
332
332
|
FakeRAM7_sp_4096x64(),
|
|
333
|
-
FakeRAM7_dp_8192x32(),
|
|
333
|
+
FakeRAM7_dp_8192x32(), FakeRAM7_tdp_8192x32(),
|
|
334
334
|
FakeRAM7_sp_8192x32(),
|
|
335
|
-
FakeRAM7_dp_8192x64(),
|
|
335
|
+
FakeRAM7_dp_8192x64(), FakeRAM7_tdp_8192x64(),
|
|
336
336
|
FakeRAM7_sp_8192x64(),
|
|
337
337
|
FakeRAM7Lambdalib_SinglePort(),
|
|
338
338
|
FakeRAM7Lambdalib_DoublePort(),
|
|
@@ -2,6 +2,7 @@ from pathlib import Path
|
|
|
2
2
|
|
|
3
3
|
from lambdalib import LambalibTechLibrary
|
|
4
4
|
from lambdapdk import LambdaLibrary, _LambdaPath
|
|
5
|
+
from lambdalib.ramlib import Spram, Dpram, Tdpram
|
|
5
6
|
from lambdapdk.asap7 import ASAP7PDK
|
|
6
7
|
|
|
7
8
|
|
|
@@ -33,6 +34,11 @@ class _FakeRAM7Library(LambdaLibrary):
|
|
|
33
34
|
self.add_klayout_allowmissingcell(self.name)
|
|
34
35
|
|
|
35
36
|
|
|
37
|
+
class FakeRAM7_tdp_64x32(_FakeRAM7Library):
|
|
38
|
+
def __init__(self):
|
|
39
|
+
super().__init__("tdp_64x32")
|
|
40
|
+
|
|
41
|
+
|
|
36
42
|
class FakeRAM7_dp_64x32(_FakeRAM7Library):
|
|
37
43
|
def __init__(self):
|
|
38
44
|
super().__init__("dp_64x32")
|
|
@@ -43,6 +49,11 @@ class FakeRAM7_sp_64x32(_FakeRAM7Library):
|
|
|
43
49
|
super().__init__("sp_64x32")
|
|
44
50
|
|
|
45
51
|
|
|
52
|
+
class FakeRAM7_tdp_128x32(_FakeRAM7Library):
|
|
53
|
+
def __init__(self):
|
|
54
|
+
super().__init__("tdp_128x32")
|
|
55
|
+
|
|
56
|
+
|
|
46
57
|
class FakeRAM7_dp_128x32(_FakeRAM7Library):
|
|
47
58
|
def __init__(self):
|
|
48
59
|
super().__init__("dp_128x32")
|
|
@@ -53,6 +64,11 @@ class FakeRAM7_sp_128x32(_FakeRAM7Library):
|
|
|
53
64
|
super().__init__("sp_128x32")
|
|
54
65
|
|
|
55
66
|
|
|
67
|
+
class FakeRAM7_tdp_256x32(_FakeRAM7Library):
|
|
68
|
+
def __init__(self):
|
|
69
|
+
super().__init__("tdp_256x32")
|
|
70
|
+
|
|
71
|
+
|
|
56
72
|
class FakeRAM7_dp_256x32(_FakeRAM7Library):
|
|
57
73
|
def __init__(self):
|
|
58
74
|
super().__init__("dp_256x32")
|
|
@@ -63,6 +79,11 @@ class FakeRAM7_sp_256x32(_FakeRAM7Library):
|
|
|
63
79
|
super().__init__("sp_256x32")
|
|
64
80
|
|
|
65
81
|
|
|
82
|
+
class FakeRAM7_tdp_256x64(_FakeRAM7Library):
|
|
83
|
+
def __init__(self):
|
|
84
|
+
super().__init__("tdp_256x64")
|
|
85
|
+
|
|
86
|
+
|
|
66
87
|
class FakeRAM7_dp_256x64(_FakeRAM7Library):
|
|
67
88
|
def __init__(self):
|
|
68
89
|
super().__init__("dp_256x64")
|
|
@@ -73,6 +94,11 @@ class FakeRAM7_sp_256x64(_FakeRAM7Library):
|
|
|
73
94
|
super().__init__("sp_256x64")
|
|
74
95
|
|
|
75
96
|
|
|
97
|
+
class FakeRAM7_tdp_512x32(_FakeRAM7Library):
|
|
98
|
+
def __init__(self):
|
|
99
|
+
super().__init__("tdp_512x32")
|
|
100
|
+
|
|
101
|
+
|
|
76
102
|
class FakeRAM7_dp_512x32(_FakeRAM7Library):
|
|
77
103
|
def __init__(self):
|
|
78
104
|
super().__init__("dp_512x32")
|
|
@@ -83,6 +109,11 @@ class FakeRAM7_sp_512x32(_FakeRAM7Library):
|
|
|
83
109
|
super().__init__("sp_512x32")
|
|
84
110
|
|
|
85
111
|
|
|
112
|
+
class FakeRAM7_tdp_512x64(_FakeRAM7Library):
|
|
113
|
+
def __init__(self):
|
|
114
|
+
super().__init__("tdp_512x64")
|
|
115
|
+
|
|
116
|
+
|
|
86
117
|
class FakeRAM7_dp_512x64(_FakeRAM7Library):
|
|
87
118
|
def __init__(self):
|
|
88
119
|
super().__init__("dp_512x64")
|
|
@@ -93,6 +124,11 @@ class FakeRAM7_sp_512x64(_FakeRAM7Library):
|
|
|
93
124
|
super().__init__("sp_512x64")
|
|
94
125
|
|
|
95
126
|
|
|
127
|
+
class FakeRAM7_tdp_512x128(_FakeRAM7Library):
|
|
128
|
+
def __init__(self):
|
|
129
|
+
super().__init__("tdp_512x128")
|
|
130
|
+
|
|
131
|
+
|
|
96
132
|
class FakeRAM7_dp_512x128(_FakeRAM7Library):
|
|
97
133
|
def __init__(self):
|
|
98
134
|
super().__init__("dp_512x128")
|
|
@@ -103,6 +139,11 @@ class FakeRAM7_sp_512x128(_FakeRAM7Library):
|
|
|
103
139
|
super().__init__("sp_512x128")
|
|
104
140
|
|
|
105
141
|
|
|
142
|
+
class FakeRAM7_tdp_1024x32(_FakeRAM7Library):
|
|
143
|
+
def __init__(self):
|
|
144
|
+
super().__init__("tdp_1024x32")
|
|
145
|
+
|
|
146
|
+
|
|
106
147
|
class FakeRAM7_dp_1024x32(_FakeRAM7Library):
|
|
107
148
|
def __init__(self):
|
|
108
149
|
super().__init__("dp_1024x32")
|
|
@@ -113,6 +154,11 @@ class FakeRAM7_sp_1024x32(_FakeRAM7Library):
|
|
|
113
154
|
super().__init__("sp_1024x32")
|
|
114
155
|
|
|
115
156
|
|
|
157
|
+
class FakeRAM7_tdp_1024x64(_FakeRAM7Library):
|
|
158
|
+
def __init__(self):
|
|
159
|
+
super().__init__("tdp_1024x64")
|
|
160
|
+
|
|
161
|
+
|
|
116
162
|
class FakeRAM7_dp_1024x64(_FakeRAM7Library):
|
|
117
163
|
def __init__(self):
|
|
118
164
|
super().__init__("dp_1024x64")
|
|
@@ -123,6 +169,11 @@ class FakeRAM7_sp_1024x64(_FakeRAM7Library):
|
|
|
123
169
|
super().__init__("sp_1024x64")
|
|
124
170
|
|
|
125
171
|
|
|
172
|
+
class FakeRAM7_tdp_2048x32(_FakeRAM7Library):
|
|
173
|
+
def __init__(self):
|
|
174
|
+
super().__init__("tdp_2048x32")
|
|
175
|
+
|
|
176
|
+
|
|
126
177
|
class FakeRAM7_dp_2048x32(_FakeRAM7Library):
|
|
127
178
|
def __init__(self):
|
|
128
179
|
super().__init__("dp_2048x32")
|
|
@@ -133,6 +184,11 @@ class FakeRAM7_sp_2048x32(_FakeRAM7Library):
|
|
|
133
184
|
super().__init__("sp_2048x32")
|
|
134
185
|
|
|
135
186
|
|
|
187
|
+
class FakeRAM7_tdp_2048x64(_FakeRAM7Library):
|
|
188
|
+
def __init__(self):
|
|
189
|
+
super().__init__("tdp_2048x64")
|
|
190
|
+
|
|
191
|
+
|
|
136
192
|
class FakeRAM7_dp_2048x64(_FakeRAM7Library):
|
|
137
193
|
def __init__(self):
|
|
138
194
|
super().__init__("dp_2048x64")
|
|
@@ -143,6 +199,11 @@ class FakeRAM7_sp_2048x64(_FakeRAM7Library):
|
|
|
143
199
|
super().__init__("sp_2048x64")
|
|
144
200
|
|
|
145
201
|
|
|
202
|
+
class FakeRAM7_tdp_4096x32(_FakeRAM7Library):
|
|
203
|
+
def __init__(self):
|
|
204
|
+
super().__init__("tdp_4096x32")
|
|
205
|
+
|
|
206
|
+
|
|
146
207
|
class FakeRAM7_dp_4096x32(_FakeRAM7Library):
|
|
147
208
|
def __init__(self):
|
|
148
209
|
super().__init__("dp_4096x32")
|
|
@@ -153,6 +214,11 @@ class FakeRAM7_sp_4096x32(_FakeRAM7Library):
|
|
|
153
214
|
super().__init__("sp_4096x32")
|
|
154
215
|
|
|
155
216
|
|
|
217
|
+
class FakeRAM7_tdp_4096x64(_FakeRAM7Library):
|
|
218
|
+
def __init__(self):
|
|
219
|
+
super().__init__("tdp_4096x64")
|
|
220
|
+
|
|
221
|
+
|
|
156
222
|
class FakeRAM7_dp_4096x64(_FakeRAM7Library):
|
|
157
223
|
def __init__(self):
|
|
158
224
|
super().__init__("dp_4096x64")
|
|
@@ -163,6 +229,11 @@ class FakeRAM7_sp_4096x64(_FakeRAM7Library):
|
|
|
163
229
|
super().__init__("sp_4096x64")
|
|
164
230
|
|
|
165
231
|
|
|
232
|
+
class FakeRAM7_tdp_8192x32(_FakeRAM7Library):
|
|
233
|
+
def __init__(self):
|
|
234
|
+
super().__init__("tdp_8192x32")
|
|
235
|
+
|
|
236
|
+
|
|
166
237
|
class FakeRAM7_dp_8192x32(_FakeRAM7Library):
|
|
167
238
|
def __init__(self):
|
|
168
239
|
super().__init__("dp_8192x32")
|
|
@@ -173,11 +244,16 @@ class FakeRAM7_sp_8192x32(_FakeRAM7Library):
|
|
|
173
244
|
super().__init__("sp_8192x32")
|
|
174
245
|
|
|
175
246
|
|
|
176
|
-
class
|
|
247
|
+
class FakeRAM7_tdp_8192x64(_FakeRAM7Library):
|
|
177
248
|
def __init__(self):
|
|
178
249
|
super().__init__("dp_8192x64")
|
|
179
250
|
|
|
180
251
|
|
|
252
|
+
class FakeRAM7_dp_8192x64(_FakeRAM7Library):
|
|
253
|
+
def __init__(self):
|
|
254
|
+
super().__init__("tdp_8192x64")
|
|
255
|
+
|
|
256
|
+
|
|
181
257
|
class FakeRAM7_sp_8192x64(_FakeRAM7Library):
|
|
182
258
|
def __init__(self):
|
|
183
259
|
super().__init__("sp_8192x64")
|
|
@@ -211,6 +287,7 @@ class FakeRAM7Lambdalib_SinglePort(LambalibTechLibrary, _LambdaPath):
|
|
|
211
287
|
with self.active_dataroot("lambdapdk"):
|
|
212
288
|
with self.active_fileset("rtl"):
|
|
213
289
|
self.add_file(lib_path / "lambda" / "la_spram.v")
|
|
290
|
+
self.add_depfileset(Spram(), "rtl.impl")
|
|
214
291
|
|
|
215
292
|
|
|
216
293
|
class FakeRAM7Lambdalib_DoublePort(LambalibTechLibrary, _LambdaPath):
|
|
@@ -241,3 +318,35 @@ class FakeRAM7Lambdalib_DoublePort(LambalibTechLibrary, _LambdaPath):
|
|
|
241
318
|
with self.active_dataroot("lambdapdk"):
|
|
242
319
|
with self.active_fileset("rtl"):
|
|
243
320
|
self.add_file(lib_path / "lambda" / "la_dpram.v")
|
|
321
|
+
self.add_depfileset(Dpram(), "rtl.impl")
|
|
322
|
+
|
|
323
|
+
|
|
324
|
+
class FakeRAM7Lambdalib_TrueDoublePort(LambalibTechLibrary, _LambdaPath):
|
|
325
|
+
def __init__(self):
|
|
326
|
+
super().__init__("la_tdpram", [
|
|
327
|
+
FakeRAM7_tdp_64x32,
|
|
328
|
+
FakeRAM7_tdp_128x32,
|
|
329
|
+
FakeRAM7_tdp_256x32,
|
|
330
|
+
FakeRAM7_tdp_256x64,
|
|
331
|
+
FakeRAM7_tdp_512x32,
|
|
332
|
+
FakeRAM7_tdp_512x64,
|
|
333
|
+
FakeRAM7_tdp_512x128,
|
|
334
|
+
FakeRAM7_tdp_1024x32,
|
|
335
|
+
FakeRAM7_tdp_1024x64,
|
|
336
|
+
FakeRAM7_tdp_2048x32,
|
|
337
|
+
FakeRAM7_tdp_2048x64,
|
|
338
|
+
FakeRAM7_tdp_4096x32,
|
|
339
|
+
FakeRAM7_tdp_4096x64,
|
|
340
|
+
FakeRAM7_tdp_8192x32,
|
|
341
|
+
FakeRAM7_tdp_8192x64])
|
|
342
|
+
self.set_name("fakeram7_la_tdpram")
|
|
343
|
+
|
|
344
|
+
# version
|
|
345
|
+
self.package.set_version("v1")
|
|
346
|
+
|
|
347
|
+
lib_path = Path("lambdapdk", "asap7", "libs", "fakeram7")
|
|
348
|
+
|
|
349
|
+
with self.active_dataroot("lambdapdk"):
|
|
350
|
+
with self.active_fileset("rtl"):
|
|
351
|
+
self.add_file(lib_path / "lambda" / "la_tdpram.v")
|
|
352
|
+
self.add_depfileset(Tdpram(), "rtl.impl")
|
|
@@ -2,6 +2,7 @@ from pathlib import Path
|
|
|
2
2
|
|
|
3
3
|
from lambdalib import LambalibTechLibrary
|
|
4
4
|
from lambdapdk import LambdaLibrary, _LambdaPath
|
|
5
|
+
from lambdalib.ramlib import Spram
|
|
5
6
|
from lambdapdk.freepdk45 import FreePDK45PDK
|
|
6
7
|
|
|
7
8
|
|
|
@@ -82,3 +83,4 @@ class FakeRAM45Lambdalib_SinglePort(LambalibTechLibrary, _LambdaPath):
|
|
|
82
83
|
with self.active_dataroot("lambdapdk"):
|
|
83
84
|
with self.active_fileset("rtl"):
|
|
84
85
|
self.add_file(lib_path / "lambda" / "la_spram.v")
|
|
86
|
+
self.add_depfileset(Spram(), "rtl.impl")
|
|
@@ -2,6 +2,7 @@ from pathlib import Path
|
|
|
2
2
|
|
|
3
3
|
from lambdalib import LambalibTechLibrary
|
|
4
4
|
from lambdapdk import LambdaLibrary, _LambdaPath
|
|
5
|
+
from lambdalib.ramlib import Spram
|
|
5
6
|
from lambdapdk.gf180 import GF180_3LM_1TM_6K_7t, \
|
|
6
7
|
GF180_3LM_1TM_6K_9t, \
|
|
7
8
|
GF180_3LM_1TM_9K_7t, \
|
|
@@ -121,3 +122,4 @@ class GF180Lambdalib_SinglePort(LambalibTechLibrary, _LambdaPath):
|
|
|
121
122
|
with self.active_dataroot("lambdapdk"):
|
|
122
123
|
with self.active_fileset("rtl"):
|
|
123
124
|
self.add_file(lib_path / "lambda" / "la_spram.v")
|
|
125
|
+
self.add_depfileset(Spram(), "rtl.impl")
|
|
@@ -9,7 +9,9 @@ pdk_rev = '62c1d640dc1c91f57bc1a8e4e08e537a7a105ae8'
|
|
|
9
9
|
class _IHP130Path(_LambdaPath):
|
|
10
10
|
def __init__(self):
|
|
11
11
|
super().__init__()
|
|
12
|
-
self.set_dataroot("ihp130",
|
|
12
|
+
self.set_dataroot("ihp130",
|
|
13
|
+
f"https://github.com/IHP-GmbH/IHP-Open-PDK/archive/{pdk_rev}.tar.gz",
|
|
14
|
+
pdk_rev)
|
|
13
15
|
|
|
14
16
|
|
|
15
17
|
class IHP130PDK(LambdaPDK, _IHP130Path):
|
|
@@ -2,6 +2,7 @@ from pathlib import Path
|
|
|
2
2
|
|
|
3
3
|
from lambdalib import LambalibTechLibrary
|
|
4
4
|
from lambdapdk import LambdaLibrary, _LambdaPath
|
|
5
|
+
from lambdalib.ramlib import Spram
|
|
5
6
|
from lambdapdk.ihp130 import IHP130PDK, _IHP130Path
|
|
6
7
|
|
|
7
8
|
|
|
@@ -95,3 +96,4 @@ class IHP130Lambdalib_SinglePort(LambalibTechLibrary, _LambdaPath):
|
|
|
95
96
|
with self.active_dataroot("lambdapdk"):
|
|
96
97
|
with self.active_fileset("rtl"):
|
|
97
98
|
self.add_file(lib_path / "lambda" / "la_spram.v")
|
|
99
|
+
self.add_depfileset(Spram(), "rtl.impl")
|
|
@@ -2,6 +2,7 @@ from pathlib import Path
|
|
|
2
2
|
|
|
3
3
|
from lambdalib import LambalibTechLibrary
|
|
4
4
|
from lambdapdk import LambdaLibrary, _LambdaPath
|
|
5
|
+
from lambdalib.ramlib import Spram
|
|
5
6
|
from lambdapdk.sky130 import Sky130PDK
|
|
6
7
|
|
|
7
8
|
|
|
@@ -56,3 +57,4 @@ class Sky130Lambdalib_SinglePort(LambalibTechLibrary, _LambdaPath):
|
|
|
56
57
|
with self.active_dataroot("lambdapdk"):
|
|
57
58
|
with self.active_fileset("rtl"):
|
|
58
59
|
self.add_file(lib_path / "lambda" / "la_spram.v")
|
|
60
|
+
self.add_depfileset(Spram(), "rtl.impl")
|
|
@@ -1,6 +1,6 @@
|
|
|
1
1
|
Metadata-Version: 2.4
|
|
2
2
|
Name: lambdapdk
|
|
3
|
-
Version: 0.2.
|
|
3
|
+
Version: 0.2.3
|
|
4
4
|
Summary: Library of open source Process Design Kits
|
|
5
5
|
Author: Zero ASIC
|
|
6
6
|
License: Apache License
|
|
@@ -199,7 +199,7 @@ Requires-Python: >=3.8
|
|
|
199
199
|
Description-Content-Type: text/markdown
|
|
200
200
|
License-File: LICENSE
|
|
201
201
|
Requires-Dist: siliconcompiler>=0.35.0
|
|
202
|
-
Requires-Dist: lambdalib>=0.
|
|
202
|
+
Requires-Dist: lambdalib>=0.5.0
|
|
203
203
|
Provides-Extra: test
|
|
204
204
|
Requires-Dist: flake8==7.3.0; extra == "test"
|
|
205
205
|
Requires-Dist: pytest==8.4.2; extra == "test"
|
|
File without changes
|
|
File without changes
|
|
File without changes
|
|
File without changes
|
|
File without changes
|
|
File without changes
|
|
File without changes
|
|
File without changes
|
|
File without changes
|
|
File without changes
|
|
File without changes
|
|
File without changes
|
|
File without changes
|
|
File without changes
|
|
File without changes
|
|
File without changes
|
|
File without changes
|
|
File without changes
|
|
File without changes
|
|
File without changes
|
|
File without changes
|
|
File without changes
|
|
File without changes
|
|
File without changes
|
|
File without changes
|
|
File without changes
|
|
File without changes
|
|
File without changes
|