lambdapdk 0.1.40__tar.gz → 0.1.41__tar.gz

This diff represents the content of publicly available package versions that have been released to one of the supported registries. The information contained in this diff is provided for informational purposes only and reflects changes between package versions as they appear in their respective public registries.
Files changed (37) hide show
  1. {lambdapdk-0.1.40/lambdapdk.egg-info → lambdapdk-0.1.41}/PKG-INFO +1 -1
  2. {lambdapdk-0.1.40 → lambdapdk-0.1.41}/lambdapdk/__init__.py +57 -22
  3. {lambdapdk-0.1.40 → lambdapdk-0.1.41}/lambdapdk/asap7/libs/asap7sc7p5t.py +4 -7
  4. {lambdapdk-0.1.40 → lambdapdk-0.1.41}/lambdapdk/freepdk45/libs/nangate45.py +1 -1
  5. {lambdapdk-0.1.40 → lambdapdk-0.1.41}/lambdapdk/gf180/libs/gf180mcu.py +4 -4
  6. {lambdapdk-0.1.40 → lambdapdk-0.1.41}/lambdapdk/ihp130/libs/sg13g2_stdcell.py +1 -5
  7. {lambdapdk-0.1.40 → lambdapdk-0.1.41}/lambdapdk/sky130/libs/sky130sc.py +3 -3
  8. {lambdapdk-0.1.40 → lambdapdk-0.1.41/lambdapdk.egg-info}/PKG-INFO +1 -1
  9. {lambdapdk-0.1.40 → lambdapdk-0.1.41}/LICENSE +0 -0
  10. {lambdapdk-0.1.40 → lambdapdk-0.1.41}/MANIFEST.in +0 -0
  11. {lambdapdk-0.1.40 → lambdapdk-0.1.41}/README.md +0 -0
  12. {lambdapdk-0.1.40 → lambdapdk-0.1.41}/lambdapdk/asap7/__init__.py +0 -0
  13. {lambdapdk-0.1.40 → lambdapdk-0.1.41}/lambdapdk/asap7/libs/fakeio7.py +0 -0
  14. {lambdapdk-0.1.40 → lambdapdk-0.1.41}/lambdapdk/asap7/libs/fakeram7.py +0 -0
  15. {lambdapdk-0.1.40 → lambdapdk-0.1.41}/lambdapdk/freepdk45/__init__.py +0 -0
  16. {lambdapdk-0.1.40 → lambdapdk-0.1.41}/lambdapdk/freepdk45/libs/fakeram45.py +0 -0
  17. {lambdapdk-0.1.40 → lambdapdk-0.1.41}/lambdapdk/gf180/__init__.py +0 -0
  18. {lambdapdk-0.1.40 → lambdapdk-0.1.41}/lambdapdk/gf180/libs/gf180io.py +0 -0
  19. {lambdapdk-0.1.40 → lambdapdk-0.1.41}/lambdapdk/gf180/libs/gf180sram.py +0 -0
  20. {lambdapdk-0.1.40 → lambdapdk-0.1.41}/lambdapdk/ihp130/__init__.py +0 -0
  21. {lambdapdk-0.1.40 → lambdapdk-0.1.41}/lambdapdk/ihp130/libs/sg13g2_sram.py +0 -0
  22. {lambdapdk-0.1.40 → lambdapdk-0.1.41}/lambdapdk/interposer/__init__.py +0 -0
  23. {lambdapdk-0.1.40 → lambdapdk-0.1.41}/lambdapdk/interposer/_generator.py +0 -0
  24. {lambdapdk-0.1.40 → lambdapdk-0.1.41}/lambdapdk/interposer/libs/bumps.py +0 -0
  25. {lambdapdk-0.1.40 → lambdapdk-0.1.41}/lambdapdk/sky130/__init__.py +0 -0
  26. {lambdapdk-0.1.40 → lambdapdk-0.1.41}/lambdapdk/sky130/libs/sky130io.py +0 -0
  27. {lambdapdk-0.1.40 → lambdapdk-0.1.41}/lambdapdk/sky130/libs/sky130sram.py +0 -0
  28. {lambdapdk-0.1.40 → lambdapdk-0.1.41}/lambdapdk.egg-info/SOURCES.txt +0 -0
  29. {lambdapdk-0.1.40 → lambdapdk-0.1.41}/lambdapdk.egg-info/dependency_links.txt +0 -0
  30. {lambdapdk-0.1.40 → lambdapdk-0.1.41}/lambdapdk.egg-info/requires.txt +0 -0
  31. {lambdapdk-0.1.40 → lambdapdk-0.1.41}/lambdapdk.egg-info/top_level.txt +0 -0
  32. {lambdapdk-0.1.40 → lambdapdk-0.1.41}/pyproject.toml +0 -0
  33. {lambdapdk-0.1.40 → lambdapdk-0.1.41}/setup.cfg +0 -0
  34. {lambdapdk-0.1.40 → lambdapdk-0.1.41}/tests/test_getters.py +0 -0
  35. {lambdapdk-0.1.40 → lambdapdk-0.1.41}/tests/test_lambda.py +0 -0
  36. {lambdapdk-0.1.40 → lambdapdk-0.1.41}/tests/test_local_detect.py +0 -0
  37. {lambdapdk-0.1.40 → lambdapdk-0.1.41}/tests/test_paths.py +0 -0
@@ -1,6 +1,6 @@
1
1
  Metadata-Version: 2.1
2
2
  Name: lambdapdk
3
- Version: 0.1.40
3
+ Version: 0.1.41
4
4
  Summary: Library of open source Process Design Kits
5
5
  Author: Zero ASIC
6
6
  License: Apache License
@@ -1,7 +1,7 @@
1
1
  import siliconcompiler.package as sc_package
2
2
 
3
3
 
4
- __version__ = "0.1.40"
4
+ __version__ = "0.1.41"
5
5
 
6
6
 
7
7
  def register_data_source(chip):
@@ -15,27 +15,9 @@ def register_data_source(chip):
15
15
  )
16
16
 
17
17
 
18
- def get_pdks():
18
+ def setup_libs():
19
19
  '''
20
- Returns a list of pdk names in lambdapdk
21
- '''
22
-
23
- from lambdapdk import asap7, freepdk45, sky130, gf180, ihp130, interposer
24
-
25
- all_pdks = []
26
- for pdk_mod in [asap7, freepdk45, sky130, gf180, ihp130, interposer]:
27
- pdks = pdk_mod.setup()
28
- if not isinstance(pdks, (list, tuple)):
29
- pdks = [pdks]
30
- for pdk in pdks:
31
- all_pdks.append(pdk.design)
32
-
33
- return set(all_pdks)
34
-
35
-
36
- def get_libs():
37
- '''
38
- Returns a list of libraries names in lambdapdk
20
+ Returns a list of libraries in lambdapdk
39
21
  '''
40
22
 
41
23
  from lambdapdk.asap7.libs import asap7sc7p5t, fakeram7, fakeio7
@@ -57,6 +39,59 @@ def get_libs():
57
39
  if not isinstance(libs, (list, tuple)):
58
40
  libs = [libs]
59
41
  for lib in libs:
60
- all_libs.append(lib.design)
42
+ all_libs.append(lib)
43
+
44
+ return all_libs
45
+
46
+
47
+ def setup_pdks():
48
+ '''
49
+ Returns a list of pdks in lambdapdk
50
+ '''
51
+
52
+ from lambdapdk import asap7, freepdk45, sky130, gf180, ihp130, interposer
53
+
54
+ all_pdks = []
55
+ for pdk_mod in [asap7, freepdk45, sky130, gf180, ihp130, interposer]:
56
+ pdks = pdk_mod.setup()
57
+ if not isinstance(pdks, (list, tuple)):
58
+ pdks = [pdks]
59
+ for pdk in pdks:
60
+ all_pdks.append(pdk)
61
+
62
+ return all_pdks
63
+
64
+
65
+ def setup():
66
+ '''
67
+ Returns a list of all pdks and libraries in lambdapdk
68
+ '''
69
+
70
+ return [
71
+ *setup_pdks(),
72
+ *setup_libs()
73
+ ]
74
+
75
+
76
+ def get_pdks():
77
+ '''
78
+ Returns a list of pdk names in lambdapdk
79
+ '''
80
+
81
+ all_pdks = []
82
+ for pdk in setup_pdks():
83
+ all_pdks.append(pdk.design)
84
+
85
+ return set(all_pdks)
86
+
87
+
88
+ def get_libs():
89
+ '''
90
+ Returns a list of libraries names in lambdapdk
91
+ '''
92
+
93
+ all_libs = []
94
+ for lib in setup_libs():
95
+ all_libs.append(lib.design)
61
96
 
62
97
  return set(all_libs)
@@ -46,9 +46,6 @@ def _setup_lib(libname, suffix):
46
46
  # site name
47
47
  lib.set('asic', 'site', libtype, 'asap7sc7p5t')
48
48
 
49
- # clock buffers - remove once openroad driver supports it
50
- lib.add('asic', 'cells', 'clkbuf', f"BUFx4_ASAP7_75t_{suffix}")
51
-
52
49
  # tie cells
53
50
  lib.add('asic', 'cells', 'tie', [f"TIEHIx1_ASAP7_75t_{suffix}",
54
51
  f"TIELOx1_ASAP7_75t_{suffix}"])
@@ -94,11 +91,11 @@ def _setup_lib(libname, suffix):
94
91
  lib.set('option', 'var', 'yosys_abc_clock_multiplier', "1") # convert from ps -> ps
95
92
 
96
93
  cap_table = { # BUFx2_ASAP7_75t_
97
- 'R': 0.506500,
98
- 'L': 0.519810,
99
- 'SL': 0.533411
94
+ 'R': "2.308fF",
95
+ 'L': "2.383fF",
96
+ 'SL': "2.464fF"
100
97
  }
101
- lib.set('option', 'var', 'yosys_abc_constraint_load', f"{4 * cap_table[suffix]}fF")
98
+ lib.set('option', 'var', 'yosys_abc_constraint_load', cap_table[suffix])
102
99
  lib.set('option', 'var', 'yosys_driver_cell', f"BUFx2_ASAP7_75t_{suffix}")
103
100
  lib.set('option', 'var', 'yosys_buffer_cell', f"BUFx2_ASAP7_75t_{suffix}")
104
101
  lib.set('option', 'var', 'yosys_buffer_input', "A")
@@ -88,7 +88,7 @@ def setup():
88
88
  libdir + '/apr/openroad/global_connect.tcl')
89
89
 
90
90
  lib.set('option', 'var', 'yosys_abc_clock_multiplier', "1000") # convert from ns -> ps
91
- lib.set('option', 'var', 'yosys_abc_constraint_load', "3.898fF") # BUF_X1 = 0.974659 x 4
91
+ lib.set('option', 'var', 'yosys_abc_constraint_load', "3.899fF") # BUF_X1 = 0.974659 x 4
92
92
  lib.set('option', 'var', 'yosys_driver_cell', "BUF_X4")
93
93
  lib.set('option', 'var', 'yosys_buffer_cell', "BUF_X1")
94
94
  lib.set('option', 'var', 'yosys_buffer_input', "A")
@@ -113,11 +113,11 @@ def setup():
113
113
 
114
114
  lib.set('option', 'var', 'yosys_abc_clock_multiplier', "1000") # convert from ns -> ps
115
115
 
116
- cap_table = { # __buf_1
117
- '7t': 2.521,
118
- '9t': 3.673
116
+ cap_table = { # __buf_4
117
+ '7t': "0.038pF",
118
+ '9t': "0.056pF"
119
119
  }
120
- lib.set('option', 'var', 'yosys_abc_constraint_load', f"{4 * cap_table[libtype]}fF")
120
+ lib.set('option', 'var', 'yosys_abc_constraint_load', cap_table[libtype])
121
121
  lib.set('option', 'var', 'yosys_driver_cell', f"gf180mcu_fd_sc_mcu{libtype}5v0__buf_4")
122
122
  lib.set('option', 'var', 'yosys_buffer_cell', f"gf180mcu_fd_sc_mcu{libtype}5v0__buf_4")
123
123
  lib.set('option', 'var', 'yosys_buffer_input', "I")
@@ -56,10 +56,6 @@ def setup():
56
56
  lib.add('output', 'rtl', 'verilog',
57
57
  'ihp-sg13g2/libs.ref/sg13g2_stdcell/verilog/sg13g2_stdcell.v')
58
58
 
59
- # clock buffers - remove once openroad driver supports it
60
- lib.add('asic', 'cells', 'clkbuf', ["sg13g2_buf_2",
61
- "sg13g2_buf_4"])
62
-
63
59
  # tie cells
64
60
  lib.add('asic', 'cells', 'tie', ["LOGIC1_X1",
65
61
  "LOGIC0_X1"])
@@ -113,7 +109,7 @@ def setup():
113
109
  package='lambdapdk')
114
110
 
115
111
  lib.set('option', 'var', 'yosys_abc_clock_multiplier', "1000") # convert from ns -> ps
116
- lib.set('option', 'var', 'yosys_abc_constraint_load', "6.0fF") # BUF_X1 = 0.974659 x 4
112
+ lib.set('option', 'var', 'yosys_abc_constraint_load', "0.017pF")
117
113
  lib.set('option', 'var', 'yosys_driver_cell', "sg13g2_buf_4")
118
114
  lib.set('option', 'var', 'yosys_buffer_cell', "sg13g2_buf_4")
119
115
  lib.set('option', 'var', 'yosys_buffer_input', "A")
@@ -165,10 +165,10 @@ def setup():
165
165
  lib.set('option', 'var', 'yosys_abc_clock_multiplier', "1000") # convert from ns -> ps
166
166
 
167
167
  cap_table = {
168
- 'hd': 1.872,
169
- 'hdll': 1.911
168
+ 'hd': "0.011pF",
169
+ 'hdll': "0.011pF"
170
170
  }
171
- lib.set('option', 'var', 'yosys_abc_constraint_load', f"{4 * cap_table[libtype]}fF")
171
+ lib.set('option', 'var', 'yosys_abc_constraint_load', cap_table[libtype])
172
172
 
173
173
  lib.set('option', 'var', 'yosys_driver_cell', f"sky130_fd_sc_{libtype}__buf_4")
174
174
  lib.set('option', 'var', 'yosys_buffer_cell', f"sky130_fd_sc_{libtype}__buf_4")
@@ -1,6 +1,6 @@
1
1
  Metadata-Version: 2.1
2
2
  Name: lambdapdk
3
- Version: 0.1.40
3
+ Version: 0.1.41
4
4
  Summary: Library of open source Process Design Kits
5
5
  Author: Zero ASIC
6
6
  License: Apache License
File without changes
File without changes
File without changes
File without changes
File without changes